cputable.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195
  1. /*
  2. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  3. *
  4. * Modifications for ppc64:
  5. * Copyright (C) 2003 Dave Engebretsen <engebret@us.ibm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #include <linux/string.h>
  13. #include <linux/sched.h>
  14. #include <linux/threads.h>
  15. #include <linux/init.h>
  16. #include <linux/export.h>
  17. #include <asm/oprofile_impl.h>
  18. #include <asm/cputable.h>
  19. #include <asm/prom.h> /* for PTRRELOC on ARCH=ppc */
  20. #include <asm/mmu.h>
  21. #include <asm/setup.h>
  22. struct cpu_spec* cur_cpu_spec = NULL;
  23. EXPORT_SYMBOL(cur_cpu_spec);
  24. /* The platform string corresponding to the real PVR */
  25. const char *powerpc_base_platform;
  26. /* NOTE:
  27. * Unlike ppc32, ppc64 will only call this once for the boot CPU, it's
  28. * the responsibility of the appropriate CPU save/restore functions to
  29. * eventually copy these settings over. Those save/restore aren't yet
  30. * part of the cputable though. That has to be fixed for both ppc32
  31. * and ppc64
  32. */
  33. #ifdef CONFIG_PPC32
  34. extern void __setup_cpu_e200(unsigned long offset, struct cpu_spec* spec);
  35. extern void __setup_cpu_e500v1(unsigned long offset, struct cpu_spec* spec);
  36. extern void __setup_cpu_e500v2(unsigned long offset, struct cpu_spec* spec);
  37. extern void __setup_cpu_e500mc(unsigned long offset, struct cpu_spec* spec);
  38. extern void __setup_cpu_440ep(unsigned long offset, struct cpu_spec* spec);
  39. extern void __setup_cpu_440epx(unsigned long offset, struct cpu_spec* spec);
  40. extern void __setup_cpu_440gx(unsigned long offset, struct cpu_spec* spec);
  41. extern void __setup_cpu_440grx(unsigned long offset, struct cpu_spec* spec);
  42. extern void __setup_cpu_440spe(unsigned long offset, struct cpu_spec* spec);
  43. extern void __setup_cpu_440x5(unsigned long offset, struct cpu_spec* spec);
  44. extern void __setup_cpu_460ex(unsigned long offset, struct cpu_spec* spec);
  45. extern void __setup_cpu_460gt(unsigned long offset, struct cpu_spec* spec);
  46. extern void __setup_cpu_460sx(unsigned long offset, struct cpu_spec *spec);
  47. extern void __setup_cpu_apm821xx(unsigned long offset, struct cpu_spec *spec);
  48. extern void __setup_cpu_603(unsigned long offset, struct cpu_spec* spec);
  49. extern void __setup_cpu_604(unsigned long offset, struct cpu_spec* spec);
  50. extern void __setup_cpu_750(unsigned long offset, struct cpu_spec* spec);
  51. extern void __setup_cpu_750cx(unsigned long offset, struct cpu_spec* spec);
  52. extern void __setup_cpu_750fx(unsigned long offset, struct cpu_spec* spec);
  53. extern void __setup_cpu_7400(unsigned long offset, struct cpu_spec* spec);
  54. extern void __setup_cpu_7410(unsigned long offset, struct cpu_spec* spec);
  55. extern void __setup_cpu_745x(unsigned long offset, struct cpu_spec* spec);
  56. #endif /* CONFIG_PPC32 */
  57. #ifdef CONFIG_PPC64
  58. extern void __setup_cpu_ppc970(unsigned long offset, struct cpu_spec* spec);
  59. extern void __setup_cpu_ppc970MP(unsigned long offset, struct cpu_spec* spec);
  60. extern void __setup_cpu_pa6t(unsigned long offset, struct cpu_spec* spec);
  61. extern void __setup_cpu_a2(unsigned long offset, struct cpu_spec* spec);
  62. extern void __restore_cpu_pa6t(void);
  63. extern void __restore_cpu_ppc970(void);
  64. extern void __setup_cpu_power7(unsigned long offset, struct cpu_spec* spec);
  65. extern void __restore_cpu_power7(void);
  66. extern void __setup_cpu_power8(unsigned long offset, struct cpu_spec* spec);
  67. extern void __restore_cpu_power8(void);
  68. extern void __restore_cpu_a2(void);
  69. extern void __flush_tlb_power7(unsigned int action);
  70. extern void __flush_tlb_power8(unsigned int action);
  71. extern long __machine_check_early_realmode_p7(struct pt_regs *regs);
  72. extern long __machine_check_early_realmode_p8(struct pt_regs *regs);
  73. #endif /* CONFIG_PPC64 */
  74. #if defined(CONFIG_E500)
  75. extern void __setup_cpu_e5500(unsigned long offset, struct cpu_spec* spec);
  76. extern void __setup_cpu_e6500(unsigned long offset, struct cpu_spec* spec);
  77. extern void __restore_cpu_e5500(void);
  78. extern void __restore_cpu_e6500(void);
  79. #endif /* CONFIG_E500 */
  80. /* This table only contains "desktop" CPUs, it need to be filled with embedded
  81. * ones as well...
  82. */
  83. #define COMMON_USER (PPC_FEATURE_32 | PPC_FEATURE_HAS_FPU | \
  84. PPC_FEATURE_HAS_MMU)
  85. #define COMMON_USER_PPC64 (COMMON_USER | PPC_FEATURE_64)
  86. #define COMMON_USER_POWER4 (COMMON_USER_PPC64 | PPC_FEATURE_POWER4)
  87. #define COMMON_USER_POWER5 (COMMON_USER_PPC64 | PPC_FEATURE_POWER5 |\
  88. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  89. #define COMMON_USER_POWER5_PLUS (COMMON_USER_PPC64 | PPC_FEATURE_POWER5_PLUS|\
  90. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  91. #define COMMON_USER_POWER6 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_05 |\
  92. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  93. PPC_FEATURE_TRUE_LE | \
  94. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  95. #define COMMON_USER_POWER7 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  96. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  97. PPC_FEATURE_TRUE_LE | \
  98. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  99. #define COMMON_USER2_POWER7 (PPC_FEATURE2_DSCR)
  100. #define COMMON_USER_POWER8 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  101. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  102. PPC_FEATURE_TRUE_LE | \
  103. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  104. #define COMMON_USER2_POWER8 (PPC_FEATURE2_ARCH_2_07 | \
  105. PPC_FEATURE2_HTM_COMP | PPC_FEATURE2_DSCR | \
  106. PPC_FEATURE2_ISEL | PPC_FEATURE2_TAR | \
  107. PPC_FEATURE2_VEC_CRYPTO)
  108. #define COMMON_USER_PA6T (COMMON_USER_PPC64 | PPC_FEATURE_PA6T |\
  109. PPC_FEATURE_TRUE_LE | \
  110. PPC_FEATURE_HAS_ALTIVEC_COMP)
  111. #ifdef CONFIG_PPC_BOOK3E_64
  112. #define COMMON_USER_BOOKE (COMMON_USER_PPC64 | PPC_FEATURE_BOOKE)
  113. #else
  114. #define COMMON_USER_BOOKE (PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU | \
  115. PPC_FEATURE_BOOKE)
  116. #endif
  117. static struct cpu_spec __initdata cpu_specs[] = {
  118. #ifdef CONFIG_PPC_BOOK3S_64
  119. { /* Power4 */
  120. .pvr_mask = 0xffff0000,
  121. .pvr_value = 0x00350000,
  122. .cpu_name = "POWER4 (gp)",
  123. .cpu_features = CPU_FTRS_POWER4,
  124. .cpu_user_features = COMMON_USER_POWER4,
  125. .mmu_features = MMU_FTRS_POWER4,
  126. .icache_bsize = 128,
  127. .dcache_bsize = 128,
  128. .num_pmcs = 8,
  129. .pmc_type = PPC_PMC_IBM,
  130. .oprofile_cpu_type = "ppc64/power4",
  131. .oprofile_type = PPC_OPROFILE_POWER4,
  132. .platform = "power4",
  133. },
  134. { /* Power4+ */
  135. .pvr_mask = 0xffff0000,
  136. .pvr_value = 0x00380000,
  137. .cpu_name = "POWER4+ (gq)",
  138. .cpu_features = CPU_FTRS_POWER4,
  139. .cpu_user_features = COMMON_USER_POWER4,
  140. .mmu_features = MMU_FTRS_POWER4,
  141. .icache_bsize = 128,
  142. .dcache_bsize = 128,
  143. .num_pmcs = 8,
  144. .pmc_type = PPC_PMC_IBM,
  145. .oprofile_cpu_type = "ppc64/power4",
  146. .oprofile_type = PPC_OPROFILE_POWER4,
  147. .platform = "power4",
  148. },
  149. { /* PPC970 */
  150. .pvr_mask = 0xffff0000,
  151. .pvr_value = 0x00390000,
  152. .cpu_name = "PPC970",
  153. .cpu_features = CPU_FTRS_PPC970,
  154. .cpu_user_features = COMMON_USER_POWER4 |
  155. PPC_FEATURE_HAS_ALTIVEC_COMP,
  156. .mmu_features = MMU_FTRS_PPC970,
  157. .icache_bsize = 128,
  158. .dcache_bsize = 128,
  159. .num_pmcs = 8,
  160. .pmc_type = PPC_PMC_IBM,
  161. .cpu_setup = __setup_cpu_ppc970,
  162. .cpu_restore = __restore_cpu_ppc970,
  163. .oprofile_cpu_type = "ppc64/970",
  164. .oprofile_type = PPC_OPROFILE_POWER4,
  165. .platform = "ppc970",
  166. },
  167. { /* PPC970FX */
  168. .pvr_mask = 0xffff0000,
  169. .pvr_value = 0x003c0000,
  170. .cpu_name = "PPC970FX",
  171. .cpu_features = CPU_FTRS_PPC970,
  172. .cpu_user_features = COMMON_USER_POWER4 |
  173. PPC_FEATURE_HAS_ALTIVEC_COMP,
  174. .mmu_features = MMU_FTRS_PPC970,
  175. .icache_bsize = 128,
  176. .dcache_bsize = 128,
  177. .num_pmcs = 8,
  178. .pmc_type = PPC_PMC_IBM,
  179. .cpu_setup = __setup_cpu_ppc970,
  180. .cpu_restore = __restore_cpu_ppc970,
  181. .oprofile_cpu_type = "ppc64/970",
  182. .oprofile_type = PPC_OPROFILE_POWER4,
  183. .platform = "ppc970",
  184. },
  185. { /* PPC970MP DD1.0 - no DEEPNAP, use regular 970 init */
  186. .pvr_mask = 0xffffffff,
  187. .pvr_value = 0x00440100,
  188. .cpu_name = "PPC970MP",
  189. .cpu_features = CPU_FTRS_PPC970,
  190. .cpu_user_features = COMMON_USER_POWER4 |
  191. PPC_FEATURE_HAS_ALTIVEC_COMP,
  192. .mmu_features = MMU_FTRS_PPC970,
  193. .icache_bsize = 128,
  194. .dcache_bsize = 128,
  195. .num_pmcs = 8,
  196. .pmc_type = PPC_PMC_IBM,
  197. .cpu_setup = __setup_cpu_ppc970,
  198. .cpu_restore = __restore_cpu_ppc970,
  199. .oprofile_cpu_type = "ppc64/970MP",
  200. .oprofile_type = PPC_OPROFILE_POWER4,
  201. .platform = "ppc970",
  202. },
  203. { /* PPC970MP */
  204. .pvr_mask = 0xffff0000,
  205. .pvr_value = 0x00440000,
  206. .cpu_name = "PPC970MP",
  207. .cpu_features = CPU_FTRS_PPC970,
  208. .cpu_user_features = COMMON_USER_POWER4 |
  209. PPC_FEATURE_HAS_ALTIVEC_COMP,
  210. .mmu_features = MMU_FTRS_PPC970,
  211. .icache_bsize = 128,
  212. .dcache_bsize = 128,
  213. .num_pmcs = 8,
  214. .pmc_type = PPC_PMC_IBM,
  215. .cpu_setup = __setup_cpu_ppc970MP,
  216. .cpu_restore = __restore_cpu_ppc970,
  217. .oprofile_cpu_type = "ppc64/970MP",
  218. .oprofile_type = PPC_OPROFILE_POWER4,
  219. .platform = "ppc970",
  220. },
  221. { /* PPC970GX */
  222. .pvr_mask = 0xffff0000,
  223. .pvr_value = 0x00450000,
  224. .cpu_name = "PPC970GX",
  225. .cpu_features = CPU_FTRS_PPC970,
  226. .cpu_user_features = COMMON_USER_POWER4 |
  227. PPC_FEATURE_HAS_ALTIVEC_COMP,
  228. .mmu_features = MMU_FTRS_PPC970,
  229. .icache_bsize = 128,
  230. .dcache_bsize = 128,
  231. .num_pmcs = 8,
  232. .pmc_type = PPC_PMC_IBM,
  233. .cpu_setup = __setup_cpu_ppc970,
  234. .oprofile_cpu_type = "ppc64/970",
  235. .oprofile_type = PPC_OPROFILE_POWER4,
  236. .platform = "ppc970",
  237. },
  238. { /* Power5 GR */
  239. .pvr_mask = 0xffff0000,
  240. .pvr_value = 0x003a0000,
  241. .cpu_name = "POWER5 (gr)",
  242. .cpu_features = CPU_FTRS_POWER5,
  243. .cpu_user_features = COMMON_USER_POWER5,
  244. .mmu_features = MMU_FTRS_POWER5,
  245. .icache_bsize = 128,
  246. .dcache_bsize = 128,
  247. .num_pmcs = 6,
  248. .pmc_type = PPC_PMC_IBM,
  249. .oprofile_cpu_type = "ppc64/power5",
  250. .oprofile_type = PPC_OPROFILE_POWER4,
  251. /* SIHV / SIPR bits are implemented on POWER4+ (GQ)
  252. * and above but only works on POWER5 and above
  253. */
  254. .oprofile_mmcra_sihv = MMCRA_SIHV,
  255. .oprofile_mmcra_sipr = MMCRA_SIPR,
  256. .platform = "power5",
  257. },
  258. { /* Power5++ */
  259. .pvr_mask = 0xffffff00,
  260. .pvr_value = 0x003b0300,
  261. .cpu_name = "POWER5+ (gs)",
  262. .cpu_features = CPU_FTRS_POWER5,
  263. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  264. .mmu_features = MMU_FTRS_POWER5,
  265. .icache_bsize = 128,
  266. .dcache_bsize = 128,
  267. .num_pmcs = 6,
  268. .oprofile_cpu_type = "ppc64/power5++",
  269. .oprofile_type = PPC_OPROFILE_POWER4,
  270. .oprofile_mmcra_sihv = MMCRA_SIHV,
  271. .oprofile_mmcra_sipr = MMCRA_SIPR,
  272. .platform = "power5+",
  273. },
  274. { /* Power5 GS */
  275. .pvr_mask = 0xffff0000,
  276. .pvr_value = 0x003b0000,
  277. .cpu_name = "POWER5+ (gs)",
  278. .cpu_features = CPU_FTRS_POWER5,
  279. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  280. .mmu_features = MMU_FTRS_POWER5,
  281. .icache_bsize = 128,
  282. .dcache_bsize = 128,
  283. .num_pmcs = 6,
  284. .pmc_type = PPC_PMC_IBM,
  285. .oprofile_cpu_type = "ppc64/power5+",
  286. .oprofile_type = PPC_OPROFILE_POWER4,
  287. .oprofile_mmcra_sihv = MMCRA_SIHV,
  288. .oprofile_mmcra_sipr = MMCRA_SIPR,
  289. .platform = "power5+",
  290. },
  291. { /* POWER6 in P5+ mode; 2.04-compliant processor */
  292. .pvr_mask = 0xffffffff,
  293. .pvr_value = 0x0f000001,
  294. .cpu_name = "POWER5+",
  295. .cpu_features = CPU_FTRS_POWER5,
  296. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  297. .mmu_features = MMU_FTRS_POWER5,
  298. .icache_bsize = 128,
  299. .dcache_bsize = 128,
  300. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  301. .oprofile_type = PPC_OPROFILE_POWER4,
  302. .platform = "power5+",
  303. },
  304. { /* Power6 */
  305. .pvr_mask = 0xffff0000,
  306. .pvr_value = 0x003e0000,
  307. .cpu_name = "POWER6 (raw)",
  308. .cpu_features = CPU_FTRS_POWER6,
  309. .cpu_user_features = COMMON_USER_POWER6 |
  310. PPC_FEATURE_POWER6_EXT,
  311. .mmu_features = MMU_FTRS_POWER6,
  312. .icache_bsize = 128,
  313. .dcache_bsize = 128,
  314. .num_pmcs = 6,
  315. .pmc_type = PPC_PMC_IBM,
  316. .oprofile_cpu_type = "ppc64/power6",
  317. .oprofile_type = PPC_OPROFILE_POWER4,
  318. .oprofile_mmcra_sihv = POWER6_MMCRA_SIHV,
  319. .oprofile_mmcra_sipr = POWER6_MMCRA_SIPR,
  320. .oprofile_mmcra_clear = POWER6_MMCRA_THRM |
  321. POWER6_MMCRA_OTHER,
  322. .platform = "power6x",
  323. },
  324. { /* 2.05-compliant processor, i.e. Power6 "architected" mode */
  325. .pvr_mask = 0xffffffff,
  326. .pvr_value = 0x0f000002,
  327. .cpu_name = "POWER6 (architected)",
  328. .cpu_features = CPU_FTRS_POWER6,
  329. .cpu_user_features = COMMON_USER_POWER6,
  330. .mmu_features = MMU_FTRS_POWER6,
  331. .icache_bsize = 128,
  332. .dcache_bsize = 128,
  333. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  334. .oprofile_type = PPC_OPROFILE_POWER4,
  335. .platform = "power6",
  336. },
  337. { /* 2.06-compliant processor, i.e. Power7 "architected" mode */
  338. .pvr_mask = 0xffffffff,
  339. .pvr_value = 0x0f000003,
  340. .cpu_name = "POWER7 (architected)",
  341. .cpu_features = CPU_FTRS_POWER7,
  342. .cpu_user_features = COMMON_USER_POWER7,
  343. .cpu_user_features2 = COMMON_USER2_POWER7,
  344. .mmu_features = MMU_FTRS_POWER7,
  345. .icache_bsize = 128,
  346. .dcache_bsize = 128,
  347. .oprofile_type = PPC_OPROFILE_POWER4,
  348. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  349. .cpu_setup = __setup_cpu_power7,
  350. .cpu_restore = __restore_cpu_power7,
  351. .flush_tlb = __flush_tlb_power7,
  352. .machine_check_early = __machine_check_early_realmode_p7,
  353. .platform = "power7",
  354. },
  355. { /* 2.07-compliant processor, i.e. Power8 "architected" mode */
  356. .pvr_mask = 0xffffffff,
  357. .pvr_value = 0x0f000004,
  358. .cpu_name = "POWER8 (architected)",
  359. .cpu_features = CPU_FTRS_POWER8,
  360. .cpu_user_features = COMMON_USER_POWER8,
  361. .cpu_user_features2 = COMMON_USER2_POWER8,
  362. .mmu_features = MMU_FTRS_POWER8,
  363. .icache_bsize = 128,
  364. .dcache_bsize = 128,
  365. .oprofile_type = PPC_OPROFILE_INVALID,
  366. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  367. .cpu_setup = __setup_cpu_power8,
  368. .cpu_restore = __restore_cpu_power8,
  369. .flush_tlb = __flush_tlb_power8,
  370. .machine_check_early = __machine_check_early_realmode_p8,
  371. .platform = "power8",
  372. },
  373. { /* Power7 */
  374. .pvr_mask = 0xffff0000,
  375. .pvr_value = 0x003f0000,
  376. .cpu_name = "POWER7 (raw)",
  377. .cpu_features = CPU_FTRS_POWER7,
  378. .cpu_user_features = COMMON_USER_POWER7,
  379. .cpu_user_features2 = COMMON_USER2_POWER7,
  380. .mmu_features = MMU_FTRS_POWER7,
  381. .icache_bsize = 128,
  382. .dcache_bsize = 128,
  383. .num_pmcs = 6,
  384. .pmc_type = PPC_PMC_IBM,
  385. .oprofile_cpu_type = "ppc64/power7",
  386. .oprofile_type = PPC_OPROFILE_POWER4,
  387. .cpu_setup = __setup_cpu_power7,
  388. .cpu_restore = __restore_cpu_power7,
  389. .flush_tlb = __flush_tlb_power7,
  390. .machine_check_early = __machine_check_early_realmode_p7,
  391. .platform = "power7",
  392. },
  393. { /* Power7+ */
  394. .pvr_mask = 0xffff0000,
  395. .pvr_value = 0x004A0000,
  396. .cpu_name = "POWER7+ (raw)",
  397. .cpu_features = CPU_FTRS_POWER7,
  398. .cpu_user_features = COMMON_USER_POWER7,
  399. .cpu_user_features2 = COMMON_USER2_POWER7,
  400. .mmu_features = MMU_FTRS_POWER7,
  401. .icache_bsize = 128,
  402. .dcache_bsize = 128,
  403. .num_pmcs = 6,
  404. .pmc_type = PPC_PMC_IBM,
  405. .oprofile_cpu_type = "ppc64/power7",
  406. .oprofile_type = PPC_OPROFILE_POWER4,
  407. .cpu_setup = __setup_cpu_power7,
  408. .cpu_restore = __restore_cpu_power7,
  409. .flush_tlb = __flush_tlb_power7,
  410. .machine_check_early = __machine_check_early_realmode_p7,
  411. .platform = "power7+",
  412. },
  413. { /* Power8E */
  414. .pvr_mask = 0xffff0000,
  415. .pvr_value = 0x004b0000,
  416. .cpu_name = "POWER8E (raw)",
  417. .cpu_features = CPU_FTRS_POWER8E,
  418. .cpu_user_features = COMMON_USER_POWER8,
  419. .cpu_user_features2 = COMMON_USER2_POWER8,
  420. .mmu_features = MMU_FTRS_POWER8,
  421. .icache_bsize = 128,
  422. .dcache_bsize = 128,
  423. .num_pmcs = 6,
  424. .pmc_type = PPC_PMC_IBM,
  425. .oprofile_cpu_type = "ppc64/power8",
  426. .oprofile_type = PPC_OPROFILE_INVALID,
  427. .cpu_setup = __setup_cpu_power8,
  428. .cpu_restore = __restore_cpu_power8,
  429. .flush_tlb = __flush_tlb_power8,
  430. .machine_check_early = __machine_check_early_realmode_p8,
  431. .platform = "power8",
  432. },
  433. { /* Power8NVL */
  434. .pvr_mask = 0xffff0000,
  435. .pvr_value = 0x004c0000,
  436. .cpu_name = "POWER8NVL (raw)",
  437. .cpu_features = CPU_FTRS_POWER8,
  438. .cpu_user_features = COMMON_USER_POWER8,
  439. .cpu_user_features2 = COMMON_USER2_POWER8,
  440. .mmu_features = MMU_FTRS_POWER8,
  441. .icache_bsize = 128,
  442. .dcache_bsize = 128,
  443. .num_pmcs = 6,
  444. .pmc_type = PPC_PMC_IBM,
  445. .oprofile_cpu_type = "ppc64/power8",
  446. .oprofile_type = PPC_OPROFILE_INVALID,
  447. .cpu_setup = __setup_cpu_power8,
  448. .cpu_restore = __restore_cpu_power8,
  449. .flush_tlb = __flush_tlb_power8,
  450. .machine_check_early = __machine_check_early_realmode_p8,
  451. .platform = "power8",
  452. },
  453. { /* Power8 DD1: Does not support doorbell IPIs */
  454. .pvr_mask = 0xffffff00,
  455. .pvr_value = 0x004d0100,
  456. .cpu_name = "POWER8 (raw)",
  457. .cpu_features = CPU_FTRS_POWER8_DD1,
  458. .cpu_user_features = COMMON_USER_POWER8,
  459. .cpu_user_features2 = COMMON_USER2_POWER8,
  460. .mmu_features = MMU_FTRS_POWER8,
  461. .icache_bsize = 128,
  462. .dcache_bsize = 128,
  463. .num_pmcs = 6,
  464. .pmc_type = PPC_PMC_IBM,
  465. .oprofile_cpu_type = "ppc64/power8",
  466. .oprofile_type = PPC_OPROFILE_INVALID,
  467. .cpu_setup = __setup_cpu_power8,
  468. .cpu_restore = __restore_cpu_power8,
  469. .flush_tlb = __flush_tlb_power8,
  470. .machine_check_early = __machine_check_early_realmode_p8,
  471. .platform = "power8",
  472. },
  473. { /* Power8 */
  474. .pvr_mask = 0xffff0000,
  475. .pvr_value = 0x004d0000,
  476. .cpu_name = "POWER8 (raw)",
  477. .cpu_features = CPU_FTRS_POWER8,
  478. .cpu_user_features = COMMON_USER_POWER8,
  479. .cpu_user_features2 = COMMON_USER2_POWER8,
  480. .mmu_features = MMU_FTRS_POWER8,
  481. .icache_bsize = 128,
  482. .dcache_bsize = 128,
  483. .num_pmcs = 6,
  484. .pmc_type = PPC_PMC_IBM,
  485. .oprofile_cpu_type = "ppc64/power8",
  486. .oprofile_type = PPC_OPROFILE_INVALID,
  487. .cpu_setup = __setup_cpu_power8,
  488. .cpu_restore = __restore_cpu_power8,
  489. .flush_tlb = __flush_tlb_power8,
  490. .machine_check_early = __machine_check_early_realmode_p8,
  491. .platform = "power8",
  492. },
  493. { /* Cell Broadband Engine */
  494. .pvr_mask = 0xffff0000,
  495. .pvr_value = 0x00700000,
  496. .cpu_name = "Cell Broadband Engine",
  497. .cpu_features = CPU_FTRS_CELL,
  498. .cpu_user_features = COMMON_USER_PPC64 |
  499. PPC_FEATURE_CELL | PPC_FEATURE_HAS_ALTIVEC_COMP |
  500. PPC_FEATURE_SMT,
  501. .mmu_features = MMU_FTRS_CELL,
  502. .icache_bsize = 128,
  503. .dcache_bsize = 128,
  504. .num_pmcs = 4,
  505. .pmc_type = PPC_PMC_IBM,
  506. .oprofile_cpu_type = "ppc64/cell-be",
  507. .oprofile_type = PPC_OPROFILE_CELL,
  508. .platform = "ppc-cell-be",
  509. },
  510. { /* PA Semi PA6T */
  511. .pvr_mask = 0x7fff0000,
  512. .pvr_value = 0x00900000,
  513. .cpu_name = "PA6T",
  514. .cpu_features = CPU_FTRS_PA6T,
  515. .cpu_user_features = COMMON_USER_PA6T,
  516. .mmu_features = MMU_FTRS_PA6T,
  517. .icache_bsize = 64,
  518. .dcache_bsize = 64,
  519. .num_pmcs = 6,
  520. .pmc_type = PPC_PMC_PA6T,
  521. .cpu_setup = __setup_cpu_pa6t,
  522. .cpu_restore = __restore_cpu_pa6t,
  523. .oprofile_cpu_type = "ppc64/pa6t",
  524. .oprofile_type = PPC_OPROFILE_PA6T,
  525. .platform = "pa6t",
  526. },
  527. { /* default match */
  528. .pvr_mask = 0x00000000,
  529. .pvr_value = 0x00000000,
  530. .cpu_name = "POWER4 (compatible)",
  531. .cpu_features = CPU_FTRS_COMPATIBLE,
  532. .cpu_user_features = COMMON_USER_PPC64,
  533. .mmu_features = MMU_FTRS_DEFAULT_HPTE_ARCH_V2,
  534. .icache_bsize = 128,
  535. .dcache_bsize = 128,
  536. .num_pmcs = 6,
  537. .pmc_type = PPC_PMC_IBM,
  538. .platform = "power4",
  539. }
  540. #endif /* CONFIG_PPC_BOOK3S_64 */
  541. #ifdef CONFIG_PPC32
  542. #ifdef CONFIG_PPC_BOOK3S_32
  543. { /* 601 */
  544. .pvr_mask = 0xffff0000,
  545. .pvr_value = 0x00010000,
  546. .cpu_name = "601",
  547. .cpu_features = CPU_FTRS_PPC601,
  548. .cpu_user_features = COMMON_USER | PPC_FEATURE_601_INSTR |
  549. PPC_FEATURE_UNIFIED_CACHE | PPC_FEATURE_NO_TB,
  550. .mmu_features = MMU_FTR_HPTE_TABLE,
  551. .icache_bsize = 32,
  552. .dcache_bsize = 32,
  553. .machine_check = machine_check_generic,
  554. .platform = "ppc601",
  555. },
  556. { /* 603 */
  557. .pvr_mask = 0xffff0000,
  558. .pvr_value = 0x00030000,
  559. .cpu_name = "603",
  560. .cpu_features = CPU_FTRS_603,
  561. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  562. .mmu_features = 0,
  563. .icache_bsize = 32,
  564. .dcache_bsize = 32,
  565. .cpu_setup = __setup_cpu_603,
  566. .machine_check = machine_check_generic,
  567. .platform = "ppc603",
  568. },
  569. { /* 603e */
  570. .pvr_mask = 0xffff0000,
  571. .pvr_value = 0x00060000,
  572. .cpu_name = "603e",
  573. .cpu_features = CPU_FTRS_603,
  574. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  575. .mmu_features = 0,
  576. .icache_bsize = 32,
  577. .dcache_bsize = 32,
  578. .cpu_setup = __setup_cpu_603,
  579. .machine_check = machine_check_generic,
  580. .platform = "ppc603",
  581. },
  582. { /* 603ev */
  583. .pvr_mask = 0xffff0000,
  584. .pvr_value = 0x00070000,
  585. .cpu_name = "603ev",
  586. .cpu_features = CPU_FTRS_603,
  587. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  588. .mmu_features = 0,
  589. .icache_bsize = 32,
  590. .dcache_bsize = 32,
  591. .cpu_setup = __setup_cpu_603,
  592. .machine_check = machine_check_generic,
  593. .platform = "ppc603",
  594. },
  595. { /* 604 */
  596. .pvr_mask = 0xffff0000,
  597. .pvr_value = 0x00040000,
  598. .cpu_name = "604",
  599. .cpu_features = CPU_FTRS_604,
  600. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  601. .mmu_features = MMU_FTR_HPTE_TABLE,
  602. .icache_bsize = 32,
  603. .dcache_bsize = 32,
  604. .num_pmcs = 2,
  605. .cpu_setup = __setup_cpu_604,
  606. .machine_check = machine_check_generic,
  607. .platform = "ppc604",
  608. },
  609. { /* 604e */
  610. .pvr_mask = 0xfffff000,
  611. .pvr_value = 0x00090000,
  612. .cpu_name = "604e",
  613. .cpu_features = CPU_FTRS_604,
  614. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  615. .mmu_features = MMU_FTR_HPTE_TABLE,
  616. .icache_bsize = 32,
  617. .dcache_bsize = 32,
  618. .num_pmcs = 4,
  619. .cpu_setup = __setup_cpu_604,
  620. .machine_check = machine_check_generic,
  621. .platform = "ppc604",
  622. },
  623. { /* 604r */
  624. .pvr_mask = 0xffff0000,
  625. .pvr_value = 0x00090000,
  626. .cpu_name = "604r",
  627. .cpu_features = CPU_FTRS_604,
  628. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  629. .mmu_features = MMU_FTR_HPTE_TABLE,
  630. .icache_bsize = 32,
  631. .dcache_bsize = 32,
  632. .num_pmcs = 4,
  633. .cpu_setup = __setup_cpu_604,
  634. .machine_check = machine_check_generic,
  635. .platform = "ppc604",
  636. },
  637. { /* 604ev */
  638. .pvr_mask = 0xffff0000,
  639. .pvr_value = 0x000a0000,
  640. .cpu_name = "604ev",
  641. .cpu_features = CPU_FTRS_604,
  642. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  643. .mmu_features = MMU_FTR_HPTE_TABLE,
  644. .icache_bsize = 32,
  645. .dcache_bsize = 32,
  646. .num_pmcs = 4,
  647. .cpu_setup = __setup_cpu_604,
  648. .machine_check = machine_check_generic,
  649. .platform = "ppc604",
  650. },
  651. { /* 740/750 (0x4202, don't support TAU ?) */
  652. .pvr_mask = 0xffffffff,
  653. .pvr_value = 0x00084202,
  654. .cpu_name = "740/750",
  655. .cpu_features = CPU_FTRS_740_NOTAU,
  656. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  657. .mmu_features = MMU_FTR_HPTE_TABLE,
  658. .icache_bsize = 32,
  659. .dcache_bsize = 32,
  660. .num_pmcs = 4,
  661. .cpu_setup = __setup_cpu_750,
  662. .machine_check = machine_check_generic,
  663. .platform = "ppc750",
  664. },
  665. { /* 750CX (80100 and 8010x?) */
  666. .pvr_mask = 0xfffffff0,
  667. .pvr_value = 0x00080100,
  668. .cpu_name = "750CX",
  669. .cpu_features = CPU_FTRS_750,
  670. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  671. .mmu_features = MMU_FTR_HPTE_TABLE,
  672. .icache_bsize = 32,
  673. .dcache_bsize = 32,
  674. .num_pmcs = 4,
  675. .cpu_setup = __setup_cpu_750cx,
  676. .machine_check = machine_check_generic,
  677. .platform = "ppc750",
  678. },
  679. { /* 750CX (82201 and 82202) */
  680. .pvr_mask = 0xfffffff0,
  681. .pvr_value = 0x00082200,
  682. .cpu_name = "750CX",
  683. .cpu_features = CPU_FTRS_750,
  684. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  685. .mmu_features = MMU_FTR_HPTE_TABLE,
  686. .icache_bsize = 32,
  687. .dcache_bsize = 32,
  688. .num_pmcs = 4,
  689. .pmc_type = PPC_PMC_IBM,
  690. .cpu_setup = __setup_cpu_750cx,
  691. .machine_check = machine_check_generic,
  692. .platform = "ppc750",
  693. },
  694. { /* 750CXe (82214) */
  695. .pvr_mask = 0xfffffff0,
  696. .pvr_value = 0x00082210,
  697. .cpu_name = "750CXe",
  698. .cpu_features = CPU_FTRS_750,
  699. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  700. .mmu_features = MMU_FTR_HPTE_TABLE,
  701. .icache_bsize = 32,
  702. .dcache_bsize = 32,
  703. .num_pmcs = 4,
  704. .pmc_type = PPC_PMC_IBM,
  705. .cpu_setup = __setup_cpu_750cx,
  706. .machine_check = machine_check_generic,
  707. .platform = "ppc750",
  708. },
  709. { /* 750CXe "Gekko" (83214) */
  710. .pvr_mask = 0xffffffff,
  711. .pvr_value = 0x00083214,
  712. .cpu_name = "750CXe",
  713. .cpu_features = CPU_FTRS_750,
  714. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  715. .mmu_features = MMU_FTR_HPTE_TABLE,
  716. .icache_bsize = 32,
  717. .dcache_bsize = 32,
  718. .num_pmcs = 4,
  719. .pmc_type = PPC_PMC_IBM,
  720. .cpu_setup = __setup_cpu_750cx,
  721. .machine_check = machine_check_generic,
  722. .platform = "ppc750",
  723. },
  724. { /* 750CL (and "Broadway") */
  725. .pvr_mask = 0xfffff0e0,
  726. .pvr_value = 0x00087000,
  727. .cpu_name = "750CL",
  728. .cpu_features = CPU_FTRS_750CL,
  729. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  730. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  731. .icache_bsize = 32,
  732. .dcache_bsize = 32,
  733. .num_pmcs = 4,
  734. .pmc_type = PPC_PMC_IBM,
  735. .cpu_setup = __setup_cpu_750,
  736. .machine_check = machine_check_generic,
  737. .platform = "ppc750",
  738. .oprofile_cpu_type = "ppc/750",
  739. .oprofile_type = PPC_OPROFILE_G4,
  740. },
  741. { /* 745/755 */
  742. .pvr_mask = 0xfffff000,
  743. .pvr_value = 0x00083000,
  744. .cpu_name = "745/755",
  745. .cpu_features = CPU_FTRS_750,
  746. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  747. .mmu_features = MMU_FTR_HPTE_TABLE,
  748. .icache_bsize = 32,
  749. .dcache_bsize = 32,
  750. .num_pmcs = 4,
  751. .pmc_type = PPC_PMC_IBM,
  752. .cpu_setup = __setup_cpu_750,
  753. .machine_check = machine_check_generic,
  754. .platform = "ppc750",
  755. },
  756. { /* 750FX rev 1.x */
  757. .pvr_mask = 0xffffff00,
  758. .pvr_value = 0x70000100,
  759. .cpu_name = "750FX",
  760. .cpu_features = CPU_FTRS_750FX1,
  761. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  762. .mmu_features = MMU_FTR_HPTE_TABLE,
  763. .icache_bsize = 32,
  764. .dcache_bsize = 32,
  765. .num_pmcs = 4,
  766. .pmc_type = PPC_PMC_IBM,
  767. .cpu_setup = __setup_cpu_750,
  768. .machine_check = machine_check_generic,
  769. .platform = "ppc750",
  770. .oprofile_cpu_type = "ppc/750",
  771. .oprofile_type = PPC_OPROFILE_G4,
  772. },
  773. { /* 750FX rev 2.0 must disable HID0[DPM] */
  774. .pvr_mask = 0xffffffff,
  775. .pvr_value = 0x70000200,
  776. .cpu_name = "750FX",
  777. .cpu_features = CPU_FTRS_750FX2,
  778. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  779. .mmu_features = MMU_FTR_HPTE_TABLE,
  780. .icache_bsize = 32,
  781. .dcache_bsize = 32,
  782. .num_pmcs = 4,
  783. .pmc_type = PPC_PMC_IBM,
  784. .cpu_setup = __setup_cpu_750,
  785. .machine_check = machine_check_generic,
  786. .platform = "ppc750",
  787. .oprofile_cpu_type = "ppc/750",
  788. .oprofile_type = PPC_OPROFILE_G4,
  789. },
  790. { /* 750FX (All revs except 2.0) */
  791. .pvr_mask = 0xffff0000,
  792. .pvr_value = 0x70000000,
  793. .cpu_name = "750FX",
  794. .cpu_features = CPU_FTRS_750FX,
  795. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  796. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  797. .icache_bsize = 32,
  798. .dcache_bsize = 32,
  799. .num_pmcs = 4,
  800. .pmc_type = PPC_PMC_IBM,
  801. .cpu_setup = __setup_cpu_750fx,
  802. .machine_check = machine_check_generic,
  803. .platform = "ppc750",
  804. .oprofile_cpu_type = "ppc/750",
  805. .oprofile_type = PPC_OPROFILE_G4,
  806. },
  807. { /* 750GX */
  808. .pvr_mask = 0xffff0000,
  809. .pvr_value = 0x70020000,
  810. .cpu_name = "750GX",
  811. .cpu_features = CPU_FTRS_750GX,
  812. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  813. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  814. .icache_bsize = 32,
  815. .dcache_bsize = 32,
  816. .num_pmcs = 4,
  817. .pmc_type = PPC_PMC_IBM,
  818. .cpu_setup = __setup_cpu_750fx,
  819. .machine_check = machine_check_generic,
  820. .platform = "ppc750",
  821. .oprofile_cpu_type = "ppc/750",
  822. .oprofile_type = PPC_OPROFILE_G4,
  823. },
  824. { /* 740/750 (L2CR bit need fixup for 740) */
  825. .pvr_mask = 0xffff0000,
  826. .pvr_value = 0x00080000,
  827. .cpu_name = "740/750",
  828. .cpu_features = CPU_FTRS_740,
  829. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  830. .mmu_features = MMU_FTR_HPTE_TABLE,
  831. .icache_bsize = 32,
  832. .dcache_bsize = 32,
  833. .num_pmcs = 4,
  834. .pmc_type = PPC_PMC_IBM,
  835. .cpu_setup = __setup_cpu_750,
  836. .machine_check = machine_check_generic,
  837. .platform = "ppc750",
  838. },
  839. { /* 7400 rev 1.1 ? (no TAU) */
  840. .pvr_mask = 0xffffffff,
  841. .pvr_value = 0x000c1101,
  842. .cpu_name = "7400 (1.1)",
  843. .cpu_features = CPU_FTRS_7400_NOTAU,
  844. .cpu_user_features = COMMON_USER |
  845. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  846. .mmu_features = MMU_FTR_HPTE_TABLE,
  847. .icache_bsize = 32,
  848. .dcache_bsize = 32,
  849. .num_pmcs = 4,
  850. .pmc_type = PPC_PMC_G4,
  851. .cpu_setup = __setup_cpu_7400,
  852. .machine_check = machine_check_generic,
  853. .platform = "ppc7400",
  854. },
  855. { /* 7400 */
  856. .pvr_mask = 0xffff0000,
  857. .pvr_value = 0x000c0000,
  858. .cpu_name = "7400",
  859. .cpu_features = CPU_FTRS_7400,
  860. .cpu_user_features = COMMON_USER |
  861. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  862. .mmu_features = MMU_FTR_HPTE_TABLE,
  863. .icache_bsize = 32,
  864. .dcache_bsize = 32,
  865. .num_pmcs = 4,
  866. .pmc_type = PPC_PMC_G4,
  867. .cpu_setup = __setup_cpu_7400,
  868. .machine_check = machine_check_generic,
  869. .platform = "ppc7400",
  870. },
  871. { /* 7410 */
  872. .pvr_mask = 0xffff0000,
  873. .pvr_value = 0x800c0000,
  874. .cpu_name = "7410",
  875. .cpu_features = CPU_FTRS_7400,
  876. .cpu_user_features = COMMON_USER |
  877. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  878. .mmu_features = MMU_FTR_HPTE_TABLE,
  879. .icache_bsize = 32,
  880. .dcache_bsize = 32,
  881. .num_pmcs = 4,
  882. .pmc_type = PPC_PMC_G4,
  883. .cpu_setup = __setup_cpu_7410,
  884. .machine_check = machine_check_generic,
  885. .platform = "ppc7400",
  886. },
  887. { /* 7450 2.0 - no doze/nap */
  888. .pvr_mask = 0xffffffff,
  889. .pvr_value = 0x80000200,
  890. .cpu_name = "7450",
  891. .cpu_features = CPU_FTRS_7450_20,
  892. .cpu_user_features = COMMON_USER |
  893. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  894. .mmu_features = MMU_FTR_HPTE_TABLE,
  895. .icache_bsize = 32,
  896. .dcache_bsize = 32,
  897. .num_pmcs = 6,
  898. .pmc_type = PPC_PMC_G4,
  899. .cpu_setup = __setup_cpu_745x,
  900. .oprofile_cpu_type = "ppc/7450",
  901. .oprofile_type = PPC_OPROFILE_G4,
  902. .machine_check = machine_check_generic,
  903. .platform = "ppc7450",
  904. },
  905. { /* 7450 2.1 */
  906. .pvr_mask = 0xffffffff,
  907. .pvr_value = 0x80000201,
  908. .cpu_name = "7450",
  909. .cpu_features = CPU_FTRS_7450_21,
  910. .cpu_user_features = COMMON_USER |
  911. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  912. .mmu_features = MMU_FTR_HPTE_TABLE,
  913. .icache_bsize = 32,
  914. .dcache_bsize = 32,
  915. .num_pmcs = 6,
  916. .pmc_type = PPC_PMC_G4,
  917. .cpu_setup = __setup_cpu_745x,
  918. .oprofile_cpu_type = "ppc/7450",
  919. .oprofile_type = PPC_OPROFILE_G4,
  920. .machine_check = machine_check_generic,
  921. .platform = "ppc7450",
  922. },
  923. { /* 7450 2.3 and newer */
  924. .pvr_mask = 0xffff0000,
  925. .pvr_value = 0x80000000,
  926. .cpu_name = "7450",
  927. .cpu_features = CPU_FTRS_7450_23,
  928. .cpu_user_features = COMMON_USER |
  929. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  930. .mmu_features = MMU_FTR_HPTE_TABLE,
  931. .icache_bsize = 32,
  932. .dcache_bsize = 32,
  933. .num_pmcs = 6,
  934. .pmc_type = PPC_PMC_G4,
  935. .cpu_setup = __setup_cpu_745x,
  936. .oprofile_cpu_type = "ppc/7450",
  937. .oprofile_type = PPC_OPROFILE_G4,
  938. .machine_check = machine_check_generic,
  939. .platform = "ppc7450",
  940. },
  941. { /* 7455 rev 1.x */
  942. .pvr_mask = 0xffffff00,
  943. .pvr_value = 0x80010100,
  944. .cpu_name = "7455",
  945. .cpu_features = CPU_FTRS_7455_1,
  946. .cpu_user_features = COMMON_USER |
  947. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  948. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  949. .icache_bsize = 32,
  950. .dcache_bsize = 32,
  951. .num_pmcs = 6,
  952. .pmc_type = PPC_PMC_G4,
  953. .cpu_setup = __setup_cpu_745x,
  954. .oprofile_cpu_type = "ppc/7450",
  955. .oprofile_type = PPC_OPROFILE_G4,
  956. .machine_check = machine_check_generic,
  957. .platform = "ppc7450",
  958. },
  959. { /* 7455 rev 2.0 */
  960. .pvr_mask = 0xffffffff,
  961. .pvr_value = 0x80010200,
  962. .cpu_name = "7455",
  963. .cpu_features = CPU_FTRS_7455_20,
  964. .cpu_user_features = COMMON_USER |
  965. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  966. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  967. .icache_bsize = 32,
  968. .dcache_bsize = 32,
  969. .num_pmcs = 6,
  970. .pmc_type = PPC_PMC_G4,
  971. .cpu_setup = __setup_cpu_745x,
  972. .oprofile_cpu_type = "ppc/7450",
  973. .oprofile_type = PPC_OPROFILE_G4,
  974. .machine_check = machine_check_generic,
  975. .platform = "ppc7450",
  976. },
  977. { /* 7455 others */
  978. .pvr_mask = 0xffff0000,
  979. .pvr_value = 0x80010000,
  980. .cpu_name = "7455",
  981. .cpu_features = CPU_FTRS_7455,
  982. .cpu_user_features = COMMON_USER |
  983. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  984. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  985. .icache_bsize = 32,
  986. .dcache_bsize = 32,
  987. .num_pmcs = 6,
  988. .pmc_type = PPC_PMC_G4,
  989. .cpu_setup = __setup_cpu_745x,
  990. .oprofile_cpu_type = "ppc/7450",
  991. .oprofile_type = PPC_OPROFILE_G4,
  992. .machine_check = machine_check_generic,
  993. .platform = "ppc7450",
  994. },
  995. { /* 7447/7457 Rev 1.0 */
  996. .pvr_mask = 0xffffffff,
  997. .pvr_value = 0x80020100,
  998. .cpu_name = "7447/7457",
  999. .cpu_features = CPU_FTRS_7447_10,
  1000. .cpu_user_features = COMMON_USER |
  1001. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1002. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1003. .icache_bsize = 32,
  1004. .dcache_bsize = 32,
  1005. .num_pmcs = 6,
  1006. .pmc_type = PPC_PMC_G4,
  1007. .cpu_setup = __setup_cpu_745x,
  1008. .oprofile_cpu_type = "ppc/7450",
  1009. .oprofile_type = PPC_OPROFILE_G4,
  1010. .machine_check = machine_check_generic,
  1011. .platform = "ppc7450",
  1012. },
  1013. { /* 7447/7457 Rev 1.1 */
  1014. .pvr_mask = 0xffffffff,
  1015. .pvr_value = 0x80020101,
  1016. .cpu_name = "7447/7457",
  1017. .cpu_features = CPU_FTRS_7447_10,
  1018. .cpu_user_features = COMMON_USER |
  1019. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1020. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1021. .icache_bsize = 32,
  1022. .dcache_bsize = 32,
  1023. .num_pmcs = 6,
  1024. .pmc_type = PPC_PMC_G4,
  1025. .cpu_setup = __setup_cpu_745x,
  1026. .oprofile_cpu_type = "ppc/7450",
  1027. .oprofile_type = PPC_OPROFILE_G4,
  1028. .machine_check = machine_check_generic,
  1029. .platform = "ppc7450",
  1030. },
  1031. { /* 7447/7457 Rev 1.2 and later */
  1032. .pvr_mask = 0xffff0000,
  1033. .pvr_value = 0x80020000,
  1034. .cpu_name = "7447/7457",
  1035. .cpu_features = CPU_FTRS_7447,
  1036. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1037. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1038. .icache_bsize = 32,
  1039. .dcache_bsize = 32,
  1040. .num_pmcs = 6,
  1041. .pmc_type = PPC_PMC_G4,
  1042. .cpu_setup = __setup_cpu_745x,
  1043. .oprofile_cpu_type = "ppc/7450",
  1044. .oprofile_type = PPC_OPROFILE_G4,
  1045. .machine_check = machine_check_generic,
  1046. .platform = "ppc7450",
  1047. },
  1048. { /* 7447A */
  1049. .pvr_mask = 0xffff0000,
  1050. .pvr_value = 0x80030000,
  1051. .cpu_name = "7447A",
  1052. .cpu_features = CPU_FTRS_7447A,
  1053. .cpu_user_features = COMMON_USER |
  1054. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1055. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1056. .icache_bsize = 32,
  1057. .dcache_bsize = 32,
  1058. .num_pmcs = 6,
  1059. .pmc_type = PPC_PMC_G4,
  1060. .cpu_setup = __setup_cpu_745x,
  1061. .oprofile_cpu_type = "ppc/7450",
  1062. .oprofile_type = PPC_OPROFILE_G4,
  1063. .machine_check = machine_check_generic,
  1064. .platform = "ppc7450",
  1065. },
  1066. { /* 7448 */
  1067. .pvr_mask = 0xffff0000,
  1068. .pvr_value = 0x80040000,
  1069. .cpu_name = "7448",
  1070. .cpu_features = CPU_FTRS_7448,
  1071. .cpu_user_features = COMMON_USER |
  1072. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1073. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1074. .icache_bsize = 32,
  1075. .dcache_bsize = 32,
  1076. .num_pmcs = 6,
  1077. .pmc_type = PPC_PMC_G4,
  1078. .cpu_setup = __setup_cpu_745x,
  1079. .oprofile_cpu_type = "ppc/7450",
  1080. .oprofile_type = PPC_OPROFILE_G4,
  1081. .machine_check = machine_check_generic,
  1082. .platform = "ppc7450",
  1083. },
  1084. { /* 82xx (8240, 8245, 8260 are all 603e cores) */
  1085. .pvr_mask = 0x7fff0000,
  1086. .pvr_value = 0x00810000,
  1087. .cpu_name = "82xx",
  1088. .cpu_features = CPU_FTRS_82XX,
  1089. .cpu_user_features = COMMON_USER,
  1090. .mmu_features = 0,
  1091. .icache_bsize = 32,
  1092. .dcache_bsize = 32,
  1093. .cpu_setup = __setup_cpu_603,
  1094. .machine_check = machine_check_generic,
  1095. .platform = "ppc603",
  1096. },
  1097. { /* All G2_LE (603e core, plus some) have the same pvr */
  1098. .pvr_mask = 0x7fff0000,
  1099. .pvr_value = 0x00820000,
  1100. .cpu_name = "G2_LE",
  1101. .cpu_features = CPU_FTRS_G2_LE,
  1102. .cpu_user_features = COMMON_USER,
  1103. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1104. .icache_bsize = 32,
  1105. .dcache_bsize = 32,
  1106. .cpu_setup = __setup_cpu_603,
  1107. .machine_check = machine_check_generic,
  1108. .platform = "ppc603",
  1109. },
  1110. { /* e300c1 (a 603e core, plus some) on 83xx */
  1111. .pvr_mask = 0x7fff0000,
  1112. .pvr_value = 0x00830000,
  1113. .cpu_name = "e300c1",
  1114. .cpu_features = CPU_FTRS_E300,
  1115. .cpu_user_features = COMMON_USER,
  1116. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1117. .icache_bsize = 32,
  1118. .dcache_bsize = 32,
  1119. .cpu_setup = __setup_cpu_603,
  1120. .machine_check = machine_check_generic,
  1121. .platform = "ppc603",
  1122. },
  1123. { /* e300c2 (an e300c1 core, plus some, minus FPU) on 83xx */
  1124. .pvr_mask = 0x7fff0000,
  1125. .pvr_value = 0x00840000,
  1126. .cpu_name = "e300c2",
  1127. .cpu_features = CPU_FTRS_E300C2,
  1128. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1129. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1130. MMU_FTR_NEED_DTLB_SW_LRU,
  1131. .icache_bsize = 32,
  1132. .dcache_bsize = 32,
  1133. .cpu_setup = __setup_cpu_603,
  1134. .machine_check = machine_check_generic,
  1135. .platform = "ppc603",
  1136. },
  1137. { /* e300c3 (e300c1, plus one IU, half cache size) on 83xx */
  1138. .pvr_mask = 0x7fff0000,
  1139. .pvr_value = 0x00850000,
  1140. .cpu_name = "e300c3",
  1141. .cpu_features = CPU_FTRS_E300,
  1142. .cpu_user_features = COMMON_USER,
  1143. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1144. MMU_FTR_NEED_DTLB_SW_LRU,
  1145. .icache_bsize = 32,
  1146. .dcache_bsize = 32,
  1147. .cpu_setup = __setup_cpu_603,
  1148. .machine_check = machine_check_generic,
  1149. .num_pmcs = 4,
  1150. .oprofile_cpu_type = "ppc/e300",
  1151. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1152. .platform = "ppc603",
  1153. },
  1154. { /* e300c4 (e300c1, plus one IU) */
  1155. .pvr_mask = 0x7fff0000,
  1156. .pvr_value = 0x00860000,
  1157. .cpu_name = "e300c4",
  1158. .cpu_features = CPU_FTRS_E300,
  1159. .cpu_user_features = COMMON_USER,
  1160. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1161. MMU_FTR_NEED_DTLB_SW_LRU,
  1162. .icache_bsize = 32,
  1163. .dcache_bsize = 32,
  1164. .cpu_setup = __setup_cpu_603,
  1165. .machine_check = machine_check_generic,
  1166. .num_pmcs = 4,
  1167. .oprofile_cpu_type = "ppc/e300",
  1168. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1169. .platform = "ppc603",
  1170. },
  1171. { /* default match, we assume split I/D cache & TB (non-601)... */
  1172. .pvr_mask = 0x00000000,
  1173. .pvr_value = 0x00000000,
  1174. .cpu_name = "(generic PPC)",
  1175. .cpu_features = CPU_FTRS_CLASSIC32,
  1176. .cpu_user_features = COMMON_USER,
  1177. .mmu_features = MMU_FTR_HPTE_TABLE,
  1178. .icache_bsize = 32,
  1179. .dcache_bsize = 32,
  1180. .machine_check = machine_check_generic,
  1181. .platform = "ppc603",
  1182. },
  1183. #endif /* CONFIG_PPC_BOOK3S_32 */
  1184. #ifdef CONFIG_8xx
  1185. { /* 8xx */
  1186. .pvr_mask = 0xffff0000,
  1187. .pvr_value = 0x00500000,
  1188. .cpu_name = "8xx",
  1189. /* CPU_FTR_MAYBE_CAN_DOZE is possible,
  1190. * if the 8xx code is there.... */
  1191. .cpu_features = CPU_FTRS_8XX,
  1192. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1193. .mmu_features = MMU_FTR_TYPE_8xx,
  1194. .icache_bsize = 16,
  1195. .dcache_bsize = 16,
  1196. .platform = "ppc823",
  1197. },
  1198. #endif /* CONFIG_8xx */
  1199. #ifdef CONFIG_40x
  1200. { /* 403GC */
  1201. .pvr_mask = 0xffffff00,
  1202. .pvr_value = 0x00200200,
  1203. .cpu_name = "403GC",
  1204. .cpu_features = CPU_FTRS_40X,
  1205. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1206. .mmu_features = MMU_FTR_TYPE_40x,
  1207. .icache_bsize = 16,
  1208. .dcache_bsize = 16,
  1209. .machine_check = machine_check_4xx,
  1210. .platform = "ppc403",
  1211. },
  1212. { /* 403GCX */
  1213. .pvr_mask = 0xffffff00,
  1214. .pvr_value = 0x00201400,
  1215. .cpu_name = "403GCX",
  1216. .cpu_features = CPU_FTRS_40X,
  1217. .cpu_user_features = PPC_FEATURE_32 |
  1218. PPC_FEATURE_HAS_MMU | PPC_FEATURE_NO_TB,
  1219. .mmu_features = MMU_FTR_TYPE_40x,
  1220. .icache_bsize = 16,
  1221. .dcache_bsize = 16,
  1222. .machine_check = machine_check_4xx,
  1223. .platform = "ppc403",
  1224. },
  1225. { /* 403G ?? */
  1226. .pvr_mask = 0xffff0000,
  1227. .pvr_value = 0x00200000,
  1228. .cpu_name = "403G ??",
  1229. .cpu_features = CPU_FTRS_40X,
  1230. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1231. .mmu_features = MMU_FTR_TYPE_40x,
  1232. .icache_bsize = 16,
  1233. .dcache_bsize = 16,
  1234. .machine_check = machine_check_4xx,
  1235. .platform = "ppc403",
  1236. },
  1237. { /* 405GP */
  1238. .pvr_mask = 0xffff0000,
  1239. .pvr_value = 0x40110000,
  1240. .cpu_name = "405GP",
  1241. .cpu_features = CPU_FTRS_40X,
  1242. .cpu_user_features = PPC_FEATURE_32 |
  1243. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1244. .mmu_features = MMU_FTR_TYPE_40x,
  1245. .icache_bsize = 32,
  1246. .dcache_bsize = 32,
  1247. .machine_check = machine_check_4xx,
  1248. .platform = "ppc405",
  1249. },
  1250. { /* STB 03xxx */
  1251. .pvr_mask = 0xffff0000,
  1252. .pvr_value = 0x40130000,
  1253. .cpu_name = "STB03xxx",
  1254. .cpu_features = CPU_FTRS_40X,
  1255. .cpu_user_features = PPC_FEATURE_32 |
  1256. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1257. .mmu_features = MMU_FTR_TYPE_40x,
  1258. .icache_bsize = 32,
  1259. .dcache_bsize = 32,
  1260. .machine_check = machine_check_4xx,
  1261. .platform = "ppc405",
  1262. },
  1263. { /* STB 04xxx */
  1264. .pvr_mask = 0xffff0000,
  1265. .pvr_value = 0x41810000,
  1266. .cpu_name = "STB04xxx",
  1267. .cpu_features = CPU_FTRS_40X,
  1268. .cpu_user_features = PPC_FEATURE_32 |
  1269. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1270. .mmu_features = MMU_FTR_TYPE_40x,
  1271. .icache_bsize = 32,
  1272. .dcache_bsize = 32,
  1273. .machine_check = machine_check_4xx,
  1274. .platform = "ppc405",
  1275. },
  1276. { /* NP405L */
  1277. .pvr_mask = 0xffff0000,
  1278. .pvr_value = 0x41610000,
  1279. .cpu_name = "NP405L",
  1280. .cpu_features = CPU_FTRS_40X,
  1281. .cpu_user_features = PPC_FEATURE_32 |
  1282. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1283. .mmu_features = MMU_FTR_TYPE_40x,
  1284. .icache_bsize = 32,
  1285. .dcache_bsize = 32,
  1286. .machine_check = machine_check_4xx,
  1287. .platform = "ppc405",
  1288. },
  1289. { /* NP4GS3 */
  1290. .pvr_mask = 0xffff0000,
  1291. .pvr_value = 0x40B10000,
  1292. .cpu_name = "NP4GS3",
  1293. .cpu_features = CPU_FTRS_40X,
  1294. .cpu_user_features = PPC_FEATURE_32 |
  1295. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1296. .mmu_features = MMU_FTR_TYPE_40x,
  1297. .icache_bsize = 32,
  1298. .dcache_bsize = 32,
  1299. .machine_check = machine_check_4xx,
  1300. .platform = "ppc405",
  1301. },
  1302. { /* NP405H */
  1303. .pvr_mask = 0xffff0000,
  1304. .pvr_value = 0x41410000,
  1305. .cpu_name = "NP405H",
  1306. .cpu_features = CPU_FTRS_40X,
  1307. .cpu_user_features = PPC_FEATURE_32 |
  1308. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1309. .mmu_features = MMU_FTR_TYPE_40x,
  1310. .icache_bsize = 32,
  1311. .dcache_bsize = 32,
  1312. .machine_check = machine_check_4xx,
  1313. .platform = "ppc405",
  1314. },
  1315. { /* 405GPr */
  1316. .pvr_mask = 0xffff0000,
  1317. .pvr_value = 0x50910000,
  1318. .cpu_name = "405GPr",
  1319. .cpu_features = CPU_FTRS_40X,
  1320. .cpu_user_features = PPC_FEATURE_32 |
  1321. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1322. .mmu_features = MMU_FTR_TYPE_40x,
  1323. .icache_bsize = 32,
  1324. .dcache_bsize = 32,
  1325. .machine_check = machine_check_4xx,
  1326. .platform = "ppc405",
  1327. },
  1328. { /* STBx25xx */
  1329. .pvr_mask = 0xffff0000,
  1330. .pvr_value = 0x51510000,
  1331. .cpu_name = "STBx25xx",
  1332. .cpu_features = CPU_FTRS_40X,
  1333. .cpu_user_features = PPC_FEATURE_32 |
  1334. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1335. .mmu_features = MMU_FTR_TYPE_40x,
  1336. .icache_bsize = 32,
  1337. .dcache_bsize = 32,
  1338. .machine_check = machine_check_4xx,
  1339. .platform = "ppc405",
  1340. },
  1341. { /* 405LP */
  1342. .pvr_mask = 0xffff0000,
  1343. .pvr_value = 0x41F10000,
  1344. .cpu_name = "405LP",
  1345. .cpu_features = CPU_FTRS_40X,
  1346. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1347. .mmu_features = MMU_FTR_TYPE_40x,
  1348. .icache_bsize = 32,
  1349. .dcache_bsize = 32,
  1350. .machine_check = machine_check_4xx,
  1351. .platform = "ppc405",
  1352. },
  1353. { /* Xilinx Virtex-II Pro */
  1354. .pvr_mask = 0xfffff000,
  1355. .pvr_value = 0x20010000,
  1356. .cpu_name = "Virtex-II Pro",
  1357. .cpu_features = CPU_FTRS_40X,
  1358. .cpu_user_features = PPC_FEATURE_32 |
  1359. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1360. .mmu_features = MMU_FTR_TYPE_40x,
  1361. .icache_bsize = 32,
  1362. .dcache_bsize = 32,
  1363. .machine_check = machine_check_4xx,
  1364. .platform = "ppc405",
  1365. },
  1366. { /* Xilinx Virtex-4 FX */
  1367. .pvr_mask = 0xfffff000,
  1368. .pvr_value = 0x20011000,
  1369. .cpu_name = "Virtex-4 FX",
  1370. .cpu_features = CPU_FTRS_40X,
  1371. .cpu_user_features = PPC_FEATURE_32 |
  1372. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1373. .mmu_features = MMU_FTR_TYPE_40x,
  1374. .icache_bsize = 32,
  1375. .dcache_bsize = 32,
  1376. .machine_check = machine_check_4xx,
  1377. .platform = "ppc405",
  1378. },
  1379. { /* 405EP */
  1380. .pvr_mask = 0xffff0000,
  1381. .pvr_value = 0x51210000,
  1382. .cpu_name = "405EP",
  1383. .cpu_features = CPU_FTRS_40X,
  1384. .cpu_user_features = PPC_FEATURE_32 |
  1385. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1386. .mmu_features = MMU_FTR_TYPE_40x,
  1387. .icache_bsize = 32,
  1388. .dcache_bsize = 32,
  1389. .machine_check = machine_check_4xx,
  1390. .platform = "ppc405",
  1391. },
  1392. { /* 405EX Rev. A/B with Security */
  1393. .pvr_mask = 0xffff000f,
  1394. .pvr_value = 0x12910007,
  1395. .cpu_name = "405EX Rev. A/B",
  1396. .cpu_features = CPU_FTRS_40X,
  1397. .cpu_user_features = PPC_FEATURE_32 |
  1398. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1399. .mmu_features = MMU_FTR_TYPE_40x,
  1400. .icache_bsize = 32,
  1401. .dcache_bsize = 32,
  1402. .machine_check = machine_check_4xx,
  1403. .platform = "ppc405",
  1404. },
  1405. { /* 405EX Rev. C without Security */
  1406. .pvr_mask = 0xffff000f,
  1407. .pvr_value = 0x1291000d,
  1408. .cpu_name = "405EX Rev. C",
  1409. .cpu_features = CPU_FTRS_40X,
  1410. .cpu_user_features = PPC_FEATURE_32 |
  1411. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1412. .mmu_features = MMU_FTR_TYPE_40x,
  1413. .icache_bsize = 32,
  1414. .dcache_bsize = 32,
  1415. .machine_check = machine_check_4xx,
  1416. .platform = "ppc405",
  1417. },
  1418. { /* 405EX Rev. C with Security */
  1419. .pvr_mask = 0xffff000f,
  1420. .pvr_value = 0x1291000f,
  1421. .cpu_name = "405EX Rev. C",
  1422. .cpu_features = CPU_FTRS_40X,
  1423. .cpu_user_features = PPC_FEATURE_32 |
  1424. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1425. .mmu_features = MMU_FTR_TYPE_40x,
  1426. .icache_bsize = 32,
  1427. .dcache_bsize = 32,
  1428. .machine_check = machine_check_4xx,
  1429. .platform = "ppc405",
  1430. },
  1431. { /* 405EX Rev. D without Security */
  1432. .pvr_mask = 0xffff000f,
  1433. .pvr_value = 0x12910003,
  1434. .cpu_name = "405EX Rev. D",
  1435. .cpu_features = CPU_FTRS_40X,
  1436. .cpu_user_features = PPC_FEATURE_32 |
  1437. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1438. .mmu_features = MMU_FTR_TYPE_40x,
  1439. .icache_bsize = 32,
  1440. .dcache_bsize = 32,
  1441. .machine_check = machine_check_4xx,
  1442. .platform = "ppc405",
  1443. },
  1444. { /* 405EX Rev. D with Security */
  1445. .pvr_mask = 0xffff000f,
  1446. .pvr_value = 0x12910005,
  1447. .cpu_name = "405EX Rev. D",
  1448. .cpu_features = CPU_FTRS_40X,
  1449. .cpu_user_features = PPC_FEATURE_32 |
  1450. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1451. .mmu_features = MMU_FTR_TYPE_40x,
  1452. .icache_bsize = 32,
  1453. .dcache_bsize = 32,
  1454. .machine_check = machine_check_4xx,
  1455. .platform = "ppc405",
  1456. },
  1457. { /* 405EXr Rev. A/B without Security */
  1458. .pvr_mask = 0xffff000f,
  1459. .pvr_value = 0x12910001,
  1460. .cpu_name = "405EXr Rev. A/B",
  1461. .cpu_features = CPU_FTRS_40X,
  1462. .cpu_user_features = PPC_FEATURE_32 |
  1463. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1464. .mmu_features = MMU_FTR_TYPE_40x,
  1465. .icache_bsize = 32,
  1466. .dcache_bsize = 32,
  1467. .machine_check = machine_check_4xx,
  1468. .platform = "ppc405",
  1469. },
  1470. { /* 405EXr Rev. C without Security */
  1471. .pvr_mask = 0xffff000f,
  1472. .pvr_value = 0x12910009,
  1473. .cpu_name = "405EXr Rev. C",
  1474. .cpu_features = CPU_FTRS_40X,
  1475. .cpu_user_features = PPC_FEATURE_32 |
  1476. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1477. .mmu_features = MMU_FTR_TYPE_40x,
  1478. .icache_bsize = 32,
  1479. .dcache_bsize = 32,
  1480. .machine_check = machine_check_4xx,
  1481. .platform = "ppc405",
  1482. },
  1483. { /* 405EXr Rev. C with Security */
  1484. .pvr_mask = 0xffff000f,
  1485. .pvr_value = 0x1291000b,
  1486. .cpu_name = "405EXr Rev. C",
  1487. .cpu_features = CPU_FTRS_40X,
  1488. .cpu_user_features = PPC_FEATURE_32 |
  1489. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1490. .mmu_features = MMU_FTR_TYPE_40x,
  1491. .icache_bsize = 32,
  1492. .dcache_bsize = 32,
  1493. .machine_check = machine_check_4xx,
  1494. .platform = "ppc405",
  1495. },
  1496. { /* 405EXr Rev. D without Security */
  1497. .pvr_mask = 0xffff000f,
  1498. .pvr_value = 0x12910000,
  1499. .cpu_name = "405EXr Rev. D",
  1500. .cpu_features = CPU_FTRS_40X,
  1501. .cpu_user_features = PPC_FEATURE_32 |
  1502. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1503. .mmu_features = MMU_FTR_TYPE_40x,
  1504. .icache_bsize = 32,
  1505. .dcache_bsize = 32,
  1506. .machine_check = machine_check_4xx,
  1507. .platform = "ppc405",
  1508. },
  1509. { /* 405EXr Rev. D with Security */
  1510. .pvr_mask = 0xffff000f,
  1511. .pvr_value = 0x12910002,
  1512. .cpu_name = "405EXr Rev. D",
  1513. .cpu_features = CPU_FTRS_40X,
  1514. .cpu_user_features = PPC_FEATURE_32 |
  1515. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1516. .mmu_features = MMU_FTR_TYPE_40x,
  1517. .icache_bsize = 32,
  1518. .dcache_bsize = 32,
  1519. .machine_check = machine_check_4xx,
  1520. .platform = "ppc405",
  1521. },
  1522. {
  1523. /* 405EZ */
  1524. .pvr_mask = 0xffff0000,
  1525. .pvr_value = 0x41510000,
  1526. .cpu_name = "405EZ",
  1527. .cpu_features = CPU_FTRS_40X,
  1528. .cpu_user_features = PPC_FEATURE_32 |
  1529. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1530. .mmu_features = MMU_FTR_TYPE_40x,
  1531. .icache_bsize = 32,
  1532. .dcache_bsize = 32,
  1533. .machine_check = machine_check_4xx,
  1534. .platform = "ppc405",
  1535. },
  1536. { /* APM8018X */
  1537. .pvr_mask = 0xffff0000,
  1538. .pvr_value = 0x7ff11432,
  1539. .cpu_name = "APM8018X",
  1540. .cpu_features = CPU_FTRS_40X,
  1541. .cpu_user_features = PPC_FEATURE_32 |
  1542. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1543. .mmu_features = MMU_FTR_TYPE_40x,
  1544. .icache_bsize = 32,
  1545. .dcache_bsize = 32,
  1546. .machine_check = machine_check_4xx,
  1547. .platform = "ppc405",
  1548. },
  1549. { /* default match */
  1550. .pvr_mask = 0x00000000,
  1551. .pvr_value = 0x00000000,
  1552. .cpu_name = "(generic 40x PPC)",
  1553. .cpu_features = CPU_FTRS_40X,
  1554. .cpu_user_features = PPC_FEATURE_32 |
  1555. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1556. .mmu_features = MMU_FTR_TYPE_40x,
  1557. .icache_bsize = 32,
  1558. .dcache_bsize = 32,
  1559. .machine_check = machine_check_4xx,
  1560. .platform = "ppc405",
  1561. }
  1562. #endif /* CONFIG_40x */
  1563. #ifdef CONFIG_44x
  1564. {
  1565. .pvr_mask = 0xf0000fff,
  1566. .pvr_value = 0x40000850,
  1567. .cpu_name = "440GR Rev. A",
  1568. .cpu_features = CPU_FTRS_44X,
  1569. .cpu_user_features = COMMON_USER_BOOKE,
  1570. .mmu_features = MMU_FTR_TYPE_44x,
  1571. .icache_bsize = 32,
  1572. .dcache_bsize = 32,
  1573. .machine_check = machine_check_4xx,
  1574. .platform = "ppc440",
  1575. },
  1576. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1577. .pvr_mask = 0xf0000fff,
  1578. .pvr_value = 0x40000858,
  1579. .cpu_name = "440EP Rev. A",
  1580. .cpu_features = CPU_FTRS_44X,
  1581. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1582. .mmu_features = MMU_FTR_TYPE_44x,
  1583. .icache_bsize = 32,
  1584. .dcache_bsize = 32,
  1585. .cpu_setup = __setup_cpu_440ep,
  1586. .machine_check = machine_check_4xx,
  1587. .platform = "ppc440",
  1588. },
  1589. {
  1590. .pvr_mask = 0xf0000fff,
  1591. .pvr_value = 0x400008d3,
  1592. .cpu_name = "440GR Rev. B",
  1593. .cpu_features = CPU_FTRS_44X,
  1594. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1595. .mmu_features = MMU_FTR_TYPE_44x,
  1596. .icache_bsize = 32,
  1597. .dcache_bsize = 32,
  1598. .machine_check = machine_check_4xx,
  1599. .platform = "ppc440",
  1600. },
  1601. { /* Matches both physical and logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1602. .pvr_mask = 0xf0000ff7,
  1603. .pvr_value = 0x400008d4,
  1604. .cpu_name = "440EP Rev. C",
  1605. .cpu_features = CPU_FTRS_44X,
  1606. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1607. .mmu_features = MMU_FTR_TYPE_44x,
  1608. .icache_bsize = 32,
  1609. .dcache_bsize = 32,
  1610. .cpu_setup = __setup_cpu_440ep,
  1611. .machine_check = machine_check_4xx,
  1612. .platform = "ppc440",
  1613. },
  1614. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1615. .pvr_mask = 0xf0000fff,
  1616. .pvr_value = 0x400008db,
  1617. .cpu_name = "440EP Rev. B",
  1618. .cpu_features = CPU_FTRS_44X,
  1619. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1620. .mmu_features = MMU_FTR_TYPE_44x,
  1621. .icache_bsize = 32,
  1622. .dcache_bsize = 32,
  1623. .cpu_setup = __setup_cpu_440ep,
  1624. .machine_check = machine_check_4xx,
  1625. .platform = "ppc440",
  1626. },
  1627. { /* 440GRX */
  1628. .pvr_mask = 0xf0000ffb,
  1629. .pvr_value = 0x200008D0,
  1630. .cpu_name = "440GRX",
  1631. .cpu_features = CPU_FTRS_44X,
  1632. .cpu_user_features = COMMON_USER_BOOKE,
  1633. .mmu_features = MMU_FTR_TYPE_44x,
  1634. .icache_bsize = 32,
  1635. .dcache_bsize = 32,
  1636. .cpu_setup = __setup_cpu_440grx,
  1637. .machine_check = machine_check_440A,
  1638. .platform = "ppc440",
  1639. },
  1640. { /* Use logical PVR for 440EPx (logical pvr = pvr | 0x8) */
  1641. .pvr_mask = 0xf0000ffb,
  1642. .pvr_value = 0x200008D8,
  1643. .cpu_name = "440EPX",
  1644. .cpu_features = CPU_FTRS_44X,
  1645. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1646. .mmu_features = MMU_FTR_TYPE_44x,
  1647. .icache_bsize = 32,
  1648. .dcache_bsize = 32,
  1649. .cpu_setup = __setup_cpu_440epx,
  1650. .machine_check = machine_check_440A,
  1651. .platform = "ppc440",
  1652. },
  1653. { /* 440GP Rev. B */
  1654. .pvr_mask = 0xf0000fff,
  1655. .pvr_value = 0x40000440,
  1656. .cpu_name = "440GP Rev. B",
  1657. .cpu_features = CPU_FTRS_44X,
  1658. .cpu_user_features = COMMON_USER_BOOKE,
  1659. .mmu_features = MMU_FTR_TYPE_44x,
  1660. .icache_bsize = 32,
  1661. .dcache_bsize = 32,
  1662. .machine_check = machine_check_4xx,
  1663. .platform = "ppc440gp",
  1664. },
  1665. { /* 440GP Rev. C */
  1666. .pvr_mask = 0xf0000fff,
  1667. .pvr_value = 0x40000481,
  1668. .cpu_name = "440GP Rev. C",
  1669. .cpu_features = CPU_FTRS_44X,
  1670. .cpu_user_features = COMMON_USER_BOOKE,
  1671. .mmu_features = MMU_FTR_TYPE_44x,
  1672. .icache_bsize = 32,
  1673. .dcache_bsize = 32,
  1674. .machine_check = machine_check_4xx,
  1675. .platform = "ppc440gp",
  1676. },
  1677. { /* 440GX Rev. A */
  1678. .pvr_mask = 0xf0000fff,
  1679. .pvr_value = 0x50000850,
  1680. .cpu_name = "440GX Rev. A",
  1681. .cpu_features = CPU_FTRS_44X,
  1682. .cpu_user_features = COMMON_USER_BOOKE,
  1683. .mmu_features = MMU_FTR_TYPE_44x,
  1684. .icache_bsize = 32,
  1685. .dcache_bsize = 32,
  1686. .cpu_setup = __setup_cpu_440gx,
  1687. .machine_check = machine_check_440A,
  1688. .platform = "ppc440",
  1689. },
  1690. { /* 440GX Rev. B */
  1691. .pvr_mask = 0xf0000fff,
  1692. .pvr_value = 0x50000851,
  1693. .cpu_name = "440GX Rev. B",
  1694. .cpu_features = CPU_FTRS_44X,
  1695. .cpu_user_features = COMMON_USER_BOOKE,
  1696. .mmu_features = MMU_FTR_TYPE_44x,
  1697. .icache_bsize = 32,
  1698. .dcache_bsize = 32,
  1699. .cpu_setup = __setup_cpu_440gx,
  1700. .machine_check = machine_check_440A,
  1701. .platform = "ppc440",
  1702. },
  1703. { /* 440GX Rev. C */
  1704. .pvr_mask = 0xf0000fff,
  1705. .pvr_value = 0x50000892,
  1706. .cpu_name = "440GX Rev. C",
  1707. .cpu_features = CPU_FTRS_44X,
  1708. .cpu_user_features = COMMON_USER_BOOKE,
  1709. .mmu_features = MMU_FTR_TYPE_44x,
  1710. .icache_bsize = 32,
  1711. .dcache_bsize = 32,
  1712. .cpu_setup = __setup_cpu_440gx,
  1713. .machine_check = machine_check_440A,
  1714. .platform = "ppc440",
  1715. },
  1716. { /* 440GX Rev. F */
  1717. .pvr_mask = 0xf0000fff,
  1718. .pvr_value = 0x50000894,
  1719. .cpu_name = "440GX Rev. F",
  1720. .cpu_features = CPU_FTRS_44X,
  1721. .cpu_user_features = COMMON_USER_BOOKE,
  1722. .mmu_features = MMU_FTR_TYPE_44x,
  1723. .icache_bsize = 32,
  1724. .dcache_bsize = 32,
  1725. .cpu_setup = __setup_cpu_440gx,
  1726. .machine_check = machine_check_440A,
  1727. .platform = "ppc440",
  1728. },
  1729. { /* 440SP Rev. A */
  1730. .pvr_mask = 0xfff00fff,
  1731. .pvr_value = 0x53200891,
  1732. .cpu_name = "440SP Rev. A",
  1733. .cpu_features = CPU_FTRS_44X,
  1734. .cpu_user_features = COMMON_USER_BOOKE,
  1735. .mmu_features = MMU_FTR_TYPE_44x,
  1736. .icache_bsize = 32,
  1737. .dcache_bsize = 32,
  1738. .machine_check = machine_check_4xx,
  1739. .platform = "ppc440",
  1740. },
  1741. { /* 440SPe Rev. A */
  1742. .pvr_mask = 0xfff00fff,
  1743. .pvr_value = 0x53400890,
  1744. .cpu_name = "440SPe Rev. A",
  1745. .cpu_features = CPU_FTRS_44X,
  1746. .cpu_user_features = COMMON_USER_BOOKE,
  1747. .mmu_features = MMU_FTR_TYPE_44x,
  1748. .icache_bsize = 32,
  1749. .dcache_bsize = 32,
  1750. .cpu_setup = __setup_cpu_440spe,
  1751. .machine_check = machine_check_440A,
  1752. .platform = "ppc440",
  1753. },
  1754. { /* 440SPe Rev. B */
  1755. .pvr_mask = 0xfff00fff,
  1756. .pvr_value = 0x53400891,
  1757. .cpu_name = "440SPe Rev. B",
  1758. .cpu_features = CPU_FTRS_44X,
  1759. .cpu_user_features = COMMON_USER_BOOKE,
  1760. .mmu_features = MMU_FTR_TYPE_44x,
  1761. .icache_bsize = 32,
  1762. .dcache_bsize = 32,
  1763. .cpu_setup = __setup_cpu_440spe,
  1764. .machine_check = machine_check_440A,
  1765. .platform = "ppc440",
  1766. },
  1767. { /* 440 in Xilinx Virtex-5 FXT */
  1768. .pvr_mask = 0xfffffff0,
  1769. .pvr_value = 0x7ff21910,
  1770. .cpu_name = "440 in Virtex-5 FXT",
  1771. .cpu_features = CPU_FTRS_44X,
  1772. .cpu_user_features = COMMON_USER_BOOKE,
  1773. .mmu_features = MMU_FTR_TYPE_44x,
  1774. .icache_bsize = 32,
  1775. .dcache_bsize = 32,
  1776. .cpu_setup = __setup_cpu_440x5,
  1777. .machine_check = machine_check_440A,
  1778. .platform = "ppc440",
  1779. },
  1780. { /* 460EX */
  1781. .pvr_mask = 0xffff0006,
  1782. .pvr_value = 0x13020002,
  1783. .cpu_name = "460EX",
  1784. .cpu_features = CPU_FTRS_440x6,
  1785. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1786. .mmu_features = MMU_FTR_TYPE_44x,
  1787. .icache_bsize = 32,
  1788. .dcache_bsize = 32,
  1789. .cpu_setup = __setup_cpu_460ex,
  1790. .machine_check = machine_check_440A,
  1791. .platform = "ppc440",
  1792. },
  1793. { /* 460EX Rev B */
  1794. .pvr_mask = 0xffff0007,
  1795. .pvr_value = 0x13020004,
  1796. .cpu_name = "460EX Rev. B",
  1797. .cpu_features = CPU_FTRS_440x6,
  1798. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1799. .mmu_features = MMU_FTR_TYPE_44x,
  1800. .icache_bsize = 32,
  1801. .dcache_bsize = 32,
  1802. .cpu_setup = __setup_cpu_460ex,
  1803. .machine_check = machine_check_440A,
  1804. .platform = "ppc440",
  1805. },
  1806. { /* 460GT */
  1807. .pvr_mask = 0xffff0006,
  1808. .pvr_value = 0x13020000,
  1809. .cpu_name = "460GT",
  1810. .cpu_features = CPU_FTRS_440x6,
  1811. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1812. .mmu_features = MMU_FTR_TYPE_44x,
  1813. .icache_bsize = 32,
  1814. .dcache_bsize = 32,
  1815. .cpu_setup = __setup_cpu_460gt,
  1816. .machine_check = machine_check_440A,
  1817. .platform = "ppc440",
  1818. },
  1819. { /* 460GT Rev B */
  1820. .pvr_mask = 0xffff0007,
  1821. .pvr_value = 0x13020005,
  1822. .cpu_name = "460GT Rev. B",
  1823. .cpu_features = CPU_FTRS_440x6,
  1824. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1825. .mmu_features = MMU_FTR_TYPE_44x,
  1826. .icache_bsize = 32,
  1827. .dcache_bsize = 32,
  1828. .cpu_setup = __setup_cpu_460gt,
  1829. .machine_check = machine_check_440A,
  1830. .platform = "ppc440",
  1831. },
  1832. { /* 460SX */
  1833. .pvr_mask = 0xffffff00,
  1834. .pvr_value = 0x13541800,
  1835. .cpu_name = "460SX",
  1836. .cpu_features = CPU_FTRS_44X,
  1837. .cpu_user_features = COMMON_USER_BOOKE,
  1838. .mmu_features = MMU_FTR_TYPE_44x,
  1839. .icache_bsize = 32,
  1840. .dcache_bsize = 32,
  1841. .cpu_setup = __setup_cpu_460sx,
  1842. .machine_check = machine_check_440A,
  1843. .platform = "ppc440",
  1844. },
  1845. { /* 464 in APM821xx */
  1846. .pvr_mask = 0xfffffff0,
  1847. .pvr_value = 0x12C41C80,
  1848. .cpu_name = "APM821XX",
  1849. .cpu_features = CPU_FTRS_44X,
  1850. .cpu_user_features = COMMON_USER_BOOKE |
  1851. PPC_FEATURE_HAS_FPU,
  1852. .mmu_features = MMU_FTR_TYPE_44x,
  1853. .icache_bsize = 32,
  1854. .dcache_bsize = 32,
  1855. .cpu_setup = __setup_cpu_apm821xx,
  1856. .machine_check = machine_check_440A,
  1857. .platform = "ppc440",
  1858. },
  1859. { /* 476 DD2 core */
  1860. .pvr_mask = 0xffffffff,
  1861. .pvr_value = 0x11a52080,
  1862. .cpu_name = "476",
  1863. .cpu_features = CPU_FTRS_47X | CPU_FTR_476_DD2,
  1864. .cpu_user_features = COMMON_USER_BOOKE |
  1865. PPC_FEATURE_HAS_FPU,
  1866. .mmu_features = MMU_FTR_TYPE_47x |
  1867. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1868. .icache_bsize = 32,
  1869. .dcache_bsize = 128,
  1870. .machine_check = machine_check_47x,
  1871. .platform = "ppc470",
  1872. },
  1873. { /* 476fpe */
  1874. .pvr_mask = 0xffff0000,
  1875. .pvr_value = 0x7ff50000,
  1876. .cpu_name = "476fpe",
  1877. .cpu_features = CPU_FTRS_47X | CPU_FTR_476_DD2,
  1878. .cpu_user_features = COMMON_USER_BOOKE |
  1879. PPC_FEATURE_HAS_FPU,
  1880. .mmu_features = MMU_FTR_TYPE_47x |
  1881. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1882. .icache_bsize = 32,
  1883. .dcache_bsize = 128,
  1884. .machine_check = machine_check_47x,
  1885. .platform = "ppc470",
  1886. },
  1887. { /* 476 iss */
  1888. .pvr_mask = 0xffff0000,
  1889. .pvr_value = 0x00050000,
  1890. .cpu_name = "476",
  1891. .cpu_features = CPU_FTRS_47X,
  1892. .cpu_user_features = COMMON_USER_BOOKE |
  1893. PPC_FEATURE_HAS_FPU,
  1894. .mmu_features = MMU_FTR_TYPE_47x |
  1895. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1896. .icache_bsize = 32,
  1897. .dcache_bsize = 128,
  1898. .machine_check = machine_check_47x,
  1899. .platform = "ppc470",
  1900. },
  1901. { /* 476 others */
  1902. .pvr_mask = 0xffff0000,
  1903. .pvr_value = 0x11a50000,
  1904. .cpu_name = "476",
  1905. .cpu_features = CPU_FTRS_47X,
  1906. .cpu_user_features = COMMON_USER_BOOKE |
  1907. PPC_FEATURE_HAS_FPU,
  1908. .mmu_features = MMU_FTR_TYPE_47x |
  1909. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1910. .icache_bsize = 32,
  1911. .dcache_bsize = 128,
  1912. .machine_check = machine_check_47x,
  1913. .platform = "ppc470",
  1914. },
  1915. { /* default match */
  1916. .pvr_mask = 0x00000000,
  1917. .pvr_value = 0x00000000,
  1918. .cpu_name = "(generic 44x PPC)",
  1919. .cpu_features = CPU_FTRS_44X,
  1920. .cpu_user_features = COMMON_USER_BOOKE,
  1921. .mmu_features = MMU_FTR_TYPE_44x,
  1922. .icache_bsize = 32,
  1923. .dcache_bsize = 32,
  1924. .machine_check = machine_check_4xx,
  1925. .platform = "ppc440",
  1926. }
  1927. #endif /* CONFIG_44x */
  1928. #ifdef CONFIG_E200
  1929. { /* e200z5 */
  1930. .pvr_mask = 0xfff00000,
  1931. .pvr_value = 0x81000000,
  1932. .cpu_name = "e200z5",
  1933. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  1934. .cpu_features = CPU_FTRS_E200,
  1935. .cpu_user_features = COMMON_USER_BOOKE |
  1936. PPC_FEATURE_HAS_EFP_SINGLE |
  1937. PPC_FEATURE_UNIFIED_CACHE,
  1938. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1939. .dcache_bsize = 32,
  1940. .machine_check = machine_check_e200,
  1941. .platform = "ppc5554",
  1942. },
  1943. { /* e200z6 */
  1944. .pvr_mask = 0xfff00000,
  1945. .pvr_value = 0x81100000,
  1946. .cpu_name = "e200z6",
  1947. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  1948. .cpu_features = CPU_FTRS_E200,
  1949. .cpu_user_features = COMMON_USER_BOOKE |
  1950. PPC_FEATURE_HAS_SPE_COMP |
  1951. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  1952. PPC_FEATURE_UNIFIED_CACHE,
  1953. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1954. .dcache_bsize = 32,
  1955. .machine_check = machine_check_e200,
  1956. .platform = "ppc5554",
  1957. },
  1958. { /* default match */
  1959. .pvr_mask = 0x00000000,
  1960. .pvr_value = 0x00000000,
  1961. .cpu_name = "(generic E200 PPC)",
  1962. .cpu_features = CPU_FTRS_E200,
  1963. .cpu_user_features = COMMON_USER_BOOKE |
  1964. PPC_FEATURE_HAS_EFP_SINGLE |
  1965. PPC_FEATURE_UNIFIED_CACHE,
  1966. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1967. .dcache_bsize = 32,
  1968. .cpu_setup = __setup_cpu_e200,
  1969. .machine_check = machine_check_e200,
  1970. .platform = "ppc5554",
  1971. }
  1972. #endif /* CONFIG_E200 */
  1973. #endif /* CONFIG_PPC32 */
  1974. #ifdef CONFIG_E500
  1975. #ifdef CONFIG_PPC32
  1976. #ifndef CONFIG_PPC_E500MC
  1977. { /* e500 */
  1978. .pvr_mask = 0xffff0000,
  1979. .pvr_value = 0x80200000,
  1980. .cpu_name = "e500",
  1981. .cpu_features = CPU_FTRS_E500,
  1982. .cpu_user_features = COMMON_USER_BOOKE |
  1983. PPC_FEATURE_HAS_SPE_COMP |
  1984. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  1985. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  1986. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1987. .icache_bsize = 32,
  1988. .dcache_bsize = 32,
  1989. .num_pmcs = 4,
  1990. .oprofile_cpu_type = "ppc/e500",
  1991. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1992. .cpu_setup = __setup_cpu_e500v1,
  1993. .machine_check = machine_check_e500,
  1994. .platform = "ppc8540",
  1995. },
  1996. { /* e500v2 */
  1997. .pvr_mask = 0xffff0000,
  1998. .pvr_value = 0x80210000,
  1999. .cpu_name = "e500v2",
  2000. .cpu_features = CPU_FTRS_E500_2,
  2001. .cpu_user_features = COMMON_USER_BOOKE |
  2002. PPC_FEATURE_HAS_SPE_COMP |
  2003. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  2004. PPC_FEATURE_HAS_EFP_DOUBLE_COMP,
  2005. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2006. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS,
  2007. .icache_bsize = 32,
  2008. .dcache_bsize = 32,
  2009. .num_pmcs = 4,
  2010. .oprofile_cpu_type = "ppc/e500",
  2011. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2012. .cpu_setup = __setup_cpu_e500v2,
  2013. .machine_check = machine_check_e500,
  2014. .platform = "ppc8548",
  2015. },
  2016. #else
  2017. { /* e500mc */
  2018. .pvr_mask = 0xffff0000,
  2019. .pvr_value = 0x80230000,
  2020. .cpu_name = "e500mc",
  2021. .cpu_features = CPU_FTRS_E500MC,
  2022. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  2023. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2024. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2025. MMU_FTR_USE_TLBILX,
  2026. .icache_bsize = 64,
  2027. .dcache_bsize = 64,
  2028. .num_pmcs = 4,
  2029. .oprofile_cpu_type = "ppc/e500mc",
  2030. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2031. .cpu_setup = __setup_cpu_e500mc,
  2032. .machine_check = machine_check_e500mc,
  2033. .platform = "ppce500mc",
  2034. },
  2035. #endif /* CONFIG_PPC_E500MC */
  2036. #endif /* CONFIG_PPC32 */
  2037. #ifdef CONFIG_PPC_E500MC
  2038. { /* e5500 */
  2039. .pvr_mask = 0xffff0000,
  2040. .pvr_value = 0x80240000,
  2041. .cpu_name = "e5500",
  2042. .cpu_features = CPU_FTRS_E5500,
  2043. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  2044. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2045. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2046. MMU_FTR_USE_TLBILX,
  2047. .icache_bsize = 64,
  2048. .dcache_bsize = 64,
  2049. .num_pmcs = 4,
  2050. .oprofile_cpu_type = "ppc/e500mc",
  2051. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2052. .cpu_setup = __setup_cpu_e5500,
  2053. #ifndef CONFIG_PPC32
  2054. .cpu_restore = __restore_cpu_e5500,
  2055. #endif
  2056. .machine_check = machine_check_e500mc,
  2057. .platform = "ppce5500",
  2058. },
  2059. { /* e6500 */
  2060. .pvr_mask = 0xffff0000,
  2061. .pvr_value = 0x80400000,
  2062. .cpu_name = "e6500",
  2063. .cpu_features = CPU_FTRS_E6500,
  2064. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU |
  2065. PPC_FEATURE_HAS_ALTIVEC_COMP,
  2066. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2067. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2068. MMU_FTR_USE_TLBILX,
  2069. .icache_bsize = 64,
  2070. .dcache_bsize = 64,
  2071. .num_pmcs = 6,
  2072. .oprofile_cpu_type = "ppc/e6500",
  2073. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2074. .cpu_setup = __setup_cpu_e6500,
  2075. #ifndef CONFIG_PPC32
  2076. .cpu_restore = __restore_cpu_e6500,
  2077. #endif
  2078. .machine_check = machine_check_e500mc,
  2079. .platform = "ppce6500",
  2080. },
  2081. #endif /* CONFIG_PPC_E500MC */
  2082. #ifdef CONFIG_PPC32
  2083. { /* default match */
  2084. .pvr_mask = 0x00000000,
  2085. .pvr_value = 0x00000000,
  2086. .cpu_name = "(generic E500 PPC)",
  2087. .cpu_features = CPU_FTRS_E500,
  2088. .cpu_user_features = COMMON_USER_BOOKE |
  2089. PPC_FEATURE_HAS_SPE_COMP |
  2090. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  2091. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2092. .icache_bsize = 32,
  2093. .dcache_bsize = 32,
  2094. .machine_check = machine_check_e500,
  2095. .platform = "powerpc",
  2096. }
  2097. #endif /* CONFIG_PPC32 */
  2098. #endif /* CONFIG_E500 */
  2099. };
  2100. static struct cpu_spec the_cpu_spec;
  2101. static struct cpu_spec * __init setup_cpu_spec(unsigned long offset,
  2102. struct cpu_spec *s)
  2103. {
  2104. struct cpu_spec *t = &the_cpu_spec;
  2105. struct cpu_spec old;
  2106. t = PTRRELOC(t);
  2107. old = *t;
  2108. /* Copy everything, then do fixups */
  2109. *t = *s;
  2110. /*
  2111. * If we are overriding a previous value derived from the real
  2112. * PVR with a new value obtained using a logical PVR value,
  2113. * don't modify the performance monitor fields.
  2114. */
  2115. if (old.num_pmcs && !s->num_pmcs) {
  2116. t->num_pmcs = old.num_pmcs;
  2117. t->pmc_type = old.pmc_type;
  2118. t->oprofile_type = old.oprofile_type;
  2119. t->oprofile_mmcra_sihv = old.oprofile_mmcra_sihv;
  2120. t->oprofile_mmcra_sipr = old.oprofile_mmcra_sipr;
  2121. t->oprofile_mmcra_clear = old.oprofile_mmcra_clear;
  2122. /*
  2123. * If we have passed through this logic once before and
  2124. * have pulled the default case because the real PVR was
  2125. * not found inside cpu_specs[], then we are possibly
  2126. * running in compatibility mode. In that case, let the
  2127. * oprofiler know which set of compatibility counters to
  2128. * pull from by making sure the oprofile_cpu_type string
  2129. * is set to that of compatibility mode. If the
  2130. * oprofile_cpu_type already has a value, then we are
  2131. * possibly overriding a real PVR with a logical one,
  2132. * and, in that case, keep the current value for
  2133. * oprofile_cpu_type.
  2134. */
  2135. if (old.oprofile_cpu_type != NULL) {
  2136. t->oprofile_cpu_type = old.oprofile_cpu_type;
  2137. t->oprofile_type = old.oprofile_type;
  2138. }
  2139. }
  2140. *PTRRELOC(&cur_cpu_spec) = &the_cpu_spec;
  2141. /*
  2142. * Set the base platform string once; assumes
  2143. * we're called with real pvr first.
  2144. */
  2145. if (*PTRRELOC(&powerpc_base_platform) == NULL)
  2146. *PTRRELOC(&powerpc_base_platform) = t->platform;
  2147. #if defined(CONFIG_PPC64) || defined(CONFIG_BOOKE)
  2148. /* ppc64 and booke expect identify_cpu to also call setup_cpu for
  2149. * that processor. I will consolidate that at a later time, for now,
  2150. * just use #ifdef. We also don't need to PTRRELOC the function
  2151. * pointer on ppc64 and booke as we are running at 0 in real mode
  2152. * on ppc64 and reloc_offset is always 0 on booke.
  2153. */
  2154. if (t->cpu_setup) {
  2155. t->cpu_setup(offset, t);
  2156. }
  2157. #endif /* CONFIG_PPC64 || CONFIG_BOOKE */
  2158. return t;
  2159. }
  2160. struct cpu_spec * __init identify_cpu(unsigned long offset, unsigned int pvr)
  2161. {
  2162. struct cpu_spec *s = cpu_specs;
  2163. int i;
  2164. s = PTRRELOC(s);
  2165. for (i = 0; i < ARRAY_SIZE(cpu_specs); i++,s++) {
  2166. if ((pvr & s->pvr_mask) == s->pvr_value)
  2167. return setup_cpu_spec(offset, s);
  2168. }
  2169. BUG();
  2170. return NULL;
  2171. }