rt305x.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License version 2 as published
  4. * by the Free Software Foundation.
  5. *
  6. * Parts of this file are based on Ralink's 2.6.21 BSP
  7. *
  8. * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
  9. * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  10. * Copyright (C) 2013 John Crispin <blogic@openwrt.org>
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <asm/mipsregs.h>
  16. #include <asm/mach-ralink/ralink_regs.h>
  17. #include <asm/mach-ralink/rt305x.h>
  18. #include <asm/mach-ralink/pinmux.h>
  19. #include "common.h"
  20. enum rt305x_soc_type rt305x_soc;
  21. static struct rt2880_pmx_func i2c_func[] = { FUNC("i2c", 0, 1, 2) };
  22. static struct rt2880_pmx_func spi_func[] = { FUNC("spi", 0, 3, 4) };
  23. static struct rt2880_pmx_func uartf_func[] = {
  24. FUNC("uartf", RT305X_GPIO_MODE_UARTF, 7, 8),
  25. FUNC("pcm uartf", RT305X_GPIO_MODE_PCM_UARTF, 7, 8),
  26. FUNC("pcm i2s", RT305X_GPIO_MODE_PCM_I2S, 7, 8),
  27. FUNC("i2s uartf", RT305X_GPIO_MODE_I2S_UARTF, 7, 8),
  28. FUNC("pcm gpio", RT305X_GPIO_MODE_PCM_GPIO, 11, 4),
  29. FUNC("gpio uartf", RT305X_GPIO_MODE_GPIO_UARTF, 7, 4),
  30. FUNC("gpio i2s", RT305X_GPIO_MODE_GPIO_I2S, 7, 4),
  31. };
  32. static struct rt2880_pmx_func uartlite_func[] = { FUNC("uartlite", 0, 15, 2) };
  33. static struct rt2880_pmx_func jtag_func[] = { FUNC("jtag", 0, 17, 5) };
  34. static struct rt2880_pmx_func mdio_func[] = { FUNC("mdio", 0, 22, 2) };
  35. static struct rt2880_pmx_func rt5350_led_func[] = { FUNC("led", 0, 22, 5) };
  36. static struct rt2880_pmx_func rt5350_cs1_func[] = {
  37. FUNC("spi_cs1", 0, 27, 1),
  38. FUNC("wdg_cs1", 1, 27, 1),
  39. };
  40. static struct rt2880_pmx_func sdram_func[] = { FUNC("sdram", 0, 24, 16) };
  41. static struct rt2880_pmx_func rt3352_rgmii_func[] = {
  42. FUNC("rgmii", 0, 24, 12)
  43. };
  44. static struct rt2880_pmx_func rgmii_func[] = { FUNC("rgmii", 0, 40, 12) };
  45. static struct rt2880_pmx_func rt3352_lna_func[] = { FUNC("lna", 0, 36, 2) };
  46. static struct rt2880_pmx_func rt3352_pa_func[] = { FUNC("pa", 0, 38, 2) };
  47. static struct rt2880_pmx_func rt3352_led_func[] = { FUNC("led", 0, 40, 5) };
  48. static struct rt2880_pmx_group rt3050_pinmux_data[] = {
  49. GRP("i2c", i2c_func, 1, RT305X_GPIO_MODE_I2C),
  50. GRP("spi", spi_func, 1, RT305X_GPIO_MODE_SPI),
  51. GRP("uartf", uartf_func, RT305X_GPIO_MODE_UART0_MASK,
  52. RT305X_GPIO_MODE_UART0_SHIFT),
  53. GRP("uartlite", uartlite_func, 1, RT305X_GPIO_MODE_UART1),
  54. GRP("jtag", jtag_func, 1, RT305X_GPIO_MODE_JTAG),
  55. GRP("mdio", mdio_func, 1, RT305X_GPIO_MODE_MDIO),
  56. GRP("rgmii", rgmii_func, 1, RT305X_GPIO_MODE_RGMII),
  57. GRP("sdram", sdram_func, 1, RT305X_GPIO_MODE_SDRAM),
  58. { 0 }
  59. };
  60. static struct rt2880_pmx_group rt3352_pinmux_data[] = {
  61. GRP("i2c", i2c_func, 1, RT305X_GPIO_MODE_I2C),
  62. GRP("spi", spi_func, 1, RT305X_GPIO_MODE_SPI),
  63. GRP("uartf", uartf_func, RT305X_GPIO_MODE_UART0_MASK,
  64. RT305X_GPIO_MODE_UART0_SHIFT),
  65. GRP("uartlite", uartlite_func, 1, RT305X_GPIO_MODE_UART1),
  66. GRP("jtag", jtag_func, 1, RT305X_GPIO_MODE_JTAG),
  67. GRP("mdio", mdio_func, 1, RT305X_GPIO_MODE_MDIO),
  68. GRP("rgmii", rt3352_rgmii_func, 1, RT305X_GPIO_MODE_RGMII),
  69. GRP("lna", rt3352_lna_func, 1, RT3352_GPIO_MODE_LNA),
  70. GRP("pa", rt3352_pa_func, 1, RT3352_GPIO_MODE_PA),
  71. GRP("led", rt3352_led_func, 1, RT5350_GPIO_MODE_PHY_LED),
  72. { 0 }
  73. };
  74. static struct rt2880_pmx_group rt5350_pinmux_data[] = {
  75. GRP("i2c", i2c_func, 1, RT305X_GPIO_MODE_I2C),
  76. GRP("spi", spi_func, 1, RT305X_GPIO_MODE_SPI),
  77. GRP("uartf", uartf_func, RT305X_GPIO_MODE_UART0_MASK,
  78. RT305X_GPIO_MODE_UART0_SHIFT),
  79. GRP("uartlite", uartlite_func, 1, RT305X_GPIO_MODE_UART1),
  80. GRP("jtag", jtag_func, 1, RT305X_GPIO_MODE_JTAG),
  81. GRP("led", rt5350_led_func, 1, RT5350_GPIO_MODE_PHY_LED),
  82. GRP("spi_cs1", rt5350_cs1_func, 2, RT5350_GPIO_MODE_SPI_CS1),
  83. { 0 }
  84. };
  85. static void rt305x_wdt_reset(void)
  86. {
  87. u32 t;
  88. /* enable WDT reset output on pin SRAM_CS_N */
  89. t = rt_sysc_r32(SYSC_REG_SYSTEM_CONFIG);
  90. t |= RT305X_SYSCFG_SRAM_CS0_MODE_WDT <<
  91. RT305X_SYSCFG_SRAM_CS0_MODE_SHIFT;
  92. rt_sysc_w32(t, SYSC_REG_SYSTEM_CONFIG);
  93. }
  94. static unsigned long rt5350_get_mem_size(void)
  95. {
  96. void __iomem *sysc = (void __iomem *) KSEG1ADDR(RT305X_SYSC_BASE);
  97. unsigned long ret;
  98. u32 t;
  99. t = __raw_readl(sysc + SYSC_REG_SYSTEM_CONFIG);
  100. t = (t >> RT5350_SYSCFG0_DRAM_SIZE_SHIFT) &
  101. RT5350_SYSCFG0_DRAM_SIZE_MASK;
  102. switch (t) {
  103. case RT5350_SYSCFG0_DRAM_SIZE_2M:
  104. ret = 2;
  105. break;
  106. case RT5350_SYSCFG0_DRAM_SIZE_8M:
  107. ret = 8;
  108. break;
  109. case RT5350_SYSCFG0_DRAM_SIZE_16M:
  110. ret = 16;
  111. break;
  112. case RT5350_SYSCFG0_DRAM_SIZE_32M:
  113. ret = 32;
  114. break;
  115. case RT5350_SYSCFG0_DRAM_SIZE_64M:
  116. ret = 64;
  117. break;
  118. default:
  119. panic("rt5350: invalid DRAM size: %u", t);
  120. break;
  121. }
  122. return ret;
  123. }
  124. void __init ralink_clk_init(void)
  125. {
  126. unsigned long cpu_rate, sys_rate, wdt_rate, uart_rate;
  127. unsigned long wmac_rate = 40000000;
  128. u32 t = rt_sysc_r32(SYSC_REG_SYSTEM_CONFIG);
  129. if (soc_is_rt305x() || soc_is_rt3350()) {
  130. t = (t >> RT305X_SYSCFG_CPUCLK_SHIFT) &
  131. RT305X_SYSCFG_CPUCLK_MASK;
  132. switch (t) {
  133. case RT305X_SYSCFG_CPUCLK_LOW:
  134. cpu_rate = 320000000;
  135. break;
  136. case RT305X_SYSCFG_CPUCLK_HIGH:
  137. cpu_rate = 384000000;
  138. break;
  139. }
  140. sys_rate = uart_rate = wdt_rate = cpu_rate / 3;
  141. } else if (soc_is_rt3352()) {
  142. t = (t >> RT3352_SYSCFG0_CPUCLK_SHIFT) &
  143. RT3352_SYSCFG0_CPUCLK_MASK;
  144. switch (t) {
  145. case RT3352_SYSCFG0_CPUCLK_LOW:
  146. cpu_rate = 384000000;
  147. break;
  148. case RT3352_SYSCFG0_CPUCLK_HIGH:
  149. cpu_rate = 400000000;
  150. break;
  151. }
  152. sys_rate = wdt_rate = cpu_rate / 3;
  153. uart_rate = 40000000;
  154. } else if (soc_is_rt5350()) {
  155. t = (t >> RT5350_SYSCFG0_CPUCLK_SHIFT) &
  156. RT5350_SYSCFG0_CPUCLK_MASK;
  157. switch (t) {
  158. case RT5350_SYSCFG0_CPUCLK_360:
  159. cpu_rate = 360000000;
  160. sys_rate = cpu_rate / 3;
  161. break;
  162. case RT5350_SYSCFG0_CPUCLK_320:
  163. cpu_rate = 320000000;
  164. sys_rate = cpu_rate / 4;
  165. break;
  166. case RT5350_SYSCFG0_CPUCLK_300:
  167. cpu_rate = 300000000;
  168. sys_rate = cpu_rate / 3;
  169. break;
  170. default:
  171. BUG();
  172. }
  173. uart_rate = 40000000;
  174. wdt_rate = sys_rate;
  175. } else {
  176. BUG();
  177. }
  178. if (soc_is_rt3352() || soc_is_rt5350()) {
  179. u32 val = rt_sysc_r32(RT3352_SYSC_REG_SYSCFG0);
  180. if (!(val & RT3352_CLKCFG0_XTAL_SEL))
  181. wmac_rate = 20000000;
  182. }
  183. ralink_clk_add("cpu", cpu_rate);
  184. ralink_clk_add("10000b00.spi", sys_rate);
  185. ralink_clk_add("10000100.timer", wdt_rate);
  186. ralink_clk_add("10000120.watchdog", wdt_rate);
  187. ralink_clk_add("10000500.uart", uart_rate);
  188. ralink_clk_add("10000c00.uartlite", uart_rate);
  189. ralink_clk_add("10100000.ethernet", sys_rate);
  190. ralink_clk_add("10180000.wmac", wmac_rate);
  191. }
  192. void __init ralink_of_remap(void)
  193. {
  194. rt_sysc_membase = plat_of_remap_node("ralink,rt3050-sysc");
  195. rt_memc_membase = plat_of_remap_node("ralink,rt3050-memc");
  196. if (!rt_sysc_membase || !rt_memc_membase)
  197. panic("Failed to remap core resources");
  198. }
  199. void prom_soc_init(struct ralink_soc_info *soc_info)
  200. {
  201. void __iomem *sysc = (void __iomem *) KSEG1ADDR(RT305X_SYSC_BASE);
  202. unsigned char *name;
  203. u32 n0;
  204. u32 n1;
  205. u32 id;
  206. n0 = __raw_readl(sysc + SYSC_REG_CHIP_NAME0);
  207. n1 = __raw_readl(sysc + SYSC_REG_CHIP_NAME1);
  208. if (n0 == RT3052_CHIP_NAME0 && n1 == RT3052_CHIP_NAME1) {
  209. unsigned long icache_sets;
  210. icache_sets = (read_c0_config1() >> 22) & 7;
  211. if (icache_sets == 1) {
  212. rt305x_soc = RT305X_SOC_RT3050;
  213. name = "RT3050";
  214. soc_info->compatible = "ralink,rt3050-soc";
  215. } else {
  216. rt305x_soc = RT305X_SOC_RT3052;
  217. name = "RT3052";
  218. soc_info->compatible = "ralink,rt3052-soc";
  219. }
  220. } else if (n0 == RT3350_CHIP_NAME0 && n1 == RT3350_CHIP_NAME1) {
  221. rt305x_soc = RT305X_SOC_RT3350;
  222. name = "RT3350";
  223. soc_info->compatible = "ralink,rt3350-soc";
  224. } else if (n0 == RT3352_CHIP_NAME0 && n1 == RT3352_CHIP_NAME1) {
  225. rt305x_soc = RT305X_SOC_RT3352;
  226. name = "RT3352";
  227. soc_info->compatible = "ralink,rt3352-soc";
  228. } else if (n0 == RT5350_CHIP_NAME0 && n1 == RT5350_CHIP_NAME1) {
  229. rt305x_soc = RT305X_SOC_RT5350;
  230. name = "RT5350";
  231. soc_info->compatible = "ralink,rt5350-soc";
  232. } else {
  233. panic("rt305x: unknown SoC, n0:%08x n1:%08x", n0, n1);
  234. }
  235. id = __raw_readl(sysc + SYSC_REG_CHIP_ID);
  236. snprintf(soc_info->sys_type, RAMIPS_SYS_TYPE_LEN,
  237. "Ralink %s id:%u rev:%u",
  238. name,
  239. (id >> CHIP_ID_ID_SHIFT) & CHIP_ID_ID_MASK,
  240. (id & CHIP_ID_REV_MASK));
  241. soc_info->mem_base = RT305X_SDRAM_BASE;
  242. if (soc_is_rt5350()) {
  243. soc_info->mem_size = rt5350_get_mem_size();
  244. rt2880_pinmux_data = rt5350_pinmux_data;
  245. } else if (soc_is_rt305x() || soc_is_rt3350()) {
  246. soc_info->mem_size_min = RT305X_MEM_SIZE_MIN;
  247. soc_info->mem_size_max = RT305X_MEM_SIZE_MAX;
  248. rt2880_pinmux_data = rt3050_pinmux_data;
  249. } else if (soc_is_rt3352()) {
  250. soc_info->mem_size_min = RT3352_MEM_SIZE_MIN;
  251. soc_info->mem_size_max = RT3352_MEM_SIZE_MAX;
  252. rt2880_pinmux_data = rt3352_pinmux_data;
  253. }
  254. }