early_printk.c 1.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License version 2 as published
  4. * by the Free Software Foundation.
  5. *
  6. * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
  7. */
  8. #include <linux/io.h>
  9. #include <linux/serial_reg.h>
  10. #include <asm/addrspace.h>
  11. #ifdef CONFIG_SOC_RT288X
  12. #define EARLY_UART_BASE 0x300c00
  13. #define CHIPID_BASE 0x300004
  14. #elif defined(CONFIG_SOC_MT7621)
  15. #define EARLY_UART_BASE 0x1E000c00
  16. #define CHIPID_BASE 0x1E000004
  17. #else
  18. #define EARLY_UART_BASE 0x10000c00
  19. #define CHIPID_BASE 0x10000004
  20. #endif
  21. #define MT7628_CHIP_NAME1 0x20203832
  22. #define UART_REG_TX 0x04
  23. #define UART_REG_LSR 0x14
  24. #define UART_REG_LSR_RT2880 0x1c
  25. static __iomem void *uart_membase = (__iomem void *) KSEG1ADDR(EARLY_UART_BASE);
  26. static __iomem void *chipid_membase = (__iomem void *) KSEG1ADDR(CHIPID_BASE);
  27. static inline void uart_w32(u32 val, unsigned reg)
  28. {
  29. __raw_writel(val, uart_membase + reg);
  30. }
  31. static inline u32 uart_r32(unsigned reg)
  32. {
  33. return __raw_readl(uart_membase + reg);
  34. }
  35. static inline int soc_is_mt7628(void)
  36. {
  37. return IS_ENABLED(CONFIG_SOC_MT7620) &&
  38. (__raw_readl(chipid_membase) == MT7628_CHIP_NAME1);
  39. }
  40. void prom_putchar(unsigned char ch)
  41. {
  42. if (IS_ENABLED(CONFIG_SOC_MT7621) || soc_is_mt7628()) {
  43. uart_w32(ch, UART_TX);
  44. while ((uart_r32(UART_REG_LSR) & UART_LSR_THRE) == 0)
  45. ;
  46. } else {
  47. while ((uart_r32(UART_REG_LSR_RT2880) & UART_LSR_THRE) == 0)
  48. ;
  49. uart_w32(ch, UART_REG_TX);
  50. while ((uart_r32(UART_REG_LSR_RT2880) & UART_LSR_THRE) == 0)
  51. ;
  52. }
  53. }