cache-l2x0.c 1.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2011
  3. *
  4. * License terms: GNU General Public License (GPL) version 2
  5. */
  6. #include <linux/io.h>
  7. #include <linux/of.h>
  8. #include <asm/hardware/cache-l2x0.h>
  9. #include "db8500-regs.h"
  10. #include "id.h"
  11. static int __init ux500_l2x0_unlock(void)
  12. {
  13. int i;
  14. void __iomem *l2x0_base = __io_address(U8500_L2CC_BASE);
  15. /*
  16. * Unlock Data and Instruction Lock if locked. Ux500 U-Boot versions
  17. * apparently locks both caches before jumping to the kernel. The
  18. * l2x0 core will not touch the unlock registers if the l2x0 is
  19. * already enabled, so we do it right here instead. The PL310 has
  20. * 8 sets of registers, one per possible CPU.
  21. */
  22. for (i = 0; i < 8; i++) {
  23. writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_D_BASE +
  24. i * L2X0_LOCKDOWN_STRIDE);
  25. writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_I_BASE +
  26. i * L2X0_LOCKDOWN_STRIDE);
  27. }
  28. return 0;
  29. }
  30. static void ux500_l2c310_write_sec(unsigned long val, unsigned reg)
  31. {
  32. /*
  33. * We can't write to secure registers as we are in non-secure
  34. * mode, until we have some SMI service available.
  35. */
  36. }
  37. static int __init ux500_l2x0_init(void)
  38. {
  39. /* Multiplatform guard */
  40. if (!((cpu_is_u8500_family() || cpu_is_ux540_family())))
  41. return -ENODEV;
  42. /* Unlock before init */
  43. ux500_l2x0_unlock();
  44. outer_cache.write_sec = ux500_l2c310_write_sec;
  45. l2x0_of_init(0, ~0);
  46. return 0;
  47. }
  48. early_initcall(ux500_l2x0_init);