generic.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. * linux/arch/arm/mach-sa1100/generic.c
  3. *
  4. * Author: Nicolas Pitre
  5. *
  6. * Code common to all SA11x0 machines.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/gpio.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/pm.h>
  19. #include <linux/cpufreq.h>
  20. #include <linux/ioport.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/reboot.h>
  23. #include <video/sa1100fb.h>
  24. #include <asm/div64.h>
  25. #include <asm/mach/map.h>
  26. #include <asm/mach/flash.h>
  27. #include <asm/irq.h>
  28. #include <asm/system_misc.h>
  29. #include <mach/hardware.h>
  30. #include <mach/irqs.h>
  31. #include "generic.h"
  32. #include <clocksource/pxa.h>
  33. unsigned int reset_status;
  34. EXPORT_SYMBOL(reset_status);
  35. #define NR_FREQS 16
  36. /*
  37. * This table is setup for a 3.6864MHz Crystal.
  38. */
  39. struct cpufreq_frequency_table sa11x0_freq_table[NR_FREQS+1] = {
  40. { .frequency = 59000, /* 59.0 MHz */},
  41. { .frequency = 73700, /* 73.7 MHz */},
  42. { .frequency = 88500, /* 88.5 MHz */},
  43. { .frequency = 103200, /* 103.2 MHz */},
  44. { .frequency = 118000, /* 118.0 MHz */},
  45. { .frequency = 132700, /* 132.7 MHz */},
  46. { .frequency = 147500, /* 147.5 MHz */},
  47. { .frequency = 162200, /* 162.2 MHz */},
  48. { .frequency = 176900, /* 176.9 MHz */},
  49. { .frequency = 191700, /* 191.7 MHz */},
  50. { .frequency = 206400, /* 206.4 MHz */},
  51. { .frequency = 221200, /* 221.2 MHz */},
  52. { .frequency = 235900, /* 235.9 MHz */},
  53. { .frequency = 250700, /* 250.7 MHz */},
  54. { .frequency = 265400, /* 265.4 MHz */},
  55. { .frequency = 280200, /* 280.2 MHz */},
  56. { .frequency = CPUFREQ_TABLE_END, },
  57. };
  58. unsigned int sa11x0_getspeed(unsigned int cpu)
  59. {
  60. if (cpu)
  61. return 0;
  62. return sa11x0_freq_table[PPCR & 0xf].frequency;
  63. }
  64. /*
  65. * Default power-off for SA1100
  66. */
  67. static void sa1100_power_off(void)
  68. {
  69. mdelay(100);
  70. local_irq_disable();
  71. /* disable internal oscillator, float CS lines */
  72. PCFR = (PCFR_OPDE | PCFR_FP | PCFR_FS);
  73. /* enable wake-up on GPIO0 (Assabet...) */
  74. PWER = GFER = GRER = 1;
  75. /*
  76. * set scratchpad to zero, just in case it is used as a
  77. * restart address by the bootloader.
  78. */
  79. PSPR = 0;
  80. /* enter sleep mode */
  81. PMCR = PMCR_SF;
  82. }
  83. void sa11x0_restart(enum reboot_mode mode, const char *cmd)
  84. {
  85. if (mode == REBOOT_SOFT) {
  86. /* Jump into ROM at address 0 */
  87. soft_restart(0);
  88. } else {
  89. /* Use on-chip reset capability */
  90. RSRR = RSRR_SWR;
  91. }
  92. }
  93. static void sa11x0_register_device(struct platform_device *dev, void *data)
  94. {
  95. int err;
  96. dev->dev.platform_data = data;
  97. err = platform_device_register(dev);
  98. if (err)
  99. printk(KERN_ERR "Unable to register device %s: %d\n",
  100. dev->name, err);
  101. }
  102. static struct resource sa11x0udc_resources[] = {
  103. [0] = DEFINE_RES_MEM(__PREG(Ser0UDCCR), SZ_64K),
  104. [1] = DEFINE_RES_IRQ(IRQ_Ser0UDC),
  105. };
  106. static u64 sa11x0udc_dma_mask = 0xffffffffUL;
  107. static struct platform_device sa11x0udc_device = {
  108. .name = "sa11x0-udc",
  109. .id = -1,
  110. .dev = {
  111. .dma_mask = &sa11x0udc_dma_mask,
  112. .coherent_dma_mask = 0xffffffff,
  113. },
  114. .num_resources = ARRAY_SIZE(sa11x0udc_resources),
  115. .resource = sa11x0udc_resources,
  116. };
  117. static struct resource sa11x0uart1_resources[] = {
  118. [0] = DEFINE_RES_MEM(__PREG(Ser1UTCR0), SZ_64K),
  119. [1] = DEFINE_RES_IRQ(IRQ_Ser1UART),
  120. };
  121. static struct platform_device sa11x0uart1_device = {
  122. .name = "sa11x0-uart",
  123. .id = 1,
  124. .num_resources = ARRAY_SIZE(sa11x0uart1_resources),
  125. .resource = sa11x0uart1_resources,
  126. };
  127. static struct resource sa11x0uart3_resources[] = {
  128. [0] = DEFINE_RES_MEM(__PREG(Ser3UTCR0), SZ_64K),
  129. [1] = DEFINE_RES_IRQ(IRQ_Ser3UART),
  130. };
  131. static struct platform_device sa11x0uart3_device = {
  132. .name = "sa11x0-uart",
  133. .id = 3,
  134. .num_resources = ARRAY_SIZE(sa11x0uart3_resources),
  135. .resource = sa11x0uart3_resources,
  136. };
  137. static struct resource sa11x0mcp_resources[] = {
  138. [0] = DEFINE_RES_MEM(__PREG(Ser4MCCR0), SZ_64K),
  139. [1] = DEFINE_RES_MEM(__PREG(Ser4MCCR1), 4),
  140. [2] = DEFINE_RES_IRQ(IRQ_Ser4MCP),
  141. };
  142. static u64 sa11x0mcp_dma_mask = 0xffffffffUL;
  143. static struct platform_device sa11x0mcp_device = {
  144. .name = "sa11x0-mcp",
  145. .id = -1,
  146. .dev = {
  147. .dma_mask = &sa11x0mcp_dma_mask,
  148. .coherent_dma_mask = 0xffffffff,
  149. },
  150. .num_resources = ARRAY_SIZE(sa11x0mcp_resources),
  151. .resource = sa11x0mcp_resources,
  152. };
  153. void __init sa11x0_ppc_configure_mcp(void)
  154. {
  155. /* Setup the PPC unit for the MCP */
  156. PPDR &= ~PPC_RXD4;
  157. PPDR |= PPC_TXD4 | PPC_SCLK | PPC_SFRM;
  158. PSDR |= PPC_RXD4;
  159. PSDR &= ~(PPC_TXD4 | PPC_SCLK | PPC_SFRM);
  160. PPSR &= ~(PPC_TXD4 | PPC_SCLK | PPC_SFRM);
  161. }
  162. void sa11x0_register_mcp(struct mcp_plat_data *data)
  163. {
  164. sa11x0_register_device(&sa11x0mcp_device, data);
  165. }
  166. static struct resource sa11x0ssp_resources[] = {
  167. [0] = DEFINE_RES_MEM(0x80070000, SZ_64K),
  168. [1] = DEFINE_RES_IRQ(IRQ_Ser4SSP),
  169. };
  170. static u64 sa11x0ssp_dma_mask = 0xffffffffUL;
  171. static struct platform_device sa11x0ssp_device = {
  172. .name = "sa11x0-ssp",
  173. .id = -1,
  174. .dev = {
  175. .dma_mask = &sa11x0ssp_dma_mask,
  176. .coherent_dma_mask = 0xffffffff,
  177. },
  178. .num_resources = ARRAY_SIZE(sa11x0ssp_resources),
  179. .resource = sa11x0ssp_resources,
  180. };
  181. static struct resource sa11x0fb_resources[] = {
  182. [0] = DEFINE_RES_MEM(0xb0100000, SZ_64K),
  183. [1] = DEFINE_RES_IRQ(IRQ_LCD),
  184. };
  185. static struct platform_device sa11x0fb_device = {
  186. .name = "sa11x0-fb",
  187. .id = -1,
  188. .dev = {
  189. .coherent_dma_mask = 0xffffffff,
  190. },
  191. .num_resources = ARRAY_SIZE(sa11x0fb_resources),
  192. .resource = sa11x0fb_resources,
  193. };
  194. void sa11x0_register_lcd(struct sa1100fb_mach_info *inf)
  195. {
  196. sa11x0_register_device(&sa11x0fb_device, inf);
  197. }
  198. static struct platform_device sa11x0pcmcia_device = {
  199. .name = "sa11x0-pcmcia",
  200. .id = -1,
  201. };
  202. static struct platform_device sa11x0mtd_device = {
  203. .name = "sa1100-mtd",
  204. .id = -1,
  205. };
  206. void sa11x0_register_mtd(struct flash_platform_data *flash,
  207. struct resource *res, int nr)
  208. {
  209. flash->name = "sa1100";
  210. sa11x0mtd_device.resource = res;
  211. sa11x0mtd_device.num_resources = nr;
  212. sa11x0_register_device(&sa11x0mtd_device, flash);
  213. }
  214. static struct resource sa11x0ir_resources[] = {
  215. DEFINE_RES_MEM(__PREG(Ser2UTCR0), 0x24),
  216. DEFINE_RES_MEM(__PREG(Ser2HSCR0), 0x1c),
  217. DEFINE_RES_MEM(__PREG(Ser2HSCR2), 0x04),
  218. DEFINE_RES_IRQ(IRQ_Ser2ICP),
  219. };
  220. static struct platform_device sa11x0ir_device = {
  221. .name = "sa11x0-ir",
  222. .id = -1,
  223. .num_resources = ARRAY_SIZE(sa11x0ir_resources),
  224. .resource = sa11x0ir_resources,
  225. };
  226. void sa11x0_register_irda(struct irda_platform_data *irda)
  227. {
  228. sa11x0_register_device(&sa11x0ir_device, irda);
  229. }
  230. static struct resource sa1100_rtc_resources[] = {
  231. DEFINE_RES_MEM(0x90010000, 0x40),
  232. DEFINE_RES_IRQ_NAMED(IRQ_RTC1Hz, "rtc 1Hz"),
  233. DEFINE_RES_IRQ_NAMED(IRQ_RTCAlrm, "rtc alarm"),
  234. };
  235. static struct platform_device sa11x0rtc_device = {
  236. .name = "sa1100-rtc",
  237. .id = -1,
  238. .num_resources = ARRAY_SIZE(sa1100_rtc_resources),
  239. .resource = sa1100_rtc_resources,
  240. };
  241. static struct resource sa11x0dma_resources[] = {
  242. DEFINE_RES_MEM(DMA_PHYS, DMA_SIZE),
  243. DEFINE_RES_IRQ(IRQ_DMA0),
  244. DEFINE_RES_IRQ(IRQ_DMA1),
  245. DEFINE_RES_IRQ(IRQ_DMA2),
  246. DEFINE_RES_IRQ(IRQ_DMA3),
  247. DEFINE_RES_IRQ(IRQ_DMA4),
  248. DEFINE_RES_IRQ(IRQ_DMA5),
  249. };
  250. static u64 sa11x0dma_dma_mask = DMA_BIT_MASK(32);
  251. static struct platform_device sa11x0dma_device = {
  252. .name = "sa11x0-dma",
  253. .id = -1,
  254. .dev = {
  255. .dma_mask = &sa11x0dma_dma_mask,
  256. .coherent_dma_mask = 0xffffffff,
  257. },
  258. .num_resources = ARRAY_SIZE(sa11x0dma_resources),
  259. .resource = sa11x0dma_resources,
  260. };
  261. static struct platform_device *sa11x0_devices[] __initdata = {
  262. &sa11x0udc_device,
  263. &sa11x0uart1_device,
  264. &sa11x0uart3_device,
  265. &sa11x0ssp_device,
  266. &sa11x0pcmcia_device,
  267. &sa11x0rtc_device,
  268. &sa11x0dma_device,
  269. };
  270. static int __init sa1100_init(void)
  271. {
  272. pm_power_off = sa1100_power_off;
  273. return platform_add_devices(sa11x0_devices, ARRAY_SIZE(sa11x0_devices));
  274. }
  275. arch_initcall(sa1100_init);
  276. void __init sa11x0_init_late(void)
  277. {
  278. sa11x0_pm_init();
  279. }
  280. /*
  281. * Common I/O mapping:
  282. *
  283. * Typically, static virtual address mappings are as follow:
  284. *
  285. * 0xf0000000-0xf3ffffff: miscellaneous stuff (CPLDs, etc.)
  286. * 0xf4000000-0xf4ffffff: SA-1111
  287. * 0xf5000000-0xf5ffffff: reserved (used by cache flushing area)
  288. * 0xf6000000-0xfffeffff: reserved (internal SA1100 IO defined above)
  289. * 0xffff0000-0xffff0fff: SA1100 exception vectors
  290. * 0xffff2000-0xffff2fff: Minicache copy_user_page area
  291. *
  292. * Below 0xe8000000 is reserved for vm allocation.
  293. *
  294. * The machine specific code must provide the extra mapping beside the
  295. * default mapping provided here.
  296. */
  297. static struct map_desc standard_io_desc[] __initdata = {
  298. { /* PCM */
  299. .virtual = 0xf8000000,
  300. .pfn = __phys_to_pfn(0x80000000),
  301. .length = 0x00100000,
  302. .type = MT_DEVICE
  303. }, { /* SCM */
  304. .virtual = 0xfa000000,
  305. .pfn = __phys_to_pfn(0x90000000),
  306. .length = 0x00100000,
  307. .type = MT_DEVICE
  308. }, { /* MER */
  309. .virtual = 0xfc000000,
  310. .pfn = __phys_to_pfn(0xa0000000),
  311. .length = 0x00100000,
  312. .type = MT_DEVICE
  313. }, { /* LCD + DMA */
  314. .virtual = 0xfe000000,
  315. .pfn = __phys_to_pfn(0xb0000000),
  316. .length = 0x00200000,
  317. .type = MT_DEVICE
  318. },
  319. };
  320. void __init sa1100_map_io(void)
  321. {
  322. iotable_init(standard_io_desc, ARRAY_SIZE(standard_io_desc));
  323. }
  324. void __init sa1100_timer_init(void)
  325. {
  326. pxa_timer_nodt_init(IRQ_OST0, io_p2v(0x90000000), 3686400);
  327. }
  328. /*
  329. * Disable the memory bus request/grant signals on the SA1110 to
  330. * ensure that we don't receive spurious memory requests. We set
  331. * the MBGNT signal false to ensure the SA1111 doesn't own the
  332. * SDRAM bus.
  333. */
  334. void sa1110_mb_disable(void)
  335. {
  336. unsigned long flags;
  337. local_irq_save(flags);
  338. PGSR &= ~GPIO_MBGNT;
  339. GPCR = GPIO_MBGNT;
  340. GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
  341. GAFR &= ~(GPIO_MBGNT | GPIO_MBREQ);
  342. local_irq_restore(flags);
  343. }
  344. /*
  345. * If the system is going to use the SA-1111 DMA engines, set up
  346. * the memory bus request/grant pins.
  347. */
  348. void sa1110_mb_enable(void)
  349. {
  350. unsigned long flags;
  351. local_irq_save(flags);
  352. PGSR &= ~GPIO_MBGNT;
  353. GPCR = GPIO_MBGNT;
  354. GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
  355. GAFR |= (GPIO_MBGNT | GPIO_MBREQ);
  356. TUCR |= TUCR_MR;
  357. local_irq_restore(flags);
  358. }