pm.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /* linux/arch/arm/plat-s3c64xx/pm.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C64XX CPU PM support.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/suspend.h>
  16. #include <linux/serial_core.h>
  17. #include <linux/io.h>
  18. #include <linux/gpio.h>
  19. #include <linux/pm_domain.h>
  20. #include <mach/map.h>
  21. #include <mach/irqs.h>
  22. #include <plat/devs.h>
  23. #include <plat/pm.h>
  24. #include <plat/wakeup-mask.h>
  25. #include <mach/regs-gpio.h>
  26. #include <mach/regs-clock.h>
  27. #include <mach/gpio-samsung.h>
  28. #include "regs-gpio-memport.h"
  29. #include "regs-modem.h"
  30. #include "regs-sys.h"
  31. #include "regs-syscon-power.h"
  32. struct s3c64xx_pm_domain {
  33. char *const name;
  34. u32 ena;
  35. u32 pwr_stat;
  36. struct generic_pm_domain pd;
  37. };
  38. static int s3c64xx_pd_off(struct generic_pm_domain *domain)
  39. {
  40. struct s3c64xx_pm_domain *pd;
  41. u32 val;
  42. pd = container_of(domain, struct s3c64xx_pm_domain, pd);
  43. val = __raw_readl(S3C64XX_NORMAL_CFG);
  44. val &= ~(pd->ena);
  45. __raw_writel(val, S3C64XX_NORMAL_CFG);
  46. return 0;
  47. }
  48. static int s3c64xx_pd_on(struct generic_pm_domain *domain)
  49. {
  50. struct s3c64xx_pm_domain *pd;
  51. u32 val;
  52. long retry = 1000000L;
  53. pd = container_of(domain, struct s3c64xx_pm_domain, pd);
  54. val = __raw_readl(S3C64XX_NORMAL_CFG);
  55. val |= pd->ena;
  56. __raw_writel(val, S3C64XX_NORMAL_CFG);
  57. /* Not all domains provide power status readback */
  58. if (pd->pwr_stat) {
  59. do {
  60. cpu_relax();
  61. if (__raw_readl(S3C64XX_BLK_PWR_STAT) & pd->pwr_stat)
  62. break;
  63. } while (retry--);
  64. if (!retry) {
  65. pr_err("Failed to start domain %s\n", pd->name);
  66. return -EBUSY;
  67. }
  68. }
  69. return 0;
  70. }
  71. static struct s3c64xx_pm_domain s3c64xx_pm_irom = {
  72. .name = "IROM",
  73. .ena = S3C64XX_NORMALCFG_IROM_ON,
  74. .pd = {
  75. .power_off = s3c64xx_pd_off,
  76. .power_on = s3c64xx_pd_on,
  77. },
  78. };
  79. static struct s3c64xx_pm_domain s3c64xx_pm_etm = {
  80. .name = "ETM",
  81. .ena = S3C64XX_NORMALCFG_DOMAIN_ETM_ON,
  82. .pwr_stat = S3C64XX_BLKPWRSTAT_ETM,
  83. .pd = {
  84. .power_off = s3c64xx_pd_off,
  85. .power_on = s3c64xx_pd_on,
  86. },
  87. };
  88. static struct s3c64xx_pm_domain s3c64xx_pm_s = {
  89. .name = "S",
  90. .ena = S3C64XX_NORMALCFG_DOMAIN_S_ON,
  91. .pwr_stat = S3C64XX_BLKPWRSTAT_S,
  92. .pd = {
  93. .power_off = s3c64xx_pd_off,
  94. .power_on = s3c64xx_pd_on,
  95. },
  96. };
  97. static struct s3c64xx_pm_domain s3c64xx_pm_f = {
  98. .name = "F",
  99. .ena = S3C64XX_NORMALCFG_DOMAIN_F_ON,
  100. .pwr_stat = S3C64XX_BLKPWRSTAT_F,
  101. .pd = {
  102. .power_off = s3c64xx_pd_off,
  103. .power_on = s3c64xx_pd_on,
  104. },
  105. };
  106. static struct s3c64xx_pm_domain s3c64xx_pm_p = {
  107. .name = "P",
  108. .ena = S3C64XX_NORMALCFG_DOMAIN_P_ON,
  109. .pwr_stat = S3C64XX_BLKPWRSTAT_P,
  110. .pd = {
  111. .power_off = s3c64xx_pd_off,
  112. .power_on = s3c64xx_pd_on,
  113. },
  114. };
  115. static struct s3c64xx_pm_domain s3c64xx_pm_i = {
  116. .name = "I",
  117. .ena = S3C64XX_NORMALCFG_DOMAIN_I_ON,
  118. .pwr_stat = S3C64XX_BLKPWRSTAT_I,
  119. .pd = {
  120. .power_off = s3c64xx_pd_off,
  121. .power_on = s3c64xx_pd_on,
  122. },
  123. };
  124. static struct s3c64xx_pm_domain s3c64xx_pm_g = {
  125. .name = "G",
  126. .ena = S3C64XX_NORMALCFG_DOMAIN_G_ON,
  127. .pd = {
  128. .power_off = s3c64xx_pd_off,
  129. .power_on = s3c64xx_pd_on,
  130. },
  131. };
  132. static struct s3c64xx_pm_domain s3c64xx_pm_v = {
  133. .name = "V",
  134. .ena = S3C64XX_NORMALCFG_DOMAIN_V_ON,
  135. .pwr_stat = S3C64XX_BLKPWRSTAT_V,
  136. .pd = {
  137. .power_off = s3c64xx_pd_off,
  138. .power_on = s3c64xx_pd_on,
  139. },
  140. };
  141. static struct s3c64xx_pm_domain *s3c64xx_always_on_pm_domains[] = {
  142. &s3c64xx_pm_irom,
  143. };
  144. static struct s3c64xx_pm_domain *s3c64xx_pm_domains[] = {
  145. &s3c64xx_pm_etm,
  146. &s3c64xx_pm_g,
  147. &s3c64xx_pm_v,
  148. &s3c64xx_pm_i,
  149. &s3c64xx_pm_p,
  150. &s3c64xx_pm_s,
  151. &s3c64xx_pm_f,
  152. };
  153. #ifdef CONFIG_S3C_PM_DEBUG_LED_SMDK
  154. void s3c_pm_debug_smdkled(u32 set, u32 clear)
  155. {
  156. unsigned long flags;
  157. int i;
  158. local_irq_save(flags);
  159. for (i = 0; i < 4; i++) {
  160. if (clear & (1 << i))
  161. gpio_set_value(S3C64XX_GPN(12 + i), 0);
  162. if (set & (1 << i))
  163. gpio_set_value(S3C64XX_GPN(12 + i), 1);
  164. }
  165. local_irq_restore(flags);
  166. }
  167. #endif
  168. #ifdef CONFIG_PM_SLEEP
  169. static struct sleep_save core_save[] = {
  170. SAVE_ITEM(S3C64XX_MEM0DRVCON),
  171. SAVE_ITEM(S3C64XX_MEM1DRVCON),
  172. };
  173. static struct sleep_save misc_save[] = {
  174. SAVE_ITEM(S3C64XX_AHB_CON0),
  175. SAVE_ITEM(S3C64XX_AHB_CON1),
  176. SAVE_ITEM(S3C64XX_AHB_CON2),
  177. SAVE_ITEM(S3C64XX_SPCON),
  178. SAVE_ITEM(S3C64XX_MEM0CONSTOP),
  179. SAVE_ITEM(S3C64XX_MEM1CONSTOP),
  180. SAVE_ITEM(S3C64XX_MEM0CONSLP0),
  181. SAVE_ITEM(S3C64XX_MEM0CONSLP1),
  182. SAVE_ITEM(S3C64XX_MEM1CONSLP),
  183. SAVE_ITEM(S3C64XX_SDMA_SEL),
  184. SAVE_ITEM(S3C64XX_MODEM_MIFPCON),
  185. SAVE_ITEM(S3C64XX_NORMAL_CFG),
  186. };
  187. void s3c_pm_configure_extint(void)
  188. {
  189. __raw_writel(s3c_irqwake_eintmask, S3C64XX_EINT_MASK);
  190. }
  191. void s3c_pm_restore_core(void)
  192. {
  193. __raw_writel(0, S3C64XX_EINT_MASK);
  194. s3c_pm_debug_smdkled(1 << 2, 0);
  195. s3c_pm_do_restore_core(core_save, ARRAY_SIZE(core_save));
  196. s3c_pm_do_restore(misc_save, ARRAY_SIZE(misc_save));
  197. }
  198. void s3c_pm_save_core(void)
  199. {
  200. s3c_pm_do_save(misc_save, ARRAY_SIZE(misc_save));
  201. s3c_pm_do_save(core_save, ARRAY_SIZE(core_save));
  202. }
  203. #endif
  204. /* since both s3c6400 and s3c6410 share the same sleep pm calls, we
  205. * put the per-cpu code in here until any new cpu comes along and changes
  206. * this.
  207. */
  208. static int s3c64xx_cpu_suspend(unsigned long arg)
  209. {
  210. unsigned long tmp;
  211. /* set our standby method to sleep */
  212. tmp = __raw_readl(S3C64XX_PWR_CFG);
  213. tmp &= ~S3C64XX_PWRCFG_CFG_WFI_MASK;
  214. tmp |= S3C64XX_PWRCFG_CFG_WFI_SLEEP;
  215. __raw_writel(tmp, S3C64XX_PWR_CFG);
  216. /* clear any old wakeup */
  217. __raw_writel(__raw_readl(S3C64XX_WAKEUP_STAT),
  218. S3C64XX_WAKEUP_STAT);
  219. /* set the LED state to 0110 over sleep */
  220. s3c_pm_debug_smdkled(3 << 1, 0xf);
  221. /* issue the standby signal into the pm unit. Note, we
  222. * issue a write-buffer drain just in case */
  223. tmp = 0;
  224. asm("b 1f\n\t"
  225. ".align 5\n\t"
  226. "1:\n\t"
  227. "mcr p15, 0, %0, c7, c10, 5\n\t"
  228. "mcr p15, 0, %0, c7, c10, 4\n\t"
  229. "mcr p15, 0, %0, c7, c0, 4" :: "r" (tmp));
  230. /* we should never get past here */
  231. pr_info("Failed to suspend the system\n");
  232. return 1; /* Aborting suspend */
  233. }
  234. /* mapping of interrupts to parts of the wakeup mask */
  235. static struct samsung_wakeup_mask wake_irqs[] = {
  236. { .irq = IRQ_RTC_ALARM, .bit = S3C64XX_PWRCFG_RTC_ALARM_DISABLE, },
  237. { .irq = IRQ_RTC_TIC, .bit = S3C64XX_PWRCFG_RTC_TICK_DISABLE, },
  238. { .irq = IRQ_PENDN, .bit = S3C64XX_PWRCFG_TS_DISABLE, },
  239. { .irq = IRQ_HSMMC0, .bit = S3C64XX_PWRCFG_MMC0_DISABLE, },
  240. { .irq = IRQ_HSMMC1, .bit = S3C64XX_PWRCFG_MMC1_DISABLE, },
  241. { .irq = IRQ_HSMMC2, .bit = S3C64XX_PWRCFG_MMC2_DISABLE, },
  242. { .irq = NO_WAKEUP_IRQ, .bit = S3C64XX_PWRCFG_BATF_DISABLE},
  243. { .irq = NO_WAKEUP_IRQ, .bit = S3C64XX_PWRCFG_MSM_DISABLE },
  244. { .irq = NO_WAKEUP_IRQ, .bit = S3C64XX_PWRCFG_HSI_DISABLE },
  245. { .irq = NO_WAKEUP_IRQ, .bit = S3C64XX_PWRCFG_MSM_DISABLE },
  246. };
  247. static void s3c64xx_pm_prepare(void)
  248. {
  249. samsung_sync_wakemask(S3C64XX_PWR_CFG,
  250. wake_irqs, ARRAY_SIZE(wake_irqs));
  251. /* store address of resume. */
  252. __raw_writel(virt_to_phys(s3c_cpu_resume), S3C64XX_INFORM0);
  253. /* ensure previous wakeup state is cleared before sleeping */
  254. __raw_writel(__raw_readl(S3C64XX_WAKEUP_STAT), S3C64XX_WAKEUP_STAT);
  255. }
  256. int __init s3c64xx_pm_init(void)
  257. {
  258. int i;
  259. s3c_pm_init();
  260. for (i = 0; i < ARRAY_SIZE(s3c64xx_always_on_pm_domains); i++)
  261. pm_genpd_init(&s3c64xx_always_on_pm_domains[i]->pd,
  262. &pm_domain_always_on_gov, false);
  263. for (i = 0; i < ARRAY_SIZE(s3c64xx_pm_domains); i++)
  264. pm_genpd_init(&s3c64xx_pm_domains[i]->pd, NULL, false);
  265. #ifdef CONFIG_S3C_DEV_FB
  266. if (dev_get_platdata(&s3c_device_fb.dev))
  267. pm_genpd_add_device(&s3c64xx_pm_f.pd, &s3c_device_fb.dev);
  268. #endif
  269. return 0;
  270. }
  271. static __init int s3c64xx_pm_initcall(void)
  272. {
  273. pm_cpu_prep = s3c64xx_pm_prepare;
  274. pm_cpu_sleep = s3c64xx_cpu_suspend;
  275. #ifdef CONFIG_S3C_PM_DEBUG_LED_SMDK
  276. gpio_request(S3C64XX_GPN(12), "DEBUG_LED0");
  277. gpio_request(S3C64XX_GPN(13), "DEBUG_LED1");
  278. gpio_request(S3C64XX_GPN(14), "DEBUG_LED2");
  279. gpio_request(S3C64XX_GPN(15), "DEBUG_LED3");
  280. gpio_direction_output(S3C64XX_GPN(12), 0);
  281. gpio_direction_output(S3C64XX_GPN(13), 0);
  282. gpio_direction_output(S3C64XX_GPN(14), 0);
  283. gpio_direction_output(S3C64XX_GPN(15), 0);
  284. #endif
  285. return 0;
  286. }
  287. arch_initcall(s3c64xx_pm_initcall);