arcregs.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef _ASM_ARC_ARCREGS_H
  9. #define _ASM_ARC_ARCREGS_H
  10. /* Build Configuration Registers */
  11. #define ARC_REG_DCCMBASE_BCR 0x61 /* DCCM Base Addr */
  12. #define ARC_REG_CRC_BCR 0x62
  13. #define ARC_REG_VECBASE_BCR 0x68
  14. #define ARC_REG_PERIBASE_BCR 0x69
  15. #define ARC_REG_FP_BCR 0x6B /* ARCompact: Single-Precision FPU */
  16. #define ARC_REG_DPFP_BCR 0x6C /* ARCompact: Dbl Precision FPU */
  17. #define ARC_REG_DCCM_BCR 0x74 /* DCCM Present + SZ */
  18. #define ARC_REG_TIMERS_BCR 0x75
  19. #define ARC_REG_AP_BCR 0x76
  20. #define ARC_REG_ICCM_BCR 0x78
  21. #define ARC_REG_XY_MEM_BCR 0x79
  22. #define ARC_REG_MAC_BCR 0x7a
  23. #define ARC_REG_MUL_BCR 0x7b
  24. #define ARC_REG_SWAP_BCR 0x7c
  25. #define ARC_REG_NORM_BCR 0x7d
  26. #define ARC_REG_MIXMAX_BCR 0x7e
  27. #define ARC_REG_BARREL_BCR 0x7f
  28. #define ARC_REG_D_UNCACH_BCR 0x6A
  29. #define ARC_REG_BPU_BCR 0xc0
  30. #define ARC_REG_ISA_CFG_BCR 0xc1
  31. #define ARC_REG_RTT_BCR 0xF2
  32. #define ARC_REG_SMART_BCR 0xFF
  33. /* status32 Bits Positions */
  34. #define STATUS_AE_BIT 5 /* Exception active */
  35. #define STATUS_DE_BIT 6 /* PC is in delay slot */
  36. #define STATUS_U_BIT 7 /* User/Kernel mode */
  37. #define STATUS_L_BIT 12 /* Loop inhibit */
  38. /* These masks correspond to the status word(STATUS_32) bits */
  39. #define STATUS_AE_MASK (1<<STATUS_AE_BIT)
  40. #define STATUS_DE_MASK (1<<STATUS_DE_BIT)
  41. #define STATUS_U_MASK (1<<STATUS_U_BIT)
  42. #define STATUS_L_MASK (1<<STATUS_L_BIT)
  43. /*
  44. * ECR: Exception Cause Reg bits-n-pieces
  45. * [23:16] = Exception Vector
  46. * [15: 8] = Exception Cause Code
  47. * [ 7: 0] = Exception Parameters (for certain types only)
  48. */
  49. #define ECR_V_MEM_ERR 0x01
  50. #define ECR_V_INSN_ERR 0x02
  51. #define ECR_V_MACH_CHK 0x20
  52. #define ECR_V_ITLB_MISS 0x21
  53. #define ECR_V_DTLB_MISS 0x22
  54. #define ECR_V_PROTV 0x23
  55. #define ECR_V_TRAP 0x25
  56. /* DTLB Miss and Protection Violation Cause Codes */
  57. #define ECR_C_PROTV_INST_FETCH 0x00
  58. #define ECR_C_PROTV_LOAD 0x01
  59. #define ECR_C_PROTV_STORE 0x02
  60. #define ECR_C_PROTV_XCHG 0x03
  61. #define ECR_C_PROTV_MISALIG_DATA 0x04
  62. #define ECR_C_BIT_PROTV_MISALIG_DATA 10
  63. /* Machine Check Cause Code Values */
  64. #define ECR_C_MCHK_DUP_TLB 0x01
  65. /* DTLB Miss Exception Cause Code Values */
  66. #define ECR_C_BIT_DTLB_LD_MISS 8
  67. #define ECR_C_BIT_DTLB_ST_MISS 9
  68. /* Dummy ECR values for Interrupts */
  69. #define event_IRQ1 0x0031abcd
  70. #define event_IRQ2 0x0032abcd
  71. /* Auxiliary registers */
  72. #define AUX_IDENTITY 4
  73. #define AUX_INTR_VEC_BASE 0x25
  74. /*
  75. * Floating Pt Registers
  76. * Status regs are read-only (build-time) so need not be saved/restored
  77. */
  78. #define ARC_AUX_FP_STAT 0x300
  79. #define ARC_AUX_DPFP_1L 0x301
  80. #define ARC_AUX_DPFP_1H 0x302
  81. #define ARC_AUX_DPFP_2L 0x303
  82. #define ARC_AUX_DPFP_2H 0x304
  83. #define ARC_AUX_DPFP_STAT 0x305
  84. #ifndef __ASSEMBLY__
  85. /*
  86. ******************************************************************
  87. * Inline ASM macros to read/write AUX Regs
  88. * Essentially invocation of lr/sr insns from "C"
  89. */
  90. #if 1
  91. #define read_aux_reg(reg) __builtin_arc_lr(reg)
  92. /* gcc builtin sr needs reg param to be long immediate */
  93. #define write_aux_reg(reg_immed, val) \
  94. __builtin_arc_sr((unsigned int)val, reg_immed)
  95. #else
  96. #define read_aux_reg(reg) \
  97. ({ \
  98. unsigned int __ret; \
  99. __asm__ __volatile__( \
  100. " lr %0, [%1]" \
  101. : "=r"(__ret) \
  102. : "i"(reg)); \
  103. __ret; \
  104. })
  105. /*
  106. * Aux Reg address is specified as long immediate by caller
  107. * e.g.
  108. * write_aux_reg(0x69, some_val);
  109. * This generates tightest code.
  110. */
  111. #define write_aux_reg(reg_imm, val) \
  112. ({ \
  113. __asm__ __volatile__( \
  114. " sr %0, [%1] \n" \
  115. : \
  116. : "ir"(val), "i"(reg_imm)); \
  117. })
  118. /*
  119. * Aux Reg address is specified in a variable
  120. * * e.g.
  121. * reg_num = 0x69
  122. * write_aux_reg2(reg_num, some_val);
  123. * This has to generate glue code to load the reg num from
  124. * memory to a reg hence not recommended.
  125. */
  126. #define write_aux_reg2(reg_in_var, val) \
  127. ({ \
  128. unsigned int tmp; \
  129. \
  130. __asm__ __volatile__( \
  131. " ld %0, [%2] \n\t" \
  132. " sr %1, [%0] \n\t" \
  133. : "=&r"(tmp) \
  134. : "r"(val), "memory"(&reg_in_var)); \
  135. })
  136. #endif
  137. #define READ_BCR(reg, into) \
  138. { \
  139. unsigned int tmp; \
  140. tmp = read_aux_reg(reg); \
  141. if (sizeof(tmp) == sizeof(into)) { \
  142. into = *((typeof(into) *)&tmp); \
  143. } else { \
  144. extern void bogus_undefined(void); \
  145. bogus_undefined(); \
  146. } \
  147. }
  148. #define WRITE_AUX(reg, into) \
  149. { \
  150. unsigned int tmp; \
  151. if (sizeof(tmp) == sizeof(into)) { \
  152. tmp = (*(unsigned int *)&(into)); \
  153. write_aux_reg(reg, tmp); \
  154. } else { \
  155. extern void bogus_undefined(void); \
  156. bogus_undefined(); \
  157. } \
  158. }
  159. /* Helpers */
  160. #define TO_KB(bytes) ((bytes) >> 10)
  161. #define TO_MB(bytes) (TO_KB(bytes) >> 10)
  162. #define PAGES_TO_KB(n_pages) ((n_pages) << (PAGE_SHIFT - 10))
  163. #define PAGES_TO_MB(n_pages) (PAGES_TO_KB(n_pages) >> 10)
  164. /*
  165. ***************************************************************
  166. * Build Configuration Registers, with encoded hardware config
  167. */
  168. struct bcr_identity {
  169. #ifdef CONFIG_CPU_BIG_ENDIAN
  170. unsigned int chip_id:16, cpu_id:8, family:8;
  171. #else
  172. unsigned int family:8, cpu_id:8, chip_id:16;
  173. #endif
  174. };
  175. struct bcr_isa {
  176. #ifdef CONFIG_CPU_BIG_ENDIAN
  177. unsigned int pad1:23, atomic1:1, ver:8;
  178. #else
  179. unsigned int ver:8, atomic1:1, pad1:23;
  180. #endif
  181. };
  182. struct bcr_mpy {
  183. #ifdef CONFIG_CPU_BIG_ENDIAN
  184. unsigned int pad:8, x1616:8, dsp:4, cycles:2, type:2, ver:8;
  185. #else
  186. unsigned int ver:8, type:2, cycles:2, dsp:4, x1616:8, pad:8;
  187. #endif
  188. };
  189. struct bcr_extn_xymem {
  190. #ifdef CONFIG_CPU_BIG_ENDIAN
  191. unsigned int ram_org:2, num_banks:4, bank_sz:4, ver:8;
  192. #else
  193. unsigned int ver:8, bank_sz:4, num_banks:4, ram_org:2;
  194. #endif
  195. };
  196. struct bcr_perip {
  197. #ifdef CONFIG_CPU_BIG_ENDIAN
  198. unsigned int start:8, pad2:8, sz:8, pad:8;
  199. #else
  200. unsigned int pad:8, sz:8, pad2:8, start:8;
  201. #endif
  202. };
  203. struct bcr_iccm {
  204. #ifdef CONFIG_CPU_BIG_ENDIAN
  205. unsigned int base:16, pad:5, sz:3, ver:8;
  206. #else
  207. unsigned int ver:8, sz:3, pad:5, base:16;
  208. #endif
  209. };
  210. /* DCCM Base Address Register: ARC_REG_DCCMBASE_BCR */
  211. struct bcr_dccm_base {
  212. #ifdef CONFIG_CPU_BIG_ENDIAN
  213. unsigned int addr:24, ver:8;
  214. #else
  215. unsigned int ver:8, addr:24;
  216. #endif
  217. };
  218. /* DCCM RAM Configuration Register: ARC_REG_DCCM_BCR */
  219. struct bcr_dccm {
  220. #ifdef CONFIG_CPU_BIG_ENDIAN
  221. unsigned int res:21, sz:3, ver:8;
  222. #else
  223. unsigned int ver:8, sz:3, res:21;
  224. #endif
  225. };
  226. /* ARCompact: Both SP and DP FPU BCRs have same format */
  227. struct bcr_fp_arcompact {
  228. #ifdef CONFIG_CPU_BIG_ENDIAN
  229. unsigned int fast:1, ver:8;
  230. #else
  231. unsigned int ver:8, fast:1;
  232. #endif
  233. };
  234. struct bcr_timer {
  235. #ifdef CONFIG_CPU_BIG_ENDIAN
  236. unsigned int pad2:15, rtsc:1, pad1:6, t1:1, t0:1, ver:8;
  237. #else
  238. unsigned int ver:8, t0:1, t1:1, pad1:6, rtsc:1, pad2:15;
  239. #endif
  240. };
  241. struct bcr_bpu_arcompact {
  242. #ifdef CONFIG_CPU_BIG_ENDIAN
  243. unsigned int pad2:19, fam:1, pad:2, ent:2, ver:8;
  244. #else
  245. unsigned int ver:8, ent:2, pad:2, fam:1, pad2:19;
  246. #endif
  247. };
  248. struct bcr_generic {
  249. #ifdef CONFIG_CPU_BIG_ENDIAN
  250. unsigned int pad:24, ver:8;
  251. #else
  252. unsigned int ver:8, pad:24;
  253. #endif
  254. };
  255. /*
  256. *******************************************************************
  257. * Generic structures to hold build configuration used at runtime
  258. */
  259. struct cpuinfo_arc_mmu {
  260. unsigned int ver, pg_sz, sets, ways, u_dtlb, u_itlb, num_tlb;
  261. };
  262. struct cpuinfo_arc_cache {
  263. unsigned int sz_k:8, line_len:8, assoc:4, ver:4, alias:1, vipt:1, pad:6;
  264. };
  265. struct cpuinfo_arc_bpu {
  266. unsigned int ver, full, num_cache, num_pred;
  267. };
  268. struct cpuinfo_arc_ccm {
  269. unsigned int base_addr, sz;
  270. };
  271. struct cpuinfo_arc {
  272. struct cpuinfo_arc_cache icache, dcache;
  273. struct cpuinfo_arc_mmu mmu;
  274. struct cpuinfo_arc_bpu bpu;
  275. struct bcr_identity core;
  276. struct bcr_isa isa;
  277. struct bcr_timer timers;
  278. unsigned int vec_base;
  279. unsigned int uncached_base;
  280. struct cpuinfo_arc_ccm iccm, dccm;
  281. struct {
  282. unsigned int swap:1, norm:1, minmax:1, barrel:1, crc:1, pad1:3,
  283. fpu_sp:1, fpu_dp:1, pad2:6,
  284. debug:1, ap:1, smart:1, rtt:1, pad3:4,
  285. pad4:8;
  286. } extn;
  287. struct bcr_mpy extn_mpy;
  288. struct bcr_extn_xymem extn_xymem;
  289. };
  290. extern struct cpuinfo_arc cpuinfo_arc700[];
  291. #endif /* __ASEMBLY__ */
  292. #endif /* _ASM_ARC_ARCREGS_H */