gfx_v8_0.c 177 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "clearstate_vi.h"
  31. #include "gmc/gmc_8_2_d.h"
  32. #include "gmc/gmc_8_2_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "bif/bif_5_0_d.h"
  36. #include "bif/bif_5_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_enum.h"
  39. #include "gca/gfx_8_0_sh_mask.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "dce/dce_10_0_d.h"
  42. #include "dce/dce_10_0_sh_mask.h"
  43. #define GFX8_NUM_GFX_RINGS 1
  44. #define GFX8_NUM_COMPUTE_RINGS 8
  45. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  46. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  47. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  48. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  49. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  50. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  51. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  52. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  53. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  54. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  55. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  56. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  57. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  58. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  59. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  60. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  61. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  62. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  63. /* BPM SERDES CMD */
  64. #define SET_BPM_SERDES_CMD 1
  65. #define CLE_BPM_SERDES_CMD 0
  66. /* BPM Register Address*/
  67. enum {
  68. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  69. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  70. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  71. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  72. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  73. BPM_REG_FGCG_MAX
  74. };
  75. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  76. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  77. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  78. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  79. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  80. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  81. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  84. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  86. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  87. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  88. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  89. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  90. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  95. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  97. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  98. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  99. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  100. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  101. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  103. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  104. {
  105. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  106. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  107. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  108. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  109. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  110. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  111. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  112. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  113. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  114. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  115. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  116. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  117. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  118. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  119. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  120. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  121. };
  122. static const u32 golden_settings_tonga_a11[] =
  123. {
  124. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  125. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  126. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  127. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  128. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  129. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  130. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  131. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  132. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  133. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  134. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  135. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  136. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  137. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  138. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  139. };
  140. static const u32 tonga_golden_common_all[] =
  141. {
  142. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  143. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  144. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  145. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  146. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  147. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  148. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  149. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  150. };
  151. static const u32 tonga_mgcg_cgcg_init[] =
  152. {
  153. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  154. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  155. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  156. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  157. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  158. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  159. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  160. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  161. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  162. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  163. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  164. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  165. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  166. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  167. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  168. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  169. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  170. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  171. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  172. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  173. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  174. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  175. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  177. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  178. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  179. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  180. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  182. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  183. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  184. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  185. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  186. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  187. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  188. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  189. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  190. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  191. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  192. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  193. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  194. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  195. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  196. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  197. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  198. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  199. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  200. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  201. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  202. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  203. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  204. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  205. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  206. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  207. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  208. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  209. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  225. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  226. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  227. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  228. };
  229. static const u32 fiji_golden_common_all[] =
  230. {
  231. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  232. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  233. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  234. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  235. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  236. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  237. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  238. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  239. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  240. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  241. };
  242. static const u32 golden_settings_fiji_a10[] =
  243. {
  244. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  245. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  246. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  247. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  248. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  249. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  250. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  251. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  252. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  253. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  254. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  255. };
  256. static const u32 fiji_mgcg_cgcg_init[] =
  257. {
  258. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  259. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  260. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  261. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  262. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  263. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  264. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  265. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  266. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  267. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  268. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  269. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  270. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  271. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  272. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  273. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  274. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  275. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  276. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  277. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  278. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  279. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  280. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  281. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  282. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  283. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  284. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  285. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  286. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  287. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  288. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  289. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  290. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  291. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  292. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  293. };
  294. static const u32 golden_settings_iceland_a11[] =
  295. {
  296. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  297. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  298. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  299. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  300. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  301. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  302. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  303. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  304. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  305. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  306. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  307. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  308. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  309. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  310. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  311. };
  312. static const u32 iceland_golden_common_all[] =
  313. {
  314. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  315. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  316. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  317. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  318. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  319. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  320. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  321. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  322. };
  323. static const u32 iceland_mgcg_cgcg_init[] =
  324. {
  325. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  326. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  327. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  328. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  329. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  330. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  331. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  332. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  333. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  334. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  335. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  336. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  337. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  343. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  344. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  345. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  346. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  347. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  348. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  350. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  351. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  352. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  353. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  354. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  355. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  356. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  357. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  358. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  359. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  360. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  361. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  362. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  363. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  364. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  365. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  366. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  367. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  368. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  369. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  370. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  371. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  372. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  373. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  374. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  375. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  376. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  377. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  378. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  379. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  380. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  381. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  382. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  383. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  384. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  385. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  386. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  387. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  388. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  389. };
  390. static const u32 cz_golden_settings_a11[] =
  391. {
  392. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  393. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  394. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  395. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  396. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  397. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  398. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  399. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  400. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  401. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  402. };
  403. static const u32 cz_golden_common_all[] =
  404. {
  405. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  406. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  407. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  408. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  409. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  410. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  411. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  412. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  413. };
  414. static const u32 cz_mgcg_cgcg_init[] =
  415. {
  416. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  417. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  418. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  420. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  422. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  425. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  427. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  429. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  430. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  431. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  432. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  433. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  434. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  435. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  436. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  437. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  438. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  439. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  440. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  441. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  442. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  443. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  444. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  445. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  446. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  447. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  465. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  473. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  474. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  475. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  476. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  477. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  478. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  479. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  480. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  481. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  482. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  483. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  484. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  485. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  486. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  487. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  488. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  489. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  490. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  491. };
  492. static const u32 stoney_golden_settings_a11[] =
  493. {
  494. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  495. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  496. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  497. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  498. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  499. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  500. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  501. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  502. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  503. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  504. };
  505. static const u32 stoney_golden_common_all[] =
  506. {
  507. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  508. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  509. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  510. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  511. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  512. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  513. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  514. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  515. };
  516. static const u32 stoney_mgcg_cgcg_init[] =
  517. {
  518. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  519. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  520. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  521. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  522. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  523. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  524. };
  525. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  526. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  527. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  528. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  529. {
  530. switch (adev->asic_type) {
  531. case CHIP_TOPAZ:
  532. amdgpu_program_register_sequence(adev,
  533. iceland_mgcg_cgcg_init,
  534. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  535. amdgpu_program_register_sequence(adev,
  536. golden_settings_iceland_a11,
  537. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  538. amdgpu_program_register_sequence(adev,
  539. iceland_golden_common_all,
  540. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  541. break;
  542. case CHIP_FIJI:
  543. amdgpu_program_register_sequence(adev,
  544. fiji_mgcg_cgcg_init,
  545. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  546. amdgpu_program_register_sequence(adev,
  547. golden_settings_fiji_a10,
  548. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  549. amdgpu_program_register_sequence(adev,
  550. fiji_golden_common_all,
  551. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  552. break;
  553. case CHIP_TONGA:
  554. amdgpu_program_register_sequence(adev,
  555. tonga_mgcg_cgcg_init,
  556. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  557. amdgpu_program_register_sequence(adev,
  558. golden_settings_tonga_a11,
  559. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  560. amdgpu_program_register_sequence(adev,
  561. tonga_golden_common_all,
  562. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  563. break;
  564. case CHIP_CARRIZO:
  565. amdgpu_program_register_sequence(adev,
  566. cz_mgcg_cgcg_init,
  567. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  568. amdgpu_program_register_sequence(adev,
  569. cz_golden_settings_a11,
  570. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  571. amdgpu_program_register_sequence(adev,
  572. cz_golden_common_all,
  573. (const u32)ARRAY_SIZE(cz_golden_common_all));
  574. break;
  575. case CHIP_STONEY:
  576. amdgpu_program_register_sequence(adev,
  577. stoney_mgcg_cgcg_init,
  578. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  579. amdgpu_program_register_sequence(adev,
  580. stoney_golden_settings_a11,
  581. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  582. amdgpu_program_register_sequence(adev,
  583. stoney_golden_common_all,
  584. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  585. break;
  586. default:
  587. break;
  588. }
  589. }
  590. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  591. {
  592. int i;
  593. adev->gfx.scratch.num_reg = 7;
  594. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  595. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  596. adev->gfx.scratch.free[i] = true;
  597. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  598. }
  599. }
  600. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  601. {
  602. struct amdgpu_device *adev = ring->adev;
  603. uint32_t scratch;
  604. uint32_t tmp = 0;
  605. unsigned i;
  606. int r;
  607. r = amdgpu_gfx_scratch_get(adev, &scratch);
  608. if (r) {
  609. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  610. return r;
  611. }
  612. WREG32(scratch, 0xCAFEDEAD);
  613. r = amdgpu_ring_alloc(ring, 3);
  614. if (r) {
  615. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  616. ring->idx, r);
  617. amdgpu_gfx_scratch_free(adev, scratch);
  618. return r;
  619. }
  620. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  621. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  622. amdgpu_ring_write(ring, 0xDEADBEEF);
  623. amdgpu_ring_commit(ring);
  624. for (i = 0; i < adev->usec_timeout; i++) {
  625. tmp = RREG32(scratch);
  626. if (tmp == 0xDEADBEEF)
  627. break;
  628. DRM_UDELAY(1);
  629. }
  630. if (i < adev->usec_timeout) {
  631. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  632. ring->idx, i);
  633. } else {
  634. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  635. ring->idx, scratch, tmp);
  636. r = -EINVAL;
  637. }
  638. amdgpu_gfx_scratch_free(adev, scratch);
  639. return r;
  640. }
  641. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  642. {
  643. struct amdgpu_device *adev = ring->adev;
  644. struct amdgpu_ib ib;
  645. struct fence *f = NULL;
  646. uint32_t scratch;
  647. uint32_t tmp = 0;
  648. unsigned i;
  649. int r;
  650. r = amdgpu_gfx_scratch_get(adev, &scratch);
  651. if (r) {
  652. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  653. return r;
  654. }
  655. WREG32(scratch, 0xCAFEDEAD);
  656. memset(&ib, 0, sizeof(ib));
  657. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  658. if (r) {
  659. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  660. goto err1;
  661. }
  662. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  663. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  664. ib.ptr[2] = 0xDEADBEEF;
  665. ib.length_dw = 3;
  666. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  667. if (r)
  668. goto err2;
  669. r = fence_wait(f, false);
  670. if (r) {
  671. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  672. goto err2;
  673. }
  674. for (i = 0; i < adev->usec_timeout; i++) {
  675. tmp = RREG32(scratch);
  676. if (tmp == 0xDEADBEEF)
  677. break;
  678. DRM_UDELAY(1);
  679. }
  680. if (i < adev->usec_timeout) {
  681. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  682. ring->idx, i);
  683. goto err2;
  684. } else {
  685. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  686. scratch, tmp);
  687. r = -EINVAL;
  688. }
  689. err2:
  690. fence_put(f);
  691. amdgpu_ib_free(adev, &ib);
  692. err1:
  693. amdgpu_gfx_scratch_free(adev, scratch);
  694. return r;
  695. }
  696. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  697. {
  698. const char *chip_name;
  699. char fw_name[30];
  700. int err;
  701. struct amdgpu_firmware_info *info = NULL;
  702. const struct common_firmware_header *header = NULL;
  703. const struct gfx_firmware_header_v1_0 *cp_hdr;
  704. DRM_DEBUG("\n");
  705. switch (adev->asic_type) {
  706. case CHIP_TOPAZ:
  707. chip_name = "topaz";
  708. break;
  709. case CHIP_TONGA:
  710. chip_name = "tonga";
  711. break;
  712. case CHIP_CARRIZO:
  713. chip_name = "carrizo";
  714. break;
  715. case CHIP_FIJI:
  716. chip_name = "fiji";
  717. break;
  718. case CHIP_STONEY:
  719. chip_name = "stoney";
  720. break;
  721. default:
  722. BUG();
  723. }
  724. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  725. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  726. if (err)
  727. goto out;
  728. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  729. if (err)
  730. goto out;
  731. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  732. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  733. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  734. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  735. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  736. if (err)
  737. goto out;
  738. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  739. if (err)
  740. goto out;
  741. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  742. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  743. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  744. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  745. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  746. if (err)
  747. goto out;
  748. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  749. if (err)
  750. goto out;
  751. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  752. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  753. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  754. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  755. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  756. if (err)
  757. goto out;
  758. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  759. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  760. adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  761. adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  762. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  763. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  764. if (err)
  765. goto out;
  766. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  767. if (err)
  768. goto out;
  769. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  770. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  771. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  772. if ((adev->asic_type != CHIP_STONEY) &&
  773. (adev->asic_type != CHIP_TOPAZ)) {
  774. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  775. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  776. if (!err) {
  777. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  778. if (err)
  779. goto out;
  780. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  781. adev->gfx.mec2_fw->data;
  782. adev->gfx.mec2_fw_version =
  783. le32_to_cpu(cp_hdr->header.ucode_version);
  784. adev->gfx.mec2_feature_version =
  785. le32_to_cpu(cp_hdr->ucode_feature_version);
  786. } else {
  787. err = 0;
  788. adev->gfx.mec2_fw = NULL;
  789. }
  790. }
  791. if (adev->firmware.smu_load) {
  792. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  793. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  794. info->fw = adev->gfx.pfp_fw;
  795. header = (const struct common_firmware_header *)info->fw->data;
  796. adev->firmware.fw_size +=
  797. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  798. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  799. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  800. info->fw = adev->gfx.me_fw;
  801. header = (const struct common_firmware_header *)info->fw->data;
  802. adev->firmware.fw_size +=
  803. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  804. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  805. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  806. info->fw = adev->gfx.ce_fw;
  807. header = (const struct common_firmware_header *)info->fw->data;
  808. adev->firmware.fw_size +=
  809. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  810. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  811. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  812. info->fw = adev->gfx.rlc_fw;
  813. header = (const struct common_firmware_header *)info->fw->data;
  814. adev->firmware.fw_size +=
  815. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  816. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  817. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  818. info->fw = adev->gfx.mec_fw;
  819. header = (const struct common_firmware_header *)info->fw->data;
  820. adev->firmware.fw_size +=
  821. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  822. if (adev->gfx.mec2_fw) {
  823. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  824. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  825. info->fw = adev->gfx.mec2_fw;
  826. header = (const struct common_firmware_header *)info->fw->data;
  827. adev->firmware.fw_size +=
  828. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  829. }
  830. }
  831. out:
  832. if (err) {
  833. dev_err(adev->dev,
  834. "gfx8: Failed to load firmware \"%s\"\n",
  835. fw_name);
  836. release_firmware(adev->gfx.pfp_fw);
  837. adev->gfx.pfp_fw = NULL;
  838. release_firmware(adev->gfx.me_fw);
  839. adev->gfx.me_fw = NULL;
  840. release_firmware(adev->gfx.ce_fw);
  841. adev->gfx.ce_fw = NULL;
  842. release_firmware(adev->gfx.rlc_fw);
  843. adev->gfx.rlc_fw = NULL;
  844. release_firmware(adev->gfx.mec_fw);
  845. adev->gfx.mec_fw = NULL;
  846. release_firmware(adev->gfx.mec2_fw);
  847. adev->gfx.mec2_fw = NULL;
  848. }
  849. return err;
  850. }
  851. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  852. {
  853. int r;
  854. if (adev->gfx.mec.hpd_eop_obj) {
  855. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  856. if (unlikely(r != 0))
  857. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  858. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  859. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  860. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  861. adev->gfx.mec.hpd_eop_obj = NULL;
  862. }
  863. }
  864. #define MEC_HPD_SIZE 2048
  865. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  866. {
  867. int r;
  868. u32 *hpd;
  869. /*
  870. * we assign only 1 pipe because all other pipes will
  871. * be handled by KFD
  872. */
  873. adev->gfx.mec.num_mec = 1;
  874. adev->gfx.mec.num_pipe = 1;
  875. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  876. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  877. r = amdgpu_bo_create(adev,
  878. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  879. PAGE_SIZE, true,
  880. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  881. &adev->gfx.mec.hpd_eop_obj);
  882. if (r) {
  883. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  884. return r;
  885. }
  886. }
  887. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  888. if (unlikely(r != 0)) {
  889. gfx_v8_0_mec_fini(adev);
  890. return r;
  891. }
  892. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  893. &adev->gfx.mec.hpd_eop_gpu_addr);
  894. if (r) {
  895. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  896. gfx_v8_0_mec_fini(adev);
  897. return r;
  898. }
  899. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  900. if (r) {
  901. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  902. gfx_v8_0_mec_fini(adev);
  903. return r;
  904. }
  905. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  906. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  907. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  908. return 0;
  909. }
  910. static const u32 vgpr_init_compute_shader[] =
  911. {
  912. 0x7e000209, 0x7e020208,
  913. 0x7e040207, 0x7e060206,
  914. 0x7e080205, 0x7e0a0204,
  915. 0x7e0c0203, 0x7e0e0202,
  916. 0x7e100201, 0x7e120200,
  917. 0x7e140209, 0x7e160208,
  918. 0x7e180207, 0x7e1a0206,
  919. 0x7e1c0205, 0x7e1e0204,
  920. 0x7e200203, 0x7e220202,
  921. 0x7e240201, 0x7e260200,
  922. 0x7e280209, 0x7e2a0208,
  923. 0x7e2c0207, 0x7e2e0206,
  924. 0x7e300205, 0x7e320204,
  925. 0x7e340203, 0x7e360202,
  926. 0x7e380201, 0x7e3a0200,
  927. 0x7e3c0209, 0x7e3e0208,
  928. 0x7e400207, 0x7e420206,
  929. 0x7e440205, 0x7e460204,
  930. 0x7e480203, 0x7e4a0202,
  931. 0x7e4c0201, 0x7e4e0200,
  932. 0x7e500209, 0x7e520208,
  933. 0x7e540207, 0x7e560206,
  934. 0x7e580205, 0x7e5a0204,
  935. 0x7e5c0203, 0x7e5e0202,
  936. 0x7e600201, 0x7e620200,
  937. 0x7e640209, 0x7e660208,
  938. 0x7e680207, 0x7e6a0206,
  939. 0x7e6c0205, 0x7e6e0204,
  940. 0x7e700203, 0x7e720202,
  941. 0x7e740201, 0x7e760200,
  942. 0x7e780209, 0x7e7a0208,
  943. 0x7e7c0207, 0x7e7e0206,
  944. 0xbf8a0000, 0xbf810000,
  945. };
  946. static const u32 sgpr_init_compute_shader[] =
  947. {
  948. 0xbe8a0100, 0xbe8c0102,
  949. 0xbe8e0104, 0xbe900106,
  950. 0xbe920108, 0xbe940100,
  951. 0xbe960102, 0xbe980104,
  952. 0xbe9a0106, 0xbe9c0108,
  953. 0xbe9e0100, 0xbea00102,
  954. 0xbea20104, 0xbea40106,
  955. 0xbea60108, 0xbea80100,
  956. 0xbeaa0102, 0xbeac0104,
  957. 0xbeae0106, 0xbeb00108,
  958. 0xbeb20100, 0xbeb40102,
  959. 0xbeb60104, 0xbeb80106,
  960. 0xbeba0108, 0xbebc0100,
  961. 0xbebe0102, 0xbec00104,
  962. 0xbec20106, 0xbec40108,
  963. 0xbec60100, 0xbec80102,
  964. 0xbee60004, 0xbee70005,
  965. 0xbeea0006, 0xbeeb0007,
  966. 0xbee80008, 0xbee90009,
  967. 0xbefc0000, 0xbf8a0000,
  968. 0xbf810000, 0x00000000,
  969. };
  970. static const u32 vgpr_init_regs[] =
  971. {
  972. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  973. mmCOMPUTE_RESOURCE_LIMITS, 0,
  974. mmCOMPUTE_NUM_THREAD_X, 256*4,
  975. mmCOMPUTE_NUM_THREAD_Y, 1,
  976. mmCOMPUTE_NUM_THREAD_Z, 1,
  977. mmCOMPUTE_PGM_RSRC2, 20,
  978. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  979. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  980. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  981. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  982. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  983. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  984. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  985. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  986. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  987. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  988. };
  989. static const u32 sgpr1_init_regs[] =
  990. {
  991. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  992. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  993. mmCOMPUTE_NUM_THREAD_X, 256*5,
  994. mmCOMPUTE_NUM_THREAD_Y, 1,
  995. mmCOMPUTE_NUM_THREAD_Z, 1,
  996. mmCOMPUTE_PGM_RSRC2, 20,
  997. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  998. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  999. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1000. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1001. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1002. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1003. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1004. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1005. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1006. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1007. };
  1008. static const u32 sgpr2_init_regs[] =
  1009. {
  1010. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1011. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1012. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1013. mmCOMPUTE_NUM_THREAD_Y, 1,
  1014. mmCOMPUTE_NUM_THREAD_Z, 1,
  1015. mmCOMPUTE_PGM_RSRC2, 20,
  1016. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1017. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1018. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1019. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1020. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1021. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1022. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1023. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1024. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1025. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1026. };
  1027. static const u32 sec_ded_counter_registers[] =
  1028. {
  1029. mmCPC_EDC_ATC_CNT,
  1030. mmCPC_EDC_SCRATCH_CNT,
  1031. mmCPC_EDC_UCODE_CNT,
  1032. mmCPF_EDC_ATC_CNT,
  1033. mmCPF_EDC_ROQ_CNT,
  1034. mmCPF_EDC_TAG_CNT,
  1035. mmCPG_EDC_ATC_CNT,
  1036. mmCPG_EDC_DMA_CNT,
  1037. mmCPG_EDC_TAG_CNT,
  1038. mmDC_EDC_CSINVOC_CNT,
  1039. mmDC_EDC_RESTORE_CNT,
  1040. mmDC_EDC_STATE_CNT,
  1041. mmGDS_EDC_CNT,
  1042. mmGDS_EDC_GRBM_CNT,
  1043. mmGDS_EDC_OA_DED,
  1044. mmSPI_EDC_CNT,
  1045. mmSQC_ATC_EDC_GATCL1_CNT,
  1046. mmSQC_EDC_CNT,
  1047. mmSQ_EDC_DED_CNT,
  1048. mmSQ_EDC_INFO,
  1049. mmSQ_EDC_SEC_CNT,
  1050. mmTCC_EDC_CNT,
  1051. mmTCP_ATC_EDC_GATCL1_CNT,
  1052. mmTCP_EDC_CNT,
  1053. mmTD_EDC_CNT
  1054. };
  1055. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1056. {
  1057. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1058. struct amdgpu_ib ib;
  1059. struct fence *f = NULL;
  1060. int r, i;
  1061. u32 tmp;
  1062. unsigned total_size, vgpr_offset, sgpr_offset;
  1063. u64 gpu_addr;
  1064. /* only supported on CZ */
  1065. if (adev->asic_type != CHIP_CARRIZO)
  1066. return 0;
  1067. /* bail if the compute ring is not ready */
  1068. if (!ring->ready)
  1069. return 0;
  1070. tmp = RREG32(mmGB_EDC_MODE);
  1071. WREG32(mmGB_EDC_MODE, 0);
  1072. total_size =
  1073. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1074. total_size +=
  1075. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1076. total_size +=
  1077. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1078. total_size = ALIGN(total_size, 256);
  1079. vgpr_offset = total_size;
  1080. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1081. sgpr_offset = total_size;
  1082. total_size += sizeof(sgpr_init_compute_shader);
  1083. /* allocate an indirect buffer to put the commands in */
  1084. memset(&ib, 0, sizeof(ib));
  1085. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1086. if (r) {
  1087. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1088. return r;
  1089. }
  1090. /* load the compute shaders */
  1091. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1092. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1093. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1094. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1095. /* init the ib length to 0 */
  1096. ib.length_dw = 0;
  1097. /* VGPR */
  1098. /* write the register state for the compute dispatch */
  1099. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1100. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1101. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1102. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1103. }
  1104. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1105. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1106. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1107. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1108. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1109. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1110. /* write dispatch packet */
  1111. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1112. ib.ptr[ib.length_dw++] = 8; /* x */
  1113. ib.ptr[ib.length_dw++] = 1; /* y */
  1114. ib.ptr[ib.length_dw++] = 1; /* z */
  1115. ib.ptr[ib.length_dw++] =
  1116. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1117. /* write CS partial flush packet */
  1118. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1119. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1120. /* SGPR1 */
  1121. /* write the register state for the compute dispatch */
  1122. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1123. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1124. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1125. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1126. }
  1127. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1128. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1129. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1130. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1131. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1132. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1133. /* write dispatch packet */
  1134. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1135. ib.ptr[ib.length_dw++] = 8; /* x */
  1136. ib.ptr[ib.length_dw++] = 1; /* y */
  1137. ib.ptr[ib.length_dw++] = 1; /* z */
  1138. ib.ptr[ib.length_dw++] =
  1139. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1140. /* write CS partial flush packet */
  1141. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1142. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1143. /* SGPR2 */
  1144. /* write the register state for the compute dispatch */
  1145. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1146. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1147. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1148. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1149. }
  1150. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1151. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1152. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1153. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1154. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1155. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1156. /* write dispatch packet */
  1157. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1158. ib.ptr[ib.length_dw++] = 8; /* x */
  1159. ib.ptr[ib.length_dw++] = 1; /* y */
  1160. ib.ptr[ib.length_dw++] = 1; /* z */
  1161. ib.ptr[ib.length_dw++] =
  1162. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1163. /* write CS partial flush packet */
  1164. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1165. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1166. /* shedule the ib on the ring */
  1167. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1168. if (r) {
  1169. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1170. goto fail;
  1171. }
  1172. /* wait for the GPU to finish processing the IB */
  1173. r = fence_wait(f, false);
  1174. if (r) {
  1175. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1176. goto fail;
  1177. }
  1178. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1179. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1180. WREG32(mmGB_EDC_MODE, tmp);
  1181. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1182. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1183. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1184. /* read back registers to clear the counters */
  1185. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1186. RREG32(sec_ded_counter_registers[i]);
  1187. fail:
  1188. fence_put(f);
  1189. amdgpu_ib_free(adev, &ib);
  1190. return r;
  1191. }
  1192. static void gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1193. {
  1194. u32 gb_addr_config;
  1195. u32 mc_shared_chmap, mc_arb_ramcfg;
  1196. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1197. u32 tmp;
  1198. switch (adev->asic_type) {
  1199. case CHIP_TOPAZ:
  1200. adev->gfx.config.max_shader_engines = 1;
  1201. adev->gfx.config.max_tile_pipes = 2;
  1202. adev->gfx.config.max_cu_per_sh = 6;
  1203. adev->gfx.config.max_sh_per_se = 1;
  1204. adev->gfx.config.max_backends_per_se = 2;
  1205. adev->gfx.config.max_texture_channel_caches = 2;
  1206. adev->gfx.config.max_gprs = 256;
  1207. adev->gfx.config.max_gs_threads = 32;
  1208. adev->gfx.config.max_hw_contexts = 8;
  1209. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1210. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1211. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1212. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1213. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1214. break;
  1215. case CHIP_FIJI:
  1216. adev->gfx.config.max_shader_engines = 4;
  1217. adev->gfx.config.max_tile_pipes = 16;
  1218. adev->gfx.config.max_cu_per_sh = 16;
  1219. adev->gfx.config.max_sh_per_se = 1;
  1220. adev->gfx.config.max_backends_per_se = 4;
  1221. adev->gfx.config.max_texture_channel_caches = 16;
  1222. adev->gfx.config.max_gprs = 256;
  1223. adev->gfx.config.max_gs_threads = 32;
  1224. adev->gfx.config.max_hw_contexts = 8;
  1225. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1226. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1227. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1228. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1229. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1230. break;
  1231. case CHIP_TONGA:
  1232. adev->gfx.config.max_shader_engines = 4;
  1233. adev->gfx.config.max_tile_pipes = 8;
  1234. adev->gfx.config.max_cu_per_sh = 8;
  1235. adev->gfx.config.max_sh_per_se = 1;
  1236. adev->gfx.config.max_backends_per_se = 2;
  1237. adev->gfx.config.max_texture_channel_caches = 8;
  1238. adev->gfx.config.max_gprs = 256;
  1239. adev->gfx.config.max_gs_threads = 32;
  1240. adev->gfx.config.max_hw_contexts = 8;
  1241. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1242. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1243. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1244. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1245. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1246. break;
  1247. case CHIP_CARRIZO:
  1248. adev->gfx.config.max_shader_engines = 1;
  1249. adev->gfx.config.max_tile_pipes = 2;
  1250. adev->gfx.config.max_sh_per_se = 1;
  1251. adev->gfx.config.max_backends_per_se = 2;
  1252. switch (adev->pdev->revision) {
  1253. case 0xc4:
  1254. case 0x84:
  1255. case 0xc8:
  1256. case 0xcc:
  1257. case 0xe1:
  1258. case 0xe3:
  1259. /* B10 */
  1260. adev->gfx.config.max_cu_per_sh = 8;
  1261. break;
  1262. case 0xc5:
  1263. case 0x81:
  1264. case 0x85:
  1265. case 0xc9:
  1266. case 0xcd:
  1267. case 0xe2:
  1268. case 0xe4:
  1269. /* B8 */
  1270. adev->gfx.config.max_cu_per_sh = 6;
  1271. break;
  1272. case 0xc6:
  1273. case 0xca:
  1274. case 0xce:
  1275. case 0x88:
  1276. /* B6 */
  1277. adev->gfx.config.max_cu_per_sh = 6;
  1278. break;
  1279. case 0xc7:
  1280. case 0x87:
  1281. case 0xcb:
  1282. case 0xe5:
  1283. case 0x89:
  1284. default:
  1285. /* B4 */
  1286. adev->gfx.config.max_cu_per_sh = 4;
  1287. break;
  1288. }
  1289. adev->gfx.config.max_texture_channel_caches = 2;
  1290. adev->gfx.config.max_gprs = 256;
  1291. adev->gfx.config.max_gs_threads = 32;
  1292. adev->gfx.config.max_hw_contexts = 8;
  1293. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1294. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1295. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1296. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1297. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1298. break;
  1299. case CHIP_STONEY:
  1300. adev->gfx.config.max_shader_engines = 1;
  1301. adev->gfx.config.max_tile_pipes = 2;
  1302. adev->gfx.config.max_sh_per_se = 1;
  1303. adev->gfx.config.max_backends_per_se = 1;
  1304. switch (adev->pdev->revision) {
  1305. case 0xc0:
  1306. case 0xc1:
  1307. case 0xc2:
  1308. case 0xc4:
  1309. case 0xc8:
  1310. case 0xc9:
  1311. adev->gfx.config.max_cu_per_sh = 3;
  1312. break;
  1313. case 0xd0:
  1314. case 0xd1:
  1315. case 0xd2:
  1316. default:
  1317. adev->gfx.config.max_cu_per_sh = 2;
  1318. break;
  1319. }
  1320. adev->gfx.config.max_texture_channel_caches = 2;
  1321. adev->gfx.config.max_gprs = 256;
  1322. adev->gfx.config.max_gs_threads = 16;
  1323. adev->gfx.config.max_hw_contexts = 8;
  1324. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1325. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1326. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1327. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1328. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1329. break;
  1330. default:
  1331. adev->gfx.config.max_shader_engines = 2;
  1332. adev->gfx.config.max_tile_pipes = 4;
  1333. adev->gfx.config.max_cu_per_sh = 2;
  1334. adev->gfx.config.max_sh_per_se = 1;
  1335. adev->gfx.config.max_backends_per_se = 2;
  1336. adev->gfx.config.max_texture_channel_caches = 4;
  1337. adev->gfx.config.max_gprs = 256;
  1338. adev->gfx.config.max_gs_threads = 32;
  1339. adev->gfx.config.max_hw_contexts = 8;
  1340. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1341. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1342. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1343. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1344. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1345. break;
  1346. }
  1347. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1348. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1349. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1350. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1351. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1352. if (adev->flags & AMD_IS_APU) {
  1353. /* Get memory bank mapping mode. */
  1354. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1355. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1356. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1357. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1358. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1359. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1360. /* Validate settings in case only one DIMM installed. */
  1361. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1362. dimm00_addr_map = 0;
  1363. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1364. dimm01_addr_map = 0;
  1365. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1366. dimm10_addr_map = 0;
  1367. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1368. dimm11_addr_map = 0;
  1369. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1370. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1371. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1372. adev->gfx.config.mem_row_size_in_kb = 2;
  1373. else
  1374. adev->gfx.config.mem_row_size_in_kb = 1;
  1375. } else {
  1376. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1377. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1378. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1379. adev->gfx.config.mem_row_size_in_kb = 4;
  1380. }
  1381. adev->gfx.config.shader_engine_tile_size = 32;
  1382. adev->gfx.config.num_gpus = 1;
  1383. adev->gfx.config.multi_gpu_tile_size = 64;
  1384. /* fix up row size */
  1385. switch (adev->gfx.config.mem_row_size_in_kb) {
  1386. case 1:
  1387. default:
  1388. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1389. break;
  1390. case 2:
  1391. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1392. break;
  1393. case 4:
  1394. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1395. break;
  1396. }
  1397. adev->gfx.config.gb_addr_config = gb_addr_config;
  1398. }
  1399. static int gfx_v8_0_sw_init(void *handle)
  1400. {
  1401. int i, r;
  1402. struct amdgpu_ring *ring;
  1403. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1404. /* EOP Event */
  1405. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1406. if (r)
  1407. return r;
  1408. /* Privileged reg */
  1409. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1410. if (r)
  1411. return r;
  1412. /* Privileged inst */
  1413. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1414. if (r)
  1415. return r;
  1416. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1417. gfx_v8_0_scratch_init(adev);
  1418. r = gfx_v8_0_init_microcode(adev);
  1419. if (r) {
  1420. DRM_ERROR("Failed to load gfx firmware!\n");
  1421. return r;
  1422. }
  1423. r = gfx_v8_0_mec_init(adev);
  1424. if (r) {
  1425. DRM_ERROR("Failed to init MEC BOs!\n");
  1426. return r;
  1427. }
  1428. /* set up the gfx ring */
  1429. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1430. ring = &adev->gfx.gfx_ring[i];
  1431. ring->ring_obj = NULL;
  1432. sprintf(ring->name, "gfx");
  1433. /* no gfx doorbells on iceland */
  1434. if (adev->asic_type != CHIP_TOPAZ) {
  1435. ring->use_doorbell = true;
  1436. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1437. }
  1438. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  1439. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1440. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1441. AMDGPU_RING_TYPE_GFX);
  1442. if (r)
  1443. return r;
  1444. }
  1445. /* set up the compute queues */
  1446. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1447. unsigned irq_type;
  1448. /* max 32 queues per MEC */
  1449. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1450. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1451. break;
  1452. }
  1453. ring = &adev->gfx.compute_ring[i];
  1454. ring->ring_obj = NULL;
  1455. ring->use_doorbell = true;
  1456. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1457. ring->me = 1; /* first MEC */
  1458. ring->pipe = i / 8;
  1459. ring->queue = i % 8;
  1460. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1461. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1462. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1463. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  1464. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1465. &adev->gfx.eop_irq, irq_type,
  1466. AMDGPU_RING_TYPE_COMPUTE);
  1467. if (r)
  1468. return r;
  1469. }
  1470. /* reserve GDS, GWS and OA resource for gfx */
  1471. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  1472. PAGE_SIZE, true,
  1473. AMDGPU_GEM_DOMAIN_GDS, 0, NULL,
  1474. NULL, &adev->gds.gds_gfx_bo);
  1475. if (r)
  1476. return r;
  1477. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  1478. PAGE_SIZE, true,
  1479. AMDGPU_GEM_DOMAIN_GWS, 0, NULL,
  1480. NULL, &adev->gds.gws_gfx_bo);
  1481. if (r)
  1482. return r;
  1483. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  1484. PAGE_SIZE, true,
  1485. AMDGPU_GEM_DOMAIN_OA, 0, NULL,
  1486. NULL, &adev->gds.oa_gfx_bo);
  1487. if (r)
  1488. return r;
  1489. adev->gfx.ce_ram_size = 0x8000;
  1490. gfx_v8_0_gpu_early_init(adev);
  1491. return 0;
  1492. }
  1493. static int gfx_v8_0_sw_fini(void *handle)
  1494. {
  1495. int i;
  1496. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1497. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  1498. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  1499. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  1500. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1501. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1502. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1503. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1504. gfx_v8_0_mec_fini(adev);
  1505. return 0;
  1506. }
  1507. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1508. {
  1509. uint32_t *modearray, *mod2array;
  1510. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1511. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1512. u32 reg_offset;
  1513. modearray = adev->gfx.config.tile_mode_array;
  1514. mod2array = adev->gfx.config.macrotile_mode_array;
  1515. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1516. modearray[reg_offset] = 0;
  1517. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1518. mod2array[reg_offset] = 0;
  1519. switch (adev->asic_type) {
  1520. case CHIP_TOPAZ:
  1521. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1522. PIPE_CONFIG(ADDR_SURF_P2) |
  1523. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1524. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1525. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1526. PIPE_CONFIG(ADDR_SURF_P2) |
  1527. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1528. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1529. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1530. PIPE_CONFIG(ADDR_SURF_P2) |
  1531. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1532. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1533. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1534. PIPE_CONFIG(ADDR_SURF_P2) |
  1535. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1536. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1537. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1538. PIPE_CONFIG(ADDR_SURF_P2) |
  1539. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1540. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1541. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1542. PIPE_CONFIG(ADDR_SURF_P2) |
  1543. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1544. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1545. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1546. PIPE_CONFIG(ADDR_SURF_P2) |
  1547. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1548. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1549. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1550. PIPE_CONFIG(ADDR_SURF_P2));
  1551. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1552. PIPE_CONFIG(ADDR_SURF_P2) |
  1553. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1554. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1555. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1556. PIPE_CONFIG(ADDR_SURF_P2) |
  1557. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1558. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1559. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1560. PIPE_CONFIG(ADDR_SURF_P2) |
  1561. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1562. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1563. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1564. PIPE_CONFIG(ADDR_SURF_P2) |
  1565. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1566. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1567. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1568. PIPE_CONFIG(ADDR_SURF_P2) |
  1569. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1570. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1571. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1572. PIPE_CONFIG(ADDR_SURF_P2) |
  1573. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1574. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1575. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1576. PIPE_CONFIG(ADDR_SURF_P2) |
  1577. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1578. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1579. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1580. PIPE_CONFIG(ADDR_SURF_P2) |
  1581. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1582. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1583. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1584. PIPE_CONFIG(ADDR_SURF_P2) |
  1585. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1586. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1587. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1588. PIPE_CONFIG(ADDR_SURF_P2) |
  1589. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1590. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1591. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1592. PIPE_CONFIG(ADDR_SURF_P2) |
  1593. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1594. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1595. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1596. PIPE_CONFIG(ADDR_SURF_P2) |
  1597. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1598. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1599. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1600. PIPE_CONFIG(ADDR_SURF_P2) |
  1601. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1602. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1603. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1604. PIPE_CONFIG(ADDR_SURF_P2) |
  1605. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1606. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1607. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1608. PIPE_CONFIG(ADDR_SURF_P2) |
  1609. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1610. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1611. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1612. PIPE_CONFIG(ADDR_SURF_P2) |
  1613. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1614. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1615. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1616. PIPE_CONFIG(ADDR_SURF_P2) |
  1617. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1618. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1619. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1620. PIPE_CONFIG(ADDR_SURF_P2) |
  1621. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1622. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1623. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1624. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1625. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1626. NUM_BANKS(ADDR_SURF_8_BANK));
  1627. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1628. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1629. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1630. NUM_BANKS(ADDR_SURF_8_BANK));
  1631. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1634. NUM_BANKS(ADDR_SURF_8_BANK));
  1635. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1636. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1637. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1638. NUM_BANKS(ADDR_SURF_8_BANK));
  1639. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1640. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1641. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1642. NUM_BANKS(ADDR_SURF_8_BANK));
  1643. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1644. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1645. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1646. NUM_BANKS(ADDR_SURF_8_BANK));
  1647. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1648. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1649. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1650. NUM_BANKS(ADDR_SURF_8_BANK));
  1651. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1652. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1653. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1654. NUM_BANKS(ADDR_SURF_16_BANK));
  1655. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1656. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1657. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1658. NUM_BANKS(ADDR_SURF_16_BANK));
  1659. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1660. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1661. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1662. NUM_BANKS(ADDR_SURF_16_BANK));
  1663. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1664. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1665. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1666. NUM_BANKS(ADDR_SURF_16_BANK));
  1667. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1668. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1669. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1670. NUM_BANKS(ADDR_SURF_16_BANK));
  1671. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1672. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1673. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1674. NUM_BANKS(ADDR_SURF_16_BANK));
  1675. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1676. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1677. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1678. NUM_BANKS(ADDR_SURF_8_BANK));
  1679. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1680. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  1681. reg_offset != 23)
  1682. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  1683. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1684. if (reg_offset != 7)
  1685. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  1686. break;
  1687. case CHIP_FIJI:
  1688. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1689. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1690. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1691. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1692. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1693. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1694. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1695. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1696. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1697. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1698. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1699. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1700. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1701. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1702. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1703. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1704. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1705. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1706. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1707. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1708. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1709. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1710. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1711. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1712. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1713. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1714. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1715. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1716. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1717. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1718. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1719. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1720. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1721. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  1722. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1723. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1724. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1725. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1726. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1727. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1728. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1729. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1730. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1731. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1732. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1733. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1734. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1735. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1736. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1737. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1738. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1739. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1740. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1741. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1742. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1743. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1744. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1745. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1746. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1747. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1748. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1749. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1750. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1751. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1752. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1753. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1754. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1755. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1756. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1757. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1758. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1759. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1760. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1761. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1762. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1763. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1764. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1765. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1766. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1767. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1768. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1769. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1770. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1771. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1772. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1773. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1774. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1775. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1776. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1777. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1778. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1779. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1780. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1781. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1782. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1783. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1784. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1785. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1786. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1787. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1788. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1789. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1790. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1791. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1792. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1793. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1794. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1795. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1796. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1797. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1798. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1799. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1800. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1801. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1802. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1803. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1804. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1805. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1806. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1807. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1808. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1809. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1810. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1811. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1812. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1813. NUM_BANKS(ADDR_SURF_8_BANK));
  1814. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1815. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1816. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1817. NUM_BANKS(ADDR_SURF_8_BANK));
  1818. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1819. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1820. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1821. NUM_BANKS(ADDR_SURF_8_BANK));
  1822. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1823. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1824. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1825. NUM_BANKS(ADDR_SURF_8_BANK));
  1826. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1827. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1828. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1829. NUM_BANKS(ADDR_SURF_8_BANK));
  1830. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1831. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1832. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1833. NUM_BANKS(ADDR_SURF_8_BANK));
  1834. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1835. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1836. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1837. NUM_BANKS(ADDR_SURF_8_BANK));
  1838. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1839. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1840. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1841. NUM_BANKS(ADDR_SURF_8_BANK));
  1842. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1843. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1844. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1845. NUM_BANKS(ADDR_SURF_8_BANK));
  1846. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1847. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1848. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1849. NUM_BANKS(ADDR_SURF_8_BANK));
  1850. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1851. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1852. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1853. NUM_BANKS(ADDR_SURF_8_BANK));
  1854. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1855. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1856. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1857. NUM_BANKS(ADDR_SURF_8_BANK));
  1858. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1859. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1860. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1861. NUM_BANKS(ADDR_SURF_8_BANK));
  1862. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1863. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1864. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1865. NUM_BANKS(ADDR_SURF_4_BANK));
  1866. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1867. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  1868. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1869. if (reg_offset != 7)
  1870. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  1871. break;
  1872. case CHIP_TONGA:
  1873. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1874. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1875. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1876. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1877. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1878. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1879. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1880. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1881. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1882. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1883. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1884. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1885. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1886. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1887. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1888. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1889. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1890. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1891. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1892. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1893. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1894. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1895. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1896. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1897. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1898. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1899. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1900. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1901. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1902. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1903. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1904. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1905. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1906. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1907. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1908. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1909. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1910. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1911. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1912. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1913. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1914. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1915. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1916. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1917. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1918. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1919. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1920. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1921. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1922. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1923. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1924. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1925. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1926. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1927. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1928. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1929. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1930. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1931. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1932. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1933. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1934. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1935. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1936. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1937. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1938. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1939. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1940. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1941. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1942. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1943. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1944. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1945. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1946. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1947. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1948. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1949. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1950. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1951. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1952. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1953. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1954. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1955. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1956. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1957. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1958. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1959. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1960. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1961. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1962. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1963. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1964. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1965. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1966. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1967. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1968. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1969. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1970. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1971. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1972. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1973. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1974. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1975. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1976. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1977. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1978. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1979. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1980. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1981. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1982. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1983. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1984. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1985. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1986. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1987. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1988. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1989. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1990. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1991. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1992. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1993. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1994. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1995. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1996. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1997. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1998. NUM_BANKS(ADDR_SURF_16_BANK));
  1999. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2000. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2001. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2002. NUM_BANKS(ADDR_SURF_16_BANK));
  2003. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2004. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2005. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2006. NUM_BANKS(ADDR_SURF_16_BANK));
  2007. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2008. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2009. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2010. NUM_BANKS(ADDR_SURF_16_BANK));
  2011. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2012. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2013. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2014. NUM_BANKS(ADDR_SURF_16_BANK));
  2015. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2016. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2017. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2018. NUM_BANKS(ADDR_SURF_16_BANK));
  2019. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2020. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2021. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2022. NUM_BANKS(ADDR_SURF_16_BANK));
  2023. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2024. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2025. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2026. NUM_BANKS(ADDR_SURF_16_BANK));
  2027. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2028. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2029. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2030. NUM_BANKS(ADDR_SURF_16_BANK));
  2031. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2032. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2033. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2034. NUM_BANKS(ADDR_SURF_16_BANK));
  2035. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2036. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2037. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2038. NUM_BANKS(ADDR_SURF_16_BANK));
  2039. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2040. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2041. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2042. NUM_BANKS(ADDR_SURF_8_BANK));
  2043. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2044. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2045. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2046. NUM_BANKS(ADDR_SURF_4_BANK));
  2047. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2048. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2049. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2050. NUM_BANKS(ADDR_SURF_4_BANK));
  2051. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2052. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2053. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2054. if (reg_offset != 7)
  2055. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2056. break;
  2057. case CHIP_STONEY:
  2058. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2059. PIPE_CONFIG(ADDR_SURF_P2) |
  2060. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2061. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2062. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2063. PIPE_CONFIG(ADDR_SURF_P2) |
  2064. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2065. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2066. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2067. PIPE_CONFIG(ADDR_SURF_P2) |
  2068. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2069. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2070. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2071. PIPE_CONFIG(ADDR_SURF_P2) |
  2072. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2073. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2074. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2075. PIPE_CONFIG(ADDR_SURF_P2) |
  2076. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2077. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2078. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2079. PIPE_CONFIG(ADDR_SURF_P2) |
  2080. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2081. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2082. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2083. PIPE_CONFIG(ADDR_SURF_P2) |
  2084. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2085. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2086. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2087. PIPE_CONFIG(ADDR_SURF_P2));
  2088. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2089. PIPE_CONFIG(ADDR_SURF_P2) |
  2090. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2092. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2093. PIPE_CONFIG(ADDR_SURF_P2) |
  2094. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2096. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2097. PIPE_CONFIG(ADDR_SURF_P2) |
  2098. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2100. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2101. PIPE_CONFIG(ADDR_SURF_P2) |
  2102. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2104. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2105. PIPE_CONFIG(ADDR_SURF_P2) |
  2106. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2108. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2109. PIPE_CONFIG(ADDR_SURF_P2) |
  2110. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2112. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2113. PIPE_CONFIG(ADDR_SURF_P2) |
  2114. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2116. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2117. PIPE_CONFIG(ADDR_SURF_P2) |
  2118. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2120. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2121. PIPE_CONFIG(ADDR_SURF_P2) |
  2122. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2123. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2124. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2125. PIPE_CONFIG(ADDR_SURF_P2) |
  2126. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2127. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2128. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2129. PIPE_CONFIG(ADDR_SURF_P2) |
  2130. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2131. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2132. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2133. PIPE_CONFIG(ADDR_SURF_P2) |
  2134. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2135. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2136. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2137. PIPE_CONFIG(ADDR_SURF_P2) |
  2138. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2139. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2140. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2141. PIPE_CONFIG(ADDR_SURF_P2) |
  2142. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2143. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2144. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2145. PIPE_CONFIG(ADDR_SURF_P2) |
  2146. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2147. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2148. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2149. PIPE_CONFIG(ADDR_SURF_P2) |
  2150. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2151. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2152. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2153. PIPE_CONFIG(ADDR_SURF_P2) |
  2154. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2155. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2156. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2157. PIPE_CONFIG(ADDR_SURF_P2) |
  2158. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2159. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2160. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2163. NUM_BANKS(ADDR_SURF_8_BANK));
  2164. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2165. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2166. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2167. NUM_BANKS(ADDR_SURF_8_BANK));
  2168. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2171. NUM_BANKS(ADDR_SURF_8_BANK));
  2172. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2175. NUM_BANKS(ADDR_SURF_8_BANK));
  2176. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2177. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2178. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2179. NUM_BANKS(ADDR_SURF_8_BANK));
  2180. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2183. NUM_BANKS(ADDR_SURF_8_BANK));
  2184. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2185. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2186. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2187. NUM_BANKS(ADDR_SURF_8_BANK));
  2188. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2189. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2190. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2191. NUM_BANKS(ADDR_SURF_16_BANK));
  2192. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2193. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2194. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2195. NUM_BANKS(ADDR_SURF_16_BANK));
  2196. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2197. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2198. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2199. NUM_BANKS(ADDR_SURF_16_BANK));
  2200. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2201. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2202. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2203. NUM_BANKS(ADDR_SURF_16_BANK));
  2204. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2205. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2206. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2207. NUM_BANKS(ADDR_SURF_16_BANK));
  2208. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2209. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2210. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2211. NUM_BANKS(ADDR_SURF_16_BANK));
  2212. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2213. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2214. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2215. NUM_BANKS(ADDR_SURF_8_BANK));
  2216. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2217. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2218. reg_offset != 23)
  2219. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2220. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2221. if (reg_offset != 7)
  2222. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2223. break;
  2224. default:
  2225. dev_warn(adev->dev,
  2226. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  2227. adev->asic_type);
  2228. case CHIP_CARRIZO:
  2229. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2230. PIPE_CONFIG(ADDR_SURF_P2) |
  2231. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2232. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2233. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2234. PIPE_CONFIG(ADDR_SURF_P2) |
  2235. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2236. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2237. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2238. PIPE_CONFIG(ADDR_SURF_P2) |
  2239. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2240. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2241. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2242. PIPE_CONFIG(ADDR_SURF_P2) |
  2243. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2244. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2245. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2246. PIPE_CONFIG(ADDR_SURF_P2) |
  2247. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2248. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2249. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2250. PIPE_CONFIG(ADDR_SURF_P2) |
  2251. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2252. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2253. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2254. PIPE_CONFIG(ADDR_SURF_P2) |
  2255. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2256. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2257. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2258. PIPE_CONFIG(ADDR_SURF_P2));
  2259. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2260. PIPE_CONFIG(ADDR_SURF_P2) |
  2261. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2262. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2263. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2264. PIPE_CONFIG(ADDR_SURF_P2) |
  2265. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2266. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2267. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2268. PIPE_CONFIG(ADDR_SURF_P2) |
  2269. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2270. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2271. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2272. PIPE_CONFIG(ADDR_SURF_P2) |
  2273. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2274. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2275. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2276. PIPE_CONFIG(ADDR_SURF_P2) |
  2277. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2278. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2279. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2280. PIPE_CONFIG(ADDR_SURF_P2) |
  2281. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2282. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2283. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2284. PIPE_CONFIG(ADDR_SURF_P2) |
  2285. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2286. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2287. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2288. PIPE_CONFIG(ADDR_SURF_P2) |
  2289. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2290. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2291. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2292. PIPE_CONFIG(ADDR_SURF_P2) |
  2293. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2294. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2295. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2296. PIPE_CONFIG(ADDR_SURF_P2) |
  2297. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2298. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2299. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2300. PIPE_CONFIG(ADDR_SURF_P2) |
  2301. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2302. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2303. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2304. PIPE_CONFIG(ADDR_SURF_P2) |
  2305. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2306. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2307. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2308. PIPE_CONFIG(ADDR_SURF_P2) |
  2309. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2310. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2311. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2312. PIPE_CONFIG(ADDR_SURF_P2) |
  2313. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2314. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2315. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2316. PIPE_CONFIG(ADDR_SURF_P2) |
  2317. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2318. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2319. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2320. PIPE_CONFIG(ADDR_SURF_P2) |
  2321. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2322. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2323. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2324. PIPE_CONFIG(ADDR_SURF_P2) |
  2325. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2326. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2327. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2328. PIPE_CONFIG(ADDR_SURF_P2) |
  2329. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2330. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2331. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2332. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2333. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2334. NUM_BANKS(ADDR_SURF_8_BANK));
  2335. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2336. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2337. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2338. NUM_BANKS(ADDR_SURF_8_BANK));
  2339. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2340. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2341. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2342. NUM_BANKS(ADDR_SURF_8_BANK));
  2343. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2344. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2345. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2346. NUM_BANKS(ADDR_SURF_8_BANK));
  2347. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2348. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2349. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2350. NUM_BANKS(ADDR_SURF_8_BANK));
  2351. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2352. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2353. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2354. NUM_BANKS(ADDR_SURF_8_BANK));
  2355. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2356. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2357. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2358. NUM_BANKS(ADDR_SURF_8_BANK));
  2359. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2360. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2361. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2362. NUM_BANKS(ADDR_SURF_16_BANK));
  2363. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2364. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2365. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2366. NUM_BANKS(ADDR_SURF_16_BANK));
  2367. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2368. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2369. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2370. NUM_BANKS(ADDR_SURF_16_BANK));
  2371. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2372. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2373. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2374. NUM_BANKS(ADDR_SURF_16_BANK));
  2375. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2376. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2377. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2378. NUM_BANKS(ADDR_SURF_16_BANK));
  2379. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2380. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2381. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2382. NUM_BANKS(ADDR_SURF_16_BANK));
  2383. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2384. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2385. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2386. NUM_BANKS(ADDR_SURF_8_BANK));
  2387. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2388. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2389. reg_offset != 23)
  2390. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2391. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2392. if (reg_offset != 7)
  2393. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2394. break;
  2395. }
  2396. }
  2397. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  2398. {
  2399. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  2400. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  2401. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  2402. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  2403. } else if (se_num == 0xffffffff) {
  2404. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  2405. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  2406. } else if (sh_num == 0xffffffff) {
  2407. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  2408. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  2409. } else {
  2410. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  2411. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  2412. }
  2413. WREG32(mmGRBM_GFX_INDEX, data);
  2414. }
  2415. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  2416. {
  2417. return (u32)((1ULL << bit_width) - 1);
  2418. }
  2419. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  2420. {
  2421. u32 data, mask;
  2422. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  2423. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  2424. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  2425. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  2426. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  2427. adev->gfx.config.max_sh_per_se);
  2428. return (~data) & mask;
  2429. }
  2430. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  2431. {
  2432. int i, j;
  2433. u32 data;
  2434. u32 active_rbs = 0;
  2435. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  2436. adev->gfx.config.max_sh_per_se;
  2437. mutex_lock(&adev->grbm_idx_mutex);
  2438. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2439. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2440. gfx_v8_0_select_se_sh(adev, i, j);
  2441. data = gfx_v8_0_get_rb_active_bitmap(adev);
  2442. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  2443. rb_bitmap_width_per_sh);
  2444. }
  2445. }
  2446. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2447. mutex_unlock(&adev->grbm_idx_mutex);
  2448. adev->gfx.config.backend_enable_mask = active_rbs;
  2449. adev->gfx.config.num_rbs = hweight32(active_rbs);
  2450. }
  2451. /**
  2452. * gfx_v8_0_init_compute_vmid - gart enable
  2453. *
  2454. * @rdev: amdgpu_device pointer
  2455. *
  2456. * Initialize compute vmid sh_mem registers
  2457. *
  2458. */
  2459. #define DEFAULT_SH_MEM_BASES (0x6000)
  2460. #define FIRST_COMPUTE_VMID (8)
  2461. #define LAST_COMPUTE_VMID (16)
  2462. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  2463. {
  2464. int i;
  2465. uint32_t sh_mem_config;
  2466. uint32_t sh_mem_bases;
  2467. /*
  2468. * Configure apertures:
  2469. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  2470. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  2471. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  2472. */
  2473. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  2474. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  2475. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  2476. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  2477. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  2478. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  2479. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  2480. mutex_lock(&adev->srbm_mutex);
  2481. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  2482. vi_srbm_select(adev, 0, 0, 0, i);
  2483. /* CP and shaders */
  2484. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  2485. WREG32(mmSH_MEM_APE1_BASE, 1);
  2486. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2487. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  2488. }
  2489. vi_srbm_select(adev, 0, 0, 0, 0);
  2490. mutex_unlock(&adev->srbm_mutex);
  2491. }
  2492. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  2493. {
  2494. u32 tmp;
  2495. int i;
  2496. tmp = RREG32(mmGRBM_CNTL);
  2497. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  2498. WREG32(mmGRBM_CNTL, tmp);
  2499. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2500. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2501. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  2502. gfx_v8_0_tiling_mode_table_init(adev);
  2503. gfx_v8_0_setup_rb(adev);
  2504. /* XXX SH_MEM regs */
  2505. /* where to put LDS, scratch, GPUVM in FSA64 space */
  2506. mutex_lock(&adev->srbm_mutex);
  2507. for (i = 0; i < 16; i++) {
  2508. vi_srbm_select(adev, 0, 0, 0, i);
  2509. /* CP and shaders */
  2510. if (i == 0) {
  2511. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  2512. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  2513. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2514. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2515. WREG32(mmSH_MEM_CONFIG, tmp);
  2516. } else {
  2517. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  2518. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  2519. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2520. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2521. WREG32(mmSH_MEM_CONFIG, tmp);
  2522. }
  2523. WREG32(mmSH_MEM_APE1_BASE, 1);
  2524. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2525. WREG32(mmSH_MEM_BASES, 0);
  2526. }
  2527. vi_srbm_select(adev, 0, 0, 0, 0);
  2528. mutex_unlock(&adev->srbm_mutex);
  2529. gfx_v8_0_init_compute_vmid(adev);
  2530. mutex_lock(&adev->grbm_idx_mutex);
  2531. /*
  2532. * making sure that the following register writes will be broadcasted
  2533. * to all the shaders
  2534. */
  2535. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2536. WREG32(mmPA_SC_FIFO_SIZE,
  2537. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  2538. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  2539. (adev->gfx.config.sc_prim_fifo_size_backend <<
  2540. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  2541. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  2542. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  2543. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  2544. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  2545. mutex_unlock(&adev->grbm_idx_mutex);
  2546. }
  2547. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2548. {
  2549. u32 i, j, k;
  2550. u32 mask;
  2551. mutex_lock(&adev->grbm_idx_mutex);
  2552. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2553. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2554. gfx_v8_0_select_se_sh(adev, i, j);
  2555. for (k = 0; k < adev->usec_timeout; k++) {
  2556. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  2557. break;
  2558. udelay(1);
  2559. }
  2560. }
  2561. }
  2562. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2563. mutex_unlock(&adev->grbm_idx_mutex);
  2564. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  2565. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  2566. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  2567. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  2568. for (k = 0; k < adev->usec_timeout; k++) {
  2569. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  2570. break;
  2571. udelay(1);
  2572. }
  2573. }
  2574. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2575. bool enable)
  2576. {
  2577. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2578. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  2579. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  2580. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  2581. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  2582. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2583. }
  2584. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  2585. {
  2586. u32 tmp = RREG32(mmRLC_CNTL);
  2587. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  2588. WREG32(mmRLC_CNTL, tmp);
  2589. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2590. gfx_v8_0_wait_for_rlc_serdes(adev);
  2591. }
  2592. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  2593. {
  2594. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  2595. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2596. WREG32(mmGRBM_SOFT_RESET, tmp);
  2597. udelay(50);
  2598. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2599. WREG32(mmGRBM_SOFT_RESET, tmp);
  2600. udelay(50);
  2601. }
  2602. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  2603. {
  2604. u32 tmp = RREG32(mmRLC_CNTL);
  2605. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  2606. WREG32(mmRLC_CNTL, tmp);
  2607. /* carrizo do enable cp interrupt after cp inited */
  2608. if (!(adev->flags & AMD_IS_APU))
  2609. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2610. udelay(50);
  2611. }
  2612. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  2613. {
  2614. const struct rlc_firmware_header_v2_0 *hdr;
  2615. const __le32 *fw_data;
  2616. unsigned i, fw_size;
  2617. if (!adev->gfx.rlc_fw)
  2618. return -EINVAL;
  2619. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2620. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2621. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2622. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2623. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2624. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  2625. for (i = 0; i < fw_size; i++)
  2626. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2627. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2628. return 0;
  2629. }
  2630. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  2631. {
  2632. int r;
  2633. gfx_v8_0_rlc_stop(adev);
  2634. /* disable CG */
  2635. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  2636. /* disable PG */
  2637. WREG32(mmRLC_PG_CNTL, 0);
  2638. gfx_v8_0_rlc_reset(adev);
  2639. if (!adev->pp_enabled) {
  2640. if (!adev->firmware.smu_load) {
  2641. /* legacy rlc firmware loading */
  2642. r = gfx_v8_0_rlc_load_microcode(adev);
  2643. if (r)
  2644. return r;
  2645. } else {
  2646. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2647. AMDGPU_UCODE_ID_RLC_G);
  2648. if (r)
  2649. return -EINVAL;
  2650. }
  2651. }
  2652. gfx_v8_0_rlc_start(adev);
  2653. return 0;
  2654. }
  2655. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2656. {
  2657. int i;
  2658. u32 tmp = RREG32(mmCP_ME_CNTL);
  2659. if (enable) {
  2660. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  2661. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  2662. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  2663. } else {
  2664. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  2665. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  2666. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  2667. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2668. adev->gfx.gfx_ring[i].ready = false;
  2669. }
  2670. WREG32(mmCP_ME_CNTL, tmp);
  2671. udelay(50);
  2672. }
  2673. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2674. {
  2675. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2676. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2677. const struct gfx_firmware_header_v1_0 *me_hdr;
  2678. const __le32 *fw_data;
  2679. unsigned i, fw_size;
  2680. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2681. return -EINVAL;
  2682. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2683. adev->gfx.pfp_fw->data;
  2684. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2685. adev->gfx.ce_fw->data;
  2686. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2687. adev->gfx.me_fw->data;
  2688. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2689. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2690. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2691. gfx_v8_0_cp_gfx_enable(adev, false);
  2692. /* PFP */
  2693. fw_data = (const __le32 *)
  2694. (adev->gfx.pfp_fw->data +
  2695. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2696. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2697. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2698. for (i = 0; i < fw_size; i++)
  2699. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2700. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2701. /* CE */
  2702. fw_data = (const __le32 *)
  2703. (adev->gfx.ce_fw->data +
  2704. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2705. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2706. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2707. for (i = 0; i < fw_size; i++)
  2708. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2709. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2710. /* ME */
  2711. fw_data = (const __le32 *)
  2712. (adev->gfx.me_fw->data +
  2713. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2714. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2715. WREG32(mmCP_ME_RAM_WADDR, 0);
  2716. for (i = 0; i < fw_size; i++)
  2717. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2718. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2719. return 0;
  2720. }
  2721. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  2722. {
  2723. u32 count = 0;
  2724. const struct cs_section_def *sect = NULL;
  2725. const struct cs_extent_def *ext = NULL;
  2726. /* begin clear state */
  2727. count += 2;
  2728. /* context control state */
  2729. count += 3;
  2730. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2731. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2732. if (sect->id == SECT_CONTEXT)
  2733. count += 2 + ext->reg_count;
  2734. else
  2735. return 0;
  2736. }
  2737. }
  2738. /* pa_sc_raster_config/pa_sc_raster_config1 */
  2739. count += 4;
  2740. /* end clear state */
  2741. count += 2;
  2742. /* clear state */
  2743. count += 2;
  2744. return count;
  2745. }
  2746. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  2747. {
  2748. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2749. const struct cs_section_def *sect = NULL;
  2750. const struct cs_extent_def *ext = NULL;
  2751. int r, i;
  2752. /* init the CP */
  2753. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2754. WREG32(mmCP_ENDIAN_SWAP, 0);
  2755. WREG32(mmCP_DEVICE_ID, 1);
  2756. gfx_v8_0_cp_gfx_enable(adev, true);
  2757. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  2758. if (r) {
  2759. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2760. return r;
  2761. }
  2762. /* clear state buffer */
  2763. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2764. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2765. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2766. amdgpu_ring_write(ring, 0x80000000);
  2767. amdgpu_ring_write(ring, 0x80000000);
  2768. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2769. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2770. if (sect->id == SECT_CONTEXT) {
  2771. amdgpu_ring_write(ring,
  2772. PACKET3(PACKET3_SET_CONTEXT_REG,
  2773. ext->reg_count));
  2774. amdgpu_ring_write(ring,
  2775. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2776. for (i = 0; i < ext->reg_count; i++)
  2777. amdgpu_ring_write(ring, ext->extent[i]);
  2778. }
  2779. }
  2780. }
  2781. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2782. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2783. switch (adev->asic_type) {
  2784. case CHIP_TONGA:
  2785. amdgpu_ring_write(ring, 0x16000012);
  2786. amdgpu_ring_write(ring, 0x0000002A);
  2787. break;
  2788. case CHIP_FIJI:
  2789. amdgpu_ring_write(ring, 0x3a00161a);
  2790. amdgpu_ring_write(ring, 0x0000002e);
  2791. break;
  2792. case CHIP_TOPAZ:
  2793. case CHIP_CARRIZO:
  2794. amdgpu_ring_write(ring, 0x00000002);
  2795. amdgpu_ring_write(ring, 0x00000000);
  2796. break;
  2797. case CHIP_STONEY:
  2798. amdgpu_ring_write(ring, 0x00000000);
  2799. amdgpu_ring_write(ring, 0x00000000);
  2800. break;
  2801. default:
  2802. BUG();
  2803. }
  2804. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2805. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2806. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2807. amdgpu_ring_write(ring, 0);
  2808. /* init the CE partitions */
  2809. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2810. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2811. amdgpu_ring_write(ring, 0x8000);
  2812. amdgpu_ring_write(ring, 0x8000);
  2813. amdgpu_ring_commit(ring);
  2814. return 0;
  2815. }
  2816. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  2817. {
  2818. struct amdgpu_ring *ring;
  2819. u32 tmp;
  2820. u32 rb_bufsz;
  2821. u64 rb_addr, rptr_addr;
  2822. int r;
  2823. /* Set the write pointer delay */
  2824. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2825. /* set the RB to use vmid 0 */
  2826. WREG32(mmCP_RB_VMID, 0);
  2827. /* Set ring buffer size */
  2828. ring = &adev->gfx.gfx_ring[0];
  2829. rb_bufsz = order_base_2(ring->ring_size / 8);
  2830. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2831. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2832. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  2833. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  2834. #ifdef __BIG_ENDIAN
  2835. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2836. #endif
  2837. WREG32(mmCP_RB0_CNTL, tmp);
  2838. /* Initialize the ring buffer's read and write pointers */
  2839. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2840. ring->wptr = 0;
  2841. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2842. /* set the wb address wether it's enabled or not */
  2843. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2844. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2845. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2846. mdelay(1);
  2847. WREG32(mmCP_RB0_CNTL, tmp);
  2848. rb_addr = ring->gpu_addr >> 8;
  2849. WREG32(mmCP_RB0_BASE, rb_addr);
  2850. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2851. /* no gfx doorbells on iceland */
  2852. if (adev->asic_type != CHIP_TOPAZ) {
  2853. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  2854. if (ring->use_doorbell) {
  2855. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2856. DOORBELL_OFFSET, ring->doorbell_index);
  2857. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2858. DOORBELL_EN, 1);
  2859. } else {
  2860. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2861. DOORBELL_EN, 0);
  2862. }
  2863. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  2864. if (adev->asic_type == CHIP_TONGA) {
  2865. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2866. DOORBELL_RANGE_LOWER,
  2867. AMDGPU_DOORBELL_GFX_RING0);
  2868. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2869. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  2870. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2871. }
  2872. }
  2873. /* start the ring */
  2874. gfx_v8_0_cp_gfx_start(adev);
  2875. ring->ready = true;
  2876. r = amdgpu_ring_test_ring(ring);
  2877. if (r) {
  2878. ring->ready = false;
  2879. return r;
  2880. }
  2881. return 0;
  2882. }
  2883. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2884. {
  2885. int i;
  2886. if (enable) {
  2887. WREG32(mmCP_MEC_CNTL, 0);
  2888. } else {
  2889. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2890. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2891. adev->gfx.compute_ring[i].ready = false;
  2892. }
  2893. udelay(50);
  2894. }
  2895. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2896. {
  2897. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2898. const __le32 *fw_data;
  2899. unsigned i, fw_size;
  2900. if (!adev->gfx.mec_fw)
  2901. return -EINVAL;
  2902. gfx_v8_0_cp_compute_enable(adev, false);
  2903. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2904. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2905. fw_data = (const __le32 *)
  2906. (adev->gfx.mec_fw->data +
  2907. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2908. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2909. /* MEC1 */
  2910. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2911. for (i = 0; i < fw_size; i++)
  2912. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  2913. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  2914. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2915. if (adev->gfx.mec2_fw) {
  2916. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2917. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2918. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2919. fw_data = (const __le32 *)
  2920. (adev->gfx.mec2_fw->data +
  2921. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2922. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2923. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2924. for (i = 0; i < fw_size; i++)
  2925. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  2926. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  2927. }
  2928. return 0;
  2929. }
  2930. struct vi_mqd {
  2931. uint32_t header; /* ordinal0 */
  2932. uint32_t compute_dispatch_initiator; /* ordinal1 */
  2933. uint32_t compute_dim_x; /* ordinal2 */
  2934. uint32_t compute_dim_y; /* ordinal3 */
  2935. uint32_t compute_dim_z; /* ordinal4 */
  2936. uint32_t compute_start_x; /* ordinal5 */
  2937. uint32_t compute_start_y; /* ordinal6 */
  2938. uint32_t compute_start_z; /* ordinal7 */
  2939. uint32_t compute_num_thread_x; /* ordinal8 */
  2940. uint32_t compute_num_thread_y; /* ordinal9 */
  2941. uint32_t compute_num_thread_z; /* ordinal10 */
  2942. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  2943. uint32_t compute_perfcount_enable; /* ordinal12 */
  2944. uint32_t compute_pgm_lo; /* ordinal13 */
  2945. uint32_t compute_pgm_hi; /* ordinal14 */
  2946. uint32_t compute_tba_lo; /* ordinal15 */
  2947. uint32_t compute_tba_hi; /* ordinal16 */
  2948. uint32_t compute_tma_lo; /* ordinal17 */
  2949. uint32_t compute_tma_hi; /* ordinal18 */
  2950. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  2951. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  2952. uint32_t compute_vmid; /* ordinal21 */
  2953. uint32_t compute_resource_limits; /* ordinal22 */
  2954. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  2955. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  2956. uint32_t compute_tmpring_size; /* ordinal25 */
  2957. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  2958. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  2959. uint32_t compute_restart_x; /* ordinal28 */
  2960. uint32_t compute_restart_y; /* ordinal29 */
  2961. uint32_t compute_restart_z; /* ordinal30 */
  2962. uint32_t compute_thread_trace_enable; /* ordinal31 */
  2963. uint32_t compute_misc_reserved; /* ordinal32 */
  2964. uint32_t compute_dispatch_id; /* ordinal33 */
  2965. uint32_t compute_threadgroup_id; /* ordinal34 */
  2966. uint32_t compute_relaunch; /* ordinal35 */
  2967. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  2968. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  2969. uint32_t compute_wave_restore_control; /* ordinal38 */
  2970. uint32_t reserved9; /* ordinal39 */
  2971. uint32_t reserved10; /* ordinal40 */
  2972. uint32_t reserved11; /* ordinal41 */
  2973. uint32_t reserved12; /* ordinal42 */
  2974. uint32_t reserved13; /* ordinal43 */
  2975. uint32_t reserved14; /* ordinal44 */
  2976. uint32_t reserved15; /* ordinal45 */
  2977. uint32_t reserved16; /* ordinal46 */
  2978. uint32_t reserved17; /* ordinal47 */
  2979. uint32_t reserved18; /* ordinal48 */
  2980. uint32_t reserved19; /* ordinal49 */
  2981. uint32_t reserved20; /* ordinal50 */
  2982. uint32_t reserved21; /* ordinal51 */
  2983. uint32_t reserved22; /* ordinal52 */
  2984. uint32_t reserved23; /* ordinal53 */
  2985. uint32_t reserved24; /* ordinal54 */
  2986. uint32_t reserved25; /* ordinal55 */
  2987. uint32_t reserved26; /* ordinal56 */
  2988. uint32_t reserved27; /* ordinal57 */
  2989. uint32_t reserved28; /* ordinal58 */
  2990. uint32_t reserved29; /* ordinal59 */
  2991. uint32_t reserved30; /* ordinal60 */
  2992. uint32_t reserved31; /* ordinal61 */
  2993. uint32_t reserved32; /* ordinal62 */
  2994. uint32_t reserved33; /* ordinal63 */
  2995. uint32_t reserved34; /* ordinal64 */
  2996. uint32_t compute_user_data_0; /* ordinal65 */
  2997. uint32_t compute_user_data_1; /* ordinal66 */
  2998. uint32_t compute_user_data_2; /* ordinal67 */
  2999. uint32_t compute_user_data_3; /* ordinal68 */
  3000. uint32_t compute_user_data_4; /* ordinal69 */
  3001. uint32_t compute_user_data_5; /* ordinal70 */
  3002. uint32_t compute_user_data_6; /* ordinal71 */
  3003. uint32_t compute_user_data_7; /* ordinal72 */
  3004. uint32_t compute_user_data_8; /* ordinal73 */
  3005. uint32_t compute_user_data_9; /* ordinal74 */
  3006. uint32_t compute_user_data_10; /* ordinal75 */
  3007. uint32_t compute_user_data_11; /* ordinal76 */
  3008. uint32_t compute_user_data_12; /* ordinal77 */
  3009. uint32_t compute_user_data_13; /* ordinal78 */
  3010. uint32_t compute_user_data_14; /* ordinal79 */
  3011. uint32_t compute_user_data_15; /* ordinal80 */
  3012. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  3013. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  3014. uint32_t reserved35; /* ordinal83 */
  3015. uint32_t reserved36; /* ordinal84 */
  3016. uint32_t reserved37; /* ordinal85 */
  3017. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  3018. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  3019. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  3020. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  3021. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  3022. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  3023. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  3024. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  3025. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  3026. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  3027. uint32_t reserved38; /* ordinal96 */
  3028. uint32_t reserved39; /* ordinal97 */
  3029. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  3030. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  3031. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  3032. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  3033. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  3034. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  3035. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  3036. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  3037. uint32_t reserved40; /* ordinal106 */
  3038. uint32_t reserved41; /* ordinal107 */
  3039. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  3040. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  3041. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  3042. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  3043. uint32_t reserved42; /* ordinal112 */
  3044. uint32_t reserved43; /* ordinal113 */
  3045. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  3046. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  3047. uint32_t cp_packet_id_lo; /* ordinal116 */
  3048. uint32_t cp_packet_id_hi; /* ordinal117 */
  3049. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  3050. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  3051. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  3052. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  3053. uint32_t gds_save_mask_lo; /* ordinal122 */
  3054. uint32_t gds_save_mask_hi; /* ordinal123 */
  3055. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  3056. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  3057. uint32_t reserved44; /* ordinal126 */
  3058. uint32_t reserved45; /* ordinal127 */
  3059. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  3060. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  3061. uint32_t cp_hqd_active; /* ordinal130 */
  3062. uint32_t cp_hqd_vmid; /* ordinal131 */
  3063. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  3064. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  3065. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  3066. uint32_t cp_hqd_quantum; /* ordinal135 */
  3067. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  3068. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  3069. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  3070. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  3071. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  3072. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  3073. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  3074. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  3075. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  3076. uint32_t cp_hqd_pq_control; /* ordinal145 */
  3077. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  3078. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  3079. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  3080. uint32_t cp_hqd_ib_control; /* ordinal149 */
  3081. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  3082. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  3083. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  3084. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  3085. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  3086. uint32_t cp_hqd_msg_type; /* ordinal155 */
  3087. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  3088. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  3089. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  3090. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  3091. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  3092. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  3093. uint32_t cp_mqd_control; /* ordinal162 */
  3094. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  3095. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  3096. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  3097. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  3098. uint32_t cp_hqd_eop_control; /* ordinal167 */
  3099. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  3100. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  3101. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  3102. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  3103. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  3104. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  3105. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  3106. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  3107. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  3108. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  3109. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  3110. uint32_t cp_hqd_error; /* ordinal179 */
  3111. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  3112. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  3113. uint32_t reserved46; /* ordinal182 */
  3114. uint32_t reserved47; /* ordinal183 */
  3115. uint32_t reserved48; /* ordinal184 */
  3116. uint32_t reserved49; /* ordinal185 */
  3117. uint32_t reserved50; /* ordinal186 */
  3118. uint32_t reserved51; /* ordinal187 */
  3119. uint32_t reserved52; /* ordinal188 */
  3120. uint32_t reserved53; /* ordinal189 */
  3121. uint32_t reserved54; /* ordinal190 */
  3122. uint32_t reserved55; /* ordinal191 */
  3123. uint32_t iqtimer_pkt_header; /* ordinal192 */
  3124. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  3125. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  3126. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  3127. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  3128. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  3129. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  3130. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  3131. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  3132. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  3133. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  3134. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  3135. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  3136. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  3137. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  3138. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  3139. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  3140. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  3141. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  3142. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  3143. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  3144. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  3145. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  3146. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  3147. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  3148. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  3149. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  3150. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  3151. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  3152. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  3153. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  3154. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  3155. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  3156. uint32_t reserved56; /* ordinal225 */
  3157. uint32_t reserved57; /* ordinal226 */
  3158. uint32_t reserved58; /* ordinal227 */
  3159. uint32_t set_resources_header; /* ordinal228 */
  3160. uint32_t set_resources_dw1; /* ordinal229 */
  3161. uint32_t set_resources_dw2; /* ordinal230 */
  3162. uint32_t set_resources_dw3; /* ordinal231 */
  3163. uint32_t set_resources_dw4; /* ordinal232 */
  3164. uint32_t set_resources_dw5; /* ordinal233 */
  3165. uint32_t set_resources_dw6; /* ordinal234 */
  3166. uint32_t set_resources_dw7; /* ordinal235 */
  3167. uint32_t reserved59; /* ordinal236 */
  3168. uint32_t reserved60; /* ordinal237 */
  3169. uint32_t reserved61; /* ordinal238 */
  3170. uint32_t reserved62; /* ordinal239 */
  3171. uint32_t reserved63; /* ordinal240 */
  3172. uint32_t reserved64; /* ordinal241 */
  3173. uint32_t reserved65; /* ordinal242 */
  3174. uint32_t reserved66; /* ordinal243 */
  3175. uint32_t reserved67; /* ordinal244 */
  3176. uint32_t reserved68; /* ordinal245 */
  3177. uint32_t reserved69; /* ordinal246 */
  3178. uint32_t reserved70; /* ordinal247 */
  3179. uint32_t reserved71; /* ordinal248 */
  3180. uint32_t reserved72; /* ordinal249 */
  3181. uint32_t reserved73; /* ordinal250 */
  3182. uint32_t reserved74; /* ordinal251 */
  3183. uint32_t reserved75; /* ordinal252 */
  3184. uint32_t reserved76; /* ordinal253 */
  3185. uint32_t reserved77; /* ordinal254 */
  3186. uint32_t reserved78; /* ordinal255 */
  3187. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  3188. };
  3189. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  3190. {
  3191. int i, r;
  3192. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3193. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3194. if (ring->mqd_obj) {
  3195. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3196. if (unlikely(r != 0))
  3197. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  3198. amdgpu_bo_unpin(ring->mqd_obj);
  3199. amdgpu_bo_unreserve(ring->mqd_obj);
  3200. amdgpu_bo_unref(&ring->mqd_obj);
  3201. ring->mqd_obj = NULL;
  3202. }
  3203. }
  3204. }
  3205. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  3206. {
  3207. int r, i, j;
  3208. u32 tmp;
  3209. bool use_doorbell = true;
  3210. u64 hqd_gpu_addr;
  3211. u64 mqd_gpu_addr;
  3212. u64 eop_gpu_addr;
  3213. u64 wb_gpu_addr;
  3214. u32 *buf;
  3215. struct vi_mqd *mqd;
  3216. /* init the pipes */
  3217. mutex_lock(&adev->srbm_mutex);
  3218. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  3219. int me = (i < 4) ? 1 : 2;
  3220. int pipe = (i < 4) ? i : (i - 4);
  3221. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  3222. eop_gpu_addr >>= 8;
  3223. vi_srbm_select(adev, me, pipe, 0, 0);
  3224. /* write the EOP addr */
  3225. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  3226. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  3227. /* set the VMID assigned */
  3228. WREG32(mmCP_HQD_VMID, 0);
  3229. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3230. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  3231. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  3232. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  3233. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  3234. }
  3235. vi_srbm_select(adev, 0, 0, 0, 0);
  3236. mutex_unlock(&adev->srbm_mutex);
  3237. /* init the queues. Just two for now. */
  3238. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3239. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3240. if (ring->mqd_obj == NULL) {
  3241. r = amdgpu_bo_create(adev,
  3242. sizeof(struct vi_mqd),
  3243. PAGE_SIZE, true,
  3244. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  3245. NULL, &ring->mqd_obj);
  3246. if (r) {
  3247. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  3248. return r;
  3249. }
  3250. }
  3251. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3252. if (unlikely(r != 0)) {
  3253. gfx_v8_0_cp_compute_fini(adev);
  3254. return r;
  3255. }
  3256. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  3257. &mqd_gpu_addr);
  3258. if (r) {
  3259. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  3260. gfx_v8_0_cp_compute_fini(adev);
  3261. return r;
  3262. }
  3263. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  3264. if (r) {
  3265. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  3266. gfx_v8_0_cp_compute_fini(adev);
  3267. return r;
  3268. }
  3269. /* init the mqd struct */
  3270. memset(buf, 0, sizeof(struct vi_mqd));
  3271. mqd = (struct vi_mqd *)buf;
  3272. mqd->header = 0xC0310800;
  3273. mqd->compute_pipelinestat_enable = 0x00000001;
  3274. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  3275. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  3276. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  3277. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  3278. mqd->compute_misc_reserved = 0x00000003;
  3279. mutex_lock(&adev->srbm_mutex);
  3280. vi_srbm_select(adev, ring->me,
  3281. ring->pipe,
  3282. ring->queue, 0);
  3283. /* disable wptr polling */
  3284. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  3285. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  3286. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  3287. mqd->cp_hqd_eop_base_addr_lo =
  3288. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  3289. mqd->cp_hqd_eop_base_addr_hi =
  3290. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  3291. /* enable doorbell? */
  3292. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  3293. if (use_doorbell) {
  3294. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3295. } else {
  3296. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3297. }
  3298. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  3299. mqd->cp_hqd_pq_doorbell_control = tmp;
  3300. /* disable the queue if it's active */
  3301. mqd->cp_hqd_dequeue_request = 0;
  3302. mqd->cp_hqd_pq_rptr = 0;
  3303. mqd->cp_hqd_pq_wptr= 0;
  3304. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  3305. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  3306. for (j = 0; j < adev->usec_timeout; j++) {
  3307. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  3308. break;
  3309. udelay(1);
  3310. }
  3311. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  3312. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  3313. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3314. }
  3315. /* set the pointer to the MQD */
  3316. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  3317. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3318. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  3319. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  3320. /* set MQD vmid to 0 */
  3321. tmp = RREG32(mmCP_MQD_CONTROL);
  3322. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  3323. WREG32(mmCP_MQD_CONTROL, tmp);
  3324. mqd->cp_mqd_control = tmp;
  3325. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3326. hqd_gpu_addr = ring->gpu_addr >> 8;
  3327. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  3328. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3329. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  3330. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  3331. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3332. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  3333. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  3334. (order_base_2(ring->ring_size / 4) - 1));
  3335. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  3336. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  3337. #ifdef __BIG_ENDIAN
  3338. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  3339. #endif
  3340. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  3341. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  3342. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  3343. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  3344. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  3345. mqd->cp_hqd_pq_control = tmp;
  3346. /* set the wb address wether it's enabled or not */
  3347. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3348. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  3349. mqd->cp_hqd_pq_rptr_report_addr_hi =
  3350. upper_32_bits(wb_gpu_addr) & 0xffff;
  3351. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  3352. mqd->cp_hqd_pq_rptr_report_addr_lo);
  3353. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3354. mqd->cp_hqd_pq_rptr_report_addr_hi);
  3355. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  3356. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3357. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  3358. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3359. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  3360. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3361. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  3362. /* enable the doorbell if requested */
  3363. if (use_doorbell) {
  3364. if ((adev->asic_type == CHIP_CARRIZO) ||
  3365. (adev->asic_type == CHIP_FIJI) ||
  3366. (adev->asic_type == CHIP_STONEY)) {
  3367. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  3368. AMDGPU_DOORBELL_KIQ << 2);
  3369. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  3370. AMDGPU_DOORBELL_MEC_RING7 << 2);
  3371. }
  3372. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  3373. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  3374. DOORBELL_OFFSET, ring->doorbell_index);
  3375. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3376. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  3377. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  3378. mqd->cp_hqd_pq_doorbell_control = tmp;
  3379. } else {
  3380. mqd->cp_hqd_pq_doorbell_control = 0;
  3381. }
  3382. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  3383. mqd->cp_hqd_pq_doorbell_control);
  3384. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3385. ring->wptr = 0;
  3386. mqd->cp_hqd_pq_wptr = ring->wptr;
  3387. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3388. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  3389. /* set the vmid for the queue */
  3390. mqd->cp_hqd_vmid = 0;
  3391. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  3392. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  3393. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3394. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  3395. mqd->cp_hqd_persistent_state = tmp;
  3396. if (adev->asic_type == CHIP_STONEY) {
  3397. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  3398. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  3399. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  3400. }
  3401. /* activate the queue */
  3402. mqd->cp_hqd_active = 1;
  3403. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  3404. vi_srbm_select(adev, 0, 0, 0, 0);
  3405. mutex_unlock(&adev->srbm_mutex);
  3406. amdgpu_bo_kunmap(ring->mqd_obj);
  3407. amdgpu_bo_unreserve(ring->mqd_obj);
  3408. }
  3409. if (use_doorbell) {
  3410. tmp = RREG32(mmCP_PQ_STATUS);
  3411. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3412. WREG32(mmCP_PQ_STATUS, tmp);
  3413. }
  3414. gfx_v8_0_cp_compute_enable(adev, true);
  3415. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3416. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3417. ring->ready = true;
  3418. r = amdgpu_ring_test_ring(ring);
  3419. if (r)
  3420. ring->ready = false;
  3421. }
  3422. return 0;
  3423. }
  3424. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  3425. {
  3426. int r;
  3427. if (!(adev->flags & AMD_IS_APU))
  3428. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3429. if (!adev->pp_enabled) {
  3430. if (!adev->firmware.smu_load) {
  3431. /* legacy firmware loading */
  3432. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  3433. if (r)
  3434. return r;
  3435. r = gfx_v8_0_cp_compute_load_microcode(adev);
  3436. if (r)
  3437. return r;
  3438. } else {
  3439. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3440. AMDGPU_UCODE_ID_CP_CE);
  3441. if (r)
  3442. return -EINVAL;
  3443. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3444. AMDGPU_UCODE_ID_CP_PFP);
  3445. if (r)
  3446. return -EINVAL;
  3447. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3448. AMDGPU_UCODE_ID_CP_ME);
  3449. if (r)
  3450. return -EINVAL;
  3451. if (adev->asic_type == CHIP_TOPAZ) {
  3452. r = gfx_v8_0_cp_compute_load_microcode(adev);
  3453. if (r)
  3454. return r;
  3455. } else {
  3456. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3457. AMDGPU_UCODE_ID_CP_MEC1);
  3458. if (r)
  3459. return -EINVAL;
  3460. }
  3461. }
  3462. }
  3463. r = gfx_v8_0_cp_gfx_resume(adev);
  3464. if (r)
  3465. return r;
  3466. r = gfx_v8_0_cp_compute_resume(adev);
  3467. if (r)
  3468. return r;
  3469. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3470. return 0;
  3471. }
  3472. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  3473. {
  3474. gfx_v8_0_cp_gfx_enable(adev, enable);
  3475. gfx_v8_0_cp_compute_enable(adev, enable);
  3476. }
  3477. static int gfx_v8_0_hw_init(void *handle)
  3478. {
  3479. int r;
  3480. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3481. gfx_v8_0_init_golden_registers(adev);
  3482. gfx_v8_0_gpu_init(adev);
  3483. r = gfx_v8_0_rlc_resume(adev);
  3484. if (r)
  3485. return r;
  3486. r = gfx_v8_0_cp_resume(adev);
  3487. if (r)
  3488. return r;
  3489. return r;
  3490. }
  3491. static int gfx_v8_0_hw_fini(void *handle)
  3492. {
  3493. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3494. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  3495. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  3496. gfx_v8_0_cp_enable(adev, false);
  3497. gfx_v8_0_rlc_stop(adev);
  3498. gfx_v8_0_cp_compute_fini(adev);
  3499. return 0;
  3500. }
  3501. static int gfx_v8_0_suspend(void *handle)
  3502. {
  3503. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3504. return gfx_v8_0_hw_fini(adev);
  3505. }
  3506. static int gfx_v8_0_resume(void *handle)
  3507. {
  3508. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3509. return gfx_v8_0_hw_init(adev);
  3510. }
  3511. static bool gfx_v8_0_is_idle(void *handle)
  3512. {
  3513. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3514. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  3515. return false;
  3516. else
  3517. return true;
  3518. }
  3519. static int gfx_v8_0_wait_for_idle(void *handle)
  3520. {
  3521. unsigned i;
  3522. u32 tmp;
  3523. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3524. for (i = 0; i < adev->usec_timeout; i++) {
  3525. /* read MC_STATUS */
  3526. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  3527. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  3528. return 0;
  3529. udelay(1);
  3530. }
  3531. return -ETIMEDOUT;
  3532. }
  3533. static void gfx_v8_0_print_status(void *handle)
  3534. {
  3535. int i;
  3536. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3537. dev_info(adev->dev, "GFX 8.x registers\n");
  3538. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  3539. RREG32(mmGRBM_STATUS));
  3540. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  3541. RREG32(mmGRBM_STATUS2));
  3542. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3543. RREG32(mmGRBM_STATUS_SE0));
  3544. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3545. RREG32(mmGRBM_STATUS_SE1));
  3546. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3547. RREG32(mmGRBM_STATUS_SE2));
  3548. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3549. RREG32(mmGRBM_STATUS_SE3));
  3550. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  3551. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3552. RREG32(mmCP_STALLED_STAT1));
  3553. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3554. RREG32(mmCP_STALLED_STAT2));
  3555. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3556. RREG32(mmCP_STALLED_STAT3));
  3557. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3558. RREG32(mmCP_CPF_BUSY_STAT));
  3559. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3560. RREG32(mmCP_CPF_STALLED_STAT1));
  3561. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  3562. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  3563. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3564. RREG32(mmCP_CPC_STALLED_STAT1));
  3565. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  3566. for (i = 0; i < 32; i++) {
  3567. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  3568. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  3569. }
  3570. for (i = 0; i < 16; i++) {
  3571. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  3572. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  3573. }
  3574. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3575. dev_info(adev->dev, " se: %d\n", i);
  3576. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  3577. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  3578. RREG32(mmPA_SC_RASTER_CONFIG));
  3579. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  3580. RREG32(mmPA_SC_RASTER_CONFIG_1));
  3581. }
  3582. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3583. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  3584. RREG32(mmGB_ADDR_CONFIG));
  3585. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  3586. RREG32(mmHDP_ADDR_CONFIG));
  3587. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  3588. RREG32(mmDMIF_ADDR_CALC));
  3589. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  3590. RREG32(mmCP_MEQ_THRESHOLDS));
  3591. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  3592. RREG32(mmSX_DEBUG_1));
  3593. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  3594. RREG32(mmTA_CNTL_AUX));
  3595. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  3596. RREG32(mmSPI_CONFIG_CNTL));
  3597. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  3598. RREG32(mmSQ_CONFIG));
  3599. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  3600. RREG32(mmDB_DEBUG));
  3601. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  3602. RREG32(mmDB_DEBUG2));
  3603. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  3604. RREG32(mmDB_DEBUG3));
  3605. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  3606. RREG32(mmCB_HW_CONTROL));
  3607. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  3608. RREG32(mmSPI_CONFIG_CNTL_1));
  3609. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  3610. RREG32(mmPA_SC_FIFO_SIZE));
  3611. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  3612. RREG32(mmVGT_NUM_INSTANCES));
  3613. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  3614. RREG32(mmCP_PERFMON_CNTL));
  3615. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  3616. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  3617. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  3618. RREG32(mmVGT_CACHE_INVALIDATION));
  3619. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  3620. RREG32(mmVGT_GS_VERTEX_REUSE));
  3621. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  3622. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  3623. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  3624. RREG32(mmPA_CL_ENHANCE));
  3625. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  3626. RREG32(mmPA_SC_ENHANCE));
  3627. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  3628. RREG32(mmCP_ME_CNTL));
  3629. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  3630. RREG32(mmCP_MAX_CONTEXT));
  3631. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  3632. RREG32(mmCP_ENDIAN_SWAP));
  3633. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  3634. RREG32(mmCP_DEVICE_ID));
  3635. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  3636. RREG32(mmCP_SEM_WAIT_TIMER));
  3637. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  3638. RREG32(mmCP_RB_WPTR_DELAY));
  3639. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  3640. RREG32(mmCP_RB_VMID));
  3641. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3642. RREG32(mmCP_RB0_CNTL));
  3643. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  3644. RREG32(mmCP_RB0_WPTR));
  3645. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  3646. RREG32(mmCP_RB0_RPTR_ADDR));
  3647. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  3648. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  3649. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3650. RREG32(mmCP_RB0_CNTL));
  3651. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  3652. RREG32(mmCP_RB0_BASE));
  3653. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  3654. RREG32(mmCP_RB0_BASE_HI));
  3655. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  3656. RREG32(mmCP_MEC_CNTL));
  3657. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  3658. RREG32(mmCP_CPF_DEBUG));
  3659. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  3660. RREG32(mmSCRATCH_ADDR));
  3661. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  3662. RREG32(mmSCRATCH_UMSK));
  3663. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  3664. RREG32(mmCP_INT_CNTL_RING0));
  3665. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3666. RREG32(mmRLC_LB_CNTL));
  3667. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  3668. RREG32(mmRLC_CNTL));
  3669. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  3670. RREG32(mmRLC_CGCG_CGLS_CTRL));
  3671. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  3672. RREG32(mmRLC_LB_CNTR_INIT));
  3673. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  3674. RREG32(mmRLC_LB_CNTR_MAX));
  3675. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  3676. RREG32(mmRLC_LB_INIT_CU_MASK));
  3677. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  3678. RREG32(mmRLC_LB_PARAMS));
  3679. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3680. RREG32(mmRLC_LB_CNTL));
  3681. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  3682. RREG32(mmRLC_MC_CNTL));
  3683. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  3684. RREG32(mmRLC_UCODE_CNTL));
  3685. mutex_lock(&adev->srbm_mutex);
  3686. for (i = 0; i < 16; i++) {
  3687. vi_srbm_select(adev, 0, 0, 0, i);
  3688. dev_info(adev->dev, " VM %d:\n", i);
  3689. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  3690. RREG32(mmSH_MEM_CONFIG));
  3691. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  3692. RREG32(mmSH_MEM_APE1_BASE));
  3693. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  3694. RREG32(mmSH_MEM_APE1_LIMIT));
  3695. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  3696. RREG32(mmSH_MEM_BASES));
  3697. }
  3698. vi_srbm_select(adev, 0, 0, 0, 0);
  3699. mutex_unlock(&adev->srbm_mutex);
  3700. }
  3701. static int gfx_v8_0_soft_reset(void *handle)
  3702. {
  3703. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3704. u32 tmp;
  3705. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3706. /* GRBM_STATUS */
  3707. tmp = RREG32(mmGRBM_STATUS);
  3708. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  3709. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  3710. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  3711. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  3712. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  3713. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  3714. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3715. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3716. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3717. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  3718. }
  3719. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  3720. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3721. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3722. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3723. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3724. }
  3725. /* GRBM_STATUS2 */
  3726. tmp = RREG32(mmGRBM_STATUS2);
  3727. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  3728. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3729. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3730. /* SRBM_STATUS */
  3731. tmp = RREG32(mmSRBM_STATUS);
  3732. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  3733. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3734. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3735. if (grbm_soft_reset || srbm_soft_reset) {
  3736. gfx_v8_0_print_status((void *)adev);
  3737. /* stop the rlc */
  3738. gfx_v8_0_rlc_stop(adev);
  3739. /* Disable GFX parsing/prefetching */
  3740. gfx_v8_0_cp_gfx_enable(adev, false);
  3741. /* Disable MEC parsing/prefetching */
  3742. gfx_v8_0_cp_compute_enable(adev, false);
  3743. if (grbm_soft_reset || srbm_soft_reset) {
  3744. tmp = RREG32(mmGMCON_DEBUG);
  3745. tmp = REG_SET_FIELD(tmp,
  3746. GMCON_DEBUG, GFX_STALL, 1);
  3747. tmp = REG_SET_FIELD(tmp,
  3748. GMCON_DEBUG, GFX_CLEAR, 1);
  3749. WREG32(mmGMCON_DEBUG, tmp);
  3750. udelay(50);
  3751. }
  3752. if (grbm_soft_reset) {
  3753. tmp = RREG32(mmGRBM_SOFT_RESET);
  3754. tmp |= grbm_soft_reset;
  3755. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3756. WREG32(mmGRBM_SOFT_RESET, tmp);
  3757. tmp = RREG32(mmGRBM_SOFT_RESET);
  3758. udelay(50);
  3759. tmp &= ~grbm_soft_reset;
  3760. WREG32(mmGRBM_SOFT_RESET, tmp);
  3761. tmp = RREG32(mmGRBM_SOFT_RESET);
  3762. }
  3763. if (srbm_soft_reset) {
  3764. tmp = RREG32(mmSRBM_SOFT_RESET);
  3765. tmp |= srbm_soft_reset;
  3766. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3767. WREG32(mmSRBM_SOFT_RESET, tmp);
  3768. tmp = RREG32(mmSRBM_SOFT_RESET);
  3769. udelay(50);
  3770. tmp &= ~srbm_soft_reset;
  3771. WREG32(mmSRBM_SOFT_RESET, tmp);
  3772. tmp = RREG32(mmSRBM_SOFT_RESET);
  3773. }
  3774. if (grbm_soft_reset || srbm_soft_reset) {
  3775. tmp = RREG32(mmGMCON_DEBUG);
  3776. tmp = REG_SET_FIELD(tmp,
  3777. GMCON_DEBUG, GFX_STALL, 0);
  3778. tmp = REG_SET_FIELD(tmp,
  3779. GMCON_DEBUG, GFX_CLEAR, 0);
  3780. WREG32(mmGMCON_DEBUG, tmp);
  3781. }
  3782. /* Wait a little for things to settle down */
  3783. udelay(50);
  3784. gfx_v8_0_print_status((void *)adev);
  3785. }
  3786. return 0;
  3787. }
  3788. /**
  3789. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3790. *
  3791. * @adev: amdgpu_device pointer
  3792. *
  3793. * Fetches a GPU clock counter snapshot.
  3794. * Returns the 64 bit clock counter snapshot.
  3795. */
  3796. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3797. {
  3798. uint64_t clock;
  3799. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3800. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3801. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3802. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3803. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3804. return clock;
  3805. }
  3806. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3807. uint32_t vmid,
  3808. uint32_t gds_base, uint32_t gds_size,
  3809. uint32_t gws_base, uint32_t gws_size,
  3810. uint32_t oa_base, uint32_t oa_size)
  3811. {
  3812. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3813. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3814. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3815. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3816. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3817. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3818. /* GDS Base */
  3819. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3820. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3821. WRITE_DATA_DST_SEL(0)));
  3822. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3823. amdgpu_ring_write(ring, 0);
  3824. amdgpu_ring_write(ring, gds_base);
  3825. /* GDS Size */
  3826. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3827. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3828. WRITE_DATA_DST_SEL(0)));
  3829. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3830. amdgpu_ring_write(ring, 0);
  3831. amdgpu_ring_write(ring, gds_size);
  3832. /* GWS */
  3833. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3834. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3835. WRITE_DATA_DST_SEL(0)));
  3836. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3837. amdgpu_ring_write(ring, 0);
  3838. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3839. /* OA */
  3840. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3841. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3842. WRITE_DATA_DST_SEL(0)));
  3843. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3844. amdgpu_ring_write(ring, 0);
  3845. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3846. }
  3847. static int gfx_v8_0_early_init(void *handle)
  3848. {
  3849. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3850. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  3851. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  3852. gfx_v8_0_set_ring_funcs(adev);
  3853. gfx_v8_0_set_irq_funcs(adev);
  3854. gfx_v8_0_set_gds_init(adev);
  3855. return 0;
  3856. }
  3857. static int gfx_v8_0_late_init(void *handle)
  3858. {
  3859. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3860. int r;
  3861. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  3862. if (r)
  3863. return r;
  3864. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  3865. if (r)
  3866. return r;
  3867. /* requires IBs so do in late init after IB pool is initialized */
  3868. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  3869. if (r)
  3870. return r;
  3871. return 0;
  3872. }
  3873. static int gfx_v8_0_set_powergating_state(void *handle,
  3874. enum amd_powergating_state state)
  3875. {
  3876. return 0;
  3877. }
  3878. static void fiji_send_serdes_cmd(struct amdgpu_device *adev,
  3879. uint32_t reg_addr, uint32_t cmd)
  3880. {
  3881. uint32_t data;
  3882. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3883. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3884. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3885. data = RREG32(mmRLC_SERDES_WR_CTRL);
  3886. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  3887. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  3888. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  3889. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  3890. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  3891. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  3892. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  3893. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  3894. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  3895. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  3896. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  3897. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  3898. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  3899. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  3900. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  3901. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3902. }
  3903. static void fiji_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  3904. bool enable)
  3905. {
  3906. uint32_t temp, data;
  3907. /* It is disabled by HW by default */
  3908. if (enable) {
  3909. /* 1 - RLC memory Light sleep */
  3910. temp = data = RREG32(mmRLC_MEM_SLP_CNTL);
  3911. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3912. if (temp != data)
  3913. WREG32(mmRLC_MEM_SLP_CNTL, data);
  3914. /* 2 - CP memory Light sleep */
  3915. temp = data = RREG32(mmCP_MEM_SLP_CNTL);
  3916. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3917. if (temp != data)
  3918. WREG32(mmCP_MEM_SLP_CNTL, data);
  3919. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  3920. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3921. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  3922. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  3923. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  3924. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  3925. if (temp != data)
  3926. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3927. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  3928. gfx_v8_0_wait_for_rlc_serdes(adev);
  3929. /* 5 - clear mgcg override */
  3930. fiji_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  3931. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  3932. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  3933. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  3934. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  3935. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  3936. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  3937. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3938. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  3939. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  3940. if (temp != data)
  3941. WREG32(mmCGTS_SM_CTRL_REG, data);
  3942. udelay(50);
  3943. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  3944. gfx_v8_0_wait_for_rlc_serdes(adev);
  3945. } else {
  3946. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  3947. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3948. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  3949. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  3950. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  3951. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  3952. if (temp != data)
  3953. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3954. /* 2 - disable MGLS in RLC */
  3955. data = RREG32(mmRLC_MEM_SLP_CNTL);
  3956. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  3957. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3958. WREG32(mmRLC_MEM_SLP_CNTL, data);
  3959. }
  3960. /* 3 - disable MGLS in CP */
  3961. data = RREG32(mmCP_MEM_SLP_CNTL);
  3962. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3963. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3964. WREG32(mmCP_MEM_SLP_CNTL, data);
  3965. }
  3966. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  3967. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  3968. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  3969. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  3970. if (temp != data)
  3971. WREG32(mmCGTS_SM_CTRL_REG, data);
  3972. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  3973. gfx_v8_0_wait_for_rlc_serdes(adev);
  3974. /* 6 - set mgcg override */
  3975. fiji_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  3976. udelay(50);
  3977. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  3978. gfx_v8_0_wait_for_rlc_serdes(adev);
  3979. }
  3980. }
  3981. static void fiji_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  3982. bool enable)
  3983. {
  3984. uint32_t temp, temp1, data, data1;
  3985. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3986. if (enable) {
  3987. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  3988. * Cmp_busy/GFX_Idle interrupts
  3989. */
  3990. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3991. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3992. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  3993. if (temp1 != data1)
  3994. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  3995. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  3996. gfx_v8_0_wait_for_rlc_serdes(adev);
  3997. /* 3 - clear cgcg override */
  3998. fiji_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  3999. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4000. gfx_v8_0_wait_for_rlc_serdes(adev);
  4001. /* 4 - write cmd to set CGLS */
  4002. fiji_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  4003. /* 5 - enable cgcg */
  4004. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  4005. /* enable cgls*/
  4006. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  4007. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4008. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  4009. if (temp1 != data1)
  4010. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4011. if (temp != data)
  4012. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4013. } else {
  4014. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  4015. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4016. /* TEST CGCG */
  4017. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4018. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  4019. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  4020. if (temp1 != data1)
  4021. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4022. /* read gfx register to wake up cgcg */
  4023. RREG32(mmCB_CGTT_SCLK_CTRL);
  4024. RREG32(mmCB_CGTT_SCLK_CTRL);
  4025. RREG32(mmCB_CGTT_SCLK_CTRL);
  4026. RREG32(mmCB_CGTT_SCLK_CTRL);
  4027. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4028. gfx_v8_0_wait_for_rlc_serdes(adev);
  4029. /* write cmd to Set CGCG Overrride */
  4030. fiji_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  4031. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4032. gfx_v8_0_wait_for_rlc_serdes(adev);
  4033. /* write cmd to Clear CGLS */
  4034. fiji_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  4035. /* disable cgcg, cgls should be disabled too. */
  4036. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  4037. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  4038. if (temp != data)
  4039. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4040. }
  4041. }
  4042. static int fiji_update_gfx_clock_gating(struct amdgpu_device *adev,
  4043. bool enable)
  4044. {
  4045. if (enable) {
  4046. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  4047. * === MGCG + MGLS + TS(CG/LS) ===
  4048. */
  4049. fiji_update_medium_grain_clock_gating(adev, enable);
  4050. fiji_update_coarse_grain_clock_gating(adev, enable);
  4051. } else {
  4052. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  4053. * === CGCG + CGLS ===
  4054. */
  4055. fiji_update_coarse_grain_clock_gating(adev, enable);
  4056. fiji_update_medium_grain_clock_gating(adev, enable);
  4057. }
  4058. return 0;
  4059. }
  4060. static int gfx_v8_0_set_clockgating_state(void *handle,
  4061. enum amd_clockgating_state state)
  4062. {
  4063. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4064. switch (adev->asic_type) {
  4065. case CHIP_FIJI:
  4066. fiji_update_gfx_clock_gating(adev,
  4067. state == AMD_CG_STATE_GATE ? true : false);
  4068. break;
  4069. default:
  4070. break;
  4071. }
  4072. return 0;
  4073. }
  4074. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  4075. {
  4076. u32 rptr;
  4077. rptr = ring->adev->wb.wb[ring->rptr_offs];
  4078. return rptr;
  4079. }
  4080. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  4081. {
  4082. struct amdgpu_device *adev = ring->adev;
  4083. u32 wptr;
  4084. if (ring->use_doorbell)
  4085. /* XXX check if swapping is necessary on BE */
  4086. wptr = ring->adev->wb.wb[ring->wptr_offs];
  4087. else
  4088. wptr = RREG32(mmCP_RB0_WPTR);
  4089. return wptr;
  4090. }
  4091. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  4092. {
  4093. struct amdgpu_device *adev = ring->adev;
  4094. if (ring->use_doorbell) {
  4095. /* XXX check if swapping is necessary on BE */
  4096. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  4097. WDOORBELL32(ring->doorbell_index, ring->wptr);
  4098. } else {
  4099. WREG32(mmCP_RB0_WPTR, ring->wptr);
  4100. (void)RREG32(mmCP_RB0_WPTR);
  4101. }
  4102. }
  4103. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  4104. {
  4105. u32 ref_and_mask, reg_mem_engine;
  4106. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  4107. switch (ring->me) {
  4108. case 1:
  4109. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  4110. break;
  4111. case 2:
  4112. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  4113. break;
  4114. default:
  4115. return;
  4116. }
  4117. reg_mem_engine = 0;
  4118. } else {
  4119. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  4120. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  4121. }
  4122. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4123. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  4124. WAIT_REG_MEM_FUNCTION(3) | /* == */
  4125. reg_mem_engine));
  4126. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  4127. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  4128. amdgpu_ring_write(ring, ref_and_mask);
  4129. amdgpu_ring_write(ring, ref_and_mask);
  4130. amdgpu_ring_write(ring, 0x20); /* poll interval */
  4131. }
  4132. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  4133. {
  4134. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4135. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4136. WRITE_DATA_DST_SEL(0) |
  4137. WR_CONFIRM));
  4138. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  4139. amdgpu_ring_write(ring, 0);
  4140. amdgpu_ring_write(ring, 1);
  4141. }
  4142. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  4143. struct amdgpu_ib *ib)
  4144. {
  4145. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  4146. u32 header, control = 0;
  4147. u32 next_rptr = ring->wptr + 5;
  4148. /* drop the CE preamble IB for the same context */
  4149. if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)
  4150. return;
  4151. if (need_ctx_switch)
  4152. next_rptr += 2;
  4153. next_rptr += 4;
  4154. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4155. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  4156. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  4157. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  4158. amdgpu_ring_write(ring, next_rptr);
  4159. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  4160. if (need_ctx_switch) {
  4161. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4162. amdgpu_ring_write(ring, 0);
  4163. }
  4164. if (ib->flags & AMDGPU_IB_FLAG_CE)
  4165. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  4166. else
  4167. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  4168. control |= ib->length_dw | (ib->vm_id << 24);
  4169. amdgpu_ring_write(ring, header);
  4170. amdgpu_ring_write(ring,
  4171. #ifdef __BIG_ENDIAN
  4172. (2 << 0) |
  4173. #endif
  4174. (ib->gpu_addr & 0xFFFFFFFC));
  4175. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  4176. amdgpu_ring_write(ring, control);
  4177. }
  4178. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  4179. struct amdgpu_ib *ib)
  4180. {
  4181. u32 header, control = 0;
  4182. u32 next_rptr = ring->wptr + 5;
  4183. control |= INDIRECT_BUFFER_VALID;
  4184. next_rptr += 4;
  4185. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4186. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  4187. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  4188. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  4189. amdgpu_ring_write(ring, next_rptr);
  4190. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  4191. control |= ib->length_dw | (ib->vm_id << 24);
  4192. amdgpu_ring_write(ring, header);
  4193. amdgpu_ring_write(ring,
  4194. #ifdef __BIG_ENDIAN
  4195. (2 << 0) |
  4196. #endif
  4197. (ib->gpu_addr & 0xFFFFFFFC));
  4198. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  4199. amdgpu_ring_write(ring, control);
  4200. }
  4201. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  4202. u64 seq, unsigned flags)
  4203. {
  4204. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  4205. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  4206. /* EVENT_WRITE_EOP - flush caches, send int */
  4207. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  4208. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  4209. EOP_TC_ACTION_EN |
  4210. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  4211. EVENT_INDEX(5)));
  4212. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4213. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  4214. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  4215. amdgpu_ring_write(ring, lower_32_bits(seq));
  4216. amdgpu_ring_write(ring, upper_32_bits(seq));
  4217. }
  4218. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  4219. {
  4220. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  4221. uint32_t seq = ring->fence_drv.sync_seq;
  4222. uint64_t addr = ring->fence_drv.gpu_addr;
  4223. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4224. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  4225. WAIT_REG_MEM_FUNCTION(3))); /* equal */
  4226. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4227. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  4228. amdgpu_ring_write(ring, seq);
  4229. amdgpu_ring_write(ring, 0xffffffff);
  4230. amdgpu_ring_write(ring, 4); /* poll interval */
  4231. if (usepfp) {
  4232. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  4233. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4234. amdgpu_ring_write(ring, 0);
  4235. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4236. amdgpu_ring_write(ring, 0);
  4237. }
  4238. }
  4239. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  4240. unsigned vm_id, uint64_t pd_addr)
  4241. {
  4242. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  4243. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4244. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  4245. WRITE_DATA_DST_SEL(0)) |
  4246. WR_CONFIRM);
  4247. if (vm_id < 8) {
  4248. amdgpu_ring_write(ring,
  4249. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  4250. } else {
  4251. amdgpu_ring_write(ring,
  4252. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  4253. }
  4254. amdgpu_ring_write(ring, 0);
  4255. amdgpu_ring_write(ring, pd_addr >> 12);
  4256. /* bits 0-15 are the VM contexts0-15 */
  4257. /* invalidate the cache */
  4258. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4259. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4260. WRITE_DATA_DST_SEL(0)));
  4261. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  4262. amdgpu_ring_write(ring, 0);
  4263. amdgpu_ring_write(ring, 1 << vm_id);
  4264. /* wait for the invalidate to complete */
  4265. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4266. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  4267. WAIT_REG_MEM_FUNCTION(0) | /* always */
  4268. WAIT_REG_MEM_ENGINE(0))); /* me */
  4269. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  4270. amdgpu_ring_write(ring, 0);
  4271. amdgpu_ring_write(ring, 0); /* ref */
  4272. amdgpu_ring_write(ring, 0); /* mask */
  4273. amdgpu_ring_write(ring, 0x20); /* poll interval */
  4274. /* compute doesn't have PFP */
  4275. if (usepfp) {
  4276. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4277. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4278. amdgpu_ring_write(ring, 0x0);
  4279. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4280. amdgpu_ring_write(ring, 0);
  4281. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4282. amdgpu_ring_write(ring, 0);
  4283. }
  4284. }
  4285. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  4286. {
  4287. return ring->adev->wb.wb[ring->rptr_offs];
  4288. }
  4289. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  4290. {
  4291. return ring->adev->wb.wb[ring->wptr_offs];
  4292. }
  4293. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  4294. {
  4295. struct amdgpu_device *adev = ring->adev;
  4296. /* XXX check if swapping is necessary on BE */
  4297. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  4298. WDOORBELL32(ring->doorbell_index, ring->wptr);
  4299. }
  4300. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  4301. u64 addr, u64 seq,
  4302. unsigned flags)
  4303. {
  4304. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  4305. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  4306. /* RELEASE_MEM - flush caches, send int */
  4307. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  4308. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  4309. EOP_TC_ACTION_EN |
  4310. EOP_TC_WB_ACTION_EN |
  4311. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  4312. EVENT_INDEX(5)));
  4313. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  4314. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4315. amdgpu_ring_write(ring, upper_32_bits(addr));
  4316. amdgpu_ring_write(ring, lower_32_bits(seq));
  4317. amdgpu_ring_write(ring, upper_32_bits(seq));
  4318. }
  4319. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  4320. enum amdgpu_interrupt_state state)
  4321. {
  4322. u32 cp_int_cntl;
  4323. switch (state) {
  4324. case AMDGPU_IRQ_STATE_DISABLE:
  4325. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4326. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4327. TIME_STAMP_INT_ENABLE, 0);
  4328. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4329. break;
  4330. case AMDGPU_IRQ_STATE_ENABLE:
  4331. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4332. cp_int_cntl =
  4333. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4334. TIME_STAMP_INT_ENABLE, 1);
  4335. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4336. break;
  4337. default:
  4338. break;
  4339. }
  4340. }
  4341. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  4342. int me, int pipe,
  4343. enum amdgpu_interrupt_state state)
  4344. {
  4345. u32 mec_int_cntl, mec_int_cntl_reg;
  4346. /*
  4347. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  4348. * handles the setting of interrupts for this specific pipe. All other
  4349. * pipes' interrupts are set by amdkfd.
  4350. */
  4351. if (me == 1) {
  4352. switch (pipe) {
  4353. case 0:
  4354. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  4355. break;
  4356. default:
  4357. DRM_DEBUG("invalid pipe %d\n", pipe);
  4358. return;
  4359. }
  4360. } else {
  4361. DRM_DEBUG("invalid me %d\n", me);
  4362. return;
  4363. }
  4364. switch (state) {
  4365. case AMDGPU_IRQ_STATE_DISABLE:
  4366. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4367. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  4368. TIME_STAMP_INT_ENABLE, 0);
  4369. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4370. break;
  4371. case AMDGPU_IRQ_STATE_ENABLE:
  4372. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4373. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  4374. TIME_STAMP_INT_ENABLE, 1);
  4375. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4376. break;
  4377. default:
  4378. break;
  4379. }
  4380. }
  4381. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  4382. struct amdgpu_irq_src *source,
  4383. unsigned type,
  4384. enum amdgpu_interrupt_state state)
  4385. {
  4386. u32 cp_int_cntl;
  4387. switch (state) {
  4388. case AMDGPU_IRQ_STATE_DISABLE:
  4389. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4390. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4391. PRIV_REG_INT_ENABLE, 0);
  4392. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4393. break;
  4394. case AMDGPU_IRQ_STATE_ENABLE:
  4395. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4396. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4397. PRIV_REG_INT_ENABLE, 0);
  4398. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4399. break;
  4400. default:
  4401. break;
  4402. }
  4403. return 0;
  4404. }
  4405. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  4406. struct amdgpu_irq_src *source,
  4407. unsigned type,
  4408. enum amdgpu_interrupt_state state)
  4409. {
  4410. u32 cp_int_cntl;
  4411. switch (state) {
  4412. case AMDGPU_IRQ_STATE_DISABLE:
  4413. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4414. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4415. PRIV_INSTR_INT_ENABLE, 0);
  4416. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4417. break;
  4418. case AMDGPU_IRQ_STATE_ENABLE:
  4419. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4420. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4421. PRIV_INSTR_INT_ENABLE, 1);
  4422. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4423. break;
  4424. default:
  4425. break;
  4426. }
  4427. return 0;
  4428. }
  4429. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  4430. struct amdgpu_irq_src *src,
  4431. unsigned type,
  4432. enum amdgpu_interrupt_state state)
  4433. {
  4434. switch (type) {
  4435. case AMDGPU_CP_IRQ_GFX_EOP:
  4436. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  4437. break;
  4438. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  4439. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  4440. break;
  4441. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  4442. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  4443. break;
  4444. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  4445. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  4446. break;
  4447. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  4448. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  4449. break;
  4450. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  4451. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  4452. break;
  4453. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  4454. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  4455. break;
  4456. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  4457. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  4458. break;
  4459. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  4460. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  4461. break;
  4462. default:
  4463. break;
  4464. }
  4465. return 0;
  4466. }
  4467. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  4468. struct amdgpu_irq_src *source,
  4469. struct amdgpu_iv_entry *entry)
  4470. {
  4471. int i;
  4472. u8 me_id, pipe_id, queue_id;
  4473. struct amdgpu_ring *ring;
  4474. DRM_DEBUG("IH: CP EOP\n");
  4475. me_id = (entry->ring_id & 0x0c) >> 2;
  4476. pipe_id = (entry->ring_id & 0x03) >> 0;
  4477. queue_id = (entry->ring_id & 0x70) >> 4;
  4478. switch (me_id) {
  4479. case 0:
  4480. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  4481. break;
  4482. case 1:
  4483. case 2:
  4484. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4485. ring = &adev->gfx.compute_ring[i];
  4486. /* Per-queue interrupt is supported for MEC starting from VI.
  4487. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  4488. */
  4489. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  4490. amdgpu_fence_process(ring);
  4491. }
  4492. break;
  4493. }
  4494. return 0;
  4495. }
  4496. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  4497. struct amdgpu_irq_src *source,
  4498. struct amdgpu_iv_entry *entry)
  4499. {
  4500. DRM_ERROR("Illegal register access in command stream\n");
  4501. schedule_work(&adev->reset_work);
  4502. return 0;
  4503. }
  4504. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  4505. struct amdgpu_irq_src *source,
  4506. struct amdgpu_iv_entry *entry)
  4507. {
  4508. DRM_ERROR("Illegal instruction in command stream\n");
  4509. schedule_work(&adev->reset_work);
  4510. return 0;
  4511. }
  4512. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  4513. .early_init = gfx_v8_0_early_init,
  4514. .late_init = gfx_v8_0_late_init,
  4515. .sw_init = gfx_v8_0_sw_init,
  4516. .sw_fini = gfx_v8_0_sw_fini,
  4517. .hw_init = gfx_v8_0_hw_init,
  4518. .hw_fini = gfx_v8_0_hw_fini,
  4519. .suspend = gfx_v8_0_suspend,
  4520. .resume = gfx_v8_0_resume,
  4521. .is_idle = gfx_v8_0_is_idle,
  4522. .wait_for_idle = gfx_v8_0_wait_for_idle,
  4523. .soft_reset = gfx_v8_0_soft_reset,
  4524. .print_status = gfx_v8_0_print_status,
  4525. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  4526. .set_powergating_state = gfx_v8_0_set_powergating_state,
  4527. };
  4528. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  4529. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  4530. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  4531. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  4532. .parse_cs = NULL,
  4533. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  4534. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  4535. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  4536. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  4537. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  4538. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  4539. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  4540. .test_ring = gfx_v8_0_ring_test_ring,
  4541. .test_ib = gfx_v8_0_ring_test_ib,
  4542. .insert_nop = amdgpu_ring_insert_nop,
  4543. .pad_ib = amdgpu_ring_generic_pad_ib,
  4544. };
  4545. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  4546. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  4547. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  4548. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  4549. .parse_cs = NULL,
  4550. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  4551. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  4552. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  4553. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  4554. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  4555. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  4556. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  4557. .test_ring = gfx_v8_0_ring_test_ring,
  4558. .test_ib = gfx_v8_0_ring_test_ib,
  4559. .insert_nop = amdgpu_ring_insert_nop,
  4560. .pad_ib = amdgpu_ring_generic_pad_ib,
  4561. };
  4562. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  4563. {
  4564. int i;
  4565. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4566. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  4567. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4568. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  4569. }
  4570. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  4571. .set = gfx_v8_0_set_eop_interrupt_state,
  4572. .process = gfx_v8_0_eop_irq,
  4573. };
  4574. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  4575. .set = gfx_v8_0_set_priv_reg_fault_state,
  4576. .process = gfx_v8_0_priv_reg_irq,
  4577. };
  4578. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  4579. .set = gfx_v8_0_set_priv_inst_fault_state,
  4580. .process = gfx_v8_0_priv_inst_irq,
  4581. };
  4582. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  4583. {
  4584. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4585. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  4586. adev->gfx.priv_reg_irq.num_types = 1;
  4587. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  4588. adev->gfx.priv_inst_irq.num_types = 1;
  4589. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  4590. }
  4591. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  4592. {
  4593. /* init asci gds info */
  4594. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4595. adev->gds.gws.total_size = 64;
  4596. adev->gds.oa.total_size = 16;
  4597. if (adev->gds.mem.total_size == 64 * 1024) {
  4598. adev->gds.mem.gfx_partition_size = 4096;
  4599. adev->gds.mem.cs_partition_size = 4096;
  4600. adev->gds.gws.gfx_partition_size = 4;
  4601. adev->gds.gws.cs_partition_size = 4;
  4602. adev->gds.oa.gfx_partition_size = 4;
  4603. adev->gds.oa.cs_partition_size = 1;
  4604. } else {
  4605. adev->gds.mem.gfx_partition_size = 1024;
  4606. adev->gds.mem.cs_partition_size = 1024;
  4607. adev->gds.gws.gfx_partition_size = 16;
  4608. adev->gds.gws.cs_partition_size = 16;
  4609. adev->gds.oa.gfx_partition_size = 4;
  4610. adev->gds.oa.cs_partition_size = 4;
  4611. }
  4612. }
  4613. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  4614. {
  4615. u32 data, mask;
  4616. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  4617. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  4618. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  4619. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  4620. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  4621. return (~data) & mask;
  4622. }
  4623. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  4624. struct amdgpu_cu_info *cu_info)
  4625. {
  4626. int i, j, k, counter, active_cu_number = 0;
  4627. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4628. if (!adev || !cu_info)
  4629. return -EINVAL;
  4630. memset(cu_info, 0, sizeof(*cu_info));
  4631. mutex_lock(&adev->grbm_idx_mutex);
  4632. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4633. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4634. mask = 1;
  4635. ao_bitmap = 0;
  4636. counter = 0;
  4637. gfx_v8_0_select_se_sh(adev, i, j);
  4638. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  4639. cu_info->bitmap[i][j] = bitmap;
  4640. for (k = 0; k < 16; k ++) {
  4641. if (bitmap & mask) {
  4642. if (counter < 2)
  4643. ao_bitmap |= mask;
  4644. counter ++;
  4645. }
  4646. mask <<= 1;
  4647. }
  4648. active_cu_number += counter;
  4649. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4650. }
  4651. }
  4652. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4653. mutex_unlock(&adev->grbm_idx_mutex);
  4654. cu_info->number = active_cu_number;
  4655. cu_info->ao_cu_mask = ao_cu_mask;
  4656. return 0;
  4657. }