processor.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable_types.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <asm/special_insns.h>
  21. #include <asm/fpu/types.h>
  22. #include <linux/personality.h>
  23. #include <linux/cpumask.h>
  24. #include <linux/cache.h>
  25. #include <linux/threads.h>
  26. #include <linux/math64.h>
  27. #include <linux/err.h>
  28. #include <linux/irqflags.h>
  29. /*
  30. * We handle most unaligned accesses in hardware. On the other hand
  31. * unaligned DMA can be quite expensive on some Nehalem processors.
  32. *
  33. * Based on this we disable the IP header alignment in network drivers.
  34. */
  35. #define NET_IP_ALIGN 0
  36. #define HBP_NUM 4
  37. /*
  38. * Default implementation of macro that returns current
  39. * instruction pointer ("program counter").
  40. */
  41. static inline void *current_text_addr(void)
  42. {
  43. void *pc;
  44. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  45. return pc;
  46. }
  47. /*
  48. * These alignment constraints are for performance in the vSMP case,
  49. * but in the task_struct case we must also meet hardware imposed
  50. * alignment requirements of the FPU state:
  51. */
  52. #ifdef CONFIG_X86_VSMP
  53. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  54. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  55. #else
  56. # define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
  57. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  58. #endif
  59. enum tlb_infos {
  60. ENTRIES,
  61. NR_INFO
  62. };
  63. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  64. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  65. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  66. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  67. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  68. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  69. extern u16 __read_mostly tlb_lld_1g[NR_INFO];
  70. /*
  71. * CPU type and hardware bug flags. Kept separately for each CPU.
  72. * Members of this structure are referenced in head.S, so think twice
  73. * before touching them. [mj]
  74. */
  75. struct cpuinfo_x86 {
  76. __u8 x86; /* CPU family */
  77. __u8 x86_vendor; /* CPU vendor */
  78. __u8 x86_model;
  79. __u8 x86_mask;
  80. #ifdef CONFIG_X86_32
  81. char wp_works_ok; /* It doesn't on 386's */
  82. /* Problems on some 486Dx4's and old 386's: */
  83. char rfu;
  84. char pad0;
  85. char pad1;
  86. #else
  87. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  88. int x86_tlbsize;
  89. #endif
  90. __u8 x86_virt_bits;
  91. __u8 x86_phys_bits;
  92. /* CPUID returned core id bits: */
  93. __u8 x86_coreid_bits;
  94. /* Max extended CPUID function supported: */
  95. __u32 extended_cpuid_level;
  96. /* Maximum supported CPUID level, -1=no CPUID: */
  97. int cpuid_level;
  98. __u32 x86_capability[NCAPINTS + NBUGINTS];
  99. char x86_vendor_id[16];
  100. char x86_model_id[64];
  101. /* in KB - valid for CPUS which support this call: */
  102. int x86_cache_size;
  103. int x86_cache_alignment; /* In bytes */
  104. /* Cache QoS architectural values: */
  105. int x86_cache_max_rmid; /* max index */
  106. int x86_cache_occ_scale; /* scale to bytes */
  107. int x86_power;
  108. unsigned long loops_per_jiffy;
  109. /* cpuid returned max cores value: */
  110. u16 x86_max_cores;
  111. u16 apicid;
  112. u16 initial_apicid;
  113. u16 x86_clflush_size;
  114. /* number of cores as seen by the OS: */
  115. u16 booted_cores;
  116. /* Physical processor id: */
  117. u16 phys_proc_id;
  118. /* Core id: */
  119. u16 cpu_core_id;
  120. /* Compute unit id */
  121. u8 compute_unit_id;
  122. /* Index into per_cpu list: */
  123. u16 cpu_index;
  124. u32 microcode;
  125. };
  126. #define X86_VENDOR_INTEL 0
  127. #define X86_VENDOR_CYRIX 1
  128. #define X86_VENDOR_AMD 2
  129. #define X86_VENDOR_UMC 3
  130. #define X86_VENDOR_CENTAUR 5
  131. #define X86_VENDOR_TRANSMETA 7
  132. #define X86_VENDOR_NSC 8
  133. #define X86_VENDOR_NUM 9
  134. #define X86_VENDOR_UNKNOWN 0xff
  135. /*
  136. * capabilities of CPUs
  137. */
  138. extern struct cpuinfo_x86 boot_cpu_data;
  139. extern struct cpuinfo_x86 new_cpu_data;
  140. extern struct tss_struct doublefault_tss;
  141. extern __u32 cpu_caps_cleared[NCAPINTS];
  142. extern __u32 cpu_caps_set[NCAPINTS];
  143. #ifdef CONFIG_SMP
  144. DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
  145. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  146. #else
  147. #define cpu_info boot_cpu_data
  148. #define cpu_data(cpu) boot_cpu_data
  149. #endif
  150. extern const struct seq_operations cpuinfo_op;
  151. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  152. extern void cpu_detect(struct cpuinfo_x86 *c);
  153. extern void early_cpu_init(void);
  154. extern void identify_boot_cpu(void);
  155. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  156. extern void print_cpu_info(struct cpuinfo_x86 *);
  157. void print_cpu_msr(struct cpuinfo_x86 *);
  158. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  159. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  160. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  161. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  162. extern void detect_ht(struct cpuinfo_x86 *c);
  163. #ifdef CONFIG_X86_32
  164. extern int have_cpuid_p(void);
  165. #else
  166. static inline int have_cpuid_p(void)
  167. {
  168. return 1;
  169. }
  170. #endif
  171. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  172. unsigned int *ecx, unsigned int *edx)
  173. {
  174. /* ecx is often an input as well as an output. */
  175. asm volatile("cpuid"
  176. : "=a" (*eax),
  177. "=b" (*ebx),
  178. "=c" (*ecx),
  179. "=d" (*edx)
  180. : "0" (*eax), "2" (*ecx)
  181. : "memory");
  182. }
  183. static inline void load_cr3(pgd_t *pgdir)
  184. {
  185. write_cr3(__pa(pgdir));
  186. }
  187. #ifdef CONFIG_X86_32
  188. /* This is the TSS defined by the hardware. */
  189. struct x86_hw_tss {
  190. unsigned short back_link, __blh;
  191. unsigned long sp0;
  192. unsigned short ss0, __ss0h;
  193. unsigned long sp1;
  194. /*
  195. * We don't use ring 1, so ss1 is a convenient scratch space in
  196. * the same cacheline as sp0. We use ss1 to cache the value in
  197. * MSR_IA32_SYSENTER_CS. When we context switch
  198. * MSR_IA32_SYSENTER_CS, we first check if the new value being
  199. * written matches ss1, and, if it's not, then we wrmsr the new
  200. * value and update ss1.
  201. *
  202. * The only reason we context switch MSR_IA32_SYSENTER_CS is
  203. * that we set it to zero in vm86 tasks to avoid corrupting the
  204. * stack if we were to go through the sysenter path from vm86
  205. * mode.
  206. */
  207. unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
  208. unsigned short __ss1h;
  209. unsigned long sp2;
  210. unsigned short ss2, __ss2h;
  211. unsigned long __cr3;
  212. unsigned long ip;
  213. unsigned long flags;
  214. unsigned long ax;
  215. unsigned long cx;
  216. unsigned long dx;
  217. unsigned long bx;
  218. unsigned long sp;
  219. unsigned long bp;
  220. unsigned long si;
  221. unsigned long di;
  222. unsigned short es, __esh;
  223. unsigned short cs, __csh;
  224. unsigned short ss, __ssh;
  225. unsigned short ds, __dsh;
  226. unsigned short fs, __fsh;
  227. unsigned short gs, __gsh;
  228. unsigned short ldt, __ldth;
  229. unsigned short trace;
  230. unsigned short io_bitmap_base;
  231. } __attribute__((packed));
  232. #else
  233. struct x86_hw_tss {
  234. u32 reserved1;
  235. u64 sp0;
  236. u64 sp1;
  237. u64 sp2;
  238. u64 reserved2;
  239. u64 ist[7];
  240. u32 reserved3;
  241. u32 reserved4;
  242. u16 reserved5;
  243. u16 io_bitmap_base;
  244. } __attribute__((packed)) ____cacheline_aligned;
  245. #endif
  246. /*
  247. * IO-bitmap sizes:
  248. */
  249. #define IO_BITMAP_BITS 65536
  250. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  251. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  252. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  253. #define INVALID_IO_BITMAP_OFFSET 0x8000
  254. struct tss_struct {
  255. /*
  256. * The hardware state:
  257. */
  258. struct x86_hw_tss x86_tss;
  259. /*
  260. * The extra 1 is there because the CPU will access an
  261. * additional byte beyond the end of the IO permission
  262. * bitmap. The extra byte must be all 1 bits, and must
  263. * be within the limit.
  264. */
  265. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  266. /*
  267. * Space for the temporary SYSENTER stack:
  268. */
  269. unsigned long SYSENTER_stack[64];
  270. } ____cacheline_aligned;
  271. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
  272. #ifdef CONFIG_X86_32
  273. DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
  274. #endif
  275. /*
  276. * Save the original ist values for checking stack pointers during debugging
  277. */
  278. struct orig_ist {
  279. unsigned long ist[7];
  280. };
  281. #ifdef CONFIG_X86_64
  282. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  283. union irq_stack_union {
  284. char irq_stack[IRQ_STACK_SIZE];
  285. /*
  286. * GCC hardcodes the stack canary as %gs:40. Since the
  287. * irq_stack is the object at %gs:0, we reserve the bottom
  288. * 48 bytes of the irq stack for the canary.
  289. */
  290. struct {
  291. char gs_base[40];
  292. unsigned long stack_canary;
  293. };
  294. };
  295. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
  296. DECLARE_INIT_PER_CPU(irq_stack_union);
  297. DECLARE_PER_CPU(char *, irq_stack_ptr);
  298. DECLARE_PER_CPU(unsigned int, irq_count);
  299. extern asmlinkage void ignore_sysret(void);
  300. #else /* X86_64 */
  301. #ifdef CONFIG_CC_STACKPROTECTOR
  302. /*
  303. * Make sure stack canary segment base is cached-aligned:
  304. * "For Intel Atom processors, avoid non zero segment base address
  305. * that is not aligned to cache line boundary at all cost."
  306. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  307. */
  308. struct stack_canary {
  309. char __pad[20]; /* canary at %gs:20 */
  310. unsigned long canary;
  311. };
  312. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  313. #endif
  314. /*
  315. * per-CPU IRQ handling stacks
  316. */
  317. struct irq_stack {
  318. u32 stack[THREAD_SIZE/sizeof(u32)];
  319. } __aligned(THREAD_SIZE);
  320. DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
  321. DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
  322. #endif /* X86_64 */
  323. extern unsigned int xstate_size;
  324. struct perf_event;
  325. struct thread_struct {
  326. /* Cached TLS descriptors: */
  327. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  328. unsigned long sp0;
  329. unsigned long sp;
  330. #ifdef CONFIG_X86_32
  331. unsigned long sysenter_cs;
  332. #else
  333. unsigned short es;
  334. unsigned short ds;
  335. unsigned short fsindex;
  336. unsigned short gsindex;
  337. #endif
  338. #ifdef CONFIG_X86_32
  339. unsigned long ip;
  340. #endif
  341. #ifdef CONFIG_X86_64
  342. unsigned long fs;
  343. #endif
  344. unsigned long gs;
  345. /* Floating point and extended processor state */
  346. struct fpu fpu;
  347. /* Save middle states of ptrace breakpoints */
  348. struct perf_event *ptrace_bps[HBP_NUM];
  349. /* Debug status used for traps, single steps, etc... */
  350. unsigned long debugreg6;
  351. /* Keep track of the exact dr7 value set by the user */
  352. unsigned long ptrace_dr7;
  353. /* Fault info: */
  354. unsigned long cr2;
  355. unsigned long trap_nr;
  356. unsigned long error_code;
  357. #ifdef CONFIG_X86_32
  358. /* Virtual 86 mode info */
  359. struct vm86_struct __user *vm86_info;
  360. unsigned long screen_bitmap;
  361. unsigned long v86flags;
  362. unsigned long v86mask;
  363. unsigned long saved_sp0;
  364. unsigned int saved_fs;
  365. unsigned int saved_gs;
  366. #endif
  367. /* IO permissions: */
  368. unsigned long *io_bitmap_ptr;
  369. unsigned long iopl;
  370. /* Max allowed port in the bitmap, in bytes: */
  371. unsigned io_bitmap_max;
  372. };
  373. /*
  374. * Set IOPL bits in EFLAGS from given mask
  375. */
  376. static inline void native_set_iopl_mask(unsigned mask)
  377. {
  378. #ifdef CONFIG_X86_32
  379. unsigned int reg;
  380. asm volatile ("pushfl;"
  381. "popl %0;"
  382. "andl %1, %0;"
  383. "orl %2, %0;"
  384. "pushl %0;"
  385. "popfl"
  386. : "=&r" (reg)
  387. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  388. #endif
  389. }
  390. static inline void
  391. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  392. {
  393. tss->x86_tss.sp0 = thread->sp0;
  394. #ifdef CONFIG_X86_32
  395. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  396. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  397. tss->x86_tss.ss1 = thread->sysenter_cs;
  398. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  399. }
  400. #endif
  401. }
  402. static inline void native_swapgs(void)
  403. {
  404. #ifdef CONFIG_X86_64
  405. asm volatile("swapgs" ::: "memory");
  406. #endif
  407. }
  408. static inline unsigned long current_top_of_stack(void)
  409. {
  410. #ifdef CONFIG_X86_64
  411. return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
  412. #else
  413. /* sp0 on x86_32 is special in and around vm86 mode. */
  414. return this_cpu_read_stable(cpu_current_top_of_stack);
  415. #endif
  416. }
  417. #ifdef CONFIG_PARAVIRT
  418. #include <asm/paravirt.h>
  419. #else
  420. #define __cpuid native_cpuid
  421. #define paravirt_enabled() 0
  422. static inline void load_sp0(struct tss_struct *tss,
  423. struct thread_struct *thread)
  424. {
  425. native_load_sp0(tss, thread);
  426. }
  427. #define set_iopl_mask native_set_iopl_mask
  428. #endif /* CONFIG_PARAVIRT */
  429. typedef struct {
  430. unsigned long seg;
  431. } mm_segment_t;
  432. /* Free all resources held by a thread. */
  433. extern void release_thread(struct task_struct *);
  434. unsigned long get_wchan(struct task_struct *p);
  435. /*
  436. * Generic CPUID function
  437. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  438. * resulting in stale register contents being returned.
  439. */
  440. static inline void cpuid(unsigned int op,
  441. unsigned int *eax, unsigned int *ebx,
  442. unsigned int *ecx, unsigned int *edx)
  443. {
  444. *eax = op;
  445. *ecx = 0;
  446. __cpuid(eax, ebx, ecx, edx);
  447. }
  448. /* Some CPUID calls want 'count' to be placed in ecx */
  449. static inline void cpuid_count(unsigned int op, int count,
  450. unsigned int *eax, unsigned int *ebx,
  451. unsigned int *ecx, unsigned int *edx)
  452. {
  453. *eax = op;
  454. *ecx = count;
  455. __cpuid(eax, ebx, ecx, edx);
  456. }
  457. /*
  458. * CPUID functions returning a single datum
  459. */
  460. static inline unsigned int cpuid_eax(unsigned int op)
  461. {
  462. unsigned int eax, ebx, ecx, edx;
  463. cpuid(op, &eax, &ebx, &ecx, &edx);
  464. return eax;
  465. }
  466. static inline unsigned int cpuid_ebx(unsigned int op)
  467. {
  468. unsigned int eax, ebx, ecx, edx;
  469. cpuid(op, &eax, &ebx, &ecx, &edx);
  470. return ebx;
  471. }
  472. static inline unsigned int cpuid_ecx(unsigned int op)
  473. {
  474. unsigned int eax, ebx, ecx, edx;
  475. cpuid(op, &eax, &ebx, &ecx, &edx);
  476. return ecx;
  477. }
  478. static inline unsigned int cpuid_edx(unsigned int op)
  479. {
  480. unsigned int eax, ebx, ecx, edx;
  481. cpuid(op, &eax, &ebx, &ecx, &edx);
  482. return edx;
  483. }
  484. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  485. static inline void rep_nop(void)
  486. {
  487. asm volatile("rep; nop" ::: "memory");
  488. }
  489. static inline void cpu_relax(void)
  490. {
  491. rep_nop();
  492. }
  493. #define cpu_relax_lowlatency() cpu_relax()
  494. /* Stop speculative execution and prefetching of modified code. */
  495. static inline void sync_core(void)
  496. {
  497. int tmp;
  498. #ifdef CONFIG_M486
  499. /*
  500. * Do a CPUID if available, otherwise do a jump. The jump
  501. * can conveniently enough be the jump around CPUID.
  502. */
  503. asm volatile("cmpl %2,%1\n\t"
  504. "jl 1f\n\t"
  505. "cpuid\n"
  506. "1:"
  507. : "=a" (tmp)
  508. : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
  509. : "ebx", "ecx", "edx", "memory");
  510. #else
  511. /*
  512. * CPUID is a barrier to speculative execution.
  513. * Prefetched instructions are automatically
  514. * invalidated when modified.
  515. */
  516. asm volatile("cpuid"
  517. : "=a" (tmp)
  518. : "0" (1)
  519. : "ebx", "ecx", "edx", "memory");
  520. #endif
  521. }
  522. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  523. extern void init_amd_e400_c1e_mask(void);
  524. extern unsigned long boot_option_idle_override;
  525. extern bool amd_e400_c1e_detected;
  526. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  527. IDLE_POLL};
  528. extern void enable_sep_cpu(void);
  529. extern int sysenter_setup(void);
  530. extern void early_trap_init(void);
  531. void early_trap_pf_init(void);
  532. /* Defined in head.S */
  533. extern struct desc_ptr early_gdt_descr;
  534. extern void cpu_set_gdt(int);
  535. extern void switch_to_new_gdt(int);
  536. extern void load_percpu_segment(int);
  537. extern void cpu_init(void);
  538. static inline unsigned long get_debugctlmsr(void)
  539. {
  540. unsigned long debugctlmsr = 0;
  541. #ifndef CONFIG_X86_DEBUGCTLMSR
  542. if (boot_cpu_data.x86 < 6)
  543. return 0;
  544. #endif
  545. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  546. return debugctlmsr;
  547. }
  548. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  549. {
  550. #ifndef CONFIG_X86_DEBUGCTLMSR
  551. if (boot_cpu_data.x86 < 6)
  552. return;
  553. #endif
  554. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  555. }
  556. extern void set_task_blockstep(struct task_struct *task, bool on);
  557. /*
  558. * from system description table in BIOS. Mostly for MCA use, but
  559. * others may find it useful:
  560. */
  561. extern unsigned int machine_id;
  562. extern unsigned int machine_submodel_id;
  563. extern unsigned int BIOS_revision;
  564. /* Boot loader type from the setup header: */
  565. extern int bootloader_type;
  566. extern int bootloader_version;
  567. extern char ignore_fpu_irq;
  568. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  569. #define ARCH_HAS_PREFETCHW
  570. #define ARCH_HAS_SPINLOCK_PREFETCH
  571. #ifdef CONFIG_X86_32
  572. # define BASE_PREFETCH ""
  573. # define ARCH_HAS_PREFETCH
  574. #else
  575. # define BASE_PREFETCH "prefetcht0 %P1"
  576. #endif
  577. /*
  578. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  579. *
  580. * It's not worth to care about 3dnow prefetches for the K6
  581. * because they are microcoded there and very slow.
  582. */
  583. static inline void prefetch(const void *x)
  584. {
  585. alternative_input(BASE_PREFETCH, "prefetchnta %P1",
  586. X86_FEATURE_XMM,
  587. "m" (*(const char *)x));
  588. }
  589. /*
  590. * 3dnow prefetch to get an exclusive cache line.
  591. * Useful for spinlocks to avoid one state transition in the
  592. * cache coherency protocol:
  593. */
  594. static inline void prefetchw(const void *x)
  595. {
  596. alternative_input(BASE_PREFETCH, "prefetchw %P1",
  597. X86_FEATURE_3DNOWPREFETCH,
  598. "m" (*(const char *)x));
  599. }
  600. static inline void spin_lock_prefetch(const void *x)
  601. {
  602. prefetchw(x);
  603. }
  604. #define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
  605. TOP_OF_KERNEL_STACK_PADDING)
  606. #ifdef CONFIG_X86_32
  607. /*
  608. * User space process size: 3GB (default).
  609. */
  610. #define TASK_SIZE PAGE_OFFSET
  611. #define TASK_SIZE_MAX TASK_SIZE
  612. #define STACK_TOP TASK_SIZE
  613. #define STACK_TOP_MAX STACK_TOP
  614. #define INIT_THREAD { \
  615. .sp0 = TOP_OF_INIT_STACK, \
  616. .vm86_info = NULL, \
  617. .sysenter_cs = __KERNEL_CS, \
  618. .io_bitmap_ptr = NULL, \
  619. }
  620. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  621. /*
  622. * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack.
  623. * This is necessary to guarantee that the entire "struct pt_regs"
  624. * is accessible even if the CPU haven't stored the SS/ESP registers
  625. * on the stack (interrupt gate does not save these registers
  626. * when switching to the same priv ring).
  627. * Therefore beware: accessing the ss/esp fields of the
  628. * "struct pt_regs" is possible, but they may contain the
  629. * completely wrong values.
  630. */
  631. #define task_pt_regs(task) \
  632. ({ \
  633. unsigned long __ptr = (unsigned long)task_stack_page(task); \
  634. __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
  635. ((struct pt_regs *)__ptr) - 1; \
  636. })
  637. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  638. #else
  639. /*
  640. * User space process size. 47bits minus one guard page. The guard
  641. * page is necessary on Intel CPUs: if a SYSCALL instruction is at
  642. * the highest possible canonical userspace address, then that
  643. * syscall will enter the kernel with a non-canonical return
  644. * address, and SYSRET will explode dangerously. We avoid this
  645. * particular problem by preventing anything from being mapped
  646. * at the maximum canonical address.
  647. */
  648. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  649. /* This decides where the kernel will search for a free chunk of vm
  650. * space during mmap's.
  651. */
  652. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  653. 0xc0000000 : 0xFFFFe000)
  654. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  655. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  656. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  657. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  658. #define STACK_TOP TASK_SIZE
  659. #define STACK_TOP_MAX TASK_SIZE_MAX
  660. #define INIT_THREAD { \
  661. .sp0 = TOP_OF_INIT_STACK \
  662. }
  663. /*
  664. * Return saved PC of a blocked thread.
  665. * What is this good for? it will be always the scheduler or ret_from_fork.
  666. */
  667. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  668. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  669. extern unsigned long KSTK_ESP(struct task_struct *task);
  670. #endif /* CONFIG_X86_64 */
  671. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  672. unsigned long new_sp);
  673. /*
  674. * This decides where the kernel will search for a free chunk of vm
  675. * space during mmap's.
  676. */
  677. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  678. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  679. /* Get/set a process' ability to use the timestamp counter instruction */
  680. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  681. #define SET_TSC_CTL(val) set_tsc_mode((val))
  682. extern int get_tsc_mode(unsigned long adr);
  683. extern int set_tsc_mode(unsigned int val);
  684. /* Register/unregister a process' MPX related resource */
  685. #define MPX_ENABLE_MANAGEMENT(tsk) mpx_enable_management((tsk))
  686. #define MPX_DISABLE_MANAGEMENT(tsk) mpx_disable_management((tsk))
  687. #ifdef CONFIG_X86_INTEL_MPX
  688. extern int mpx_enable_management(struct task_struct *tsk);
  689. extern int mpx_disable_management(struct task_struct *tsk);
  690. #else
  691. static inline int mpx_enable_management(struct task_struct *tsk)
  692. {
  693. return -EINVAL;
  694. }
  695. static inline int mpx_disable_management(struct task_struct *tsk)
  696. {
  697. return -EINVAL;
  698. }
  699. #endif /* CONFIG_X86_INTEL_MPX */
  700. extern u16 amd_get_nb_id(int cpu);
  701. static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
  702. {
  703. uint32_t base, eax, signature[3];
  704. for (base = 0x40000000; base < 0x40010000; base += 0x100) {
  705. cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
  706. if (!memcmp(sig, signature, 12) &&
  707. (leaves == 0 || ((eax - base) >= leaves)))
  708. return base;
  709. }
  710. return 0;
  711. }
  712. extern unsigned long arch_align_stack(unsigned long sp);
  713. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  714. void default_idle(void);
  715. #ifdef CONFIG_XEN
  716. bool xen_set_default_idle(void);
  717. #else
  718. #define xen_set_default_idle 0
  719. #endif
  720. void stop_this_cpu(void *dummy);
  721. void df_debug(struct pt_regs *regs, long error_code);
  722. #endif /* _ASM_X86_PROCESSOR_H */