vi.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "gmc/gmc_8_1_d.h"
  35. #include "gmc/gmc_8_1_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "smu/smu_7_1_1_d.h"
  43. #include "smu/smu_7_1_1_sh_mask.h"
  44. #include "uvd/uvd_5_0_d.h"
  45. #include "uvd/uvd_5_0_sh_mask.h"
  46. #include "vce/vce_3_0_d.h"
  47. #include "vce/vce_3_0_sh_mask.h"
  48. #include "dce/dce_10_0_d.h"
  49. #include "dce/dce_10_0_sh_mask.h"
  50. #include "vid.h"
  51. #include "vi.h"
  52. #include "vi_dpm.h"
  53. #include "gmc_v8_0.h"
  54. #include "gfx_v8_0.h"
  55. #include "sdma_v2_4.h"
  56. #include "sdma_v3_0.h"
  57. #include "dce_v10_0.h"
  58. #include "dce_v11_0.h"
  59. #include "iceland_ih.h"
  60. #include "tonga_ih.h"
  61. #include "cz_ih.h"
  62. #include "uvd_v5_0.h"
  63. #include "uvd_v6_0.h"
  64. #include "vce_v3_0.h"
  65. /*
  66. * Indirect registers accessor
  67. */
  68. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  69. {
  70. unsigned long flags;
  71. u32 r;
  72. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  73. WREG32(mmPCIE_INDEX, reg);
  74. (void)RREG32(mmPCIE_INDEX);
  75. r = RREG32(mmPCIE_DATA);
  76. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  77. return r;
  78. }
  79. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  80. {
  81. unsigned long flags;
  82. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  83. WREG32(mmPCIE_INDEX, reg);
  84. (void)RREG32(mmPCIE_INDEX);
  85. WREG32(mmPCIE_DATA, v);
  86. (void)RREG32(mmPCIE_DATA);
  87. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  88. }
  89. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  90. {
  91. unsigned long flags;
  92. u32 r;
  93. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  94. WREG32(mmSMC_IND_INDEX_0, (reg));
  95. r = RREG32(mmSMC_IND_DATA_0);
  96. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  97. return r;
  98. }
  99. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  100. {
  101. unsigned long flags;
  102. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  103. WREG32(mmSMC_IND_INDEX_0, (reg));
  104. WREG32(mmSMC_IND_DATA_0, (v));
  105. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  106. }
  107. /* smu_8_0_d.h */
  108. #define mmMP0PUB_IND_INDEX 0x180
  109. #define mmMP0PUB_IND_DATA 0x181
  110. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  111. {
  112. unsigned long flags;
  113. u32 r;
  114. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  115. WREG32(mmMP0PUB_IND_INDEX, (reg));
  116. r = RREG32(mmMP0PUB_IND_DATA);
  117. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  118. return r;
  119. }
  120. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  121. {
  122. unsigned long flags;
  123. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  124. WREG32(mmMP0PUB_IND_INDEX, (reg));
  125. WREG32(mmMP0PUB_IND_DATA, (v));
  126. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  127. }
  128. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  129. {
  130. unsigned long flags;
  131. u32 r;
  132. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  133. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  134. r = RREG32(mmUVD_CTX_DATA);
  135. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  136. return r;
  137. }
  138. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  139. {
  140. unsigned long flags;
  141. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  142. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  143. WREG32(mmUVD_CTX_DATA, (v));
  144. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  145. }
  146. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  147. {
  148. unsigned long flags;
  149. u32 r;
  150. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  151. WREG32(mmDIDT_IND_INDEX, (reg));
  152. r = RREG32(mmDIDT_IND_DATA);
  153. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  154. return r;
  155. }
  156. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  157. {
  158. unsigned long flags;
  159. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  160. WREG32(mmDIDT_IND_INDEX, (reg));
  161. WREG32(mmDIDT_IND_DATA, (v));
  162. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  163. }
  164. static const u32 tonga_mgcg_cgcg_init[] =
  165. {
  166. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  167. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  168. mmPCIE_DATA, 0x000f0000, 0x00000000,
  169. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  170. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  171. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  172. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  173. };
  174. static const u32 iceland_mgcg_cgcg_init[] =
  175. {
  176. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  177. mmPCIE_DATA, 0x000f0000, 0x00000000,
  178. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  179. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  180. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  181. };
  182. static const u32 cz_mgcg_cgcg_init[] =
  183. {
  184. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  185. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  186. mmPCIE_DATA, 0x000f0000, 0x00000000,
  187. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  188. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  189. };
  190. static void vi_init_golden_registers(struct amdgpu_device *adev)
  191. {
  192. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  193. mutex_lock(&adev->grbm_idx_mutex);
  194. switch (adev->asic_type) {
  195. case CHIP_TOPAZ:
  196. amdgpu_program_register_sequence(adev,
  197. iceland_mgcg_cgcg_init,
  198. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  199. break;
  200. case CHIP_TONGA:
  201. amdgpu_program_register_sequence(adev,
  202. tonga_mgcg_cgcg_init,
  203. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  204. break;
  205. case CHIP_CARRIZO:
  206. amdgpu_program_register_sequence(adev,
  207. cz_mgcg_cgcg_init,
  208. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  209. break;
  210. default:
  211. break;
  212. }
  213. mutex_unlock(&adev->grbm_idx_mutex);
  214. }
  215. /**
  216. * vi_get_xclk - get the xclk
  217. *
  218. * @adev: amdgpu_device pointer
  219. *
  220. * Returns the reference clock used by the gfx engine
  221. * (VI).
  222. */
  223. static u32 vi_get_xclk(struct amdgpu_device *adev)
  224. {
  225. u32 reference_clock = adev->clock.spll.reference_freq;
  226. u32 tmp;
  227. if (adev->flags & AMDGPU_IS_APU)
  228. return reference_clock;
  229. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  230. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  231. return 1000;
  232. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  233. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  234. return reference_clock / 4;
  235. return reference_clock;
  236. }
  237. /**
  238. * vi_srbm_select - select specific register instances
  239. *
  240. * @adev: amdgpu_device pointer
  241. * @me: selected ME (micro engine)
  242. * @pipe: pipe
  243. * @queue: queue
  244. * @vmid: VMID
  245. *
  246. * Switches the currently active registers instances. Some
  247. * registers are instanced per VMID, others are instanced per
  248. * me/pipe/queue combination.
  249. */
  250. void vi_srbm_select(struct amdgpu_device *adev,
  251. u32 me, u32 pipe, u32 queue, u32 vmid)
  252. {
  253. u32 srbm_gfx_cntl = 0;
  254. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  255. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  256. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  257. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  258. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  259. }
  260. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  261. {
  262. /* todo */
  263. }
  264. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  265. {
  266. u32 bus_cntl;
  267. u32 d1vga_control = 0;
  268. u32 d2vga_control = 0;
  269. u32 vga_render_control = 0;
  270. u32 rom_cntl;
  271. bool r;
  272. bus_cntl = RREG32(mmBUS_CNTL);
  273. if (adev->mode_info.num_crtc) {
  274. d1vga_control = RREG32(mmD1VGA_CONTROL);
  275. d2vga_control = RREG32(mmD2VGA_CONTROL);
  276. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  277. }
  278. rom_cntl = RREG32_SMC(ixROM_CNTL);
  279. /* enable the rom */
  280. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  281. if (adev->mode_info.num_crtc) {
  282. /* Disable VGA mode */
  283. WREG32(mmD1VGA_CONTROL,
  284. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  285. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  286. WREG32(mmD2VGA_CONTROL,
  287. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  288. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  289. WREG32(mmVGA_RENDER_CONTROL,
  290. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  291. }
  292. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  293. r = amdgpu_read_bios(adev);
  294. /* restore regs */
  295. WREG32(mmBUS_CNTL, bus_cntl);
  296. if (adev->mode_info.num_crtc) {
  297. WREG32(mmD1VGA_CONTROL, d1vga_control);
  298. WREG32(mmD2VGA_CONTROL, d2vga_control);
  299. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  300. }
  301. WREG32_SMC(ixROM_CNTL, rom_cntl);
  302. return r;
  303. }
  304. static struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  305. {mmGB_MACROTILE_MODE7, true},
  306. };
  307. static struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  308. {mmGB_TILE_MODE7, true},
  309. {mmGB_TILE_MODE12, true},
  310. {mmGB_TILE_MODE17, true},
  311. {mmGB_TILE_MODE23, true},
  312. {mmGB_MACROTILE_MODE7, true},
  313. };
  314. static struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  315. {mmGRBM_STATUS, false},
  316. {mmGB_ADDR_CONFIG, false},
  317. {mmMC_ARB_RAMCFG, false},
  318. {mmGB_TILE_MODE0, false},
  319. {mmGB_TILE_MODE1, false},
  320. {mmGB_TILE_MODE2, false},
  321. {mmGB_TILE_MODE3, false},
  322. {mmGB_TILE_MODE4, false},
  323. {mmGB_TILE_MODE5, false},
  324. {mmGB_TILE_MODE6, false},
  325. {mmGB_TILE_MODE7, false},
  326. {mmGB_TILE_MODE8, false},
  327. {mmGB_TILE_MODE9, false},
  328. {mmGB_TILE_MODE10, false},
  329. {mmGB_TILE_MODE11, false},
  330. {mmGB_TILE_MODE12, false},
  331. {mmGB_TILE_MODE13, false},
  332. {mmGB_TILE_MODE14, false},
  333. {mmGB_TILE_MODE15, false},
  334. {mmGB_TILE_MODE16, false},
  335. {mmGB_TILE_MODE17, false},
  336. {mmGB_TILE_MODE18, false},
  337. {mmGB_TILE_MODE19, false},
  338. {mmGB_TILE_MODE20, false},
  339. {mmGB_TILE_MODE21, false},
  340. {mmGB_TILE_MODE22, false},
  341. {mmGB_TILE_MODE23, false},
  342. {mmGB_TILE_MODE24, false},
  343. {mmGB_TILE_MODE25, false},
  344. {mmGB_TILE_MODE26, false},
  345. {mmGB_TILE_MODE27, false},
  346. {mmGB_TILE_MODE28, false},
  347. {mmGB_TILE_MODE29, false},
  348. {mmGB_TILE_MODE30, false},
  349. {mmGB_TILE_MODE31, false},
  350. {mmGB_MACROTILE_MODE0, false},
  351. {mmGB_MACROTILE_MODE1, false},
  352. {mmGB_MACROTILE_MODE2, false},
  353. {mmGB_MACROTILE_MODE3, false},
  354. {mmGB_MACROTILE_MODE4, false},
  355. {mmGB_MACROTILE_MODE5, false},
  356. {mmGB_MACROTILE_MODE6, false},
  357. {mmGB_MACROTILE_MODE7, false},
  358. {mmGB_MACROTILE_MODE8, false},
  359. {mmGB_MACROTILE_MODE9, false},
  360. {mmGB_MACROTILE_MODE10, false},
  361. {mmGB_MACROTILE_MODE11, false},
  362. {mmGB_MACROTILE_MODE12, false},
  363. {mmGB_MACROTILE_MODE13, false},
  364. {mmGB_MACROTILE_MODE14, false},
  365. {mmGB_MACROTILE_MODE15, false},
  366. {mmCC_RB_BACKEND_DISABLE, false, true},
  367. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  368. {mmGB_BACKEND_MAP, false, false},
  369. {mmPA_SC_RASTER_CONFIG, false, true},
  370. {mmPA_SC_RASTER_CONFIG_1, false, true},
  371. };
  372. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  373. u32 sh_num, u32 reg_offset)
  374. {
  375. uint32_t val;
  376. mutex_lock(&adev->grbm_idx_mutex);
  377. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  378. gfx_v8_0_select_se_sh(adev, se_num, sh_num);
  379. val = RREG32(reg_offset);
  380. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  381. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  382. mutex_unlock(&adev->grbm_idx_mutex);
  383. return val;
  384. }
  385. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  386. u32 sh_num, u32 reg_offset, u32 *value)
  387. {
  388. struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  389. struct amdgpu_allowed_register_entry *asic_register_entry;
  390. uint32_t size, i;
  391. *value = 0;
  392. switch (adev->asic_type) {
  393. case CHIP_TOPAZ:
  394. asic_register_table = tonga_allowed_read_registers;
  395. size = ARRAY_SIZE(tonga_allowed_read_registers);
  396. break;
  397. case CHIP_TONGA:
  398. case CHIP_CARRIZO:
  399. asic_register_table = cz_allowed_read_registers;
  400. size = ARRAY_SIZE(cz_allowed_read_registers);
  401. break;
  402. default:
  403. return -EINVAL;
  404. }
  405. if (asic_register_table) {
  406. for (i = 0; i < size; i++) {
  407. asic_register_entry = asic_register_table + i;
  408. if (reg_offset != asic_register_entry->reg_offset)
  409. continue;
  410. if (!asic_register_entry->untouched)
  411. *value = asic_register_entry->grbm_indexed ?
  412. vi_read_indexed_register(adev, se_num,
  413. sh_num, reg_offset) :
  414. RREG32(reg_offset);
  415. return 0;
  416. }
  417. }
  418. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  419. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  420. continue;
  421. if (!vi_allowed_read_registers[i].untouched)
  422. *value = vi_allowed_read_registers[i].grbm_indexed ?
  423. vi_read_indexed_register(adev, se_num,
  424. sh_num, reg_offset) :
  425. RREG32(reg_offset);
  426. return 0;
  427. }
  428. return -EINVAL;
  429. }
  430. static void vi_print_gpu_status_regs(struct amdgpu_device *adev)
  431. {
  432. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  433. RREG32(mmGRBM_STATUS));
  434. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  435. RREG32(mmGRBM_STATUS2));
  436. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  437. RREG32(mmGRBM_STATUS_SE0));
  438. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  439. RREG32(mmGRBM_STATUS_SE1));
  440. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  441. RREG32(mmGRBM_STATUS_SE2));
  442. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  443. RREG32(mmGRBM_STATUS_SE3));
  444. dev_info(adev->dev, " SRBM_STATUS=0x%08X\n",
  445. RREG32(mmSRBM_STATUS));
  446. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  447. RREG32(mmSRBM_STATUS2));
  448. dev_info(adev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  449. RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  450. dev_info(adev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  451. RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  452. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  453. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  454. RREG32(mmCP_STALLED_STAT1));
  455. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  456. RREG32(mmCP_STALLED_STAT2));
  457. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  458. RREG32(mmCP_STALLED_STAT3));
  459. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  460. RREG32(mmCP_CPF_BUSY_STAT));
  461. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  462. RREG32(mmCP_CPF_STALLED_STAT1));
  463. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  464. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  465. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  466. RREG32(mmCP_CPC_STALLED_STAT1));
  467. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  468. }
  469. /**
  470. * vi_gpu_check_soft_reset - check which blocks are busy
  471. *
  472. * @adev: amdgpu_device pointer
  473. *
  474. * Check which blocks are busy and return the relevant reset
  475. * mask to be used by vi_gpu_soft_reset().
  476. * Returns a mask of the blocks to be reset.
  477. */
  478. u32 vi_gpu_check_soft_reset(struct amdgpu_device *adev)
  479. {
  480. u32 reset_mask = 0;
  481. u32 tmp;
  482. /* GRBM_STATUS */
  483. tmp = RREG32(mmGRBM_STATUS);
  484. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  485. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  486. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  487. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  488. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  489. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  490. reset_mask |= AMDGPU_RESET_GFX;
  491. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK))
  492. reset_mask |= AMDGPU_RESET_CP;
  493. /* GRBM_STATUS2 */
  494. tmp = RREG32(mmGRBM_STATUS2);
  495. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  496. reset_mask |= AMDGPU_RESET_RLC;
  497. if (tmp & (GRBM_STATUS2__CPF_BUSY_MASK |
  498. GRBM_STATUS2__CPC_BUSY_MASK |
  499. GRBM_STATUS2__CPG_BUSY_MASK))
  500. reset_mask |= AMDGPU_RESET_CP;
  501. /* SRBM_STATUS2 */
  502. tmp = RREG32(mmSRBM_STATUS2);
  503. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK)
  504. reset_mask |= AMDGPU_RESET_DMA;
  505. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK)
  506. reset_mask |= AMDGPU_RESET_DMA1;
  507. /* SRBM_STATUS */
  508. tmp = RREG32(mmSRBM_STATUS);
  509. if (tmp & SRBM_STATUS__IH_BUSY_MASK)
  510. reset_mask |= AMDGPU_RESET_IH;
  511. if (tmp & SRBM_STATUS__SEM_BUSY_MASK)
  512. reset_mask |= AMDGPU_RESET_SEM;
  513. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  514. reset_mask |= AMDGPU_RESET_GRBM;
  515. if (adev->asic_type != CHIP_TOPAZ) {
  516. if (tmp & (SRBM_STATUS__UVD_RQ_PENDING_MASK |
  517. SRBM_STATUS__UVD_BUSY_MASK))
  518. reset_mask |= AMDGPU_RESET_UVD;
  519. }
  520. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  521. reset_mask |= AMDGPU_RESET_VMC;
  522. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  523. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK))
  524. reset_mask |= AMDGPU_RESET_MC;
  525. /* SDMA0_STATUS_REG */
  526. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  527. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  528. reset_mask |= AMDGPU_RESET_DMA;
  529. /* SDMA1_STATUS_REG */
  530. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  531. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  532. reset_mask |= AMDGPU_RESET_DMA1;
  533. #if 0
  534. /* VCE_STATUS */
  535. if (adev->asic_type != CHIP_TOPAZ) {
  536. tmp = RREG32(mmVCE_STATUS);
  537. if (tmp & VCE_STATUS__VCPU_REPORT_RB0_BUSY_MASK)
  538. reset_mask |= AMDGPU_RESET_VCE;
  539. if (tmp & VCE_STATUS__VCPU_REPORT_RB1_BUSY_MASK)
  540. reset_mask |= AMDGPU_RESET_VCE1;
  541. }
  542. if (adev->asic_type != CHIP_TOPAZ) {
  543. if (amdgpu_display_is_display_hung(adev))
  544. reset_mask |= AMDGPU_RESET_DISPLAY;
  545. }
  546. #endif
  547. /* Skip MC reset as it's mostly likely not hung, just busy */
  548. if (reset_mask & AMDGPU_RESET_MC) {
  549. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  550. reset_mask &= ~AMDGPU_RESET_MC;
  551. }
  552. return reset_mask;
  553. }
  554. /**
  555. * vi_gpu_soft_reset - soft reset GPU
  556. *
  557. * @adev: amdgpu_device pointer
  558. * @reset_mask: mask of which blocks to reset
  559. *
  560. * Soft reset the blocks specified in @reset_mask.
  561. */
  562. static void vi_gpu_soft_reset(struct amdgpu_device *adev, u32 reset_mask)
  563. {
  564. struct amdgpu_mode_mc_save save;
  565. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  566. u32 tmp;
  567. if (reset_mask == 0)
  568. return;
  569. dev_info(adev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  570. vi_print_gpu_status_regs(adev);
  571. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  572. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR));
  573. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  574. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS));
  575. /* disable CG/PG */
  576. /* stop the rlc */
  577. //XXX
  578. //gfx_v8_0_rlc_stop(adev);
  579. /* Disable GFX parsing/prefetching */
  580. tmp = RREG32(mmCP_ME_CNTL);
  581. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  582. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  583. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  584. WREG32(mmCP_ME_CNTL, tmp);
  585. /* Disable MEC parsing/prefetching */
  586. tmp = RREG32(mmCP_MEC_CNTL);
  587. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME1_HALT, 1);
  588. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME2_HALT, 1);
  589. WREG32(mmCP_MEC_CNTL, tmp);
  590. if (reset_mask & AMDGPU_RESET_DMA) {
  591. /* sdma0 */
  592. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  593. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  594. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  595. }
  596. if (reset_mask & AMDGPU_RESET_DMA1) {
  597. /* sdma1 */
  598. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  599. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  600. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  601. }
  602. gmc_v8_0_mc_stop(adev, &save);
  603. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  604. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  605. }
  606. if (reset_mask & (AMDGPU_RESET_GFX | AMDGPU_RESET_COMPUTE | AMDGPU_RESET_CP)) {
  607. grbm_soft_reset =
  608. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  609. grbm_soft_reset =
  610. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  611. }
  612. if (reset_mask & AMDGPU_RESET_CP) {
  613. grbm_soft_reset =
  614. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  615. srbm_soft_reset =
  616. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  617. }
  618. if (reset_mask & AMDGPU_RESET_DMA)
  619. srbm_soft_reset =
  620. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA, 1);
  621. if (reset_mask & AMDGPU_RESET_DMA1)
  622. srbm_soft_reset =
  623. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1, 1);
  624. if (reset_mask & AMDGPU_RESET_DISPLAY)
  625. srbm_soft_reset =
  626. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_DC, 1);
  627. if (reset_mask & AMDGPU_RESET_RLC)
  628. grbm_soft_reset =
  629. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  630. if (reset_mask & AMDGPU_RESET_SEM)
  631. srbm_soft_reset =
  632. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  633. if (reset_mask & AMDGPU_RESET_IH)
  634. srbm_soft_reset =
  635. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_IH, 1);
  636. if (reset_mask & AMDGPU_RESET_GRBM)
  637. srbm_soft_reset =
  638. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  639. if (reset_mask & AMDGPU_RESET_VMC)
  640. srbm_soft_reset =
  641. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  642. if (reset_mask & AMDGPU_RESET_UVD)
  643. srbm_soft_reset =
  644. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  645. if (reset_mask & AMDGPU_RESET_VCE)
  646. srbm_soft_reset =
  647. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
  648. if (reset_mask & AMDGPU_RESET_VCE)
  649. srbm_soft_reset =
  650. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
  651. if (!(adev->flags & AMDGPU_IS_APU)) {
  652. if (reset_mask & AMDGPU_RESET_MC)
  653. srbm_soft_reset =
  654. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  655. }
  656. if (grbm_soft_reset) {
  657. tmp = RREG32(mmGRBM_SOFT_RESET);
  658. tmp |= grbm_soft_reset;
  659. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  660. WREG32(mmGRBM_SOFT_RESET, tmp);
  661. tmp = RREG32(mmGRBM_SOFT_RESET);
  662. udelay(50);
  663. tmp &= ~grbm_soft_reset;
  664. WREG32(mmGRBM_SOFT_RESET, tmp);
  665. tmp = RREG32(mmGRBM_SOFT_RESET);
  666. }
  667. if (srbm_soft_reset) {
  668. tmp = RREG32(mmSRBM_SOFT_RESET);
  669. tmp |= srbm_soft_reset;
  670. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  671. WREG32(mmSRBM_SOFT_RESET, tmp);
  672. tmp = RREG32(mmSRBM_SOFT_RESET);
  673. udelay(50);
  674. tmp &= ~srbm_soft_reset;
  675. WREG32(mmSRBM_SOFT_RESET, tmp);
  676. tmp = RREG32(mmSRBM_SOFT_RESET);
  677. }
  678. /* Wait a little for things to settle down */
  679. udelay(50);
  680. gmc_v8_0_mc_resume(adev, &save);
  681. udelay(50);
  682. vi_print_gpu_status_regs(adev);
  683. }
  684. static void vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  685. {
  686. struct amdgpu_mode_mc_save save;
  687. u32 tmp, i;
  688. dev_info(adev->dev, "GPU pci config reset\n");
  689. /* disable dpm? */
  690. /* disable cg/pg */
  691. /* Disable GFX parsing/prefetching */
  692. tmp = RREG32(mmCP_ME_CNTL);
  693. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  694. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  695. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  696. WREG32(mmCP_ME_CNTL, tmp);
  697. /* Disable MEC parsing/prefetching */
  698. tmp = RREG32(mmCP_MEC_CNTL);
  699. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME1_HALT, 1);
  700. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME2_HALT, 1);
  701. WREG32(mmCP_MEC_CNTL, tmp);
  702. /* Disable GFX parsing/prefetching */
  703. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK |
  704. CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  705. /* Disable MEC parsing/prefetching */
  706. WREG32(mmCP_MEC_CNTL,
  707. CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  708. /* sdma0 */
  709. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  710. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  711. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  712. /* sdma1 */
  713. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  714. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  715. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  716. /* XXX other engines? */
  717. /* halt the rlc, disable cp internal ints */
  718. //XXX
  719. //gfx_v8_0_rlc_stop(adev);
  720. udelay(50);
  721. /* disable mem access */
  722. gmc_v8_0_mc_stop(adev, &save);
  723. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  724. dev_warn(adev->dev, "Wait for MC idle timed out !\n");
  725. }
  726. /* disable BM */
  727. pci_clear_master(adev->pdev);
  728. /* reset */
  729. amdgpu_pci_config_reset(adev);
  730. udelay(100);
  731. /* wait for asic to come out of reset */
  732. for (i = 0; i < adev->usec_timeout; i++) {
  733. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff)
  734. break;
  735. udelay(1);
  736. }
  737. }
  738. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  739. {
  740. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  741. if (hung)
  742. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  743. else
  744. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  745. WREG32(mmBIOS_SCRATCH_3, tmp);
  746. }
  747. /**
  748. * vi_asic_reset - soft reset GPU
  749. *
  750. * @adev: amdgpu_device pointer
  751. *
  752. * Look up which blocks are hung and attempt
  753. * to reset them.
  754. * Returns 0 for success.
  755. */
  756. static int vi_asic_reset(struct amdgpu_device *adev)
  757. {
  758. u32 reset_mask;
  759. reset_mask = vi_gpu_check_soft_reset(adev);
  760. if (reset_mask)
  761. vi_set_bios_scratch_engine_hung(adev, true);
  762. /* try soft reset */
  763. vi_gpu_soft_reset(adev, reset_mask);
  764. reset_mask = vi_gpu_check_soft_reset(adev);
  765. /* try pci config reset */
  766. if (reset_mask && amdgpu_hard_reset)
  767. vi_gpu_pci_config_reset(adev);
  768. reset_mask = vi_gpu_check_soft_reset(adev);
  769. if (!reset_mask)
  770. vi_set_bios_scratch_engine_hung(adev, false);
  771. return 0;
  772. }
  773. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  774. u32 cntl_reg, u32 status_reg)
  775. {
  776. int r, i;
  777. struct atom_clock_dividers dividers;
  778. uint32_t tmp;
  779. r = amdgpu_atombios_get_clock_dividers(adev,
  780. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  781. clock, false, &dividers);
  782. if (r)
  783. return r;
  784. tmp = RREG32_SMC(cntl_reg);
  785. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  786. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  787. tmp |= dividers.post_divider;
  788. WREG32_SMC(cntl_reg, tmp);
  789. for (i = 0; i < 100; i++) {
  790. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  791. break;
  792. mdelay(10);
  793. }
  794. if (i == 100)
  795. return -ETIMEDOUT;
  796. return 0;
  797. }
  798. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  799. {
  800. int r;
  801. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  802. if (r)
  803. return r;
  804. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  805. return 0;
  806. }
  807. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  808. {
  809. /* todo */
  810. return 0;
  811. }
  812. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  813. {
  814. u32 mask;
  815. int ret;
  816. if (amdgpu_pcie_gen2 == 0)
  817. return;
  818. if (adev->flags & AMDGPU_IS_APU)
  819. return;
  820. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  821. if (ret != 0)
  822. return;
  823. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  824. return;
  825. /* todo */
  826. }
  827. static void vi_program_aspm(struct amdgpu_device *adev)
  828. {
  829. if (amdgpu_aspm == 0)
  830. return;
  831. /* todo */
  832. }
  833. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  834. bool enable)
  835. {
  836. u32 tmp;
  837. /* not necessary on CZ */
  838. if (adev->flags & AMDGPU_IS_APU)
  839. return;
  840. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  841. if (enable)
  842. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  843. else
  844. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  845. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  846. }
  847. /* topaz has no DCE, UVD, VCE */
  848. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  849. {
  850. /* ORDER MATTERS! */
  851. {
  852. .type = AMD_IP_BLOCK_TYPE_COMMON,
  853. .major = 2,
  854. .minor = 0,
  855. .rev = 0,
  856. .funcs = &vi_common_ip_funcs,
  857. },
  858. {
  859. .type = AMD_IP_BLOCK_TYPE_GMC,
  860. .major = 8,
  861. .minor = 0,
  862. .rev = 0,
  863. .funcs = &gmc_v8_0_ip_funcs,
  864. },
  865. {
  866. .type = AMD_IP_BLOCK_TYPE_IH,
  867. .major = 2,
  868. .minor = 4,
  869. .rev = 0,
  870. .funcs = &iceland_ih_ip_funcs,
  871. },
  872. {
  873. .type = AMD_IP_BLOCK_TYPE_SMC,
  874. .major = 7,
  875. .minor = 1,
  876. .rev = 0,
  877. .funcs = &iceland_dpm_ip_funcs,
  878. },
  879. {
  880. .type = AMD_IP_BLOCK_TYPE_GFX,
  881. .major = 8,
  882. .minor = 0,
  883. .rev = 0,
  884. .funcs = &gfx_v8_0_ip_funcs,
  885. },
  886. {
  887. .type = AMD_IP_BLOCK_TYPE_SDMA,
  888. .major = 2,
  889. .minor = 4,
  890. .rev = 0,
  891. .funcs = &sdma_v2_4_ip_funcs,
  892. },
  893. };
  894. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  895. {
  896. /* ORDER MATTERS! */
  897. {
  898. .type = AMD_IP_BLOCK_TYPE_COMMON,
  899. .major = 2,
  900. .minor = 0,
  901. .rev = 0,
  902. .funcs = &vi_common_ip_funcs,
  903. },
  904. {
  905. .type = AMD_IP_BLOCK_TYPE_GMC,
  906. .major = 8,
  907. .minor = 0,
  908. .rev = 0,
  909. .funcs = &gmc_v8_0_ip_funcs,
  910. },
  911. {
  912. .type = AMD_IP_BLOCK_TYPE_IH,
  913. .major = 3,
  914. .minor = 0,
  915. .rev = 0,
  916. .funcs = &tonga_ih_ip_funcs,
  917. },
  918. {
  919. .type = AMD_IP_BLOCK_TYPE_SMC,
  920. .major = 7,
  921. .minor = 1,
  922. .rev = 0,
  923. .funcs = &tonga_dpm_ip_funcs,
  924. },
  925. {
  926. .type = AMD_IP_BLOCK_TYPE_DCE,
  927. .major = 10,
  928. .minor = 0,
  929. .rev = 0,
  930. .funcs = &dce_v10_0_ip_funcs,
  931. },
  932. {
  933. .type = AMD_IP_BLOCK_TYPE_GFX,
  934. .major = 8,
  935. .minor = 0,
  936. .rev = 0,
  937. .funcs = &gfx_v8_0_ip_funcs,
  938. },
  939. {
  940. .type = AMD_IP_BLOCK_TYPE_SDMA,
  941. .major = 3,
  942. .minor = 0,
  943. .rev = 0,
  944. .funcs = &sdma_v3_0_ip_funcs,
  945. },
  946. {
  947. .type = AMD_IP_BLOCK_TYPE_UVD,
  948. .major = 5,
  949. .minor = 0,
  950. .rev = 0,
  951. .funcs = &uvd_v5_0_ip_funcs,
  952. },
  953. {
  954. .type = AMD_IP_BLOCK_TYPE_VCE,
  955. .major = 3,
  956. .minor = 0,
  957. .rev = 0,
  958. .funcs = &vce_v3_0_ip_funcs,
  959. },
  960. };
  961. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  962. {
  963. /* ORDER MATTERS! */
  964. {
  965. .type = AMD_IP_BLOCK_TYPE_COMMON,
  966. .major = 2,
  967. .minor = 0,
  968. .rev = 0,
  969. .funcs = &vi_common_ip_funcs,
  970. },
  971. {
  972. .type = AMD_IP_BLOCK_TYPE_GMC,
  973. .major = 8,
  974. .minor = 0,
  975. .rev = 0,
  976. .funcs = &gmc_v8_0_ip_funcs,
  977. },
  978. {
  979. .type = AMD_IP_BLOCK_TYPE_IH,
  980. .major = 3,
  981. .minor = 0,
  982. .rev = 0,
  983. .funcs = &cz_ih_ip_funcs,
  984. },
  985. {
  986. .type = AMD_IP_BLOCK_TYPE_SMC,
  987. .major = 8,
  988. .minor = 0,
  989. .rev = 0,
  990. .funcs = &cz_dpm_ip_funcs,
  991. },
  992. {
  993. .type = AMD_IP_BLOCK_TYPE_DCE,
  994. .major = 11,
  995. .minor = 0,
  996. .rev = 0,
  997. .funcs = &dce_v11_0_ip_funcs,
  998. },
  999. {
  1000. .type = AMD_IP_BLOCK_TYPE_GFX,
  1001. .major = 8,
  1002. .minor = 0,
  1003. .rev = 0,
  1004. .funcs = &gfx_v8_0_ip_funcs,
  1005. },
  1006. {
  1007. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1008. .major = 3,
  1009. .minor = 0,
  1010. .rev = 0,
  1011. .funcs = &sdma_v3_0_ip_funcs,
  1012. },
  1013. {
  1014. .type = AMD_IP_BLOCK_TYPE_UVD,
  1015. .major = 6,
  1016. .minor = 0,
  1017. .rev = 0,
  1018. .funcs = &uvd_v6_0_ip_funcs,
  1019. },
  1020. {
  1021. .type = AMD_IP_BLOCK_TYPE_VCE,
  1022. .major = 3,
  1023. .minor = 0,
  1024. .rev = 0,
  1025. .funcs = &vce_v3_0_ip_funcs,
  1026. },
  1027. };
  1028. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1029. {
  1030. switch (adev->asic_type) {
  1031. case CHIP_TOPAZ:
  1032. adev->ip_blocks = topaz_ip_blocks;
  1033. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  1034. break;
  1035. case CHIP_TONGA:
  1036. adev->ip_blocks = tonga_ip_blocks;
  1037. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  1038. break;
  1039. case CHIP_CARRIZO:
  1040. adev->ip_blocks = cz_ip_blocks;
  1041. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  1042. break;
  1043. default:
  1044. /* FIXME: not supported yet */
  1045. return -EINVAL;
  1046. }
  1047. return 0;
  1048. }
  1049. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  1050. {
  1051. if (adev->asic_type == CHIP_TOPAZ)
  1052. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  1053. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  1054. else
  1055. return (RREG32(mmCC_DRM_ID_STRAPS) & CC_DRM_ID_STRAPS__ATI_REV_ID_MASK)
  1056. >> CC_DRM_ID_STRAPS__ATI_REV_ID__SHIFT;
  1057. }
  1058. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1059. {
  1060. .read_disabled_bios = &vi_read_disabled_bios,
  1061. .read_register = &vi_read_register,
  1062. .reset = &vi_asic_reset,
  1063. .set_vga_state = &vi_vga_set_state,
  1064. .get_xclk = &vi_get_xclk,
  1065. .set_uvd_clocks = &vi_set_uvd_clocks,
  1066. .set_vce_clocks = &vi_set_vce_clocks,
  1067. .get_cu_info = &gfx_v8_0_get_cu_info,
  1068. /* these should be moved to their own ip modules */
  1069. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  1070. .wait_for_mc_idle = &gmc_v8_0_mc_wait_for_idle,
  1071. };
  1072. static int vi_common_early_init(void *handle)
  1073. {
  1074. bool smc_enabled = false;
  1075. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1076. if (adev->flags & AMDGPU_IS_APU) {
  1077. adev->smc_rreg = &cz_smc_rreg;
  1078. adev->smc_wreg = &cz_smc_wreg;
  1079. } else {
  1080. adev->smc_rreg = &vi_smc_rreg;
  1081. adev->smc_wreg = &vi_smc_wreg;
  1082. }
  1083. adev->pcie_rreg = &vi_pcie_rreg;
  1084. adev->pcie_wreg = &vi_pcie_wreg;
  1085. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1086. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1087. adev->didt_rreg = &vi_didt_rreg;
  1088. adev->didt_wreg = &vi_didt_wreg;
  1089. adev->asic_funcs = &vi_asic_funcs;
  1090. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1091. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1092. smc_enabled = true;
  1093. adev->rev_id = vi_get_rev_id(adev);
  1094. adev->external_rev_id = 0xFF;
  1095. switch (adev->asic_type) {
  1096. case CHIP_TOPAZ:
  1097. adev->has_uvd = false;
  1098. adev->cg_flags = 0;
  1099. adev->pg_flags = 0;
  1100. adev->external_rev_id = 0x1;
  1101. if (amdgpu_smc_load_fw && smc_enabled)
  1102. adev->firmware.smu_load = true;
  1103. break;
  1104. case CHIP_TONGA:
  1105. adev->has_uvd = true;
  1106. adev->cg_flags = 0;
  1107. adev->pg_flags = 0;
  1108. adev->external_rev_id = adev->rev_id + 0x14;
  1109. if (amdgpu_smc_load_fw && smc_enabled)
  1110. adev->firmware.smu_load = true;
  1111. break;
  1112. case CHIP_CARRIZO:
  1113. adev->has_uvd = true;
  1114. adev->cg_flags = 0;
  1115. adev->pg_flags = AMDGPU_PG_SUPPORT_UVD | AMDGPU_PG_SUPPORT_VCE;
  1116. adev->external_rev_id = adev->rev_id + 0x1;
  1117. if (amdgpu_smc_load_fw && smc_enabled)
  1118. adev->firmware.smu_load = true;
  1119. break;
  1120. default:
  1121. /* FIXME: not supported yet */
  1122. return -EINVAL;
  1123. }
  1124. return 0;
  1125. }
  1126. static int vi_common_sw_init(void *handle)
  1127. {
  1128. return 0;
  1129. }
  1130. static int vi_common_sw_fini(void *handle)
  1131. {
  1132. return 0;
  1133. }
  1134. static int vi_common_hw_init(void *handle)
  1135. {
  1136. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1137. /* move the golden regs per IP block */
  1138. vi_init_golden_registers(adev);
  1139. /* enable pcie gen2/3 link */
  1140. vi_pcie_gen3_enable(adev);
  1141. /* enable aspm */
  1142. vi_program_aspm(adev);
  1143. /* enable the doorbell aperture */
  1144. vi_enable_doorbell_aperture(adev, true);
  1145. return 0;
  1146. }
  1147. static int vi_common_hw_fini(void *handle)
  1148. {
  1149. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1150. /* enable the doorbell aperture */
  1151. vi_enable_doorbell_aperture(adev, false);
  1152. return 0;
  1153. }
  1154. static int vi_common_suspend(void *handle)
  1155. {
  1156. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1157. return vi_common_hw_fini(adev);
  1158. }
  1159. static int vi_common_resume(void *handle)
  1160. {
  1161. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1162. return vi_common_hw_init(adev);
  1163. }
  1164. static bool vi_common_is_idle(void *handle)
  1165. {
  1166. return true;
  1167. }
  1168. static int vi_common_wait_for_idle(void *handle)
  1169. {
  1170. return 0;
  1171. }
  1172. static void vi_common_print_status(void *handle)
  1173. {
  1174. return;
  1175. }
  1176. static int vi_common_soft_reset(void *handle)
  1177. {
  1178. return 0;
  1179. }
  1180. static int vi_common_set_clockgating_state(void *handle,
  1181. enum amd_clockgating_state state)
  1182. {
  1183. return 0;
  1184. }
  1185. static int vi_common_set_powergating_state(void *handle,
  1186. enum amd_powergating_state state)
  1187. {
  1188. return 0;
  1189. }
  1190. const struct amd_ip_funcs vi_common_ip_funcs = {
  1191. .early_init = vi_common_early_init,
  1192. .late_init = NULL,
  1193. .sw_init = vi_common_sw_init,
  1194. .sw_fini = vi_common_sw_fini,
  1195. .hw_init = vi_common_hw_init,
  1196. .hw_fini = vi_common_hw_fini,
  1197. .suspend = vi_common_suspend,
  1198. .resume = vi_common_resume,
  1199. .is_idle = vi_common_is_idle,
  1200. .wait_for_idle = vi_common_wait_for_idle,
  1201. .soft_reset = vi_common_soft_reset,
  1202. .print_status = vi_common_print_status,
  1203. .set_clockgating_state = vi_common_set_clockgating_state,
  1204. .set_powergating_state = vi_common_set_powergating_state,
  1205. };