cik_sdma.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "cikd.h"
  30. #include "cik.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gca/gfx_7_2_d.h"
  34. #include "gca/gfx_7_2_enum.h"
  35. #include "gca/gfx_7_2_sh_mask.h"
  36. #include "gmc/gmc_7_1_d.h"
  37. #include "gmc/gmc_7_1_sh_mask.h"
  38. #include "oss/oss_2_0_d.h"
  39. #include "oss/oss_2_0_sh_mask.h"
  40. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  41. {
  42. SDMA0_REGISTER_OFFSET,
  43. SDMA1_REGISTER_OFFSET
  44. };
  45. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
  46. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
  47. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
  48. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
  49. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
  51. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  52. MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
  53. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  54. MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
  55. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  56. MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
  57. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  58. MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
  59. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
  60. /*
  61. * sDMA - System DMA
  62. * Starting with CIK, the GPU has new asynchronous
  63. * DMA engines. These engines are used for compute
  64. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  65. * and each one supports 1 ring buffer used for gfx
  66. * and 2 queues used for compute.
  67. *
  68. * The programming model is very similar to the CP
  69. * (ring buffer, IBs, etc.), but sDMA has it's own
  70. * packet format that is different from the PM4 format
  71. * used by the CP. sDMA supports copying data, writing
  72. * embedded data, solid fills, and a number of other
  73. * things. It also has support for tiling/detiling of
  74. * buffers.
  75. */
  76. /**
  77. * cik_sdma_init_microcode - load ucode images from disk
  78. *
  79. * @adev: amdgpu_device pointer
  80. *
  81. * Use the firmware interface to load the ucode images into
  82. * the driver (not loaded into hw).
  83. * Returns 0 on success, error on failure.
  84. */
  85. static int cik_sdma_init_microcode(struct amdgpu_device *adev)
  86. {
  87. const char *chip_name;
  88. char fw_name[30];
  89. int err, i;
  90. DRM_DEBUG("\n");
  91. switch (adev->asic_type) {
  92. case CHIP_BONAIRE:
  93. chip_name = "bonaire";
  94. break;
  95. case CHIP_HAWAII:
  96. chip_name = "hawaii";
  97. break;
  98. case CHIP_KAVERI:
  99. chip_name = "kaveri";
  100. break;
  101. case CHIP_KABINI:
  102. chip_name = "kabini";
  103. break;
  104. case CHIP_MULLINS:
  105. chip_name = "mullins";
  106. break;
  107. default: BUG();
  108. }
  109. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  110. if (i == 0)
  111. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  112. else
  113. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
  114. err = request_firmware(&adev->sdma[i].fw, fw_name, adev->dev);
  115. if (err)
  116. goto out;
  117. err = amdgpu_ucode_validate(adev->sdma[i].fw);
  118. }
  119. out:
  120. if (err) {
  121. printk(KERN_ERR
  122. "cik_sdma: Failed to load firmware \"%s\"\n",
  123. fw_name);
  124. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  125. release_firmware(adev->sdma[i].fw);
  126. adev->sdma[i].fw = NULL;
  127. }
  128. }
  129. return err;
  130. }
  131. /**
  132. * cik_sdma_ring_get_rptr - get the current read pointer
  133. *
  134. * @ring: amdgpu ring pointer
  135. *
  136. * Get the current rptr from the hardware (CIK+).
  137. */
  138. static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
  139. {
  140. u32 rptr;
  141. rptr = ring->adev->wb.wb[ring->rptr_offs];
  142. return (rptr & 0x3fffc) >> 2;
  143. }
  144. /**
  145. * cik_sdma_ring_get_wptr - get the current write pointer
  146. *
  147. * @ring: amdgpu ring pointer
  148. *
  149. * Get the current wptr from the hardware (CIK+).
  150. */
  151. static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
  152. {
  153. struct amdgpu_device *adev = ring->adev;
  154. u32 me = (ring == &adev->sdma[0].ring) ? 0 : 1;
  155. return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  156. }
  157. /**
  158. * cik_sdma_ring_set_wptr - commit the write pointer
  159. *
  160. * @ring: amdgpu ring pointer
  161. *
  162. * Write the wptr back to the hardware (CIK+).
  163. */
  164. static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
  165. {
  166. struct amdgpu_device *adev = ring->adev;
  167. u32 me = (ring == &adev->sdma[0].ring) ? 0 : 1;
  168. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
  169. }
  170. /**
  171. * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
  172. *
  173. * @ring: amdgpu ring pointer
  174. * @ib: IB object to schedule
  175. *
  176. * Schedule an IB in the DMA ring (CIK).
  177. */
  178. static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
  179. struct amdgpu_ib *ib)
  180. {
  181. u32 extra_bits = (ib->vm ? ib->vm->ids[ring->idx].id : 0) & 0xf;
  182. u32 next_rptr = ring->wptr + 5;
  183. while ((next_rptr & 7) != 4)
  184. next_rptr++;
  185. next_rptr += 4;
  186. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  187. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  188. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  189. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  190. amdgpu_ring_write(ring, next_rptr);
  191. /* IB packet must end on a 8 DW boundary */
  192. while ((ring->wptr & 7) != 4)
  193. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  194. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  195. amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  196. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  197. amdgpu_ring_write(ring, ib->length_dw);
  198. }
  199. /**
  200. * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  201. *
  202. * @ring: amdgpu ring pointer
  203. *
  204. * Emit an hdp flush packet on the requested DMA ring.
  205. */
  206. static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  207. {
  208. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  209. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  210. u32 ref_and_mask;
  211. if (ring == &ring->adev->sdma[0].ring)
  212. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  213. else
  214. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  215. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  216. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  217. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  218. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  219. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  220. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  221. }
  222. /**
  223. * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
  224. *
  225. * @ring: amdgpu ring pointer
  226. * @fence: amdgpu fence object
  227. *
  228. * Add a DMA fence packet to the ring to write
  229. * the fence seq number and DMA trap packet to generate
  230. * an interrupt if needed (CIK).
  231. */
  232. static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  233. unsigned flags)
  234. {
  235. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  236. /* write the fence */
  237. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  238. amdgpu_ring_write(ring, lower_32_bits(addr));
  239. amdgpu_ring_write(ring, upper_32_bits(addr));
  240. amdgpu_ring_write(ring, lower_32_bits(seq));
  241. /* optionally write high bits as well */
  242. if (write64bit) {
  243. addr += 4;
  244. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  245. amdgpu_ring_write(ring, lower_32_bits(addr));
  246. amdgpu_ring_write(ring, upper_32_bits(addr));
  247. amdgpu_ring_write(ring, upper_32_bits(seq));
  248. }
  249. /* generate an interrupt */
  250. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  251. }
  252. /**
  253. * cik_sdma_ring_emit_semaphore - emit a semaphore on the dma ring
  254. *
  255. * @ring: amdgpu_ring structure holding ring information
  256. * @semaphore: amdgpu semaphore object
  257. * @emit_wait: wait or signal semaphore
  258. *
  259. * Add a DMA semaphore packet to the ring wait on or signal
  260. * other rings (CIK).
  261. */
  262. static bool cik_sdma_ring_emit_semaphore(struct amdgpu_ring *ring,
  263. struct amdgpu_semaphore *semaphore,
  264. bool emit_wait)
  265. {
  266. u64 addr = semaphore->gpu_addr;
  267. u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
  268. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
  269. amdgpu_ring_write(ring, addr & 0xfffffff8);
  270. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  271. return true;
  272. }
  273. /**
  274. * cik_sdma_gfx_stop - stop the gfx async dma engines
  275. *
  276. * @adev: amdgpu_device pointer
  277. *
  278. * Stop the gfx async dma ring buffers (CIK).
  279. */
  280. static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
  281. {
  282. struct amdgpu_ring *sdma0 = &adev->sdma[0].ring;
  283. struct amdgpu_ring *sdma1 = &adev->sdma[1].ring;
  284. u32 rb_cntl;
  285. int i;
  286. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  287. (adev->mman.buffer_funcs_ring == sdma1))
  288. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  289. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  290. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  291. rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
  292. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  293. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
  294. }
  295. sdma0->ready = false;
  296. sdma1->ready = false;
  297. }
  298. /**
  299. * cik_sdma_rlc_stop - stop the compute async dma engines
  300. *
  301. * @adev: amdgpu_device pointer
  302. *
  303. * Stop the compute async dma queues (CIK).
  304. */
  305. static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
  306. {
  307. /* XXX todo */
  308. }
  309. /**
  310. * cik_sdma_enable - stop the async dma engines
  311. *
  312. * @adev: amdgpu_device pointer
  313. * @enable: enable/disable the DMA MEs.
  314. *
  315. * Halt or unhalt the async dma engines (CIK).
  316. */
  317. static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
  318. {
  319. u32 me_cntl;
  320. int i;
  321. if (enable == false) {
  322. cik_sdma_gfx_stop(adev);
  323. cik_sdma_rlc_stop(adev);
  324. }
  325. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  326. me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  327. if (enable)
  328. me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
  329. else
  330. me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
  331. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
  332. }
  333. }
  334. /**
  335. * cik_sdma_gfx_resume - setup and start the async dma engines
  336. *
  337. * @adev: amdgpu_device pointer
  338. *
  339. * Set up the gfx DMA ring buffers and enable them (CIK).
  340. * Returns 0 for success, error for failure.
  341. */
  342. static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
  343. {
  344. struct amdgpu_ring *ring;
  345. u32 rb_cntl, ib_cntl;
  346. u32 rb_bufsz;
  347. u32 wb_offset;
  348. int i, j, r;
  349. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  350. ring = &adev->sdma[i].ring;
  351. wb_offset = (ring->rptr_offs * 4);
  352. mutex_lock(&adev->srbm_mutex);
  353. for (j = 0; j < 16; j++) {
  354. cik_srbm_select(adev, 0, 0, 0, j);
  355. /* SDMA GFX */
  356. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  357. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  358. /* XXX SDMA RLC - todo */
  359. }
  360. cik_srbm_select(adev, 0, 0, 0, 0);
  361. mutex_unlock(&adev->srbm_mutex);
  362. WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  363. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  364. /* Set ring buffer size in dwords */
  365. rb_bufsz = order_base_2(ring->ring_size / 4);
  366. rb_cntl = rb_bufsz << 1;
  367. #ifdef __BIG_ENDIAN
  368. rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
  369. SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
  370. #endif
  371. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  372. /* Initialize the ring buffer's read and write pointers */
  373. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  374. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  375. /* set the wb address whether it's enabled or not */
  376. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  377. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  378. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  379. ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  380. rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
  381. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  382. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  383. ring->wptr = 0;
  384. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  385. /* enable DMA RB */
  386. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
  387. rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
  388. ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
  389. #ifdef __BIG_ENDIAN
  390. ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
  391. #endif
  392. /* enable DMA IBs */
  393. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  394. ring->ready = true;
  395. r = amdgpu_ring_test_ring(ring);
  396. if (r) {
  397. ring->ready = false;
  398. return r;
  399. }
  400. if (adev->mman.buffer_funcs_ring == ring)
  401. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  402. }
  403. return 0;
  404. }
  405. /**
  406. * cik_sdma_rlc_resume - setup and start the async dma engines
  407. *
  408. * @adev: amdgpu_device pointer
  409. *
  410. * Set up the compute DMA queues and enable them (CIK).
  411. * Returns 0 for success, error for failure.
  412. */
  413. static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
  414. {
  415. /* XXX todo */
  416. return 0;
  417. }
  418. /**
  419. * cik_sdma_load_microcode - load the sDMA ME ucode
  420. *
  421. * @adev: amdgpu_device pointer
  422. *
  423. * Loads the sDMA0/1 ucode.
  424. * Returns 0 for success, -EINVAL if the ucode is not available.
  425. */
  426. static int cik_sdma_load_microcode(struct amdgpu_device *adev)
  427. {
  428. const struct sdma_firmware_header_v1_0 *hdr;
  429. const __le32 *fw_data;
  430. u32 fw_size;
  431. int i, j;
  432. if (!adev->sdma[0].fw || !adev->sdma[1].fw)
  433. return -EINVAL;
  434. /* halt the MEs */
  435. cik_sdma_enable(adev, false);
  436. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  437. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;
  438. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  439. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  440. adev->sdma[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  441. adev->sdma[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  442. fw_data = (const __le32 *)
  443. (adev->sdma[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  444. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  445. for (j = 0; j < fw_size; j++)
  446. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  447. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma[i].fw_version);
  448. }
  449. return 0;
  450. }
  451. /**
  452. * cik_sdma_start - setup and start the async dma engines
  453. *
  454. * @adev: amdgpu_device pointer
  455. *
  456. * Set up the DMA engines and enable them (CIK).
  457. * Returns 0 for success, error for failure.
  458. */
  459. static int cik_sdma_start(struct amdgpu_device *adev)
  460. {
  461. int r;
  462. r = cik_sdma_load_microcode(adev);
  463. if (r)
  464. return r;
  465. /* unhalt the MEs */
  466. cik_sdma_enable(adev, true);
  467. /* start the gfx rings and rlc compute queues */
  468. r = cik_sdma_gfx_resume(adev);
  469. if (r)
  470. return r;
  471. r = cik_sdma_rlc_resume(adev);
  472. if (r)
  473. return r;
  474. return 0;
  475. }
  476. /**
  477. * cik_sdma_ring_test_ring - simple async dma engine test
  478. *
  479. * @ring: amdgpu_ring structure holding ring information
  480. *
  481. * Test the DMA engine by writing using it to write an
  482. * value to memory. (CIK).
  483. * Returns 0 for success, error for failure.
  484. */
  485. static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
  486. {
  487. struct amdgpu_device *adev = ring->adev;
  488. unsigned i;
  489. unsigned index;
  490. int r;
  491. u32 tmp;
  492. u64 gpu_addr;
  493. r = amdgpu_wb_get(adev, &index);
  494. if (r) {
  495. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  496. return r;
  497. }
  498. gpu_addr = adev->wb.gpu_addr + (index * 4);
  499. tmp = 0xCAFEDEAD;
  500. adev->wb.wb[index] = cpu_to_le32(tmp);
  501. r = amdgpu_ring_lock(ring, 5);
  502. if (r) {
  503. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  504. amdgpu_wb_free(adev, index);
  505. return r;
  506. }
  507. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  508. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  509. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  510. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  511. amdgpu_ring_write(ring, 0xDEADBEEF);
  512. amdgpu_ring_unlock_commit(ring);
  513. for (i = 0; i < adev->usec_timeout; i++) {
  514. tmp = le32_to_cpu(adev->wb.wb[index]);
  515. if (tmp == 0xDEADBEEF)
  516. break;
  517. DRM_UDELAY(1);
  518. }
  519. if (i < adev->usec_timeout) {
  520. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  521. } else {
  522. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  523. ring->idx, tmp);
  524. r = -EINVAL;
  525. }
  526. amdgpu_wb_free(adev, index);
  527. return r;
  528. }
  529. /**
  530. * cik_sdma_ring_test_ib - test an IB on the DMA engine
  531. *
  532. * @ring: amdgpu_ring structure holding ring information
  533. *
  534. * Test a simple IB in the DMA ring (CIK).
  535. * Returns 0 on success, error on failure.
  536. */
  537. static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)
  538. {
  539. struct amdgpu_device *adev = ring->adev;
  540. struct amdgpu_ib ib;
  541. unsigned i;
  542. unsigned index;
  543. int r;
  544. u32 tmp = 0;
  545. u64 gpu_addr;
  546. r = amdgpu_wb_get(adev, &index);
  547. if (r) {
  548. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  549. return r;
  550. }
  551. gpu_addr = adev->wb.gpu_addr + (index * 4);
  552. tmp = 0xCAFEDEAD;
  553. adev->wb.wb[index] = cpu_to_le32(tmp);
  554. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  555. if (r) {
  556. amdgpu_wb_free(adev, index);
  557. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  558. return r;
  559. }
  560. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  561. ib.ptr[1] = lower_32_bits(gpu_addr);
  562. ib.ptr[2] = upper_32_bits(gpu_addr);
  563. ib.ptr[3] = 1;
  564. ib.ptr[4] = 0xDEADBEEF;
  565. ib.length_dw = 5;
  566. r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED);
  567. if (r) {
  568. amdgpu_ib_free(adev, &ib);
  569. amdgpu_wb_free(adev, index);
  570. DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r);
  571. return r;
  572. }
  573. r = amdgpu_fence_wait(ib.fence, false);
  574. if (r) {
  575. amdgpu_ib_free(adev, &ib);
  576. amdgpu_wb_free(adev, index);
  577. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  578. return r;
  579. }
  580. for (i = 0; i < adev->usec_timeout; i++) {
  581. tmp = le32_to_cpu(adev->wb.wb[index]);
  582. if (tmp == 0xDEADBEEF)
  583. break;
  584. DRM_UDELAY(1);
  585. }
  586. if (i < adev->usec_timeout) {
  587. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  588. ib.fence->ring->idx, i);
  589. } else {
  590. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  591. r = -EINVAL;
  592. }
  593. amdgpu_ib_free(adev, &ib);
  594. amdgpu_wb_free(adev, index);
  595. return r;
  596. }
  597. /**
  598. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  599. *
  600. * @ib: indirect buffer to fill with commands
  601. * @pe: addr of the page entry
  602. * @src: src addr to copy from
  603. * @count: number of page entries to update
  604. *
  605. * Update PTEs by copying them from the GART using sDMA (CIK).
  606. */
  607. static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
  608. uint64_t pe, uint64_t src,
  609. unsigned count)
  610. {
  611. while (count) {
  612. unsigned bytes = count * 8;
  613. if (bytes > 0x1FFFF8)
  614. bytes = 0x1FFFF8;
  615. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  616. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  617. ib->ptr[ib->length_dw++] = bytes;
  618. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  619. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  620. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  621. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  622. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  623. pe += bytes;
  624. src += bytes;
  625. count -= bytes / 8;
  626. }
  627. }
  628. /**
  629. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  630. *
  631. * @ib: indirect buffer to fill with commands
  632. * @pe: addr of the page entry
  633. * @addr: dst addr to write into pe
  634. * @count: number of page entries to update
  635. * @incr: increase next addr by incr bytes
  636. * @flags: access flags
  637. *
  638. * Update PTEs by writing them manually using sDMA (CIK).
  639. */
  640. static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib,
  641. uint64_t pe,
  642. uint64_t addr, unsigned count,
  643. uint32_t incr, uint32_t flags)
  644. {
  645. uint64_t value;
  646. unsigned ndw;
  647. while (count) {
  648. ndw = count * 2;
  649. if (ndw > 0xFFFFE)
  650. ndw = 0xFFFFE;
  651. /* for non-physically contiguous pages (system) */
  652. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  653. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  654. ib->ptr[ib->length_dw++] = pe;
  655. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  656. ib->ptr[ib->length_dw++] = ndw;
  657. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  658. if (flags & AMDGPU_PTE_SYSTEM) {
  659. value = amdgpu_vm_map_gart(ib->ring->adev, addr);
  660. value &= 0xFFFFFFFFFFFFF000ULL;
  661. } else if (flags & AMDGPU_PTE_VALID) {
  662. value = addr;
  663. } else {
  664. value = 0;
  665. }
  666. addr += incr;
  667. value |= flags;
  668. ib->ptr[ib->length_dw++] = value;
  669. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  670. }
  671. }
  672. }
  673. /**
  674. * cik_sdma_vm_set_pages - update the page tables using sDMA
  675. *
  676. * @ib: indirect buffer to fill with commands
  677. * @pe: addr of the page entry
  678. * @addr: dst addr to write into pe
  679. * @count: number of page entries to update
  680. * @incr: increase next addr by incr bytes
  681. * @flags: access flags
  682. *
  683. * Update the page tables using sDMA (CIK).
  684. */
  685. static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib,
  686. uint64_t pe,
  687. uint64_t addr, unsigned count,
  688. uint32_t incr, uint32_t flags)
  689. {
  690. uint64_t value;
  691. unsigned ndw;
  692. while (count) {
  693. ndw = count;
  694. if (ndw > 0x7FFFF)
  695. ndw = 0x7FFFF;
  696. if (flags & AMDGPU_PTE_VALID)
  697. value = addr;
  698. else
  699. value = 0;
  700. /* for physically contiguous pages (vram) */
  701. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  702. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  703. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  704. ib->ptr[ib->length_dw++] = flags; /* mask */
  705. ib->ptr[ib->length_dw++] = 0;
  706. ib->ptr[ib->length_dw++] = value; /* value */
  707. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  708. ib->ptr[ib->length_dw++] = incr; /* increment size */
  709. ib->ptr[ib->length_dw++] = 0;
  710. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  711. pe += ndw * 8;
  712. addr += ndw * incr;
  713. count -= ndw;
  714. }
  715. }
  716. /**
  717. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  718. *
  719. * @ib: indirect buffer to fill with padding
  720. *
  721. */
  722. static void cik_sdma_vm_pad_ib(struct amdgpu_ib *ib)
  723. {
  724. while (ib->length_dw & 0x7)
  725. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  726. }
  727. /**
  728. * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
  729. *
  730. * @ring: amdgpu_ring pointer
  731. * @vm: amdgpu_vm pointer
  732. *
  733. * Update the page table base and flush the VM TLB
  734. * using sDMA (CIK).
  735. */
  736. static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  737. unsigned vm_id, uint64_t pd_addr)
  738. {
  739. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  740. SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
  741. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  742. if (vm_id < 8) {
  743. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  744. } else {
  745. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  746. }
  747. amdgpu_ring_write(ring, pd_addr >> 12);
  748. /* flush TLB */
  749. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  750. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  751. amdgpu_ring_write(ring, 1 << vm_id);
  752. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  753. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  754. amdgpu_ring_write(ring, 0);
  755. amdgpu_ring_write(ring, 0); /* reference */
  756. amdgpu_ring_write(ring, 0); /* mask */
  757. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  758. }
  759. static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
  760. bool enable)
  761. {
  762. u32 orig, data;
  763. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_SDMA_MGCG)) {
  764. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  765. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  766. } else {
  767. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  768. data |= 0xff000000;
  769. if (data != orig)
  770. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  771. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  772. data |= 0xff000000;
  773. if (data != orig)
  774. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  775. }
  776. }
  777. static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
  778. bool enable)
  779. {
  780. u32 orig, data;
  781. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_SDMA_LS)) {
  782. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  783. data |= 0x100;
  784. if (orig != data)
  785. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  786. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  787. data |= 0x100;
  788. if (orig != data)
  789. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  790. } else {
  791. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  792. data &= ~0x100;
  793. if (orig != data)
  794. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  795. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  796. data &= ~0x100;
  797. if (orig != data)
  798. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  799. }
  800. }
  801. static int cik_sdma_early_init(void *handle)
  802. {
  803. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  804. cik_sdma_set_ring_funcs(adev);
  805. cik_sdma_set_irq_funcs(adev);
  806. cik_sdma_set_buffer_funcs(adev);
  807. cik_sdma_set_vm_pte_funcs(adev);
  808. return 0;
  809. }
  810. static int cik_sdma_sw_init(void *handle)
  811. {
  812. struct amdgpu_ring *ring;
  813. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  814. int r;
  815. r = cik_sdma_init_microcode(adev);
  816. if (r) {
  817. DRM_ERROR("Failed to load sdma firmware!\n");
  818. return r;
  819. }
  820. /* SDMA trap event */
  821. r = amdgpu_irq_add_id(adev, 224, &adev->sdma_trap_irq);
  822. if (r)
  823. return r;
  824. /* SDMA Privileged inst */
  825. r = amdgpu_irq_add_id(adev, 241, &adev->sdma_illegal_inst_irq);
  826. if (r)
  827. return r;
  828. /* SDMA Privileged inst */
  829. r = amdgpu_irq_add_id(adev, 247, &adev->sdma_illegal_inst_irq);
  830. if (r)
  831. return r;
  832. ring = &adev->sdma[0].ring;
  833. ring->ring_obj = NULL;
  834. ring = &adev->sdma[1].ring;
  835. ring->ring_obj = NULL;
  836. ring = &adev->sdma[0].ring;
  837. sprintf(ring->name, "sdma0");
  838. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  839. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
  840. &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP0,
  841. AMDGPU_RING_TYPE_SDMA);
  842. if (r)
  843. return r;
  844. ring = &adev->sdma[1].ring;
  845. sprintf(ring->name, "sdma1");
  846. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  847. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
  848. &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP1,
  849. AMDGPU_RING_TYPE_SDMA);
  850. if (r)
  851. return r;
  852. return r;
  853. }
  854. static int cik_sdma_sw_fini(void *handle)
  855. {
  856. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  857. amdgpu_ring_fini(&adev->sdma[0].ring);
  858. amdgpu_ring_fini(&adev->sdma[1].ring);
  859. return 0;
  860. }
  861. static int cik_sdma_hw_init(void *handle)
  862. {
  863. int r;
  864. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  865. r = cik_sdma_start(adev);
  866. if (r)
  867. return r;
  868. return r;
  869. }
  870. static int cik_sdma_hw_fini(void *handle)
  871. {
  872. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  873. cik_sdma_enable(adev, false);
  874. return 0;
  875. }
  876. static int cik_sdma_suspend(void *handle)
  877. {
  878. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  879. return cik_sdma_hw_fini(adev);
  880. }
  881. static int cik_sdma_resume(void *handle)
  882. {
  883. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  884. return cik_sdma_hw_init(adev);
  885. }
  886. static bool cik_sdma_is_idle(void *handle)
  887. {
  888. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  889. u32 tmp = RREG32(mmSRBM_STATUS2);
  890. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  891. SRBM_STATUS2__SDMA1_BUSY_MASK))
  892. return false;
  893. return true;
  894. }
  895. static int cik_sdma_wait_for_idle(void *handle)
  896. {
  897. unsigned i;
  898. u32 tmp;
  899. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  900. for (i = 0; i < adev->usec_timeout; i++) {
  901. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  902. SRBM_STATUS2__SDMA1_BUSY_MASK);
  903. if (!tmp)
  904. return 0;
  905. udelay(1);
  906. }
  907. return -ETIMEDOUT;
  908. }
  909. static void cik_sdma_print_status(void *handle)
  910. {
  911. int i, j;
  912. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  913. dev_info(adev->dev, "CIK SDMA registers\n");
  914. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  915. RREG32(mmSRBM_STATUS2));
  916. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  917. dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
  918. i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
  919. dev_info(adev->dev, " SDMA%d_ME_CNTL=0x%08X\n",
  920. i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
  921. dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
  922. i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
  923. dev_info(adev->dev, " SDMA%d_SEM_INCOMPLETE_TIMER_CNTL=0x%08X\n",
  924. i, RREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i]));
  925. dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
  926. i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
  927. dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
  928. i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
  929. dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
  930. i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
  931. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
  932. i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
  933. dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
  934. i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
  935. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
  936. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
  937. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
  938. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
  939. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
  940. i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
  941. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
  942. i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
  943. mutex_lock(&adev->srbm_mutex);
  944. for (j = 0; j < 16; j++) {
  945. cik_srbm_select(adev, 0, 0, 0, j);
  946. dev_info(adev->dev, " VM %d:\n", j);
  947. dev_info(adev->dev, " SDMA0_GFX_VIRTUAL_ADDR=0x%08X\n",
  948. RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
  949. dev_info(adev->dev, " SDMA0_GFX_APE1_CNTL=0x%08X\n",
  950. RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
  951. }
  952. cik_srbm_select(adev, 0, 0, 0, 0);
  953. mutex_unlock(&adev->srbm_mutex);
  954. }
  955. }
  956. static int cik_sdma_soft_reset(void *handle)
  957. {
  958. u32 srbm_soft_reset = 0;
  959. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  960. u32 tmp = RREG32(mmSRBM_STATUS2);
  961. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  962. /* sdma0 */
  963. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  964. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  965. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  966. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  967. }
  968. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  969. /* sdma1 */
  970. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  971. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  972. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  973. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  974. }
  975. if (srbm_soft_reset) {
  976. cik_sdma_print_status((void *)adev);
  977. tmp = RREG32(mmSRBM_SOFT_RESET);
  978. tmp |= srbm_soft_reset;
  979. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  980. WREG32(mmSRBM_SOFT_RESET, tmp);
  981. tmp = RREG32(mmSRBM_SOFT_RESET);
  982. udelay(50);
  983. tmp &= ~srbm_soft_reset;
  984. WREG32(mmSRBM_SOFT_RESET, tmp);
  985. tmp = RREG32(mmSRBM_SOFT_RESET);
  986. /* Wait a little for things to settle down */
  987. udelay(50);
  988. cik_sdma_print_status((void *)adev);
  989. }
  990. return 0;
  991. }
  992. static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
  993. struct amdgpu_irq_src *src,
  994. unsigned type,
  995. enum amdgpu_interrupt_state state)
  996. {
  997. u32 sdma_cntl;
  998. switch (type) {
  999. case AMDGPU_SDMA_IRQ_TRAP0:
  1000. switch (state) {
  1001. case AMDGPU_IRQ_STATE_DISABLE:
  1002. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1003. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  1004. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1005. break;
  1006. case AMDGPU_IRQ_STATE_ENABLE:
  1007. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1008. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1009. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1010. break;
  1011. default:
  1012. break;
  1013. }
  1014. break;
  1015. case AMDGPU_SDMA_IRQ_TRAP1:
  1016. switch (state) {
  1017. case AMDGPU_IRQ_STATE_DISABLE:
  1018. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1019. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  1020. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1021. break;
  1022. case AMDGPU_IRQ_STATE_ENABLE:
  1023. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1024. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1025. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1026. break;
  1027. default:
  1028. break;
  1029. }
  1030. break;
  1031. default:
  1032. break;
  1033. }
  1034. return 0;
  1035. }
  1036. static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
  1037. struct amdgpu_irq_src *source,
  1038. struct amdgpu_iv_entry *entry)
  1039. {
  1040. u8 instance_id, queue_id;
  1041. instance_id = (entry->ring_id & 0x3) >> 0;
  1042. queue_id = (entry->ring_id & 0xc) >> 2;
  1043. DRM_DEBUG("IH: SDMA trap\n");
  1044. switch (instance_id) {
  1045. case 0:
  1046. switch (queue_id) {
  1047. case 0:
  1048. amdgpu_fence_process(&adev->sdma[0].ring);
  1049. break;
  1050. case 1:
  1051. /* XXX compute */
  1052. break;
  1053. case 2:
  1054. /* XXX compute */
  1055. break;
  1056. }
  1057. break;
  1058. case 1:
  1059. switch (queue_id) {
  1060. case 0:
  1061. amdgpu_fence_process(&adev->sdma[1].ring);
  1062. break;
  1063. case 1:
  1064. /* XXX compute */
  1065. break;
  1066. case 2:
  1067. /* XXX compute */
  1068. break;
  1069. }
  1070. break;
  1071. }
  1072. return 0;
  1073. }
  1074. static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
  1075. struct amdgpu_irq_src *source,
  1076. struct amdgpu_iv_entry *entry)
  1077. {
  1078. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1079. schedule_work(&adev->reset_work);
  1080. return 0;
  1081. }
  1082. static int cik_sdma_set_clockgating_state(void *handle,
  1083. enum amd_clockgating_state state)
  1084. {
  1085. bool gate = false;
  1086. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1087. if (state == AMD_CG_STATE_GATE)
  1088. gate = true;
  1089. cik_enable_sdma_mgcg(adev, gate);
  1090. cik_enable_sdma_mgls(adev, gate);
  1091. return 0;
  1092. }
  1093. static int cik_sdma_set_powergating_state(void *handle,
  1094. enum amd_powergating_state state)
  1095. {
  1096. return 0;
  1097. }
  1098. const struct amd_ip_funcs cik_sdma_ip_funcs = {
  1099. .early_init = cik_sdma_early_init,
  1100. .late_init = NULL,
  1101. .sw_init = cik_sdma_sw_init,
  1102. .sw_fini = cik_sdma_sw_fini,
  1103. .hw_init = cik_sdma_hw_init,
  1104. .hw_fini = cik_sdma_hw_fini,
  1105. .suspend = cik_sdma_suspend,
  1106. .resume = cik_sdma_resume,
  1107. .is_idle = cik_sdma_is_idle,
  1108. .wait_for_idle = cik_sdma_wait_for_idle,
  1109. .soft_reset = cik_sdma_soft_reset,
  1110. .print_status = cik_sdma_print_status,
  1111. .set_clockgating_state = cik_sdma_set_clockgating_state,
  1112. .set_powergating_state = cik_sdma_set_powergating_state,
  1113. };
  1114. /**
  1115. * cik_sdma_ring_is_lockup - Check if the DMA engine is locked up
  1116. *
  1117. * @ring: amdgpu_ring structure holding ring information
  1118. *
  1119. * Check if the async DMA engine is locked up (CIK).
  1120. * Returns true if the engine appears to be locked up, false if not.
  1121. */
  1122. static bool cik_sdma_ring_is_lockup(struct amdgpu_ring *ring)
  1123. {
  1124. if (cik_sdma_is_idle(ring->adev)) {
  1125. amdgpu_ring_lockup_update(ring);
  1126. return false;
  1127. }
  1128. return amdgpu_ring_test_lockup(ring);
  1129. }
  1130. static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
  1131. .get_rptr = cik_sdma_ring_get_rptr,
  1132. .get_wptr = cik_sdma_ring_get_wptr,
  1133. .set_wptr = cik_sdma_ring_set_wptr,
  1134. .parse_cs = NULL,
  1135. .emit_ib = cik_sdma_ring_emit_ib,
  1136. .emit_fence = cik_sdma_ring_emit_fence,
  1137. .emit_semaphore = cik_sdma_ring_emit_semaphore,
  1138. .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
  1139. .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
  1140. .test_ring = cik_sdma_ring_test_ring,
  1141. .test_ib = cik_sdma_ring_test_ib,
  1142. .is_lockup = cik_sdma_ring_is_lockup,
  1143. };
  1144. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
  1145. {
  1146. adev->sdma[0].ring.funcs = &cik_sdma_ring_funcs;
  1147. adev->sdma[1].ring.funcs = &cik_sdma_ring_funcs;
  1148. }
  1149. static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
  1150. .set = cik_sdma_set_trap_irq_state,
  1151. .process = cik_sdma_process_trap_irq,
  1152. };
  1153. static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
  1154. .process = cik_sdma_process_illegal_inst_irq,
  1155. };
  1156. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
  1157. {
  1158. adev->sdma_trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1159. adev->sdma_trap_irq.funcs = &cik_sdma_trap_irq_funcs;
  1160. adev->sdma_illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
  1161. }
  1162. /**
  1163. * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
  1164. *
  1165. * @ring: amdgpu_ring structure holding ring information
  1166. * @src_offset: src GPU address
  1167. * @dst_offset: dst GPU address
  1168. * @byte_count: number of bytes to xfer
  1169. *
  1170. * Copy GPU buffers using the DMA engine (CIK).
  1171. * Used by the amdgpu ttm implementation to move pages if
  1172. * registered as the asic copy callback.
  1173. */
  1174. static void cik_sdma_emit_copy_buffer(struct amdgpu_ring *ring,
  1175. uint64_t src_offset,
  1176. uint64_t dst_offset,
  1177. uint32_t byte_count)
  1178. {
  1179. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0));
  1180. amdgpu_ring_write(ring, byte_count);
  1181. amdgpu_ring_write(ring, 0); /* src/dst endian swap */
  1182. amdgpu_ring_write(ring, lower_32_bits(src_offset));
  1183. amdgpu_ring_write(ring, upper_32_bits(src_offset));
  1184. amdgpu_ring_write(ring, lower_32_bits(dst_offset));
  1185. amdgpu_ring_write(ring, upper_32_bits(dst_offset));
  1186. }
  1187. /**
  1188. * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
  1189. *
  1190. * @ring: amdgpu_ring structure holding ring information
  1191. * @src_data: value to write to buffer
  1192. * @dst_offset: dst GPU address
  1193. * @byte_count: number of bytes to xfer
  1194. *
  1195. * Fill GPU buffers using the DMA engine (CIK).
  1196. */
  1197. static void cik_sdma_emit_fill_buffer(struct amdgpu_ring *ring,
  1198. uint32_t src_data,
  1199. uint64_t dst_offset,
  1200. uint32_t byte_count)
  1201. {
  1202. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0));
  1203. amdgpu_ring_write(ring, lower_32_bits(dst_offset));
  1204. amdgpu_ring_write(ring, upper_32_bits(dst_offset));
  1205. amdgpu_ring_write(ring, src_data);
  1206. amdgpu_ring_write(ring, byte_count);
  1207. }
  1208. static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
  1209. .copy_max_bytes = 0x1fffff,
  1210. .copy_num_dw = 7,
  1211. .emit_copy_buffer = cik_sdma_emit_copy_buffer,
  1212. .fill_max_bytes = 0x1fffff,
  1213. .fill_num_dw = 5,
  1214. .emit_fill_buffer = cik_sdma_emit_fill_buffer,
  1215. };
  1216. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
  1217. {
  1218. if (adev->mman.buffer_funcs == NULL) {
  1219. adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
  1220. adev->mman.buffer_funcs_ring = &adev->sdma[0].ring;
  1221. }
  1222. }
  1223. static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
  1224. .copy_pte = cik_sdma_vm_copy_pte,
  1225. .write_pte = cik_sdma_vm_write_pte,
  1226. .set_pte_pde = cik_sdma_vm_set_pte_pde,
  1227. .pad_ib = cik_sdma_vm_pad_ib,
  1228. };
  1229. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
  1230. {
  1231. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1232. adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
  1233. adev->vm_manager.vm_pte_funcs_ring = &adev->sdma[0].ring;
  1234. }
  1235. }