amdgpu_kms.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "amdgpu.h"
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu_uvd.h"
  32. #include "amdgpu_vce.h"
  33. #include <linux/vga_switcheroo.h>
  34. #include <linux/slab.h>
  35. #include <linux/pm_runtime.h>
  36. #include "amdgpu_amdkfd.h"
  37. #if defined(CONFIG_VGA_SWITCHEROO)
  38. bool amdgpu_has_atpx(void);
  39. #else
  40. static inline bool amdgpu_has_atpx(void) { return false; }
  41. #endif
  42. /**
  43. * amdgpu_driver_unload_kms - Main unload function for KMS.
  44. *
  45. * @dev: drm dev pointer
  46. *
  47. * This is the main unload function for KMS (all asics).
  48. * Returns 0 on success.
  49. */
  50. void amdgpu_driver_unload_kms(struct drm_device *dev)
  51. {
  52. struct amdgpu_device *adev = dev->dev_private;
  53. if (adev == NULL)
  54. return;
  55. if (adev->rmmio == NULL)
  56. goto done_free;
  57. if (amdgpu_sriov_vf(adev))
  58. amdgpu_virt_request_full_gpu(adev, false);
  59. if (amdgpu_device_is_px(dev)) {
  60. pm_runtime_get_sync(dev->dev);
  61. pm_runtime_forbid(dev->dev);
  62. }
  63. amdgpu_amdkfd_device_fini(adev);
  64. amdgpu_acpi_fini(adev);
  65. amdgpu_device_fini(adev);
  66. done_free:
  67. kfree(adev);
  68. dev->dev_private = NULL;
  69. }
  70. /**
  71. * amdgpu_driver_load_kms - Main load function for KMS.
  72. *
  73. * @dev: drm dev pointer
  74. * @flags: device flags
  75. *
  76. * This is the main load function for KMS (all asics).
  77. * Returns 0 on success, error on failure.
  78. */
  79. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
  80. {
  81. struct amdgpu_device *adev;
  82. int r, acpi_status;
  83. adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
  84. if (adev == NULL) {
  85. return -ENOMEM;
  86. }
  87. dev->dev_private = (void *)adev;
  88. if ((amdgpu_runtime_pm != 0) &&
  89. amdgpu_has_atpx() &&
  90. (amdgpu_is_atpx_hybrid() ||
  91. amdgpu_has_atpx_dgpu_power_cntl()) &&
  92. ((flags & AMD_IS_APU) == 0))
  93. flags |= AMD_IS_PX;
  94. /* amdgpu_device_init should report only fatal error
  95. * like memory allocation failure or iomapping failure,
  96. * or memory manager initialization failure, it must
  97. * properly initialize the GPU MC controller and permit
  98. * VRAM allocation
  99. */
  100. r = amdgpu_device_init(adev, dev, dev->pdev, flags);
  101. if (r) {
  102. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  103. goto out;
  104. }
  105. /* Call ACPI methods: require modeset init
  106. * but failure is not fatal
  107. */
  108. if (!r) {
  109. acpi_status = amdgpu_acpi_init(adev);
  110. if (acpi_status)
  111. dev_dbg(&dev->pdev->dev,
  112. "Error during ACPI methods call\n");
  113. }
  114. amdgpu_amdkfd_load_interface(adev);
  115. amdgpu_amdkfd_device_probe(adev);
  116. amdgpu_amdkfd_device_init(adev);
  117. if (amdgpu_device_is_px(dev)) {
  118. pm_runtime_use_autosuspend(dev->dev);
  119. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  120. pm_runtime_set_active(dev->dev);
  121. pm_runtime_allow(dev->dev);
  122. pm_runtime_mark_last_busy(dev->dev);
  123. pm_runtime_put_autosuspend(dev->dev);
  124. }
  125. if (amdgpu_sriov_vf(adev))
  126. amdgpu_virt_release_full_gpu(adev, true);
  127. out:
  128. if (r) {
  129. /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
  130. if (adev->rmmio && amdgpu_device_is_px(dev))
  131. pm_runtime_put_noidle(dev->dev);
  132. amdgpu_driver_unload_kms(dev);
  133. }
  134. return r;
  135. }
  136. static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
  137. struct drm_amdgpu_query_fw *query_fw,
  138. struct amdgpu_device *adev)
  139. {
  140. switch (query_fw->fw_type) {
  141. case AMDGPU_INFO_FW_VCE:
  142. fw_info->ver = adev->vce.fw_version;
  143. fw_info->feature = adev->vce.fb_version;
  144. break;
  145. case AMDGPU_INFO_FW_UVD:
  146. fw_info->ver = adev->uvd.fw_version;
  147. fw_info->feature = 0;
  148. break;
  149. case AMDGPU_INFO_FW_GMC:
  150. fw_info->ver = adev->mc.fw_version;
  151. fw_info->feature = 0;
  152. break;
  153. case AMDGPU_INFO_FW_GFX_ME:
  154. fw_info->ver = adev->gfx.me_fw_version;
  155. fw_info->feature = adev->gfx.me_feature_version;
  156. break;
  157. case AMDGPU_INFO_FW_GFX_PFP:
  158. fw_info->ver = adev->gfx.pfp_fw_version;
  159. fw_info->feature = adev->gfx.pfp_feature_version;
  160. break;
  161. case AMDGPU_INFO_FW_GFX_CE:
  162. fw_info->ver = adev->gfx.ce_fw_version;
  163. fw_info->feature = adev->gfx.ce_feature_version;
  164. break;
  165. case AMDGPU_INFO_FW_GFX_RLC:
  166. fw_info->ver = adev->gfx.rlc_fw_version;
  167. fw_info->feature = adev->gfx.rlc_feature_version;
  168. break;
  169. case AMDGPU_INFO_FW_GFX_MEC:
  170. if (query_fw->index == 0) {
  171. fw_info->ver = adev->gfx.mec_fw_version;
  172. fw_info->feature = adev->gfx.mec_feature_version;
  173. } else if (query_fw->index == 1) {
  174. fw_info->ver = adev->gfx.mec2_fw_version;
  175. fw_info->feature = adev->gfx.mec2_feature_version;
  176. } else
  177. return -EINVAL;
  178. break;
  179. case AMDGPU_INFO_FW_SMC:
  180. fw_info->ver = adev->pm.fw_version;
  181. fw_info->feature = 0;
  182. break;
  183. case AMDGPU_INFO_FW_SDMA:
  184. if (query_fw->index >= adev->sdma.num_instances)
  185. return -EINVAL;
  186. fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
  187. fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
  188. break;
  189. default:
  190. return -EINVAL;
  191. }
  192. return 0;
  193. }
  194. /*
  195. * Userspace get information ioctl
  196. */
  197. /**
  198. * amdgpu_info_ioctl - answer a device specific request.
  199. *
  200. * @adev: amdgpu device pointer
  201. * @data: request object
  202. * @filp: drm filp
  203. *
  204. * This function is used to pass device specific parameters to the userspace
  205. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  206. * etc. (all asics).
  207. * Returns 0 on success, -EINVAL on failure.
  208. */
  209. static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  210. {
  211. struct amdgpu_device *adev = dev->dev_private;
  212. struct drm_amdgpu_info *info = data;
  213. struct amdgpu_mode_info *minfo = &adev->mode_info;
  214. void __user *out = (void __user *)(long)info->return_pointer;
  215. uint32_t size = info->return_size;
  216. struct drm_crtc *crtc;
  217. uint32_t ui32 = 0;
  218. uint64_t ui64 = 0;
  219. int i, found;
  220. if (!info->return_size || !info->return_pointer)
  221. return -EINVAL;
  222. switch (info->query) {
  223. case AMDGPU_INFO_ACCEL_WORKING:
  224. ui32 = adev->accel_working;
  225. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  226. case AMDGPU_INFO_CRTC_FROM_ID:
  227. for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
  228. crtc = (struct drm_crtc *)minfo->crtcs[i];
  229. if (crtc && crtc->base.id == info->mode_crtc.id) {
  230. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  231. ui32 = amdgpu_crtc->crtc_id;
  232. found = 1;
  233. break;
  234. }
  235. }
  236. if (!found) {
  237. DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
  238. return -EINVAL;
  239. }
  240. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  241. case AMDGPU_INFO_HW_IP_INFO: {
  242. struct drm_amdgpu_info_hw_ip ip = {};
  243. enum amd_ip_block_type type;
  244. uint32_t ring_mask = 0;
  245. uint32_t ib_start_alignment = 0;
  246. uint32_t ib_size_alignment = 0;
  247. if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  248. return -EINVAL;
  249. switch (info->query_hw_ip.type) {
  250. case AMDGPU_HW_IP_GFX:
  251. type = AMD_IP_BLOCK_TYPE_GFX;
  252. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  253. ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
  254. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  255. ib_size_alignment = 8;
  256. break;
  257. case AMDGPU_HW_IP_COMPUTE:
  258. type = AMD_IP_BLOCK_TYPE_GFX;
  259. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  260. ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
  261. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  262. ib_size_alignment = 8;
  263. break;
  264. case AMDGPU_HW_IP_DMA:
  265. type = AMD_IP_BLOCK_TYPE_SDMA;
  266. for (i = 0; i < adev->sdma.num_instances; i++)
  267. ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
  268. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  269. ib_size_alignment = 1;
  270. break;
  271. case AMDGPU_HW_IP_UVD:
  272. type = AMD_IP_BLOCK_TYPE_UVD;
  273. ring_mask = adev->uvd.ring.ready ? 1 : 0;
  274. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  275. ib_size_alignment = 16;
  276. break;
  277. case AMDGPU_HW_IP_VCE:
  278. type = AMD_IP_BLOCK_TYPE_VCE;
  279. for (i = 0; i < adev->vce.num_rings; i++)
  280. ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
  281. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  282. ib_size_alignment = 1;
  283. break;
  284. default:
  285. return -EINVAL;
  286. }
  287. for (i = 0; i < adev->num_ip_blocks; i++) {
  288. if (adev->ip_blocks[i].version->type == type &&
  289. adev->ip_blocks[i].status.valid) {
  290. ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
  291. ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
  292. ip.capabilities_flags = 0;
  293. ip.available_rings = ring_mask;
  294. ip.ib_start_alignment = ib_start_alignment;
  295. ip.ib_size_alignment = ib_size_alignment;
  296. break;
  297. }
  298. }
  299. return copy_to_user(out, &ip,
  300. min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
  301. }
  302. case AMDGPU_INFO_HW_IP_COUNT: {
  303. enum amd_ip_block_type type;
  304. uint32_t count = 0;
  305. switch (info->query_hw_ip.type) {
  306. case AMDGPU_HW_IP_GFX:
  307. type = AMD_IP_BLOCK_TYPE_GFX;
  308. break;
  309. case AMDGPU_HW_IP_COMPUTE:
  310. type = AMD_IP_BLOCK_TYPE_GFX;
  311. break;
  312. case AMDGPU_HW_IP_DMA:
  313. type = AMD_IP_BLOCK_TYPE_SDMA;
  314. break;
  315. case AMDGPU_HW_IP_UVD:
  316. type = AMD_IP_BLOCK_TYPE_UVD;
  317. break;
  318. case AMDGPU_HW_IP_VCE:
  319. type = AMD_IP_BLOCK_TYPE_VCE;
  320. break;
  321. default:
  322. return -EINVAL;
  323. }
  324. for (i = 0; i < adev->num_ip_blocks; i++)
  325. if (adev->ip_blocks[i].version->type == type &&
  326. adev->ip_blocks[i].status.valid &&
  327. count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  328. count++;
  329. return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
  330. }
  331. case AMDGPU_INFO_TIMESTAMP:
  332. ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
  333. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  334. case AMDGPU_INFO_FW_VERSION: {
  335. struct drm_amdgpu_info_firmware fw_info;
  336. int ret;
  337. /* We only support one instance of each IP block right now. */
  338. if (info->query_fw.ip_instance != 0)
  339. return -EINVAL;
  340. ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
  341. if (ret)
  342. return ret;
  343. return copy_to_user(out, &fw_info,
  344. min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
  345. }
  346. case AMDGPU_INFO_NUM_BYTES_MOVED:
  347. ui64 = atomic64_read(&adev->num_bytes_moved);
  348. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  349. case AMDGPU_INFO_NUM_EVICTIONS:
  350. ui64 = atomic64_read(&adev->num_evictions);
  351. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  352. case AMDGPU_INFO_VRAM_USAGE:
  353. ui64 = atomic64_read(&adev->vram_usage);
  354. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  355. case AMDGPU_INFO_VIS_VRAM_USAGE:
  356. ui64 = atomic64_read(&adev->vram_vis_usage);
  357. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  358. case AMDGPU_INFO_GTT_USAGE:
  359. ui64 = atomic64_read(&adev->gtt_usage);
  360. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  361. case AMDGPU_INFO_GDS_CONFIG: {
  362. struct drm_amdgpu_info_gds gds_info;
  363. memset(&gds_info, 0, sizeof(gds_info));
  364. gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
  365. gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
  366. gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
  367. gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
  368. gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
  369. gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
  370. gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
  371. return copy_to_user(out, &gds_info,
  372. min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
  373. }
  374. case AMDGPU_INFO_VRAM_GTT: {
  375. struct drm_amdgpu_info_vram_gtt vram_gtt;
  376. vram_gtt.vram_size = adev->mc.real_vram_size;
  377. vram_gtt.vram_size -= adev->vram_pin_size;
  378. vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
  379. vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
  380. vram_gtt.gtt_size = adev->mc.gtt_size;
  381. vram_gtt.gtt_size -= adev->gart_pin_size;
  382. return copy_to_user(out, &vram_gtt,
  383. min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
  384. }
  385. case AMDGPU_INFO_MEMORY: {
  386. struct drm_amdgpu_memory_info mem;
  387. memset(&mem, 0, sizeof(mem));
  388. mem.vram.total_heap_size = adev->mc.real_vram_size;
  389. mem.vram.usable_heap_size =
  390. adev->mc.real_vram_size - adev->vram_pin_size;
  391. mem.vram.heap_usage = atomic64_read(&adev->vram_usage);
  392. mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
  393. mem.cpu_accessible_vram.total_heap_size =
  394. adev->mc.visible_vram_size;
  395. mem.cpu_accessible_vram.usable_heap_size =
  396. adev->mc.visible_vram_size -
  397. (adev->vram_pin_size - adev->invisible_pin_size);
  398. mem.cpu_accessible_vram.heap_usage =
  399. atomic64_read(&adev->vram_vis_usage);
  400. mem.cpu_accessible_vram.max_allocation =
  401. mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
  402. mem.gtt.total_heap_size = adev->mc.gtt_size;
  403. mem.gtt.usable_heap_size =
  404. adev->mc.gtt_size - adev->gart_pin_size;
  405. mem.gtt.heap_usage = atomic64_read(&adev->gtt_usage);
  406. mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
  407. return copy_to_user(out, &mem,
  408. min((size_t)size, sizeof(mem)))
  409. ? -EFAULT : 0;
  410. }
  411. case AMDGPU_INFO_READ_MMR_REG: {
  412. unsigned n, alloc_size;
  413. uint32_t *regs;
  414. unsigned se_num = (info->read_mmr_reg.instance >>
  415. AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
  416. AMDGPU_INFO_MMR_SE_INDEX_MASK;
  417. unsigned sh_num = (info->read_mmr_reg.instance >>
  418. AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
  419. AMDGPU_INFO_MMR_SH_INDEX_MASK;
  420. /* set full masks if the userspace set all bits
  421. * in the bitfields */
  422. if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
  423. se_num = 0xffffffff;
  424. if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
  425. sh_num = 0xffffffff;
  426. regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
  427. if (!regs)
  428. return -ENOMEM;
  429. alloc_size = info->read_mmr_reg.count * sizeof(*regs);
  430. for (i = 0; i < info->read_mmr_reg.count; i++)
  431. if (amdgpu_asic_read_register(adev, se_num, sh_num,
  432. info->read_mmr_reg.dword_offset + i,
  433. &regs[i])) {
  434. DRM_DEBUG_KMS("unallowed offset %#x\n",
  435. info->read_mmr_reg.dword_offset + i);
  436. kfree(regs);
  437. return -EFAULT;
  438. }
  439. n = copy_to_user(out, regs, min(size, alloc_size));
  440. kfree(regs);
  441. return n ? -EFAULT : 0;
  442. }
  443. case AMDGPU_INFO_DEV_INFO: {
  444. struct drm_amdgpu_info_device dev_info = {};
  445. dev_info.device_id = dev->pdev->device;
  446. dev_info.chip_rev = adev->rev_id;
  447. dev_info.external_rev = adev->external_rev_id;
  448. dev_info.pci_rev = dev->pdev->revision;
  449. dev_info.family = adev->family;
  450. dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
  451. dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
  452. /* return all clocks in KHz */
  453. dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
  454. if (adev->pm.dpm_enabled) {
  455. dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
  456. dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
  457. } else {
  458. dev_info.max_engine_clock = adev->pm.default_sclk * 10;
  459. dev_info.max_memory_clock = adev->pm.default_mclk * 10;
  460. }
  461. dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
  462. dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
  463. adev->gfx.config.max_shader_engines;
  464. dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
  465. dev_info._pad = 0;
  466. dev_info.ids_flags = 0;
  467. if (adev->flags & AMD_IS_APU)
  468. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
  469. if (amdgpu_sriov_vf(adev))
  470. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
  471. dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
  472. dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
  473. dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
  474. dev_info.pte_fragment_size = (1 << AMDGPU_LOG2_PAGES_PER_FRAG) *
  475. AMDGPU_GPU_PAGE_SIZE;
  476. dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
  477. dev_info.cu_active_number = adev->gfx.cu_info.number;
  478. dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
  479. dev_info.ce_ram_size = adev->gfx.ce_ram_size;
  480. memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
  481. sizeof(adev->gfx.cu_info.bitmap));
  482. dev_info.vram_type = adev->mc.vram_type;
  483. dev_info.vram_bit_width = adev->mc.vram_width;
  484. dev_info.vce_harvest_config = adev->vce.harvest_config;
  485. return copy_to_user(out, &dev_info,
  486. min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
  487. }
  488. case AMDGPU_INFO_VCE_CLOCK_TABLE: {
  489. unsigned i;
  490. struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
  491. struct amd_vce_state *vce_state;
  492. for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
  493. vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
  494. if (vce_state) {
  495. vce_clk_table.entries[i].sclk = vce_state->sclk;
  496. vce_clk_table.entries[i].mclk = vce_state->mclk;
  497. vce_clk_table.entries[i].eclk = vce_state->evclk;
  498. vce_clk_table.num_valid_entries++;
  499. }
  500. }
  501. return copy_to_user(out, &vce_clk_table,
  502. min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
  503. }
  504. case AMDGPU_INFO_VBIOS: {
  505. uint32_t bios_size = adev->bios_size;
  506. switch (info->vbios_info.type) {
  507. case AMDGPU_INFO_VBIOS_SIZE:
  508. return copy_to_user(out, &bios_size,
  509. min((size_t)size, sizeof(bios_size)))
  510. ? -EFAULT : 0;
  511. case AMDGPU_INFO_VBIOS_IMAGE: {
  512. uint8_t *bios;
  513. uint32_t bios_offset = info->vbios_info.offset;
  514. if (bios_offset >= bios_size)
  515. return -EINVAL;
  516. bios = adev->bios + bios_offset;
  517. return copy_to_user(out, bios,
  518. min((size_t)size, (size_t)(bios_size - bios_offset)))
  519. ? -EFAULT : 0;
  520. }
  521. default:
  522. DRM_DEBUG_KMS("Invalid request %d\n",
  523. info->vbios_info.type);
  524. return -EINVAL;
  525. }
  526. }
  527. case AMDGPU_INFO_NUM_HANDLES: {
  528. struct drm_amdgpu_info_num_handles handle;
  529. switch (info->query_hw_ip.type) {
  530. case AMDGPU_HW_IP_UVD:
  531. /* Starting Polaris, we support unlimited UVD handles */
  532. if (adev->asic_type < CHIP_POLARIS10) {
  533. handle.uvd_max_handles = adev->uvd.max_handles;
  534. handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
  535. return copy_to_user(out, &handle,
  536. min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
  537. } else {
  538. return -ENODATA;
  539. }
  540. break;
  541. default:
  542. return -EINVAL;
  543. }
  544. }
  545. default:
  546. DRM_DEBUG_KMS("Invalid request %d\n", info->query);
  547. return -EINVAL;
  548. }
  549. return 0;
  550. }
  551. /*
  552. * Outdated mess for old drm with Xorg being in charge (void function now).
  553. */
  554. /**
  555. * amdgpu_driver_lastclose_kms - drm callback for last close
  556. *
  557. * @dev: drm dev pointer
  558. *
  559. * Switch vga_switcheroo state after last close (all asics).
  560. */
  561. void amdgpu_driver_lastclose_kms(struct drm_device *dev)
  562. {
  563. struct amdgpu_device *adev = dev->dev_private;
  564. amdgpu_fbdev_restore_mode(adev);
  565. vga_switcheroo_process_delayed_switch();
  566. }
  567. /**
  568. * amdgpu_driver_open_kms - drm callback for open
  569. *
  570. * @dev: drm dev pointer
  571. * @file_priv: drm file
  572. *
  573. * On device open, init vm on cayman+ (all asics).
  574. * Returns 0 on success, error on failure.
  575. */
  576. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  577. {
  578. struct amdgpu_device *adev = dev->dev_private;
  579. struct amdgpu_fpriv *fpriv;
  580. int r;
  581. file_priv->driver_priv = NULL;
  582. r = pm_runtime_get_sync(dev->dev);
  583. if (r < 0)
  584. return r;
  585. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  586. if (unlikely(!fpriv)) {
  587. r = -ENOMEM;
  588. goto out_suspend;
  589. }
  590. r = amdgpu_vm_init(adev, &fpriv->vm);
  591. if (r) {
  592. kfree(fpriv);
  593. goto out_suspend;
  594. }
  595. fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
  596. if (!fpriv->prt_va) {
  597. r = -ENOMEM;
  598. amdgpu_vm_fini(adev, &fpriv->vm);
  599. kfree(fpriv);
  600. goto out_suspend;
  601. }
  602. if (amdgpu_sriov_vf(adev)) {
  603. r = amdgpu_map_static_csa(adev, &fpriv->vm);
  604. if (r)
  605. goto out_suspend;
  606. }
  607. mutex_init(&fpriv->bo_list_lock);
  608. idr_init(&fpriv->bo_list_handles);
  609. amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
  610. file_priv->driver_priv = fpriv;
  611. out_suspend:
  612. pm_runtime_mark_last_busy(dev->dev);
  613. pm_runtime_put_autosuspend(dev->dev);
  614. return r;
  615. }
  616. /**
  617. * amdgpu_driver_postclose_kms - drm callback for post close
  618. *
  619. * @dev: drm dev pointer
  620. * @file_priv: drm file
  621. *
  622. * On device post close, tear down vm on cayman+ (all asics).
  623. */
  624. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  625. struct drm_file *file_priv)
  626. {
  627. struct amdgpu_device *adev = dev->dev_private;
  628. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  629. struct amdgpu_bo_list *list;
  630. int handle;
  631. if (!fpriv)
  632. return;
  633. amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
  634. amdgpu_uvd_free_handles(adev, file_priv);
  635. amdgpu_vce_free_handles(adev, file_priv);
  636. amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
  637. if (amdgpu_sriov_vf(adev)) {
  638. /* TODO: how to handle reserve failure */
  639. BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, false));
  640. amdgpu_vm_bo_rmv(adev, fpriv->vm.csa_bo_va);
  641. fpriv->vm.csa_bo_va = NULL;
  642. amdgpu_bo_unreserve(adev->virt.csa_obj);
  643. }
  644. amdgpu_vm_fini(adev, &fpriv->vm);
  645. idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
  646. amdgpu_bo_list_free(list);
  647. idr_destroy(&fpriv->bo_list_handles);
  648. mutex_destroy(&fpriv->bo_list_lock);
  649. kfree(fpriv);
  650. file_priv->driver_priv = NULL;
  651. pm_runtime_mark_last_busy(dev->dev);
  652. pm_runtime_put_autosuspend(dev->dev);
  653. }
  654. /**
  655. * amdgpu_driver_preclose_kms - drm callback for pre close
  656. *
  657. * @dev: drm dev pointer
  658. * @file_priv: drm file
  659. *
  660. * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
  661. * (all asics).
  662. */
  663. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  664. struct drm_file *file_priv)
  665. {
  666. pm_runtime_get_sync(dev->dev);
  667. }
  668. /*
  669. * VBlank related functions.
  670. */
  671. /**
  672. * amdgpu_get_vblank_counter_kms - get frame count
  673. *
  674. * @dev: drm dev pointer
  675. * @pipe: crtc to get the frame count from
  676. *
  677. * Gets the frame count on the requested crtc (all asics).
  678. * Returns frame count on success, -EINVAL on failure.
  679. */
  680. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
  681. {
  682. struct amdgpu_device *adev = dev->dev_private;
  683. int vpos, hpos, stat;
  684. u32 count;
  685. if (pipe >= adev->mode_info.num_crtc) {
  686. DRM_ERROR("Invalid crtc %u\n", pipe);
  687. return -EINVAL;
  688. }
  689. /* The hw increments its frame counter at start of vsync, not at start
  690. * of vblank, as is required by DRM core vblank counter handling.
  691. * Cook the hw count here to make it appear to the caller as if it
  692. * incremented at start of vblank. We measure distance to start of
  693. * vblank in vpos. vpos therefore will be >= 0 between start of vblank
  694. * and start of vsync, so vpos >= 0 means to bump the hw frame counter
  695. * result by 1 to give the proper appearance to caller.
  696. */
  697. if (adev->mode_info.crtcs[pipe]) {
  698. /* Repeat readout if needed to provide stable result if
  699. * we cross start of vsync during the queries.
  700. */
  701. do {
  702. count = amdgpu_display_vblank_get_counter(adev, pipe);
  703. /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
  704. * distance to start of vblank, instead of regular
  705. * vertical scanout pos.
  706. */
  707. stat = amdgpu_get_crtc_scanoutpos(
  708. dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
  709. &vpos, &hpos, NULL, NULL,
  710. &adev->mode_info.crtcs[pipe]->base.hwmode);
  711. } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
  712. if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
  713. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
  714. DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
  715. } else {
  716. DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
  717. pipe, vpos);
  718. /* Bump counter if we are at >= leading edge of vblank,
  719. * but before vsync where vpos would turn negative and
  720. * the hw counter really increments.
  721. */
  722. if (vpos >= 0)
  723. count++;
  724. }
  725. } else {
  726. /* Fallback to use value as is. */
  727. count = amdgpu_display_vblank_get_counter(adev, pipe);
  728. DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
  729. }
  730. return count;
  731. }
  732. /**
  733. * amdgpu_enable_vblank_kms - enable vblank interrupt
  734. *
  735. * @dev: drm dev pointer
  736. * @pipe: crtc to enable vblank interrupt for
  737. *
  738. * Enable the interrupt on the requested crtc (all asics).
  739. * Returns 0 on success, -EINVAL on failure.
  740. */
  741. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  742. {
  743. struct amdgpu_device *adev = dev->dev_private;
  744. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  745. return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
  746. }
  747. /**
  748. * amdgpu_disable_vblank_kms - disable vblank interrupt
  749. *
  750. * @dev: drm dev pointer
  751. * @pipe: crtc to disable vblank interrupt for
  752. *
  753. * Disable the interrupt on the requested crtc (all asics).
  754. */
  755. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  756. {
  757. struct amdgpu_device *adev = dev->dev_private;
  758. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  759. amdgpu_irq_put(adev, &adev->crtc_irq, idx);
  760. }
  761. /**
  762. * amdgpu_get_vblank_timestamp_kms - get vblank timestamp
  763. *
  764. * @dev: drm dev pointer
  765. * @crtc: crtc to get the timestamp for
  766. * @max_error: max error
  767. * @vblank_time: time value
  768. * @flags: flags passed to the driver
  769. *
  770. * Gets the timestamp on the requested crtc based on the
  771. * scanout position. (all asics).
  772. * Returns postive status flags on success, negative error on failure.
  773. */
  774. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  775. int *max_error,
  776. struct timeval *vblank_time,
  777. unsigned flags)
  778. {
  779. struct drm_crtc *crtc;
  780. struct amdgpu_device *adev = dev->dev_private;
  781. if (pipe >= dev->num_crtcs) {
  782. DRM_ERROR("Invalid crtc %u\n", pipe);
  783. return -EINVAL;
  784. }
  785. /* Get associated drm_crtc: */
  786. crtc = &adev->mode_info.crtcs[pipe]->base;
  787. if (!crtc) {
  788. /* This can occur on driver load if some component fails to
  789. * initialize completely and driver is unloaded */
  790. DRM_ERROR("Uninitialized crtc %d\n", pipe);
  791. return -EINVAL;
  792. }
  793. /* Helper routine in DRM core does all the work: */
  794. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  795. vblank_time, flags,
  796. &crtc->hwmode);
  797. }
  798. const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
  799. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  800. DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  801. DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  802. /* KMS */
  803. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  804. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  805. DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  806. DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  807. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  808. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  809. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  810. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  811. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  812. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  813. };
  814. const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
  815. /*
  816. * Debugfs info
  817. */
  818. #if defined(CONFIG_DEBUG_FS)
  819. static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
  820. {
  821. struct drm_info_node *node = (struct drm_info_node *) m->private;
  822. struct drm_device *dev = node->minor->dev;
  823. struct amdgpu_device *adev = dev->dev_private;
  824. struct drm_amdgpu_info_firmware fw_info;
  825. struct drm_amdgpu_query_fw query_fw;
  826. int ret, i;
  827. /* VCE */
  828. query_fw.fw_type = AMDGPU_INFO_FW_VCE;
  829. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  830. if (ret)
  831. return ret;
  832. seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
  833. fw_info.feature, fw_info.ver);
  834. /* UVD */
  835. query_fw.fw_type = AMDGPU_INFO_FW_UVD;
  836. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  837. if (ret)
  838. return ret;
  839. seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
  840. fw_info.feature, fw_info.ver);
  841. /* GMC */
  842. query_fw.fw_type = AMDGPU_INFO_FW_GMC;
  843. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  844. if (ret)
  845. return ret;
  846. seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
  847. fw_info.feature, fw_info.ver);
  848. /* ME */
  849. query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
  850. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  851. if (ret)
  852. return ret;
  853. seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
  854. fw_info.feature, fw_info.ver);
  855. /* PFP */
  856. query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
  857. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  858. if (ret)
  859. return ret;
  860. seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
  861. fw_info.feature, fw_info.ver);
  862. /* CE */
  863. query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
  864. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  865. if (ret)
  866. return ret;
  867. seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
  868. fw_info.feature, fw_info.ver);
  869. /* RLC */
  870. query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
  871. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  872. if (ret)
  873. return ret;
  874. seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
  875. fw_info.feature, fw_info.ver);
  876. /* MEC */
  877. query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
  878. query_fw.index = 0;
  879. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  880. if (ret)
  881. return ret;
  882. seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
  883. fw_info.feature, fw_info.ver);
  884. /* MEC2 */
  885. if (adev->asic_type == CHIP_KAVERI ||
  886. (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
  887. query_fw.index = 1;
  888. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  889. if (ret)
  890. return ret;
  891. seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
  892. fw_info.feature, fw_info.ver);
  893. }
  894. /* SMC */
  895. query_fw.fw_type = AMDGPU_INFO_FW_SMC;
  896. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  897. if (ret)
  898. return ret;
  899. seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
  900. fw_info.feature, fw_info.ver);
  901. /* SDMA */
  902. query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
  903. for (i = 0; i < adev->sdma.num_instances; i++) {
  904. query_fw.index = i;
  905. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  906. if (ret)
  907. return ret;
  908. seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
  909. i, fw_info.feature, fw_info.ver);
  910. }
  911. return 0;
  912. }
  913. static const struct drm_info_list amdgpu_firmware_info_list[] = {
  914. {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
  915. };
  916. #endif
  917. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
  918. {
  919. #if defined(CONFIG_DEBUG_FS)
  920. return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
  921. ARRAY_SIZE(amdgpu_firmware_info_list));
  922. #else
  923. return 0;
  924. #endif
  925. }