amdgpu_ttm.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include <linux/iommu.h>
  46. #include "amdgpu.h"
  47. #include "amdgpu_object.h"
  48. #include "amdgpu_trace.h"
  49. #include "bif/bif_4_1_d.h"
  50. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  51. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  52. struct ttm_mem_reg *mem, unsigned num_pages,
  53. uint64_t offset, unsigned window,
  54. struct amdgpu_ring *ring,
  55. uint64_t *addr);
  56. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  57. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  58. /*
  59. * Global memory.
  60. */
  61. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  62. {
  63. return ttm_mem_global_init(ref->object);
  64. }
  65. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  66. {
  67. ttm_mem_global_release(ref->object);
  68. }
  69. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  70. {
  71. struct drm_global_reference *global_ref;
  72. struct amdgpu_ring *ring;
  73. struct amd_sched_rq *rq;
  74. int r;
  75. adev->mman.mem_global_referenced = false;
  76. global_ref = &adev->mman.mem_global_ref;
  77. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  78. global_ref->size = sizeof(struct ttm_mem_global);
  79. global_ref->init = &amdgpu_ttm_mem_global_init;
  80. global_ref->release = &amdgpu_ttm_mem_global_release;
  81. r = drm_global_item_ref(global_ref);
  82. if (r) {
  83. DRM_ERROR("Failed setting up TTM memory accounting "
  84. "subsystem.\n");
  85. goto error_mem;
  86. }
  87. adev->mman.bo_global_ref.mem_glob =
  88. adev->mman.mem_global_ref.object;
  89. global_ref = &adev->mman.bo_global_ref.ref;
  90. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  91. global_ref->size = sizeof(struct ttm_bo_global);
  92. global_ref->init = &ttm_bo_global_init;
  93. global_ref->release = &ttm_bo_global_release;
  94. r = drm_global_item_ref(global_ref);
  95. if (r) {
  96. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  97. goto error_bo;
  98. }
  99. mutex_init(&adev->mman.gtt_window_lock);
  100. ring = adev->mman.buffer_funcs_ring;
  101. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  102. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  103. rq, amdgpu_sched_jobs);
  104. if (r) {
  105. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  106. goto error_entity;
  107. }
  108. adev->mman.mem_global_referenced = true;
  109. return 0;
  110. error_entity:
  111. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  112. error_bo:
  113. drm_global_item_unref(&adev->mman.mem_global_ref);
  114. error_mem:
  115. return r;
  116. }
  117. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  118. {
  119. if (adev->mman.mem_global_referenced) {
  120. amd_sched_entity_fini(adev->mman.entity.sched,
  121. &adev->mman.entity);
  122. mutex_destroy(&adev->mman.gtt_window_lock);
  123. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  124. drm_global_item_unref(&adev->mman.mem_global_ref);
  125. adev->mman.mem_global_referenced = false;
  126. }
  127. }
  128. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  129. {
  130. return 0;
  131. }
  132. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  133. struct ttm_mem_type_manager *man)
  134. {
  135. struct amdgpu_device *adev;
  136. adev = amdgpu_ttm_adev(bdev);
  137. switch (type) {
  138. case TTM_PL_SYSTEM:
  139. /* System memory */
  140. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  141. man->available_caching = TTM_PL_MASK_CACHING;
  142. man->default_caching = TTM_PL_FLAG_CACHED;
  143. break;
  144. case TTM_PL_TT:
  145. man->func = &amdgpu_gtt_mgr_func;
  146. man->gpu_offset = adev->mc.gart_start;
  147. man->available_caching = TTM_PL_MASK_CACHING;
  148. man->default_caching = TTM_PL_FLAG_CACHED;
  149. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  150. break;
  151. case TTM_PL_VRAM:
  152. /* "On-card" video ram */
  153. man->func = &amdgpu_vram_mgr_func;
  154. man->gpu_offset = adev->mc.vram_start;
  155. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  156. TTM_MEMTYPE_FLAG_MAPPABLE;
  157. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  158. man->default_caching = TTM_PL_FLAG_WC;
  159. break;
  160. case AMDGPU_PL_GDS:
  161. case AMDGPU_PL_GWS:
  162. case AMDGPU_PL_OA:
  163. /* On-chip GDS memory*/
  164. man->func = &ttm_bo_manager_func;
  165. man->gpu_offset = 0;
  166. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  167. man->available_caching = TTM_PL_FLAG_UNCACHED;
  168. man->default_caching = TTM_PL_FLAG_UNCACHED;
  169. break;
  170. default:
  171. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  172. return -EINVAL;
  173. }
  174. return 0;
  175. }
  176. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  177. struct ttm_placement *placement)
  178. {
  179. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  180. struct amdgpu_bo *abo;
  181. static const struct ttm_place placements = {
  182. .fpfn = 0,
  183. .lpfn = 0,
  184. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  185. };
  186. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  187. placement->placement = &placements;
  188. placement->busy_placement = &placements;
  189. placement->num_placement = 1;
  190. placement->num_busy_placement = 1;
  191. return;
  192. }
  193. abo = ttm_to_amdgpu_bo(bo);
  194. switch (bo->mem.mem_type) {
  195. case TTM_PL_VRAM:
  196. if (adev->mman.buffer_funcs &&
  197. adev->mman.buffer_funcs_ring &&
  198. adev->mman.buffer_funcs_ring->ready == false) {
  199. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  200. } else if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  201. !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
  202. unsigned fpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  203. struct drm_mm_node *node = bo->mem.mm_node;
  204. unsigned long pages_left;
  205. for (pages_left = bo->mem.num_pages;
  206. pages_left;
  207. pages_left -= node->size, node++) {
  208. if (node->start < fpfn)
  209. break;
  210. }
  211. if (!pages_left)
  212. goto gtt;
  213. /* Try evicting to the CPU inaccessible part of VRAM
  214. * first, but only set GTT as busy placement, so this
  215. * BO will be evicted to GTT rather than causing other
  216. * BOs to be evicted from VRAM
  217. */
  218. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  219. AMDGPU_GEM_DOMAIN_GTT);
  220. abo->placements[0].fpfn = fpfn;
  221. abo->placements[0].lpfn = 0;
  222. abo->placement.busy_placement = &abo->placements[1];
  223. abo->placement.num_busy_placement = 1;
  224. } else {
  225. gtt:
  226. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  227. }
  228. break;
  229. case TTM_PL_TT:
  230. default:
  231. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  232. }
  233. *placement = abo->placement;
  234. }
  235. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  236. {
  237. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  238. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  239. return -EPERM;
  240. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  241. filp->private_data);
  242. }
  243. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  244. struct ttm_mem_reg *new_mem)
  245. {
  246. struct ttm_mem_reg *old_mem = &bo->mem;
  247. BUG_ON(old_mem->mm_node != NULL);
  248. *old_mem = *new_mem;
  249. new_mem->mm_node = NULL;
  250. }
  251. static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  252. struct drm_mm_node *mm_node,
  253. struct ttm_mem_reg *mem)
  254. {
  255. uint64_t addr = 0;
  256. if (mem->mem_type != TTM_PL_TT ||
  257. amdgpu_gtt_mgr_is_allocated(mem)) {
  258. addr = mm_node->start << PAGE_SHIFT;
  259. addr += bo->bdev->man[mem->mem_type].gpu_offset;
  260. }
  261. return addr;
  262. }
  263. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  264. bool evict, bool no_wait_gpu,
  265. struct ttm_mem_reg *new_mem,
  266. struct ttm_mem_reg *old_mem)
  267. {
  268. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  269. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  270. struct drm_mm_node *old_mm, *new_mm;
  271. uint64_t old_start, old_size, new_start, new_size;
  272. unsigned long num_pages;
  273. struct dma_fence *fence = NULL;
  274. int r;
  275. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  276. if (!ring->ready) {
  277. DRM_ERROR("Trying to move memory with ring turned off.\n");
  278. return -EINVAL;
  279. }
  280. old_mm = old_mem->mm_node;
  281. old_size = old_mm->size;
  282. old_start = amdgpu_mm_node_addr(bo, old_mm, old_mem);
  283. new_mm = new_mem->mm_node;
  284. new_size = new_mm->size;
  285. new_start = amdgpu_mm_node_addr(bo, new_mm, new_mem);
  286. num_pages = new_mem->num_pages;
  287. mutex_lock(&adev->mman.gtt_window_lock);
  288. while (num_pages) {
  289. unsigned long cur_pages = min(min(old_size, new_size),
  290. (u64)AMDGPU_GTT_MAX_TRANSFER_SIZE);
  291. uint64_t from = old_start, to = new_start;
  292. struct dma_fence *next;
  293. if (old_mem->mem_type == TTM_PL_TT &&
  294. !amdgpu_gtt_mgr_is_allocated(old_mem)) {
  295. r = amdgpu_map_buffer(bo, old_mem, cur_pages,
  296. old_start, 0, ring, &from);
  297. if (r)
  298. goto error;
  299. }
  300. if (new_mem->mem_type == TTM_PL_TT &&
  301. !amdgpu_gtt_mgr_is_allocated(new_mem)) {
  302. r = amdgpu_map_buffer(bo, new_mem, cur_pages,
  303. new_start, 1, ring, &to);
  304. if (r)
  305. goto error;
  306. }
  307. r = amdgpu_copy_buffer(ring, from, to,
  308. cur_pages * PAGE_SIZE,
  309. bo->resv, &next, false, true);
  310. if (r)
  311. goto error;
  312. dma_fence_put(fence);
  313. fence = next;
  314. num_pages -= cur_pages;
  315. if (!num_pages)
  316. break;
  317. old_size -= cur_pages;
  318. if (!old_size) {
  319. old_start = amdgpu_mm_node_addr(bo, ++old_mm, old_mem);
  320. old_size = old_mm->size;
  321. } else {
  322. old_start += cur_pages * PAGE_SIZE;
  323. }
  324. new_size -= cur_pages;
  325. if (!new_size) {
  326. new_start = amdgpu_mm_node_addr(bo, ++new_mm, new_mem);
  327. new_size = new_mm->size;
  328. } else {
  329. new_start += cur_pages * PAGE_SIZE;
  330. }
  331. }
  332. mutex_unlock(&adev->mman.gtt_window_lock);
  333. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  334. dma_fence_put(fence);
  335. return r;
  336. error:
  337. mutex_unlock(&adev->mman.gtt_window_lock);
  338. if (fence)
  339. dma_fence_wait(fence, false);
  340. dma_fence_put(fence);
  341. return r;
  342. }
  343. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  344. bool evict, bool interruptible,
  345. bool no_wait_gpu,
  346. struct ttm_mem_reg *new_mem)
  347. {
  348. struct amdgpu_device *adev;
  349. struct ttm_mem_reg *old_mem = &bo->mem;
  350. struct ttm_mem_reg tmp_mem;
  351. struct ttm_place placements;
  352. struct ttm_placement placement;
  353. int r;
  354. adev = amdgpu_ttm_adev(bo->bdev);
  355. tmp_mem = *new_mem;
  356. tmp_mem.mm_node = NULL;
  357. placement.num_placement = 1;
  358. placement.placement = &placements;
  359. placement.num_busy_placement = 1;
  360. placement.busy_placement = &placements;
  361. placements.fpfn = 0;
  362. placements.lpfn = 0;
  363. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  364. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  365. interruptible, no_wait_gpu);
  366. if (unlikely(r)) {
  367. return r;
  368. }
  369. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  370. if (unlikely(r)) {
  371. goto out_cleanup;
  372. }
  373. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  374. if (unlikely(r)) {
  375. goto out_cleanup;
  376. }
  377. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  378. if (unlikely(r)) {
  379. goto out_cleanup;
  380. }
  381. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  382. out_cleanup:
  383. ttm_bo_mem_put(bo, &tmp_mem);
  384. return r;
  385. }
  386. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  387. bool evict, bool interruptible,
  388. bool no_wait_gpu,
  389. struct ttm_mem_reg *new_mem)
  390. {
  391. struct amdgpu_device *adev;
  392. struct ttm_mem_reg *old_mem = &bo->mem;
  393. struct ttm_mem_reg tmp_mem;
  394. struct ttm_placement placement;
  395. struct ttm_place placements;
  396. int r;
  397. adev = amdgpu_ttm_adev(bo->bdev);
  398. tmp_mem = *new_mem;
  399. tmp_mem.mm_node = NULL;
  400. placement.num_placement = 1;
  401. placement.placement = &placements;
  402. placement.num_busy_placement = 1;
  403. placement.busy_placement = &placements;
  404. placements.fpfn = 0;
  405. placements.lpfn = 0;
  406. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  407. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  408. interruptible, no_wait_gpu);
  409. if (unlikely(r)) {
  410. return r;
  411. }
  412. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  413. if (unlikely(r)) {
  414. goto out_cleanup;
  415. }
  416. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  417. if (unlikely(r)) {
  418. goto out_cleanup;
  419. }
  420. out_cleanup:
  421. ttm_bo_mem_put(bo, &tmp_mem);
  422. return r;
  423. }
  424. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  425. bool evict, bool interruptible,
  426. bool no_wait_gpu,
  427. struct ttm_mem_reg *new_mem)
  428. {
  429. struct amdgpu_device *adev;
  430. struct amdgpu_bo *abo;
  431. struct ttm_mem_reg *old_mem = &bo->mem;
  432. int r;
  433. /* Can't move a pinned BO */
  434. abo = ttm_to_amdgpu_bo(bo);
  435. if (WARN_ON_ONCE(abo->pin_count > 0))
  436. return -EINVAL;
  437. adev = amdgpu_ttm_adev(bo->bdev);
  438. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  439. amdgpu_move_null(bo, new_mem);
  440. return 0;
  441. }
  442. if ((old_mem->mem_type == TTM_PL_TT &&
  443. new_mem->mem_type == TTM_PL_SYSTEM) ||
  444. (old_mem->mem_type == TTM_PL_SYSTEM &&
  445. new_mem->mem_type == TTM_PL_TT)) {
  446. /* bind is enough */
  447. amdgpu_move_null(bo, new_mem);
  448. return 0;
  449. }
  450. if (adev->mman.buffer_funcs == NULL ||
  451. adev->mman.buffer_funcs_ring == NULL ||
  452. !adev->mman.buffer_funcs_ring->ready) {
  453. /* use memcpy */
  454. goto memcpy;
  455. }
  456. if (old_mem->mem_type == TTM_PL_VRAM &&
  457. new_mem->mem_type == TTM_PL_SYSTEM) {
  458. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  459. no_wait_gpu, new_mem);
  460. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  461. new_mem->mem_type == TTM_PL_VRAM) {
  462. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  463. no_wait_gpu, new_mem);
  464. } else {
  465. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  466. }
  467. if (r) {
  468. memcpy:
  469. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  470. if (r) {
  471. return r;
  472. }
  473. }
  474. if (bo->type == ttm_bo_type_device &&
  475. new_mem->mem_type == TTM_PL_VRAM &&
  476. old_mem->mem_type != TTM_PL_VRAM) {
  477. /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
  478. * accesses the BO after it's moved.
  479. */
  480. abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  481. }
  482. /* update statistics */
  483. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  484. return 0;
  485. }
  486. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  487. {
  488. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  489. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  490. mem->bus.addr = NULL;
  491. mem->bus.offset = 0;
  492. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  493. mem->bus.base = 0;
  494. mem->bus.is_iomem = false;
  495. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  496. return -EINVAL;
  497. switch (mem->mem_type) {
  498. case TTM_PL_SYSTEM:
  499. /* system memory */
  500. return 0;
  501. case TTM_PL_TT:
  502. break;
  503. case TTM_PL_VRAM:
  504. mem->bus.offset = mem->start << PAGE_SHIFT;
  505. /* check if it's visible */
  506. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  507. return -EINVAL;
  508. mem->bus.base = adev->mc.aper_base;
  509. mem->bus.is_iomem = true;
  510. break;
  511. default:
  512. return -EINVAL;
  513. }
  514. return 0;
  515. }
  516. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  517. {
  518. }
  519. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  520. unsigned long page_offset)
  521. {
  522. struct drm_mm_node *mm = bo->mem.mm_node;
  523. uint64_t size = mm->size;
  524. uint64_t offset = page_offset;
  525. page_offset = do_div(offset, size);
  526. mm += offset;
  527. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start + page_offset;
  528. }
  529. /*
  530. * TTM backend functions.
  531. */
  532. struct amdgpu_ttm_gup_task_list {
  533. struct list_head list;
  534. struct task_struct *task;
  535. };
  536. struct amdgpu_ttm_tt {
  537. struct ttm_dma_tt ttm;
  538. struct amdgpu_device *adev;
  539. u64 offset;
  540. uint64_t userptr;
  541. struct mm_struct *usermm;
  542. uint32_t userflags;
  543. spinlock_t guptasklock;
  544. struct list_head guptasks;
  545. atomic_t mmu_invalidations;
  546. uint32_t last_set_pages;
  547. struct list_head list;
  548. };
  549. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  550. {
  551. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  552. unsigned int flags = 0;
  553. unsigned pinned = 0;
  554. int r;
  555. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  556. flags |= FOLL_WRITE;
  557. down_read(&current->mm->mmap_sem);
  558. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  559. /* check that we only use anonymous memory
  560. to prevent problems with writeback */
  561. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  562. struct vm_area_struct *vma;
  563. vma = find_vma(gtt->usermm, gtt->userptr);
  564. if (!vma || vma->vm_file || vma->vm_end < end) {
  565. up_read(&current->mm->mmap_sem);
  566. return -EPERM;
  567. }
  568. }
  569. do {
  570. unsigned num_pages = ttm->num_pages - pinned;
  571. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  572. struct page **p = pages + pinned;
  573. struct amdgpu_ttm_gup_task_list guptask;
  574. guptask.task = current;
  575. spin_lock(&gtt->guptasklock);
  576. list_add(&guptask.list, &gtt->guptasks);
  577. spin_unlock(&gtt->guptasklock);
  578. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  579. spin_lock(&gtt->guptasklock);
  580. list_del(&guptask.list);
  581. spin_unlock(&gtt->guptasklock);
  582. if (r < 0)
  583. goto release_pages;
  584. pinned += r;
  585. } while (pinned < ttm->num_pages);
  586. up_read(&current->mm->mmap_sem);
  587. return 0;
  588. release_pages:
  589. release_pages(pages, pinned, 0);
  590. up_read(&current->mm->mmap_sem);
  591. return r;
  592. }
  593. void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
  594. {
  595. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  596. unsigned i;
  597. gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
  598. for (i = 0; i < ttm->num_pages; ++i) {
  599. if (ttm->pages[i])
  600. put_page(ttm->pages[i]);
  601. ttm->pages[i] = pages ? pages[i] : NULL;
  602. }
  603. }
  604. void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
  605. {
  606. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  607. unsigned i;
  608. for (i = 0; i < ttm->num_pages; ++i) {
  609. struct page *page = ttm->pages[i];
  610. if (!page)
  611. continue;
  612. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  613. set_page_dirty(page);
  614. mark_page_accessed(page);
  615. }
  616. }
  617. /* prepare the sg table with the user pages */
  618. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  619. {
  620. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  621. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  622. unsigned nents;
  623. int r;
  624. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  625. enum dma_data_direction direction = write ?
  626. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  627. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  628. ttm->num_pages << PAGE_SHIFT,
  629. GFP_KERNEL);
  630. if (r)
  631. goto release_sg;
  632. r = -ENOMEM;
  633. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  634. if (nents != ttm->sg->nents)
  635. goto release_sg;
  636. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  637. gtt->ttm.dma_address, ttm->num_pages);
  638. return 0;
  639. release_sg:
  640. kfree(ttm->sg);
  641. return r;
  642. }
  643. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  644. {
  645. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  646. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  647. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  648. enum dma_data_direction direction = write ?
  649. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  650. /* double check that we don't free the table twice */
  651. if (!ttm->sg->sgl)
  652. return;
  653. /* free the sg table and pages again */
  654. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  655. amdgpu_ttm_tt_mark_user_pages(ttm);
  656. sg_free_table(ttm->sg);
  657. }
  658. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  659. struct ttm_mem_reg *bo_mem)
  660. {
  661. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  662. uint64_t flags;
  663. int r = 0;
  664. if (gtt->userptr) {
  665. r = amdgpu_ttm_tt_pin_userptr(ttm);
  666. if (r) {
  667. DRM_ERROR("failed to pin userptr\n");
  668. return r;
  669. }
  670. }
  671. if (!ttm->num_pages) {
  672. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  673. ttm->num_pages, bo_mem, ttm);
  674. }
  675. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  676. bo_mem->mem_type == AMDGPU_PL_GWS ||
  677. bo_mem->mem_type == AMDGPU_PL_OA)
  678. return -EINVAL;
  679. if (!amdgpu_gtt_mgr_is_allocated(bo_mem))
  680. return 0;
  681. spin_lock(&gtt->adev->gtt_list_lock);
  682. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  683. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  684. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  685. ttm->pages, gtt->ttm.dma_address, flags);
  686. if (r) {
  687. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  688. ttm->num_pages, gtt->offset);
  689. goto error_gart_bind;
  690. }
  691. list_add_tail(&gtt->list, &gtt->adev->gtt_list);
  692. error_gart_bind:
  693. spin_unlock(&gtt->adev->gtt_list_lock);
  694. return r;
  695. }
  696. bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
  697. {
  698. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  699. return gtt && !list_empty(&gtt->list);
  700. }
  701. int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
  702. {
  703. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  704. struct ttm_tt *ttm = bo->ttm;
  705. struct ttm_mem_reg tmp;
  706. struct ttm_placement placement;
  707. struct ttm_place placements;
  708. int r;
  709. if (!ttm || amdgpu_ttm_is_bound(ttm))
  710. return 0;
  711. tmp = bo->mem;
  712. tmp.mm_node = NULL;
  713. placement.num_placement = 1;
  714. placement.placement = &placements;
  715. placement.num_busy_placement = 1;
  716. placement.busy_placement = &placements;
  717. placements.fpfn = 0;
  718. placements.lpfn = adev->mc.gart_size >> PAGE_SHIFT;
  719. placements.flags = bo->mem.placement | TTM_PL_FLAG_TT;
  720. r = ttm_bo_mem_space(bo, &placement, &tmp, true, false);
  721. if (unlikely(r))
  722. return r;
  723. r = ttm_bo_move_ttm(bo, true, false, &tmp);
  724. if (unlikely(r))
  725. ttm_bo_mem_put(bo, &tmp);
  726. else
  727. bo->offset = (bo->mem.start << PAGE_SHIFT) +
  728. bo->bdev->man[bo->mem.mem_type].gpu_offset;
  729. return r;
  730. }
  731. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
  732. {
  733. struct amdgpu_ttm_tt *gtt, *tmp;
  734. struct ttm_mem_reg bo_mem;
  735. uint64_t flags;
  736. int r;
  737. bo_mem.mem_type = TTM_PL_TT;
  738. spin_lock(&adev->gtt_list_lock);
  739. list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
  740. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
  741. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  742. gtt->ttm.ttm.pages, gtt->ttm.dma_address,
  743. flags);
  744. if (r) {
  745. spin_unlock(&adev->gtt_list_lock);
  746. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  747. gtt->ttm.ttm.num_pages, gtt->offset);
  748. return r;
  749. }
  750. }
  751. spin_unlock(&adev->gtt_list_lock);
  752. return 0;
  753. }
  754. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  755. {
  756. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  757. int r;
  758. if (gtt->userptr)
  759. amdgpu_ttm_tt_unpin_userptr(ttm);
  760. if (!amdgpu_ttm_is_bound(ttm))
  761. return 0;
  762. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  763. spin_lock(&gtt->adev->gtt_list_lock);
  764. r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  765. if (r) {
  766. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  767. gtt->ttm.ttm.num_pages, gtt->offset);
  768. goto error_unbind;
  769. }
  770. list_del_init(&gtt->list);
  771. error_unbind:
  772. spin_unlock(&gtt->adev->gtt_list_lock);
  773. return r;
  774. }
  775. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  776. {
  777. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  778. ttm_dma_tt_fini(&gtt->ttm);
  779. kfree(gtt);
  780. }
  781. static struct ttm_backend_func amdgpu_backend_func = {
  782. .bind = &amdgpu_ttm_backend_bind,
  783. .unbind = &amdgpu_ttm_backend_unbind,
  784. .destroy = &amdgpu_ttm_backend_destroy,
  785. };
  786. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  787. unsigned long size, uint32_t page_flags,
  788. struct page *dummy_read_page)
  789. {
  790. struct amdgpu_device *adev;
  791. struct amdgpu_ttm_tt *gtt;
  792. adev = amdgpu_ttm_adev(bdev);
  793. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  794. if (gtt == NULL) {
  795. return NULL;
  796. }
  797. gtt->ttm.ttm.func = &amdgpu_backend_func;
  798. gtt->adev = adev;
  799. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  800. kfree(gtt);
  801. return NULL;
  802. }
  803. INIT_LIST_HEAD(&gtt->list);
  804. return &gtt->ttm.ttm;
  805. }
  806. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  807. {
  808. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  809. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  810. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  811. if (ttm->state != tt_unpopulated)
  812. return 0;
  813. if (gtt && gtt->userptr) {
  814. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  815. if (!ttm->sg)
  816. return -ENOMEM;
  817. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  818. ttm->state = tt_unbound;
  819. return 0;
  820. }
  821. if (slave && ttm->sg) {
  822. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  823. gtt->ttm.dma_address, ttm->num_pages);
  824. ttm->state = tt_unbound;
  825. return 0;
  826. }
  827. #ifdef CONFIG_SWIOTLB
  828. if (swiotlb_nr_tbl()) {
  829. return ttm_dma_populate(&gtt->ttm, adev->dev);
  830. }
  831. #endif
  832. return ttm_populate_and_map_pages(adev->dev, &gtt->ttm);
  833. }
  834. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  835. {
  836. struct amdgpu_device *adev;
  837. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  838. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  839. if (gtt && gtt->userptr) {
  840. amdgpu_ttm_tt_set_user_pages(ttm, NULL);
  841. kfree(ttm->sg);
  842. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  843. return;
  844. }
  845. if (slave)
  846. return;
  847. adev = amdgpu_ttm_adev(ttm->bdev);
  848. #ifdef CONFIG_SWIOTLB
  849. if (swiotlb_nr_tbl()) {
  850. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  851. return;
  852. }
  853. #endif
  854. ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
  855. }
  856. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  857. uint32_t flags)
  858. {
  859. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  860. if (gtt == NULL)
  861. return -EINVAL;
  862. gtt->userptr = addr;
  863. gtt->usermm = current->mm;
  864. gtt->userflags = flags;
  865. spin_lock_init(&gtt->guptasklock);
  866. INIT_LIST_HEAD(&gtt->guptasks);
  867. atomic_set(&gtt->mmu_invalidations, 0);
  868. gtt->last_set_pages = 0;
  869. return 0;
  870. }
  871. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  872. {
  873. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  874. if (gtt == NULL)
  875. return NULL;
  876. return gtt->usermm;
  877. }
  878. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  879. unsigned long end)
  880. {
  881. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  882. struct amdgpu_ttm_gup_task_list *entry;
  883. unsigned long size;
  884. if (gtt == NULL || !gtt->userptr)
  885. return false;
  886. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  887. if (gtt->userptr > end || gtt->userptr + size <= start)
  888. return false;
  889. spin_lock(&gtt->guptasklock);
  890. list_for_each_entry(entry, &gtt->guptasks, list) {
  891. if (entry->task == current) {
  892. spin_unlock(&gtt->guptasklock);
  893. return false;
  894. }
  895. }
  896. spin_unlock(&gtt->guptasklock);
  897. atomic_inc(&gtt->mmu_invalidations);
  898. return true;
  899. }
  900. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  901. int *last_invalidated)
  902. {
  903. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  904. int prev_invalidated = *last_invalidated;
  905. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  906. return prev_invalidated != *last_invalidated;
  907. }
  908. bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
  909. {
  910. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  911. if (gtt == NULL || !gtt->userptr)
  912. return false;
  913. return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
  914. }
  915. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  916. {
  917. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  918. if (gtt == NULL)
  919. return false;
  920. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  921. }
  922. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  923. struct ttm_mem_reg *mem)
  924. {
  925. uint64_t flags = 0;
  926. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  927. flags |= AMDGPU_PTE_VALID;
  928. if (mem && mem->mem_type == TTM_PL_TT) {
  929. flags |= AMDGPU_PTE_SYSTEM;
  930. if (ttm->caching_state == tt_cached)
  931. flags |= AMDGPU_PTE_SNOOPED;
  932. }
  933. flags |= adev->gart.gart_pte_flags;
  934. flags |= AMDGPU_PTE_READABLE;
  935. if (!amdgpu_ttm_tt_is_readonly(ttm))
  936. flags |= AMDGPU_PTE_WRITEABLE;
  937. return flags;
  938. }
  939. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  940. const struct ttm_place *place)
  941. {
  942. unsigned long num_pages = bo->mem.num_pages;
  943. struct drm_mm_node *node = bo->mem.mm_node;
  944. if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
  945. return ttm_bo_eviction_valuable(bo, place);
  946. switch (bo->mem.mem_type) {
  947. case TTM_PL_TT:
  948. return true;
  949. case TTM_PL_VRAM:
  950. /* Check each drm MM node individually */
  951. while (num_pages) {
  952. if (place->fpfn < (node->start + node->size) &&
  953. !(place->lpfn && place->lpfn <= node->start))
  954. return true;
  955. num_pages -= node->size;
  956. ++node;
  957. }
  958. break;
  959. default:
  960. break;
  961. }
  962. return ttm_bo_eviction_valuable(bo, place);
  963. }
  964. static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
  965. unsigned long offset,
  966. void *buf, int len, int write)
  967. {
  968. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  969. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  970. struct drm_mm_node *nodes = abo->tbo.mem.mm_node;
  971. uint32_t value = 0;
  972. int ret = 0;
  973. uint64_t pos;
  974. unsigned long flags;
  975. if (bo->mem.mem_type != TTM_PL_VRAM)
  976. return -EIO;
  977. while (offset >= (nodes->size << PAGE_SHIFT)) {
  978. offset -= nodes->size << PAGE_SHIFT;
  979. ++nodes;
  980. }
  981. pos = (nodes->start << PAGE_SHIFT) + offset;
  982. while (len && pos < adev->mc.mc_vram_size) {
  983. uint64_t aligned_pos = pos & ~(uint64_t)3;
  984. uint32_t bytes = 4 - (pos & 3);
  985. uint32_t shift = (pos & 3) * 8;
  986. uint32_t mask = 0xffffffff << shift;
  987. if (len < bytes) {
  988. mask &= 0xffffffff >> (bytes - len) * 8;
  989. bytes = len;
  990. }
  991. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  992. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
  993. WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
  994. if (!write || mask != 0xffffffff)
  995. value = RREG32_NO_KIQ(mmMM_DATA);
  996. if (write) {
  997. value &= ~mask;
  998. value |= (*(uint32_t *)buf << shift) & mask;
  999. WREG32_NO_KIQ(mmMM_DATA, value);
  1000. }
  1001. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1002. if (!write) {
  1003. value = (value & mask) >> shift;
  1004. memcpy(buf, &value, bytes);
  1005. }
  1006. ret += bytes;
  1007. buf = (uint8_t *)buf + bytes;
  1008. pos += bytes;
  1009. len -= bytes;
  1010. if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
  1011. ++nodes;
  1012. pos = (nodes->start << PAGE_SHIFT);
  1013. }
  1014. }
  1015. return ret;
  1016. }
  1017. static struct ttm_bo_driver amdgpu_bo_driver = {
  1018. .ttm_tt_create = &amdgpu_ttm_tt_create,
  1019. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  1020. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  1021. .invalidate_caches = &amdgpu_invalidate_caches,
  1022. .init_mem_type = &amdgpu_init_mem_type,
  1023. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  1024. .evict_flags = &amdgpu_evict_flags,
  1025. .move = &amdgpu_bo_move,
  1026. .verify_access = &amdgpu_verify_access,
  1027. .move_notify = &amdgpu_bo_move_notify,
  1028. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  1029. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  1030. .io_mem_free = &amdgpu_ttm_io_mem_free,
  1031. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  1032. .access_memory = &amdgpu_ttm_access_memory
  1033. };
  1034. int amdgpu_ttm_init(struct amdgpu_device *adev)
  1035. {
  1036. uint64_t gtt_size;
  1037. int r;
  1038. u64 vis_vram_limit;
  1039. r = amdgpu_ttm_global_init(adev);
  1040. if (r) {
  1041. return r;
  1042. }
  1043. /* No others user of address space so set it to 0 */
  1044. r = ttm_bo_device_init(&adev->mman.bdev,
  1045. adev->mman.bo_global_ref.ref.object,
  1046. &amdgpu_bo_driver,
  1047. adev->ddev->anon_inode->i_mapping,
  1048. DRM_FILE_PAGE_OFFSET,
  1049. adev->need_dma32);
  1050. if (r) {
  1051. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  1052. return r;
  1053. }
  1054. adev->mman.initialized = true;
  1055. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  1056. adev->mc.real_vram_size >> PAGE_SHIFT);
  1057. if (r) {
  1058. DRM_ERROR("Failed initializing VRAM heap.\n");
  1059. return r;
  1060. }
  1061. /* Reduce size of CPU-visible VRAM if requested */
  1062. vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
  1063. if (amdgpu_vis_vram_limit > 0 &&
  1064. vis_vram_limit <= adev->mc.visible_vram_size)
  1065. adev->mc.visible_vram_size = vis_vram_limit;
  1066. /* Change the size here instead of the init above so only lpfn is affected */
  1067. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  1068. /*
  1069. *The reserved vram for firmware must be pinned to the specified
  1070. *place on the VRAM, so reserve it early.
  1071. */
  1072. r = amdgpu_fw_reserve_vram_init(adev);
  1073. if (r) {
  1074. return r;
  1075. }
  1076. r = amdgpu_bo_create_kernel(adev, adev->mc.stolen_size, PAGE_SIZE,
  1077. AMDGPU_GEM_DOMAIN_VRAM,
  1078. &adev->stolen_vga_memory,
  1079. NULL, NULL);
  1080. if (r)
  1081. return r;
  1082. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  1083. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  1084. if (amdgpu_gtt_size == -1)
  1085. gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  1086. adev->mc.mc_vram_size);
  1087. else
  1088. gtt_size = (uint64_t)amdgpu_gtt_size << 20;
  1089. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
  1090. if (r) {
  1091. DRM_ERROR("Failed initializing GTT heap.\n");
  1092. return r;
  1093. }
  1094. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1095. (unsigned)(gtt_size / (1024 * 1024)));
  1096. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  1097. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  1098. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  1099. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  1100. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  1101. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  1102. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  1103. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  1104. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  1105. /* GDS Memory */
  1106. if (adev->gds.mem.total_size) {
  1107. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1108. adev->gds.mem.total_size >> PAGE_SHIFT);
  1109. if (r) {
  1110. DRM_ERROR("Failed initializing GDS heap.\n");
  1111. return r;
  1112. }
  1113. }
  1114. /* GWS */
  1115. if (adev->gds.gws.total_size) {
  1116. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1117. adev->gds.gws.total_size >> PAGE_SHIFT);
  1118. if (r) {
  1119. DRM_ERROR("Failed initializing gws heap.\n");
  1120. return r;
  1121. }
  1122. }
  1123. /* OA */
  1124. if (adev->gds.oa.total_size) {
  1125. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1126. adev->gds.oa.total_size >> PAGE_SHIFT);
  1127. if (r) {
  1128. DRM_ERROR("Failed initializing oa heap.\n");
  1129. return r;
  1130. }
  1131. }
  1132. r = amdgpu_ttm_debugfs_init(adev);
  1133. if (r) {
  1134. DRM_ERROR("Failed to init debugfs\n");
  1135. return r;
  1136. }
  1137. return 0;
  1138. }
  1139. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1140. {
  1141. int r;
  1142. if (!adev->mman.initialized)
  1143. return;
  1144. amdgpu_ttm_debugfs_fini(adev);
  1145. if (adev->stolen_vga_memory) {
  1146. r = amdgpu_bo_reserve(adev->stolen_vga_memory, true);
  1147. if (r == 0) {
  1148. amdgpu_bo_unpin(adev->stolen_vga_memory);
  1149. amdgpu_bo_unreserve(adev->stolen_vga_memory);
  1150. }
  1151. amdgpu_bo_unref(&adev->stolen_vga_memory);
  1152. }
  1153. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1154. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1155. if (adev->gds.mem.total_size)
  1156. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1157. if (adev->gds.gws.total_size)
  1158. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1159. if (adev->gds.oa.total_size)
  1160. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1161. ttm_bo_device_release(&adev->mman.bdev);
  1162. amdgpu_gart_fini(adev);
  1163. amdgpu_ttm_global_fini(adev);
  1164. adev->mman.initialized = false;
  1165. DRM_INFO("amdgpu: ttm finalized\n");
  1166. }
  1167. /* this should only be called at bootup or when userspace
  1168. * isn't running */
  1169. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1170. {
  1171. struct ttm_mem_type_manager *man;
  1172. if (!adev->mman.initialized)
  1173. return;
  1174. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1175. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1176. man->size = size >> PAGE_SHIFT;
  1177. }
  1178. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1179. {
  1180. struct drm_file *file_priv;
  1181. struct amdgpu_device *adev;
  1182. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1183. return -EINVAL;
  1184. file_priv = filp->private_data;
  1185. adev = file_priv->minor->dev->dev_private;
  1186. if (adev == NULL)
  1187. return -EINVAL;
  1188. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1189. }
  1190. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  1191. struct ttm_mem_reg *mem, unsigned num_pages,
  1192. uint64_t offset, unsigned window,
  1193. struct amdgpu_ring *ring,
  1194. uint64_t *addr)
  1195. {
  1196. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  1197. struct amdgpu_device *adev = ring->adev;
  1198. struct ttm_tt *ttm = bo->ttm;
  1199. struct amdgpu_job *job;
  1200. unsigned num_dw, num_bytes;
  1201. dma_addr_t *dma_address;
  1202. struct dma_fence *fence;
  1203. uint64_t src_addr, dst_addr;
  1204. uint64_t flags;
  1205. int r;
  1206. BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
  1207. AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
  1208. *addr = adev->mc.gart_start;
  1209. *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
  1210. AMDGPU_GPU_PAGE_SIZE;
  1211. num_dw = adev->mman.buffer_funcs->copy_num_dw;
  1212. while (num_dw & 0x7)
  1213. num_dw++;
  1214. num_bytes = num_pages * 8;
  1215. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
  1216. if (r)
  1217. return r;
  1218. src_addr = num_dw * 4;
  1219. src_addr += job->ibs[0].gpu_addr;
  1220. dst_addr = adev->gart.table_addr;
  1221. dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
  1222. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
  1223. dst_addr, num_bytes);
  1224. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1225. WARN_ON(job->ibs[0].length_dw > num_dw);
  1226. dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
  1227. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
  1228. r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
  1229. &job->ibs[0].ptr[num_dw]);
  1230. if (r)
  1231. goto error_free;
  1232. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1233. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  1234. if (r)
  1235. goto error_free;
  1236. dma_fence_put(fence);
  1237. return r;
  1238. error_free:
  1239. amdgpu_job_free(job);
  1240. return r;
  1241. }
  1242. int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
  1243. uint64_t dst_offset, uint32_t byte_count,
  1244. struct reservation_object *resv,
  1245. struct dma_fence **fence, bool direct_submit,
  1246. bool vm_needs_flush)
  1247. {
  1248. struct amdgpu_device *adev = ring->adev;
  1249. struct amdgpu_job *job;
  1250. uint32_t max_bytes;
  1251. unsigned num_loops, num_dw;
  1252. unsigned i;
  1253. int r;
  1254. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1255. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1256. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1257. /* for IB padding */
  1258. while (num_dw & 0x7)
  1259. num_dw++;
  1260. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1261. if (r)
  1262. return r;
  1263. job->vm_needs_flush = vm_needs_flush;
  1264. if (resv) {
  1265. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1266. AMDGPU_FENCE_OWNER_UNDEFINED);
  1267. if (r) {
  1268. DRM_ERROR("sync failed (%d).\n", r);
  1269. goto error_free;
  1270. }
  1271. }
  1272. for (i = 0; i < num_loops; i++) {
  1273. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1274. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1275. dst_offset, cur_size_in_bytes);
  1276. src_offset += cur_size_in_bytes;
  1277. dst_offset += cur_size_in_bytes;
  1278. byte_count -= cur_size_in_bytes;
  1279. }
  1280. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1281. WARN_ON(job->ibs[0].length_dw > num_dw);
  1282. if (direct_submit) {
  1283. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1284. NULL, fence);
  1285. job->fence = dma_fence_get(*fence);
  1286. if (r)
  1287. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1288. amdgpu_job_free(job);
  1289. } else {
  1290. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1291. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1292. if (r)
  1293. goto error_free;
  1294. }
  1295. return r;
  1296. error_free:
  1297. amdgpu_job_free(job);
  1298. return r;
  1299. }
  1300. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1301. uint64_t src_data,
  1302. struct reservation_object *resv,
  1303. struct dma_fence **fence)
  1304. {
  1305. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1306. uint32_t max_bytes = 8 *
  1307. adev->vm_manager.vm_pte_funcs->set_max_nums_pte_pde;
  1308. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1309. struct drm_mm_node *mm_node;
  1310. unsigned long num_pages;
  1311. unsigned int num_loops, num_dw;
  1312. struct amdgpu_job *job;
  1313. int r;
  1314. if (!ring->ready) {
  1315. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1316. return -EINVAL;
  1317. }
  1318. if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  1319. r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
  1320. if (r)
  1321. return r;
  1322. }
  1323. num_pages = bo->tbo.num_pages;
  1324. mm_node = bo->tbo.mem.mm_node;
  1325. num_loops = 0;
  1326. while (num_pages) {
  1327. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1328. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1329. num_pages -= mm_node->size;
  1330. ++mm_node;
  1331. }
  1332. /* num of dwords for each SDMA_OP_PTEPDE cmd */
  1333. num_dw = num_loops * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw;
  1334. /* for IB padding */
  1335. num_dw += 64;
  1336. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1337. if (r)
  1338. return r;
  1339. if (resv) {
  1340. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1341. AMDGPU_FENCE_OWNER_UNDEFINED);
  1342. if (r) {
  1343. DRM_ERROR("sync failed (%d).\n", r);
  1344. goto error_free;
  1345. }
  1346. }
  1347. num_pages = bo->tbo.num_pages;
  1348. mm_node = bo->tbo.mem.mm_node;
  1349. while (num_pages) {
  1350. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1351. uint64_t dst_addr;
  1352. WARN_ONCE(byte_count & 0x7, "size should be a multiple of 8");
  1353. dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
  1354. while (byte_count) {
  1355. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1356. amdgpu_vm_set_pte_pde(adev, &job->ibs[0],
  1357. dst_addr, 0,
  1358. cur_size_in_bytes >> 3, 0,
  1359. src_data);
  1360. dst_addr += cur_size_in_bytes;
  1361. byte_count -= cur_size_in_bytes;
  1362. }
  1363. num_pages -= mm_node->size;
  1364. ++mm_node;
  1365. }
  1366. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1367. WARN_ON(job->ibs[0].length_dw > num_dw);
  1368. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1369. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1370. if (r)
  1371. goto error_free;
  1372. return 0;
  1373. error_free:
  1374. amdgpu_job_free(job);
  1375. return r;
  1376. }
  1377. #if defined(CONFIG_DEBUG_FS)
  1378. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1379. {
  1380. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1381. unsigned ttm_pl = *(int *)node->info_ent->data;
  1382. struct drm_device *dev = node->minor->dev;
  1383. struct amdgpu_device *adev = dev->dev_private;
  1384. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
  1385. struct drm_printer p = drm_seq_file_printer(m);
  1386. man->func->debug(man, &p);
  1387. return 0;
  1388. }
  1389. static int ttm_pl_vram = TTM_PL_VRAM;
  1390. static int ttm_pl_tt = TTM_PL_TT;
  1391. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1392. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1393. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1394. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1395. #ifdef CONFIG_SWIOTLB
  1396. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1397. #endif
  1398. };
  1399. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1400. size_t size, loff_t *pos)
  1401. {
  1402. struct amdgpu_device *adev = file_inode(f)->i_private;
  1403. ssize_t result = 0;
  1404. int r;
  1405. if (size & 0x3 || *pos & 0x3)
  1406. return -EINVAL;
  1407. if (*pos >= adev->mc.mc_vram_size)
  1408. return -ENXIO;
  1409. while (size) {
  1410. unsigned long flags;
  1411. uint32_t value;
  1412. if (*pos >= adev->mc.mc_vram_size)
  1413. return result;
  1414. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1415. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1416. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1417. value = RREG32_NO_KIQ(mmMM_DATA);
  1418. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1419. r = put_user(value, (uint32_t *)buf);
  1420. if (r)
  1421. return r;
  1422. result += 4;
  1423. buf += 4;
  1424. *pos += 4;
  1425. size -= 4;
  1426. }
  1427. return result;
  1428. }
  1429. static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
  1430. size_t size, loff_t *pos)
  1431. {
  1432. struct amdgpu_device *adev = file_inode(f)->i_private;
  1433. ssize_t result = 0;
  1434. int r;
  1435. if (size & 0x3 || *pos & 0x3)
  1436. return -EINVAL;
  1437. if (*pos >= adev->mc.mc_vram_size)
  1438. return -ENXIO;
  1439. while (size) {
  1440. unsigned long flags;
  1441. uint32_t value;
  1442. if (*pos >= adev->mc.mc_vram_size)
  1443. return result;
  1444. r = get_user(value, (uint32_t *)buf);
  1445. if (r)
  1446. return r;
  1447. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1448. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1449. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1450. WREG32_NO_KIQ(mmMM_DATA, value);
  1451. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1452. result += 4;
  1453. buf += 4;
  1454. *pos += 4;
  1455. size -= 4;
  1456. }
  1457. return result;
  1458. }
  1459. static const struct file_operations amdgpu_ttm_vram_fops = {
  1460. .owner = THIS_MODULE,
  1461. .read = amdgpu_ttm_vram_read,
  1462. .write = amdgpu_ttm_vram_write,
  1463. .llseek = default_llseek,
  1464. };
  1465. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1466. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1467. size_t size, loff_t *pos)
  1468. {
  1469. struct amdgpu_device *adev = file_inode(f)->i_private;
  1470. ssize_t result = 0;
  1471. int r;
  1472. while (size) {
  1473. loff_t p = *pos / PAGE_SIZE;
  1474. unsigned off = *pos & ~PAGE_MASK;
  1475. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1476. struct page *page;
  1477. void *ptr;
  1478. if (p >= adev->gart.num_cpu_pages)
  1479. return result;
  1480. page = adev->gart.pages[p];
  1481. if (page) {
  1482. ptr = kmap(page);
  1483. ptr += off;
  1484. r = copy_to_user(buf, ptr, cur_size);
  1485. kunmap(adev->gart.pages[p]);
  1486. } else
  1487. r = clear_user(buf, cur_size);
  1488. if (r)
  1489. return -EFAULT;
  1490. result += cur_size;
  1491. buf += cur_size;
  1492. *pos += cur_size;
  1493. size -= cur_size;
  1494. }
  1495. return result;
  1496. }
  1497. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1498. .owner = THIS_MODULE,
  1499. .read = amdgpu_ttm_gtt_read,
  1500. .llseek = default_llseek
  1501. };
  1502. #endif
  1503. static ssize_t amdgpu_iova_to_phys_read(struct file *f, char __user *buf,
  1504. size_t size, loff_t *pos)
  1505. {
  1506. struct amdgpu_device *adev = file_inode(f)->i_private;
  1507. int r;
  1508. uint64_t phys;
  1509. struct iommu_domain *dom;
  1510. // always return 8 bytes
  1511. if (size != 8)
  1512. return -EINVAL;
  1513. // only accept page addresses
  1514. if (*pos & 0xFFF)
  1515. return -EINVAL;
  1516. dom = iommu_get_domain_for_dev(adev->dev);
  1517. if (dom)
  1518. phys = iommu_iova_to_phys(dom, *pos);
  1519. else
  1520. phys = *pos;
  1521. r = copy_to_user(buf, &phys, 8);
  1522. if (r)
  1523. return -EFAULT;
  1524. return 8;
  1525. }
  1526. static const struct file_operations amdgpu_ttm_iova_fops = {
  1527. .owner = THIS_MODULE,
  1528. .read = amdgpu_iova_to_phys_read,
  1529. .llseek = default_llseek
  1530. };
  1531. static const struct {
  1532. char *name;
  1533. const struct file_operations *fops;
  1534. int domain;
  1535. } ttm_debugfs_entries[] = {
  1536. { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
  1537. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1538. { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
  1539. #endif
  1540. { "amdgpu_iova", &amdgpu_ttm_iova_fops, TTM_PL_SYSTEM },
  1541. };
  1542. #endif
  1543. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1544. {
  1545. #if defined(CONFIG_DEBUG_FS)
  1546. unsigned count;
  1547. struct drm_minor *minor = adev->ddev->primary;
  1548. struct dentry *ent, *root = minor->debugfs_root;
  1549. for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
  1550. ent = debugfs_create_file(
  1551. ttm_debugfs_entries[count].name,
  1552. S_IFREG | S_IRUGO, root,
  1553. adev,
  1554. ttm_debugfs_entries[count].fops);
  1555. if (IS_ERR(ent))
  1556. return PTR_ERR(ent);
  1557. if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
  1558. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1559. else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
  1560. i_size_write(ent->d_inode, adev->mc.gart_size);
  1561. adev->mman.debugfs_entries[count] = ent;
  1562. }
  1563. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1564. #ifdef CONFIG_SWIOTLB
  1565. if (!swiotlb_nr_tbl())
  1566. --count;
  1567. #endif
  1568. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1569. #else
  1570. return 0;
  1571. #endif
  1572. }
  1573. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1574. {
  1575. #if defined(CONFIG_DEBUG_FS)
  1576. unsigned i;
  1577. for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
  1578. debugfs_remove(adev->mman.debugfs_entries[i]);
  1579. #endif
  1580. }