pci.c 115 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474
  1. /*
  2. * PCI Bus Services, see include/linux/pci.h for further explanation.
  3. *
  4. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  5. * David Mosberger-Tang
  6. *
  7. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/delay.h>
  11. #include <linux/init.h>
  12. #include <linux/pci.h>
  13. #include <linux/pm.h>
  14. #include <linux/slab.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/string.h>
  18. #include <linux/log2.h>
  19. #include <linux/pci-aspm.h>
  20. #include <linux/pm_wakeup.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/device.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/pci_hotplug.h>
  25. #include <asm-generic/pci-bridge.h>
  26. #include <asm/setup.h>
  27. #include "pci.h"
  28. const char *pci_power_names[] = {
  29. "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
  30. };
  31. EXPORT_SYMBOL_GPL(pci_power_names);
  32. int isa_dma_bridge_buggy;
  33. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  34. int pci_pci_problems;
  35. EXPORT_SYMBOL(pci_pci_problems);
  36. unsigned int pci_pm_d3_delay;
  37. static void pci_pme_list_scan(struct work_struct *work);
  38. static LIST_HEAD(pci_pme_list);
  39. static DEFINE_MUTEX(pci_pme_list_mutex);
  40. static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
  41. struct pci_pme_device {
  42. struct list_head list;
  43. struct pci_dev *dev;
  44. };
  45. #define PME_TIMEOUT 1000 /* How long between PME checks */
  46. static void pci_dev_d3_sleep(struct pci_dev *dev)
  47. {
  48. unsigned int delay = dev->d3_delay;
  49. if (delay < pci_pm_d3_delay)
  50. delay = pci_pm_d3_delay;
  51. msleep(delay);
  52. }
  53. #ifdef CONFIG_PCI_DOMAINS
  54. int pci_domains_supported = 1;
  55. #endif
  56. #define DEFAULT_CARDBUS_IO_SIZE (256)
  57. #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
  58. /* pci=cbmemsize=nnM,cbiosize=nn can override this */
  59. unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
  60. unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
  61. #define DEFAULT_HOTPLUG_IO_SIZE (256)
  62. #define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
  63. /* pci=hpmemsize=nnM,hpiosize=nn can override this */
  64. unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
  65. unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
  66. enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
  67. /*
  68. * The default CLS is used if arch didn't set CLS explicitly and not
  69. * all pci devices agree on the same value. Arch can override either
  70. * the dfl or actual value as it sees fit. Don't forget this is
  71. * measured in 32-bit words, not bytes.
  72. */
  73. u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
  74. u8 pci_cache_line_size;
  75. /*
  76. * If we set up a device for bus mastering, we need to check the latency
  77. * timer as certain BIOSes forget to set it properly.
  78. */
  79. unsigned int pcibios_max_latency = 255;
  80. /* If set, the PCIe ARI capability will not be used. */
  81. static bool pcie_ari_disabled;
  82. /**
  83. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  84. * @bus: pointer to PCI bus structure to search
  85. *
  86. * Given a PCI bus, returns the highest PCI bus number present in the set
  87. * including the given PCI bus and its list of child PCI buses.
  88. */
  89. unsigned char pci_bus_max_busnr(struct pci_bus* bus)
  90. {
  91. struct pci_bus *tmp;
  92. unsigned char max, n;
  93. max = bus->busn_res.end;
  94. list_for_each_entry(tmp, &bus->children, node) {
  95. n = pci_bus_max_busnr(tmp);
  96. if(n > max)
  97. max = n;
  98. }
  99. return max;
  100. }
  101. EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
  102. #ifdef CONFIG_HAS_IOMEM
  103. void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
  104. {
  105. /*
  106. * Make sure the BAR is actually a memory resource, not an IO resource
  107. */
  108. if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
  109. WARN_ON(1);
  110. return NULL;
  111. }
  112. return ioremap_nocache(pci_resource_start(pdev, bar),
  113. pci_resource_len(pdev, bar));
  114. }
  115. EXPORT_SYMBOL_GPL(pci_ioremap_bar);
  116. #endif
  117. #define PCI_FIND_CAP_TTL 48
  118. static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
  119. u8 pos, int cap, int *ttl)
  120. {
  121. u8 id;
  122. while ((*ttl)--) {
  123. pci_bus_read_config_byte(bus, devfn, pos, &pos);
  124. if (pos < 0x40)
  125. break;
  126. pos &= ~3;
  127. pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
  128. &id);
  129. if (id == 0xff)
  130. break;
  131. if (id == cap)
  132. return pos;
  133. pos += PCI_CAP_LIST_NEXT;
  134. }
  135. return 0;
  136. }
  137. static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
  138. u8 pos, int cap)
  139. {
  140. int ttl = PCI_FIND_CAP_TTL;
  141. return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
  142. }
  143. int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
  144. {
  145. return __pci_find_next_cap(dev->bus, dev->devfn,
  146. pos + PCI_CAP_LIST_NEXT, cap);
  147. }
  148. EXPORT_SYMBOL_GPL(pci_find_next_capability);
  149. static int __pci_bus_find_cap_start(struct pci_bus *bus,
  150. unsigned int devfn, u8 hdr_type)
  151. {
  152. u16 status;
  153. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  154. if (!(status & PCI_STATUS_CAP_LIST))
  155. return 0;
  156. switch (hdr_type) {
  157. case PCI_HEADER_TYPE_NORMAL:
  158. case PCI_HEADER_TYPE_BRIDGE:
  159. return PCI_CAPABILITY_LIST;
  160. case PCI_HEADER_TYPE_CARDBUS:
  161. return PCI_CB_CAPABILITY_LIST;
  162. default:
  163. return 0;
  164. }
  165. return 0;
  166. }
  167. /**
  168. * pci_find_capability - query for devices' capabilities
  169. * @dev: PCI device to query
  170. * @cap: capability code
  171. *
  172. * Tell if a device supports a given PCI capability.
  173. * Returns the address of the requested capability structure within the
  174. * device's PCI configuration space or 0 in case the device does not
  175. * support it. Possible values for @cap:
  176. *
  177. * %PCI_CAP_ID_PM Power Management
  178. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  179. * %PCI_CAP_ID_VPD Vital Product Data
  180. * %PCI_CAP_ID_SLOTID Slot Identification
  181. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  182. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  183. * %PCI_CAP_ID_PCIX PCI-X
  184. * %PCI_CAP_ID_EXP PCI Express
  185. */
  186. int pci_find_capability(struct pci_dev *dev, int cap)
  187. {
  188. int pos;
  189. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  190. if (pos)
  191. pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
  192. return pos;
  193. }
  194. EXPORT_SYMBOL(pci_find_capability);
  195. /**
  196. * pci_bus_find_capability - query for devices' capabilities
  197. * @bus: the PCI bus to query
  198. * @devfn: PCI device to query
  199. * @cap: capability code
  200. *
  201. * Like pci_find_capability() but works for pci devices that do not have a
  202. * pci_dev structure set up yet.
  203. *
  204. * Returns the address of the requested capability structure within the
  205. * device's PCI configuration space or 0 in case the device does not
  206. * support it.
  207. */
  208. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  209. {
  210. int pos;
  211. u8 hdr_type;
  212. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  213. pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
  214. if (pos)
  215. pos = __pci_find_next_cap(bus, devfn, pos, cap);
  216. return pos;
  217. }
  218. EXPORT_SYMBOL(pci_bus_find_capability);
  219. /**
  220. * pci_find_next_ext_capability - Find an extended capability
  221. * @dev: PCI device to query
  222. * @start: address at which to start looking (0 to start at beginning of list)
  223. * @cap: capability code
  224. *
  225. * Returns the address of the next matching extended capability structure
  226. * within the device's PCI configuration space or 0 if the device does
  227. * not support it. Some capabilities can occur several times, e.g., the
  228. * vendor-specific capability, and this provides a way to find them all.
  229. */
  230. int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
  231. {
  232. u32 header;
  233. int ttl;
  234. int pos = PCI_CFG_SPACE_SIZE;
  235. /* minimum 8 bytes per capability */
  236. ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
  237. if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
  238. return 0;
  239. if (start)
  240. pos = start;
  241. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  242. return 0;
  243. /*
  244. * If we have no capabilities, this is indicated by cap ID,
  245. * cap version and next pointer all being 0.
  246. */
  247. if (header == 0)
  248. return 0;
  249. while (ttl-- > 0) {
  250. if (PCI_EXT_CAP_ID(header) == cap && pos != start)
  251. return pos;
  252. pos = PCI_EXT_CAP_NEXT(header);
  253. if (pos < PCI_CFG_SPACE_SIZE)
  254. break;
  255. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  256. break;
  257. }
  258. return 0;
  259. }
  260. EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
  261. /**
  262. * pci_find_ext_capability - Find an extended capability
  263. * @dev: PCI device to query
  264. * @cap: capability code
  265. *
  266. * Returns the address of the requested extended capability structure
  267. * within the device's PCI configuration space or 0 if the device does
  268. * not support it. Possible values for @cap:
  269. *
  270. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  271. * %PCI_EXT_CAP_ID_VC Virtual Channel
  272. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  273. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  274. */
  275. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  276. {
  277. return pci_find_next_ext_capability(dev, 0, cap);
  278. }
  279. EXPORT_SYMBOL_GPL(pci_find_ext_capability);
  280. static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
  281. {
  282. int rc, ttl = PCI_FIND_CAP_TTL;
  283. u8 cap, mask;
  284. if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
  285. mask = HT_3BIT_CAP_MASK;
  286. else
  287. mask = HT_5BIT_CAP_MASK;
  288. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
  289. PCI_CAP_ID_HT, &ttl);
  290. while (pos) {
  291. rc = pci_read_config_byte(dev, pos + 3, &cap);
  292. if (rc != PCIBIOS_SUCCESSFUL)
  293. return 0;
  294. if ((cap & mask) == ht_cap)
  295. return pos;
  296. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
  297. pos + PCI_CAP_LIST_NEXT,
  298. PCI_CAP_ID_HT, &ttl);
  299. }
  300. return 0;
  301. }
  302. /**
  303. * pci_find_next_ht_capability - query a device's Hypertransport capabilities
  304. * @dev: PCI device to query
  305. * @pos: Position from which to continue searching
  306. * @ht_cap: Hypertransport capability code
  307. *
  308. * To be used in conjunction with pci_find_ht_capability() to search for
  309. * all capabilities matching @ht_cap. @pos should always be a value returned
  310. * from pci_find_ht_capability().
  311. *
  312. * NB. To be 100% safe against broken PCI devices, the caller should take
  313. * steps to avoid an infinite loop.
  314. */
  315. int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
  316. {
  317. return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
  318. }
  319. EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
  320. /**
  321. * pci_find_ht_capability - query a device's Hypertransport capabilities
  322. * @dev: PCI device to query
  323. * @ht_cap: Hypertransport capability code
  324. *
  325. * Tell if a device supports a given Hypertransport capability.
  326. * Returns an address within the device's PCI configuration space
  327. * or 0 in case the device does not support the request capability.
  328. * The address points to the PCI capability, of type PCI_CAP_ID_HT,
  329. * which has a Hypertransport capability matching @ht_cap.
  330. */
  331. int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
  332. {
  333. int pos;
  334. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  335. if (pos)
  336. pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
  337. return pos;
  338. }
  339. EXPORT_SYMBOL_GPL(pci_find_ht_capability);
  340. /**
  341. * pci_find_parent_resource - return resource region of parent bus of given region
  342. * @dev: PCI device structure contains resources to be searched
  343. * @res: child resource record for which parent is sought
  344. *
  345. * For given resource region of given device, return the resource
  346. * region of parent bus the given region is contained in.
  347. */
  348. struct resource *
  349. pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
  350. {
  351. const struct pci_bus *bus = dev->bus;
  352. struct resource *r;
  353. int i;
  354. pci_bus_for_each_resource(bus, r, i) {
  355. if (!r)
  356. continue;
  357. if (res->start && resource_contains(r, res)) {
  358. /*
  359. * If the window is prefetchable but the BAR is
  360. * not, the allocator made a mistake.
  361. */
  362. if (r->flags & IORESOURCE_PREFETCH &&
  363. !(res->flags & IORESOURCE_PREFETCH))
  364. return NULL;
  365. /*
  366. * If we're below a transparent bridge, there may
  367. * be both a positively-decoded aperture and a
  368. * subtractively-decoded region that contain the BAR.
  369. * We want the positively-decoded one, so this depends
  370. * on pci_bus_for_each_resource() giving us those
  371. * first.
  372. */
  373. return r;
  374. }
  375. }
  376. return NULL;
  377. }
  378. EXPORT_SYMBOL(pci_find_parent_resource);
  379. /**
  380. * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
  381. * @dev: the PCI device to operate on
  382. * @pos: config space offset of status word
  383. * @mask: mask of bit(s) to care about in status word
  384. *
  385. * Return 1 when mask bit(s) in status word clear, 0 otherwise.
  386. */
  387. int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
  388. {
  389. int i;
  390. /* Wait for Transaction Pending bit clean */
  391. for (i = 0; i < 4; i++) {
  392. u16 status;
  393. if (i)
  394. msleep((1 << (i - 1)) * 100);
  395. pci_read_config_word(dev, pos, &status);
  396. if (!(status & mask))
  397. return 1;
  398. }
  399. return 0;
  400. }
  401. /**
  402. * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
  403. * @dev: PCI device to have its BARs restored
  404. *
  405. * Restore the BAR values for a given device, so as to make it
  406. * accessible by its driver.
  407. */
  408. static void
  409. pci_restore_bars(struct pci_dev *dev)
  410. {
  411. int i;
  412. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
  413. pci_update_resource(dev, i);
  414. }
  415. static struct pci_platform_pm_ops *pci_platform_pm;
  416. int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
  417. {
  418. if (!ops->is_manageable || !ops->set_state || !ops->choose_state
  419. || !ops->sleep_wake)
  420. return -EINVAL;
  421. pci_platform_pm = ops;
  422. return 0;
  423. }
  424. static inline bool platform_pci_power_manageable(struct pci_dev *dev)
  425. {
  426. return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
  427. }
  428. static inline int platform_pci_set_power_state(struct pci_dev *dev,
  429. pci_power_t t)
  430. {
  431. return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
  432. }
  433. static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
  434. {
  435. return pci_platform_pm ?
  436. pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
  437. }
  438. static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
  439. {
  440. return pci_platform_pm ?
  441. pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
  442. }
  443. static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
  444. {
  445. return pci_platform_pm ?
  446. pci_platform_pm->run_wake(dev, enable) : -ENODEV;
  447. }
  448. /**
  449. * pci_raw_set_power_state - Use PCI PM registers to set the power state of
  450. * given PCI device
  451. * @dev: PCI device to handle.
  452. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  453. *
  454. * RETURN VALUE:
  455. * -EINVAL if the requested state is invalid.
  456. * -EIO if device does not support PCI PM or its PM capabilities register has a
  457. * wrong version, or device doesn't support the requested state.
  458. * 0 if device already is in the requested state.
  459. * 0 if device's power state has been successfully changed.
  460. */
  461. static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
  462. {
  463. u16 pmcsr;
  464. bool need_restore = false;
  465. /* Check if we're already there */
  466. if (dev->current_state == state)
  467. return 0;
  468. if (!dev->pm_cap)
  469. return -EIO;
  470. if (state < PCI_D0 || state > PCI_D3hot)
  471. return -EINVAL;
  472. /* Validate current state:
  473. * Can enter D0 from any state, but if we can only go deeper
  474. * to sleep if we're already in a low power state
  475. */
  476. if (state != PCI_D0 && dev->current_state <= PCI_D3cold
  477. && dev->current_state > state) {
  478. dev_err(&dev->dev, "invalid power transition "
  479. "(from state %d to %d)\n", dev->current_state, state);
  480. return -EINVAL;
  481. }
  482. /* check if this device supports the desired state */
  483. if ((state == PCI_D1 && !dev->d1_support)
  484. || (state == PCI_D2 && !dev->d2_support))
  485. return -EIO;
  486. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  487. /* If we're (effectively) in D3, force entire word to 0.
  488. * This doesn't affect PME_Status, disables PME_En, and
  489. * sets PowerState to 0.
  490. */
  491. switch (dev->current_state) {
  492. case PCI_D0:
  493. case PCI_D1:
  494. case PCI_D2:
  495. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  496. pmcsr |= state;
  497. break;
  498. case PCI_D3hot:
  499. case PCI_D3cold:
  500. case PCI_UNKNOWN: /* Boot-up */
  501. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  502. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  503. need_restore = true;
  504. /* Fall-through: force to D0 */
  505. default:
  506. pmcsr = 0;
  507. break;
  508. }
  509. /* enter specified state */
  510. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  511. /* Mandatory power management transition delays */
  512. /* see PCI PM 1.1 5.6.1 table 18 */
  513. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  514. pci_dev_d3_sleep(dev);
  515. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  516. udelay(PCI_PM_D2_DELAY);
  517. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  518. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  519. if (dev->current_state != state && printk_ratelimit())
  520. dev_info(&dev->dev, "Refused to change power state, "
  521. "currently in D%d\n", dev->current_state);
  522. /*
  523. * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  524. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  525. * from D3hot to D0 _may_ perform an internal reset, thereby
  526. * going to "D0 Uninitialized" rather than "D0 Initialized".
  527. * For example, at least some versions of the 3c905B and the
  528. * 3c556B exhibit this behaviour.
  529. *
  530. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  531. * devices in a D3hot state at boot. Consequently, we need to
  532. * restore at least the BARs so that the device will be
  533. * accessible to its driver.
  534. */
  535. if (need_restore)
  536. pci_restore_bars(dev);
  537. if (dev->bus->self)
  538. pcie_aspm_pm_state_change(dev->bus->self);
  539. return 0;
  540. }
  541. /**
  542. * pci_update_current_state - Read PCI power state of given device from its
  543. * PCI PM registers and cache it
  544. * @dev: PCI device to handle.
  545. * @state: State to cache in case the device doesn't have the PM capability
  546. */
  547. void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
  548. {
  549. if (dev->pm_cap) {
  550. u16 pmcsr;
  551. /*
  552. * Configuration space is not accessible for device in
  553. * D3cold, so just keep or set D3cold for safety
  554. */
  555. if (dev->current_state == PCI_D3cold)
  556. return;
  557. if (state == PCI_D3cold) {
  558. dev->current_state = PCI_D3cold;
  559. return;
  560. }
  561. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  562. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  563. } else {
  564. dev->current_state = state;
  565. }
  566. }
  567. /**
  568. * pci_power_up - Put the given device into D0 forcibly
  569. * @dev: PCI device to power up
  570. */
  571. void pci_power_up(struct pci_dev *dev)
  572. {
  573. if (platform_pci_power_manageable(dev))
  574. platform_pci_set_power_state(dev, PCI_D0);
  575. pci_raw_set_power_state(dev, PCI_D0);
  576. pci_update_current_state(dev, PCI_D0);
  577. }
  578. /**
  579. * pci_platform_power_transition - Use platform to change device power state
  580. * @dev: PCI device to handle.
  581. * @state: State to put the device into.
  582. */
  583. static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
  584. {
  585. int error;
  586. if (platform_pci_power_manageable(dev)) {
  587. error = platform_pci_set_power_state(dev, state);
  588. if (!error)
  589. pci_update_current_state(dev, state);
  590. } else
  591. error = -ENODEV;
  592. if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
  593. dev->current_state = PCI_D0;
  594. return error;
  595. }
  596. /**
  597. * pci_wakeup - Wake up a PCI device
  598. * @pci_dev: Device to handle.
  599. * @ign: ignored parameter
  600. */
  601. static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
  602. {
  603. pci_wakeup_event(pci_dev);
  604. pm_request_resume(&pci_dev->dev);
  605. return 0;
  606. }
  607. /**
  608. * pci_wakeup_bus - Walk given bus and wake up devices on it
  609. * @bus: Top bus of the subtree to walk.
  610. */
  611. static void pci_wakeup_bus(struct pci_bus *bus)
  612. {
  613. if (bus)
  614. pci_walk_bus(bus, pci_wakeup, NULL);
  615. }
  616. /**
  617. * __pci_start_power_transition - Start power transition of a PCI device
  618. * @dev: PCI device to handle.
  619. * @state: State to put the device into.
  620. */
  621. static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
  622. {
  623. if (state == PCI_D0) {
  624. pci_platform_power_transition(dev, PCI_D0);
  625. /*
  626. * Mandatory power management transition delays, see
  627. * PCI Express Base Specification Revision 2.0 Section
  628. * 6.6.1: Conventional Reset. Do not delay for
  629. * devices powered on/off by corresponding bridge,
  630. * because have already delayed for the bridge.
  631. */
  632. if (dev->runtime_d3cold) {
  633. msleep(dev->d3cold_delay);
  634. /*
  635. * When powering on a bridge from D3cold, the
  636. * whole hierarchy may be powered on into
  637. * D0uninitialized state, resume them to give
  638. * them a chance to suspend again
  639. */
  640. pci_wakeup_bus(dev->subordinate);
  641. }
  642. }
  643. }
  644. /**
  645. * __pci_dev_set_current_state - Set current state of a PCI device
  646. * @dev: Device to handle
  647. * @data: pointer to state to be set
  648. */
  649. static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
  650. {
  651. pci_power_t state = *(pci_power_t *)data;
  652. dev->current_state = state;
  653. return 0;
  654. }
  655. /**
  656. * __pci_bus_set_current_state - Walk given bus and set current state of devices
  657. * @bus: Top bus of the subtree to walk.
  658. * @state: state to be set
  659. */
  660. static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
  661. {
  662. if (bus)
  663. pci_walk_bus(bus, __pci_dev_set_current_state, &state);
  664. }
  665. /**
  666. * __pci_complete_power_transition - Complete power transition of a PCI device
  667. * @dev: PCI device to handle.
  668. * @state: State to put the device into.
  669. *
  670. * This function should not be called directly by device drivers.
  671. */
  672. int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
  673. {
  674. int ret;
  675. if (state <= PCI_D0)
  676. return -EINVAL;
  677. ret = pci_platform_power_transition(dev, state);
  678. /* Power off the bridge may power off the whole hierarchy */
  679. if (!ret && state == PCI_D3cold)
  680. __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
  681. return ret;
  682. }
  683. EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
  684. /**
  685. * pci_set_power_state - Set the power state of a PCI device
  686. * @dev: PCI device to handle.
  687. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  688. *
  689. * Transition a device to a new power state, using the platform firmware and/or
  690. * the device's PCI PM registers.
  691. *
  692. * RETURN VALUE:
  693. * -EINVAL if the requested state is invalid.
  694. * -EIO if device does not support PCI PM or its PM capabilities register has a
  695. * wrong version, or device doesn't support the requested state.
  696. * 0 if device already is in the requested state.
  697. * 0 if device's power state has been successfully changed.
  698. */
  699. int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  700. {
  701. int error;
  702. /* bound the state we're entering */
  703. if (state > PCI_D3cold)
  704. state = PCI_D3cold;
  705. else if (state < PCI_D0)
  706. state = PCI_D0;
  707. else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
  708. /*
  709. * If the device or the parent bridge do not support PCI PM,
  710. * ignore the request if we're doing anything other than putting
  711. * it into D0 (which would only happen on boot).
  712. */
  713. return 0;
  714. /* Check if we're already there */
  715. if (dev->current_state == state)
  716. return 0;
  717. __pci_start_power_transition(dev, state);
  718. /* This device is quirked not to be put into D3, so
  719. don't put it in D3 */
  720. if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
  721. return 0;
  722. /*
  723. * To put device in D3cold, we put device into D3hot in native
  724. * way, then put device into D3cold with platform ops
  725. */
  726. error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
  727. PCI_D3hot : state);
  728. if (!__pci_complete_power_transition(dev, state))
  729. error = 0;
  730. /*
  731. * When aspm_policy is "powersave" this call ensures
  732. * that ASPM is configured.
  733. */
  734. if (!error && dev->bus->self)
  735. pcie_aspm_powersave_config_link(dev->bus->self);
  736. return error;
  737. }
  738. EXPORT_SYMBOL(pci_set_power_state);
  739. /**
  740. * pci_choose_state - Choose the power state of a PCI device
  741. * @dev: PCI device to be suspended
  742. * @state: target sleep state for the whole system. This is the value
  743. * that is passed to suspend() function.
  744. *
  745. * Returns PCI power state suitable for given device and given system
  746. * message.
  747. */
  748. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  749. {
  750. pci_power_t ret;
  751. if (!dev->pm_cap)
  752. return PCI_D0;
  753. ret = platform_pci_choose_state(dev);
  754. if (ret != PCI_POWER_ERROR)
  755. return ret;
  756. switch (state.event) {
  757. case PM_EVENT_ON:
  758. return PCI_D0;
  759. case PM_EVENT_FREEZE:
  760. case PM_EVENT_PRETHAW:
  761. /* REVISIT both freeze and pre-thaw "should" use D0 */
  762. case PM_EVENT_SUSPEND:
  763. case PM_EVENT_HIBERNATE:
  764. return PCI_D3hot;
  765. default:
  766. dev_info(&dev->dev, "unrecognized suspend event %d\n",
  767. state.event);
  768. BUG();
  769. }
  770. return PCI_D0;
  771. }
  772. EXPORT_SYMBOL(pci_choose_state);
  773. #define PCI_EXP_SAVE_REGS 7
  774. static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
  775. u16 cap, bool extended)
  776. {
  777. struct pci_cap_saved_state *tmp;
  778. hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
  779. if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
  780. return tmp;
  781. }
  782. return NULL;
  783. }
  784. struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
  785. {
  786. return _pci_find_saved_cap(dev, cap, false);
  787. }
  788. struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
  789. {
  790. return _pci_find_saved_cap(dev, cap, true);
  791. }
  792. static int pci_save_pcie_state(struct pci_dev *dev)
  793. {
  794. int i = 0;
  795. struct pci_cap_saved_state *save_state;
  796. u16 *cap;
  797. if (!pci_is_pcie(dev))
  798. return 0;
  799. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  800. if (!save_state) {
  801. dev_err(&dev->dev, "buffer not found in %s\n", __func__);
  802. return -ENOMEM;
  803. }
  804. cap = (u16 *)&save_state->cap.data[0];
  805. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
  806. pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
  807. pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
  808. pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
  809. pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
  810. pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
  811. pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
  812. return 0;
  813. }
  814. static void pci_restore_pcie_state(struct pci_dev *dev)
  815. {
  816. int i = 0;
  817. struct pci_cap_saved_state *save_state;
  818. u16 *cap;
  819. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  820. if (!save_state)
  821. return;
  822. cap = (u16 *)&save_state->cap.data[0];
  823. pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
  824. pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
  825. pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
  826. pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
  827. pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
  828. pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
  829. pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
  830. }
  831. static int pci_save_pcix_state(struct pci_dev *dev)
  832. {
  833. int pos;
  834. struct pci_cap_saved_state *save_state;
  835. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  836. if (pos <= 0)
  837. return 0;
  838. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  839. if (!save_state) {
  840. dev_err(&dev->dev, "buffer not found in %s\n", __func__);
  841. return -ENOMEM;
  842. }
  843. pci_read_config_word(dev, pos + PCI_X_CMD,
  844. (u16 *)save_state->cap.data);
  845. return 0;
  846. }
  847. static void pci_restore_pcix_state(struct pci_dev *dev)
  848. {
  849. int i = 0, pos;
  850. struct pci_cap_saved_state *save_state;
  851. u16 *cap;
  852. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  853. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  854. if (!save_state || pos <= 0)
  855. return;
  856. cap = (u16 *)&save_state->cap.data[0];
  857. pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
  858. }
  859. /**
  860. * pci_save_state - save the PCI configuration space of a device before suspending
  861. * @dev: - PCI device that we're dealing with
  862. */
  863. int
  864. pci_save_state(struct pci_dev *dev)
  865. {
  866. int i;
  867. /* XXX: 100% dword access ok here? */
  868. for (i = 0; i < 16; i++)
  869. pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
  870. dev->state_saved = true;
  871. if ((i = pci_save_pcie_state(dev)) != 0)
  872. return i;
  873. if ((i = pci_save_pcix_state(dev)) != 0)
  874. return i;
  875. if ((i = pci_save_vc_state(dev)) != 0)
  876. return i;
  877. return 0;
  878. }
  879. EXPORT_SYMBOL(pci_save_state);
  880. static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
  881. u32 saved_val, int retry)
  882. {
  883. u32 val;
  884. pci_read_config_dword(pdev, offset, &val);
  885. if (val == saved_val)
  886. return;
  887. for (;;) {
  888. dev_dbg(&pdev->dev, "restoring config space at offset "
  889. "%#x (was %#x, writing %#x)\n", offset, val, saved_val);
  890. pci_write_config_dword(pdev, offset, saved_val);
  891. if (retry-- <= 0)
  892. return;
  893. pci_read_config_dword(pdev, offset, &val);
  894. if (val == saved_val)
  895. return;
  896. mdelay(1);
  897. }
  898. }
  899. static void pci_restore_config_space_range(struct pci_dev *pdev,
  900. int start, int end, int retry)
  901. {
  902. int index;
  903. for (index = end; index >= start; index--)
  904. pci_restore_config_dword(pdev, 4 * index,
  905. pdev->saved_config_space[index],
  906. retry);
  907. }
  908. static void pci_restore_config_space(struct pci_dev *pdev)
  909. {
  910. if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
  911. pci_restore_config_space_range(pdev, 10, 15, 0);
  912. /* Restore BARs before the command register. */
  913. pci_restore_config_space_range(pdev, 4, 9, 10);
  914. pci_restore_config_space_range(pdev, 0, 3, 0);
  915. } else {
  916. pci_restore_config_space_range(pdev, 0, 15, 0);
  917. }
  918. }
  919. /**
  920. * pci_restore_state - Restore the saved state of a PCI device
  921. * @dev: - PCI device that we're dealing with
  922. */
  923. void pci_restore_state(struct pci_dev *dev)
  924. {
  925. if (!dev->state_saved)
  926. return;
  927. /* PCI Express register must be restored first */
  928. pci_restore_pcie_state(dev);
  929. pci_restore_ats_state(dev);
  930. pci_restore_vc_state(dev);
  931. pci_restore_config_space(dev);
  932. pci_restore_pcix_state(dev);
  933. pci_restore_msi_state(dev);
  934. pci_restore_iov_state(dev);
  935. dev->state_saved = false;
  936. }
  937. EXPORT_SYMBOL(pci_restore_state);
  938. struct pci_saved_state {
  939. u32 config_space[16];
  940. struct pci_cap_saved_data cap[0];
  941. };
  942. /**
  943. * pci_store_saved_state - Allocate and return an opaque struct containing
  944. * the device saved state.
  945. * @dev: PCI device that we're dealing with
  946. *
  947. * Return NULL if no state or error.
  948. */
  949. struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
  950. {
  951. struct pci_saved_state *state;
  952. struct pci_cap_saved_state *tmp;
  953. struct pci_cap_saved_data *cap;
  954. size_t size;
  955. if (!dev->state_saved)
  956. return NULL;
  957. size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
  958. hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
  959. size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  960. state = kzalloc(size, GFP_KERNEL);
  961. if (!state)
  962. return NULL;
  963. memcpy(state->config_space, dev->saved_config_space,
  964. sizeof(state->config_space));
  965. cap = state->cap;
  966. hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
  967. size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  968. memcpy(cap, &tmp->cap, len);
  969. cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
  970. }
  971. /* Empty cap_save terminates list */
  972. return state;
  973. }
  974. EXPORT_SYMBOL_GPL(pci_store_saved_state);
  975. /**
  976. * pci_load_saved_state - Reload the provided save state into struct pci_dev.
  977. * @dev: PCI device that we're dealing with
  978. * @state: Saved state returned from pci_store_saved_state()
  979. */
  980. static int pci_load_saved_state(struct pci_dev *dev,
  981. struct pci_saved_state *state)
  982. {
  983. struct pci_cap_saved_data *cap;
  984. dev->state_saved = false;
  985. if (!state)
  986. return 0;
  987. memcpy(dev->saved_config_space, state->config_space,
  988. sizeof(state->config_space));
  989. cap = state->cap;
  990. while (cap->size) {
  991. struct pci_cap_saved_state *tmp;
  992. tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
  993. if (!tmp || tmp->cap.size != cap->size)
  994. return -EINVAL;
  995. memcpy(tmp->cap.data, cap->data, tmp->cap.size);
  996. cap = (struct pci_cap_saved_data *)((u8 *)cap +
  997. sizeof(struct pci_cap_saved_data) + cap->size);
  998. }
  999. dev->state_saved = true;
  1000. return 0;
  1001. }
  1002. /**
  1003. * pci_load_and_free_saved_state - Reload the save state pointed to by state,
  1004. * and free the memory allocated for it.
  1005. * @dev: PCI device that we're dealing with
  1006. * @state: Pointer to saved state returned from pci_store_saved_state()
  1007. */
  1008. int pci_load_and_free_saved_state(struct pci_dev *dev,
  1009. struct pci_saved_state **state)
  1010. {
  1011. int ret = pci_load_saved_state(dev, *state);
  1012. kfree(*state);
  1013. *state = NULL;
  1014. return ret;
  1015. }
  1016. EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
  1017. int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
  1018. {
  1019. return pci_enable_resources(dev, bars);
  1020. }
  1021. static int do_pci_enable_device(struct pci_dev *dev, int bars)
  1022. {
  1023. int err;
  1024. u16 cmd;
  1025. u8 pin;
  1026. err = pci_set_power_state(dev, PCI_D0);
  1027. if (err < 0 && err != -EIO)
  1028. return err;
  1029. err = pcibios_enable_device(dev, bars);
  1030. if (err < 0)
  1031. return err;
  1032. pci_fixup_device(pci_fixup_enable, dev);
  1033. if (dev->msi_enabled || dev->msix_enabled)
  1034. return 0;
  1035. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  1036. if (pin) {
  1037. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1038. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1039. pci_write_config_word(dev, PCI_COMMAND,
  1040. cmd & ~PCI_COMMAND_INTX_DISABLE);
  1041. }
  1042. return 0;
  1043. }
  1044. /**
  1045. * pci_reenable_device - Resume abandoned device
  1046. * @dev: PCI device to be resumed
  1047. *
  1048. * Note this function is a backend of pci_default_resume and is not supposed
  1049. * to be called by normal code, write proper resume handler and use it instead.
  1050. */
  1051. int pci_reenable_device(struct pci_dev *dev)
  1052. {
  1053. if (pci_is_enabled(dev))
  1054. return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
  1055. return 0;
  1056. }
  1057. EXPORT_SYMBOL(pci_reenable_device);
  1058. static void pci_enable_bridge(struct pci_dev *dev)
  1059. {
  1060. struct pci_dev *bridge;
  1061. int retval;
  1062. bridge = pci_upstream_bridge(dev);
  1063. if (bridge)
  1064. pci_enable_bridge(bridge);
  1065. if (pci_is_enabled(dev)) {
  1066. if (!dev->is_busmaster)
  1067. pci_set_master(dev);
  1068. return;
  1069. }
  1070. retval = pci_enable_device(dev);
  1071. if (retval)
  1072. dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
  1073. retval);
  1074. pci_set_master(dev);
  1075. }
  1076. static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
  1077. {
  1078. struct pci_dev *bridge;
  1079. int err;
  1080. int i, bars = 0;
  1081. /*
  1082. * Power state could be unknown at this point, either due to a fresh
  1083. * boot or a device removal call. So get the current power state
  1084. * so that things like MSI message writing will behave as expected
  1085. * (e.g. if the device really is in D0 at enable time).
  1086. */
  1087. if (dev->pm_cap) {
  1088. u16 pmcsr;
  1089. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1090. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  1091. }
  1092. if (atomic_inc_return(&dev->enable_cnt) > 1)
  1093. return 0; /* already enabled */
  1094. bridge = pci_upstream_bridge(dev);
  1095. if (bridge)
  1096. pci_enable_bridge(bridge);
  1097. /* only skip sriov related */
  1098. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  1099. if (dev->resource[i].flags & flags)
  1100. bars |= (1 << i);
  1101. for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
  1102. if (dev->resource[i].flags & flags)
  1103. bars |= (1 << i);
  1104. err = do_pci_enable_device(dev, bars);
  1105. if (err < 0)
  1106. atomic_dec(&dev->enable_cnt);
  1107. return err;
  1108. }
  1109. /**
  1110. * pci_enable_device_io - Initialize a device for use with IO space
  1111. * @dev: PCI device to be initialized
  1112. *
  1113. * Initialize device before it's used by a driver. Ask low-level code
  1114. * to enable I/O resources. Wake up the device if it was suspended.
  1115. * Beware, this function can fail.
  1116. */
  1117. int pci_enable_device_io(struct pci_dev *dev)
  1118. {
  1119. return pci_enable_device_flags(dev, IORESOURCE_IO);
  1120. }
  1121. EXPORT_SYMBOL(pci_enable_device_io);
  1122. /**
  1123. * pci_enable_device_mem - Initialize a device for use with Memory space
  1124. * @dev: PCI device to be initialized
  1125. *
  1126. * Initialize device before it's used by a driver. Ask low-level code
  1127. * to enable Memory resources. Wake up the device if it was suspended.
  1128. * Beware, this function can fail.
  1129. */
  1130. int pci_enable_device_mem(struct pci_dev *dev)
  1131. {
  1132. return pci_enable_device_flags(dev, IORESOURCE_MEM);
  1133. }
  1134. EXPORT_SYMBOL(pci_enable_device_mem);
  1135. /**
  1136. * pci_enable_device - Initialize device before it's used by a driver.
  1137. * @dev: PCI device to be initialized
  1138. *
  1139. * Initialize device before it's used by a driver. Ask low-level code
  1140. * to enable I/O and memory. Wake up the device if it was suspended.
  1141. * Beware, this function can fail.
  1142. *
  1143. * Note we don't actually enable the device many times if we call
  1144. * this function repeatedly (we just increment the count).
  1145. */
  1146. int pci_enable_device(struct pci_dev *dev)
  1147. {
  1148. return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
  1149. }
  1150. EXPORT_SYMBOL(pci_enable_device);
  1151. /*
  1152. * Managed PCI resources. This manages device on/off, intx/msi/msix
  1153. * on/off and BAR regions. pci_dev itself records msi/msix status, so
  1154. * there's no need to track it separately. pci_devres is initialized
  1155. * when a device is enabled using managed PCI device enable interface.
  1156. */
  1157. struct pci_devres {
  1158. unsigned int enabled:1;
  1159. unsigned int pinned:1;
  1160. unsigned int orig_intx:1;
  1161. unsigned int restore_intx:1;
  1162. u32 region_mask;
  1163. };
  1164. static void pcim_release(struct device *gendev, void *res)
  1165. {
  1166. struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
  1167. struct pci_devres *this = res;
  1168. int i;
  1169. if (dev->msi_enabled)
  1170. pci_disable_msi(dev);
  1171. if (dev->msix_enabled)
  1172. pci_disable_msix(dev);
  1173. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
  1174. if (this->region_mask & (1 << i))
  1175. pci_release_region(dev, i);
  1176. if (this->restore_intx)
  1177. pci_intx(dev, this->orig_intx);
  1178. if (this->enabled && !this->pinned)
  1179. pci_disable_device(dev);
  1180. }
  1181. static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
  1182. {
  1183. struct pci_devres *dr, *new_dr;
  1184. dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1185. if (dr)
  1186. return dr;
  1187. new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
  1188. if (!new_dr)
  1189. return NULL;
  1190. return devres_get(&pdev->dev, new_dr, NULL, NULL);
  1191. }
  1192. static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
  1193. {
  1194. if (pci_is_managed(pdev))
  1195. return devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1196. return NULL;
  1197. }
  1198. /**
  1199. * pcim_enable_device - Managed pci_enable_device()
  1200. * @pdev: PCI device to be initialized
  1201. *
  1202. * Managed pci_enable_device().
  1203. */
  1204. int pcim_enable_device(struct pci_dev *pdev)
  1205. {
  1206. struct pci_devres *dr;
  1207. int rc;
  1208. dr = get_pci_dr(pdev);
  1209. if (unlikely(!dr))
  1210. return -ENOMEM;
  1211. if (dr->enabled)
  1212. return 0;
  1213. rc = pci_enable_device(pdev);
  1214. if (!rc) {
  1215. pdev->is_managed = 1;
  1216. dr->enabled = 1;
  1217. }
  1218. return rc;
  1219. }
  1220. EXPORT_SYMBOL(pcim_enable_device);
  1221. /**
  1222. * pcim_pin_device - Pin managed PCI device
  1223. * @pdev: PCI device to pin
  1224. *
  1225. * Pin managed PCI device @pdev. Pinned device won't be disabled on
  1226. * driver detach. @pdev must have been enabled with
  1227. * pcim_enable_device().
  1228. */
  1229. void pcim_pin_device(struct pci_dev *pdev)
  1230. {
  1231. struct pci_devres *dr;
  1232. dr = find_pci_dr(pdev);
  1233. WARN_ON(!dr || !dr->enabled);
  1234. if (dr)
  1235. dr->pinned = 1;
  1236. }
  1237. EXPORT_SYMBOL(pcim_pin_device);
  1238. /*
  1239. * pcibios_add_device - provide arch specific hooks when adding device dev
  1240. * @dev: the PCI device being added
  1241. *
  1242. * Permits the platform to provide architecture specific functionality when
  1243. * devices are added. This is the default implementation. Architecture
  1244. * implementations can override this.
  1245. */
  1246. int __weak pcibios_add_device (struct pci_dev *dev)
  1247. {
  1248. return 0;
  1249. }
  1250. /**
  1251. * pcibios_release_device - provide arch specific hooks when releasing device dev
  1252. * @dev: the PCI device being released
  1253. *
  1254. * Permits the platform to provide architecture specific functionality when
  1255. * devices are released. This is the default implementation. Architecture
  1256. * implementations can override this.
  1257. */
  1258. void __weak pcibios_release_device(struct pci_dev *dev) {}
  1259. /**
  1260. * pcibios_disable_device - disable arch specific PCI resources for device dev
  1261. * @dev: the PCI device to disable
  1262. *
  1263. * Disables architecture specific PCI resources for the device. This
  1264. * is the default implementation. Architecture implementations can
  1265. * override this.
  1266. */
  1267. void __weak pcibios_disable_device (struct pci_dev *dev) {}
  1268. /**
  1269. * pcibios_penalize_isa_irq - penalize an ISA IRQ
  1270. * @irq: ISA IRQ to penalize
  1271. * @active: IRQ active or not
  1272. *
  1273. * Permits the platform to provide architecture-specific functionality when
  1274. * penalizing ISA IRQs. This is the default implementation. Architecture
  1275. * implementations can override this.
  1276. */
  1277. void __weak pcibios_penalize_isa_irq(int irq, int active) {}
  1278. static void do_pci_disable_device(struct pci_dev *dev)
  1279. {
  1280. u16 pci_command;
  1281. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  1282. if (pci_command & PCI_COMMAND_MASTER) {
  1283. pci_command &= ~PCI_COMMAND_MASTER;
  1284. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  1285. }
  1286. pcibios_disable_device(dev);
  1287. }
  1288. /**
  1289. * pci_disable_enabled_device - Disable device without updating enable_cnt
  1290. * @dev: PCI device to disable
  1291. *
  1292. * NOTE: This function is a backend of PCI power management routines and is
  1293. * not supposed to be called drivers.
  1294. */
  1295. void pci_disable_enabled_device(struct pci_dev *dev)
  1296. {
  1297. if (pci_is_enabled(dev))
  1298. do_pci_disable_device(dev);
  1299. }
  1300. /**
  1301. * pci_disable_device - Disable PCI device after use
  1302. * @dev: PCI device to be disabled
  1303. *
  1304. * Signal to the system that the PCI device is not in use by the system
  1305. * anymore. This only involves disabling PCI bus-mastering, if active.
  1306. *
  1307. * Note we don't actually disable the device until all callers of
  1308. * pci_enable_device() have called pci_disable_device().
  1309. */
  1310. void
  1311. pci_disable_device(struct pci_dev *dev)
  1312. {
  1313. struct pci_devres *dr;
  1314. dr = find_pci_dr(dev);
  1315. if (dr)
  1316. dr->enabled = 0;
  1317. dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
  1318. "disabling already-disabled device");
  1319. if (atomic_dec_return(&dev->enable_cnt) != 0)
  1320. return;
  1321. do_pci_disable_device(dev);
  1322. dev->is_busmaster = 0;
  1323. }
  1324. EXPORT_SYMBOL(pci_disable_device);
  1325. /**
  1326. * pcibios_set_pcie_reset_state - set reset state for device dev
  1327. * @dev: the PCIe device reset
  1328. * @state: Reset state to enter into
  1329. *
  1330. *
  1331. * Sets the PCIe reset state for the device. This is the default
  1332. * implementation. Architecture implementations can override this.
  1333. */
  1334. int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
  1335. enum pcie_reset_state state)
  1336. {
  1337. return -EINVAL;
  1338. }
  1339. /**
  1340. * pci_set_pcie_reset_state - set reset state for device dev
  1341. * @dev: the PCIe device reset
  1342. * @state: Reset state to enter into
  1343. *
  1344. *
  1345. * Sets the PCI reset state for the device.
  1346. */
  1347. int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  1348. {
  1349. return pcibios_set_pcie_reset_state(dev, state);
  1350. }
  1351. EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
  1352. /**
  1353. * pci_check_pme_status - Check if given device has generated PME.
  1354. * @dev: Device to check.
  1355. *
  1356. * Check the PME status of the device and if set, clear it and clear PME enable
  1357. * (if set). Return 'true' if PME status and PME enable were both set or
  1358. * 'false' otherwise.
  1359. */
  1360. bool pci_check_pme_status(struct pci_dev *dev)
  1361. {
  1362. int pmcsr_pos;
  1363. u16 pmcsr;
  1364. bool ret = false;
  1365. if (!dev->pm_cap)
  1366. return false;
  1367. pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
  1368. pci_read_config_word(dev, pmcsr_pos, &pmcsr);
  1369. if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
  1370. return false;
  1371. /* Clear PME status. */
  1372. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1373. if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
  1374. /* Disable PME to avoid interrupt flood. */
  1375. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1376. ret = true;
  1377. }
  1378. pci_write_config_word(dev, pmcsr_pos, pmcsr);
  1379. return ret;
  1380. }
  1381. /**
  1382. * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
  1383. * @dev: Device to handle.
  1384. * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
  1385. *
  1386. * Check if @dev has generated PME and queue a resume request for it in that
  1387. * case.
  1388. */
  1389. static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
  1390. {
  1391. if (pme_poll_reset && dev->pme_poll)
  1392. dev->pme_poll = false;
  1393. if (pci_check_pme_status(dev)) {
  1394. pci_wakeup_event(dev);
  1395. pm_request_resume(&dev->dev);
  1396. }
  1397. return 0;
  1398. }
  1399. /**
  1400. * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
  1401. * @bus: Top bus of the subtree to walk.
  1402. */
  1403. void pci_pme_wakeup_bus(struct pci_bus *bus)
  1404. {
  1405. if (bus)
  1406. pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
  1407. }
  1408. /**
  1409. * pci_pme_capable - check the capability of PCI device to generate PME#
  1410. * @dev: PCI device to handle.
  1411. * @state: PCI state from which device will issue PME#.
  1412. */
  1413. bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
  1414. {
  1415. if (!dev->pm_cap)
  1416. return false;
  1417. return !!(dev->pme_support & (1 << state));
  1418. }
  1419. EXPORT_SYMBOL(pci_pme_capable);
  1420. static void pci_pme_list_scan(struct work_struct *work)
  1421. {
  1422. struct pci_pme_device *pme_dev, *n;
  1423. mutex_lock(&pci_pme_list_mutex);
  1424. list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
  1425. if (pme_dev->dev->pme_poll) {
  1426. struct pci_dev *bridge;
  1427. bridge = pme_dev->dev->bus->self;
  1428. /*
  1429. * If bridge is in low power state, the
  1430. * configuration space of subordinate devices
  1431. * may be not accessible
  1432. */
  1433. if (bridge && bridge->current_state != PCI_D0)
  1434. continue;
  1435. pci_pme_wakeup(pme_dev->dev, NULL);
  1436. } else {
  1437. list_del(&pme_dev->list);
  1438. kfree(pme_dev);
  1439. }
  1440. }
  1441. if (!list_empty(&pci_pme_list))
  1442. schedule_delayed_work(&pci_pme_work,
  1443. msecs_to_jiffies(PME_TIMEOUT));
  1444. mutex_unlock(&pci_pme_list_mutex);
  1445. }
  1446. /**
  1447. * pci_pme_active - enable or disable PCI device's PME# function
  1448. * @dev: PCI device to handle.
  1449. * @enable: 'true' to enable PME# generation; 'false' to disable it.
  1450. *
  1451. * The caller must verify that the device is capable of generating PME# before
  1452. * calling this function with @enable equal to 'true'.
  1453. */
  1454. void pci_pme_active(struct pci_dev *dev, bool enable)
  1455. {
  1456. u16 pmcsr;
  1457. if (!dev->pme_support)
  1458. return;
  1459. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1460. /* Clear PME_Status by writing 1 to it and enable PME# */
  1461. pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  1462. if (!enable)
  1463. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1464. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1465. /*
  1466. * PCI (as opposed to PCIe) PME requires that the device have
  1467. * its PME# line hooked up correctly. Not all hardware vendors
  1468. * do this, so the PME never gets delivered and the device
  1469. * remains asleep. The easiest way around this is to
  1470. * periodically walk the list of suspended devices and check
  1471. * whether any have their PME flag set. The assumption is that
  1472. * we'll wake up often enough anyway that this won't be a huge
  1473. * hit, and the power savings from the devices will still be a
  1474. * win.
  1475. *
  1476. * Although PCIe uses in-band PME message instead of PME# line
  1477. * to report PME, PME does not work for some PCIe devices in
  1478. * reality. For example, there are devices that set their PME
  1479. * status bits, but don't really bother to send a PME message;
  1480. * there are PCI Express Root Ports that don't bother to
  1481. * trigger interrupts when they receive PME messages from the
  1482. * devices below. So PME poll is used for PCIe devices too.
  1483. */
  1484. if (dev->pme_poll) {
  1485. struct pci_pme_device *pme_dev;
  1486. if (enable) {
  1487. pme_dev = kmalloc(sizeof(struct pci_pme_device),
  1488. GFP_KERNEL);
  1489. if (!pme_dev) {
  1490. dev_warn(&dev->dev, "can't enable PME#\n");
  1491. return;
  1492. }
  1493. pme_dev->dev = dev;
  1494. mutex_lock(&pci_pme_list_mutex);
  1495. list_add(&pme_dev->list, &pci_pme_list);
  1496. if (list_is_singular(&pci_pme_list))
  1497. schedule_delayed_work(&pci_pme_work,
  1498. msecs_to_jiffies(PME_TIMEOUT));
  1499. mutex_unlock(&pci_pme_list_mutex);
  1500. } else {
  1501. mutex_lock(&pci_pme_list_mutex);
  1502. list_for_each_entry(pme_dev, &pci_pme_list, list) {
  1503. if (pme_dev->dev == dev) {
  1504. list_del(&pme_dev->list);
  1505. kfree(pme_dev);
  1506. break;
  1507. }
  1508. }
  1509. mutex_unlock(&pci_pme_list_mutex);
  1510. }
  1511. }
  1512. dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
  1513. }
  1514. EXPORT_SYMBOL(pci_pme_active);
  1515. /**
  1516. * __pci_enable_wake - enable PCI device as wakeup event source
  1517. * @dev: PCI device affected
  1518. * @state: PCI state from which device will issue wakeup events
  1519. * @runtime: True if the events are to be generated at run time
  1520. * @enable: True to enable event generation; false to disable
  1521. *
  1522. * This enables the device as a wakeup event source, or disables it.
  1523. * When such events involves platform-specific hooks, those hooks are
  1524. * called automatically by this routine.
  1525. *
  1526. * Devices with legacy power management (no standard PCI PM capabilities)
  1527. * always require such platform hooks.
  1528. *
  1529. * RETURN VALUE:
  1530. * 0 is returned on success
  1531. * -EINVAL is returned if device is not supposed to wake up the system
  1532. * Error code depending on the platform is returned if both the platform and
  1533. * the native mechanism fail to enable the generation of wake-up events
  1534. */
  1535. int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
  1536. bool runtime, bool enable)
  1537. {
  1538. int ret = 0;
  1539. if (enable && !runtime && !device_may_wakeup(&dev->dev))
  1540. return -EINVAL;
  1541. /* Don't do the same thing twice in a row for one device. */
  1542. if (!!enable == !!dev->wakeup_prepared)
  1543. return 0;
  1544. /*
  1545. * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
  1546. * Anderson we should be doing PME# wake enable followed by ACPI wake
  1547. * enable. To disable wake-up we call the platform first, for symmetry.
  1548. */
  1549. if (enable) {
  1550. int error;
  1551. if (pci_pme_capable(dev, state))
  1552. pci_pme_active(dev, true);
  1553. else
  1554. ret = 1;
  1555. error = runtime ? platform_pci_run_wake(dev, true) :
  1556. platform_pci_sleep_wake(dev, true);
  1557. if (ret)
  1558. ret = error;
  1559. if (!ret)
  1560. dev->wakeup_prepared = true;
  1561. } else {
  1562. if (runtime)
  1563. platform_pci_run_wake(dev, false);
  1564. else
  1565. platform_pci_sleep_wake(dev, false);
  1566. pci_pme_active(dev, false);
  1567. dev->wakeup_prepared = false;
  1568. }
  1569. return ret;
  1570. }
  1571. EXPORT_SYMBOL(__pci_enable_wake);
  1572. /**
  1573. * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
  1574. * @dev: PCI device to prepare
  1575. * @enable: True to enable wake-up event generation; false to disable
  1576. *
  1577. * Many drivers want the device to wake up the system from D3_hot or D3_cold
  1578. * and this function allows them to set that up cleanly - pci_enable_wake()
  1579. * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
  1580. * ordering constraints.
  1581. *
  1582. * This function only returns error code if the device is not capable of
  1583. * generating PME# from both D3_hot and D3_cold, and the platform is unable to
  1584. * enable wake-up power for it.
  1585. */
  1586. int pci_wake_from_d3(struct pci_dev *dev, bool enable)
  1587. {
  1588. return pci_pme_capable(dev, PCI_D3cold) ?
  1589. pci_enable_wake(dev, PCI_D3cold, enable) :
  1590. pci_enable_wake(dev, PCI_D3hot, enable);
  1591. }
  1592. EXPORT_SYMBOL(pci_wake_from_d3);
  1593. /**
  1594. * pci_target_state - find an appropriate low power state for a given PCI dev
  1595. * @dev: PCI device
  1596. *
  1597. * Use underlying platform code to find a supported low power state for @dev.
  1598. * If the platform can't manage @dev, return the deepest state from which it
  1599. * can generate wake events, based on any available PME info.
  1600. */
  1601. static pci_power_t pci_target_state(struct pci_dev *dev)
  1602. {
  1603. pci_power_t target_state = PCI_D3hot;
  1604. if (platform_pci_power_manageable(dev)) {
  1605. /*
  1606. * Call the platform to choose the target state of the device
  1607. * and enable wake-up from this state if supported.
  1608. */
  1609. pci_power_t state = platform_pci_choose_state(dev);
  1610. switch (state) {
  1611. case PCI_POWER_ERROR:
  1612. case PCI_UNKNOWN:
  1613. break;
  1614. case PCI_D1:
  1615. case PCI_D2:
  1616. if (pci_no_d1d2(dev))
  1617. break;
  1618. default:
  1619. target_state = state;
  1620. }
  1621. } else if (!dev->pm_cap) {
  1622. target_state = PCI_D0;
  1623. } else if (device_may_wakeup(&dev->dev)) {
  1624. /*
  1625. * Find the deepest state from which the device can generate
  1626. * wake-up events, make it the target state and enable device
  1627. * to generate PME#.
  1628. */
  1629. if (dev->pme_support) {
  1630. while (target_state
  1631. && !(dev->pme_support & (1 << target_state)))
  1632. target_state--;
  1633. }
  1634. }
  1635. return target_state;
  1636. }
  1637. /**
  1638. * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
  1639. * @dev: Device to handle.
  1640. *
  1641. * Choose the power state appropriate for the device depending on whether
  1642. * it can wake up the system and/or is power manageable by the platform
  1643. * (PCI_D3hot is the default) and put the device into that state.
  1644. */
  1645. int pci_prepare_to_sleep(struct pci_dev *dev)
  1646. {
  1647. pci_power_t target_state = pci_target_state(dev);
  1648. int error;
  1649. if (target_state == PCI_POWER_ERROR)
  1650. return -EIO;
  1651. /* D3cold during system suspend/hibernate is not supported */
  1652. if (target_state > PCI_D3hot)
  1653. target_state = PCI_D3hot;
  1654. pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
  1655. error = pci_set_power_state(dev, target_state);
  1656. if (error)
  1657. pci_enable_wake(dev, target_state, false);
  1658. return error;
  1659. }
  1660. EXPORT_SYMBOL(pci_prepare_to_sleep);
  1661. /**
  1662. * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
  1663. * @dev: Device to handle.
  1664. *
  1665. * Disable device's system wake-up capability and put it into D0.
  1666. */
  1667. int pci_back_from_sleep(struct pci_dev *dev)
  1668. {
  1669. pci_enable_wake(dev, PCI_D0, false);
  1670. return pci_set_power_state(dev, PCI_D0);
  1671. }
  1672. EXPORT_SYMBOL(pci_back_from_sleep);
  1673. /**
  1674. * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
  1675. * @dev: PCI device being suspended.
  1676. *
  1677. * Prepare @dev to generate wake-up events at run time and put it into a low
  1678. * power state.
  1679. */
  1680. int pci_finish_runtime_suspend(struct pci_dev *dev)
  1681. {
  1682. pci_power_t target_state = pci_target_state(dev);
  1683. int error;
  1684. if (target_state == PCI_POWER_ERROR)
  1685. return -EIO;
  1686. dev->runtime_d3cold = target_state == PCI_D3cold;
  1687. __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
  1688. error = pci_set_power_state(dev, target_state);
  1689. if (error) {
  1690. __pci_enable_wake(dev, target_state, true, false);
  1691. dev->runtime_d3cold = false;
  1692. }
  1693. return error;
  1694. }
  1695. /**
  1696. * pci_dev_run_wake - Check if device can generate run-time wake-up events.
  1697. * @dev: Device to check.
  1698. *
  1699. * Return true if the device itself is capable of generating wake-up events
  1700. * (through the platform or using the native PCIe PME) or if the device supports
  1701. * PME and one of its upstream bridges can generate wake-up events.
  1702. */
  1703. bool pci_dev_run_wake(struct pci_dev *dev)
  1704. {
  1705. struct pci_bus *bus = dev->bus;
  1706. if (device_run_wake(&dev->dev))
  1707. return true;
  1708. if (!dev->pme_support)
  1709. return false;
  1710. while (bus->parent) {
  1711. struct pci_dev *bridge = bus->self;
  1712. if (device_run_wake(&bridge->dev))
  1713. return true;
  1714. bus = bus->parent;
  1715. }
  1716. /* We have reached the root bus. */
  1717. if (bus->bridge)
  1718. return device_run_wake(bus->bridge);
  1719. return false;
  1720. }
  1721. EXPORT_SYMBOL_GPL(pci_dev_run_wake);
  1722. void pci_config_pm_runtime_get(struct pci_dev *pdev)
  1723. {
  1724. struct device *dev = &pdev->dev;
  1725. struct device *parent = dev->parent;
  1726. if (parent)
  1727. pm_runtime_get_sync(parent);
  1728. pm_runtime_get_noresume(dev);
  1729. /*
  1730. * pdev->current_state is set to PCI_D3cold during suspending,
  1731. * so wait until suspending completes
  1732. */
  1733. pm_runtime_barrier(dev);
  1734. /*
  1735. * Only need to resume devices in D3cold, because config
  1736. * registers are still accessible for devices suspended but
  1737. * not in D3cold.
  1738. */
  1739. if (pdev->current_state == PCI_D3cold)
  1740. pm_runtime_resume(dev);
  1741. }
  1742. void pci_config_pm_runtime_put(struct pci_dev *pdev)
  1743. {
  1744. struct device *dev = &pdev->dev;
  1745. struct device *parent = dev->parent;
  1746. pm_runtime_put(dev);
  1747. if (parent)
  1748. pm_runtime_put_sync(parent);
  1749. }
  1750. /**
  1751. * pci_pm_init - Initialize PM functions of given PCI device
  1752. * @dev: PCI device to handle.
  1753. */
  1754. void pci_pm_init(struct pci_dev *dev)
  1755. {
  1756. int pm;
  1757. u16 pmc;
  1758. pm_runtime_forbid(&dev->dev);
  1759. pm_runtime_set_active(&dev->dev);
  1760. pm_runtime_enable(&dev->dev);
  1761. device_enable_async_suspend(&dev->dev);
  1762. dev->wakeup_prepared = false;
  1763. dev->pm_cap = 0;
  1764. dev->pme_support = 0;
  1765. /* find PCI PM capability in list */
  1766. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1767. if (!pm)
  1768. return;
  1769. /* Check device's ability to generate PME# */
  1770. pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
  1771. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  1772. dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
  1773. pmc & PCI_PM_CAP_VER_MASK);
  1774. return;
  1775. }
  1776. dev->pm_cap = pm;
  1777. dev->d3_delay = PCI_PM_D3_WAIT;
  1778. dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
  1779. dev->d3cold_allowed = true;
  1780. dev->d1_support = false;
  1781. dev->d2_support = false;
  1782. if (!pci_no_d1d2(dev)) {
  1783. if (pmc & PCI_PM_CAP_D1)
  1784. dev->d1_support = true;
  1785. if (pmc & PCI_PM_CAP_D2)
  1786. dev->d2_support = true;
  1787. if (dev->d1_support || dev->d2_support)
  1788. dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
  1789. dev->d1_support ? " D1" : "",
  1790. dev->d2_support ? " D2" : "");
  1791. }
  1792. pmc &= PCI_PM_CAP_PME_MASK;
  1793. if (pmc) {
  1794. dev_printk(KERN_DEBUG, &dev->dev,
  1795. "PME# supported from%s%s%s%s%s\n",
  1796. (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
  1797. (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
  1798. (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
  1799. (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
  1800. (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
  1801. dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
  1802. dev->pme_poll = true;
  1803. /*
  1804. * Make device's PM flags reflect the wake-up capability, but
  1805. * let the user space enable it to wake up the system as needed.
  1806. */
  1807. device_set_wakeup_capable(&dev->dev, true);
  1808. /* Disable the PME# generation functionality */
  1809. pci_pme_active(dev, false);
  1810. }
  1811. }
  1812. static void pci_add_saved_cap(struct pci_dev *pci_dev,
  1813. struct pci_cap_saved_state *new_cap)
  1814. {
  1815. hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
  1816. }
  1817. /**
  1818. * _pci_add_cap_save_buffer - allocate buffer for saving given
  1819. * capability registers
  1820. * @dev: the PCI device
  1821. * @cap: the capability to allocate the buffer for
  1822. * @extended: Standard or Extended capability ID
  1823. * @size: requested size of the buffer
  1824. */
  1825. static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
  1826. bool extended, unsigned int size)
  1827. {
  1828. int pos;
  1829. struct pci_cap_saved_state *save_state;
  1830. if (extended)
  1831. pos = pci_find_ext_capability(dev, cap);
  1832. else
  1833. pos = pci_find_capability(dev, cap);
  1834. if (pos <= 0)
  1835. return 0;
  1836. save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
  1837. if (!save_state)
  1838. return -ENOMEM;
  1839. save_state->cap.cap_nr = cap;
  1840. save_state->cap.cap_extended = extended;
  1841. save_state->cap.size = size;
  1842. pci_add_saved_cap(dev, save_state);
  1843. return 0;
  1844. }
  1845. int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
  1846. {
  1847. return _pci_add_cap_save_buffer(dev, cap, false, size);
  1848. }
  1849. int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
  1850. {
  1851. return _pci_add_cap_save_buffer(dev, cap, true, size);
  1852. }
  1853. /**
  1854. * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
  1855. * @dev: the PCI device
  1856. */
  1857. void pci_allocate_cap_save_buffers(struct pci_dev *dev)
  1858. {
  1859. int error;
  1860. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
  1861. PCI_EXP_SAVE_REGS * sizeof(u16));
  1862. if (error)
  1863. dev_err(&dev->dev,
  1864. "unable to preallocate PCI Express save buffer\n");
  1865. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
  1866. if (error)
  1867. dev_err(&dev->dev,
  1868. "unable to preallocate PCI-X save buffer\n");
  1869. pci_allocate_vc_save_buffers(dev);
  1870. }
  1871. void pci_free_cap_save_buffers(struct pci_dev *dev)
  1872. {
  1873. struct pci_cap_saved_state *tmp;
  1874. struct hlist_node *n;
  1875. hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
  1876. kfree(tmp);
  1877. }
  1878. /**
  1879. * pci_configure_ari - enable or disable ARI forwarding
  1880. * @dev: the PCI device
  1881. *
  1882. * If @dev and its upstream bridge both support ARI, enable ARI in the
  1883. * bridge. Otherwise, disable ARI in the bridge.
  1884. */
  1885. void pci_configure_ari(struct pci_dev *dev)
  1886. {
  1887. u32 cap;
  1888. struct pci_dev *bridge;
  1889. if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
  1890. return;
  1891. bridge = dev->bus->self;
  1892. if (!bridge)
  1893. return;
  1894. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
  1895. if (!(cap & PCI_EXP_DEVCAP2_ARI))
  1896. return;
  1897. if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
  1898. pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
  1899. PCI_EXP_DEVCTL2_ARI);
  1900. bridge->ari_enabled = 1;
  1901. } else {
  1902. pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
  1903. PCI_EXP_DEVCTL2_ARI);
  1904. bridge->ari_enabled = 0;
  1905. }
  1906. }
  1907. static int pci_acs_enable;
  1908. /**
  1909. * pci_request_acs - ask for ACS to be enabled if supported
  1910. */
  1911. void pci_request_acs(void)
  1912. {
  1913. pci_acs_enable = 1;
  1914. }
  1915. /**
  1916. * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
  1917. * @dev: the PCI device
  1918. */
  1919. static int pci_std_enable_acs(struct pci_dev *dev)
  1920. {
  1921. int pos;
  1922. u16 cap;
  1923. u16 ctrl;
  1924. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  1925. if (!pos)
  1926. return -ENODEV;
  1927. pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
  1928. pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
  1929. /* Source Validation */
  1930. ctrl |= (cap & PCI_ACS_SV);
  1931. /* P2P Request Redirect */
  1932. ctrl |= (cap & PCI_ACS_RR);
  1933. /* P2P Completion Redirect */
  1934. ctrl |= (cap & PCI_ACS_CR);
  1935. /* Upstream Forwarding */
  1936. ctrl |= (cap & PCI_ACS_UF);
  1937. pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
  1938. return 0;
  1939. }
  1940. /**
  1941. * pci_enable_acs - enable ACS if hardware support it
  1942. * @dev: the PCI device
  1943. */
  1944. void pci_enable_acs(struct pci_dev *dev)
  1945. {
  1946. if (!pci_acs_enable)
  1947. return;
  1948. if (!pci_std_enable_acs(dev))
  1949. return;
  1950. pci_dev_specific_enable_acs(dev);
  1951. }
  1952. static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
  1953. {
  1954. int pos;
  1955. u16 cap, ctrl;
  1956. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
  1957. if (!pos)
  1958. return false;
  1959. /*
  1960. * Except for egress control, capabilities are either required
  1961. * or only required if controllable. Features missing from the
  1962. * capability field can therefore be assumed as hard-wired enabled.
  1963. */
  1964. pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
  1965. acs_flags &= (cap | PCI_ACS_EC);
  1966. pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
  1967. return (ctrl & acs_flags) == acs_flags;
  1968. }
  1969. /**
  1970. * pci_acs_enabled - test ACS against required flags for a given device
  1971. * @pdev: device to test
  1972. * @acs_flags: required PCI ACS flags
  1973. *
  1974. * Return true if the device supports the provided flags. Automatically
  1975. * filters out flags that are not implemented on multifunction devices.
  1976. *
  1977. * Note that this interface checks the effective ACS capabilities of the
  1978. * device rather than the actual capabilities. For instance, most single
  1979. * function endpoints are not required to support ACS because they have no
  1980. * opportunity for peer-to-peer access. We therefore return 'true'
  1981. * regardless of whether the device exposes an ACS capability. This makes
  1982. * it much easier for callers of this function to ignore the actual type
  1983. * or topology of the device when testing ACS support.
  1984. */
  1985. bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
  1986. {
  1987. int ret;
  1988. ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
  1989. if (ret >= 0)
  1990. return ret > 0;
  1991. /*
  1992. * Conventional PCI and PCI-X devices never support ACS, either
  1993. * effectively or actually. The shared bus topology implies that
  1994. * any device on the bus can receive or snoop DMA.
  1995. */
  1996. if (!pci_is_pcie(pdev))
  1997. return false;
  1998. switch (pci_pcie_type(pdev)) {
  1999. /*
  2000. * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
  2001. * but since their primary interface is PCI/X, we conservatively
  2002. * handle them as we would a non-PCIe device.
  2003. */
  2004. case PCI_EXP_TYPE_PCIE_BRIDGE:
  2005. /*
  2006. * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
  2007. * applicable... must never implement an ACS Extended Capability...".
  2008. * This seems arbitrary, but we take a conservative interpretation
  2009. * of this statement.
  2010. */
  2011. case PCI_EXP_TYPE_PCI_BRIDGE:
  2012. case PCI_EXP_TYPE_RC_EC:
  2013. return false;
  2014. /*
  2015. * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
  2016. * implement ACS in order to indicate their peer-to-peer capabilities,
  2017. * regardless of whether they are single- or multi-function devices.
  2018. */
  2019. case PCI_EXP_TYPE_DOWNSTREAM:
  2020. case PCI_EXP_TYPE_ROOT_PORT:
  2021. return pci_acs_flags_enabled(pdev, acs_flags);
  2022. /*
  2023. * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
  2024. * implemented by the remaining PCIe types to indicate peer-to-peer
  2025. * capabilities, but only when they are part of a multifunction
  2026. * device. The footnote for section 6.12 indicates the specific
  2027. * PCIe types included here.
  2028. */
  2029. case PCI_EXP_TYPE_ENDPOINT:
  2030. case PCI_EXP_TYPE_UPSTREAM:
  2031. case PCI_EXP_TYPE_LEG_END:
  2032. case PCI_EXP_TYPE_RC_END:
  2033. if (!pdev->multifunction)
  2034. break;
  2035. return pci_acs_flags_enabled(pdev, acs_flags);
  2036. }
  2037. /*
  2038. * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
  2039. * to single function devices with the exception of downstream ports.
  2040. */
  2041. return true;
  2042. }
  2043. /**
  2044. * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
  2045. * @start: starting downstream device
  2046. * @end: ending upstream device or NULL to search to the root bus
  2047. * @acs_flags: required flags
  2048. *
  2049. * Walk up a device tree from start to end testing PCI ACS support. If
  2050. * any step along the way does not support the required flags, return false.
  2051. */
  2052. bool pci_acs_path_enabled(struct pci_dev *start,
  2053. struct pci_dev *end, u16 acs_flags)
  2054. {
  2055. struct pci_dev *pdev, *parent = start;
  2056. do {
  2057. pdev = parent;
  2058. if (!pci_acs_enabled(pdev, acs_flags))
  2059. return false;
  2060. if (pci_is_root_bus(pdev->bus))
  2061. return (end == NULL);
  2062. parent = pdev->bus->self;
  2063. } while (pdev != end);
  2064. return true;
  2065. }
  2066. /**
  2067. * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
  2068. * @dev: the PCI device
  2069. * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
  2070. *
  2071. * Perform INTx swizzling for a device behind one level of bridge. This is
  2072. * required by section 9.1 of the PCI-to-PCI bridge specification for devices
  2073. * behind bridges on add-in cards. For devices with ARI enabled, the slot
  2074. * number is always 0 (see the Implementation Note in section 2.2.8.1 of
  2075. * the PCI Express Base Specification, Revision 2.1)
  2076. */
  2077. u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
  2078. {
  2079. int slot;
  2080. if (pci_ari_enabled(dev->bus))
  2081. slot = 0;
  2082. else
  2083. slot = PCI_SLOT(dev->devfn);
  2084. return (((pin - 1) + slot) % 4) + 1;
  2085. }
  2086. int
  2087. pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  2088. {
  2089. u8 pin;
  2090. pin = dev->pin;
  2091. if (!pin)
  2092. return -1;
  2093. while (!pci_is_root_bus(dev->bus)) {
  2094. pin = pci_swizzle_interrupt_pin(dev, pin);
  2095. dev = dev->bus->self;
  2096. }
  2097. *bridge = dev;
  2098. return pin;
  2099. }
  2100. /**
  2101. * pci_common_swizzle - swizzle INTx all the way to root bridge
  2102. * @dev: the PCI device
  2103. * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
  2104. *
  2105. * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
  2106. * bridges all the way up to a PCI root bus.
  2107. */
  2108. u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
  2109. {
  2110. u8 pin = *pinp;
  2111. while (!pci_is_root_bus(dev->bus)) {
  2112. pin = pci_swizzle_interrupt_pin(dev, pin);
  2113. dev = dev->bus->self;
  2114. }
  2115. *pinp = pin;
  2116. return PCI_SLOT(dev->devfn);
  2117. }
  2118. /**
  2119. * pci_release_region - Release a PCI bar
  2120. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  2121. * @bar: BAR to release
  2122. *
  2123. * Releases the PCI I/O and memory resources previously reserved by a
  2124. * successful call to pci_request_region. Call this function only
  2125. * after all use of the PCI regions has ceased.
  2126. */
  2127. void pci_release_region(struct pci_dev *pdev, int bar)
  2128. {
  2129. struct pci_devres *dr;
  2130. if (pci_resource_len(pdev, bar) == 0)
  2131. return;
  2132. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  2133. release_region(pci_resource_start(pdev, bar),
  2134. pci_resource_len(pdev, bar));
  2135. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  2136. release_mem_region(pci_resource_start(pdev, bar),
  2137. pci_resource_len(pdev, bar));
  2138. dr = find_pci_dr(pdev);
  2139. if (dr)
  2140. dr->region_mask &= ~(1 << bar);
  2141. }
  2142. EXPORT_SYMBOL(pci_release_region);
  2143. /**
  2144. * __pci_request_region - Reserved PCI I/O and memory resource
  2145. * @pdev: PCI device whose resources are to be reserved
  2146. * @bar: BAR to be reserved
  2147. * @res_name: Name to be associated with resource.
  2148. * @exclusive: whether the region access is exclusive or not
  2149. *
  2150. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2151. * being reserved by owner @res_name. Do not access any
  2152. * address inside the PCI regions unless this call returns
  2153. * successfully.
  2154. *
  2155. * If @exclusive is set, then the region is marked so that userspace
  2156. * is explicitly not allowed to map the resource via /dev/mem or
  2157. * sysfs MMIO access.
  2158. *
  2159. * Returns 0 on success, or %EBUSY on error. A warning
  2160. * message is also printed on failure.
  2161. */
  2162. static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
  2163. int exclusive)
  2164. {
  2165. struct pci_devres *dr;
  2166. if (pci_resource_len(pdev, bar) == 0)
  2167. return 0;
  2168. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  2169. if (!request_region(pci_resource_start(pdev, bar),
  2170. pci_resource_len(pdev, bar), res_name))
  2171. goto err_out;
  2172. }
  2173. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  2174. if (!__request_mem_region(pci_resource_start(pdev, bar),
  2175. pci_resource_len(pdev, bar), res_name,
  2176. exclusive))
  2177. goto err_out;
  2178. }
  2179. dr = find_pci_dr(pdev);
  2180. if (dr)
  2181. dr->region_mask |= 1 << bar;
  2182. return 0;
  2183. err_out:
  2184. dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
  2185. &pdev->resource[bar]);
  2186. return -EBUSY;
  2187. }
  2188. /**
  2189. * pci_request_region - Reserve PCI I/O and memory resource
  2190. * @pdev: PCI device whose resources are to be reserved
  2191. * @bar: BAR to be reserved
  2192. * @res_name: Name to be associated with resource
  2193. *
  2194. * Mark the PCI region associated with PCI device @pdev BAR @bar as
  2195. * being reserved by owner @res_name. Do not access any
  2196. * address inside the PCI regions unless this call returns
  2197. * successfully.
  2198. *
  2199. * Returns 0 on success, or %EBUSY on error. A warning
  2200. * message is also printed on failure.
  2201. */
  2202. int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
  2203. {
  2204. return __pci_request_region(pdev, bar, res_name, 0);
  2205. }
  2206. EXPORT_SYMBOL(pci_request_region);
  2207. /**
  2208. * pci_request_region_exclusive - Reserved PCI I/O and memory resource
  2209. * @pdev: PCI device whose resources are to be reserved
  2210. * @bar: BAR to be reserved
  2211. * @res_name: Name to be associated with resource.
  2212. *
  2213. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2214. * being reserved by owner @res_name. Do not access any
  2215. * address inside the PCI regions unless this call returns
  2216. * successfully.
  2217. *
  2218. * Returns 0 on success, or %EBUSY on error. A warning
  2219. * message is also printed on failure.
  2220. *
  2221. * The key difference that _exclusive makes it that userspace is
  2222. * explicitly not allowed to map the resource via /dev/mem or
  2223. * sysfs.
  2224. */
  2225. int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
  2226. {
  2227. return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
  2228. }
  2229. EXPORT_SYMBOL(pci_request_region_exclusive);
  2230. /**
  2231. * pci_release_selected_regions - Release selected PCI I/O and memory resources
  2232. * @pdev: PCI device whose resources were previously reserved
  2233. * @bars: Bitmask of BARs to be released
  2234. *
  2235. * Release selected PCI I/O and memory resources previously reserved.
  2236. * Call this function only after all use of the PCI regions has ceased.
  2237. */
  2238. void pci_release_selected_regions(struct pci_dev *pdev, int bars)
  2239. {
  2240. int i;
  2241. for (i = 0; i < 6; i++)
  2242. if (bars & (1 << i))
  2243. pci_release_region(pdev, i);
  2244. }
  2245. EXPORT_SYMBOL(pci_release_selected_regions);
  2246. static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2247. const char *res_name, int excl)
  2248. {
  2249. int i;
  2250. for (i = 0; i < 6; i++)
  2251. if (bars & (1 << i))
  2252. if (__pci_request_region(pdev, i, res_name, excl))
  2253. goto err_out;
  2254. return 0;
  2255. err_out:
  2256. while(--i >= 0)
  2257. if (bars & (1 << i))
  2258. pci_release_region(pdev, i);
  2259. return -EBUSY;
  2260. }
  2261. /**
  2262. * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
  2263. * @pdev: PCI device whose resources are to be reserved
  2264. * @bars: Bitmask of BARs to be requested
  2265. * @res_name: Name to be associated with resource
  2266. */
  2267. int pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2268. const char *res_name)
  2269. {
  2270. return __pci_request_selected_regions(pdev, bars, res_name, 0);
  2271. }
  2272. EXPORT_SYMBOL(pci_request_selected_regions);
  2273. int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
  2274. int bars, const char *res_name)
  2275. {
  2276. return __pci_request_selected_regions(pdev, bars, res_name,
  2277. IORESOURCE_EXCLUSIVE);
  2278. }
  2279. EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
  2280. /**
  2281. * pci_release_regions - Release reserved PCI I/O and memory resources
  2282. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  2283. *
  2284. * Releases all PCI I/O and memory resources previously reserved by a
  2285. * successful call to pci_request_regions. Call this function only
  2286. * after all use of the PCI regions has ceased.
  2287. */
  2288. void pci_release_regions(struct pci_dev *pdev)
  2289. {
  2290. pci_release_selected_regions(pdev, (1 << 6) - 1);
  2291. }
  2292. EXPORT_SYMBOL(pci_release_regions);
  2293. /**
  2294. * pci_request_regions - Reserved PCI I/O and memory resources
  2295. * @pdev: PCI device whose resources are to be reserved
  2296. * @res_name: Name to be associated with resource.
  2297. *
  2298. * Mark all PCI regions associated with PCI device @pdev as
  2299. * being reserved by owner @res_name. Do not access any
  2300. * address inside the PCI regions unless this call returns
  2301. * successfully.
  2302. *
  2303. * Returns 0 on success, or %EBUSY on error. A warning
  2304. * message is also printed on failure.
  2305. */
  2306. int pci_request_regions(struct pci_dev *pdev, const char *res_name)
  2307. {
  2308. return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
  2309. }
  2310. EXPORT_SYMBOL(pci_request_regions);
  2311. /**
  2312. * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
  2313. * @pdev: PCI device whose resources are to be reserved
  2314. * @res_name: Name to be associated with resource.
  2315. *
  2316. * Mark all PCI regions associated with PCI device @pdev as
  2317. * being reserved by owner @res_name. Do not access any
  2318. * address inside the PCI regions unless this call returns
  2319. * successfully.
  2320. *
  2321. * pci_request_regions_exclusive() will mark the region so that
  2322. * /dev/mem and the sysfs MMIO access will not be allowed.
  2323. *
  2324. * Returns 0 on success, or %EBUSY on error. A warning
  2325. * message is also printed on failure.
  2326. */
  2327. int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
  2328. {
  2329. return pci_request_selected_regions_exclusive(pdev,
  2330. ((1 << 6) - 1), res_name);
  2331. }
  2332. EXPORT_SYMBOL(pci_request_regions_exclusive);
  2333. static void __pci_set_master(struct pci_dev *dev, bool enable)
  2334. {
  2335. u16 old_cmd, cmd;
  2336. pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
  2337. if (enable)
  2338. cmd = old_cmd | PCI_COMMAND_MASTER;
  2339. else
  2340. cmd = old_cmd & ~PCI_COMMAND_MASTER;
  2341. if (cmd != old_cmd) {
  2342. dev_dbg(&dev->dev, "%s bus mastering\n",
  2343. enable ? "enabling" : "disabling");
  2344. pci_write_config_word(dev, PCI_COMMAND, cmd);
  2345. }
  2346. dev->is_busmaster = enable;
  2347. }
  2348. /**
  2349. * pcibios_setup - process "pci=" kernel boot arguments
  2350. * @str: string used to pass in "pci=" kernel boot arguments
  2351. *
  2352. * Process kernel boot arguments. This is the default implementation.
  2353. * Architecture specific implementations can override this as necessary.
  2354. */
  2355. char * __weak __init pcibios_setup(char *str)
  2356. {
  2357. return str;
  2358. }
  2359. /**
  2360. * pcibios_set_master - enable PCI bus-mastering for device dev
  2361. * @dev: the PCI device to enable
  2362. *
  2363. * Enables PCI bus-mastering for the device. This is the default
  2364. * implementation. Architecture specific implementations can override
  2365. * this if necessary.
  2366. */
  2367. void __weak pcibios_set_master(struct pci_dev *dev)
  2368. {
  2369. u8 lat;
  2370. /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
  2371. if (pci_is_pcie(dev))
  2372. return;
  2373. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  2374. if (lat < 16)
  2375. lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
  2376. else if (lat > pcibios_max_latency)
  2377. lat = pcibios_max_latency;
  2378. else
  2379. return;
  2380. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  2381. }
  2382. /**
  2383. * pci_set_master - enables bus-mastering for device dev
  2384. * @dev: the PCI device to enable
  2385. *
  2386. * Enables bus-mastering on the device and calls pcibios_set_master()
  2387. * to do the needed arch specific settings.
  2388. */
  2389. void pci_set_master(struct pci_dev *dev)
  2390. {
  2391. __pci_set_master(dev, true);
  2392. pcibios_set_master(dev);
  2393. }
  2394. EXPORT_SYMBOL(pci_set_master);
  2395. /**
  2396. * pci_clear_master - disables bus-mastering for device dev
  2397. * @dev: the PCI device to disable
  2398. */
  2399. void pci_clear_master(struct pci_dev *dev)
  2400. {
  2401. __pci_set_master(dev, false);
  2402. }
  2403. EXPORT_SYMBOL(pci_clear_master);
  2404. /**
  2405. * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
  2406. * @dev: the PCI device for which MWI is to be enabled
  2407. *
  2408. * Helper function for pci_set_mwi.
  2409. * Originally copied from drivers/net/acenic.c.
  2410. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  2411. *
  2412. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  2413. */
  2414. int pci_set_cacheline_size(struct pci_dev *dev)
  2415. {
  2416. u8 cacheline_size;
  2417. if (!pci_cache_line_size)
  2418. return -EINVAL;
  2419. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  2420. equal to or multiple of the right value. */
  2421. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  2422. if (cacheline_size >= pci_cache_line_size &&
  2423. (cacheline_size % pci_cache_line_size) == 0)
  2424. return 0;
  2425. /* Write the correct value. */
  2426. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  2427. /* Read it back. */
  2428. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  2429. if (cacheline_size == pci_cache_line_size)
  2430. return 0;
  2431. dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
  2432. "supported\n", pci_cache_line_size << 2);
  2433. return -EINVAL;
  2434. }
  2435. EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
  2436. /**
  2437. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  2438. * @dev: the PCI device for which MWI is enabled
  2439. *
  2440. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  2441. *
  2442. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  2443. */
  2444. int
  2445. pci_set_mwi(struct pci_dev *dev)
  2446. {
  2447. #ifdef PCI_DISABLE_MWI
  2448. return 0;
  2449. #else
  2450. int rc;
  2451. u16 cmd;
  2452. rc = pci_set_cacheline_size(dev);
  2453. if (rc)
  2454. return rc;
  2455. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  2456. if (! (cmd & PCI_COMMAND_INVALIDATE)) {
  2457. dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
  2458. cmd |= PCI_COMMAND_INVALIDATE;
  2459. pci_write_config_word(dev, PCI_COMMAND, cmd);
  2460. }
  2461. return 0;
  2462. #endif
  2463. }
  2464. EXPORT_SYMBOL(pci_set_mwi);
  2465. /**
  2466. * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
  2467. * @dev: the PCI device for which MWI is enabled
  2468. *
  2469. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  2470. * Callers are not required to check the return value.
  2471. *
  2472. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  2473. */
  2474. int pci_try_set_mwi(struct pci_dev *dev)
  2475. {
  2476. #ifdef PCI_DISABLE_MWI
  2477. return 0;
  2478. #else
  2479. return pci_set_mwi(dev);
  2480. #endif
  2481. }
  2482. EXPORT_SYMBOL(pci_try_set_mwi);
  2483. /**
  2484. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  2485. * @dev: the PCI device to disable
  2486. *
  2487. * Disables PCI Memory-Write-Invalidate transaction on the device
  2488. */
  2489. void
  2490. pci_clear_mwi(struct pci_dev *dev)
  2491. {
  2492. #ifndef PCI_DISABLE_MWI
  2493. u16 cmd;
  2494. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  2495. if (cmd & PCI_COMMAND_INVALIDATE) {
  2496. cmd &= ~PCI_COMMAND_INVALIDATE;
  2497. pci_write_config_word(dev, PCI_COMMAND, cmd);
  2498. }
  2499. #endif
  2500. }
  2501. EXPORT_SYMBOL(pci_clear_mwi);
  2502. /**
  2503. * pci_intx - enables/disables PCI INTx for device dev
  2504. * @pdev: the PCI device to operate on
  2505. * @enable: boolean: whether to enable or disable PCI INTx
  2506. *
  2507. * Enables/disables PCI INTx for device dev
  2508. */
  2509. void
  2510. pci_intx(struct pci_dev *pdev, int enable)
  2511. {
  2512. u16 pci_command, new;
  2513. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  2514. if (enable) {
  2515. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  2516. } else {
  2517. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  2518. }
  2519. if (new != pci_command) {
  2520. struct pci_devres *dr;
  2521. pci_write_config_word(pdev, PCI_COMMAND, new);
  2522. dr = find_pci_dr(pdev);
  2523. if (dr && !dr->restore_intx) {
  2524. dr->restore_intx = 1;
  2525. dr->orig_intx = !enable;
  2526. }
  2527. }
  2528. }
  2529. EXPORT_SYMBOL_GPL(pci_intx);
  2530. /**
  2531. * pci_intx_mask_supported - probe for INTx masking support
  2532. * @dev: the PCI device to operate on
  2533. *
  2534. * Check if the device dev support INTx masking via the config space
  2535. * command word.
  2536. */
  2537. bool pci_intx_mask_supported(struct pci_dev *dev)
  2538. {
  2539. bool mask_supported = false;
  2540. u16 orig, new;
  2541. if (dev->broken_intx_masking)
  2542. return false;
  2543. pci_cfg_access_lock(dev);
  2544. pci_read_config_word(dev, PCI_COMMAND, &orig);
  2545. pci_write_config_word(dev, PCI_COMMAND,
  2546. orig ^ PCI_COMMAND_INTX_DISABLE);
  2547. pci_read_config_word(dev, PCI_COMMAND, &new);
  2548. /*
  2549. * There's no way to protect against hardware bugs or detect them
  2550. * reliably, but as long as we know what the value should be, let's
  2551. * go ahead and check it.
  2552. */
  2553. if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
  2554. dev_err(&dev->dev, "Command register changed from "
  2555. "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
  2556. } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
  2557. mask_supported = true;
  2558. pci_write_config_word(dev, PCI_COMMAND, orig);
  2559. }
  2560. pci_cfg_access_unlock(dev);
  2561. return mask_supported;
  2562. }
  2563. EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
  2564. static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
  2565. {
  2566. struct pci_bus *bus = dev->bus;
  2567. bool mask_updated = true;
  2568. u32 cmd_status_dword;
  2569. u16 origcmd, newcmd;
  2570. unsigned long flags;
  2571. bool irq_pending;
  2572. /*
  2573. * We do a single dword read to retrieve both command and status.
  2574. * Document assumptions that make this possible.
  2575. */
  2576. BUILD_BUG_ON(PCI_COMMAND % 4);
  2577. BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
  2578. raw_spin_lock_irqsave(&pci_lock, flags);
  2579. bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
  2580. irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
  2581. /*
  2582. * Check interrupt status register to see whether our device
  2583. * triggered the interrupt (when masking) or the next IRQ is
  2584. * already pending (when unmasking).
  2585. */
  2586. if (mask != irq_pending) {
  2587. mask_updated = false;
  2588. goto done;
  2589. }
  2590. origcmd = cmd_status_dword;
  2591. newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
  2592. if (mask)
  2593. newcmd |= PCI_COMMAND_INTX_DISABLE;
  2594. if (newcmd != origcmd)
  2595. bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
  2596. done:
  2597. raw_spin_unlock_irqrestore(&pci_lock, flags);
  2598. return mask_updated;
  2599. }
  2600. /**
  2601. * pci_check_and_mask_intx - mask INTx on pending interrupt
  2602. * @dev: the PCI device to operate on
  2603. *
  2604. * Check if the device dev has its INTx line asserted, mask it and
  2605. * return true in that case. False is returned if not interrupt was
  2606. * pending.
  2607. */
  2608. bool pci_check_and_mask_intx(struct pci_dev *dev)
  2609. {
  2610. return pci_check_and_set_intx_mask(dev, true);
  2611. }
  2612. EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
  2613. /**
  2614. * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
  2615. * @dev: the PCI device to operate on
  2616. *
  2617. * Check if the device dev has its INTx line asserted, unmask it if not
  2618. * and return true. False is returned and the mask remains active if
  2619. * there was still an interrupt pending.
  2620. */
  2621. bool pci_check_and_unmask_intx(struct pci_dev *dev)
  2622. {
  2623. return pci_check_and_set_intx_mask(dev, false);
  2624. }
  2625. EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
  2626. /**
  2627. * pci_msi_off - disables any MSI or MSI-X capabilities
  2628. * @dev: the PCI device to operate on
  2629. *
  2630. * If you want to use MSI, see pci_enable_msi() and friends.
  2631. * This is a lower-level primitive that allows us to disable
  2632. * MSI operation at the device level.
  2633. */
  2634. void pci_msi_off(struct pci_dev *dev)
  2635. {
  2636. int pos;
  2637. u16 control;
  2638. /*
  2639. * This looks like it could go in msi.c, but we need it even when
  2640. * CONFIG_PCI_MSI=n. For the same reason, we can't use
  2641. * dev->msi_cap or dev->msix_cap here.
  2642. */
  2643. pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
  2644. if (pos) {
  2645. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
  2646. control &= ~PCI_MSI_FLAGS_ENABLE;
  2647. pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
  2648. }
  2649. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  2650. if (pos) {
  2651. pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
  2652. control &= ~PCI_MSIX_FLAGS_ENABLE;
  2653. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  2654. }
  2655. }
  2656. EXPORT_SYMBOL_GPL(pci_msi_off);
  2657. int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
  2658. {
  2659. return dma_set_max_seg_size(&dev->dev, size);
  2660. }
  2661. EXPORT_SYMBOL(pci_set_dma_max_seg_size);
  2662. int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
  2663. {
  2664. return dma_set_seg_boundary(&dev->dev, mask);
  2665. }
  2666. EXPORT_SYMBOL(pci_set_dma_seg_boundary);
  2667. /**
  2668. * pci_wait_for_pending_transaction - waits for pending transaction
  2669. * @dev: the PCI device to operate on
  2670. *
  2671. * Return 0 if transaction is pending 1 otherwise.
  2672. */
  2673. int pci_wait_for_pending_transaction(struct pci_dev *dev)
  2674. {
  2675. if (!pci_is_pcie(dev))
  2676. return 1;
  2677. return pci_wait_for_pending(dev, PCI_EXP_DEVSTA, PCI_EXP_DEVSTA_TRPND);
  2678. }
  2679. EXPORT_SYMBOL(pci_wait_for_pending_transaction);
  2680. static int pcie_flr(struct pci_dev *dev, int probe)
  2681. {
  2682. u32 cap;
  2683. pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
  2684. if (!(cap & PCI_EXP_DEVCAP_FLR))
  2685. return -ENOTTY;
  2686. if (probe)
  2687. return 0;
  2688. if (!pci_wait_for_pending_transaction(dev))
  2689. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  2690. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  2691. msleep(100);
  2692. return 0;
  2693. }
  2694. static int pci_af_flr(struct pci_dev *dev, int probe)
  2695. {
  2696. int pos;
  2697. u8 cap;
  2698. pos = pci_find_capability(dev, PCI_CAP_ID_AF);
  2699. if (!pos)
  2700. return -ENOTTY;
  2701. pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
  2702. if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
  2703. return -ENOTTY;
  2704. if (probe)
  2705. return 0;
  2706. /* Wait for Transaction Pending bit clean */
  2707. if (pci_wait_for_pending(dev, PCI_AF_STATUS, PCI_AF_STATUS_TP))
  2708. goto clear;
  2709. dev_err(&dev->dev, "transaction is not cleared; "
  2710. "proceeding with reset anyway\n");
  2711. clear:
  2712. pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
  2713. msleep(100);
  2714. return 0;
  2715. }
  2716. /**
  2717. * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
  2718. * @dev: Device to reset.
  2719. * @probe: If set, only check if the device can be reset this way.
  2720. *
  2721. * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
  2722. * unset, it will be reinitialized internally when going from PCI_D3hot to
  2723. * PCI_D0. If that's the case and the device is not in a low-power state
  2724. * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
  2725. *
  2726. * NOTE: This causes the caller to sleep for twice the device power transition
  2727. * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
  2728. * by default (i.e. unless the @dev's d3_delay field has a different value).
  2729. * Moreover, only devices in D0 can be reset by this function.
  2730. */
  2731. static int pci_pm_reset(struct pci_dev *dev, int probe)
  2732. {
  2733. u16 csr;
  2734. if (!dev->pm_cap)
  2735. return -ENOTTY;
  2736. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
  2737. if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
  2738. return -ENOTTY;
  2739. if (probe)
  2740. return 0;
  2741. if (dev->current_state != PCI_D0)
  2742. return -EINVAL;
  2743. csr &= ~PCI_PM_CTRL_STATE_MASK;
  2744. csr |= PCI_D3hot;
  2745. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  2746. pci_dev_d3_sleep(dev);
  2747. csr &= ~PCI_PM_CTRL_STATE_MASK;
  2748. csr |= PCI_D0;
  2749. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  2750. pci_dev_d3_sleep(dev);
  2751. return 0;
  2752. }
  2753. /**
  2754. * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
  2755. * @dev: Bridge device
  2756. *
  2757. * Use the bridge control register to assert reset on the secondary bus.
  2758. * Devices on the secondary bus are left in power-on state.
  2759. */
  2760. void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
  2761. {
  2762. u16 ctrl;
  2763. pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
  2764. ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
  2765. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  2766. /*
  2767. * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
  2768. * this to 2ms to ensure that we meet the minimum requirement.
  2769. */
  2770. msleep(2);
  2771. ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
  2772. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  2773. /*
  2774. * Trhfa for conventional PCI is 2^25 clock cycles.
  2775. * Assuming a minimum 33MHz clock this results in a 1s
  2776. * delay before we can consider subordinate devices to
  2777. * be re-initialized. PCIe has some ways to shorten this,
  2778. * but we don't make use of them yet.
  2779. */
  2780. ssleep(1);
  2781. }
  2782. EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
  2783. static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
  2784. {
  2785. struct pci_dev *pdev;
  2786. if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
  2787. return -ENOTTY;
  2788. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  2789. if (pdev != dev)
  2790. return -ENOTTY;
  2791. if (probe)
  2792. return 0;
  2793. pci_reset_bridge_secondary_bus(dev->bus->self);
  2794. return 0;
  2795. }
  2796. static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
  2797. {
  2798. int rc = -ENOTTY;
  2799. if (!hotplug || !try_module_get(hotplug->ops->owner))
  2800. return rc;
  2801. if (hotplug->ops->reset_slot)
  2802. rc = hotplug->ops->reset_slot(hotplug, probe);
  2803. module_put(hotplug->ops->owner);
  2804. return rc;
  2805. }
  2806. static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
  2807. {
  2808. struct pci_dev *pdev;
  2809. if (dev->subordinate || !dev->slot)
  2810. return -ENOTTY;
  2811. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  2812. if (pdev != dev && pdev->slot == dev->slot)
  2813. return -ENOTTY;
  2814. return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
  2815. }
  2816. static int __pci_dev_reset(struct pci_dev *dev, int probe)
  2817. {
  2818. int rc;
  2819. might_sleep();
  2820. rc = pci_dev_specific_reset(dev, probe);
  2821. if (rc != -ENOTTY)
  2822. goto done;
  2823. rc = pcie_flr(dev, probe);
  2824. if (rc != -ENOTTY)
  2825. goto done;
  2826. rc = pci_af_flr(dev, probe);
  2827. if (rc != -ENOTTY)
  2828. goto done;
  2829. rc = pci_pm_reset(dev, probe);
  2830. if (rc != -ENOTTY)
  2831. goto done;
  2832. rc = pci_dev_reset_slot_function(dev, probe);
  2833. if (rc != -ENOTTY)
  2834. goto done;
  2835. rc = pci_parent_bus_reset(dev, probe);
  2836. done:
  2837. return rc;
  2838. }
  2839. static void pci_dev_lock(struct pci_dev *dev)
  2840. {
  2841. pci_cfg_access_lock(dev);
  2842. /* block PM suspend, driver probe, etc. */
  2843. device_lock(&dev->dev);
  2844. }
  2845. /* Return 1 on successful lock, 0 on contention */
  2846. static int pci_dev_trylock(struct pci_dev *dev)
  2847. {
  2848. if (pci_cfg_access_trylock(dev)) {
  2849. if (device_trylock(&dev->dev))
  2850. return 1;
  2851. pci_cfg_access_unlock(dev);
  2852. }
  2853. return 0;
  2854. }
  2855. static void pci_dev_unlock(struct pci_dev *dev)
  2856. {
  2857. device_unlock(&dev->dev);
  2858. pci_cfg_access_unlock(dev);
  2859. }
  2860. /**
  2861. * pci_reset_notify - notify device driver of reset
  2862. * @dev: device to be notified of reset
  2863. * @prepare: 'true' if device is about to be reset; 'false' if reset attempt
  2864. * completed
  2865. *
  2866. * Must be called prior to device access being disabled and after device
  2867. * access is restored.
  2868. */
  2869. static void pci_reset_notify(struct pci_dev *dev, bool prepare)
  2870. {
  2871. const struct pci_error_handlers *err_handler =
  2872. dev->driver ? dev->driver->err_handler : NULL;
  2873. if (err_handler && err_handler->reset_notify)
  2874. err_handler->reset_notify(dev, prepare);
  2875. }
  2876. static void pci_dev_save_and_disable(struct pci_dev *dev)
  2877. {
  2878. pci_reset_notify(dev, true);
  2879. /*
  2880. * Wake-up device prior to save. PM registers default to D0 after
  2881. * reset and a simple register restore doesn't reliably return
  2882. * to a non-D0 state anyway.
  2883. */
  2884. pci_set_power_state(dev, PCI_D0);
  2885. pci_save_state(dev);
  2886. /*
  2887. * Disable the device by clearing the Command register, except for
  2888. * INTx-disable which is set. This not only disables MMIO and I/O port
  2889. * BARs, but also prevents the device from being Bus Master, preventing
  2890. * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
  2891. * compliant devices, INTx-disable prevents legacy interrupts.
  2892. */
  2893. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
  2894. }
  2895. static void pci_dev_restore(struct pci_dev *dev)
  2896. {
  2897. pci_restore_state(dev);
  2898. pci_reset_notify(dev, false);
  2899. }
  2900. static int pci_dev_reset(struct pci_dev *dev, int probe)
  2901. {
  2902. int rc;
  2903. if (!probe)
  2904. pci_dev_lock(dev);
  2905. rc = __pci_dev_reset(dev, probe);
  2906. if (!probe)
  2907. pci_dev_unlock(dev);
  2908. return rc;
  2909. }
  2910. /**
  2911. * __pci_reset_function - reset a PCI device function
  2912. * @dev: PCI device to reset
  2913. *
  2914. * Some devices allow an individual function to be reset without affecting
  2915. * other functions in the same device. The PCI device must be responsive
  2916. * to PCI config space in order to use this function.
  2917. *
  2918. * The device function is presumed to be unused when this function is called.
  2919. * Resetting the device will make the contents of PCI configuration space
  2920. * random, so any caller of this must be prepared to reinitialise the
  2921. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  2922. * etc.
  2923. *
  2924. * Returns 0 if the device function was successfully reset or negative if the
  2925. * device doesn't support resetting a single function.
  2926. */
  2927. int __pci_reset_function(struct pci_dev *dev)
  2928. {
  2929. return pci_dev_reset(dev, 0);
  2930. }
  2931. EXPORT_SYMBOL_GPL(__pci_reset_function);
  2932. /**
  2933. * __pci_reset_function_locked - reset a PCI device function while holding
  2934. * the @dev mutex lock.
  2935. * @dev: PCI device to reset
  2936. *
  2937. * Some devices allow an individual function to be reset without affecting
  2938. * other functions in the same device. The PCI device must be responsive
  2939. * to PCI config space in order to use this function.
  2940. *
  2941. * The device function is presumed to be unused and the caller is holding
  2942. * the device mutex lock when this function is called.
  2943. * Resetting the device will make the contents of PCI configuration space
  2944. * random, so any caller of this must be prepared to reinitialise the
  2945. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  2946. * etc.
  2947. *
  2948. * Returns 0 if the device function was successfully reset or negative if the
  2949. * device doesn't support resetting a single function.
  2950. */
  2951. int __pci_reset_function_locked(struct pci_dev *dev)
  2952. {
  2953. return __pci_dev_reset(dev, 0);
  2954. }
  2955. EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
  2956. /**
  2957. * pci_probe_reset_function - check whether the device can be safely reset
  2958. * @dev: PCI device to reset
  2959. *
  2960. * Some devices allow an individual function to be reset without affecting
  2961. * other functions in the same device. The PCI device must be responsive
  2962. * to PCI config space in order to use this function.
  2963. *
  2964. * Returns 0 if the device function can be reset or negative if the
  2965. * device doesn't support resetting a single function.
  2966. */
  2967. int pci_probe_reset_function(struct pci_dev *dev)
  2968. {
  2969. return pci_dev_reset(dev, 1);
  2970. }
  2971. /**
  2972. * pci_reset_function - quiesce and reset a PCI device function
  2973. * @dev: PCI device to reset
  2974. *
  2975. * Some devices allow an individual function to be reset without affecting
  2976. * other functions in the same device. The PCI device must be responsive
  2977. * to PCI config space in order to use this function.
  2978. *
  2979. * This function does not just reset the PCI portion of a device, but
  2980. * clears all the state associated with the device. This function differs
  2981. * from __pci_reset_function in that it saves and restores device state
  2982. * over the reset.
  2983. *
  2984. * Returns 0 if the device function was successfully reset or negative if the
  2985. * device doesn't support resetting a single function.
  2986. */
  2987. int pci_reset_function(struct pci_dev *dev)
  2988. {
  2989. int rc;
  2990. rc = pci_dev_reset(dev, 1);
  2991. if (rc)
  2992. return rc;
  2993. pci_dev_save_and_disable(dev);
  2994. rc = pci_dev_reset(dev, 0);
  2995. pci_dev_restore(dev);
  2996. return rc;
  2997. }
  2998. EXPORT_SYMBOL_GPL(pci_reset_function);
  2999. /**
  3000. * pci_try_reset_function - quiesce and reset a PCI device function
  3001. * @dev: PCI device to reset
  3002. *
  3003. * Same as above, except return -EAGAIN if unable to lock device.
  3004. */
  3005. int pci_try_reset_function(struct pci_dev *dev)
  3006. {
  3007. int rc;
  3008. rc = pci_dev_reset(dev, 1);
  3009. if (rc)
  3010. return rc;
  3011. pci_dev_save_and_disable(dev);
  3012. if (pci_dev_trylock(dev)) {
  3013. rc = __pci_dev_reset(dev, 0);
  3014. pci_dev_unlock(dev);
  3015. } else
  3016. rc = -EAGAIN;
  3017. pci_dev_restore(dev);
  3018. return rc;
  3019. }
  3020. EXPORT_SYMBOL_GPL(pci_try_reset_function);
  3021. /* Lock devices from the top of the tree down */
  3022. static void pci_bus_lock(struct pci_bus *bus)
  3023. {
  3024. struct pci_dev *dev;
  3025. list_for_each_entry(dev, &bus->devices, bus_list) {
  3026. pci_dev_lock(dev);
  3027. if (dev->subordinate)
  3028. pci_bus_lock(dev->subordinate);
  3029. }
  3030. }
  3031. /* Unlock devices from the bottom of the tree up */
  3032. static void pci_bus_unlock(struct pci_bus *bus)
  3033. {
  3034. struct pci_dev *dev;
  3035. list_for_each_entry(dev, &bus->devices, bus_list) {
  3036. if (dev->subordinate)
  3037. pci_bus_unlock(dev->subordinate);
  3038. pci_dev_unlock(dev);
  3039. }
  3040. }
  3041. /* Return 1 on successful lock, 0 on contention */
  3042. static int pci_bus_trylock(struct pci_bus *bus)
  3043. {
  3044. struct pci_dev *dev;
  3045. list_for_each_entry(dev, &bus->devices, bus_list) {
  3046. if (!pci_dev_trylock(dev))
  3047. goto unlock;
  3048. if (dev->subordinate) {
  3049. if (!pci_bus_trylock(dev->subordinate)) {
  3050. pci_dev_unlock(dev);
  3051. goto unlock;
  3052. }
  3053. }
  3054. }
  3055. return 1;
  3056. unlock:
  3057. list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
  3058. if (dev->subordinate)
  3059. pci_bus_unlock(dev->subordinate);
  3060. pci_dev_unlock(dev);
  3061. }
  3062. return 0;
  3063. }
  3064. /* Lock devices from the top of the tree down */
  3065. static void pci_slot_lock(struct pci_slot *slot)
  3066. {
  3067. struct pci_dev *dev;
  3068. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3069. if (!dev->slot || dev->slot != slot)
  3070. continue;
  3071. pci_dev_lock(dev);
  3072. if (dev->subordinate)
  3073. pci_bus_lock(dev->subordinate);
  3074. }
  3075. }
  3076. /* Unlock devices from the bottom of the tree up */
  3077. static void pci_slot_unlock(struct pci_slot *slot)
  3078. {
  3079. struct pci_dev *dev;
  3080. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3081. if (!dev->slot || dev->slot != slot)
  3082. continue;
  3083. if (dev->subordinate)
  3084. pci_bus_unlock(dev->subordinate);
  3085. pci_dev_unlock(dev);
  3086. }
  3087. }
  3088. /* Return 1 on successful lock, 0 on contention */
  3089. static int pci_slot_trylock(struct pci_slot *slot)
  3090. {
  3091. struct pci_dev *dev;
  3092. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3093. if (!dev->slot || dev->slot != slot)
  3094. continue;
  3095. if (!pci_dev_trylock(dev))
  3096. goto unlock;
  3097. if (dev->subordinate) {
  3098. if (!pci_bus_trylock(dev->subordinate)) {
  3099. pci_dev_unlock(dev);
  3100. goto unlock;
  3101. }
  3102. }
  3103. }
  3104. return 1;
  3105. unlock:
  3106. list_for_each_entry_continue_reverse(dev,
  3107. &slot->bus->devices, bus_list) {
  3108. if (!dev->slot || dev->slot != slot)
  3109. continue;
  3110. if (dev->subordinate)
  3111. pci_bus_unlock(dev->subordinate);
  3112. pci_dev_unlock(dev);
  3113. }
  3114. return 0;
  3115. }
  3116. /* Save and disable devices from the top of the tree down */
  3117. static void pci_bus_save_and_disable(struct pci_bus *bus)
  3118. {
  3119. struct pci_dev *dev;
  3120. list_for_each_entry(dev, &bus->devices, bus_list) {
  3121. pci_dev_save_and_disable(dev);
  3122. if (dev->subordinate)
  3123. pci_bus_save_and_disable(dev->subordinate);
  3124. }
  3125. }
  3126. /*
  3127. * Restore devices from top of the tree down - parent bridges need to be
  3128. * restored before we can get to subordinate devices.
  3129. */
  3130. static void pci_bus_restore(struct pci_bus *bus)
  3131. {
  3132. struct pci_dev *dev;
  3133. list_for_each_entry(dev, &bus->devices, bus_list) {
  3134. pci_dev_restore(dev);
  3135. if (dev->subordinate)
  3136. pci_bus_restore(dev->subordinate);
  3137. }
  3138. }
  3139. /* Save and disable devices from the top of the tree down */
  3140. static void pci_slot_save_and_disable(struct pci_slot *slot)
  3141. {
  3142. struct pci_dev *dev;
  3143. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3144. if (!dev->slot || dev->slot != slot)
  3145. continue;
  3146. pci_dev_save_and_disable(dev);
  3147. if (dev->subordinate)
  3148. pci_bus_save_and_disable(dev->subordinate);
  3149. }
  3150. }
  3151. /*
  3152. * Restore devices from top of the tree down - parent bridges need to be
  3153. * restored before we can get to subordinate devices.
  3154. */
  3155. static void pci_slot_restore(struct pci_slot *slot)
  3156. {
  3157. struct pci_dev *dev;
  3158. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3159. if (!dev->slot || dev->slot != slot)
  3160. continue;
  3161. pci_dev_restore(dev);
  3162. if (dev->subordinate)
  3163. pci_bus_restore(dev->subordinate);
  3164. }
  3165. }
  3166. static int pci_slot_reset(struct pci_slot *slot, int probe)
  3167. {
  3168. int rc;
  3169. if (!slot)
  3170. return -ENOTTY;
  3171. if (!probe)
  3172. pci_slot_lock(slot);
  3173. might_sleep();
  3174. rc = pci_reset_hotplug_slot(slot->hotplug, probe);
  3175. if (!probe)
  3176. pci_slot_unlock(slot);
  3177. return rc;
  3178. }
  3179. /**
  3180. * pci_probe_reset_slot - probe whether a PCI slot can be reset
  3181. * @slot: PCI slot to probe
  3182. *
  3183. * Return 0 if slot can be reset, negative if a slot reset is not supported.
  3184. */
  3185. int pci_probe_reset_slot(struct pci_slot *slot)
  3186. {
  3187. return pci_slot_reset(slot, 1);
  3188. }
  3189. EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
  3190. /**
  3191. * pci_reset_slot - reset a PCI slot
  3192. * @slot: PCI slot to reset
  3193. *
  3194. * A PCI bus may host multiple slots, each slot may support a reset mechanism
  3195. * independent of other slots. For instance, some slots may support slot power
  3196. * control. In the case of a 1:1 bus to slot architecture, this function may
  3197. * wrap the bus reset to avoid spurious slot related events such as hotplug.
  3198. * Generally a slot reset should be attempted before a bus reset. All of the
  3199. * function of the slot and any subordinate buses behind the slot are reset
  3200. * through this function. PCI config space of all devices in the slot and
  3201. * behind the slot is saved before and restored after reset.
  3202. *
  3203. * Return 0 on success, non-zero on error.
  3204. */
  3205. int pci_reset_slot(struct pci_slot *slot)
  3206. {
  3207. int rc;
  3208. rc = pci_slot_reset(slot, 1);
  3209. if (rc)
  3210. return rc;
  3211. pci_slot_save_and_disable(slot);
  3212. rc = pci_slot_reset(slot, 0);
  3213. pci_slot_restore(slot);
  3214. return rc;
  3215. }
  3216. EXPORT_SYMBOL_GPL(pci_reset_slot);
  3217. /**
  3218. * pci_try_reset_slot - Try to reset a PCI slot
  3219. * @slot: PCI slot to reset
  3220. *
  3221. * Same as above except return -EAGAIN if the slot cannot be locked
  3222. */
  3223. int pci_try_reset_slot(struct pci_slot *slot)
  3224. {
  3225. int rc;
  3226. rc = pci_slot_reset(slot, 1);
  3227. if (rc)
  3228. return rc;
  3229. pci_slot_save_and_disable(slot);
  3230. if (pci_slot_trylock(slot)) {
  3231. might_sleep();
  3232. rc = pci_reset_hotplug_slot(slot->hotplug, 0);
  3233. pci_slot_unlock(slot);
  3234. } else
  3235. rc = -EAGAIN;
  3236. pci_slot_restore(slot);
  3237. return rc;
  3238. }
  3239. EXPORT_SYMBOL_GPL(pci_try_reset_slot);
  3240. static int pci_bus_reset(struct pci_bus *bus, int probe)
  3241. {
  3242. if (!bus->self)
  3243. return -ENOTTY;
  3244. if (probe)
  3245. return 0;
  3246. pci_bus_lock(bus);
  3247. might_sleep();
  3248. pci_reset_bridge_secondary_bus(bus->self);
  3249. pci_bus_unlock(bus);
  3250. return 0;
  3251. }
  3252. /**
  3253. * pci_probe_reset_bus - probe whether a PCI bus can be reset
  3254. * @bus: PCI bus to probe
  3255. *
  3256. * Return 0 if bus can be reset, negative if a bus reset is not supported.
  3257. */
  3258. int pci_probe_reset_bus(struct pci_bus *bus)
  3259. {
  3260. return pci_bus_reset(bus, 1);
  3261. }
  3262. EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
  3263. /**
  3264. * pci_reset_bus - reset a PCI bus
  3265. * @bus: top level PCI bus to reset
  3266. *
  3267. * Do a bus reset on the given bus and any subordinate buses, saving
  3268. * and restoring state of all devices.
  3269. *
  3270. * Return 0 on success, non-zero on error.
  3271. */
  3272. int pci_reset_bus(struct pci_bus *bus)
  3273. {
  3274. int rc;
  3275. rc = pci_bus_reset(bus, 1);
  3276. if (rc)
  3277. return rc;
  3278. pci_bus_save_and_disable(bus);
  3279. rc = pci_bus_reset(bus, 0);
  3280. pci_bus_restore(bus);
  3281. return rc;
  3282. }
  3283. EXPORT_SYMBOL_GPL(pci_reset_bus);
  3284. /**
  3285. * pci_try_reset_bus - Try to reset a PCI bus
  3286. * @bus: top level PCI bus to reset
  3287. *
  3288. * Same as above except return -EAGAIN if the bus cannot be locked
  3289. */
  3290. int pci_try_reset_bus(struct pci_bus *bus)
  3291. {
  3292. int rc;
  3293. rc = pci_bus_reset(bus, 1);
  3294. if (rc)
  3295. return rc;
  3296. pci_bus_save_and_disable(bus);
  3297. if (pci_bus_trylock(bus)) {
  3298. might_sleep();
  3299. pci_reset_bridge_secondary_bus(bus->self);
  3300. pci_bus_unlock(bus);
  3301. } else
  3302. rc = -EAGAIN;
  3303. pci_bus_restore(bus);
  3304. return rc;
  3305. }
  3306. EXPORT_SYMBOL_GPL(pci_try_reset_bus);
  3307. /**
  3308. * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
  3309. * @dev: PCI device to query
  3310. *
  3311. * Returns mmrbc: maximum designed memory read count in bytes
  3312. * or appropriate error value.
  3313. */
  3314. int pcix_get_max_mmrbc(struct pci_dev *dev)
  3315. {
  3316. int cap;
  3317. u32 stat;
  3318. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  3319. if (!cap)
  3320. return -EINVAL;
  3321. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  3322. return -EINVAL;
  3323. return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
  3324. }
  3325. EXPORT_SYMBOL(pcix_get_max_mmrbc);
  3326. /**
  3327. * pcix_get_mmrbc - get PCI-X maximum memory read byte count
  3328. * @dev: PCI device to query
  3329. *
  3330. * Returns mmrbc: maximum memory read count in bytes
  3331. * or appropriate error value.
  3332. */
  3333. int pcix_get_mmrbc(struct pci_dev *dev)
  3334. {
  3335. int cap;
  3336. u16 cmd;
  3337. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  3338. if (!cap)
  3339. return -EINVAL;
  3340. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  3341. return -EINVAL;
  3342. return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
  3343. }
  3344. EXPORT_SYMBOL(pcix_get_mmrbc);
  3345. /**
  3346. * pcix_set_mmrbc - set PCI-X maximum memory read byte count
  3347. * @dev: PCI device to query
  3348. * @mmrbc: maximum memory read count in bytes
  3349. * valid values are 512, 1024, 2048, 4096
  3350. *
  3351. * If possible sets maximum memory read byte count, some bridges have erratas
  3352. * that prevent this.
  3353. */
  3354. int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
  3355. {
  3356. int cap;
  3357. u32 stat, v, o;
  3358. u16 cmd;
  3359. if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
  3360. return -EINVAL;
  3361. v = ffs(mmrbc) - 10;
  3362. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  3363. if (!cap)
  3364. return -EINVAL;
  3365. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  3366. return -EINVAL;
  3367. if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
  3368. return -E2BIG;
  3369. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  3370. return -EINVAL;
  3371. o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
  3372. if (o != v) {
  3373. if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
  3374. return -EIO;
  3375. cmd &= ~PCI_X_CMD_MAX_READ;
  3376. cmd |= v << 2;
  3377. if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
  3378. return -EIO;
  3379. }
  3380. return 0;
  3381. }
  3382. EXPORT_SYMBOL(pcix_set_mmrbc);
  3383. /**
  3384. * pcie_get_readrq - get PCI Express read request size
  3385. * @dev: PCI device to query
  3386. *
  3387. * Returns maximum memory read request in bytes
  3388. * or appropriate error value.
  3389. */
  3390. int pcie_get_readrq(struct pci_dev *dev)
  3391. {
  3392. u16 ctl;
  3393. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  3394. return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  3395. }
  3396. EXPORT_SYMBOL(pcie_get_readrq);
  3397. /**
  3398. * pcie_set_readrq - set PCI Express maximum memory read request
  3399. * @dev: PCI device to query
  3400. * @rq: maximum memory read count in bytes
  3401. * valid values are 128, 256, 512, 1024, 2048, 4096
  3402. *
  3403. * If possible sets maximum memory read request in bytes
  3404. */
  3405. int pcie_set_readrq(struct pci_dev *dev, int rq)
  3406. {
  3407. u16 v;
  3408. if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
  3409. return -EINVAL;
  3410. /*
  3411. * If using the "performance" PCIe config, we clamp the
  3412. * read rq size to the max packet size to prevent the
  3413. * host bridge generating requests larger than we can
  3414. * cope with
  3415. */
  3416. if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
  3417. int mps = pcie_get_mps(dev);
  3418. if (mps < rq)
  3419. rq = mps;
  3420. }
  3421. v = (ffs(rq) - 8) << 12;
  3422. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  3423. PCI_EXP_DEVCTL_READRQ, v);
  3424. }
  3425. EXPORT_SYMBOL(pcie_set_readrq);
  3426. /**
  3427. * pcie_get_mps - get PCI Express maximum payload size
  3428. * @dev: PCI device to query
  3429. *
  3430. * Returns maximum payload size in bytes
  3431. */
  3432. int pcie_get_mps(struct pci_dev *dev)
  3433. {
  3434. u16 ctl;
  3435. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  3436. return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
  3437. }
  3438. EXPORT_SYMBOL(pcie_get_mps);
  3439. /**
  3440. * pcie_set_mps - set PCI Express maximum payload size
  3441. * @dev: PCI device to query
  3442. * @mps: maximum payload size in bytes
  3443. * valid values are 128, 256, 512, 1024, 2048, 4096
  3444. *
  3445. * If possible sets maximum payload size
  3446. */
  3447. int pcie_set_mps(struct pci_dev *dev, int mps)
  3448. {
  3449. u16 v;
  3450. if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
  3451. return -EINVAL;
  3452. v = ffs(mps) - 8;
  3453. if (v > dev->pcie_mpss)
  3454. return -EINVAL;
  3455. v <<= 5;
  3456. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  3457. PCI_EXP_DEVCTL_PAYLOAD, v);
  3458. }
  3459. EXPORT_SYMBOL(pcie_set_mps);
  3460. /**
  3461. * pcie_get_minimum_link - determine minimum link settings of a PCI device
  3462. * @dev: PCI device to query
  3463. * @speed: storage for minimum speed
  3464. * @width: storage for minimum width
  3465. *
  3466. * This function will walk up the PCI device chain and determine the minimum
  3467. * link width and speed of the device.
  3468. */
  3469. int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
  3470. enum pcie_link_width *width)
  3471. {
  3472. int ret;
  3473. *speed = PCI_SPEED_UNKNOWN;
  3474. *width = PCIE_LNK_WIDTH_UNKNOWN;
  3475. while (dev) {
  3476. u16 lnksta;
  3477. enum pci_bus_speed next_speed;
  3478. enum pcie_link_width next_width;
  3479. ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
  3480. if (ret)
  3481. return ret;
  3482. next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
  3483. next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
  3484. PCI_EXP_LNKSTA_NLW_SHIFT;
  3485. if (next_speed < *speed)
  3486. *speed = next_speed;
  3487. if (next_width < *width)
  3488. *width = next_width;
  3489. dev = dev->bus->self;
  3490. }
  3491. return 0;
  3492. }
  3493. EXPORT_SYMBOL(pcie_get_minimum_link);
  3494. /**
  3495. * pci_select_bars - Make BAR mask from the type of resource
  3496. * @dev: the PCI device for which BAR mask is made
  3497. * @flags: resource type mask to be selected
  3498. *
  3499. * This helper routine makes bar mask from the type of resource.
  3500. */
  3501. int pci_select_bars(struct pci_dev *dev, unsigned long flags)
  3502. {
  3503. int i, bars = 0;
  3504. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  3505. if (pci_resource_flags(dev, i) & flags)
  3506. bars |= (1 << i);
  3507. return bars;
  3508. }
  3509. EXPORT_SYMBOL(pci_select_bars);
  3510. /**
  3511. * pci_resource_bar - get position of the BAR associated with a resource
  3512. * @dev: the PCI device
  3513. * @resno: the resource number
  3514. * @type: the BAR type to be filled in
  3515. *
  3516. * Returns BAR position in config space, or 0 if the BAR is invalid.
  3517. */
  3518. int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
  3519. {
  3520. int reg;
  3521. if (resno < PCI_ROM_RESOURCE) {
  3522. *type = pci_bar_unknown;
  3523. return PCI_BASE_ADDRESS_0 + 4 * resno;
  3524. } else if (resno == PCI_ROM_RESOURCE) {
  3525. *type = pci_bar_mem32;
  3526. return dev->rom_base_reg;
  3527. } else if (resno < PCI_BRIDGE_RESOURCES) {
  3528. /* device specific resource */
  3529. reg = pci_iov_resource_bar(dev, resno, type);
  3530. if (reg)
  3531. return reg;
  3532. }
  3533. dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
  3534. return 0;
  3535. }
  3536. /* Some architectures require additional programming to enable VGA */
  3537. static arch_set_vga_state_t arch_set_vga_state;
  3538. void __init pci_register_set_vga_state(arch_set_vga_state_t func)
  3539. {
  3540. arch_set_vga_state = func; /* NULL disables */
  3541. }
  3542. static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
  3543. unsigned int command_bits, u32 flags)
  3544. {
  3545. if (arch_set_vga_state)
  3546. return arch_set_vga_state(dev, decode, command_bits,
  3547. flags);
  3548. return 0;
  3549. }
  3550. /**
  3551. * pci_set_vga_state - set VGA decode state on device and parents if requested
  3552. * @dev: the PCI device
  3553. * @decode: true = enable decoding, false = disable decoding
  3554. * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
  3555. * @flags: traverse ancestors and change bridges
  3556. * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
  3557. */
  3558. int pci_set_vga_state(struct pci_dev *dev, bool decode,
  3559. unsigned int command_bits, u32 flags)
  3560. {
  3561. struct pci_bus *bus;
  3562. struct pci_dev *bridge;
  3563. u16 cmd;
  3564. int rc;
  3565. WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
  3566. /* ARCH specific VGA enables */
  3567. rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
  3568. if (rc)
  3569. return rc;
  3570. if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
  3571. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3572. if (decode == true)
  3573. cmd |= command_bits;
  3574. else
  3575. cmd &= ~command_bits;
  3576. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3577. }
  3578. if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
  3579. return 0;
  3580. bus = dev->bus;
  3581. while (bus) {
  3582. bridge = bus->self;
  3583. if (bridge) {
  3584. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  3585. &cmd);
  3586. if (decode == true)
  3587. cmd |= PCI_BRIDGE_CTL_VGA;
  3588. else
  3589. cmd &= ~PCI_BRIDGE_CTL_VGA;
  3590. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
  3591. cmd);
  3592. }
  3593. bus = bus->parent;
  3594. }
  3595. return 0;
  3596. }
  3597. bool pci_device_is_present(struct pci_dev *pdev)
  3598. {
  3599. u32 v;
  3600. return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
  3601. }
  3602. EXPORT_SYMBOL_GPL(pci_device_is_present);
  3603. #define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
  3604. static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
  3605. static DEFINE_SPINLOCK(resource_alignment_lock);
  3606. /**
  3607. * pci_specified_resource_alignment - get resource alignment specified by user.
  3608. * @dev: the PCI device to get
  3609. *
  3610. * RETURNS: Resource alignment if it is specified.
  3611. * Zero if it is not specified.
  3612. */
  3613. static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
  3614. {
  3615. int seg, bus, slot, func, align_order, count;
  3616. resource_size_t align = 0;
  3617. char *p;
  3618. spin_lock(&resource_alignment_lock);
  3619. p = resource_alignment_param;
  3620. while (*p) {
  3621. count = 0;
  3622. if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
  3623. p[count] == '@') {
  3624. p += count + 1;
  3625. } else {
  3626. align_order = -1;
  3627. }
  3628. if (sscanf(p, "%x:%x:%x.%x%n",
  3629. &seg, &bus, &slot, &func, &count) != 4) {
  3630. seg = 0;
  3631. if (sscanf(p, "%x:%x.%x%n",
  3632. &bus, &slot, &func, &count) != 3) {
  3633. /* Invalid format */
  3634. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
  3635. p);
  3636. break;
  3637. }
  3638. }
  3639. p += count;
  3640. if (seg == pci_domain_nr(dev->bus) &&
  3641. bus == dev->bus->number &&
  3642. slot == PCI_SLOT(dev->devfn) &&
  3643. func == PCI_FUNC(dev->devfn)) {
  3644. if (align_order == -1) {
  3645. align = PAGE_SIZE;
  3646. } else {
  3647. align = 1 << align_order;
  3648. }
  3649. /* Found */
  3650. break;
  3651. }
  3652. if (*p != ';' && *p != ',') {
  3653. /* End of param or invalid format */
  3654. break;
  3655. }
  3656. p++;
  3657. }
  3658. spin_unlock(&resource_alignment_lock);
  3659. return align;
  3660. }
  3661. /*
  3662. * This function disables memory decoding and releases memory resources
  3663. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  3664. * It also rounds up size to specified alignment.
  3665. * Later on, the kernel will assign page-aligned memory resource back
  3666. * to the device.
  3667. */
  3668. void pci_reassigndev_resource_alignment(struct pci_dev *dev)
  3669. {
  3670. int i;
  3671. struct resource *r;
  3672. resource_size_t align, size;
  3673. u16 command;
  3674. /* check if specified PCI is target device to reassign */
  3675. align = pci_specified_resource_alignment(dev);
  3676. if (!align)
  3677. return;
  3678. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  3679. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  3680. dev_warn(&dev->dev,
  3681. "Can't reassign resources to host bridge.\n");
  3682. return;
  3683. }
  3684. dev_info(&dev->dev,
  3685. "Disabling memory decoding and releasing memory resources.\n");
  3686. pci_read_config_word(dev, PCI_COMMAND, &command);
  3687. command &= ~PCI_COMMAND_MEMORY;
  3688. pci_write_config_word(dev, PCI_COMMAND, command);
  3689. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
  3690. r = &dev->resource[i];
  3691. if (!(r->flags & IORESOURCE_MEM))
  3692. continue;
  3693. size = resource_size(r);
  3694. if (size < align) {
  3695. size = align;
  3696. dev_info(&dev->dev,
  3697. "Rounding up size of resource #%d to %#llx.\n",
  3698. i, (unsigned long long)size);
  3699. }
  3700. r->flags |= IORESOURCE_UNSET;
  3701. r->end = size - 1;
  3702. r->start = 0;
  3703. }
  3704. /* Need to disable bridge's resource window,
  3705. * to enable the kernel to reassign new resource
  3706. * window later on.
  3707. */
  3708. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  3709. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  3710. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  3711. r = &dev->resource[i];
  3712. if (!(r->flags & IORESOURCE_MEM))
  3713. continue;
  3714. r->flags |= IORESOURCE_UNSET;
  3715. r->end = resource_size(r) - 1;
  3716. r->start = 0;
  3717. }
  3718. pci_disable_bridge_window(dev);
  3719. }
  3720. }
  3721. static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
  3722. {
  3723. if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
  3724. count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
  3725. spin_lock(&resource_alignment_lock);
  3726. strncpy(resource_alignment_param, buf, count);
  3727. resource_alignment_param[count] = '\0';
  3728. spin_unlock(&resource_alignment_lock);
  3729. return count;
  3730. }
  3731. static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
  3732. {
  3733. size_t count;
  3734. spin_lock(&resource_alignment_lock);
  3735. count = snprintf(buf, size, "%s", resource_alignment_param);
  3736. spin_unlock(&resource_alignment_lock);
  3737. return count;
  3738. }
  3739. static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
  3740. {
  3741. return pci_get_resource_alignment_param(buf, PAGE_SIZE);
  3742. }
  3743. static ssize_t pci_resource_alignment_store(struct bus_type *bus,
  3744. const char *buf, size_t count)
  3745. {
  3746. return pci_set_resource_alignment_param(buf, count);
  3747. }
  3748. BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
  3749. pci_resource_alignment_store);
  3750. static int __init pci_resource_alignment_sysfs_init(void)
  3751. {
  3752. return bus_create_file(&pci_bus_type,
  3753. &bus_attr_resource_alignment);
  3754. }
  3755. late_initcall(pci_resource_alignment_sysfs_init);
  3756. static void pci_no_domains(void)
  3757. {
  3758. #ifdef CONFIG_PCI_DOMAINS
  3759. pci_domains_supported = 0;
  3760. #endif
  3761. }
  3762. /**
  3763. * pci_ext_cfg_avail - can we access extended PCI config space?
  3764. *
  3765. * Returns 1 if we can access PCI extended config space (offsets
  3766. * greater than 0xff). This is the default implementation. Architecture
  3767. * implementations can override this.
  3768. */
  3769. int __weak pci_ext_cfg_avail(void)
  3770. {
  3771. return 1;
  3772. }
  3773. void __weak pci_fixup_cardbus(struct pci_bus *bus)
  3774. {
  3775. }
  3776. EXPORT_SYMBOL(pci_fixup_cardbus);
  3777. static int __init pci_setup(char *str)
  3778. {
  3779. while (str) {
  3780. char *k = strchr(str, ',');
  3781. if (k)
  3782. *k++ = 0;
  3783. if (*str && (str = pcibios_setup(str)) && *str) {
  3784. if (!strcmp(str, "nomsi")) {
  3785. pci_no_msi();
  3786. } else if (!strcmp(str, "noaer")) {
  3787. pci_no_aer();
  3788. } else if (!strncmp(str, "realloc=", 8)) {
  3789. pci_realloc_get_opt(str + 8);
  3790. } else if (!strncmp(str, "realloc", 7)) {
  3791. pci_realloc_get_opt("on");
  3792. } else if (!strcmp(str, "nodomains")) {
  3793. pci_no_domains();
  3794. } else if (!strncmp(str, "noari", 5)) {
  3795. pcie_ari_disabled = true;
  3796. } else if (!strncmp(str, "cbiosize=", 9)) {
  3797. pci_cardbus_io_size = memparse(str + 9, &str);
  3798. } else if (!strncmp(str, "cbmemsize=", 10)) {
  3799. pci_cardbus_mem_size = memparse(str + 10, &str);
  3800. } else if (!strncmp(str, "resource_alignment=", 19)) {
  3801. pci_set_resource_alignment_param(str + 19,
  3802. strlen(str + 19));
  3803. } else if (!strncmp(str, "ecrc=", 5)) {
  3804. pcie_ecrc_get_policy(str + 5);
  3805. } else if (!strncmp(str, "hpiosize=", 9)) {
  3806. pci_hotplug_io_size = memparse(str + 9, &str);
  3807. } else if (!strncmp(str, "hpmemsize=", 10)) {
  3808. pci_hotplug_mem_size = memparse(str + 10, &str);
  3809. } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
  3810. pcie_bus_config = PCIE_BUS_TUNE_OFF;
  3811. } else if (!strncmp(str, "pcie_bus_safe", 13)) {
  3812. pcie_bus_config = PCIE_BUS_SAFE;
  3813. } else if (!strncmp(str, "pcie_bus_perf", 13)) {
  3814. pcie_bus_config = PCIE_BUS_PERFORMANCE;
  3815. } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
  3816. pcie_bus_config = PCIE_BUS_PEER2PEER;
  3817. } else if (!strncmp(str, "pcie_scan_all", 13)) {
  3818. pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
  3819. } else {
  3820. printk(KERN_ERR "PCI: Unknown option `%s'\n",
  3821. str);
  3822. }
  3823. }
  3824. str = k;
  3825. }
  3826. return 0;
  3827. }
  3828. early_param("pci", pci_setup);