vcn_v1_0.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_vcn.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "soc15_common.h"
  30. #include "vcn/vcn_1_0_offset.h"
  31. #include "vcn/vcn_1_0_sh_mask.h"
  32. #include "hdp/hdp_4_0_offset.h"
  33. #include "mmhub/mmhub_9_1_offset.h"
  34. #include "mmhub/mmhub_9_1_sh_mask.h"
  35. static int vcn_v1_0_stop(struct amdgpu_device *adev);
  36. static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev);
  37. static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  38. static void vcn_v1_0_set_jpeg_ring_funcs(struct amdgpu_device *adev);
  39. static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev);
  40. static void vcn_v1_0_jpeg_ring_set_patch_ring(struct amdgpu_ring *ring, uint32_t ptr);
  41. /**
  42. * vcn_v1_0_early_init - set function pointers
  43. *
  44. * @handle: amdgpu_device pointer
  45. *
  46. * Set ring and irq function pointers
  47. */
  48. static int vcn_v1_0_early_init(void *handle)
  49. {
  50. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  51. adev->vcn.num_enc_rings = 2;
  52. vcn_v1_0_set_dec_ring_funcs(adev);
  53. vcn_v1_0_set_enc_ring_funcs(adev);
  54. vcn_v1_0_set_jpeg_ring_funcs(adev);
  55. vcn_v1_0_set_irq_funcs(adev);
  56. return 0;
  57. }
  58. /**
  59. * vcn_v1_0_sw_init - sw init for VCN block
  60. *
  61. * @handle: amdgpu_device pointer
  62. *
  63. * Load firmware and sw initialization
  64. */
  65. static int vcn_v1_0_sw_init(void *handle)
  66. {
  67. struct amdgpu_ring *ring;
  68. int i, r;
  69. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  70. /* VCN DEC TRAP */
  71. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, 124, &adev->vcn.irq);
  72. if (r)
  73. return r;
  74. /* VCN ENC TRAP */
  75. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  76. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, i + 119,
  77. &adev->vcn.irq);
  78. if (r)
  79. return r;
  80. }
  81. /* VCN JPEG TRAP */
  82. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, 126, &adev->vcn.irq);
  83. if (r)
  84. return r;
  85. r = amdgpu_vcn_sw_init(adev);
  86. if (r)
  87. return r;
  88. r = amdgpu_vcn_resume(adev);
  89. if (r)
  90. return r;
  91. ring = &adev->vcn.ring_dec;
  92. sprintf(ring->name, "vcn_dec");
  93. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  94. if (r)
  95. return r;
  96. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  97. ring = &adev->vcn.ring_enc[i];
  98. sprintf(ring->name, "vcn_enc%d", i);
  99. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  100. if (r)
  101. return r;
  102. }
  103. ring = &adev->vcn.ring_jpeg;
  104. sprintf(ring->name, "vcn_jpeg");
  105. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  106. if (r)
  107. return r;
  108. return r;
  109. }
  110. /**
  111. * vcn_v1_0_sw_fini - sw fini for VCN block
  112. *
  113. * @handle: amdgpu_device pointer
  114. *
  115. * VCN suspend and free up sw allocation
  116. */
  117. static int vcn_v1_0_sw_fini(void *handle)
  118. {
  119. int r;
  120. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  121. r = amdgpu_vcn_suspend(adev);
  122. if (r)
  123. return r;
  124. r = amdgpu_vcn_sw_fini(adev);
  125. return r;
  126. }
  127. /**
  128. * vcn_v1_0_hw_init - start and test VCN block
  129. *
  130. * @handle: amdgpu_device pointer
  131. *
  132. * Initialize the hardware, boot up the VCPU and do some testing
  133. */
  134. static int vcn_v1_0_hw_init(void *handle)
  135. {
  136. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  137. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  138. int i, r;
  139. ring->ready = true;
  140. r = amdgpu_ring_test_ring(ring);
  141. if (r) {
  142. ring->ready = false;
  143. goto done;
  144. }
  145. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  146. ring = &adev->vcn.ring_enc[i];
  147. ring->ready = true;
  148. r = amdgpu_ring_test_ring(ring);
  149. if (r) {
  150. ring->ready = false;
  151. goto done;
  152. }
  153. }
  154. ring = &adev->vcn.ring_jpeg;
  155. ring->ready = true;
  156. r = amdgpu_ring_test_ring(ring);
  157. if (r) {
  158. ring->ready = false;
  159. goto done;
  160. }
  161. done:
  162. if (!r)
  163. DRM_INFO("VCN decode and encode initialized successfully.\n");
  164. return r;
  165. }
  166. /**
  167. * vcn_v1_0_hw_fini - stop the hardware block
  168. *
  169. * @handle: amdgpu_device pointer
  170. *
  171. * Stop the VCN block, mark ring as not ready any more
  172. */
  173. static int vcn_v1_0_hw_fini(void *handle)
  174. {
  175. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  176. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  177. if (RREG32_SOC15(VCN, 0, mmUVD_STATUS))
  178. vcn_v1_0_stop(adev);
  179. ring->ready = false;
  180. return 0;
  181. }
  182. /**
  183. * vcn_v1_0_suspend - suspend VCN block
  184. *
  185. * @handle: amdgpu_device pointer
  186. *
  187. * HW fini and suspend VCN block
  188. */
  189. static int vcn_v1_0_suspend(void *handle)
  190. {
  191. int r;
  192. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  193. r = vcn_v1_0_hw_fini(adev);
  194. if (r)
  195. return r;
  196. r = amdgpu_vcn_suspend(adev);
  197. return r;
  198. }
  199. /**
  200. * vcn_v1_0_resume - resume VCN block
  201. *
  202. * @handle: amdgpu_device pointer
  203. *
  204. * Resume firmware and hw init VCN block
  205. */
  206. static int vcn_v1_0_resume(void *handle)
  207. {
  208. int r;
  209. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  210. r = amdgpu_vcn_resume(adev);
  211. if (r)
  212. return r;
  213. r = vcn_v1_0_hw_init(adev);
  214. return r;
  215. }
  216. /**
  217. * vcn_v1_0_mc_resume - memory controller programming
  218. *
  219. * @adev: amdgpu_device pointer
  220. *
  221. * Let the VCN memory controller know it's offsets
  222. */
  223. static void vcn_v1_0_mc_resume(struct amdgpu_device *adev)
  224. {
  225. uint32_t size = AMDGPU_GPU_PAGE_ALIGN(adev->vcn.fw->size + 4);
  226. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  227. lower_32_bits(adev->vcn.gpu_addr));
  228. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  229. upper_32_bits(adev->vcn.gpu_addr));
  230. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0,
  231. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  232. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE0, size);
  233. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW,
  234. lower_32_bits(adev->vcn.gpu_addr + size));
  235. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH,
  236. upper_32_bits(adev->vcn.gpu_addr + size));
  237. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1, 0);
  238. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_VCN_HEAP_SIZE);
  239. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW,
  240. lower_32_bits(adev->vcn.gpu_addr + size + AMDGPU_VCN_HEAP_SIZE));
  241. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH,
  242. upper_32_bits(adev->vcn.gpu_addr + size + AMDGPU_VCN_HEAP_SIZE));
  243. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2, 0);
  244. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE2,
  245. AMDGPU_VCN_STACK_SIZE + (AMDGPU_VCN_SESSION_SIZE * 40));
  246. WREG32_SOC15(UVD, 0, mmUVD_UDEC_ADDR_CONFIG,
  247. adev->gfx.config.gb_addr_config);
  248. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG,
  249. adev->gfx.config.gb_addr_config);
  250. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG,
  251. adev->gfx.config.gb_addr_config);
  252. }
  253. /**
  254. * vcn_v1_0_disable_clock_gating - disable VCN clock gating
  255. *
  256. * @adev: amdgpu_device pointer
  257. * @sw: enable SW clock gating
  258. *
  259. * Disable clock gating for VCN block
  260. */
  261. static void vcn_v1_0_disable_clock_gating(struct amdgpu_device *adev)
  262. {
  263. uint32_t data;
  264. /* JPEG disable CGC */
  265. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL);
  266. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  267. data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  268. else
  269. data &= ~JPEG_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  270. data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  271. data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  272. WREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL, data);
  273. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE);
  274. data &= ~(JPEG_CGC_GATE__JPEG_MASK | JPEG_CGC_GATE__JPEG2_MASK);
  275. WREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE, data);
  276. /* UVD disable CGC */
  277. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  278. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  279. data |= 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  280. else
  281. data &= ~ UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  282. data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  283. data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  284. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  285. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_GATE);
  286. data &= ~(UVD_CGC_GATE__SYS_MASK
  287. | UVD_CGC_GATE__UDEC_MASK
  288. | UVD_CGC_GATE__MPEG2_MASK
  289. | UVD_CGC_GATE__REGS_MASK
  290. | UVD_CGC_GATE__RBC_MASK
  291. | UVD_CGC_GATE__LMI_MC_MASK
  292. | UVD_CGC_GATE__LMI_UMC_MASK
  293. | UVD_CGC_GATE__IDCT_MASK
  294. | UVD_CGC_GATE__MPRD_MASK
  295. | UVD_CGC_GATE__MPC_MASK
  296. | UVD_CGC_GATE__LBSI_MASK
  297. | UVD_CGC_GATE__LRBBM_MASK
  298. | UVD_CGC_GATE__UDEC_RE_MASK
  299. | UVD_CGC_GATE__UDEC_CM_MASK
  300. | UVD_CGC_GATE__UDEC_IT_MASK
  301. | UVD_CGC_GATE__UDEC_DB_MASK
  302. | UVD_CGC_GATE__UDEC_MP_MASK
  303. | UVD_CGC_GATE__WCB_MASK
  304. | UVD_CGC_GATE__VCPU_MASK
  305. | UVD_CGC_GATE__SCPU_MASK);
  306. WREG32_SOC15(VCN, 0, mmUVD_CGC_GATE, data);
  307. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  308. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK
  309. | UVD_CGC_CTRL__UDEC_CM_MODE_MASK
  310. | UVD_CGC_CTRL__UDEC_IT_MODE_MASK
  311. | UVD_CGC_CTRL__UDEC_DB_MODE_MASK
  312. | UVD_CGC_CTRL__UDEC_MP_MODE_MASK
  313. | UVD_CGC_CTRL__SYS_MODE_MASK
  314. | UVD_CGC_CTRL__UDEC_MODE_MASK
  315. | UVD_CGC_CTRL__MPEG2_MODE_MASK
  316. | UVD_CGC_CTRL__REGS_MODE_MASK
  317. | UVD_CGC_CTRL__RBC_MODE_MASK
  318. | UVD_CGC_CTRL__LMI_MC_MODE_MASK
  319. | UVD_CGC_CTRL__LMI_UMC_MODE_MASK
  320. | UVD_CGC_CTRL__IDCT_MODE_MASK
  321. | UVD_CGC_CTRL__MPRD_MODE_MASK
  322. | UVD_CGC_CTRL__MPC_MODE_MASK
  323. | UVD_CGC_CTRL__LBSI_MODE_MASK
  324. | UVD_CGC_CTRL__LRBBM_MODE_MASK
  325. | UVD_CGC_CTRL__WCB_MODE_MASK
  326. | UVD_CGC_CTRL__VCPU_MODE_MASK
  327. | UVD_CGC_CTRL__SCPU_MODE_MASK);
  328. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  329. /* turn on */
  330. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE);
  331. data |= (UVD_SUVD_CGC_GATE__SRE_MASK
  332. | UVD_SUVD_CGC_GATE__SIT_MASK
  333. | UVD_SUVD_CGC_GATE__SMP_MASK
  334. | UVD_SUVD_CGC_GATE__SCM_MASK
  335. | UVD_SUVD_CGC_GATE__SDB_MASK
  336. | UVD_SUVD_CGC_GATE__SRE_H264_MASK
  337. | UVD_SUVD_CGC_GATE__SRE_HEVC_MASK
  338. | UVD_SUVD_CGC_GATE__SIT_H264_MASK
  339. | UVD_SUVD_CGC_GATE__SIT_HEVC_MASK
  340. | UVD_SUVD_CGC_GATE__SCM_H264_MASK
  341. | UVD_SUVD_CGC_GATE__SCM_HEVC_MASK
  342. | UVD_SUVD_CGC_GATE__SDB_H264_MASK
  343. | UVD_SUVD_CGC_GATE__SDB_HEVC_MASK
  344. | UVD_SUVD_CGC_GATE__SCLR_MASK
  345. | UVD_SUVD_CGC_GATE__UVD_SC_MASK
  346. | UVD_SUVD_CGC_GATE__ENT_MASK
  347. | UVD_SUVD_CGC_GATE__SIT_HEVC_DEC_MASK
  348. | UVD_SUVD_CGC_GATE__SIT_HEVC_ENC_MASK
  349. | UVD_SUVD_CGC_GATE__SITE_MASK
  350. | UVD_SUVD_CGC_GATE__SRE_VP9_MASK
  351. | UVD_SUVD_CGC_GATE__SCM_VP9_MASK
  352. | UVD_SUVD_CGC_GATE__SIT_VP9_DEC_MASK
  353. | UVD_SUVD_CGC_GATE__SDB_VP9_MASK
  354. | UVD_SUVD_CGC_GATE__IME_HEVC_MASK);
  355. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE, data);
  356. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL);
  357. data &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
  358. | UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
  359. | UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
  360. | UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
  361. | UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
  362. | UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK
  363. | UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK
  364. | UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
  365. | UVD_SUVD_CGC_CTRL__IME_MODE_MASK
  366. | UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
  367. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data);
  368. }
  369. /**
  370. * vcn_v1_0_enable_clock_gating - enable VCN clock gating
  371. *
  372. * @adev: amdgpu_device pointer
  373. * @sw: enable SW clock gating
  374. *
  375. * Enable clock gating for VCN block
  376. */
  377. static void vcn_v1_0_enable_clock_gating(struct amdgpu_device *adev)
  378. {
  379. uint32_t data = 0;
  380. /* enable JPEG CGC */
  381. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL);
  382. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  383. data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  384. else
  385. data |= 0 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  386. data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  387. data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  388. WREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL, data);
  389. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE);
  390. data |= (JPEG_CGC_GATE__JPEG_MASK | JPEG_CGC_GATE__JPEG2_MASK);
  391. WREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE, data);
  392. /* enable UVD CGC */
  393. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  394. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  395. data |= 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  396. else
  397. data |= 0 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  398. data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  399. data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  400. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  401. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  402. data |= (UVD_CGC_CTRL__UDEC_RE_MODE_MASK
  403. | UVD_CGC_CTRL__UDEC_CM_MODE_MASK
  404. | UVD_CGC_CTRL__UDEC_IT_MODE_MASK
  405. | UVD_CGC_CTRL__UDEC_DB_MODE_MASK
  406. | UVD_CGC_CTRL__UDEC_MP_MODE_MASK
  407. | UVD_CGC_CTRL__SYS_MODE_MASK
  408. | UVD_CGC_CTRL__UDEC_MODE_MASK
  409. | UVD_CGC_CTRL__MPEG2_MODE_MASK
  410. | UVD_CGC_CTRL__REGS_MODE_MASK
  411. | UVD_CGC_CTRL__RBC_MODE_MASK
  412. | UVD_CGC_CTRL__LMI_MC_MODE_MASK
  413. | UVD_CGC_CTRL__LMI_UMC_MODE_MASK
  414. | UVD_CGC_CTRL__IDCT_MODE_MASK
  415. | UVD_CGC_CTRL__MPRD_MODE_MASK
  416. | UVD_CGC_CTRL__MPC_MODE_MASK
  417. | UVD_CGC_CTRL__LBSI_MODE_MASK
  418. | UVD_CGC_CTRL__LRBBM_MODE_MASK
  419. | UVD_CGC_CTRL__WCB_MODE_MASK
  420. | UVD_CGC_CTRL__VCPU_MODE_MASK
  421. | UVD_CGC_CTRL__SCPU_MODE_MASK);
  422. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  423. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL);
  424. data |= (UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
  425. | UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
  426. | UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
  427. | UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
  428. | UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
  429. | UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK
  430. | UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK
  431. | UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
  432. | UVD_SUVD_CGC_CTRL__IME_MODE_MASK
  433. | UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
  434. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data);
  435. }
  436. static void vcn_1_0_disable_static_power_gating(struct amdgpu_device *adev)
  437. {
  438. uint32_t data = 0;
  439. int ret;
  440. if (adev->pg_flags & AMD_PG_SUPPORT_VCN) {
  441. data = (1 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
  442. | 1 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
  443. | 2 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
  444. | 2 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
  445. | 2 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
  446. | 2 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
  447. | 2 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
  448. | 2 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
  449. | 2 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
  450. | 2 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
  451. | 2 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
  452. WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
  453. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, UVD_PGFSM_STATUS__UVDM_UVDU_PWR_ON, 0xFFFFFF, ret);
  454. } else {
  455. data = (1 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
  456. | 1 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
  457. | 1 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
  458. | 1 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
  459. | 1 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
  460. | 1 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
  461. | 1 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
  462. | 1 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
  463. | 1 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
  464. | 1 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
  465. | 1 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
  466. WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
  467. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, 0, 0xFFFFFFFF, ret);
  468. }
  469. /* polling UVD_PGFSM_STATUS to confirm UVDM_PWR_STATUS , UVDU_PWR_STATUS are 0 (power on) */
  470. data = RREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS);
  471. data &= ~0x103;
  472. if (adev->pg_flags & AMD_PG_SUPPORT_VCN)
  473. data |= UVD_PGFSM_CONFIG__UVDM_UVDU_PWR_ON | UVD_POWER_STATUS__UVD_PG_EN_MASK;
  474. WREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS, data);
  475. }
  476. static void vcn_1_0_enable_static_power_gating(struct amdgpu_device *adev)
  477. {
  478. uint32_t data = 0;
  479. int ret;
  480. if (adev->pg_flags & AMD_PG_SUPPORT_VCN) {
  481. /* Before power off, this indicator has to be turned on */
  482. data = RREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS);
  483. data &= ~UVD_POWER_STATUS__UVD_POWER_STATUS_MASK;
  484. data |= UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF;
  485. WREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS, data);
  486. data = (2 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
  487. | 2 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
  488. | 2 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
  489. | 2 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
  490. | 2 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
  491. | 2 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
  492. | 2 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
  493. | 2 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
  494. | 2 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
  495. | 2 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
  496. | 2 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
  497. WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
  498. data = (2 << UVD_PGFSM_STATUS__UVDM_PWR_STATUS__SHIFT
  499. | 2 << UVD_PGFSM_STATUS__UVDU_PWR_STATUS__SHIFT
  500. | 2 << UVD_PGFSM_STATUS__UVDF_PWR_STATUS__SHIFT
  501. | 2 << UVD_PGFSM_STATUS__UVDC_PWR_STATUS__SHIFT
  502. | 2 << UVD_PGFSM_STATUS__UVDB_PWR_STATUS__SHIFT
  503. | 2 << UVD_PGFSM_STATUS__UVDIL_PWR_STATUS__SHIFT
  504. | 2 << UVD_PGFSM_STATUS__UVDIR_PWR_STATUS__SHIFT
  505. | 2 << UVD_PGFSM_STATUS__UVDTD_PWR_STATUS__SHIFT
  506. | 2 << UVD_PGFSM_STATUS__UVDTE_PWR_STATUS__SHIFT
  507. | 2 << UVD_PGFSM_STATUS__UVDE_PWR_STATUS__SHIFT
  508. | 2 << UVD_PGFSM_STATUS__UVDW_PWR_STATUS__SHIFT);
  509. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, data, 0xFFFFFFFF, ret);
  510. }
  511. }
  512. /**
  513. * vcn_v1_0_start - start VCN block
  514. *
  515. * @adev: amdgpu_device pointer
  516. *
  517. * Setup and start the VCN block
  518. */
  519. static int vcn_v1_0_start(struct amdgpu_device *adev)
  520. {
  521. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  522. uint32_t rb_bufsz, tmp;
  523. uint32_t lmi_swap_cntl;
  524. int i, j, r;
  525. /* disable byte swapping */
  526. lmi_swap_cntl = 0;
  527. vcn_v1_0_mc_resume(adev);
  528. vcn_1_0_disable_static_power_gating(adev);
  529. /* disable clock gating */
  530. vcn_v1_0_disable_clock_gating(adev);
  531. /* disable interupt */
  532. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), 0,
  533. ~UVD_MASTINT_EN__VCPU_EN_MASK);
  534. /* stall UMC and register bus before resetting VCPU */
  535. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  536. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  537. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  538. mdelay(1);
  539. /* put LMI, VCPU, RBC etc... into reset */
  540. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  541. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  542. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  543. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  544. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  545. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  546. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  547. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  548. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  549. mdelay(5);
  550. /* initialize VCN memory controller */
  551. WREG32_SOC15(UVD, 0, mmUVD_LMI_CTRL,
  552. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  553. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  554. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  555. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  556. UVD_LMI_CTRL__REQ_MODE_MASK |
  557. 0x00100000L);
  558. #ifdef __BIG_ENDIAN
  559. /* swap (8 in 32) RB and IB */
  560. lmi_swap_cntl = 0xa;
  561. #endif
  562. WREG32_SOC15(UVD, 0, mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  563. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA0, 0x40c2040);
  564. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA1, 0x0);
  565. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB0, 0x40c2040);
  566. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB1, 0x0);
  567. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_ALU, 0);
  568. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUX, 0x88);
  569. /* take all subblocks out of reset, except VCPU */
  570. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  571. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  572. mdelay(5);
  573. /* enable VCPU clock */
  574. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL,
  575. UVD_VCPU_CNTL__CLK_EN_MASK);
  576. /* enable UMC */
  577. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  578. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  579. /* boot up the VCPU */
  580. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET, 0);
  581. mdelay(10);
  582. for (i = 0; i < 10; ++i) {
  583. uint32_t status;
  584. for (j = 0; j < 100; ++j) {
  585. status = RREG32_SOC15(UVD, 0, mmUVD_STATUS);
  586. if (status & 2)
  587. break;
  588. mdelay(10);
  589. }
  590. r = 0;
  591. if (status & 2)
  592. break;
  593. DRM_ERROR("VCN decode not responding, trying to reset the VCPU!!!\n");
  594. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  595. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  596. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  597. mdelay(10);
  598. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0,
  599. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  600. mdelay(10);
  601. r = -1;
  602. }
  603. if (r) {
  604. DRM_ERROR("VCN decode not responding, giving up!!!\n");
  605. return r;
  606. }
  607. /* enable master interrupt */
  608. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  609. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  610. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  611. /* clear the bit 4 of VCN_STATUS */
  612. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS), 0,
  613. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  614. /* force RBC into idle state */
  615. rb_bufsz = order_base_2(ring->ring_size);
  616. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  617. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  618. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  619. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  620. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  621. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  622. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, tmp);
  623. /* set the write pointer delay */
  624. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL, 0);
  625. /* set the wb address */
  626. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR,
  627. (upper_32_bits(ring->gpu_addr) >> 2));
  628. /* programm the RB_BASE for ring buffer */
  629. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  630. lower_32_bits(ring->gpu_addr));
  631. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  632. upper_32_bits(ring->gpu_addr));
  633. /* Initialize the ring buffer's read and write pointers */
  634. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR, 0);
  635. ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  636. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
  637. lower_32_bits(ring->wptr));
  638. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0,
  639. ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  640. ring = &adev->vcn.ring_enc[0];
  641. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  642. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  643. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO, ring->gpu_addr);
  644. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  645. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4);
  646. ring = &adev->vcn.ring_enc[1];
  647. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  648. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  649. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr);
  650. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  651. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE2, ring->ring_size / 4);
  652. ring = &adev->vcn.ring_jpeg;
  653. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_VMID, 0);
  654. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_CNTL, (0x00000001L | 0x00000002L));
  655. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_64BIT_BAR_LOW, lower_32_bits(ring->gpu_addr));
  656. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_64BIT_BAR_HIGH, upper_32_bits(ring->gpu_addr));
  657. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_RPTR, 0);
  658. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR, 0);
  659. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_CNTL, 0x00000002L);
  660. /* initialize wptr */
  661. ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR);
  662. /* copy patch commands to the jpeg ring */
  663. vcn_v1_0_jpeg_ring_set_patch_ring(ring,
  664. (ring->wptr + ring->max_dw * amdgpu_sched_hw_submission));
  665. return 0;
  666. }
  667. /**
  668. * vcn_v1_0_stop - stop VCN block
  669. *
  670. * @adev: amdgpu_device pointer
  671. *
  672. * stop the VCN block
  673. */
  674. static int vcn_v1_0_stop(struct amdgpu_device *adev)
  675. {
  676. /* force RBC into idle state */
  677. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, 0x11010101);
  678. /* Stall UMC and register bus before resetting VCPU */
  679. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  680. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  681. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  682. mdelay(1);
  683. /* put VCPU into reset */
  684. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  685. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  686. mdelay(5);
  687. /* disable VCPU clock */
  688. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL, 0x0);
  689. /* Unstall UMC and register bus */
  690. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  691. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  692. WREG32_SOC15(VCN, 0, mmUVD_STATUS, 0);
  693. vcn_v1_0_enable_clock_gating(adev);
  694. vcn_1_0_enable_static_power_gating(adev);
  695. return 0;
  696. }
  697. static bool vcn_v1_0_is_idle(void *handle)
  698. {
  699. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  700. return (RREG32_SOC15(VCN, 0, mmUVD_STATUS) == 0x2);
  701. }
  702. static int vcn_v1_0_wait_for_idle(void *handle)
  703. {
  704. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  705. int ret = 0;
  706. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_STATUS, 0x2, 0x2, ret);
  707. return ret;
  708. }
  709. static int vcn_v1_0_set_clockgating_state(void *handle,
  710. enum amd_clockgating_state state)
  711. {
  712. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  713. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  714. if (enable) {
  715. /* wait for STATUS to clear */
  716. if (vcn_v1_0_is_idle(handle))
  717. return -EBUSY;
  718. vcn_v1_0_enable_clock_gating(adev);
  719. } else {
  720. /* disable HW gating and enable Sw gating */
  721. vcn_v1_0_disable_clock_gating(adev);
  722. }
  723. return 0;
  724. }
  725. /**
  726. * vcn_v1_0_dec_ring_get_rptr - get read pointer
  727. *
  728. * @ring: amdgpu_ring pointer
  729. *
  730. * Returns the current hardware read pointer
  731. */
  732. static uint64_t vcn_v1_0_dec_ring_get_rptr(struct amdgpu_ring *ring)
  733. {
  734. struct amdgpu_device *adev = ring->adev;
  735. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  736. }
  737. /**
  738. * vcn_v1_0_dec_ring_get_wptr - get write pointer
  739. *
  740. * @ring: amdgpu_ring pointer
  741. *
  742. * Returns the current hardware write pointer
  743. */
  744. static uint64_t vcn_v1_0_dec_ring_get_wptr(struct amdgpu_ring *ring)
  745. {
  746. struct amdgpu_device *adev = ring->adev;
  747. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR);
  748. }
  749. /**
  750. * vcn_v1_0_dec_ring_set_wptr - set write pointer
  751. *
  752. * @ring: amdgpu_ring pointer
  753. *
  754. * Commits the write pointer to the hardware
  755. */
  756. static void vcn_v1_0_dec_ring_set_wptr(struct amdgpu_ring *ring)
  757. {
  758. struct amdgpu_device *adev = ring->adev;
  759. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  760. }
  761. /**
  762. * vcn_v1_0_dec_ring_insert_start - insert a start command
  763. *
  764. * @ring: amdgpu_ring pointer
  765. *
  766. * Write a start command to the ring.
  767. */
  768. static void vcn_v1_0_dec_ring_insert_start(struct amdgpu_ring *ring)
  769. {
  770. struct amdgpu_device *adev = ring->adev;
  771. amdgpu_ring_write(ring,
  772. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  773. amdgpu_ring_write(ring, 0);
  774. amdgpu_ring_write(ring,
  775. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  776. amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_START << 1);
  777. }
  778. /**
  779. * vcn_v1_0_dec_ring_insert_end - insert a end command
  780. *
  781. * @ring: amdgpu_ring pointer
  782. *
  783. * Write a end command to the ring.
  784. */
  785. static void vcn_v1_0_dec_ring_insert_end(struct amdgpu_ring *ring)
  786. {
  787. struct amdgpu_device *adev = ring->adev;
  788. amdgpu_ring_write(ring,
  789. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  790. amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_END << 1);
  791. }
  792. /**
  793. * vcn_v1_0_dec_ring_emit_fence - emit an fence & trap command
  794. *
  795. * @ring: amdgpu_ring pointer
  796. * @fence: fence to emit
  797. *
  798. * Write a fence and a trap command to the ring.
  799. */
  800. static void vcn_v1_0_dec_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  801. unsigned flags)
  802. {
  803. struct amdgpu_device *adev = ring->adev;
  804. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  805. amdgpu_ring_write(ring,
  806. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  807. amdgpu_ring_write(ring, seq);
  808. amdgpu_ring_write(ring,
  809. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  810. amdgpu_ring_write(ring, addr & 0xffffffff);
  811. amdgpu_ring_write(ring,
  812. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  813. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  814. amdgpu_ring_write(ring,
  815. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  816. amdgpu_ring_write(ring, VCN_DEC_CMD_FENCE << 1);
  817. amdgpu_ring_write(ring,
  818. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  819. amdgpu_ring_write(ring, 0);
  820. amdgpu_ring_write(ring,
  821. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  822. amdgpu_ring_write(ring, 0);
  823. amdgpu_ring_write(ring,
  824. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  825. amdgpu_ring_write(ring, VCN_DEC_CMD_TRAP << 1);
  826. }
  827. /**
  828. * vcn_v1_0_dec_ring_emit_ib - execute indirect buffer
  829. *
  830. * @ring: amdgpu_ring pointer
  831. * @ib: indirect buffer to execute
  832. *
  833. * Write ring commands to execute the indirect buffer
  834. */
  835. static void vcn_v1_0_dec_ring_emit_ib(struct amdgpu_ring *ring,
  836. struct amdgpu_ib *ib,
  837. unsigned vmid, bool ctx_switch)
  838. {
  839. struct amdgpu_device *adev = ring->adev;
  840. amdgpu_ring_write(ring,
  841. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_VMID), 0));
  842. amdgpu_ring_write(ring, vmid);
  843. amdgpu_ring_write(ring,
  844. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_LOW), 0));
  845. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  846. amdgpu_ring_write(ring,
  847. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH), 0));
  848. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  849. amdgpu_ring_write(ring,
  850. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_IB_SIZE), 0));
  851. amdgpu_ring_write(ring, ib->length_dw);
  852. }
  853. static void vcn_v1_0_dec_ring_emit_reg_wait(struct amdgpu_ring *ring,
  854. uint32_t reg, uint32_t val,
  855. uint32_t mask)
  856. {
  857. struct amdgpu_device *adev = ring->adev;
  858. amdgpu_ring_write(ring,
  859. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  860. amdgpu_ring_write(ring, reg << 2);
  861. amdgpu_ring_write(ring,
  862. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  863. amdgpu_ring_write(ring, val);
  864. amdgpu_ring_write(ring,
  865. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH8), 0));
  866. amdgpu_ring_write(ring, mask);
  867. amdgpu_ring_write(ring,
  868. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  869. amdgpu_ring_write(ring, VCN_DEC_CMD_REG_READ_COND_WAIT << 1);
  870. }
  871. static void vcn_v1_0_dec_ring_emit_vm_flush(struct amdgpu_ring *ring,
  872. unsigned vmid, uint64_t pd_addr)
  873. {
  874. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  875. uint32_t data0, data1, mask;
  876. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  877. /* wait for register write */
  878. data0 = hub->ctx0_ptb_addr_lo32 + vmid * 2;
  879. data1 = lower_32_bits(pd_addr);
  880. mask = 0xffffffff;
  881. vcn_v1_0_dec_ring_emit_reg_wait(ring, data0, data1, mask);
  882. }
  883. static void vcn_v1_0_dec_ring_emit_wreg(struct amdgpu_ring *ring,
  884. uint32_t reg, uint32_t val)
  885. {
  886. struct amdgpu_device *adev = ring->adev;
  887. amdgpu_ring_write(ring,
  888. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  889. amdgpu_ring_write(ring, reg << 2);
  890. amdgpu_ring_write(ring,
  891. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  892. amdgpu_ring_write(ring, val);
  893. amdgpu_ring_write(ring,
  894. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  895. amdgpu_ring_write(ring, VCN_DEC_CMD_WRITE_REG << 1);
  896. }
  897. /**
  898. * vcn_v1_0_enc_ring_get_rptr - get enc read pointer
  899. *
  900. * @ring: amdgpu_ring pointer
  901. *
  902. * Returns the current hardware enc read pointer
  903. */
  904. static uint64_t vcn_v1_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  905. {
  906. struct amdgpu_device *adev = ring->adev;
  907. if (ring == &adev->vcn.ring_enc[0])
  908. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR);
  909. else
  910. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2);
  911. }
  912. /**
  913. * vcn_v1_0_enc_ring_get_wptr - get enc write pointer
  914. *
  915. * @ring: amdgpu_ring pointer
  916. *
  917. * Returns the current hardware enc write pointer
  918. */
  919. static uint64_t vcn_v1_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  920. {
  921. struct amdgpu_device *adev = ring->adev;
  922. if (ring == &adev->vcn.ring_enc[0])
  923. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR);
  924. else
  925. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2);
  926. }
  927. /**
  928. * vcn_v1_0_enc_ring_set_wptr - set enc write pointer
  929. *
  930. * @ring: amdgpu_ring pointer
  931. *
  932. * Commits the enc write pointer to the hardware
  933. */
  934. static void vcn_v1_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  935. {
  936. struct amdgpu_device *adev = ring->adev;
  937. if (ring == &adev->vcn.ring_enc[0])
  938. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR,
  939. lower_32_bits(ring->wptr));
  940. else
  941. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2,
  942. lower_32_bits(ring->wptr));
  943. }
  944. /**
  945. * vcn_v1_0_enc_ring_emit_fence - emit an enc fence & trap command
  946. *
  947. * @ring: amdgpu_ring pointer
  948. * @fence: fence to emit
  949. *
  950. * Write enc a fence and a trap command to the ring.
  951. */
  952. static void vcn_v1_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  953. u64 seq, unsigned flags)
  954. {
  955. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  956. amdgpu_ring_write(ring, VCN_ENC_CMD_FENCE);
  957. amdgpu_ring_write(ring, addr);
  958. amdgpu_ring_write(ring, upper_32_bits(addr));
  959. amdgpu_ring_write(ring, seq);
  960. amdgpu_ring_write(ring, VCN_ENC_CMD_TRAP);
  961. }
  962. static void vcn_v1_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  963. {
  964. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  965. }
  966. /**
  967. * vcn_v1_0_enc_ring_emit_ib - enc execute indirect buffer
  968. *
  969. * @ring: amdgpu_ring pointer
  970. * @ib: indirect buffer to execute
  971. *
  972. * Write enc ring commands to execute the indirect buffer
  973. */
  974. static void vcn_v1_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  975. struct amdgpu_ib *ib, unsigned int vmid, bool ctx_switch)
  976. {
  977. amdgpu_ring_write(ring, VCN_ENC_CMD_IB);
  978. amdgpu_ring_write(ring, vmid);
  979. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  980. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  981. amdgpu_ring_write(ring, ib->length_dw);
  982. }
  983. static void vcn_v1_0_enc_ring_emit_reg_wait(struct amdgpu_ring *ring,
  984. uint32_t reg, uint32_t val,
  985. uint32_t mask)
  986. {
  987. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WAIT);
  988. amdgpu_ring_write(ring, reg << 2);
  989. amdgpu_ring_write(ring, mask);
  990. amdgpu_ring_write(ring, val);
  991. }
  992. static void vcn_v1_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  993. unsigned int vmid, uint64_t pd_addr)
  994. {
  995. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  996. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  997. /* wait for reg writes */
  998. vcn_v1_0_enc_ring_emit_reg_wait(ring, hub->ctx0_ptb_addr_lo32 + vmid * 2,
  999. lower_32_bits(pd_addr), 0xffffffff);
  1000. }
  1001. static void vcn_v1_0_enc_ring_emit_wreg(struct amdgpu_ring *ring,
  1002. uint32_t reg, uint32_t val)
  1003. {
  1004. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WRITE);
  1005. amdgpu_ring_write(ring, reg << 2);
  1006. amdgpu_ring_write(ring, val);
  1007. }
  1008. /**
  1009. * vcn_v1_0_jpeg_ring_get_rptr - get read pointer
  1010. *
  1011. * @ring: amdgpu_ring pointer
  1012. *
  1013. * Returns the current hardware read pointer
  1014. */
  1015. static uint64_t vcn_v1_0_jpeg_ring_get_rptr(struct amdgpu_ring *ring)
  1016. {
  1017. struct amdgpu_device *adev = ring->adev;
  1018. return RREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_RPTR);
  1019. }
  1020. /**
  1021. * vcn_v1_0_jpeg_ring_get_wptr - get write pointer
  1022. *
  1023. * @ring: amdgpu_ring pointer
  1024. *
  1025. * Returns the current hardware write pointer
  1026. */
  1027. static uint64_t vcn_v1_0_jpeg_ring_get_wptr(struct amdgpu_ring *ring)
  1028. {
  1029. struct amdgpu_device *adev = ring->adev;
  1030. return RREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR);
  1031. }
  1032. /**
  1033. * vcn_v1_0_jpeg_ring_set_wptr - set write pointer
  1034. *
  1035. * @ring: amdgpu_ring pointer
  1036. *
  1037. * Commits the write pointer to the hardware
  1038. */
  1039. static void vcn_v1_0_jpeg_ring_set_wptr(struct amdgpu_ring *ring)
  1040. {
  1041. struct amdgpu_device *adev = ring->adev;
  1042. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR, lower_32_bits(ring->wptr));
  1043. }
  1044. /**
  1045. * vcn_v1_0_jpeg_ring_insert_start - insert a start command
  1046. *
  1047. * @ring: amdgpu_ring pointer
  1048. *
  1049. * Write a start command to the ring.
  1050. */
  1051. static void vcn_v1_0_jpeg_ring_insert_start(struct amdgpu_ring *ring)
  1052. {
  1053. struct amdgpu_device *adev = ring->adev;
  1054. amdgpu_ring_write(ring,
  1055. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1056. amdgpu_ring_write(ring, 0x68e04);
  1057. amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1058. amdgpu_ring_write(ring, 0x80010000);
  1059. }
  1060. /**
  1061. * vcn_v1_0_jpeg_ring_insert_end - insert a end command
  1062. *
  1063. * @ring: amdgpu_ring pointer
  1064. *
  1065. * Write a end command to the ring.
  1066. */
  1067. static void vcn_v1_0_jpeg_ring_insert_end(struct amdgpu_ring *ring)
  1068. {
  1069. struct amdgpu_device *adev = ring->adev;
  1070. amdgpu_ring_write(ring,
  1071. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1072. amdgpu_ring_write(ring, 0x68e04);
  1073. amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1074. amdgpu_ring_write(ring, 0x00010000);
  1075. }
  1076. /**
  1077. * vcn_v1_0_jpeg_ring_emit_fence - emit an fence & trap command
  1078. *
  1079. * @ring: amdgpu_ring pointer
  1080. * @fence: fence to emit
  1081. *
  1082. * Write a fence and a trap command to the ring.
  1083. */
  1084. static void vcn_v1_0_jpeg_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  1085. unsigned flags)
  1086. {
  1087. struct amdgpu_device *adev = ring->adev;
  1088. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  1089. amdgpu_ring_write(ring,
  1090. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_DATA0), 0, 0, PACKETJ_TYPE0));
  1091. amdgpu_ring_write(ring, seq);
  1092. amdgpu_ring_write(ring,
  1093. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_DATA1), 0, 0, PACKETJ_TYPE0));
  1094. amdgpu_ring_write(ring, seq);
  1095. amdgpu_ring_write(ring,
  1096. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_WR_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1097. amdgpu_ring_write(ring, lower_32_bits(addr));
  1098. amdgpu_ring_write(ring,
  1099. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_WR_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1100. amdgpu_ring_write(ring, upper_32_bits(addr));
  1101. amdgpu_ring_write(ring,
  1102. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_CMD), 0, 0, PACKETJ_TYPE0));
  1103. amdgpu_ring_write(ring, 0x8);
  1104. amdgpu_ring_write(ring,
  1105. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_CMD), 0, PACKETJ_CONDITION_CHECK0, PACKETJ_TYPE4));
  1106. amdgpu_ring_write(ring, 0);
  1107. amdgpu_ring_write(ring,
  1108. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0));
  1109. amdgpu_ring_write(ring, 0x01400200);
  1110. amdgpu_ring_write(ring,
  1111. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0));
  1112. amdgpu_ring_write(ring, seq);
  1113. amdgpu_ring_write(ring,
  1114. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1115. amdgpu_ring_write(ring, lower_32_bits(addr));
  1116. amdgpu_ring_write(ring,
  1117. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1118. amdgpu_ring_write(ring, upper_32_bits(addr));
  1119. amdgpu_ring_write(ring,
  1120. PACKETJ(0, 0, PACKETJ_CONDITION_CHECK3, PACKETJ_TYPE2));
  1121. amdgpu_ring_write(ring, 0xffffffff);
  1122. amdgpu_ring_write(ring,
  1123. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1124. amdgpu_ring_write(ring, 0x3fbc);
  1125. amdgpu_ring_write(ring,
  1126. PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1127. amdgpu_ring_write(ring, 0x1);
  1128. }
  1129. /**
  1130. * vcn_v1_0_jpeg_ring_emit_ib - execute indirect buffer
  1131. *
  1132. * @ring: amdgpu_ring pointer
  1133. * @ib: indirect buffer to execute
  1134. *
  1135. * Write ring commands to execute the indirect buffer.
  1136. */
  1137. static void vcn_v1_0_jpeg_ring_emit_ib(struct amdgpu_ring *ring,
  1138. struct amdgpu_ib *ib,
  1139. unsigned vmid, bool ctx_switch)
  1140. {
  1141. struct amdgpu_device *adev = ring->adev;
  1142. amdgpu_ring_write(ring,
  1143. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_IB_VMID), 0, 0, PACKETJ_TYPE0));
  1144. amdgpu_ring_write(ring, (vmid | (vmid << 4)));
  1145. amdgpu_ring_write(ring,
  1146. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JPEG_VMID), 0, 0, PACKETJ_TYPE0));
  1147. amdgpu_ring_write(ring, (vmid | (vmid << 4)));
  1148. amdgpu_ring_write(ring,
  1149. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_IB_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1150. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1151. amdgpu_ring_write(ring,
  1152. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_IB_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1153. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1154. amdgpu_ring_write(ring,
  1155. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_IB_SIZE), 0, 0, PACKETJ_TYPE0));
  1156. amdgpu_ring_write(ring, ib->length_dw);
  1157. amdgpu_ring_write(ring,
  1158. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1159. amdgpu_ring_write(ring, lower_32_bits(ring->gpu_addr));
  1160. amdgpu_ring_write(ring,
  1161. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1162. amdgpu_ring_write(ring, upper_32_bits(ring->gpu_addr));
  1163. amdgpu_ring_write(ring,
  1164. PACKETJ(0, 0, PACKETJ_CONDITION_CHECK0, PACKETJ_TYPE2));
  1165. amdgpu_ring_write(ring, 0);
  1166. amdgpu_ring_write(ring,
  1167. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0));
  1168. amdgpu_ring_write(ring, 0x01400200);
  1169. amdgpu_ring_write(ring,
  1170. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0));
  1171. amdgpu_ring_write(ring, 0x2);
  1172. amdgpu_ring_write(ring,
  1173. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_STATUS), 0, PACKETJ_CONDITION_CHECK3, PACKETJ_TYPE3));
  1174. amdgpu_ring_write(ring, 0x2);
  1175. }
  1176. static void vcn_v1_0_jpeg_ring_emit_reg_wait(struct amdgpu_ring *ring,
  1177. uint32_t reg, uint32_t val,
  1178. uint32_t mask)
  1179. {
  1180. struct amdgpu_device *adev = ring->adev;
  1181. uint32_t reg_offset = (reg << 2);
  1182. amdgpu_ring_write(ring,
  1183. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0));
  1184. amdgpu_ring_write(ring, 0x01400200);
  1185. amdgpu_ring_write(ring,
  1186. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0));
  1187. amdgpu_ring_write(ring, val);
  1188. amdgpu_ring_write(ring,
  1189. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1190. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1191. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1192. amdgpu_ring_write(ring, 0);
  1193. amdgpu_ring_write(ring,
  1194. PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE3));
  1195. } else {
  1196. amdgpu_ring_write(ring, reg_offset);
  1197. amdgpu_ring_write(ring,
  1198. PACKETJ(0, 0, 0, PACKETJ_TYPE3));
  1199. }
  1200. amdgpu_ring_write(ring, mask);
  1201. }
  1202. static void vcn_v1_0_jpeg_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1203. unsigned vmid, uint64_t pd_addr)
  1204. {
  1205. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1206. uint32_t data0, data1, mask;
  1207. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  1208. /* wait for register write */
  1209. data0 = hub->ctx0_ptb_addr_lo32 + vmid * 2;
  1210. data1 = lower_32_bits(pd_addr);
  1211. mask = 0xffffffff;
  1212. vcn_v1_0_jpeg_ring_emit_reg_wait(ring, data0, data1, mask);
  1213. }
  1214. static void vcn_v1_0_jpeg_ring_emit_wreg(struct amdgpu_ring *ring,
  1215. uint32_t reg, uint32_t val)
  1216. {
  1217. struct amdgpu_device *adev = ring->adev;
  1218. uint32_t reg_offset = (reg << 2);
  1219. amdgpu_ring_write(ring,
  1220. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1221. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1222. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1223. amdgpu_ring_write(ring, 0);
  1224. amdgpu_ring_write(ring,
  1225. PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE0));
  1226. } else {
  1227. amdgpu_ring_write(ring, reg_offset);
  1228. amdgpu_ring_write(ring,
  1229. PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1230. }
  1231. amdgpu_ring_write(ring, val);
  1232. }
  1233. static void vcn_v1_0_jpeg_ring_nop(struct amdgpu_ring *ring, uint32_t count)
  1234. {
  1235. int i;
  1236. WARN_ON(ring->wptr % 2 || count % 2);
  1237. for (i = 0; i < count / 2; i++) {
  1238. amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE6));
  1239. amdgpu_ring_write(ring, 0);
  1240. }
  1241. }
  1242. static void vcn_v1_0_jpeg_ring_patch_wreg(struct amdgpu_ring *ring, uint32_t *ptr, uint32_t reg_offset, uint32_t val)
  1243. {
  1244. struct amdgpu_device *adev = ring->adev;
  1245. ring->ring[(*ptr)++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0);
  1246. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1247. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1248. ring->ring[(*ptr)++] = 0;
  1249. ring->ring[(*ptr)++] = PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE0);
  1250. } else {
  1251. ring->ring[(*ptr)++] = reg_offset;
  1252. ring->ring[(*ptr)++] = PACKETJ(0, 0, 0, PACKETJ_TYPE0);
  1253. }
  1254. ring->ring[(*ptr)++] = val;
  1255. }
  1256. static void vcn_v1_0_jpeg_ring_set_patch_ring(struct amdgpu_ring *ring, uint32_t ptr)
  1257. {
  1258. struct amdgpu_device *adev = ring->adev;
  1259. uint32_t reg, reg_offset, val, mask, i;
  1260. // 1st: program mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW
  1261. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW);
  1262. reg_offset = (reg << 2);
  1263. val = lower_32_bits(ring->gpu_addr);
  1264. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1265. // 2nd: program mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH
  1266. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH);
  1267. reg_offset = (reg << 2);
  1268. val = upper_32_bits(ring->gpu_addr);
  1269. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1270. // 3rd to 5th: issue MEM_READ commands
  1271. for (i = 0; i <= 2; i++) {
  1272. ring->ring[ptr++] = PACKETJ(0, 0, 0, PACKETJ_TYPE2);
  1273. ring->ring[ptr++] = 0;
  1274. }
  1275. // 6th: program mmUVD_JRBC_RB_CNTL register to enable NO_FETCH and RPTR write ability
  1276. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_CNTL);
  1277. reg_offset = (reg << 2);
  1278. val = 0x13;
  1279. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1280. // 7th: program mmUVD_JRBC_RB_REF_DATA
  1281. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA);
  1282. reg_offset = (reg << 2);
  1283. val = 0x1;
  1284. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1285. // 8th: issue conditional register read mmUVD_JRBC_RB_CNTL
  1286. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_CNTL);
  1287. reg_offset = (reg << 2);
  1288. val = 0x1;
  1289. mask = 0x1;
  1290. ring->ring[ptr++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0);
  1291. ring->ring[ptr++] = 0x01400200;
  1292. ring->ring[ptr++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0);
  1293. ring->ring[ptr++] = val;
  1294. ring->ring[ptr++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0);
  1295. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1296. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1297. ring->ring[ptr++] = 0;
  1298. ring->ring[ptr++] = PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE3);
  1299. } else {
  1300. ring->ring[ptr++] = reg_offset;
  1301. ring->ring[ptr++] = PACKETJ(0, 0, 0, PACKETJ_TYPE3);
  1302. }
  1303. ring->ring[ptr++] = mask;
  1304. //9th to 21st: insert no-op
  1305. for (i = 0; i <= 12; i++) {
  1306. ring->ring[ptr++] = PACKETJ(0, 0, 0, PACKETJ_TYPE6);
  1307. ring->ring[ptr++] = 0;
  1308. }
  1309. //22nd: reset mmUVD_JRBC_RB_RPTR
  1310. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_RPTR);
  1311. reg_offset = (reg << 2);
  1312. val = 0;
  1313. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1314. //23rd: program mmUVD_JRBC_RB_CNTL to disable no_fetch
  1315. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_CNTL);
  1316. reg_offset = (reg << 2);
  1317. val = 0x12;
  1318. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1319. }
  1320. static int vcn_v1_0_set_interrupt_state(struct amdgpu_device *adev,
  1321. struct amdgpu_irq_src *source,
  1322. unsigned type,
  1323. enum amdgpu_interrupt_state state)
  1324. {
  1325. return 0;
  1326. }
  1327. static int vcn_v1_0_process_interrupt(struct amdgpu_device *adev,
  1328. struct amdgpu_irq_src *source,
  1329. struct amdgpu_iv_entry *entry)
  1330. {
  1331. DRM_DEBUG("IH: VCN TRAP\n");
  1332. switch (entry->src_id) {
  1333. case 124:
  1334. amdgpu_fence_process(&adev->vcn.ring_dec);
  1335. break;
  1336. case 119:
  1337. amdgpu_fence_process(&adev->vcn.ring_enc[0]);
  1338. break;
  1339. case 120:
  1340. amdgpu_fence_process(&adev->vcn.ring_enc[1]);
  1341. break;
  1342. case 126:
  1343. amdgpu_fence_process(&adev->vcn.ring_jpeg);
  1344. break;
  1345. default:
  1346. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1347. entry->src_id, entry->src_data[0]);
  1348. break;
  1349. }
  1350. return 0;
  1351. }
  1352. static void vcn_v1_0_dec_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  1353. {
  1354. struct amdgpu_device *adev = ring->adev;
  1355. int i;
  1356. WARN_ON(ring->wptr % 2 || count % 2);
  1357. for (i = 0; i < count / 2; i++) {
  1358. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0));
  1359. amdgpu_ring_write(ring, 0);
  1360. }
  1361. }
  1362. static int vcn_v1_0_set_powergating_state(void *handle,
  1363. enum amd_powergating_state state)
  1364. {
  1365. /* This doesn't actually powergate the VCN block.
  1366. * That's done in the dpm code via the SMC. This
  1367. * just re-inits the block as necessary. The actual
  1368. * gating still happens in the dpm code. We should
  1369. * revisit this when there is a cleaner line between
  1370. * the smc and the hw blocks
  1371. */
  1372. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1373. if (state == AMD_PG_STATE_GATE)
  1374. return vcn_v1_0_stop(adev);
  1375. else
  1376. return vcn_v1_0_start(adev);
  1377. }
  1378. static const struct amd_ip_funcs vcn_v1_0_ip_funcs = {
  1379. .name = "vcn_v1_0",
  1380. .early_init = vcn_v1_0_early_init,
  1381. .late_init = NULL,
  1382. .sw_init = vcn_v1_0_sw_init,
  1383. .sw_fini = vcn_v1_0_sw_fini,
  1384. .hw_init = vcn_v1_0_hw_init,
  1385. .hw_fini = vcn_v1_0_hw_fini,
  1386. .suspend = vcn_v1_0_suspend,
  1387. .resume = vcn_v1_0_resume,
  1388. .is_idle = vcn_v1_0_is_idle,
  1389. .wait_for_idle = vcn_v1_0_wait_for_idle,
  1390. .check_soft_reset = NULL /* vcn_v1_0_check_soft_reset */,
  1391. .pre_soft_reset = NULL /* vcn_v1_0_pre_soft_reset */,
  1392. .soft_reset = NULL /* vcn_v1_0_soft_reset */,
  1393. .post_soft_reset = NULL /* vcn_v1_0_post_soft_reset */,
  1394. .set_clockgating_state = vcn_v1_0_set_clockgating_state,
  1395. .set_powergating_state = vcn_v1_0_set_powergating_state,
  1396. };
  1397. static const struct amdgpu_ring_funcs vcn_v1_0_dec_ring_vm_funcs = {
  1398. .type = AMDGPU_RING_TYPE_VCN_DEC,
  1399. .align_mask = 0xf,
  1400. .support_64bit_ptrs = false,
  1401. .vmhub = AMDGPU_MMHUB,
  1402. .get_rptr = vcn_v1_0_dec_ring_get_rptr,
  1403. .get_wptr = vcn_v1_0_dec_ring_get_wptr,
  1404. .set_wptr = vcn_v1_0_dec_ring_set_wptr,
  1405. .emit_frame_size =
  1406. 6 + 6 + /* hdp invalidate / flush */
  1407. SOC15_FLUSH_GPU_TLB_NUM_WREG * 6 +
  1408. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 8 +
  1409. 8 + /* vcn_v1_0_dec_ring_emit_vm_flush */
  1410. 14 + 14 + /* vcn_v1_0_dec_ring_emit_fence x2 vm fence */
  1411. 6,
  1412. .emit_ib_size = 8, /* vcn_v1_0_dec_ring_emit_ib */
  1413. .emit_ib = vcn_v1_0_dec_ring_emit_ib,
  1414. .emit_fence = vcn_v1_0_dec_ring_emit_fence,
  1415. .emit_vm_flush = vcn_v1_0_dec_ring_emit_vm_flush,
  1416. .test_ring = amdgpu_vcn_dec_ring_test_ring,
  1417. .test_ib = amdgpu_vcn_dec_ring_test_ib,
  1418. .insert_nop = vcn_v1_0_dec_ring_insert_nop,
  1419. .insert_start = vcn_v1_0_dec_ring_insert_start,
  1420. .insert_end = vcn_v1_0_dec_ring_insert_end,
  1421. .pad_ib = amdgpu_ring_generic_pad_ib,
  1422. .begin_use = amdgpu_vcn_ring_begin_use,
  1423. .end_use = amdgpu_vcn_ring_end_use,
  1424. .emit_wreg = vcn_v1_0_dec_ring_emit_wreg,
  1425. .emit_reg_wait = vcn_v1_0_dec_ring_emit_reg_wait,
  1426. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  1427. };
  1428. static const struct amdgpu_ring_funcs vcn_v1_0_enc_ring_vm_funcs = {
  1429. .type = AMDGPU_RING_TYPE_VCN_ENC,
  1430. .align_mask = 0x3f,
  1431. .nop = VCN_ENC_CMD_NO_OP,
  1432. .support_64bit_ptrs = false,
  1433. .vmhub = AMDGPU_MMHUB,
  1434. .get_rptr = vcn_v1_0_enc_ring_get_rptr,
  1435. .get_wptr = vcn_v1_0_enc_ring_get_wptr,
  1436. .set_wptr = vcn_v1_0_enc_ring_set_wptr,
  1437. .emit_frame_size =
  1438. SOC15_FLUSH_GPU_TLB_NUM_WREG * 3 +
  1439. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 4 +
  1440. 4 + /* vcn_v1_0_enc_ring_emit_vm_flush */
  1441. 5 + 5 + /* vcn_v1_0_enc_ring_emit_fence x2 vm fence */
  1442. 1, /* vcn_v1_0_enc_ring_insert_end */
  1443. .emit_ib_size = 5, /* vcn_v1_0_enc_ring_emit_ib */
  1444. .emit_ib = vcn_v1_0_enc_ring_emit_ib,
  1445. .emit_fence = vcn_v1_0_enc_ring_emit_fence,
  1446. .emit_vm_flush = vcn_v1_0_enc_ring_emit_vm_flush,
  1447. .test_ring = amdgpu_vcn_enc_ring_test_ring,
  1448. .test_ib = amdgpu_vcn_enc_ring_test_ib,
  1449. .insert_nop = amdgpu_ring_insert_nop,
  1450. .insert_end = vcn_v1_0_enc_ring_insert_end,
  1451. .pad_ib = amdgpu_ring_generic_pad_ib,
  1452. .begin_use = amdgpu_vcn_ring_begin_use,
  1453. .end_use = amdgpu_vcn_ring_end_use,
  1454. .emit_wreg = vcn_v1_0_enc_ring_emit_wreg,
  1455. .emit_reg_wait = vcn_v1_0_enc_ring_emit_reg_wait,
  1456. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  1457. };
  1458. static const struct amdgpu_ring_funcs vcn_v1_0_jpeg_ring_vm_funcs = {
  1459. .type = AMDGPU_RING_TYPE_VCN_JPEG,
  1460. .align_mask = 0xf,
  1461. .nop = PACKET0(0x81ff, 0),
  1462. .support_64bit_ptrs = false,
  1463. .vmhub = AMDGPU_MMHUB,
  1464. .extra_dw = 64,
  1465. .get_rptr = vcn_v1_0_jpeg_ring_get_rptr,
  1466. .get_wptr = vcn_v1_0_jpeg_ring_get_wptr,
  1467. .set_wptr = vcn_v1_0_jpeg_ring_set_wptr,
  1468. .emit_frame_size =
  1469. 6 + 6 + /* hdp invalidate / flush */
  1470. SOC15_FLUSH_GPU_TLB_NUM_WREG * 6 +
  1471. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 8 +
  1472. 8 + /* vcn_v1_0_dec_ring_emit_vm_flush */
  1473. 14 + 14 + /* vcn_v1_0_dec_ring_emit_fence x2 vm fence */
  1474. 6,
  1475. .emit_ib_size = 22, /* vcn_v1_0_dec_ring_emit_ib */
  1476. .emit_ib = vcn_v1_0_jpeg_ring_emit_ib,
  1477. .emit_fence = vcn_v1_0_jpeg_ring_emit_fence,
  1478. .emit_vm_flush = vcn_v1_0_jpeg_ring_emit_vm_flush,
  1479. //.test_ring
  1480. //.test_ib
  1481. .insert_nop = vcn_v1_0_jpeg_ring_nop,
  1482. .insert_start = vcn_v1_0_jpeg_ring_insert_start,
  1483. .insert_end = vcn_v1_0_jpeg_ring_insert_end,
  1484. .pad_ib = amdgpu_ring_generic_pad_ib,
  1485. .begin_use = amdgpu_vcn_ring_begin_use,
  1486. .end_use = amdgpu_vcn_ring_end_use,
  1487. .emit_wreg = vcn_v1_0_jpeg_ring_emit_wreg,
  1488. .emit_reg_wait = vcn_v1_0_jpeg_ring_emit_reg_wait,
  1489. };
  1490. static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev)
  1491. {
  1492. adev->vcn.ring_dec.funcs = &vcn_v1_0_dec_ring_vm_funcs;
  1493. DRM_INFO("VCN decode is enabled in VM mode\n");
  1494. }
  1495. static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1496. {
  1497. int i;
  1498. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  1499. adev->vcn.ring_enc[i].funcs = &vcn_v1_0_enc_ring_vm_funcs;
  1500. DRM_INFO("VCN encode is enabled in VM mode\n");
  1501. }
  1502. static void vcn_v1_0_set_jpeg_ring_funcs(struct amdgpu_device *adev)
  1503. {
  1504. adev->vcn.ring_jpeg.funcs = &vcn_v1_0_jpeg_ring_vm_funcs;
  1505. DRM_INFO("VCN jpeg decode is enabled in VM mode\n");
  1506. }
  1507. static const struct amdgpu_irq_src_funcs vcn_v1_0_irq_funcs = {
  1508. .set = vcn_v1_0_set_interrupt_state,
  1509. .process = vcn_v1_0_process_interrupt,
  1510. };
  1511. static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev)
  1512. {
  1513. adev->vcn.irq.num_types = adev->vcn.num_enc_rings + 1;
  1514. adev->vcn.irq.funcs = &vcn_v1_0_irq_funcs;
  1515. }
  1516. const struct amdgpu_ip_block_version vcn_v1_0_ip_block =
  1517. {
  1518. .type = AMD_IP_BLOCK_TYPE_VCN,
  1519. .major = 1,
  1520. .minor = 0,
  1521. .rev = 0,
  1522. .funcs = &vcn_v1_0_ip_funcs,
  1523. };