qspinlock_paravirt.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553
  1. #ifndef _GEN_PV_LOCK_SLOWPATH
  2. #error "do not include this file"
  3. #endif
  4. #include <linux/hash.h>
  5. #include <linux/bootmem.h>
  6. #include <linux/debug_locks.h>
  7. /*
  8. * Implement paravirt qspinlocks; the general idea is to halt the vcpus instead
  9. * of spinning them.
  10. *
  11. * This relies on the architecture to provide two paravirt hypercalls:
  12. *
  13. * pv_wait(u8 *ptr, u8 val) -- suspends the vcpu if *ptr == val
  14. * pv_kick(cpu) -- wakes a suspended vcpu
  15. *
  16. * Using these we implement __pv_queued_spin_lock_slowpath() and
  17. * __pv_queued_spin_unlock() to replace native_queued_spin_lock_slowpath() and
  18. * native_queued_spin_unlock().
  19. */
  20. #define _Q_SLOW_VAL (3U << _Q_LOCKED_OFFSET)
  21. /*
  22. * Queue Node Adaptive Spinning
  23. *
  24. * A queue node vCPU will stop spinning if the vCPU in the previous node is
  25. * not running. The one lock stealing attempt allowed at slowpath entry
  26. * mitigates the slight slowdown for non-overcommitted guest with this
  27. * aggressive wait-early mechanism.
  28. *
  29. * The status of the previous node will be checked at fixed interval
  30. * controlled by PV_PREV_CHECK_MASK. This is to ensure that we won't
  31. * pound on the cacheline of the previous node too heavily.
  32. */
  33. #define PV_PREV_CHECK_MASK 0xff
  34. /*
  35. * Queue node uses: vcpu_running & vcpu_halted.
  36. * Queue head uses: vcpu_running & vcpu_hashed.
  37. */
  38. enum vcpu_state {
  39. vcpu_running = 0,
  40. vcpu_halted, /* Used only in pv_wait_node */
  41. vcpu_hashed, /* = pv_hash'ed + vcpu_halted */
  42. };
  43. struct pv_node {
  44. struct mcs_spinlock mcs;
  45. struct mcs_spinlock __res[3];
  46. int cpu;
  47. u8 state;
  48. };
  49. /*
  50. * Include queued spinlock statistics code
  51. */
  52. #include "qspinlock_stat.h"
  53. /*
  54. * By replacing the regular queued_spin_trylock() with the function below,
  55. * it will be called once when a lock waiter enter the PV slowpath before
  56. * being queued. By allowing one lock stealing attempt here when the pending
  57. * bit is off, it helps to reduce the performance impact of lock waiter
  58. * preemption without the drawback of lock starvation.
  59. */
  60. #define queued_spin_trylock(l) pv_queued_spin_steal_lock(l)
  61. static inline bool pv_queued_spin_steal_lock(struct qspinlock *lock)
  62. {
  63. struct __qspinlock *l = (void *)lock;
  64. int ret = !(atomic_read(&lock->val) & _Q_LOCKED_PENDING_MASK) &&
  65. (cmpxchg(&l->locked, 0, _Q_LOCKED_VAL) == 0);
  66. qstat_inc(qstat_pv_lock_stealing, ret);
  67. return ret;
  68. }
  69. /*
  70. * The pending bit is used by the queue head vCPU to indicate that it
  71. * is actively spinning on the lock and no lock stealing is allowed.
  72. */
  73. #if _Q_PENDING_BITS == 8
  74. static __always_inline void set_pending(struct qspinlock *lock)
  75. {
  76. struct __qspinlock *l = (void *)lock;
  77. WRITE_ONCE(l->pending, 1);
  78. }
  79. static __always_inline void clear_pending(struct qspinlock *lock)
  80. {
  81. struct __qspinlock *l = (void *)lock;
  82. WRITE_ONCE(l->pending, 0);
  83. }
  84. /*
  85. * The pending bit check in pv_queued_spin_steal_lock() isn't a memory
  86. * barrier. Therefore, an atomic cmpxchg() is used to acquire the lock
  87. * just to be sure that it will get it.
  88. */
  89. static __always_inline int trylock_clear_pending(struct qspinlock *lock)
  90. {
  91. struct __qspinlock *l = (void *)lock;
  92. return !READ_ONCE(l->locked) &&
  93. (cmpxchg(&l->locked_pending, _Q_PENDING_VAL, _Q_LOCKED_VAL)
  94. == _Q_PENDING_VAL);
  95. }
  96. #else /* _Q_PENDING_BITS == 8 */
  97. static __always_inline void set_pending(struct qspinlock *lock)
  98. {
  99. atomic_set_mask(_Q_PENDING_VAL, &lock->val);
  100. }
  101. static __always_inline void clear_pending(struct qspinlock *lock)
  102. {
  103. atomic_clear_mask(_Q_PENDING_VAL, &lock->val);
  104. }
  105. static __always_inline int trylock_clear_pending(struct qspinlock *lock)
  106. {
  107. int val = atomic_read(&lock->val);
  108. for (;;) {
  109. int old, new;
  110. if (val & _Q_LOCKED_MASK)
  111. break;
  112. /*
  113. * Try to clear pending bit & set locked bit
  114. */
  115. old = val;
  116. new = (val & ~_Q_PENDING_MASK) | _Q_LOCKED_VAL;
  117. val = atomic_cmpxchg(&lock->val, old, new);
  118. if (val == old)
  119. return 1;
  120. }
  121. return 0;
  122. }
  123. #endif /* _Q_PENDING_BITS == 8 */
  124. /*
  125. * Lock and MCS node addresses hash table for fast lookup
  126. *
  127. * Hashing is done on a per-cacheline basis to minimize the need to access
  128. * more than one cacheline.
  129. *
  130. * Dynamically allocate a hash table big enough to hold at least 4X the
  131. * number of possible cpus in the system. Allocation is done on page
  132. * granularity. So the minimum number of hash buckets should be at least
  133. * 256 (64-bit) or 512 (32-bit) to fully utilize a 4k page.
  134. *
  135. * Since we should not be holding locks from NMI context (very rare indeed) the
  136. * max load factor is 0.75, which is around the point where open addressing
  137. * breaks down.
  138. *
  139. */
  140. struct pv_hash_entry {
  141. struct qspinlock *lock;
  142. struct pv_node *node;
  143. };
  144. #define PV_HE_PER_LINE (SMP_CACHE_BYTES / sizeof(struct pv_hash_entry))
  145. #define PV_HE_MIN (PAGE_SIZE / sizeof(struct pv_hash_entry))
  146. static struct pv_hash_entry *pv_lock_hash;
  147. static unsigned int pv_lock_hash_bits __read_mostly;
  148. /*
  149. * Allocate memory for the PV qspinlock hash buckets
  150. *
  151. * This function should be called from the paravirt spinlock initialization
  152. * routine.
  153. */
  154. void __init __pv_init_lock_hash(void)
  155. {
  156. int pv_hash_size = ALIGN(4 * num_possible_cpus(), PV_HE_PER_LINE);
  157. if (pv_hash_size < PV_HE_MIN)
  158. pv_hash_size = PV_HE_MIN;
  159. /*
  160. * Allocate space from bootmem which should be page-size aligned
  161. * and hence cacheline aligned.
  162. */
  163. pv_lock_hash = alloc_large_system_hash("PV qspinlock",
  164. sizeof(struct pv_hash_entry),
  165. pv_hash_size, 0, HASH_EARLY,
  166. &pv_lock_hash_bits, NULL,
  167. pv_hash_size, pv_hash_size);
  168. }
  169. #define for_each_hash_entry(he, offset, hash) \
  170. for (hash &= ~(PV_HE_PER_LINE - 1), he = &pv_lock_hash[hash], offset = 0; \
  171. offset < (1 << pv_lock_hash_bits); \
  172. offset++, he = &pv_lock_hash[(hash + offset) & ((1 << pv_lock_hash_bits) - 1)])
  173. static struct qspinlock **pv_hash(struct qspinlock *lock, struct pv_node *node)
  174. {
  175. unsigned long offset, hash = hash_ptr(lock, pv_lock_hash_bits);
  176. struct pv_hash_entry *he;
  177. int hopcnt = 0;
  178. for_each_hash_entry(he, offset, hash) {
  179. hopcnt++;
  180. if (!cmpxchg(&he->lock, NULL, lock)) {
  181. WRITE_ONCE(he->node, node);
  182. qstat_hop(hopcnt);
  183. return &he->lock;
  184. }
  185. }
  186. /*
  187. * Hard assume there is a free entry for us.
  188. *
  189. * This is guaranteed by ensuring every blocked lock only ever consumes
  190. * a single entry, and since we only have 4 nesting levels per CPU
  191. * and allocated 4*nr_possible_cpus(), this must be so.
  192. *
  193. * The single entry is guaranteed by having the lock owner unhash
  194. * before it releases.
  195. */
  196. BUG();
  197. }
  198. static struct pv_node *pv_unhash(struct qspinlock *lock)
  199. {
  200. unsigned long offset, hash = hash_ptr(lock, pv_lock_hash_bits);
  201. struct pv_hash_entry *he;
  202. struct pv_node *node;
  203. for_each_hash_entry(he, offset, hash) {
  204. if (READ_ONCE(he->lock) == lock) {
  205. node = READ_ONCE(he->node);
  206. WRITE_ONCE(he->lock, NULL);
  207. return node;
  208. }
  209. }
  210. /*
  211. * Hard assume we'll find an entry.
  212. *
  213. * This guarantees a limited lookup time and is itself guaranteed by
  214. * having the lock owner do the unhash -- IFF the unlock sees the
  215. * SLOW flag, there MUST be a hash entry.
  216. */
  217. BUG();
  218. }
  219. /*
  220. * Return true if when it is time to check the previous node which is not
  221. * in a running state.
  222. */
  223. static inline bool
  224. pv_wait_early(struct pv_node *prev, int loop)
  225. {
  226. if ((loop & PV_PREV_CHECK_MASK) != 0)
  227. return false;
  228. return READ_ONCE(prev->state) != vcpu_running;
  229. }
  230. /*
  231. * Initialize the PV part of the mcs_spinlock node.
  232. */
  233. static void pv_init_node(struct mcs_spinlock *node)
  234. {
  235. struct pv_node *pn = (struct pv_node *)node;
  236. BUILD_BUG_ON(sizeof(struct pv_node) > 5*sizeof(struct mcs_spinlock));
  237. pn->cpu = smp_processor_id();
  238. pn->state = vcpu_running;
  239. }
  240. /*
  241. * Wait for node->locked to become true, halt the vcpu after a short spin.
  242. * pv_kick_node() is used to set _Q_SLOW_VAL and fill in hash table on its
  243. * behalf.
  244. */
  245. static void pv_wait_node(struct mcs_spinlock *node, struct mcs_spinlock *prev)
  246. {
  247. struct pv_node *pn = (struct pv_node *)node;
  248. struct pv_node *pp = (struct pv_node *)prev;
  249. int waitcnt = 0;
  250. int loop;
  251. bool wait_early;
  252. /* waitcnt processing will be compiled out if !QUEUED_LOCK_STAT */
  253. for (;; waitcnt++) {
  254. for (wait_early = false, loop = SPIN_THRESHOLD; loop; loop--) {
  255. if (READ_ONCE(node->locked))
  256. return;
  257. if (pv_wait_early(pp, loop)) {
  258. wait_early = true;
  259. break;
  260. }
  261. cpu_relax();
  262. }
  263. /*
  264. * Order pn->state vs pn->locked thusly:
  265. *
  266. * [S] pn->state = vcpu_halted [S] next->locked = 1
  267. * MB MB
  268. * [L] pn->locked [RmW] pn->state = vcpu_hashed
  269. *
  270. * Matches the cmpxchg() from pv_kick_node().
  271. */
  272. smp_store_mb(pn->state, vcpu_halted);
  273. if (!READ_ONCE(node->locked)) {
  274. qstat_inc(qstat_pv_wait_node, true);
  275. qstat_inc(qstat_pv_wait_again, waitcnt);
  276. qstat_inc(qstat_pv_wait_early, wait_early);
  277. pv_wait(&pn->state, vcpu_halted);
  278. }
  279. /*
  280. * If pv_kick_node() changed us to vcpu_hashed, retain that
  281. * value so that pv_wait_head_or_lock() knows to not also try
  282. * to hash this lock.
  283. */
  284. cmpxchg(&pn->state, vcpu_halted, vcpu_running);
  285. /*
  286. * If the locked flag is still not set after wakeup, it is a
  287. * spurious wakeup and the vCPU should wait again. However,
  288. * there is a pretty high overhead for CPU halting and kicking.
  289. * So it is better to spin for a while in the hope that the
  290. * MCS lock will be released soon.
  291. */
  292. qstat_inc(qstat_pv_spurious_wakeup, !READ_ONCE(node->locked));
  293. }
  294. /*
  295. * By now our node->locked should be 1 and our caller will not actually
  296. * spin-wait for it. We do however rely on our caller to do a
  297. * load-acquire for us.
  298. */
  299. }
  300. /*
  301. * Called after setting next->locked = 1 when we're the lock owner.
  302. *
  303. * Instead of waking the waiters stuck in pv_wait_node() advance their state
  304. * such that they're waiting in pv_wait_head_or_lock(), this avoids a
  305. * wake/sleep cycle.
  306. */
  307. static void pv_kick_node(struct qspinlock *lock, struct mcs_spinlock *node)
  308. {
  309. struct pv_node *pn = (struct pv_node *)node;
  310. struct __qspinlock *l = (void *)lock;
  311. /*
  312. * If the vCPU is indeed halted, advance its state to match that of
  313. * pv_wait_node(). If OTOH this fails, the vCPU was running and will
  314. * observe its next->locked value and advance itself.
  315. *
  316. * Matches with smp_store_mb() and cmpxchg() in pv_wait_node()
  317. */
  318. if (cmpxchg(&pn->state, vcpu_halted, vcpu_hashed) != vcpu_halted)
  319. return;
  320. /*
  321. * Put the lock into the hash table and set the _Q_SLOW_VAL.
  322. *
  323. * As this is the same vCPU that will check the _Q_SLOW_VAL value and
  324. * the hash table later on at unlock time, no atomic instruction is
  325. * needed.
  326. */
  327. WRITE_ONCE(l->locked, _Q_SLOW_VAL);
  328. (void)pv_hash(lock, pn);
  329. }
  330. /*
  331. * Wait for l->locked to become clear and acquire the lock;
  332. * halt the vcpu after a short spin.
  333. * __pv_queued_spin_unlock() will wake us.
  334. *
  335. * The current value of the lock will be returned for additional processing.
  336. */
  337. static u32
  338. pv_wait_head_or_lock(struct qspinlock *lock, struct mcs_spinlock *node)
  339. {
  340. struct pv_node *pn = (struct pv_node *)node;
  341. struct __qspinlock *l = (void *)lock;
  342. struct qspinlock **lp = NULL;
  343. int waitcnt = 0;
  344. int loop;
  345. /*
  346. * If pv_kick_node() already advanced our state, we don't need to
  347. * insert ourselves into the hash table anymore.
  348. */
  349. if (READ_ONCE(pn->state) == vcpu_hashed)
  350. lp = (struct qspinlock **)1;
  351. /*
  352. * Tracking # of slowpath locking operations
  353. */
  354. qstat_inc(qstat_pv_lock_slowpath, true);
  355. for (;; waitcnt++) {
  356. /*
  357. * Set correct vCPU state to be used by queue node wait-early
  358. * mechanism.
  359. */
  360. WRITE_ONCE(pn->state, vcpu_running);
  361. /*
  362. * Set the pending bit in the active lock spinning loop to
  363. * disable lock stealing before attempting to acquire the lock.
  364. */
  365. set_pending(lock);
  366. for (loop = SPIN_THRESHOLD; loop; loop--) {
  367. if (trylock_clear_pending(lock))
  368. goto gotlock;
  369. cpu_relax();
  370. }
  371. clear_pending(lock);
  372. if (!lp) { /* ONCE */
  373. lp = pv_hash(lock, pn);
  374. /*
  375. * We must hash before setting _Q_SLOW_VAL, such that
  376. * when we observe _Q_SLOW_VAL in __pv_queued_spin_unlock()
  377. * we'll be sure to be able to observe our hash entry.
  378. *
  379. * [S] <hash> [Rmw] l->locked == _Q_SLOW_VAL
  380. * MB RMB
  381. * [RmW] l->locked = _Q_SLOW_VAL [L] <unhash>
  382. *
  383. * Matches the smp_rmb() in __pv_queued_spin_unlock().
  384. */
  385. if (xchg(&l->locked, _Q_SLOW_VAL) == 0) {
  386. /*
  387. * The lock was free and now we own the lock.
  388. * Change the lock value back to _Q_LOCKED_VAL
  389. * and unhash the table.
  390. */
  391. WRITE_ONCE(l->locked, _Q_LOCKED_VAL);
  392. WRITE_ONCE(*lp, NULL);
  393. goto gotlock;
  394. }
  395. }
  396. WRITE_ONCE(pn->state, vcpu_halted);
  397. qstat_inc(qstat_pv_wait_head, true);
  398. qstat_inc(qstat_pv_wait_again, waitcnt);
  399. pv_wait(&l->locked, _Q_SLOW_VAL);
  400. /*
  401. * The unlocker should have freed the lock before kicking the
  402. * CPU. So if the lock is still not free, it is a spurious
  403. * wakeup or another vCPU has stolen the lock. The current
  404. * vCPU should spin again.
  405. */
  406. qstat_inc(qstat_pv_spurious_wakeup, READ_ONCE(l->locked));
  407. }
  408. /*
  409. * The cmpxchg() or xchg() call before coming here provides the
  410. * acquire semantics for locking. The dummy ORing of _Q_LOCKED_VAL
  411. * here is to indicate to the compiler that the value will always
  412. * be nozero to enable better code optimization.
  413. */
  414. gotlock:
  415. return (u32)(atomic_read(&lock->val) | _Q_LOCKED_VAL);
  416. }
  417. /*
  418. * PV versions of the unlock fastpath and slowpath functions to be used
  419. * instead of queued_spin_unlock().
  420. */
  421. __visible void
  422. __pv_queued_spin_unlock_slowpath(struct qspinlock *lock, u8 locked)
  423. {
  424. struct __qspinlock *l = (void *)lock;
  425. struct pv_node *node;
  426. if (unlikely(locked != _Q_SLOW_VAL)) {
  427. WARN(!debug_locks_silent,
  428. "pvqspinlock: lock 0x%lx has corrupted value 0x%x!\n",
  429. (unsigned long)lock, atomic_read(&lock->val));
  430. return;
  431. }
  432. /*
  433. * A failed cmpxchg doesn't provide any memory-ordering guarantees,
  434. * so we need a barrier to order the read of the node data in
  435. * pv_unhash *after* we've read the lock being _Q_SLOW_VAL.
  436. *
  437. * Matches the cmpxchg() in pv_wait_head_or_lock() setting _Q_SLOW_VAL.
  438. */
  439. smp_rmb();
  440. /*
  441. * Since the above failed to release, this must be the SLOW path.
  442. * Therefore start by looking up the blocked node and unhashing it.
  443. */
  444. node = pv_unhash(lock);
  445. /*
  446. * Now that we have a reference to the (likely) blocked pv_node,
  447. * release the lock.
  448. */
  449. smp_store_release(&l->locked, 0);
  450. /*
  451. * At this point the memory pointed at by lock can be freed/reused,
  452. * however we can still use the pv_node to kick the CPU.
  453. * The other vCPU may not really be halted, but kicking an active
  454. * vCPU is harmless other than the additional latency in completing
  455. * the unlock.
  456. */
  457. qstat_inc(qstat_pv_kick_unlock, true);
  458. pv_kick(node->cpu);
  459. }
  460. /*
  461. * Include the architecture specific callee-save thunk of the
  462. * __pv_queued_spin_unlock(). This thunk is put together with
  463. * __pv_queued_spin_unlock() to make the callee-save thunk and the real unlock
  464. * function close to each other sharing consecutive instruction cachelines.
  465. * Alternatively, architecture specific version of __pv_queued_spin_unlock()
  466. * can be defined.
  467. */
  468. #include <asm/qspinlock_paravirt.h>
  469. #ifndef __pv_queued_spin_unlock
  470. __visible void __pv_queued_spin_unlock(struct qspinlock *lock)
  471. {
  472. struct __qspinlock *l = (void *)lock;
  473. u8 locked;
  474. /*
  475. * We must not unlock if SLOW, because in that case we must first
  476. * unhash. Otherwise it would be possible to have multiple @lock
  477. * entries, which would be BAD.
  478. */
  479. locked = cmpxchg(&l->locked, _Q_LOCKED_VAL, 0);
  480. if (likely(locked == _Q_LOCKED_VAL))
  481. return;
  482. __pv_queued_spin_unlock_slowpath(lock, locked);
  483. }
  484. #endif /* __pv_queued_spin_unlock */