cik_sdma.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "cikd.h"
  30. #include "cik.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gca/gfx_7_2_d.h"
  34. #include "gca/gfx_7_2_enum.h"
  35. #include "gca/gfx_7_2_sh_mask.h"
  36. #include "gmc/gmc_7_1_d.h"
  37. #include "gmc/gmc_7_1_sh_mask.h"
  38. #include "oss/oss_2_0_d.h"
  39. #include "oss/oss_2_0_sh_mask.h"
  40. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  41. {
  42. SDMA0_REGISTER_OFFSET,
  43. SDMA1_REGISTER_OFFSET
  44. };
  45. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
  46. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
  47. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
  48. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
  49. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
  51. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  52. MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
  53. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  54. MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
  55. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  56. MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
  57. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  58. MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
  59. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
  60. /*
  61. * sDMA - System DMA
  62. * Starting with CIK, the GPU has new asynchronous
  63. * DMA engines. These engines are used for compute
  64. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  65. * and each one supports 1 ring buffer used for gfx
  66. * and 2 queues used for compute.
  67. *
  68. * The programming model is very similar to the CP
  69. * (ring buffer, IBs, etc.), but sDMA has it's own
  70. * packet format that is different from the PM4 format
  71. * used by the CP. sDMA supports copying data, writing
  72. * embedded data, solid fills, and a number of other
  73. * things. It also has support for tiling/detiling of
  74. * buffers.
  75. */
  76. /**
  77. * cik_sdma_init_microcode - load ucode images from disk
  78. *
  79. * @adev: amdgpu_device pointer
  80. *
  81. * Use the firmware interface to load the ucode images into
  82. * the driver (not loaded into hw).
  83. * Returns 0 on success, error on failure.
  84. */
  85. static int cik_sdma_init_microcode(struct amdgpu_device *adev)
  86. {
  87. const char *chip_name;
  88. char fw_name[30];
  89. int err = 0, i;
  90. DRM_DEBUG("\n");
  91. switch (adev->asic_type) {
  92. case CHIP_BONAIRE:
  93. chip_name = "bonaire";
  94. break;
  95. case CHIP_HAWAII:
  96. chip_name = "hawaii";
  97. break;
  98. case CHIP_KAVERI:
  99. chip_name = "kaveri";
  100. break;
  101. case CHIP_KABINI:
  102. chip_name = "kabini";
  103. break;
  104. case CHIP_MULLINS:
  105. chip_name = "mullins";
  106. break;
  107. default: BUG();
  108. }
  109. for (i = 0; i < adev->sdma.num_instances; i++) {
  110. if (i == 0)
  111. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  112. else
  113. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
  114. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  115. if (err)
  116. goto out;
  117. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  118. }
  119. out:
  120. if (err) {
  121. printk(KERN_ERR
  122. "cik_sdma: Failed to load firmware \"%s\"\n",
  123. fw_name);
  124. for (i = 0; i < adev->sdma.num_instances; i++) {
  125. release_firmware(adev->sdma.instance[i].fw);
  126. adev->sdma.instance[i].fw = NULL;
  127. }
  128. }
  129. return err;
  130. }
  131. /**
  132. * cik_sdma_ring_get_rptr - get the current read pointer
  133. *
  134. * @ring: amdgpu ring pointer
  135. *
  136. * Get the current rptr from the hardware (CIK+).
  137. */
  138. static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
  139. {
  140. u32 rptr;
  141. rptr = ring->adev->wb.wb[ring->rptr_offs];
  142. return (rptr & 0x3fffc) >> 2;
  143. }
  144. /**
  145. * cik_sdma_ring_get_wptr - get the current write pointer
  146. *
  147. * @ring: amdgpu ring pointer
  148. *
  149. * Get the current wptr from the hardware (CIK+).
  150. */
  151. static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
  152. {
  153. struct amdgpu_device *adev = ring->adev;
  154. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  155. return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  156. }
  157. /**
  158. * cik_sdma_ring_set_wptr - commit the write pointer
  159. *
  160. * @ring: amdgpu ring pointer
  161. *
  162. * Write the wptr back to the hardware (CIK+).
  163. */
  164. static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
  165. {
  166. struct amdgpu_device *adev = ring->adev;
  167. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  168. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
  169. }
  170. static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  171. {
  172. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  173. int i;
  174. for (i = 0; i < count; i++)
  175. if (sdma && sdma->burst_nop && (i == 0))
  176. amdgpu_ring_write(ring, ring->nop |
  177. SDMA_NOP_COUNT(count - 1));
  178. else
  179. amdgpu_ring_write(ring, ring->nop);
  180. }
  181. /**
  182. * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
  183. *
  184. * @ring: amdgpu ring pointer
  185. * @ib: IB object to schedule
  186. *
  187. * Schedule an IB in the DMA ring (CIK).
  188. */
  189. static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
  190. struct amdgpu_ib *ib)
  191. {
  192. u32 extra_bits = (ib->vm ? ib->vm->ids[ring->idx].id : 0) & 0xf;
  193. u32 next_rptr = ring->wptr + 5;
  194. while ((next_rptr & 7) != 4)
  195. next_rptr++;
  196. next_rptr += 4;
  197. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  198. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  199. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  200. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  201. amdgpu_ring_write(ring, next_rptr);
  202. /* IB packet must end on a 8 DW boundary */
  203. cik_sdma_ring_insert_nop(ring, (12 - (ring->wptr & 7)) % 8);
  204. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  205. amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  206. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  207. amdgpu_ring_write(ring, ib->length_dw);
  208. }
  209. /**
  210. * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  211. *
  212. * @ring: amdgpu ring pointer
  213. *
  214. * Emit an hdp flush packet on the requested DMA ring.
  215. */
  216. static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  217. {
  218. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  219. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  220. u32 ref_and_mask;
  221. if (ring == &ring->adev->sdma.instance[0].ring)
  222. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  223. else
  224. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  225. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  226. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  227. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  228. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  229. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  230. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  231. }
  232. /**
  233. * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
  234. *
  235. * @ring: amdgpu ring pointer
  236. * @fence: amdgpu fence object
  237. *
  238. * Add a DMA fence packet to the ring to write
  239. * the fence seq number and DMA trap packet to generate
  240. * an interrupt if needed (CIK).
  241. */
  242. static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  243. unsigned flags)
  244. {
  245. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  246. /* write the fence */
  247. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  248. amdgpu_ring_write(ring, lower_32_bits(addr));
  249. amdgpu_ring_write(ring, upper_32_bits(addr));
  250. amdgpu_ring_write(ring, lower_32_bits(seq));
  251. /* optionally write high bits as well */
  252. if (write64bit) {
  253. addr += 4;
  254. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  255. amdgpu_ring_write(ring, lower_32_bits(addr));
  256. amdgpu_ring_write(ring, upper_32_bits(addr));
  257. amdgpu_ring_write(ring, upper_32_bits(seq));
  258. }
  259. /* generate an interrupt */
  260. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  261. }
  262. /**
  263. * cik_sdma_ring_emit_semaphore - emit a semaphore on the dma ring
  264. *
  265. * @ring: amdgpu_ring structure holding ring information
  266. * @semaphore: amdgpu semaphore object
  267. * @emit_wait: wait or signal semaphore
  268. *
  269. * Add a DMA semaphore packet to the ring wait on or signal
  270. * other rings (CIK).
  271. */
  272. static bool cik_sdma_ring_emit_semaphore(struct amdgpu_ring *ring,
  273. struct amdgpu_semaphore *semaphore,
  274. bool emit_wait)
  275. {
  276. u64 addr = semaphore->gpu_addr;
  277. u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
  278. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
  279. amdgpu_ring_write(ring, addr & 0xfffffff8);
  280. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  281. return true;
  282. }
  283. /**
  284. * cik_sdma_gfx_stop - stop the gfx async dma engines
  285. *
  286. * @adev: amdgpu_device pointer
  287. *
  288. * Stop the gfx async dma ring buffers (CIK).
  289. */
  290. static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
  291. {
  292. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  293. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  294. u32 rb_cntl;
  295. int i;
  296. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  297. (adev->mman.buffer_funcs_ring == sdma1))
  298. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  299. for (i = 0; i < adev->sdma.num_instances; i++) {
  300. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  301. rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
  302. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  303. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
  304. }
  305. sdma0->ready = false;
  306. sdma1->ready = false;
  307. }
  308. /**
  309. * cik_sdma_rlc_stop - stop the compute async dma engines
  310. *
  311. * @adev: amdgpu_device pointer
  312. *
  313. * Stop the compute async dma queues (CIK).
  314. */
  315. static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
  316. {
  317. /* XXX todo */
  318. }
  319. /**
  320. * cik_sdma_enable - stop the async dma engines
  321. *
  322. * @adev: amdgpu_device pointer
  323. * @enable: enable/disable the DMA MEs.
  324. *
  325. * Halt or unhalt the async dma engines (CIK).
  326. */
  327. static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
  328. {
  329. u32 me_cntl;
  330. int i;
  331. if (enable == false) {
  332. cik_sdma_gfx_stop(adev);
  333. cik_sdma_rlc_stop(adev);
  334. }
  335. for (i = 0; i < adev->sdma.num_instances; i++) {
  336. me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  337. if (enable)
  338. me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
  339. else
  340. me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
  341. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
  342. }
  343. }
  344. /**
  345. * cik_sdma_gfx_resume - setup and start the async dma engines
  346. *
  347. * @adev: amdgpu_device pointer
  348. *
  349. * Set up the gfx DMA ring buffers and enable them (CIK).
  350. * Returns 0 for success, error for failure.
  351. */
  352. static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
  353. {
  354. struct amdgpu_ring *ring;
  355. u32 rb_cntl, ib_cntl;
  356. u32 rb_bufsz;
  357. u32 wb_offset;
  358. int i, j, r;
  359. for (i = 0; i < adev->sdma.num_instances; i++) {
  360. ring = &adev->sdma.instance[i].ring;
  361. wb_offset = (ring->rptr_offs * 4);
  362. mutex_lock(&adev->srbm_mutex);
  363. for (j = 0; j < 16; j++) {
  364. cik_srbm_select(adev, 0, 0, 0, j);
  365. /* SDMA GFX */
  366. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  367. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  368. /* XXX SDMA RLC - todo */
  369. }
  370. cik_srbm_select(adev, 0, 0, 0, 0);
  371. mutex_unlock(&adev->srbm_mutex);
  372. WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  373. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  374. /* Set ring buffer size in dwords */
  375. rb_bufsz = order_base_2(ring->ring_size / 4);
  376. rb_cntl = rb_bufsz << 1;
  377. #ifdef __BIG_ENDIAN
  378. rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
  379. SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
  380. #endif
  381. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  382. /* Initialize the ring buffer's read and write pointers */
  383. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  384. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  385. /* set the wb address whether it's enabled or not */
  386. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  387. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  388. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  389. ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  390. rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
  391. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  392. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  393. ring->wptr = 0;
  394. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  395. /* enable DMA RB */
  396. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
  397. rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
  398. ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
  399. #ifdef __BIG_ENDIAN
  400. ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
  401. #endif
  402. /* enable DMA IBs */
  403. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  404. ring->ready = true;
  405. r = amdgpu_ring_test_ring(ring);
  406. if (r) {
  407. ring->ready = false;
  408. return r;
  409. }
  410. if (adev->mman.buffer_funcs_ring == ring)
  411. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  412. }
  413. return 0;
  414. }
  415. /**
  416. * cik_sdma_rlc_resume - setup and start the async dma engines
  417. *
  418. * @adev: amdgpu_device pointer
  419. *
  420. * Set up the compute DMA queues and enable them (CIK).
  421. * Returns 0 for success, error for failure.
  422. */
  423. static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
  424. {
  425. /* XXX todo */
  426. return 0;
  427. }
  428. /**
  429. * cik_sdma_load_microcode - load the sDMA ME ucode
  430. *
  431. * @adev: amdgpu_device pointer
  432. *
  433. * Loads the sDMA0/1 ucode.
  434. * Returns 0 for success, -EINVAL if the ucode is not available.
  435. */
  436. static int cik_sdma_load_microcode(struct amdgpu_device *adev)
  437. {
  438. const struct sdma_firmware_header_v1_0 *hdr;
  439. const __le32 *fw_data;
  440. u32 fw_size;
  441. int i, j;
  442. /* halt the MEs */
  443. cik_sdma_enable(adev, false);
  444. for (i = 0; i < adev->sdma.num_instances; i++) {
  445. if (!adev->sdma.instance[i].fw)
  446. return -EINVAL;
  447. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  448. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  449. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  450. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  451. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  452. if (adev->sdma.instance[i].feature_version >= 20)
  453. adev->sdma.instance[i].burst_nop = true;
  454. fw_data = (const __le32 *)
  455. (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  456. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  457. for (j = 0; j < fw_size; j++)
  458. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  459. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  460. }
  461. return 0;
  462. }
  463. /**
  464. * cik_sdma_start - setup and start the async dma engines
  465. *
  466. * @adev: amdgpu_device pointer
  467. *
  468. * Set up the DMA engines and enable them (CIK).
  469. * Returns 0 for success, error for failure.
  470. */
  471. static int cik_sdma_start(struct amdgpu_device *adev)
  472. {
  473. int r;
  474. r = cik_sdma_load_microcode(adev);
  475. if (r)
  476. return r;
  477. /* unhalt the MEs */
  478. cik_sdma_enable(adev, true);
  479. /* start the gfx rings and rlc compute queues */
  480. r = cik_sdma_gfx_resume(adev);
  481. if (r)
  482. return r;
  483. r = cik_sdma_rlc_resume(adev);
  484. if (r)
  485. return r;
  486. return 0;
  487. }
  488. /**
  489. * cik_sdma_ring_test_ring - simple async dma engine test
  490. *
  491. * @ring: amdgpu_ring structure holding ring information
  492. *
  493. * Test the DMA engine by writing using it to write an
  494. * value to memory. (CIK).
  495. * Returns 0 for success, error for failure.
  496. */
  497. static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
  498. {
  499. struct amdgpu_device *adev = ring->adev;
  500. unsigned i;
  501. unsigned index;
  502. int r;
  503. u32 tmp;
  504. u64 gpu_addr;
  505. r = amdgpu_wb_get(adev, &index);
  506. if (r) {
  507. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  508. return r;
  509. }
  510. gpu_addr = adev->wb.gpu_addr + (index * 4);
  511. tmp = 0xCAFEDEAD;
  512. adev->wb.wb[index] = cpu_to_le32(tmp);
  513. r = amdgpu_ring_lock(ring, 5);
  514. if (r) {
  515. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  516. amdgpu_wb_free(adev, index);
  517. return r;
  518. }
  519. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  520. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  521. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  522. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  523. amdgpu_ring_write(ring, 0xDEADBEEF);
  524. amdgpu_ring_unlock_commit(ring);
  525. for (i = 0; i < adev->usec_timeout; i++) {
  526. tmp = le32_to_cpu(adev->wb.wb[index]);
  527. if (tmp == 0xDEADBEEF)
  528. break;
  529. DRM_UDELAY(1);
  530. }
  531. if (i < adev->usec_timeout) {
  532. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  533. } else {
  534. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  535. ring->idx, tmp);
  536. r = -EINVAL;
  537. }
  538. amdgpu_wb_free(adev, index);
  539. return r;
  540. }
  541. /**
  542. * cik_sdma_ring_test_ib - test an IB on the DMA engine
  543. *
  544. * @ring: amdgpu_ring structure holding ring information
  545. *
  546. * Test a simple IB in the DMA ring (CIK).
  547. * Returns 0 on success, error on failure.
  548. */
  549. static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)
  550. {
  551. struct amdgpu_device *adev = ring->adev;
  552. struct amdgpu_ib ib;
  553. struct fence *f = NULL;
  554. unsigned i;
  555. unsigned index;
  556. int r;
  557. u32 tmp = 0;
  558. u64 gpu_addr;
  559. r = amdgpu_wb_get(adev, &index);
  560. if (r) {
  561. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  562. return r;
  563. }
  564. gpu_addr = adev->wb.gpu_addr + (index * 4);
  565. tmp = 0xCAFEDEAD;
  566. adev->wb.wb[index] = cpu_to_le32(tmp);
  567. memset(&ib, 0, sizeof(ib));
  568. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  569. if (r) {
  570. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  571. goto err0;
  572. }
  573. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  574. ib.ptr[1] = lower_32_bits(gpu_addr);
  575. ib.ptr[2] = upper_32_bits(gpu_addr);
  576. ib.ptr[3] = 1;
  577. ib.ptr[4] = 0xDEADBEEF;
  578. ib.length_dw = 5;
  579. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
  580. AMDGPU_FENCE_OWNER_UNDEFINED,
  581. &f);
  582. if (r)
  583. goto err1;
  584. r = fence_wait(f, false);
  585. if (r) {
  586. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  587. goto err1;
  588. }
  589. for (i = 0; i < adev->usec_timeout; i++) {
  590. tmp = le32_to_cpu(adev->wb.wb[index]);
  591. if (tmp == 0xDEADBEEF)
  592. break;
  593. DRM_UDELAY(1);
  594. }
  595. if (i < adev->usec_timeout) {
  596. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  597. ring->idx, i);
  598. goto err1;
  599. } else {
  600. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  601. r = -EINVAL;
  602. }
  603. err1:
  604. fence_put(f);
  605. amdgpu_ib_free(adev, &ib);
  606. err0:
  607. amdgpu_wb_free(adev, index);
  608. return r;
  609. }
  610. /**
  611. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  612. *
  613. * @ib: indirect buffer to fill with commands
  614. * @pe: addr of the page entry
  615. * @src: src addr to copy from
  616. * @count: number of page entries to update
  617. *
  618. * Update PTEs by copying them from the GART using sDMA (CIK).
  619. */
  620. static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
  621. uint64_t pe, uint64_t src,
  622. unsigned count)
  623. {
  624. while (count) {
  625. unsigned bytes = count * 8;
  626. if (bytes > 0x1FFFF8)
  627. bytes = 0x1FFFF8;
  628. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  629. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  630. ib->ptr[ib->length_dw++] = bytes;
  631. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  632. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  633. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  634. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  635. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  636. pe += bytes;
  637. src += bytes;
  638. count -= bytes / 8;
  639. }
  640. }
  641. /**
  642. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  643. *
  644. * @ib: indirect buffer to fill with commands
  645. * @pe: addr of the page entry
  646. * @addr: dst addr to write into pe
  647. * @count: number of page entries to update
  648. * @incr: increase next addr by incr bytes
  649. * @flags: access flags
  650. *
  651. * Update PTEs by writing them manually using sDMA (CIK).
  652. */
  653. static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib,
  654. uint64_t pe,
  655. uint64_t addr, unsigned count,
  656. uint32_t incr, uint32_t flags)
  657. {
  658. uint64_t value;
  659. unsigned ndw;
  660. while (count) {
  661. ndw = count * 2;
  662. if (ndw > 0xFFFFE)
  663. ndw = 0xFFFFE;
  664. /* for non-physically contiguous pages (system) */
  665. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  666. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  667. ib->ptr[ib->length_dw++] = pe;
  668. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  669. ib->ptr[ib->length_dw++] = ndw;
  670. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  671. if (flags & AMDGPU_PTE_SYSTEM) {
  672. value = amdgpu_vm_map_gart(ib->ring->adev, addr);
  673. value &= 0xFFFFFFFFFFFFF000ULL;
  674. } else if (flags & AMDGPU_PTE_VALID) {
  675. value = addr;
  676. } else {
  677. value = 0;
  678. }
  679. addr += incr;
  680. value |= flags;
  681. ib->ptr[ib->length_dw++] = value;
  682. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  683. }
  684. }
  685. }
  686. /**
  687. * cik_sdma_vm_set_pages - update the page tables using sDMA
  688. *
  689. * @ib: indirect buffer to fill with commands
  690. * @pe: addr of the page entry
  691. * @addr: dst addr to write into pe
  692. * @count: number of page entries to update
  693. * @incr: increase next addr by incr bytes
  694. * @flags: access flags
  695. *
  696. * Update the page tables using sDMA (CIK).
  697. */
  698. static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib,
  699. uint64_t pe,
  700. uint64_t addr, unsigned count,
  701. uint32_t incr, uint32_t flags)
  702. {
  703. uint64_t value;
  704. unsigned ndw;
  705. while (count) {
  706. ndw = count;
  707. if (ndw > 0x7FFFF)
  708. ndw = 0x7FFFF;
  709. if (flags & AMDGPU_PTE_VALID)
  710. value = addr;
  711. else
  712. value = 0;
  713. /* for physically contiguous pages (vram) */
  714. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  715. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  716. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  717. ib->ptr[ib->length_dw++] = flags; /* mask */
  718. ib->ptr[ib->length_dw++] = 0;
  719. ib->ptr[ib->length_dw++] = value; /* value */
  720. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  721. ib->ptr[ib->length_dw++] = incr; /* increment size */
  722. ib->ptr[ib->length_dw++] = 0;
  723. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  724. pe += ndw * 8;
  725. addr += ndw * incr;
  726. count -= ndw;
  727. }
  728. }
  729. /**
  730. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  731. *
  732. * @ib: indirect buffer to fill with padding
  733. *
  734. */
  735. static void cik_sdma_vm_pad_ib(struct amdgpu_ib *ib)
  736. {
  737. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ib->ring);
  738. u32 pad_count;
  739. int i;
  740. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  741. for (i = 0; i < pad_count; i++)
  742. if (sdma && sdma->burst_nop && (i == 0))
  743. ib->ptr[ib->length_dw++] =
  744. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
  745. SDMA_NOP_COUNT(pad_count - 1);
  746. else
  747. ib->ptr[ib->length_dw++] =
  748. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  749. }
  750. /**
  751. * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
  752. *
  753. * @ring: amdgpu_ring pointer
  754. * @vm: amdgpu_vm pointer
  755. *
  756. * Update the page table base and flush the VM TLB
  757. * using sDMA (CIK).
  758. */
  759. static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  760. unsigned vm_id, uint64_t pd_addr)
  761. {
  762. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  763. SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
  764. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  765. if (vm_id < 8) {
  766. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  767. } else {
  768. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  769. }
  770. amdgpu_ring_write(ring, pd_addr >> 12);
  771. /* flush TLB */
  772. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  773. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  774. amdgpu_ring_write(ring, 1 << vm_id);
  775. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  776. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  777. amdgpu_ring_write(ring, 0);
  778. amdgpu_ring_write(ring, 0); /* reference */
  779. amdgpu_ring_write(ring, 0); /* mask */
  780. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  781. }
  782. static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
  783. bool enable)
  784. {
  785. u32 orig, data;
  786. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_SDMA_MGCG)) {
  787. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  788. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  789. } else {
  790. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  791. data |= 0xff000000;
  792. if (data != orig)
  793. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  794. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  795. data |= 0xff000000;
  796. if (data != orig)
  797. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  798. }
  799. }
  800. static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
  801. bool enable)
  802. {
  803. u32 orig, data;
  804. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_SDMA_LS)) {
  805. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  806. data |= 0x100;
  807. if (orig != data)
  808. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  809. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  810. data |= 0x100;
  811. if (orig != data)
  812. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  813. } else {
  814. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  815. data &= ~0x100;
  816. if (orig != data)
  817. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  818. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  819. data &= ~0x100;
  820. if (orig != data)
  821. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  822. }
  823. }
  824. static int cik_sdma_early_init(void *handle)
  825. {
  826. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  827. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  828. cik_sdma_set_ring_funcs(adev);
  829. cik_sdma_set_irq_funcs(adev);
  830. cik_sdma_set_buffer_funcs(adev);
  831. cik_sdma_set_vm_pte_funcs(adev);
  832. return 0;
  833. }
  834. static int cik_sdma_sw_init(void *handle)
  835. {
  836. struct amdgpu_ring *ring;
  837. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  838. int r, i;
  839. r = cik_sdma_init_microcode(adev);
  840. if (r) {
  841. DRM_ERROR("Failed to load sdma firmware!\n");
  842. return r;
  843. }
  844. /* SDMA trap event */
  845. r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
  846. if (r)
  847. return r;
  848. /* SDMA Privileged inst */
  849. r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
  850. if (r)
  851. return r;
  852. /* SDMA Privileged inst */
  853. r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
  854. if (r)
  855. return r;
  856. for (i = 0; i < adev->sdma.num_instances; i++) {
  857. ring = &adev->sdma.instance[i].ring;
  858. ring->ring_obj = NULL;
  859. sprintf(ring->name, "sdma%d", i);
  860. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  861. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
  862. &adev->sdma.trap_irq,
  863. (i == 0) ?
  864. AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
  865. AMDGPU_RING_TYPE_SDMA);
  866. if (r)
  867. return r;
  868. }
  869. return r;
  870. }
  871. static int cik_sdma_sw_fini(void *handle)
  872. {
  873. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  874. int i;
  875. for (i = 0; i < adev->sdma.num_instances; i++)
  876. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  877. return 0;
  878. }
  879. static int cik_sdma_hw_init(void *handle)
  880. {
  881. int r;
  882. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  883. r = cik_sdma_start(adev);
  884. if (r)
  885. return r;
  886. return r;
  887. }
  888. static int cik_sdma_hw_fini(void *handle)
  889. {
  890. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  891. cik_sdma_enable(adev, false);
  892. return 0;
  893. }
  894. static int cik_sdma_suspend(void *handle)
  895. {
  896. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  897. return cik_sdma_hw_fini(adev);
  898. }
  899. static int cik_sdma_resume(void *handle)
  900. {
  901. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  902. return cik_sdma_hw_init(adev);
  903. }
  904. static bool cik_sdma_is_idle(void *handle)
  905. {
  906. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  907. u32 tmp = RREG32(mmSRBM_STATUS2);
  908. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  909. SRBM_STATUS2__SDMA1_BUSY_MASK))
  910. return false;
  911. return true;
  912. }
  913. static int cik_sdma_wait_for_idle(void *handle)
  914. {
  915. unsigned i;
  916. u32 tmp;
  917. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  918. for (i = 0; i < adev->usec_timeout; i++) {
  919. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  920. SRBM_STATUS2__SDMA1_BUSY_MASK);
  921. if (!tmp)
  922. return 0;
  923. udelay(1);
  924. }
  925. return -ETIMEDOUT;
  926. }
  927. static void cik_sdma_print_status(void *handle)
  928. {
  929. int i, j;
  930. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  931. dev_info(adev->dev, "CIK SDMA registers\n");
  932. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  933. RREG32(mmSRBM_STATUS2));
  934. for (i = 0; i < adev->sdma.num_instances; i++) {
  935. dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
  936. i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
  937. dev_info(adev->dev, " SDMA%d_ME_CNTL=0x%08X\n",
  938. i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
  939. dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
  940. i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
  941. dev_info(adev->dev, " SDMA%d_SEM_INCOMPLETE_TIMER_CNTL=0x%08X\n",
  942. i, RREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i]));
  943. dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
  944. i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
  945. dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
  946. i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
  947. dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
  948. i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
  949. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
  950. i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
  951. dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
  952. i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
  953. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
  954. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
  955. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
  956. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
  957. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
  958. i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
  959. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
  960. i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
  961. mutex_lock(&adev->srbm_mutex);
  962. for (j = 0; j < 16; j++) {
  963. cik_srbm_select(adev, 0, 0, 0, j);
  964. dev_info(adev->dev, " VM %d:\n", j);
  965. dev_info(adev->dev, " SDMA0_GFX_VIRTUAL_ADDR=0x%08X\n",
  966. RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
  967. dev_info(adev->dev, " SDMA0_GFX_APE1_CNTL=0x%08X\n",
  968. RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
  969. }
  970. cik_srbm_select(adev, 0, 0, 0, 0);
  971. mutex_unlock(&adev->srbm_mutex);
  972. }
  973. }
  974. static int cik_sdma_soft_reset(void *handle)
  975. {
  976. u32 srbm_soft_reset = 0;
  977. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  978. u32 tmp = RREG32(mmSRBM_STATUS2);
  979. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  980. /* sdma0 */
  981. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  982. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  983. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  984. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  985. }
  986. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  987. /* sdma1 */
  988. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  989. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  990. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  991. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  992. }
  993. if (srbm_soft_reset) {
  994. cik_sdma_print_status((void *)adev);
  995. tmp = RREG32(mmSRBM_SOFT_RESET);
  996. tmp |= srbm_soft_reset;
  997. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  998. WREG32(mmSRBM_SOFT_RESET, tmp);
  999. tmp = RREG32(mmSRBM_SOFT_RESET);
  1000. udelay(50);
  1001. tmp &= ~srbm_soft_reset;
  1002. WREG32(mmSRBM_SOFT_RESET, tmp);
  1003. tmp = RREG32(mmSRBM_SOFT_RESET);
  1004. /* Wait a little for things to settle down */
  1005. udelay(50);
  1006. cik_sdma_print_status((void *)adev);
  1007. }
  1008. return 0;
  1009. }
  1010. static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
  1011. struct amdgpu_irq_src *src,
  1012. unsigned type,
  1013. enum amdgpu_interrupt_state state)
  1014. {
  1015. u32 sdma_cntl;
  1016. switch (type) {
  1017. case AMDGPU_SDMA_IRQ_TRAP0:
  1018. switch (state) {
  1019. case AMDGPU_IRQ_STATE_DISABLE:
  1020. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1021. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  1022. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1023. break;
  1024. case AMDGPU_IRQ_STATE_ENABLE:
  1025. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1026. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1027. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1028. break;
  1029. default:
  1030. break;
  1031. }
  1032. break;
  1033. case AMDGPU_SDMA_IRQ_TRAP1:
  1034. switch (state) {
  1035. case AMDGPU_IRQ_STATE_DISABLE:
  1036. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1037. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  1038. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1039. break;
  1040. case AMDGPU_IRQ_STATE_ENABLE:
  1041. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1042. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1043. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1044. break;
  1045. default:
  1046. break;
  1047. }
  1048. break;
  1049. default:
  1050. break;
  1051. }
  1052. return 0;
  1053. }
  1054. static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
  1055. struct amdgpu_irq_src *source,
  1056. struct amdgpu_iv_entry *entry)
  1057. {
  1058. u8 instance_id, queue_id;
  1059. instance_id = (entry->ring_id & 0x3) >> 0;
  1060. queue_id = (entry->ring_id & 0xc) >> 2;
  1061. DRM_DEBUG("IH: SDMA trap\n");
  1062. switch (instance_id) {
  1063. case 0:
  1064. switch (queue_id) {
  1065. case 0:
  1066. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1067. break;
  1068. case 1:
  1069. /* XXX compute */
  1070. break;
  1071. case 2:
  1072. /* XXX compute */
  1073. break;
  1074. }
  1075. break;
  1076. case 1:
  1077. switch (queue_id) {
  1078. case 0:
  1079. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1080. break;
  1081. case 1:
  1082. /* XXX compute */
  1083. break;
  1084. case 2:
  1085. /* XXX compute */
  1086. break;
  1087. }
  1088. break;
  1089. }
  1090. return 0;
  1091. }
  1092. static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
  1093. struct amdgpu_irq_src *source,
  1094. struct amdgpu_iv_entry *entry)
  1095. {
  1096. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1097. schedule_work(&adev->reset_work);
  1098. return 0;
  1099. }
  1100. static int cik_sdma_set_clockgating_state(void *handle,
  1101. enum amd_clockgating_state state)
  1102. {
  1103. bool gate = false;
  1104. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1105. if (state == AMD_CG_STATE_GATE)
  1106. gate = true;
  1107. cik_enable_sdma_mgcg(adev, gate);
  1108. cik_enable_sdma_mgls(adev, gate);
  1109. return 0;
  1110. }
  1111. static int cik_sdma_set_powergating_state(void *handle,
  1112. enum amd_powergating_state state)
  1113. {
  1114. return 0;
  1115. }
  1116. const struct amd_ip_funcs cik_sdma_ip_funcs = {
  1117. .early_init = cik_sdma_early_init,
  1118. .late_init = NULL,
  1119. .sw_init = cik_sdma_sw_init,
  1120. .sw_fini = cik_sdma_sw_fini,
  1121. .hw_init = cik_sdma_hw_init,
  1122. .hw_fini = cik_sdma_hw_fini,
  1123. .suspend = cik_sdma_suspend,
  1124. .resume = cik_sdma_resume,
  1125. .is_idle = cik_sdma_is_idle,
  1126. .wait_for_idle = cik_sdma_wait_for_idle,
  1127. .soft_reset = cik_sdma_soft_reset,
  1128. .print_status = cik_sdma_print_status,
  1129. .set_clockgating_state = cik_sdma_set_clockgating_state,
  1130. .set_powergating_state = cik_sdma_set_powergating_state,
  1131. };
  1132. static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
  1133. .get_rptr = cik_sdma_ring_get_rptr,
  1134. .get_wptr = cik_sdma_ring_get_wptr,
  1135. .set_wptr = cik_sdma_ring_set_wptr,
  1136. .parse_cs = NULL,
  1137. .emit_ib = cik_sdma_ring_emit_ib,
  1138. .emit_fence = cik_sdma_ring_emit_fence,
  1139. .emit_semaphore = cik_sdma_ring_emit_semaphore,
  1140. .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
  1141. .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
  1142. .test_ring = cik_sdma_ring_test_ring,
  1143. .test_ib = cik_sdma_ring_test_ib,
  1144. .insert_nop = cik_sdma_ring_insert_nop,
  1145. };
  1146. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
  1147. {
  1148. int i;
  1149. for (i = 0; i < adev->sdma.num_instances; i++)
  1150. adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
  1151. }
  1152. static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
  1153. .set = cik_sdma_set_trap_irq_state,
  1154. .process = cik_sdma_process_trap_irq,
  1155. };
  1156. static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
  1157. .process = cik_sdma_process_illegal_inst_irq,
  1158. };
  1159. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
  1160. {
  1161. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1162. adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
  1163. adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
  1164. }
  1165. /**
  1166. * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
  1167. *
  1168. * @ring: amdgpu_ring structure holding ring information
  1169. * @src_offset: src GPU address
  1170. * @dst_offset: dst GPU address
  1171. * @byte_count: number of bytes to xfer
  1172. *
  1173. * Copy GPU buffers using the DMA engine (CIK).
  1174. * Used by the amdgpu ttm implementation to move pages if
  1175. * registered as the asic copy callback.
  1176. */
  1177. static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
  1178. uint64_t src_offset,
  1179. uint64_t dst_offset,
  1180. uint32_t byte_count)
  1181. {
  1182. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
  1183. ib->ptr[ib->length_dw++] = byte_count;
  1184. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1185. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1186. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1187. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1188. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1189. }
  1190. /**
  1191. * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
  1192. *
  1193. * @ring: amdgpu_ring structure holding ring information
  1194. * @src_data: value to write to buffer
  1195. * @dst_offset: dst GPU address
  1196. * @byte_count: number of bytes to xfer
  1197. *
  1198. * Fill GPU buffers using the DMA engine (CIK).
  1199. */
  1200. static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
  1201. uint32_t src_data,
  1202. uint64_t dst_offset,
  1203. uint32_t byte_count)
  1204. {
  1205. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
  1206. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1207. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1208. ib->ptr[ib->length_dw++] = src_data;
  1209. ib->ptr[ib->length_dw++] = byte_count;
  1210. }
  1211. static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
  1212. .copy_max_bytes = 0x1fffff,
  1213. .copy_num_dw = 7,
  1214. .emit_copy_buffer = cik_sdma_emit_copy_buffer,
  1215. .fill_max_bytes = 0x1fffff,
  1216. .fill_num_dw = 5,
  1217. .emit_fill_buffer = cik_sdma_emit_fill_buffer,
  1218. };
  1219. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
  1220. {
  1221. if (adev->mman.buffer_funcs == NULL) {
  1222. adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
  1223. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1224. }
  1225. }
  1226. static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
  1227. .copy_pte = cik_sdma_vm_copy_pte,
  1228. .write_pte = cik_sdma_vm_write_pte,
  1229. .set_pte_pde = cik_sdma_vm_set_pte_pde,
  1230. .pad_ib = cik_sdma_vm_pad_ib,
  1231. };
  1232. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
  1233. {
  1234. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1235. adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
  1236. adev->vm_manager.vm_pte_funcs_ring = &adev->sdma.instance[0].ring;
  1237. adev->vm_manager.vm_pte_funcs_ring->is_pte_ring = true;
  1238. }
  1239. }