stm32-timer-trigger.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848
  1. /*
  2. * Copyright (C) STMicroelectronics 2016
  3. *
  4. * Author: Benjamin Gaignard <benjamin.gaignard@st.com>
  5. *
  6. * License terms: GNU General Public License (GPL), version 2
  7. */
  8. #include <linux/iio/iio.h>
  9. #include <linux/iio/sysfs.h>
  10. #include <linux/iio/timer/stm32-timer-trigger.h>
  11. #include <linux/iio/trigger.h>
  12. #include <linux/mfd/stm32-timers.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/of_device.h>
  16. #define MAX_TRIGGERS 7
  17. #define MAX_VALIDS 5
  18. /* List the triggers created by each timer */
  19. static const void *triggers_table[][MAX_TRIGGERS] = {
  20. { TIM1_TRGO, TIM1_TRGO2, TIM1_CH1, TIM1_CH2, TIM1_CH3, TIM1_CH4,},
  21. { TIM2_TRGO, TIM2_CH1, TIM2_CH2, TIM2_CH3, TIM2_CH4,},
  22. { TIM3_TRGO, TIM3_CH1, TIM3_CH2, TIM3_CH3, TIM3_CH4,},
  23. { TIM4_TRGO, TIM4_CH1, TIM4_CH2, TIM4_CH3, TIM4_CH4,},
  24. { TIM5_TRGO, TIM5_CH1, TIM5_CH2, TIM5_CH3, TIM5_CH4,},
  25. { TIM6_TRGO,},
  26. { TIM7_TRGO,},
  27. { TIM8_TRGO, TIM8_TRGO2, TIM8_CH1, TIM8_CH2, TIM8_CH3, TIM8_CH4,},
  28. { TIM9_TRGO, TIM9_CH1, TIM9_CH2,},
  29. { TIM10_OC1,},
  30. { TIM11_OC1,},
  31. { TIM12_TRGO, TIM12_CH1, TIM12_CH2,},
  32. { TIM13_OC1,},
  33. { TIM14_OC1,},
  34. { TIM15_TRGO,},
  35. { TIM16_OC1,},
  36. { TIM17_OC1,},
  37. };
  38. /* List the triggers accepted by each timer */
  39. static const void *valids_table[][MAX_VALIDS] = {
  40. { TIM5_TRGO, TIM2_TRGO, TIM3_TRGO, TIM4_TRGO,},
  41. { TIM1_TRGO, TIM8_TRGO, TIM3_TRGO, TIM4_TRGO,},
  42. { TIM1_TRGO, TIM2_TRGO, TIM5_TRGO, TIM4_TRGO,},
  43. { TIM1_TRGO, TIM2_TRGO, TIM3_TRGO, TIM8_TRGO,},
  44. { TIM2_TRGO, TIM3_TRGO, TIM4_TRGO, TIM8_TRGO,},
  45. { }, /* timer 6 */
  46. { }, /* timer 7 */
  47. { TIM1_TRGO, TIM2_TRGO, TIM4_TRGO, TIM5_TRGO,},
  48. { TIM2_TRGO, TIM3_TRGO, TIM10_OC1, TIM11_OC1,},
  49. { }, /* timer 10 */
  50. { }, /* timer 11 */
  51. { TIM4_TRGO, TIM5_TRGO, TIM13_OC1, TIM14_OC1,},
  52. };
  53. static const void *stm32h7_valids_table[][MAX_VALIDS] = {
  54. { TIM15_TRGO, TIM2_TRGO, TIM3_TRGO, TIM4_TRGO,},
  55. { TIM1_TRGO, TIM8_TRGO, TIM3_TRGO, TIM4_TRGO,},
  56. { TIM1_TRGO, TIM2_TRGO, TIM15_TRGO, TIM4_TRGO,},
  57. { TIM1_TRGO, TIM2_TRGO, TIM3_TRGO, TIM8_TRGO,},
  58. { TIM1_TRGO, TIM8_TRGO, TIM3_TRGO, TIM4_TRGO,},
  59. { }, /* timer 6 */
  60. { }, /* timer 7 */
  61. { TIM1_TRGO, TIM2_TRGO, TIM4_TRGO, TIM5_TRGO,},
  62. { }, /* timer 9 */
  63. { }, /* timer 10 */
  64. { }, /* timer 11 */
  65. { TIM4_TRGO, TIM5_TRGO, TIM13_OC1, TIM14_OC1,},
  66. { }, /* timer 13 */
  67. { }, /* timer 14 */
  68. { TIM1_TRGO, TIM3_TRGO, TIM16_OC1, TIM17_OC1,},
  69. { }, /* timer 16 */
  70. { }, /* timer 17 */
  71. };
  72. struct stm32_timer_trigger {
  73. struct device *dev;
  74. struct regmap *regmap;
  75. struct clk *clk;
  76. u32 max_arr;
  77. const void *triggers;
  78. const void *valids;
  79. bool has_trgo2;
  80. };
  81. struct stm32_timer_trigger_cfg {
  82. const void *(*valids_table)[MAX_VALIDS];
  83. const unsigned int num_valids_table;
  84. };
  85. static bool stm32_timer_is_trgo2_name(const char *name)
  86. {
  87. return !!strstr(name, "trgo2");
  88. }
  89. static bool stm32_timer_is_trgo_name(const char *name)
  90. {
  91. return (!!strstr(name, "trgo") && !strstr(name, "trgo2"));
  92. }
  93. static int stm32_timer_start(struct stm32_timer_trigger *priv,
  94. struct iio_trigger *trig,
  95. unsigned int frequency)
  96. {
  97. unsigned long long prd, div;
  98. int prescaler = 0;
  99. u32 ccer, cr1;
  100. /* Period and prescaler values depends of clock rate */
  101. div = (unsigned long long)clk_get_rate(priv->clk);
  102. do_div(div, frequency);
  103. prd = div;
  104. /*
  105. * Increase prescaler value until we get a result that fit
  106. * with auto reload register maximum value.
  107. */
  108. while (div > priv->max_arr) {
  109. prescaler++;
  110. div = prd;
  111. do_div(div, (prescaler + 1));
  112. }
  113. prd = div;
  114. if (prescaler > MAX_TIM_PSC) {
  115. dev_err(priv->dev, "prescaler exceeds the maximum value\n");
  116. return -EINVAL;
  117. }
  118. /* Check if nobody else use the timer */
  119. regmap_read(priv->regmap, TIM_CCER, &ccer);
  120. if (ccer & TIM_CCER_CCXE)
  121. return -EBUSY;
  122. regmap_read(priv->regmap, TIM_CR1, &cr1);
  123. if (!(cr1 & TIM_CR1_CEN))
  124. clk_enable(priv->clk);
  125. regmap_write(priv->regmap, TIM_PSC, prescaler);
  126. regmap_write(priv->regmap, TIM_ARR, prd - 1);
  127. regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_ARPE, TIM_CR1_ARPE);
  128. /* Force master mode to update mode */
  129. if (stm32_timer_is_trgo2_name(trig->name))
  130. regmap_update_bits(priv->regmap, TIM_CR2, TIM_CR2_MMS2,
  131. 0x2 << TIM_CR2_MMS2_SHIFT);
  132. else
  133. regmap_update_bits(priv->regmap, TIM_CR2, TIM_CR2_MMS,
  134. 0x2 << TIM_CR2_MMS_SHIFT);
  135. /* Make sure that registers are updated */
  136. regmap_update_bits(priv->regmap, TIM_EGR, TIM_EGR_UG, TIM_EGR_UG);
  137. /* Enable controller */
  138. regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_CEN, TIM_CR1_CEN);
  139. return 0;
  140. }
  141. static void stm32_timer_stop(struct stm32_timer_trigger *priv)
  142. {
  143. u32 ccer, cr1;
  144. regmap_read(priv->regmap, TIM_CCER, &ccer);
  145. if (ccer & TIM_CCER_CCXE)
  146. return;
  147. regmap_read(priv->regmap, TIM_CR1, &cr1);
  148. if (cr1 & TIM_CR1_CEN)
  149. clk_disable(priv->clk);
  150. /* Stop timer */
  151. regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_ARPE, 0);
  152. regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_CEN, 0);
  153. regmap_write(priv->regmap, TIM_PSC, 0);
  154. regmap_write(priv->regmap, TIM_ARR, 0);
  155. /* Make sure that registers are updated */
  156. regmap_update_bits(priv->regmap, TIM_EGR, TIM_EGR_UG, TIM_EGR_UG);
  157. }
  158. static ssize_t stm32_tt_store_frequency(struct device *dev,
  159. struct device_attribute *attr,
  160. const char *buf, size_t len)
  161. {
  162. struct iio_trigger *trig = to_iio_trigger(dev);
  163. struct stm32_timer_trigger *priv = iio_trigger_get_drvdata(trig);
  164. unsigned int freq;
  165. int ret;
  166. ret = kstrtouint(buf, 10, &freq);
  167. if (ret)
  168. return ret;
  169. if (freq == 0) {
  170. stm32_timer_stop(priv);
  171. } else {
  172. ret = stm32_timer_start(priv, trig, freq);
  173. if (ret)
  174. return ret;
  175. }
  176. return len;
  177. }
  178. static ssize_t stm32_tt_read_frequency(struct device *dev,
  179. struct device_attribute *attr, char *buf)
  180. {
  181. struct iio_trigger *trig = to_iio_trigger(dev);
  182. struct stm32_timer_trigger *priv = iio_trigger_get_drvdata(trig);
  183. u32 psc, arr, cr1;
  184. unsigned long long freq = 0;
  185. regmap_read(priv->regmap, TIM_CR1, &cr1);
  186. regmap_read(priv->regmap, TIM_PSC, &psc);
  187. regmap_read(priv->regmap, TIM_ARR, &arr);
  188. if (cr1 & TIM_CR1_CEN) {
  189. freq = (unsigned long long)clk_get_rate(priv->clk);
  190. do_div(freq, psc + 1);
  191. do_div(freq, arr + 1);
  192. }
  193. return sprintf(buf, "%d\n", (unsigned int)freq);
  194. }
  195. static IIO_DEV_ATTR_SAMP_FREQ(0660,
  196. stm32_tt_read_frequency,
  197. stm32_tt_store_frequency);
  198. #define MASTER_MODE_MAX 7
  199. #define MASTER_MODE2_MAX 15
  200. static char *master_mode_table[] = {
  201. "reset",
  202. "enable",
  203. "update",
  204. "compare_pulse",
  205. "OC1REF",
  206. "OC2REF",
  207. "OC3REF",
  208. "OC4REF",
  209. /* Master mode selection 2 only */
  210. "OC5REF",
  211. "OC6REF",
  212. "compare_pulse_OC4REF",
  213. "compare_pulse_OC6REF",
  214. "compare_pulse_OC4REF_r_or_OC6REF_r",
  215. "compare_pulse_OC4REF_r_or_OC6REF_f",
  216. "compare_pulse_OC5REF_r_or_OC6REF_r",
  217. "compare_pulse_OC5REF_r_or_OC6REF_f",
  218. };
  219. static ssize_t stm32_tt_show_master_mode(struct device *dev,
  220. struct device_attribute *attr,
  221. char *buf)
  222. {
  223. struct stm32_timer_trigger *priv = dev_get_drvdata(dev);
  224. struct iio_trigger *trig = to_iio_trigger(dev);
  225. u32 cr2;
  226. regmap_read(priv->regmap, TIM_CR2, &cr2);
  227. if (stm32_timer_is_trgo2_name(trig->name))
  228. cr2 = (cr2 & TIM_CR2_MMS2) >> TIM_CR2_MMS2_SHIFT;
  229. else
  230. cr2 = (cr2 & TIM_CR2_MMS) >> TIM_CR2_MMS_SHIFT;
  231. return snprintf(buf, PAGE_SIZE, "%s\n", master_mode_table[cr2]);
  232. }
  233. static ssize_t stm32_tt_store_master_mode(struct device *dev,
  234. struct device_attribute *attr,
  235. const char *buf, size_t len)
  236. {
  237. struct stm32_timer_trigger *priv = dev_get_drvdata(dev);
  238. struct iio_trigger *trig = to_iio_trigger(dev);
  239. u32 mask, shift, master_mode_max;
  240. int i;
  241. if (stm32_timer_is_trgo2_name(trig->name)) {
  242. mask = TIM_CR2_MMS2;
  243. shift = TIM_CR2_MMS2_SHIFT;
  244. master_mode_max = MASTER_MODE2_MAX;
  245. } else {
  246. mask = TIM_CR2_MMS;
  247. shift = TIM_CR2_MMS_SHIFT;
  248. master_mode_max = MASTER_MODE_MAX;
  249. }
  250. for (i = 0; i <= master_mode_max; i++) {
  251. if (!strncmp(master_mode_table[i], buf,
  252. strlen(master_mode_table[i]))) {
  253. regmap_update_bits(priv->regmap, TIM_CR2, mask,
  254. i << shift);
  255. /* Make sure that registers are updated */
  256. regmap_update_bits(priv->regmap, TIM_EGR,
  257. TIM_EGR_UG, TIM_EGR_UG);
  258. return len;
  259. }
  260. }
  261. return -EINVAL;
  262. }
  263. static ssize_t stm32_tt_show_master_mode_avail(struct device *dev,
  264. struct device_attribute *attr,
  265. char *buf)
  266. {
  267. struct iio_trigger *trig = to_iio_trigger(dev);
  268. unsigned int i, master_mode_max;
  269. size_t len = 0;
  270. if (stm32_timer_is_trgo2_name(trig->name))
  271. master_mode_max = MASTER_MODE2_MAX;
  272. else
  273. master_mode_max = MASTER_MODE_MAX;
  274. for (i = 0; i <= master_mode_max; i++)
  275. len += scnprintf(buf + len, PAGE_SIZE - len,
  276. "%s ", master_mode_table[i]);
  277. /* replace trailing space by newline */
  278. buf[len - 1] = '\n';
  279. return len;
  280. }
  281. static IIO_DEVICE_ATTR(master_mode_available, 0444,
  282. stm32_tt_show_master_mode_avail, NULL, 0);
  283. static IIO_DEVICE_ATTR(master_mode, 0660,
  284. stm32_tt_show_master_mode,
  285. stm32_tt_store_master_mode,
  286. 0);
  287. static struct attribute *stm32_trigger_attrs[] = {
  288. &iio_dev_attr_sampling_frequency.dev_attr.attr,
  289. &iio_dev_attr_master_mode.dev_attr.attr,
  290. &iio_dev_attr_master_mode_available.dev_attr.attr,
  291. NULL,
  292. };
  293. static const struct attribute_group stm32_trigger_attr_group = {
  294. .attrs = stm32_trigger_attrs,
  295. };
  296. static const struct attribute_group *stm32_trigger_attr_groups[] = {
  297. &stm32_trigger_attr_group,
  298. NULL,
  299. };
  300. static const struct iio_trigger_ops timer_trigger_ops = {
  301. .owner = THIS_MODULE,
  302. };
  303. static int stm32_setup_iio_triggers(struct stm32_timer_trigger *priv)
  304. {
  305. int ret;
  306. const char * const *cur = priv->triggers;
  307. while (cur && *cur) {
  308. struct iio_trigger *trig;
  309. bool cur_is_trgo = stm32_timer_is_trgo_name(*cur);
  310. bool cur_is_trgo2 = stm32_timer_is_trgo2_name(*cur);
  311. if (cur_is_trgo2 && !priv->has_trgo2) {
  312. cur++;
  313. continue;
  314. }
  315. trig = devm_iio_trigger_alloc(priv->dev, "%s", *cur);
  316. if (!trig)
  317. return -ENOMEM;
  318. trig->dev.parent = priv->dev->parent;
  319. trig->ops = &timer_trigger_ops;
  320. /*
  321. * sampling frequency and master mode attributes
  322. * should only be available on trgo/trgo2 triggers
  323. */
  324. if (cur_is_trgo || cur_is_trgo2)
  325. trig->dev.groups = stm32_trigger_attr_groups;
  326. iio_trigger_set_drvdata(trig, priv);
  327. ret = devm_iio_trigger_register(priv->dev, trig);
  328. if (ret)
  329. return ret;
  330. cur++;
  331. }
  332. return 0;
  333. }
  334. static int stm32_counter_read_raw(struct iio_dev *indio_dev,
  335. struct iio_chan_spec const *chan,
  336. int *val, int *val2, long mask)
  337. {
  338. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  339. switch (mask) {
  340. case IIO_CHAN_INFO_RAW:
  341. {
  342. u32 cnt;
  343. regmap_read(priv->regmap, TIM_CNT, &cnt);
  344. *val = cnt;
  345. return IIO_VAL_INT;
  346. }
  347. case IIO_CHAN_INFO_SCALE:
  348. {
  349. u32 smcr;
  350. regmap_read(priv->regmap, TIM_SMCR, &smcr);
  351. smcr &= TIM_SMCR_SMS;
  352. *val = 1;
  353. *val2 = 0;
  354. /* in quadrature case scale = 0.25 */
  355. if (smcr == 3)
  356. *val2 = 2;
  357. return IIO_VAL_FRACTIONAL_LOG2;
  358. }
  359. }
  360. return -EINVAL;
  361. }
  362. static int stm32_counter_write_raw(struct iio_dev *indio_dev,
  363. struct iio_chan_spec const *chan,
  364. int val, int val2, long mask)
  365. {
  366. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  367. switch (mask) {
  368. case IIO_CHAN_INFO_RAW:
  369. regmap_write(priv->regmap, TIM_CNT, val);
  370. return IIO_VAL_INT;
  371. case IIO_CHAN_INFO_SCALE:
  372. /* fixed scale */
  373. return -EINVAL;
  374. }
  375. return -EINVAL;
  376. }
  377. static int stm32_counter_validate_trigger(struct iio_dev *indio_dev,
  378. struct iio_trigger *trig)
  379. {
  380. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  381. const char * const *cur = priv->valids;
  382. unsigned int i = 0;
  383. if (!is_stm32_timer_trigger(trig))
  384. return -EINVAL;
  385. while (cur && *cur) {
  386. if (!strncmp(trig->name, *cur, strlen(trig->name))) {
  387. regmap_update_bits(priv->regmap,
  388. TIM_SMCR, TIM_SMCR_TS,
  389. i << TIM_SMCR_TS_SHIFT);
  390. return 0;
  391. }
  392. cur++;
  393. i++;
  394. }
  395. return -EINVAL;
  396. }
  397. static const struct iio_info stm32_trigger_info = {
  398. .driver_module = THIS_MODULE,
  399. .validate_trigger = stm32_counter_validate_trigger,
  400. .read_raw = stm32_counter_read_raw,
  401. .write_raw = stm32_counter_write_raw
  402. };
  403. static const char *const stm32_trigger_modes[] = {
  404. "trigger",
  405. };
  406. static int stm32_set_trigger_mode(struct iio_dev *indio_dev,
  407. const struct iio_chan_spec *chan,
  408. unsigned int mode)
  409. {
  410. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  411. regmap_update_bits(priv->regmap, TIM_SMCR, TIM_SMCR_SMS, TIM_SMCR_SMS);
  412. return 0;
  413. }
  414. static int stm32_get_trigger_mode(struct iio_dev *indio_dev,
  415. const struct iio_chan_spec *chan)
  416. {
  417. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  418. u32 smcr;
  419. regmap_read(priv->regmap, TIM_SMCR, &smcr);
  420. return smcr == TIM_SMCR_SMS ? 0 : -EINVAL;
  421. }
  422. static const struct iio_enum stm32_trigger_mode_enum = {
  423. .items = stm32_trigger_modes,
  424. .num_items = ARRAY_SIZE(stm32_trigger_modes),
  425. .set = stm32_set_trigger_mode,
  426. .get = stm32_get_trigger_mode
  427. };
  428. static const char *const stm32_enable_modes[] = {
  429. "always",
  430. "gated",
  431. "triggered",
  432. };
  433. static int stm32_enable_mode2sms(int mode)
  434. {
  435. switch (mode) {
  436. case 0:
  437. return 0;
  438. case 1:
  439. return 5;
  440. case 2:
  441. return 6;
  442. }
  443. return -EINVAL;
  444. }
  445. static int stm32_set_enable_mode(struct iio_dev *indio_dev,
  446. const struct iio_chan_spec *chan,
  447. unsigned int mode)
  448. {
  449. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  450. int sms = stm32_enable_mode2sms(mode);
  451. if (sms < 0)
  452. return sms;
  453. regmap_update_bits(priv->regmap, TIM_SMCR, TIM_SMCR_SMS, sms);
  454. return 0;
  455. }
  456. static int stm32_sms2enable_mode(int mode)
  457. {
  458. switch (mode) {
  459. case 0:
  460. return 0;
  461. case 5:
  462. return 1;
  463. case 6:
  464. return 2;
  465. }
  466. return -EINVAL;
  467. }
  468. static int stm32_get_enable_mode(struct iio_dev *indio_dev,
  469. const struct iio_chan_spec *chan)
  470. {
  471. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  472. u32 smcr;
  473. regmap_read(priv->regmap, TIM_SMCR, &smcr);
  474. smcr &= TIM_SMCR_SMS;
  475. return stm32_sms2enable_mode(smcr);
  476. }
  477. static const struct iio_enum stm32_enable_mode_enum = {
  478. .items = stm32_enable_modes,
  479. .num_items = ARRAY_SIZE(stm32_enable_modes),
  480. .set = stm32_set_enable_mode,
  481. .get = stm32_get_enable_mode
  482. };
  483. static const char *const stm32_quadrature_modes[] = {
  484. "channel_A",
  485. "channel_B",
  486. "quadrature",
  487. };
  488. static int stm32_set_quadrature_mode(struct iio_dev *indio_dev,
  489. const struct iio_chan_spec *chan,
  490. unsigned int mode)
  491. {
  492. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  493. regmap_update_bits(priv->regmap, TIM_SMCR, TIM_SMCR_SMS, mode + 1);
  494. return 0;
  495. }
  496. static int stm32_get_quadrature_mode(struct iio_dev *indio_dev,
  497. const struct iio_chan_spec *chan)
  498. {
  499. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  500. u32 smcr;
  501. regmap_read(priv->regmap, TIM_SMCR, &smcr);
  502. smcr &= TIM_SMCR_SMS;
  503. return smcr - 1;
  504. }
  505. static const struct iio_enum stm32_quadrature_mode_enum = {
  506. .items = stm32_quadrature_modes,
  507. .num_items = ARRAY_SIZE(stm32_quadrature_modes),
  508. .set = stm32_set_quadrature_mode,
  509. .get = stm32_get_quadrature_mode
  510. };
  511. static const char *const stm32_count_direction_states[] = {
  512. "up",
  513. "down"
  514. };
  515. static int stm32_set_count_direction(struct iio_dev *indio_dev,
  516. const struct iio_chan_spec *chan,
  517. unsigned int mode)
  518. {
  519. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  520. regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_DIR, mode);
  521. return 0;
  522. }
  523. static int stm32_get_count_direction(struct iio_dev *indio_dev,
  524. const struct iio_chan_spec *chan)
  525. {
  526. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  527. u32 cr1;
  528. regmap_read(priv->regmap, TIM_CR1, &cr1);
  529. return (cr1 & TIM_CR1_DIR);
  530. }
  531. static const struct iio_enum stm32_count_direction_enum = {
  532. .items = stm32_count_direction_states,
  533. .num_items = ARRAY_SIZE(stm32_count_direction_states),
  534. .set = stm32_set_count_direction,
  535. .get = stm32_get_count_direction
  536. };
  537. static ssize_t stm32_count_get_preset(struct iio_dev *indio_dev,
  538. uintptr_t private,
  539. const struct iio_chan_spec *chan,
  540. char *buf)
  541. {
  542. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  543. u32 arr;
  544. regmap_read(priv->regmap, TIM_ARR, &arr);
  545. return snprintf(buf, PAGE_SIZE, "%u\n", arr);
  546. }
  547. static ssize_t stm32_count_set_preset(struct iio_dev *indio_dev,
  548. uintptr_t private,
  549. const struct iio_chan_spec *chan,
  550. const char *buf, size_t len)
  551. {
  552. struct stm32_timer_trigger *priv = iio_priv(indio_dev);
  553. unsigned int preset;
  554. int ret;
  555. ret = kstrtouint(buf, 0, &preset);
  556. if (ret)
  557. return ret;
  558. /* TIMx_ARR register shouldn't be buffered (ARPE=0) */
  559. regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_ARPE, 0);
  560. regmap_write(priv->regmap, TIM_ARR, preset);
  561. return len;
  562. }
  563. static const struct iio_chan_spec_ext_info stm32_trigger_count_info[] = {
  564. {
  565. .name = "preset",
  566. .shared = IIO_SEPARATE,
  567. .read = stm32_count_get_preset,
  568. .write = stm32_count_set_preset
  569. },
  570. IIO_ENUM("count_direction", IIO_SEPARATE, &stm32_count_direction_enum),
  571. IIO_ENUM_AVAILABLE("count_direction", &stm32_count_direction_enum),
  572. IIO_ENUM("quadrature_mode", IIO_SEPARATE, &stm32_quadrature_mode_enum),
  573. IIO_ENUM_AVAILABLE("quadrature_mode", &stm32_quadrature_mode_enum),
  574. IIO_ENUM("enable_mode", IIO_SEPARATE, &stm32_enable_mode_enum),
  575. IIO_ENUM_AVAILABLE("enable_mode", &stm32_enable_mode_enum),
  576. IIO_ENUM("trigger_mode", IIO_SEPARATE, &stm32_trigger_mode_enum),
  577. IIO_ENUM_AVAILABLE("trigger_mode", &stm32_trigger_mode_enum),
  578. {}
  579. };
  580. static const struct iio_chan_spec stm32_trigger_channel = {
  581. .type = IIO_COUNT,
  582. .channel = 0,
  583. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | BIT(IIO_CHAN_INFO_SCALE),
  584. .ext_info = stm32_trigger_count_info,
  585. .indexed = 1
  586. };
  587. static struct stm32_timer_trigger *stm32_setup_counter_device(struct device *dev)
  588. {
  589. struct iio_dev *indio_dev;
  590. int ret;
  591. indio_dev = devm_iio_device_alloc(dev,
  592. sizeof(struct stm32_timer_trigger));
  593. if (!indio_dev)
  594. return NULL;
  595. indio_dev->name = dev_name(dev);
  596. indio_dev->dev.parent = dev;
  597. indio_dev->info = &stm32_trigger_info;
  598. indio_dev->modes = INDIO_HARDWARE_TRIGGERED;
  599. indio_dev->num_channels = 1;
  600. indio_dev->channels = &stm32_trigger_channel;
  601. indio_dev->dev.of_node = dev->of_node;
  602. ret = devm_iio_device_register(dev, indio_dev);
  603. if (ret)
  604. return NULL;
  605. return iio_priv(indio_dev);
  606. }
  607. /**
  608. * is_stm32_timer_trigger
  609. * @trig: trigger to be checked
  610. *
  611. * return true if the trigger is a valid stm32 iio timer trigger
  612. * either return false
  613. */
  614. bool is_stm32_timer_trigger(struct iio_trigger *trig)
  615. {
  616. return (trig->ops == &timer_trigger_ops);
  617. }
  618. EXPORT_SYMBOL(is_stm32_timer_trigger);
  619. static void stm32_timer_detect_trgo2(struct stm32_timer_trigger *priv)
  620. {
  621. u32 val;
  622. /*
  623. * Master mode selection 2 bits can only be written and read back when
  624. * timer supports it.
  625. */
  626. regmap_update_bits(priv->regmap, TIM_CR2, TIM_CR2_MMS2, TIM_CR2_MMS2);
  627. regmap_read(priv->regmap, TIM_CR2, &val);
  628. regmap_update_bits(priv->regmap, TIM_CR2, TIM_CR2_MMS2, 0);
  629. priv->has_trgo2 = !!val;
  630. }
  631. static int stm32_timer_trigger_probe(struct platform_device *pdev)
  632. {
  633. struct device *dev = &pdev->dev;
  634. struct stm32_timer_trigger *priv;
  635. struct stm32_timers *ddata = dev_get_drvdata(pdev->dev.parent);
  636. const struct stm32_timer_trigger_cfg *cfg;
  637. unsigned int index;
  638. int ret;
  639. if (of_property_read_u32(dev->of_node, "reg", &index))
  640. return -EINVAL;
  641. cfg = (const struct stm32_timer_trigger_cfg *)
  642. of_match_device(dev->driver->of_match_table, dev)->data;
  643. if (index >= ARRAY_SIZE(triggers_table) ||
  644. index >= cfg->num_valids_table)
  645. return -EINVAL;
  646. /* Create an IIO device only if we have triggers to be validated */
  647. if (*cfg->valids_table[index])
  648. priv = stm32_setup_counter_device(dev);
  649. else
  650. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  651. if (!priv)
  652. return -ENOMEM;
  653. priv->dev = dev;
  654. priv->regmap = ddata->regmap;
  655. priv->clk = ddata->clk;
  656. priv->max_arr = ddata->max_arr;
  657. priv->triggers = triggers_table[index];
  658. priv->valids = cfg->valids_table[index];
  659. stm32_timer_detect_trgo2(priv);
  660. ret = stm32_setup_iio_triggers(priv);
  661. if (ret)
  662. return ret;
  663. platform_set_drvdata(pdev, priv);
  664. return 0;
  665. }
  666. static const struct stm32_timer_trigger_cfg stm32_timer_trg_cfg = {
  667. .valids_table = valids_table,
  668. .num_valids_table = ARRAY_SIZE(valids_table),
  669. };
  670. static const struct stm32_timer_trigger_cfg stm32h7_timer_trg_cfg = {
  671. .valids_table = stm32h7_valids_table,
  672. .num_valids_table = ARRAY_SIZE(stm32h7_valids_table),
  673. };
  674. static const struct of_device_id stm32_trig_of_match[] = {
  675. {
  676. .compatible = "st,stm32-timer-trigger",
  677. .data = (void *)&stm32_timer_trg_cfg,
  678. }, {
  679. .compatible = "st,stm32h7-timer-trigger",
  680. .data = (void *)&stm32h7_timer_trg_cfg,
  681. },
  682. { /* end node */ },
  683. };
  684. MODULE_DEVICE_TABLE(of, stm32_trig_of_match);
  685. static struct platform_driver stm32_timer_trigger_driver = {
  686. .probe = stm32_timer_trigger_probe,
  687. .driver = {
  688. .name = "stm32-timer-trigger",
  689. .of_match_table = stm32_trig_of_match,
  690. },
  691. };
  692. module_platform_driver(stm32_timer_trigger_driver);
  693. MODULE_ALIAS("platform: stm32-timer-trigger");
  694. MODULE_DESCRIPTION("STMicroelectronics STM32 Timer Trigger driver");
  695. MODULE_LICENSE("GPL v2");