spi-nor.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414
  1. /*
  2. * Copyright (C) 2014 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. */
  9. #ifndef __LINUX_MTD_SPI_NOR_H
  10. #define __LINUX_MTD_SPI_NOR_H
  11. #include <linux/bitops.h>
  12. #include <linux/mtd/cfi.h>
  13. #include <linux/mtd/mtd.h>
  14. /*
  15. * Manufacturer IDs
  16. *
  17. * The first byte returned from the flash after sending opcode SPINOR_OP_RDID.
  18. * Sometimes these are the same as CFI IDs, but sometimes they aren't.
  19. */
  20. #define SNOR_MFR_ATMEL CFI_MFR_ATMEL
  21. #define SNOR_MFR_GIGADEVICE 0xc8
  22. #define SNOR_MFR_INTEL CFI_MFR_INTEL
  23. #define SNOR_MFR_MICRON CFI_MFR_ST /* ST Micro <--> Micron */
  24. #define SNOR_MFR_MACRONIX CFI_MFR_MACRONIX
  25. #define SNOR_MFR_SPANSION CFI_MFR_AMD
  26. #define SNOR_MFR_SST CFI_MFR_SST
  27. #define SNOR_MFR_WINBOND 0xef /* Also used by some Spansion */
  28. /*
  29. * Note on opcode nomenclature: some opcodes have a format like
  30. * SPINOR_OP_FUNCTION{4,}_x_y_z. The numbers x, y, and z stand for the number
  31. * of I/O lines used for the opcode, address, and data (respectively). The
  32. * FUNCTION has an optional suffix of '4', to represent an opcode which
  33. * requires a 4-byte (32-bit) address.
  34. */
  35. /* Flash opcodes. */
  36. #define SPINOR_OP_WREN 0x06 /* Write enable */
  37. #define SPINOR_OP_RDSR 0x05 /* Read status register */
  38. #define SPINOR_OP_WRSR 0x01 /* Write status register 1 byte */
  39. #define SPINOR_OP_RDSR2 0x3f /* Read status register 2 */
  40. #define SPINOR_OP_WRSR2 0x3e /* Write status register 2 */
  41. #define SPINOR_OP_READ 0x03 /* Read data bytes (low frequency) */
  42. #define SPINOR_OP_READ_FAST 0x0b /* Read data bytes (high frequency) */
  43. #define SPINOR_OP_READ_1_1_2 0x3b /* Read data bytes (Dual Output SPI) */
  44. #define SPINOR_OP_READ_1_2_2 0xbb /* Read data bytes (Dual I/O SPI) */
  45. #define SPINOR_OP_READ_1_1_4 0x6b /* Read data bytes (Quad Output SPI) */
  46. #define SPINOR_OP_READ_1_4_4 0xeb /* Read data bytes (Quad I/O SPI) */
  47. #define SPINOR_OP_PP 0x02 /* Page program (up to 256 bytes) */
  48. #define SPINOR_OP_PP_1_1_4 0x32 /* Quad page program */
  49. #define SPINOR_OP_PP_1_4_4 0x38 /* Quad page program */
  50. #define SPINOR_OP_BE_4K 0x20 /* Erase 4KiB block */
  51. #define SPINOR_OP_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
  52. #define SPINOR_OP_BE_32K 0x52 /* Erase 32KiB block */
  53. #define SPINOR_OP_CHIP_ERASE 0xc7 /* Erase whole flash chip */
  54. #define SPINOR_OP_SE 0xd8 /* Sector erase (usually 64KiB) */
  55. #define SPINOR_OP_RDID 0x9f /* Read JEDEC ID */
  56. #define SPINOR_OP_RDSFDP 0x5a /* Read SFDP */
  57. #define SPINOR_OP_RDCR 0x35 /* Read configuration register */
  58. #define SPINOR_OP_RDFSR 0x70 /* Read flag status register */
  59. #define SPINOR_OP_CLFSR 0x50 /* Clear flag status register */
  60. #define SPINOR_OP_RDEAR 0xc8 /* Read Extended Address Register */
  61. #define SPINOR_OP_WREAR 0xc5 /* Write Extended Address Register */
  62. /* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
  63. #define SPINOR_OP_READ_4B 0x13 /* Read data bytes (low frequency) */
  64. #define SPINOR_OP_READ_FAST_4B 0x0c /* Read data bytes (high frequency) */
  65. #define SPINOR_OP_READ_1_1_2_4B 0x3c /* Read data bytes (Dual Output SPI) */
  66. #define SPINOR_OP_READ_1_2_2_4B 0xbc /* Read data bytes (Dual I/O SPI) */
  67. #define SPINOR_OP_READ_1_1_4_4B 0x6c /* Read data bytes (Quad Output SPI) */
  68. #define SPINOR_OP_READ_1_4_4_4B 0xec /* Read data bytes (Quad I/O SPI) */
  69. #define SPINOR_OP_PP_4B 0x12 /* Page program (up to 256 bytes) */
  70. #define SPINOR_OP_PP_1_1_4_4B 0x34 /* Quad page program */
  71. #define SPINOR_OP_PP_1_4_4_4B 0x3e /* Quad page program */
  72. #define SPINOR_OP_BE_4K_4B 0x21 /* Erase 4KiB block */
  73. #define SPINOR_OP_BE_32K_4B 0x5c /* Erase 32KiB block */
  74. #define SPINOR_OP_SE_4B 0xdc /* Sector erase (usually 64KiB) */
  75. /* Double Transfer Rate opcodes - defined in JEDEC JESD216B. */
  76. #define SPINOR_OP_READ_1_1_1_DTR 0x0d
  77. #define SPINOR_OP_READ_1_2_2_DTR 0xbd
  78. #define SPINOR_OP_READ_1_4_4_DTR 0xed
  79. #define SPINOR_OP_READ_1_1_1_DTR_4B 0x0e
  80. #define SPINOR_OP_READ_1_2_2_DTR_4B 0xbe
  81. #define SPINOR_OP_READ_1_4_4_DTR_4B 0xee
  82. /* Used for SST flashes only. */
  83. #define SPINOR_OP_BP 0x02 /* Byte program */
  84. #define SPINOR_OP_WRDI 0x04 /* Write disable */
  85. #define SPINOR_OP_AAI_WP 0xad /* Auto address increment word program */
  86. /* Used for S3AN flashes only */
  87. #define SPINOR_OP_XSE 0x50 /* Sector erase */
  88. #define SPINOR_OP_XPP 0x82 /* Page program */
  89. #define SPINOR_OP_XRDSR 0xd7 /* Read status register */
  90. #define XSR_PAGESIZE BIT(0) /* Page size in Po2 or Linear */
  91. #define XSR_RDY BIT(7) /* Ready */
  92. /* Used for Macronix and Winbond flashes. */
  93. #define SPINOR_OP_EN4B 0xb7 /* Enter 4-byte mode */
  94. #define SPINOR_OP_EX4B 0xe9 /* Exit 4-byte mode */
  95. /* Used for Spansion flashes only. */
  96. #define SPINOR_OP_BRWR 0x17 /* Bank register write */
  97. #define SPINOR_OP_CLSR 0x30 /* Clear status register 1 */
  98. /* Used for Micron flashes only. */
  99. #define SPINOR_OP_RD_EVCR 0x65 /* Read EVCR register */
  100. #define SPINOR_OP_WD_EVCR 0x61 /* Write EVCR register */
  101. /* Status Register bits. */
  102. #define SR_WIP BIT(0) /* Write in progress */
  103. #define SR_WEL BIT(1) /* Write enable latch */
  104. /* meaning of other SR_* bits may differ between vendors */
  105. #define SR_BP0 BIT(2) /* Block protect 0 */
  106. #define SR_BP1 BIT(3) /* Block protect 1 */
  107. #define SR_BP2 BIT(4) /* Block protect 2 */
  108. #define SR_TB BIT(5) /* Top/Bottom protect */
  109. #define SR_SRWD BIT(7) /* SR write protect */
  110. /* Spansion/Cypress specific status bits */
  111. #define SR_E_ERR BIT(5)
  112. #define SR_P_ERR BIT(6)
  113. #define SR_QUAD_EN_MX BIT(6) /* Macronix Quad I/O */
  114. /* Enhanced Volatile Configuration Register bits */
  115. #define EVCR_QUAD_EN_MICRON BIT(7) /* Micron Quad I/O */
  116. /* Flag Status Register bits */
  117. #define FSR_READY BIT(7) /* Device status, 0 = Busy, 1 = Ready */
  118. #define FSR_E_ERR BIT(5) /* Erase operation status */
  119. #define FSR_P_ERR BIT(4) /* Program operation status */
  120. #define FSR_PT_ERR BIT(1) /* Protection error bit */
  121. /* Configuration Register bits. */
  122. #define CR_QUAD_EN_SPAN BIT(1) /* Spansion Quad I/O */
  123. /* Status Register 2 bits. */
  124. #define SR2_QUAD_EN_BIT7 BIT(7)
  125. /* Supported SPI protocols */
  126. #define SNOR_PROTO_INST_MASK GENMASK(23, 16)
  127. #define SNOR_PROTO_INST_SHIFT 16
  128. #define SNOR_PROTO_INST(_nbits) \
  129. ((((unsigned long)(_nbits)) << SNOR_PROTO_INST_SHIFT) & \
  130. SNOR_PROTO_INST_MASK)
  131. #define SNOR_PROTO_ADDR_MASK GENMASK(15, 8)
  132. #define SNOR_PROTO_ADDR_SHIFT 8
  133. #define SNOR_PROTO_ADDR(_nbits) \
  134. ((((unsigned long)(_nbits)) << SNOR_PROTO_ADDR_SHIFT) & \
  135. SNOR_PROTO_ADDR_MASK)
  136. #define SNOR_PROTO_DATA_MASK GENMASK(7, 0)
  137. #define SNOR_PROTO_DATA_SHIFT 0
  138. #define SNOR_PROTO_DATA(_nbits) \
  139. ((((unsigned long)(_nbits)) << SNOR_PROTO_DATA_SHIFT) & \
  140. SNOR_PROTO_DATA_MASK)
  141. #define SNOR_PROTO_IS_DTR BIT(24) /* Double Transfer Rate */
  142. #define SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits) \
  143. (SNOR_PROTO_INST(_inst_nbits) | \
  144. SNOR_PROTO_ADDR(_addr_nbits) | \
  145. SNOR_PROTO_DATA(_data_nbits))
  146. #define SNOR_PROTO_DTR(_inst_nbits, _addr_nbits, _data_nbits) \
  147. (SNOR_PROTO_IS_DTR | \
  148. SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits))
  149. enum spi_nor_protocol {
  150. SNOR_PROTO_1_1_1 = SNOR_PROTO_STR(1, 1, 1),
  151. SNOR_PROTO_1_1_2 = SNOR_PROTO_STR(1, 1, 2),
  152. SNOR_PROTO_1_1_4 = SNOR_PROTO_STR(1, 1, 4),
  153. SNOR_PROTO_1_1_8 = SNOR_PROTO_STR(1, 1, 8),
  154. SNOR_PROTO_1_2_2 = SNOR_PROTO_STR(1, 2, 2),
  155. SNOR_PROTO_1_4_4 = SNOR_PROTO_STR(1, 4, 4),
  156. SNOR_PROTO_1_8_8 = SNOR_PROTO_STR(1, 8, 8),
  157. SNOR_PROTO_2_2_2 = SNOR_PROTO_STR(2, 2, 2),
  158. SNOR_PROTO_4_4_4 = SNOR_PROTO_STR(4, 4, 4),
  159. SNOR_PROTO_8_8_8 = SNOR_PROTO_STR(8, 8, 8),
  160. SNOR_PROTO_1_1_1_DTR = SNOR_PROTO_DTR(1, 1, 1),
  161. SNOR_PROTO_1_2_2_DTR = SNOR_PROTO_DTR(1, 2, 2),
  162. SNOR_PROTO_1_4_4_DTR = SNOR_PROTO_DTR(1, 4, 4),
  163. SNOR_PROTO_1_8_8_DTR = SNOR_PROTO_DTR(1, 8, 8),
  164. };
  165. static inline bool spi_nor_protocol_is_dtr(enum spi_nor_protocol proto)
  166. {
  167. return !!(proto & SNOR_PROTO_IS_DTR);
  168. }
  169. static inline u8 spi_nor_get_protocol_inst_nbits(enum spi_nor_protocol proto)
  170. {
  171. return ((unsigned long)(proto & SNOR_PROTO_INST_MASK)) >>
  172. SNOR_PROTO_INST_SHIFT;
  173. }
  174. static inline u8 spi_nor_get_protocol_addr_nbits(enum spi_nor_protocol proto)
  175. {
  176. return ((unsigned long)(proto & SNOR_PROTO_ADDR_MASK)) >>
  177. SNOR_PROTO_ADDR_SHIFT;
  178. }
  179. static inline u8 spi_nor_get_protocol_data_nbits(enum spi_nor_protocol proto)
  180. {
  181. return ((unsigned long)(proto & SNOR_PROTO_DATA_MASK)) >>
  182. SNOR_PROTO_DATA_SHIFT;
  183. }
  184. static inline u8 spi_nor_get_protocol_width(enum spi_nor_protocol proto)
  185. {
  186. return spi_nor_get_protocol_data_nbits(proto);
  187. }
  188. #define SPI_NOR_MAX_CMD_SIZE 8
  189. enum spi_nor_ops {
  190. SPI_NOR_OPS_READ = 0,
  191. SPI_NOR_OPS_WRITE,
  192. SPI_NOR_OPS_ERASE,
  193. SPI_NOR_OPS_LOCK,
  194. SPI_NOR_OPS_UNLOCK,
  195. };
  196. enum spi_nor_option_flags {
  197. SNOR_F_USE_FSR = BIT(0),
  198. SNOR_F_HAS_SR_TB = BIT(1),
  199. SNOR_F_NO_OP_CHIP_ERASE = BIT(2),
  200. SNOR_F_S3AN_ADDR_DEFAULT = BIT(3),
  201. SNOR_F_READY_XSR_RDY = BIT(4),
  202. SNOR_F_USE_CLSR = BIT(5),
  203. };
  204. /**
  205. * struct flash_info - Forward declaration of a structure used internally by
  206. * spi_nor_scan()
  207. */
  208. struct flash_info;
  209. /**
  210. * struct spi_nor - Structure for defining a the SPI NOR layer
  211. * @mtd: point to a mtd_info structure
  212. * @lock: the lock for the read/write/erase/lock/unlock operations
  213. * @dev: point to a spi device, or a spi nor controller device.
  214. * @info: spi-nor part JDEC MFR id and other info
  215. * @page_size: the page size of the SPI NOR
  216. * @addr_width: number of address bytes
  217. * @erase_opcode: the opcode for erasing a sector
  218. * @read_opcode: the read opcode
  219. * @read_dummy: the dummy needed by the read operation
  220. * @program_opcode: the program opcode
  221. * @sst_write_second: used by the SST write operation
  222. * @flags: flag options for the current SPI-NOR (SNOR_F_*)
  223. * @read_proto: the SPI protocol for read operations
  224. * @write_proto: the SPI protocol for write operations
  225. * @reg_proto the SPI protocol for read_reg/write_reg/erase operations
  226. * @cmd_buf: used by the write_reg
  227. * @prepare: [OPTIONAL] do some preparations for the
  228. * read/write/erase/lock/unlock operations
  229. * @unprepare: [OPTIONAL] do some post work after the
  230. * read/write/erase/lock/unlock operations
  231. * @read_reg: [DRIVER-SPECIFIC] read out the register
  232. * @write_reg: [DRIVER-SPECIFIC] write data to the register
  233. * @read: [DRIVER-SPECIFIC] read data from the SPI NOR
  234. * @write: [DRIVER-SPECIFIC] write data to the SPI NOR
  235. * @erase: [DRIVER-SPECIFIC] erase a sector of the SPI NOR
  236. * at the offset @offs; if not provided by the driver,
  237. * spi-nor will send the erase opcode via write_reg()
  238. * @flash_lock: [FLASH-SPECIFIC] lock a region of the SPI NOR
  239. * @flash_unlock: [FLASH-SPECIFIC] unlock a region of the SPI NOR
  240. * @flash_is_locked: [FLASH-SPECIFIC] check if a region of the SPI NOR is
  241. * @quad_enable: [FLASH-SPECIFIC] enables SPI NOR quad mode
  242. * completely locked
  243. * @priv: the private data
  244. */
  245. struct spi_nor {
  246. struct mtd_info mtd;
  247. struct mutex lock;
  248. struct device *dev;
  249. const struct flash_info *info;
  250. u32 page_size;
  251. u8 addr_width;
  252. u8 erase_opcode;
  253. u8 read_opcode;
  254. u8 read_dummy;
  255. u8 program_opcode;
  256. enum spi_nor_protocol read_proto;
  257. enum spi_nor_protocol write_proto;
  258. enum spi_nor_protocol reg_proto;
  259. bool sst_write_second;
  260. u32 flags;
  261. u8 cmd_buf[SPI_NOR_MAX_CMD_SIZE];
  262. int (*prepare)(struct spi_nor *nor, enum spi_nor_ops ops);
  263. void (*unprepare)(struct spi_nor *nor, enum spi_nor_ops ops);
  264. int (*read_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
  265. int (*write_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
  266. ssize_t (*read)(struct spi_nor *nor, loff_t from,
  267. size_t len, u_char *read_buf);
  268. ssize_t (*write)(struct spi_nor *nor, loff_t to,
  269. size_t len, const u_char *write_buf);
  270. int (*erase)(struct spi_nor *nor, loff_t offs);
  271. int (*flash_lock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
  272. int (*flash_unlock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
  273. int (*flash_is_locked)(struct spi_nor *nor, loff_t ofs, uint64_t len);
  274. int (*quad_enable)(struct spi_nor *nor);
  275. void *priv;
  276. };
  277. static inline void spi_nor_set_flash_node(struct spi_nor *nor,
  278. struct device_node *np)
  279. {
  280. mtd_set_of_node(&nor->mtd, np);
  281. }
  282. static inline struct device_node *spi_nor_get_flash_node(struct spi_nor *nor)
  283. {
  284. return mtd_get_of_node(&nor->mtd);
  285. }
  286. /**
  287. * struct spi_nor_hwcaps - Structure for describing the hardware capabilies
  288. * supported by the SPI controller (bus master).
  289. * @mask: the bitmask listing all the supported hw capabilies
  290. */
  291. struct spi_nor_hwcaps {
  292. u32 mask;
  293. };
  294. /*
  295. *(Fast) Read capabilities.
  296. * MUST be ordered by priority: the higher bit position, the higher priority.
  297. * As a matter of performances, it is relevant to use Octo SPI protocols first,
  298. * then Quad SPI protocols before Dual SPI protocols, Fast Read and lastly
  299. * (Slow) Read.
  300. */
  301. #define SNOR_HWCAPS_READ_MASK GENMASK(14, 0)
  302. #define SNOR_HWCAPS_READ BIT(0)
  303. #define SNOR_HWCAPS_READ_FAST BIT(1)
  304. #define SNOR_HWCAPS_READ_1_1_1_DTR BIT(2)
  305. #define SNOR_HWCAPS_READ_DUAL GENMASK(6, 3)
  306. #define SNOR_HWCAPS_READ_1_1_2 BIT(3)
  307. #define SNOR_HWCAPS_READ_1_2_2 BIT(4)
  308. #define SNOR_HWCAPS_READ_2_2_2 BIT(5)
  309. #define SNOR_HWCAPS_READ_1_2_2_DTR BIT(6)
  310. #define SNOR_HWCAPS_READ_QUAD GENMASK(10, 7)
  311. #define SNOR_HWCAPS_READ_1_1_4 BIT(7)
  312. #define SNOR_HWCAPS_READ_1_4_4 BIT(8)
  313. #define SNOR_HWCAPS_READ_4_4_4 BIT(9)
  314. #define SNOR_HWCAPS_READ_1_4_4_DTR BIT(10)
  315. #define SNOR_HWCPAS_READ_OCTO GENMASK(14, 11)
  316. #define SNOR_HWCAPS_READ_1_1_8 BIT(11)
  317. #define SNOR_HWCAPS_READ_1_8_8 BIT(12)
  318. #define SNOR_HWCAPS_READ_8_8_8 BIT(13)
  319. #define SNOR_HWCAPS_READ_1_8_8_DTR BIT(14)
  320. /*
  321. * Page Program capabilities.
  322. * MUST be ordered by priority: the higher bit position, the higher priority.
  323. * Like (Fast) Read capabilities, Octo/Quad SPI protocols are preferred to the
  324. * legacy SPI 1-1-1 protocol.
  325. * Note that Dual Page Programs are not supported because there is no existing
  326. * JEDEC/SFDP standard to define them. Also at this moment no SPI flash memory
  327. * implements such commands.
  328. */
  329. #define SNOR_HWCAPS_PP_MASK GENMASK(22, 16)
  330. #define SNOR_HWCAPS_PP BIT(16)
  331. #define SNOR_HWCAPS_PP_QUAD GENMASK(19, 17)
  332. #define SNOR_HWCAPS_PP_1_1_4 BIT(17)
  333. #define SNOR_HWCAPS_PP_1_4_4 BIT(18)
  334. #define SNOR_HWCAPS_PP_4_4_4 BIT(19)
  335. #define SNOR_HWCAPS_PP_OCTO GENMASK(22, 20)
  336. #define SNOR_HWCAPS_PP_1_1_8 BIT(20)
  337. #define SNOR_HWCAPS_PP_1_8_8 BIT(21)
  338. #define SNOR_HWCAPS_PP_8_8_8 BIT(22)
  339. /**
  340. * spi_nor_scan() - scan the SPI NOR
  341. * @nor: the spi_nor structure
  342. * @name: the chip type name
  343. * @hwcaps: the hardware capabilities supported by the controller driver
  344. *
  345. * The drivers can use this fuction to scan the SPI NOR.
  346. * In the scanning, it will try to get all the necessary information to
  347. * fill the mtd_info{} and the spi_nor{}.
  348. *
  349. * The chip type name can be provided through the @name parameter.
  350. *
  351. * Return: 0 for success, others for failure.
  352. */
  353. int spi_nor_scan(struct spi_nor *nor, const char *name,
  354. const struct spi_nor_hwcaps *hwcaps);
  355. /**
  356. * spi_nor_restore_addr_mode() - restore the status of SPI NOR
  357. * @nor: the spi_nor structure
  358. */
  359. void spi_nor_restore(struct spi_nor *nor);
  360. #endif