io-pgtable-arm.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200
  1. /*
  2. * CPU-agnostic ARM page table allocator.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * Copyright (C) 2014 ARM Limited
  17. *
  18. * Author: Will Deacon <will.deacon@arm.com>
  19. */
  20. #define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt
  21. #include <linux/atomic.h>
  22. #include <linux/bitops.h>
  23. #include <linux/iommu.h>
  24. #include <linux/kernel.h>
  25. #include <linux/sizes.h>
  26. #include <linux/slab.h>
  27. #include <linux/types.h>
  28. #include <linux/dma-mapping.h>
  29. #include <asm/barrier.h>
  30. #include "io-pgtable.h"
  31. #define ARM_LPAE_MAX_ADDR_BITS 52
  32. #define ARM_LPAE_S2_MAX_CONCAT_PAGES 16
  33. #define ARM_LPAE_MAX_LEVELS 4
  34. /* Struct accessors */
  35. #define io_pgtable_to_data(x) \
  36. container_of((x), struct arm_lpae_io_pgtable, iop)
  37. #define io_pgtable_ops_to_data(x) \
  38. io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
  39. /*
  40. * For consistency with the architecture, we always consider
  41. * ARM_LPAE_MAX_LEVELS levels, with the walk starting at level n >=0
  42. */
  43. #define ARM_LPAE_START_LVL(d) (ARM_LPAE_MAX_LEVELS - (d)->levels)
  44. /*
  45. * Calculate the right shift amount to get to the portion describing level l
  46. * in a virtual address mapped by the pagetable in d.
  47. */
  48. #define ARM_LPAE_LVL_SHIFT(l,d) \
  49. ((((d)->levels - ((l) - ARM_LPAE_START_LVL(d) + 1)) \
  50. * (d)->bits_per_level) + (d)->pg_shift)
  51. #define ARM_LPAE_GRANULE(d) (1UL << (d)->pg_shift)
  52. #define ARM_LPAE_PAGES_PER_PGD(d) \
  53. DIV_ROUND_UP((d)->pgd_size, ARM_LPAE_GRANULE(d))
  54. /*
  55. * Calculate the index at level l used to map virtual address a using the
  56. * pagetable in d.
  57. */
  58. #define ARM_LPAE_PGD_IDX(l,d) \
  59. ((l) == ARM_LPAE_START_LVL(d) ? ilog2(ARM_LPAE_PAGES_PER_PGD(d)) : 0)
  60. #define ARM_LPAE_LVL_IDX(a,l,d) \
  61. (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \
  62. ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1))
  63. /* Calculate the block/page mapping size at level l for pagetable in d. */
  64. #define ARM_LPAE_BLOCK_SIZE(l,d) \
  65. (1ULL << (ilog2(sizeof(arm_lpae_iopte)) + \
  66. ((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level)))
  67. /* Page table bits */
  68. #define ARM_LPAE_PTE_TYPE_SHIFT 0
  69. #define ARM_LPAE_PTE_TYPE_MASK 0x3
  70. #define ARM_LPAE_PTE_TYPE_BLOCK 1
  71. #define ARM_LPAE_PTE_TYPE_TABLE 3
  72. #define ARM_LPAE_PTE_TYPE_PAGE 3
  73. #define ARM_LPAE_PTE_ADDR_MASK GENMASK_ULL(47,12)
  74. #define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63)
  75. #define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53)
  76. #define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10)
  77. #define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8)
  78. #define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8)
  79. #define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8)
  80. #define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5)
  81. #define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0)
  82. #define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2)
  83. /* Ignore the contiguous bit for block splitting */
  84. #define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52)
  85. #define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \
  86. ARM_LPAE_PTE_ATTR_HI_MASK)
  87. /* Software bit for solving coherency races */
  88. #define ARM_LPAE_PTE_SW_SYNC (((arm_lpae_iopte)1) << 55)
  89. /* Stage-1 PTE */
  90. #define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6)
  91. #define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6)
  92. #define ARM_LPAE_PTE_ATTRINDX_SHIFT 2
  93. #define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11)
  94. /* Stage-2 PTE */
  95. #define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6)
  96. #define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6)
  97. #define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6)
  98. #define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2)
  99. #define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2)
  100. #define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2)
  101. /* Register bits */
  102. #define ARM_32_LPAE_TCR_EAE (1 << 31)
  103. #define ARM_64_LPAE_S2_TCR_RES1 (1 << 31)
  104. #define ARM_LPAE_TCR_EPD1 (1 << 23)
  105. #define ARM_LPAE_TCR_TG0_4K (0 << 14)
  106. #define ARM_LPAE_TCR_TG0_64K (1 << 14)
  107. #define ARM_LPAE_TCR_TG0_16K (2 << 14)
  108. #define ARM_LPAE_TCR_SH0_SHIFT 12
  109. #define ARM_LPAE_TCR_SH0_MASK 0x3
  110. #define ARM_LPAE_TCR_SH_NS 0
  111. #define ARM_LPAE_TCR_SH_OS 2
  112. #define ARM_LPAE_TCR_SH_IS 3
  113. #define ARM_LPAE_TCR_ORGN0_SHIFT 10
  114. #define ARM_LPAE_TCR_IRGN0_SHIFT 8
  115. #define ARM_LPAE_TCR_RGN_MASK 0x3
  116. #define ARM_LPAE_TCR_RGN_NC 0
  117. #define ARM_LPAE_TCR_RGN_WBWA 1
  118. #define ARM_LPAE_TCR_RGN_WT 2
  119. #define ARM_LPAE_TCR_RGN_WB 3
  120. #define ARM_LPAE_TCR_SL0_SHIFT 6
  121. #define ARM_LPAE_TCR_SL0_MASK 0x3
  122. #define ARM_LPAE_TCR_T0SZ_SHIFT 0
  123. #define ARM_LPAE_TCR_SZ_MASK 0xf
  124. #define ARM_LPAE_TCR_PS_SHIFT 16
  125. #define ARM_LPAE_TCR_PS_MASK 0x7
  126. #define ARM_LPAE_TCR_IPS_SHIFT 32
  127. #define ARM_LPAE_TCR_IPS_MASK 0x7
  128. #define ARM_LPAE_TCR_PS_32_BIT 0x0ULL
  129. #define ARM_LPAE_TCR_PS_36_BIT 0x1ULL
  130. #define ARM_LPAE_TCR_PS_40_BIT 0x2ULL
  131. #define ARM_LPAE_TCR_PS_42_BIT 0x3ULL
  132. #define ARM_LPAE_TCR_PS_44_BIT 0x4ULL
  133. #define ARM_LPAE_TCR_PS_48_BIT 0x5ULL
  134. #define ARM_LPAE_TCR_PS_52_BIT 0x6ULL
  135. #define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3)
  136. #define ARM_LPAE_MAIR_ATTR_MASK 0xff
  137. #define ARM_LPAE_MAIR_ATTR_DEVICE 0x04
  138. #define ARM_LPAE_MAIR_ATTR_NC 0x44
  139. #define ARM_LPAE_MAIR_ATTR_WBRWA 0xff
  140. #define ARM_LPAE_MAIR_ATTR_IDX_NC 0
  141. #define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1
  142. #define ARM_LPAE_MAIR_ATTR_IDX_DEV 2
  143. /* IOPTE accessors */
  144. #define iopte_deref(pte,d) __va(iopte_to_paddr(pte, d))
  145. #define iopte_type(pte,l) \
  146. (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK)
  147. #define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK)
  148. #define iopte_leaf(pte,l) \
  149. (l == (ARM_LPAE_MAX_LEVELS - 1) ? \
  150. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_PAGE) : \
  151. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_BLOCK))
  152. struct arm_lpae_io_pgtable {
  153. struct io_pgtable iop;
  154. int levels;
  155. size_t pgd_size;
  156. unsigned long pg_shift;
  157. unsigned long bits_per_level;
  158. void *pgd;
  159. };
  160. typedef u64 arm_lpae_iopte;
  161. static arm_lpae_iopte paddr_to_iopte(phys_addr_t paddr,
  162. struct arm_lpae_io_pgtable *data)
  163. {
  164. arm_lpae_iopte pte = paddr;
  165. /* Of the bits which overlap, either 51:48 or 15:12 are always RES0 */
  166. return (pte | (pte >> (48 - 12))) & ARM_LPAE_PTE_ADDR_MASK;
  167. }
  168. static phys_addr_t iopte_to_paddr(arm_lpae_iopte pte,
  169. struct arm_lpae_io_pgtable *data)
  170. {
  171. u64 paddr = pte & ARM_LPAE_PTE_ADDR_MASK;
  172. if (data->pg_shift < 16)
  173. return paddr;
  174. /* Rotate the packed high-order bits back to the top */
  175. return (paddr | (paddr << (48 - 12))) & (ARM_LPAE_PTE_ADDR_MASK << 4);
  176. }
  177. static bool selftest_running = false;
  178. static dma_addr_t __arm_lpae_dma_addr(void *pages)
  179. {
  180. return (dma_addr_t)virt_to_phys(pages);
  181. }
  182. static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp,
  183. struct io_pgtable_cfg *cfg)
  184. {
  185. struct device *dev = cfg->iommu_dev;
  186. int order = get_order(size);
  187. struct page *p;
  188. dma_addr_t dma;
  189. void *pages;
  190. VM_BUG_ON((gfp & __GFP_HIGHMEM));
  191. p = alloc_pages_node(dev ? dev_to_node(dev) : NUMA_NO_NODE,
  192. gfp | __GFP_ZERO, order);
  193. if (!p)
  194. return NULL;
  195. pages = page_address(p);
  196. if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA)) {
  197. dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE);
  198. if (dma_mapping_error(dev, dma))
  199. goto out_free;
  200. /*
  201. * We depend on the IOMMU being able to work with any physical
  202. * address directly, so if the DMA layer suggests otherwise by
  203. * translating or truncating them, that bodes very badly...
  204. */
  205. if (dma != virt_to_phys(pages))
  206. goto out_unmap;
  207. }
  208. return pages;
  209. out_unmap:
  210. dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n");
  211. dma_unmap_single(dev, dma, size, DMA_TO_DEVICE);
  212. out_free:
  213. __free_pages(p, order);
  214. return NULL;
  215. }
  216. static void __arm_lpae_free_pages(void *pages, size_t size,
  217. struct io_pgtable_cfg *cfg)
  218. {
  219. if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA))
  220. dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages),
  221. size, DMA_TO_DEVICE);
  222. free_pages((unsigned long)pages, get_order(size));
  223. }
  224. static void __arm_lpae_sync_pte(arm_lpae_iopte *ptep,
  225. struct io_pgtable_cfg *cfg)
  226. {
  227. dma_sync_single_for_device(cfg->iommu_dev, __arm_lpae_dma_addr(ptep),
  228. sizeof(*ptep), DMA_TO_DEVICE);
  229. }
  230. static void __arm_lpae_set_pte(arm_lpae_iopte *ptep, arm_lpae_iopte pte,
  231. struct io_pgtable_cfg *cfg)
  232. {
  233. *ptep = pte;
  234. if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA))
  235. __arm_lpae_sync_pte(ptep, cfg);
  236. }
  237. static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
  238. unsigned long iova, size_t size, int lvl,
  239. arm_lpae_iopte *ptep);
  240. static void __arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
  241. phys_addr_t paddr, arm_lpae_iopte prot,
  242. int lvl, arm_lpae_iopte *ptep)
  243. {
  244. arm_lpae_iopte pte = prot;
  245. if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS)
  246. pte |= ARM_LPAE_PTE_NS;
  247. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  248. pte |= ARM_LPAE_PTE_TYPE_PAGE;
  249. else
  250. pte |= ARM_LPAE_PTE_TYPE_BLOCK;
  251. pte |= ARM_LPAE_PTE_AF | ARM_LPAE_PTE_SH_IS;
  252. pte |= paddr_to_iopte(paddr, data);
  253. __arm_lpae_set_pte(ptep, pte, &data->iop.cfg);
  254. }
  255. static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
  256. unsigned long iova, phys_addr_t paddr,
  257. arm_lpae_iopte prot, int lvl,
  258. arm_lpae_iopte *ptep)
  259. {
  260. arm_lpae_iopte pte = *ptep;
  261. if (iopte_leaf(pte, lvl)) {
  262. /* We require an unmap first */
  263. WARN_ON(!selftest_running);
  264. return -EEXIST;
  265. } else if (iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_TABLE) {
  266. /*
  267. * We need to unmap and free the old table before
  268. * overwriting it with a block entry.
  269. */
  270. arm_lpae_iopte *tblp;
  271. size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
  272. tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data);
  273. if (WARN_ON(__arm_lpae_unmap(data, iova, sz, lvl, tblp) != sz))
  274. return -EINVAL;
  275. }
  276. __arm_lpae_init_pte(data, paddr, prot, lvl, ptep);
  277. return 0;
  278. }
  279. static arm_lpae_iopte arm_lpae_install_table(arm_lpae_iopte *table,
  280. arm_lpae_iopte *ptep,
  281. arm_lpae_iopte curr,
  282. struct io_pgtable_cfg *cfg)
  283. {
  284. arm_lpae_iopte old, new;
  285. new = __pa(table) | ARM_LPAE_PTE_TYPE_TABLE;
  286. if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
  287. new |= ARM_LPAE_PTE_NSTABLE;
  288. /*
  289. * Ensure the table itself is visible before its PTE can be.
  290. * Whilst we could get away with cmpxchg64_release below, this
  291. * doesn't have any ordering semantics when !CONFIG_SMP.
  292. */
  293. dma_wmb();
  294. old = cmpxchg64_relaxed(ptep, curr, new);
  295. if ((cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA) ||
  296. (old & ARM_LPAE_PTE_SW_SYNC))
  297. return old;
  298. /* Even if it's not ours, there's no point waiting; just kick it */
  299. __arm_lpae_sync_pte(ptep, cfg);
  300. if (old == curr)
  301. WRITE_ONCE(*ptep, new | ARM_LPAE_PTE_SW_SYNC);
  302. return old;
  303. }
  304. static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova,
  305. phys_addr_t paddr, size_t size, arm_lpae_iopte prot,
  306. int lvl, arm_lpae_iopte *ptep)
  307. {
  308. arm_lpae_iopte *cptep, pte;
  309. size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
  310. size_t tblsz = ARM_LPAE_GRANULE(data);
  311. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  312. /* Find our entry at the current level */
  313. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  314. /* If we can install a leaf entry at this level, then do so */
  315. if (size == block_size && (size & cfg->pgsize_bitmap))
  316. return arm_lpae_init_pte(data, iova, paddr, prot, lvl, ptep);
  317. /* We can't allocate tables at the final level */
  318. if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1))
  319. return -EINVAL;
  320. /* Grab a pointer to the next level */
  321. pte = READ_ONCE(*ptep);
  322. if (!pte) {
  323. cptep = __arm_lpae_alloc_pages(tblsz, GFP_ATOMIC, cfg);
  324. if (!cptep)
  325. return -ENOMEM;
  326. pte = arm_lpae_install_table(cptep, ptep, 0, cfg);
  327. if (pte)
  328. __arm_lpae_free_pages(cptep, tblsz, cfg);
  329. } else if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA) &&
  330. !(pte & ARM_LPAE_PTE_SW_SYNC)) {
  331. __arm_lpae_sync_pte(ptep, cfg);
  332. }
  333. if (pte && !iopte_leaf(pte, lvl)) {
  334. cptep = iopte_deref(pte, data);
  335. } else if (pte) {
  336. /* We require an unmap first */
  337. WARN_ON(!selftest_running);
  338. return -EEXIST;
  339. }
  340. /* Rinse, repeat */
  341. return __arm_lpae_map(data, iova, paddr, size, prot, lvl + 1, cptep);
  342. }
  343. static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
  344. int prot)
  345. {
  346. arm_lpae_iopte pte;
  347. if (data->iop.fmt == ARM_64_LPAE_S1 ||
  348. data->iop.fmt == ARM_32_LPAE_S1) {
  349. pte = ARM_LPAE_PTE_nG;
  350. if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ))
  351. pte |= ARM_LPAE_PTE_AP_RDONLY;
  352. if (!(prot & IOMMU_PRIV))
  353. pte |= ARM_LPAE_PTE_AP_UNPRIV;
  354. if (prot & IOMMU_MMIO)
  355. pte |= (ARM_LPAE_MAIR_ATTR_IDX_DEV
  356. << ARM_LPAE_PTE_ATTRINDX_SHIFT);
  357. else if (prot & IOMMU_CACHE)
  358. pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
  359. << ARM_LPAE_PTE_ATTRINDX_SHIFT);
  360. } else {
  361. pte = ARM_LPAE_PTE_HAP_FAULT;
  362. if (prot & IOMMU_READ)
  363. pte |= ARM_LPAE_PTE_HAP_READ;
  364. if (prot & IOMMU_WRITE)
  365. pte |= ARM_LPAE_PTE_HAP_WRITE;
  366. if (prot & IOMMU_MMIO)
  367. pte |= ARM_LPAE_PTE_MEMATTR_DEV;
  368. else if (prot & IOMMU_CACHE)
  369. pte |= ARM_LPAE_PTE_MEMATTR_OIWB;
  370. else
  371. pte |= ARM_LPAE_PTE_MEMATTR_NC;
  372. }
  373. if (prot & IOMMU_NOEXEC)
  374. pte |= ARM_LPAE_PTE_XN;
  375. return pte;
  376. }
  377. static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova,
  378. phys_addr_t paddr, size_t size, int iommu_prot)
  379. {
  380. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  381. arm_lpae_iopte *ptep = data->pgd;
  382. int ret, lvl = ARM_LPAE_START_LVL(data);
  383. arm_lpae_iopte prot;
  384. /* If no access, then nothing to do */
  385. if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE)))
  386. return 0;
  387. if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias) ||
  388. paddr >= (1ULL << data->iop.cfg.oas)))
  389. return -ERANGE;
  390. prot = arm_lpae_prot_to_pte(data, iommu_prot);
  391. ret = __arm_lpae_map(data, iova, paddr, size, prot, lvl, ptep);
  392. /*
  393. * Synchronise all PTE updates for the new mapping before there's
  394. * a chance for anything to kick off a table walk for the new iova.
  395. */
  396. wmb();
  397. return ret;
  398. }
  399. static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl,
  400. arm_lpae_iopte *ptep)
  401. {
  402. arm_lpae_iopte *start, *end;
  403. unsigned long table_size;
  404. if (lvl == ARM_LPAE_START_LVL(data))
  405. table_size = data->pgd_size;
  406. else
  407. table_size = ARM_LPAE_GRANULE(data);
  408. start = ptep;
  409. /* Only leaf entries at the last level */
  410. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  411. end = ptep;
  412. else
  413. end = (void *)ptep + table_size;
  414. while (ptep != end) {
  415. arm_lpae_iopte pte = *ptep++;
  416. if (!pte || iopte_leaf(pte, lvl))
  417. continue;
  418. __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
  419. }
  420. __arm_lpae_free_pages(start, table_size, &data->iop.cfg);
  421. }
  422. static void arm_lpae_free_pgtable(struct io_pgtable *iop)
  423. {
  424. struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop);
  425. __arm_lpae_free_pgtable(data, ARM_LPAE_START_LVL(data), data->pgd);
  426. kfree(data);
  427. }
  428. static size_t arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data,
  429. unsigned long iova, size_t size,
  430. arm_lpae_iopte blk_pte, int lvl,
  431. arm_lpae_iopte *ptep)
  432. {
  433. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  434. arm_lpae_iopte pte, *tablep;
  435. phys_addr_t blk_paddr;
  436. size_t tablesz = ARM_LPAE_GRANULE(data);
  437. size_t split_sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
  438. int i, unmap_idx = -1;
  439. if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
  440. return 0;
  441. tablep = __arm_lpae_alloc_pages(tablesz, GFP_ATOMIC, cfg);
  442. if (!tablep)
  443. return 0; /* Bytes unmapped */
  444. if (size == split_sz)
  445. unmap_idx = ARM_LPAE_LVL_IDX(iova, lvl, data);
  446. blk_paddr = iopte_to_paddr(blk_pte, data);
  447. pte = iopte_prot(blk_pte);
  448. for (i = 0; i < tablesz / sizeof(pte); i++, blk_paddr += split_sz) {
  449. /* Unmap! */
  450. if (i == unmap_idx)
  451. continue;
  452. __arm_lpae_init_pte(data, blk_paddr, pte, lvl, &tablep[i]);
  453. }
  454. pte = arm_lpae_install_table(tablep, ptep, blk_pte, cfg);
  455. if (pte != blk_pte) {
  456. __arm_lpae_free_pages(tablep, tablesz, cfg);
  457. /*
  458. * We may race against someone unmapping another part of this
  459. * block, but anything else is invalid. We can't misinterpret
  460. * a page entry here since we're never at the last level.
  461. */
  462. if (iopte_type(pte, lvl - 1) != ARM_LPAE_PTE_TYPE_TABLE)
  463. return 0;
  464. tablep = iopte_deref(pte, data);
  465. } else if (unmap_idx >= 0) {
  466. io_pgtable_tlb_add_flush(&data->iop, iova, size, size, true);
  467. io_pgtable_tlb_sync(&data->iop);
  468. return size;
  469. }
  470. return __arm_lpae_unmap(data, iova, size, lvl, tablep);
  471. }
  472. static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
  473. unsigned long iova, size_t size, int lvl,
  474. arm_lpae_iopte *ptep)
  475. {
  476. arm_lpae_iopte pte;
  477. struct io_pgtable *iop = &data->iop;
  478. /* Something went horribly wrong and we ran out of page table */
  479. if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
  480. return 0;
  481. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  482. pte = READ_ONCE(*ptep);
  483. if (WARN_ON(!pte))
  484. return 0;
  485. /* If the size matches this level, we're in the right place */
  486. if (size == ARM_LPAE_BLOCK_SIZE(lvl, data)) {
  487. __arm_lpae_set_pte(ptep, 0, &iop->cfg);
  488. if (!iopte_leaf(pte, lvl)) {
  489. /* Also flush any partial walks */
  490. io_pgtable_tlb_add_flush(iop, iova, size,
  491. ARM_LPAE_GRANULE(data), false);
  492. io_pgtable_tlb_sync(iop);
  493. ptep = iopte_deref(pte, data);
  494. __arm_lpae_free_pgtable(data, lvl + 1, ptep);
  495. } else if (iop->cfg.quirks & IO_PGTABLE_QUIRK_NON_STRICT) {
  496. /*
  497. * Order the PTE update against queueing the IOVA, to
  498. * guarantee that a flush callback from a different CPU
  499. * has observed it before the TLBIALL can be issued.
  500. */
  501. smp_wmb();
  502. } else {
  503. io_pgtable_tlb_add_flush(iop, iova, size, size, true);
  504. }
  505. return size;
  506. } else if (iopte_leaf(pte, lvl)) {
  507. /*
  508. * Insert a table at the next level to map the old region,
  509. * minus the part we want to unmap
  510. */
  511. return arm_lpae_split_blk_unmap(data, iova, size, pte,
  512. lvl + 1, ptep);
  513. }
  514. /* Keep on walkin' */
  515. ptep = iopte_deref(pte, data);
  516. return __arm_lpae_unmap(data, iova, size, lvl + 1, ptep);
  517. }
  518. static size_t arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova,
  519. size_t size)
  520. {
  521. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  522. arm_lpae_iopte *ptep = data->pgd;
  523. int lvl = ARM_LPAE_START_LVL(data);
  524. if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias)))
  525. return 0;
  526. return __arm_lpae_unmap(data, iova, size, lvl, ptep);
  527. }
  528. static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops,
  529. unsigned long iova)
  530. {
  531. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  532. arm_lpae_iopte pte, *ptep = data->pgd;
  533. int lvl = ARM_LPAE_START_LVL(data);
  534. do {
  535. /* Valid IOPTE pointer? */
  536. if (!ptep)
  537. return 0;
  538. /* Grab the IOPTE we're interested in */
  539. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  540. pte = READ_ONCE(*ptep);
  541. /* Valid entry? */
  542. if (!pte)
  543. return 0;
  544. /* Leaf entry? */
  545. if (iopte_leaf(pte,lvl))
  546. goto found_translation;
  547. /* Take it to the next level */
  548. ptep = iopte_deref(pte, data);
  549. } while (++lvl < ARM_LPAE_MAX_LEVELS);
  550. /* Ran out of page tables to walk */
  551. return 0;
  552. found_translation:
  553. iova &= (ARM_LPAE_BLOCK_SIZE(lvl, data) - 1);
  554. return iopte_to_paddr(pte, data) | iova;
  555. }
  556. static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg)
  557. {
  558. unsigned long granule, page_sizes;
  559. unsigned int max_addr_bits = 48;
  560. /*
  561. * We need to restrict the supported page sizes to match the
  562. * translation regime for a particular granule. Aim to match
  563. * the CPU page size if possible, otherwise prefer smaller sizes.
  564. * While we're at it, restrict the block sizes to match the
  565. * chosen granule.
  566. */
  567. if (cfg->pgsize_bitmap & PAGE_SIZE)
  568. granule = PAGE_SIZE;
  569. else if (cfg->pgsize_bitmap & ~PAGE_MASK)
  570. granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK);
  571. else if (cfg->pgsize_bitmap & PAGE_MASK)
  572. granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK);
  573. else
  574. granule = 0;
  575. switch (granule) {
  576. case SZ_4K:
  577. page_sizes = (SZ_4K | SZ_2M | SZ_1G);
  578. break;
  579. case SZ_16K:
  580. page_sizes = (SZ_16K | SZ_32M);
  581. break;
  582. case SZ_64K:
  583. max_addr_bits = 52;
  584. page_sizes = (SZ_64K | SZ_512M);
  585. if (cfg->oas > 48)
  586. page_sizes |= 1ULL << 42; /* 4TB */
  587. break;
  588. default:
  589. page_sizes = 0;
  590. }
  591. cfg->pgsize_bitmap &= page_sizes;
  592. cfg->ias = min(cfg->ias, max_addr_bits);
  593. cfg->oas = min(cfg->oas, max_addr_bits);
  594. }
  595. static struct arm_lpae_io_pgtable *
  596. arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg)
  597. {
  598. unsigned long va_bits, pgd_bits;
  599. struct arm_lpae_io_pgtable *data;
  600. arm_lpae_restrict_pgsizes(cfg);
  601. if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K)))
  602. return NULL;
  603. if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS)
  604. return NULL;
  605. if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS)
  606. return NULL;
  607. if (!selftest_running && cfg->iommu_dev->dma_pfn_offset) {
  608. dev_err(cfg->iommu_dev, "Cannot accommodate DMA offset for IOMMU page tables\n");
  609. return NULL;
  610. }
  611. data = kmalloc(sizeof(*data), GFP_KERNEL);
  612. if (!data)
  613. return NULL;
  614. data->pg_shift = __ffs(cfg->pgsize_bitmap);
  615. data->bits_per_level = data->pg_shift - ilog2(sizeof(arm_lpae_iopte));
  616. va_bits = cfg->ias - data->pg_shift;
  617. data->levels = DIV_ROUND_UP(va_bits, data->bits_per_level);
  618. /* Calculate the actual size of our pgd (without concatenation) */
  619. pgd_bits = va_bits - (data->bits_per_level * (data->levels - 1));
  620. data->pgd_size = 1UL << (pgd_bits + ilog2(sizeof(arm_lpae_iopte)));
  621. data->iop.ops = (struct io_pgtable_ops) {
  622. .map = arm_lpae_map,
  623. .unmap = arm_lpae_unmap,
  624. .iova_to_phys = arm_lpae_iova_to_phys,
  625. };
  626. return data;
  627. }
  628. static struct io_pgtable *
  629. arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  630. {
  631. u64 reg;
  632. struct arm_lpae_io_pgtable *data;
  633. if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS | IO_PGTABLE_QUIRK_NO_DMA |
  634. IO_PGTABLE_QUIRK_NON_STRICT))
  635. return NULL;
  636. data = arm_lpae_alloc_pgtable(cfg);
  637. if (!data)
  638. return NULL;
  639. /* TCR */
  640. reg = (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  641. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  642. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  643. switch (ARM_LPAE_GRANULE(data)) {
  644. case SZ_4K:
  645. reg |= ARM_LPAE_TCR_TG0_4K;
  646. break;
  647. case SZ_16K:
  648. reg |= ARM_LPAE_TCR_TG0_16K;
  649. break;
  650. case SZ_64K:
  651. reg |= ARM_LPAE_TCR_TG0_64K;
  652. break;
  653. }
  654. switch (cfg->oas) {
  655. case 32:
  656. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  657. break;
  658. case 36:
  659. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  660. break;
  661. case 40:
  662. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  663. break;
  664. case 42:
  665. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  666. break;
  667. case 44:
  668. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  669. break;
  670. case 48:
  671. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  672. break;
  673. case 52:
  674. reg |= (ARM_LPAE_TCR_PS_52_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  675. break;
  676. default:
  677. goto out_free_data;
  678. }
  679. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  680. /* Disable speculative walks through TTBR1 */
  681. reg |= ARM_LPAE_TCR_EPD1;
  682. cfg->arm_lpae_s1_cfg.tcr = reg;
  683. /* MAIRs */
  684. reg = (ARM_LPAE_MAIR_ATTR_NC
  685. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
  686. (ARM_LPAE_MAIR_ATTR_WBRWA
  687. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
  688. (ARM_LPAE_MAIR_ATTR_DEVICE
  689. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV));
  690. cfg->arm_lpae_s1_cfg.mair[0] = reg;
  691. cfg->arm_lpae_s1_cfg.mair[1] = 0;
  692. /* Looking good; allocate a pgd */
  693. data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
  694. if (!data->pgd)
  695. goto out_free_data;
  696. /* Ensure the empty pgd is visible before any actual TTBR write */
  697. wmb();
  698. /* TTBRs */
  699. cfg->arm_lpae_s1_cfg.ttbr[0] = virt_to_phys(data->pgd);
  700. cfg->arm_lpae_s1_cfg.ttbr[1] = 0;
  701. return &data->iop;
  702. out_free_data:
  703. kfree(data);
  704. return NULL;
  705. }
  706. static struct io_pgtable *
  707. arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  708. {
  709. u64 reg, sl;
  710. struct arm_lpae_io_pgtable *data;
  711. /* The NS quirk doesn't apply at stage 2 */
  712. if (cfg->quirks & ~(IO_PGTABLE_QUIRK_NO_DMA |
  713. IO_PGTABLE_QUIRK_NON_STRICT))
  714. return NULL;
  715. data = arm_lpae_alloc_pgtable(cfg);
  716. if (!data)
  717. return NULL;
  718. /*
  719. * Concatenate PGDs at level 1 if possible in order to reduce
  720. * the depth of the stage-2 walk.
  721. */
  722. if (data->levels == ARM_LPAE_MAX_LEVELS) {
  723. unsigned long pgd_pages;
  724. pgd_pages = data->pgd_size >> ilog2(sizeof(arm_lpae_iopte));
  725. if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) {
  726. data->pgd_size = pgd_pages << data->pg_shift;
  727. data->levels--;
  728. }
  729. }
  730. /* VTCR */
  731. reg = ARM_64_LPAE_S2_TCR_RES1 |
  732. (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  733. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  734. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  735. sl = ARM_LPAE_START_LVL(data);
  736. switch (ARM_LPAE_GRANULE(data)) {
  737. case SZ_4K:
  738. reg |= ARM_LPAE_TCR_TG0_4K;
  739. sl++; /* SL0 format is different for 4K granule size */
  740. break;
  741. case SZ_16K:
  742. reg |= ARM_LPAE_TCR_TG0_16K;
  743. break;
  744. case SZ_64K:
  745. reg |= ARM_LPAE_TCR_TG0_64K;
  746. break;
  747. }
  748. switch (cfg->oas) {
  749. case 32:
  750. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_PS_SHIFT);
  751. break;
  752. case 36:
  753. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_PS_SHIFT);
  754. break;
  755. case 40:
  756. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_PS_SHIFT);
  757. break;
  758. case 42:
  759. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_PS_SHIFT);
  760. break;
  761. case 44:
  762. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_PS_SHIFT);
  763. break;
  764. case 48:
  765. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_PS_SHIFT);
  766. break;
  767. case 52:
  768. reg |= (ARM_LPAE_TCR_PS_52_BIT << ARM_LPAE_TCR_PS_SHIFT);
  769. break;
  770. default:
  771. goto out_free_data;
  772. }
  773. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  774. reg |= (~sl & ARM_LPAE_TCR_SL0_MASK) << ARM_LPAE_TCR_SL0_SHIFT;
  775. cfg->arm_lpae_s2_cfg.vtcr = reg;
  776. /* Allocate pgd pages */
  777. data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
  778. if (!data->pgd)
  779. goto out_free_data;
  780. /* Ensure the empty pgd is visible before any actual TTBR write */
  781. wmb();
  782. /* VTTBR */
  783. cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd);
  784. return &data->iop;
  785. out_free_data:
  786. kfree(data);
  787. return NULL;
  788. }
  789. static struct io_pgtable *
  790. arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  791. {
  792. struct io_pgtable *iop;
  793. if (cfg->ias > 32 || cfg->oas > 40)
  794. return NULL;
  795. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  796. iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie);
  797. if (iop) {
  798. cfg->arm_lpae_s1_cfg.tcr |= ARM_32_LPAE_TCR_EAE;
  799. cfg->arm_lpae_s1_cfg.tcr &= 0xffffffff;
  800. }
  801. return iop;
  802. }
  803. static struct io_pgtable *
  804. arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  805. {
  806. struct io_pgtable *iop;
  807. if (cfg->ias > 40 || cfg->oas > 40)
  808. return NULL;
  809. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  810. iop = arm_64_lpae_alloc_pgtable_s2(cfg, cookie);
  811. if (iop)
  812. cfg->arm_lpae_s2_cfg.vtcr &= 0xffffffff;
  813. return iop;
  814. }
  815. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = {
  816. .alloc = arm_64_lpae_alloc_pgtable_s1,
  817. .free = arm_lpae_free_pgtable,
  818. };
  819. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = {
  820. .alloc = arm_64_lpae_alloc_pgtable_s2,
  821. .free = arm_lpae_free_pgtable,
  822. };
  823. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = {
  824. .alloc = arm_32_lpae_alloc_pgtable_s1,
  825. .free = arm_lpae_free_pgtable,
  826. };
  827. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = {
  828. .alloc = arm_32_lpae_alloc_pgtable_s2,
  829. .free = arm_lpae_free_pgtable,
  830. };
  831. #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST
  832. static struct io_pgtable_cfg *cfg_cookie;
  833. static void dummy_tlb_flush_all(void *cookie)
  834. {
  835. WARN_ON(cookie != cfg_cookie);
  836. }
  837. static void dummy_tlb_add_flush(unsigned long iova, size_t size,
  838. size_t granule, bool leaf, void *cookie)
  839. {
  840. WARN_ON(cookie != cfg_cookie);
  841. WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
  842. }
  843. static void dummy_tlb_sync(void *cookie)
  844. {
  845. WARN_ON(cookie != cfg_cookie);
  846. }
  847. static const struct iommu_gather_ops dummy_tlb_ops __initconst = {
  848. .tlb_flush_all = dummy_tlb_flush_all,
  849. .tlb_add_flush = dummy_tlb_add_flush,
  850. .tlb_sync = dummy_tlb_sync,
  851. };
  852. static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops)
  853. {
  854. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  855. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  856. pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n",
  857. cfg->pgsize_bitmap, cfg->ias);
  858. pr_err("data: %d levels, 0x%zx pgd_size, %lu pg_shift, %lu bits_per_level, pgd @ %p\n",
  859. data->levels, data->pgd_size, data->pg_shift,
  860. data->bits_per_level, data->pgd);
  861. }
  862. #define __FAIL(ops, i) ({ \
  863. WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \
  864. arm_lpae_dump_ops(ops); \
  865. selftest_running = false; \
  866. -EFAULT; \
  867. })
  868. static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg)
  869. {
  870. static const enum io_pgtable_fmt fmts[] = {
  871. ARM_64_LPAE_S1,
  872. ARM_64_LPAE_S2,
  873. };
  874. int i, j;
  875. unsigned long iova;
  876. size_t size;
  877. struct io_pgtable_ops *ops;
  878. selftest_running = true;
  879. for (i = 0; i < ARRAY_SIZE(fmts); ++i) {
  880. cfg_cookie = cfg;
  881. ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg);
  882. if (!ops) {
  883. pr_err("selftest: failed to allocate io pgtable ops\n");
  884. return -ENOMEM;
  885. }
  886. /*
  887. * Initial sanity checks.
  888. * Empty page tables shouldn't provide any translations.
  889. */
  890. if (ops->iova_to_phys(ops, 42))
  891. return __FAIL(ops, i);
  892. if (ops->iova_to_phys(ops, SZ_1G + 42))
  893. return __FAIL(ops, i);
  894. if (ops->iova_to_phys(ops, SZ_2G + 42))
  895. return __FAIL(ops, i);
  896. /*
  897. * Distinct mappings of different granule sizes.
  898. */
  899. iova = 0;
  900. for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
  901. size = 1UL << j;
  902. if (ops->map(ops, iova, iova, size, IOMMU_READ |
  903. IOMMU_WRITE |
  904. IOMMU_NOEXEC |
  905. IOMMU_CACHE))
  906. return __FAIL(ops, i);
  907. /* Overlapping mappings */
  908. if (!ops->map(ops, iova, iova + size, size,
  909. IOMMU_READ | IOMMU_NOEXEC))
  910. return __FAIL(ops, i);
  911. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  912. return __FAIL(ops, i);
  913. iova += SZ_1G;
  914. }
  915. /* Partial unmap */
  916. size = 1UL << __ffs(cfg->pgsize_bitmap);
  917. if (ops->unmap(ops, SZ_1G + size, size) != size)
  918. return __FAIL(ops, i);
  919. /* Remap of partial unmap */
  920. if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ))
  921. return __FAIL(ops, i);
  922. if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42))
  923. return __FAIL(ops, i);
  924. /* Full unmap */
  925. iova = 0;
  926. for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
  927. size = 1UL << j;
  928. if (ops->unmap(ops, iova, size) != size)
  929. return __FAIL(ops, i);
  930. if (ops->iova_to_phys(ops, iova + 42))
  931. return __FAIL(ops, i);
  932. /* Remap full block */
  933. if (ops->map(ops, iova, iova, size, IOMMU_WRITE))
  934. return __FAIL(ops, i);
  935. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  936. return __FAIL(ops, i);
  937. iova += SZ_1G;
  938. }
  939. free_io_pgtable_ops(ops);
  940. }
  941. selftest_running = false;
  942. return 0;
  943. }
  944. static int __init arm_lpae_do_selftests(void)
  945. {
  946. static const unsigned long pgsize[] = {
  947. SZ_4K | SZ_2M | SZ_1G,
  948. SZ_16K | SZ_32M,
  949. SZ_64K | SZ_512M,
  950. };
  951. static const unsigned int ias[] = {
  952. 32, 36, 40, 42, 44, 48,
  953. };
  954. int i, j, pass = 0, fail = 0;
  955. struct io_pgtable_cfg cfg = {
  956. .tlb = &dummy_tlb_ops,
  957. .oas = 48,
  958. .quirks = IO_PGTABLE_QUIRK_NO_DMA,
  959. };
  960. for (i = 0; i < ARRAY_SIZE(pgsize); ++i) {
  961. for (j = 0; j < ARRAY_SIZE(ias); ++j) {
  962. cfg.pgsize_bitmap = pgsize[i];
  963. cfg.ias = ias[j];
  964. pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n",
  965. pgsize[i], ias[j]);
  966. if (arm_lpae_run_tests(&cfg))
  967. fail++;
  968. else
  969. pass++;
  970. }
  971. }
  972. pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail);
  973. return fail ? -EFAULT : 0;
  974. }
  975. subsys_initcall(arm_lpae_do_selftests);
  976. #endif