amdgpu.h 73 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_gds.h"
  51. #include "amd_powerplay.h"
  52. #include "amdgpu_acp.h"
  53. #include "gpu_scheduler.h"
  54. /*
  55. * Modules parameters.
  56. */
  57. extern int amdgpu_modeset;
  58. extern int amdgpu_vram_limit;
  59. extern int amdgpu_gart_size;
  60. extern int amdgpu_benchmarking;
  61. extern int amdgpu_testing;
  62. extern int amdgpu_audio;
  63. extern int amdgpu_disp_priority;
  64. extern int amdgpu_hw_i2c;
  65. extern int amdgpu_pcie_gen2;
  66. extern int amdgpu_msi;
  67. extern int amdgpu_lockup_timeout;
  68. extern int amdgpu_dpm;
  69. extern int amdgpu_smc_load_fw;
  70. extern int amdgpu_aspm;
  71. extern int amdgpu_runtime_pm;
  72. extern unsigned amdgpu_ip_block_mask;
  73. extern int amdgpu_bapm;
  74. extern int amdgpu_deep_color;
  75. extern int amdgpu_vm_size;
  76. extern int amdgpu_vm_block_size;
  77. extern int amdgpu_vm_fault_stop;
  78. extern int amdgpu_vm_debug;
  79. extern int amdgpu_sched_jobs;
  80. extern int amdgpu_sched_hw_submission;
  81. extern int amdgpu_powerplay;
  82. extern unsigned amdgpu_pcie_gen_cap;
  83. extern unsigned amdgpu_pcie_lane_cap;
  84. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  85. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  86. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  87. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  88. #define AMDGPU_IB_POOL_SIZE 16
  89. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  90. #define AMDGPUFB_CONN_LIMIT 4
  91. #define AMDGPU_BIOS_NUM_SCRATCH 8
  92. /* max number of rings */
  93. #define AMDGPU_MAX_RINGS 16
  94. #define AMDGPU_MAX_GFX_RINGS 1
  95. #define AMDGPU_MAX_COMPUTE_RINGS 8
  96. #define AMDGPU_MAX_VCE_RINGS 2
  97. /* max number of IP instances */
  98. #define AMDGPU_MAX_SDMA_INSTANCES 2
  99. /* hardcode that limit for now */
  100. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  101. /* hard reset data */
  102. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  103. /* reset flags */
  104. #define AMDGPU_RESET_GFX (1 << 0)
  105. #define AMDGPU_RESET_COMPUTE (1 << 1)
  106. #define AMDGPU_RESET_DMA (1 << 2)
  107. #define AMDGPU_RESET_CP (1 << 3)
  108. #define AMDGPU_RESET_GRBM (1 << 4)
  109. #define AMDGPU_RESET_DMA1 (1 << 5)
  110. #define AMDGPU_RESET_RLC (1 << 6)
  111. #define AMDGPU_RESET_SEM (1 << 7)
  112. #define AMDGPU_RESET_IH (1 << 8)
  113. #define AMDGPU_RESET_VMC (1 << 9)
  114. #define AMDGPU_RESET_MC (1 << 10)
  115. #define AMDGPU_RESET_DISPLAY (1 << 11)
  116. #define AMDGPU_RESET_UVD (1 << 12)
  117. #define AMDGPU_RESET_VCE (1 << 13)
  118. #define AMDGPU_RESET_VCE1 (1 << 14)
  119. /* GFX current status */
  120. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  121. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  122. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  123. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  124. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  125. /* max cursor sizes (in pixels) */
  126. #define CIK_CURSOR_WIDTH 128
  127. #define CIK_CURSOR_HEIGHT 128
  128. struct amdgpu_device;
  129. struct amdgpu_ib;
  130. struct amdgpu_vm;
  131. struct amdgpu_ring;
  132. struct amdgpu_cs_parser;
  133. struct amdgpu_job;
  134. struct amdgpu_irq_src;
  135. struct amdgpu_fpriv;
  136. enum amdgpu_cp_irq {
  137. AMDGPU_CP_IRQ_GFX_EOP = 0,
  138. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  139. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  140. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  141. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  142. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  143. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  144. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  145. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  146. AMDGPU_CP_IRQ_LAST
  147. };
  148. enum amdgpu_sdma_irq {
  149. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  150. AMDGPU_SDMA_IRQ_TRAP1,
  151. AMDGPU_SDMA_IRQ_LAST
  152. };
  153. enum amdgpu_thermal_irq {
  154. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  155. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  156. AMDGPU_THERMAL_IRQ_LAST
  157. };
  158. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  159. enum amd_ip_block_type block_type,
  160. enum amd_clockgating_state state);
  161. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  162. enum amd_ip_block_type block_type,
  163. enum amd_powergating_state state);
  164. struct amdgpu_ip_block_version {
  165. enum amd_ip_block_type type;
  166. u32 major;
  167. u32 minor;
  168. u32 rev;
  169. const struct amd_ip_funcs *funcs;
  170. };
  171. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  172. enum amd_ip_block_type type,
  173. u32 major, u32 minor);
  174. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  175. struct amdgpu_device *adev,
  176. enum amd_ip_block_type type);
  177. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  178. struct amdgpu_buffer_funcs {
  179. /* maximum bytes in a single operation */
  180. uint32_t copy_max_bytes;
  181. /* number of dw to reserve per operation */
  182. unsigned copy_num_dw;
  183. /* used for buffer migration */
  184. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  185. /* src addr in bytes */
  186. uint64_t src_offset,
  187. /* dst addr in bytes */
  188. uint64_t dst_offset,
  189. /* number of byte to transfer */
  190. uint32_t byte_count);
  191. /* maximum bytes in a single operation */
  192. uint32_t fill_max_bytes;
  193. /* number of dw to reserve per operation */
  194. unsigned fill_num_dw;
  195. /* used for buffer clearing */
  196. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  197. /* value to write to memory */
  198. uint32_t src_data,
  199. /* dst addr in bytes */
  200. uint64_t dst_offset,
  201. /* number of byte to fill */
  202. uint32_t byte_count);
  203. };
  204. /* provided by hw blocks that can write ptes, e.g., sdma */
  205. struct amdgpu_vm_pte_funcs {
  206. /* copy pte entries from GART */
  207. void (*copy_pte)(struct amdgpu_ib *ib,
  208. uint64_t pe, uint64_t src,
  209. unsigned count);
  210. /* write pte one entry at a time with addr mapping */
  211. void (*write_pte)(struct amdgpu_ib *ib,
  212. const dma_addr_t *pages_addr, uint64_t pe,
  213. uint64_t addr, unsigned count,
  214. uint32_t incr, uint32_t flags);
  215. /* for linear pte/pde updates without addr mapping */
  216. void (*set_pte_pde)(struct amdgpu_ib *ib,
  217. uint64_t pe,
  218. uint64_t addr, unsigned count,
  219. uint32_t incr, uint32_t flags);
  220. };
  221. /* provided by the gmc block */
  222. struct amdgpu_gart_funcs {
  223. /* flush the vm tlb via mmio */
  224. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  225. uint32_t vmid);
  226. /* write pte/pde updates using the cpu */
  227. int (*set_pte_pde)(struct amdgpu_device *adev,
  228. void *cpu_pt_addr, /* cpu addr of page table */
  229. uint32_t gpu_page_idx, /* pte/pde to update */
  230. uint64_t addr, /* addr to write into pte/pde */
  231. uint32_t flags); /* access flags */
  232. };
  233. /* provided by the ih block */
  234. struct amdgpu_ih_funcs {
  235. /* ring read/write ptr handling, called from interrupt context */
  236. u32 (*get_wptr)(struct amdgpu_device *adev);
  237. void (*decode_iv)(struct amdgpu_device *adev,
  238. struct amdgpu_iv_entry *entry);
  239. void (*set_rptr)(struct amdgpu_device *adev);
  240. };
  241. /* provided by hw blocks that expose a ring buffer for commands */
  242. struct amdgpu_ring_funcs {
  243. /* ring read/write ptr handling */
  244. u32 (*get_rptr)(struct amdgpu_ring *ring);
  245. u32 (*get_wptr)(struct amdgpu_ring *ring);
  246. void (*set_wptr)(struct amdgpu_ring *ring);
  247. /* validating and patching of IBs */
  248. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  249. /* command emit functions */
  250. void (*emit_ib)(struct amdgpu_ring *ring,
  251. struct amdgpu_ib *ib);
  252. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  253. uint64_t seq, unsigned flags);
  254. void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
  255. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  256. uint64_t pd_addr);
  257. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  258. void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
  259. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  260. uint32_t gds_base, uint32_t gds_size,
  261. uint32_t gws_base, uint32_t gws_size,
  262. uint32_t oa_base, uint32_t oa_size);
  263. /* testing functions */
  264. int (*test_ring)(struct amdgpu_ring *ring);
  265. int (*test_ib)(struct amdgpu_ring *ring);
  266. /* insert NOP packets */
  267. void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
  268. /* pad the indirect buffer to the necessary number of dw */
  269. void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  270. unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
  271. void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
  272. };
  273. /*
  274. * BIOS.
  275. */
  276. bool amdgpu_get_bios(struct amdgpu_device *adev);
  277. bool amdgpu_read_bios(struct amdgpu_device *adev);
  278. /*
  279. * Dummy page
  280. */
  281. struct amdgpu_dummy_page {
  282. struct page *page;
  283. dma_addr_t addr;
  284. };
  285. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  286. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  287. /*
  288. * Clocks
  289. */
  290. #define AMDGPU_MAX_PPLL 3
  291. struct amdgpu_clock {
  292. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  293. struct amdgpu_pll spll;
  294. struct amdgpu_pll mpll;
  295. /* 10 Khz units */
  296. uint32_t default_mclk;
  297. uint32_t default_sclk;
  298. uint32_t default_dispclk;
  299. uint32_t current_dispclk;
  300. uint32_t dp_extclk;
  301. uint32_t max_pixel_clock;
  302. };
  303. /*
  304. * Fences.
  305. */
  306. struct amdgpu_fence_driver {
  307. uint64_t gpu_addr;
  308. volatile uint32_t *cpu_addr;
  309. /* sync_seq is protected by ring emission lock */
  310. uint32_t sync_seq;
  311. atomic_t last_seq;
  312. bool initialized;
  313. struct amdgpu_irq_src *irq_src;
  314. unsigned irq_type;
  315. struct timer_list fallback_timer;
  316. unsigned num_fences_mask;
  317. spinlock_t lock;
  318. struct fence **fences;
  319. };
  320. /* some special values for the owner field */
  321. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  322. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  323. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  324. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  325. struct amdgpu_user_fence {
  326. /* write-back bo */
  327. struct amdgpu_bo *bo;
  328. /* write-back address offset to bo start */
  329. uint32_t offset;
  330. };
  331. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  332. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  333. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  334. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  335. unsigned num_hw_submission);
  336. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  337. struct amdgpu_irq_src *irq_src,
  338. unsigned irq_type);
  339. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  340. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  341. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
  342. void amdgpu_fence_process(struct amdgpu_ring *ring);
  343. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  344. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  345. /*
  346. * TTM.
  347. */
  348. struct amdgpu_mman {
  349. struct ttm_bo_global_ref bo_global_ref;
  350. struct drm_global_reference mem_global_ref;
  351. struct ttm_bo_device bdev;
  352. bool mem_global_referenced;
  353. bool initialized;
  354. #if defined(CONFIG_DEBUG_FS)
  355. struct dentry *vram;
  356. struct dentry *gtt;
  357. #endif
  358. /* buffer handling */
  359. const struct amdgpu_buffer_funcs *buffer_funcs;
  360. struct amdgpu_ring *buffer_funcs_ring;
  361. /* Scheduler entity for buffer moves */
  362. struct amd_sched_entity entity;
  363. };
  364. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  365. uint64_t src_offset,
  366. uint64_t dst_offset,
  367. uint32_t byte_count,
  368. struct reservation_object *resv,
  369. struct fence **fence);
  370. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
  371. struct amdgpu_bo_list_entry {
  372. struct amdgpu_bo *robj;
  373. struct ttm_validate_buffer tv;
  374. struct amdgpu_bo_va *bo_va;
  375. uint32_t priority;
  376. struct page **user_pages;
  377. int user_invalidated;
  378. };
  379. struct amdgpu_bo_va_mapping {
  380. struct list_head list;
  381. struct interval_tree_node it;
  382. uint64_t offset;
  383. uint32_t flags;
  384. };
  385. /* bo virtual addresses in a specific vm */
  386. struct amdgpu_bo_va {
  387. /* protected by bo being reserved */
  388. struct list_head bo_list;
  389. struct fence *last_pt_update;
  390. unsigned ref_count;
  391. /* protected by vm mutex and spinlock */
  392. struct list_head vm_status;
  393. /* mappings for this bo_va */
  394. struct list_head invalids;
  395. struct list_head valids;
  396. /* constant after initialization */
  397. struct amdgpu_vm *vm;
  398. struct amdgpu_bo *bo;
  399. };
  400. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  401. struct amdgpu_bo {
  402. /* Protected by gem.mutex */
  403. struct list_head list;
  404. /* Protected by tbo.reserved */
  405. u32 prefered_domains;
  406. u32 allowed_domains;
  407. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  408. struct ttm_placement placement;
  409. struct ttm_buffer_object tbo;
  410. struct ttm_bo_kmap_obj kmap;
  411. u64 flags;
  412. unsigned pin_count;
  413. void *kptr;
  414. u64 tiling_flags;
  415. u64 metadata_flags;
  416. void *metadata;
  417. u32 metadata_size;
  418. /* list of all virtual address to which this bo
  419. * is associated to
  420. */
  421. struct list_head va;
  422. /* Constant after initialization */
  423. struct amdgpu_device *adev;
  424. struct drm_gem_object gem_base;
  425. struct amdgpu_bo *parent;
  426. struct ttm_bo_kmap_obj dma_buf_vmap;
  427. struct amdgpu_mn *mn;
  428. struct list_head mn_list;
  429. };
  430. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  431. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  432. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  433. struct drm_file *file_priv);
  434. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  435. struct drm_file *file_priv);
  436. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  437. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  438. struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  439. struct dma_buf_attachment *attach,
  440. struct sg_table *sg);
  441. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  442. struct drm_gem_object *gobj,
  443. int flags);
  444. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  445. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  446. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  447. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  448. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  449. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  450. /* sub-allocation manager, it has to be protected by another lock.
  451. * By conception this is an helper for other part of the driver
  452. * like the indirect buffer or semaphore, which both have their
  453. * locking.
  454. *
  455. * Principe is simple, we keep a list of sub allocation in offset
  456. * order (first entry has offset == 0, last entry has the highest
  457. * offset).
  458. *
  459. * When allocating new object we first check if there is room at
  460. * the end total_size - (last_object_offset + last_object_size) >=
  461. * alloc_size. If so we allocate new object there.
  462. *
  463. * When there is not enough room at the end, we start waiting for
  464. * each sub object until we reach object_offset+object_size >=
  465. * alloc_size, this object then become the sub object we return.
  466. *
  467. * Alignment can't be bigger than page size.
  468. *
  469. * Hole are not considered for allocation to keep things simple.
  470. * Assumption is that there won't be hole (all object on same
  471. * alignment).
  472. */
  473. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  474. struct amdgpu_sa_manager {
  475. wait_queue_head_t wq;
  476. struct amdgpu_bo *bo;
  477. struct list_head *hole;
  478. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  479. struct list_head olist;
  480. unsigned size;
  481. uint64_t gpu_addr;
  482. void *cpu_ptr;
  483. uint32_t domain;
  484. uint32_t align;
  485. };
  486. /* sub-allocation buffer */
  487. struct amdgpu_sa_bo {
  488. struct list_head olist;
  489. struct list_head flist;
  490. struct amdgpu_sa_manager *manager;
  491. unsigned soffset;
  492. unsigned eoffset;
  493. struct fence *fence;
  494. };
  495. /*
  496. * GEM objects.
  497. */
  498. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  499. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  500. int alignment, u32 initial_domain,
  501. u64 flags, bool kernel,
  502. struct drm_gem_object **obj);
  503. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  504. struct drm_device *dev,
  505. struct drm_mode_create_dumb *args);
  506. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  507. struct drm_device *dev,
  508. uint32_t handle, uint64_t *offset_p);
  509. /*
  510. * Synchronization
  511. */
  512. struct amdgpu_sync {
  513. DECLARE_HASHTABLE(fences, 4);
  514. struct fence *last_vm_update;
  515. };
  516. void amdgpu_sync_create(struct amdgpu_sync *sync);
  517. int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  518. struct fence *f);
  519. int amdgpu_sync_resv(struct amdgpu_device *adev,
  520. struct amdgpu_sync *sync,
  521. struct reservation_object *resv,
  522. void *owner);
  523. struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
  524. int amdgpu_sync_wait(struct amdgpu_sync *sync);
  525. void amdgpu_sync_free(struct amdgpu_sync *sync);
  526. int amdgpu_sync_init(void);
  527. void amdgpu_sync_fini(void);
  528. /*
  529. * GART structures, functions & helpers
  530. */
  531. struct amdgpu_mc;
  532. #define AMDGPU_GPU_PAGE_SIZE 4096
  533. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  534. #define AMDGPU_GPU_PAGE_SHIFT 12
  535. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  536. struct amdgpu_gart {
  537. dma_addr_t table_addr;
  538. struct amdgpu_bo *robj;
  539. void *ptr;
  540. unsigned num_gpu_pages;
  541. unsigned num_cpu_pages;
  542. unsigned table_size;
  543. struct page **pages;
  544. dma_addr_t *pages_addr;
  545. bool ready;
  546. const struct amdgpu_gart_funcs *gart_funcs;
  547. };
  548. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  549. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  550. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  551. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  552. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  553. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  554. int amdgpu_gart_init(struct amdgpu_device *adev);
  555. void amdgpu_gart_fini(struct amdgpu_device *adev);
  556. void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
  557. int pages);
  558. int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
  559. int pages, struct page **pagelist,
  560. dma_addr_t *dma_addr, uint32_t flags);
  561. /*
  562. * GPU MC structures, functions & helpers
  563. */
  564. struct amdgpu_mc {
  565. resource_size_t aper_size;
  566. resource_size_t aper_base;
  567. resource_size_t agp_base;
  568. /* for some chips with <= 32MB we need to lie
  569. * about vram size near mc fb location */
  570. u64 mc_vram_size;
  571. u64 visible_vram_size;
  572. u64 gtt_size;
  573. u64 gtt_start;
  574. u64 gtt_end;
  575. u64 vram_start;
  576. u64 vram_end;
  577. unsigned vram_width;
  578. u64 real_vram_size;
  579. int vram_mtrr;
  580. u64 gtt_base_align;
  581. u64 mc_mask;
  582. const struct firmware *fw; /* MC firmware */
  583. uint32_t fw_version;
  584. struct amdgpu_irq_src vm_fault;
  585. uint32_t vram_type;
  586. };
  587. /*
  588. * GPU doorbell structures, functions & helpers
  589. */
  590. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  591. {
  592. AMDGPU_DOORBELL_KIQ = 0x000,
  593. AMDGPU_DOORBELL_HIQ = 0x001,
  594. AMDGPU_DOORBELL_DIQ = 0x002,
  595. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  596. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  597. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  598. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  599. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  600. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  601. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  602. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  603. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  604. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  605. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  606. AMDGPU_DOORBELL_IH = 0x1E8,
  607. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  608. AMDGPU_DOORBELL_INVALID = 0xFFFF
  609. } AMDGPU_DOORBELL_ASSIGNMENT;
  610. struct amdgpu_doorbell {
  611. /* doorbell mmio */
  612. resource_size_t base;
  613. resource_size_t size;
  614. u32 __iomem *ptr;
  615. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  616. };
  617. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  618. phys_addr_t *aperture_base,
  619. size_t *aperture_size,
  620. size_t *start_offset);
  621. /*
  622. * IRQS.
  623. */
  624. struct amdgpu_flip_work {
  625. struct work_struct flip_work;
  626. struct work_struct unpin_work;
  627. struct amdgpu_device *adev;
  628. int crtc_id;
  629. uint64_t base;
  630. struct drm_pending_vblank_event *event;
  631. struct amdgpu_bo *old_rbo;
  632. struct fence *excl;
  633. unsigned shared_count;
  634. struct fence **shared;
  635. struct fence_cb cb;
  636. };
  637. /*
  638. * CP & rings.
  639. */
  640. struct amdgpu_ib {
  641. struct amdgpu_sa_bo *sa_bo;
  642. uint32_t length_dw;
  643. uint64_t gpu_addr;
  644. uint32_t *ptr;
  645. struct amdgpu_user_fence *user;
  646. struct amdgpu_vm *vm;
  647. unsigned vm_id;
  648. uint64_t vm_pd_addr;
  649. struct amdgpu_ctx *ctx;
  650. uint32_t gds_base, gds_size;
  651. uint32_t gws_base, gws_size;
  652. uint32_t oa_base, oa_size;
  653. uint32_t flags;
  654. /* resulting sequence number */
  655. uint64_t sequence;
  656. };
  657. enum amdgpu_ring_type {
  658. AMDGPU_RING_TYPE_GFX,
  659. AMDGPU_RING_TYPE_COMPUTE,
  660. AMDGPU_RING_TYPE_SDMA,
  661. AMDGPU_RING_TYPE_UVD,
  662. AMDGPU_RING_TYPE_VCE
  663. };
  664. extern struct amd_sched_backend_ops amdgpu_sched_ops;
  665. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  666. struct amdgpu_job **job);
  667. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  668. struct amdgpu_job **job);
  669. void amdgpu_job_free(struct amdgpu_job *job);
  670. void amdgpu_job_free_func(struct kref *refcount);
  671. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  672. struct amd_sched_entity *entity, void *owner,
  673. struct fence **f);
  674. void amdgpu_job_timeout_func(struct work_struct *work);
  675. struct amdgpu_ring {
  676. struct amdgpu_device *adev;
  677. const struct amdgpu_ring_funcs *funcs;
  678. struct amdgpu_fence_driver fence_drv;
  679. struct amd_gpu_scheduler sched;
  680. spinlock_t fence_lock;
  681. struct amdgpu_bo *ring_obj;
  682. volatile uint32_t *ring;
  683. unsigned rptr_offs;
  684. u64 next_rptr_gpu_addr;
  685. volatile u32 *next_rptr_cpu_addr;
  686. unsigned wptr;
  687. unsigned wptr_old;
  688. unsigned ring_size;
  689. unsigned max_dw;
  690. int count_dw;
  691. uint64_t gpu_addr;
  692. uint32_t align_mask;
  693. uint32_t ptr_mask;
  694. bool ready;
  695. u32 nop;
  696. u32 idx;
  697. u32 me;
  698. u32 pipe;
  699. u32 queue;
  700. struct amdgpu_bo *mqd_obj;
  701. u32 doorbell_index;
  702. bool use_doorbell;
  703. unsigned wptr_offs;
  704. unsigned next_rptr_offs;
  705. unsigned fence_offs;
  706. struct amdgpu_ctx *current_ctx;
  707. enum amdgpu_ring_type type;
  708. char name[16];
  709. unsigned cond_exe_offs;
  710. u64 cond_exe_gpu_addr;
  711. volatile u32 *cond_exe_cpu_addr;
  712. };
  713. /*
  714. * VM
  715. */
  716. /* maximum number of VMIDs */
  717. #define AMDGPU_NUM_VM 16
  718. /* number of entries in page table */
  719. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  720. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  721. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  722. #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
  723. #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
  724. #define AMDGPU_PTE_VALID (1 << 0)
  725. #define AMDGPU_PTE_SYSTEM (1 << 1)
  726. #define AMDGPU_PTE_SNOOPED (1 << 2)
  727. /* VI only */
  728. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  729. #define AMDGPU_PTE_READABLE (1 << 5)
  730. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  731. /* PTE (Page Table Entry) fragment field for different page sizes */
  732. #define AMDGPU_PTE_FRAG_4KB (0 << 7)
  733. #define AMDGPU_PTE_FRAG_64KB (4 << 7)
  734. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  735. /* How to programm VM fault handling */
  736. #define AMDGPU_VM_FAULT_STOP_NEVER 0
  737. #define AMDGPU_VM_FAULT_STOP_FIRST 1
  738. #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
  739. struct amdgpu_vm_pt {
  740. struct amdgpu_bo_list_entry entry;
  741. uint64_t addr;
  742. };
  743. struct amdgpu_vm_id {
  744. struct amdgpu_vm_manager_id *mgr_id;
  745. uint64_t pd_gpu_addr;
  746. /* last flushed PD/PT update */
  747. struct fence *flushed_updates;
  748. };
  749. struct amdgpu_vm {
  750. /* tree of virtual addresses mapped */
  751. struct rb_root va;
  752. /* protecting invalidated */
  753. spinlock_t status_lock;
  754. /* BOs moved, but not yet updated in the PT */
  755. struct list_head invalidated;
  756. /* BOs cleared in the PT because of a move */
  757. struct list_head cleared;
  758. /* BO mappings freed, but not yet updated in the PT */
  759. struct list_head freed;
  760. /* contains the page directory */
  761. struct amdgpu_bo *page_directory;
  762. unsigned max_pde_used;
  763. struct fence *page_directory_fence;
  764. /* array of page tables, one for each page directory entry */
  765. struct amdgpu_vm_pt *page_tables;
  766. /* for id and flush management per ring */
  767. struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
  768. /* protecting freed */
  769. spinlock_t freed_lock;
  770. /* Scheduler entity for page table updates */
  771. struct amd_sched_entity entity;
  772. };
  773. struct amdgpu_vm_manager_id {
  774. struct list_head list;
  775. struct fence *active;
  776. atomic_long_t owner;
  777. uint32_t gds_base;
  778. uint32_t gds_size;
  779. uint32_t gws_base;
  780. uint32_t gws_size;
  781. uint32_t oa_base;
  782. uint32_t oa_size;
  783. };
  784. struct amdgpu_vm_manager {
  785. /* Handling of VMIDs */
  786. struct mutex lock;
  787. unsigned num_ids;
  788. struct list_head ids_lru;
  789. struct amdgpu_vm_manager_id ids[AMDGPU_NUM_VM];
  790. uint32_t max_pfn;
  791. /* vram base address for page table entry */
  792. u64 vram_base_offset;
  793. /* is vm enabled? */
  794. bool enabled;
  795. /* vm pte handling */
  796. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  797. struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
  798. unsigned vm_pte_num_rings;
  799. atomic_t vm_pte_next_ring;
  800. };
  801. void amdgpu_vm_manager_init(struct amdgpu_device *adev);
  802. void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
  803. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  804. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  805. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  806. struct list_head *validated,
  807. struct amdgpu_bo_list_entry *entry);
  808. void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
  809. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  810. struct amdgpu_vm *vm);
  811. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  812. struct amdgpu_sync *sync, struct fence *fence,
  813. unsigned *vm_id, uint64_t *vm_pd_addr);
  814. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  815. unsigned vm_id, uint64_t pd_addr,
  816. uint32_t gds_base, uint32_t gds_size,
  817. uint32_t gws_base, uint32_t gws_size,
  818. uint32_t oa_base, uint32_t oa_size);
  819. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
  820. uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
  821. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  822. struct amdgpu_vm *vm);
  823. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  824. struct amdgpu_vm *vm);
  825. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  826. struct amdgpu_sync *sync);
  827. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  828. struct amdgpu_bo_va *bo_va,
  829. struct ttm_mem_reg *mem);
  830. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  831. struct amdgpu_bo *bo);
  832. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  833. struct amdgpu_bo *bo);
  834. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  835. struct amdgpu_vm *vm,
  836. struct amdgpu_bo *bo);
  837. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  838. struct amdgpu_bo_va *bo_va,
  839. uint64_t addr, uint64_t offset,
  840. uint64_t size, uint32_t flags);
  841. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  842. struct amdgpu_bo_va *bo_va,
  843. uint64_t addr);
  844. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  845. struct amdgpu_bo_va *bo_va);
  846. /*
  847. * context related structures
  848. */
  849. struct amdgpu_ctx_ring {
  850. uint64_t sequence;
  851. struct fence **fences;
  852. struct amd_sched_entity entity;
  853. };
  854. struct amdgpu_ctx {
  855. struct kref refcount;
  856. struct amdgpu_device *adev;
  857. unsigned reset_counter;
  858. spinlock_t ring_lock;
  859. struct fence **fences;
  860. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  861. };
  862. struct amdgpu_ctx_mgr {
  863. struct amdgpu_device *adev;
  864. struct mutex lock;
  865. /* protected by lock */
  866. struct idr ctx_handles;
  867. };
  868. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  869. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  870. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  871. struct fence *fence);
  872. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  873. struct amdgpu_ring *ring, uint64_t seq);
  874. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  875. struct drm_file *filp);
  876. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  877. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  878. /*
  879. * file private structure
  880. */
  881. struct amdgpu_fpriv {
  882. struct amdgpu_vm vm;
  883. struct mutex bo_list_lock;
  884. struct idr bo_list_handles;
  885. struct amdgpu_ctx_mgr ctx_mgr;
  886. };
  887. /*
  888. * residency list
  889. */
  890. struct amdgpu_bo_list {
  891. struct mutex lock;
  892. struct amdgpu_bo *gds_obj;
  893. struct amdgpu_bo *gws_obj;
  894. struct amdgpu_bo *oa_obj;
  895. unsigned first_userptr;
  896. unsigned num_entries;
  897. struct amdgpu_bo_list_entry *array;
  898. };
  899. struct amdgpu_bo_list *
  900. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  901. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  902. struct list_head *validated);
  903. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  904. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  905. /*
  906. * GFX stuff
  907. */
  908. #include "clearstate_defs.h"
  909. struct amdgpu_rlc {
  910. /* for power gating */
  911. struct amdgpu_bo *save_restore_obj;
  912. uint64_t save_restore_gpu_addr;
  913. volatile uint32_t *sr_ptr;
  914. const u32 *reg_list;
  915. u32 reg_list_size;
  916. /* for clear state */
  917. struct amdgpu_bo *clear_state_obj;
  918. uint64_t clear_state_gpu_addr;
  919. volatile uint32_t *cs_ptr;
  920. const struct cs_section_def *cs_data;
  921. u32 clear_state_size;
  922. /* for cp tables */
  923. struct amdgpu_bo *cp_table_obj;
  924. uint64_t cp_table_gpu_addr;
  925. volatile uint32_t *cp_table_ptr;
  926. u32 cp_table_size;
  927. };
  928. struct amdgpu_mec {
  929. struct amdgpu_bo *hpd_eop_obj;
  930. u64 hpd_eop_gpu_addr;
  931. u32 num_pipe;
  932. u32 num_mec;
  933. u32 num_queue;
  934. };
  935. /*
  936. * GPU scratch registers structures, functions & helpers
  937. */
  938. struct amdgpu_scratch {
  939. unsigned num_reg;
  940. uint32_t reg_base;
  941. bool free[32];
  942. uint32_t reg[32];
  943. };
  944. /*
  945. * GFX configurations
  946. */
  947. struct amdgpu_gca_config {
  948. unsigned max_shader_engines;
  949. unsigned max_tile_pipes;
  950. unsigned max_cu_per_sh;
  951. unsigned max_sh_per_se;
  952. unsigned max_backends_per_se;
  953. unsigned max_texture_channel_caches;
  954. unsigned max_gprs;
  955. unsigned max_gs_threads;
  956. unsigned max_hw_contexts;
  957. unsigned sc_prim_fifo_size_frontend;
  958. unsigned sc_prim_fifo_size_backend;
  959. unsigned sc_hiz_tile_fifo_size;
  960. unsigned sc_earlyz_tile_fifo_size;
  961. unsigned num_tile_pipes;
  962. unsigned backend_enable_mask;
  963. unsigned mem_max_burst_length_bytes;
  964. unsigned mem_row_size_in_kb;
  965. unsigned shader_engine_tile_size;
  966. unsigned num_gpus;
  967. unsigned multi_gpu_tile_size;
  968. unsigned mc_arb_ramcfg;
  969. unsigned gb_addr_config;
  970. unsigned num_rbs;
  971. uint32_t tile_mode_array[32];
  972. uint32_t macrotile_mode_array[16];
  973. };
  974. struct amdgpu_gfx {
  975. struct mutex gpu_clock_mutex;
  976. struct amdgpu_gca_config config;
  977. struct amdgpu_rlc rlc;
  978. struct amdgpu_mec mec;
  979. struct amdgpu_scratch scratch;
  980. const struct firmware *me_fw; /* ME firmware */
  981. uint32_t me_fw_version;
  982. const struct firmware *pfp_fw; /* PFP firmware */
  983. uint32_t pfp_fw_version;
  984. const struct firmware *ce_fw; /* CE firmware */
  985. uint32_t ce_fw_version;
  986. const struct firmware *rlc_fw; /* RLC firmware */
  987. uint32_t rlc_fw_version;
  988. const struct firmware *mec_fw; /* MEC firmware */
  989. uint32_t mec_fw_version;
  990. const struct firmware *mec2_fw; /* MEC2 firmware */
  991. uint32_t mec2_fw_version;
  992. uint32_t me_feature_version;
  993. uint32_t ce_feature_version;
  994. uint32_t pfp_feature_version;
  995. uint32_t rlc_feature_version;
  996. uint32_t mec_feature_version;
  997. uint32_t mec2_feature_version;
  998. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  999. unsigned num_gfx_rings;
  1000. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  1001. unsigned num_compute_rings;
  1002. struct amdgpu_irq_src eop_irq;
  1003. struct amdgpu_irq_src priv_reg_irq;
  1004. struct amdgpu_irq_src priv_inst_irq;
  1005. /* gfx status */
  1006. uint32_t gfx_current_status;
  1007. /* ce ram size*/
  1008. unsigned ce_ram_size;
  1009. };
  1010. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  1011. unsigned size, struct amdgpu_ib *ib);
  1012. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib, struct fence *f);
  1013. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  1014. struct amdgpu_ib *ib, struct fence *last_vm_update,
  1015. struct fence **f);
  1016. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1017. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1018. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1019. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1020. void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
  1021. void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  1022. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1023. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1024. unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
  1025. uint32_t **data);
  1026. int amdgpu_ring_restore(struct amdgpu_ring *ring,
  1027. unsigned size, uint32_t *data);
  1028. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1029. unsigned ring_size, u32 nop, u32 align_mask,
  1030. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1031. enum amdgpu_ring_type ring_type);
  1032. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1033. /*
  1034. * CS.
  1035. */
  1036. struct amdgpu_cs_chunk {
  1037. uint32_t chunk_id;
  1038. uint32_t length_dw;
  1039. uint32_t *kdata;
  1040. };
  1041. struct amdgpu_cs_parser {
  1042. struct amdgpu_device *adev;
  1043. struct drm_file *filp;
  1044. struct amdgpu_ctx *ctx;
  1045. /* chunks */
  1046. unsigned nchunks;
  1047. struct amdgpu_cs_chunk *chunks;
  1048. /* scheduler job object */
  1049. struct amdgpu_job *job;
  1050. /* buffer objects */
  1051. struct ww_acquire_ctx ticket;
  1052. struct amdgpu_bo_list *bo_list;
  1053. struct amdgpu_bo_list_entry vm_pd;
  1054. struct list_head validated;
  1055. struct fence *fence;
  1056. uint64_t bytes_moved_threshold;
  1057. uint64_t bytes_moved;
  1058. /* user fence */
  1059. struct amdgpu_bo_list_entry uf_entry;
  1060. };
  1061. struct amdgpu_job {
  1062. struct amd_sched_job base;
  1063. struct amdgpu_device *adev;
  1064. struct amdgpu_ring *ring;
  1065. struct amdgpu_sync sync;
  1066. struct amdgpu_ib *ibs;
  1067. struct fence *fence; /* the hw fence */
  1068. uint32_t num_ibs;
  1069. void *owner;
  1070. struct amdgpu_user_fence uf;
  1071. };
  1072. #define to_amdgpu_job(sched_job) \
  1073. container_of((sched_job), struct amdgpu_job, base)
  1074. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  1075. uint32_t ib_idx, int idx)
  1076. {
  1077. return p->job->ibs[ib_idx].ptr[idx];
  1078. }
  1079. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  1080. uint32_t ib_idx, int idx,
  1081. uint32_t value)
  1082. {
  1083. p->job->ibs[ib_idx].ptr[idx] = value;
  1084. }
  1085. /*
  1086. * Writeback
  1087. */
  1088. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1089. struct amdgpu_wb {
  1090. struct amdgpu_bo *wb_obj;
  1091. volatile uint32_t *wb;
  1092. uint64_t gpu_addr;
  1093. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1094. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1095. };
  1096. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1097. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1098. enum amdgpu_int_thermal_type {
  1099. THERMAL_TYPE_NONE,
  1100. THERMAL_TYPE_EXTERNAL,
  1101. THERMAL_TYPE_EXTERNAL_GPIO,
  1102. THERMAL_TYPE_RV6XX,
  1103. THERMAL_TYPE_RV770,
  1104. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1105. THERMAL_TYPE_EVERGREEN,
  1106. THERMAL_TYPE_SUMO,
  1107. THERMAL_TYPE_NI,
  1108. THERMAL_TYPE_SI,
  1109. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1110. THERMAL_TYPE_CI,
  1111. THERMAL_TYPE_KV,
  1112. };
  1113. enum amdgpu_dpm_auto_throttle_src {
  1114. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1115. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1116. };
  1117. enum amdgpu_dpm_event_src {
  1118. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1119. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1120. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1121. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1122. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1123. };
  1124. #define AMDGPU_MAX_VCE_LEVELS 6
  1125. enum amdgpu_vce_level {
  1126. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1127. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1128. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1129. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1130. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1131. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1132. };
  1133. struct amdgpu_ps {
  1134. u32 caps; /* vbios flags */
  1135. u32 class; /* vbios flags */
  1136. u32 class2; /* vbios flags */
  1137. /* UVD clocks */
  1138. u32 vclk;
  1139. u32 dclk;
  1140. /* VCE clocks */
  1141. u32 evclk;
  1142. u32 ecclk;
  1143. bool vce_active;
  1144. enum amdgpu_vce_level vce_level;
  1145. /* asic priv */
  1146. void *ps_priv;
  1147. };
  1148. struct amdgpu_dpm_thermal {
  1149. /* thermal interrupt work */
  1150. struct work_struct work;
  1151. /* low temperature threshold */
  1152. int min_temp;
  1153. /* high temperature threshold */
  1154. int max_temp;
  1155. /* was last interrupt low to high or high to low */
  1156. bool high_to_low;
  1157. /* interrupt source */
  1158. struct amdgpu_irq_src irq;
  1159. };
  1160. enum amdgpu_clk_action
  1161. {
  1162. AMDGPU_SCLK_UP = 1,
  1163. AMDGPU_SCLK_DOWN
  1164. };
  1165. struct amdgpu_blacklist_clocks
  1166. {
  1167. u32 sclk;
  1168. u32 mclk;
  1169. enum amdgpu_clk_action action;
  1170. };
  1171. struct amdgpu_clock_and_voltage_limits {
  1172. u32 sclk;
  1173. u32 mclk;
  1174. u16 vddc;
  1175. u16 vddci;
  1176. };
  1177. struct amdgpu_clock_array {
  1178. u32 count;
  1179. u32 *values;
  1180. };
  1181. struct amdgpu_clock_voltage_dependency_entry {
  1182. u32 clk;
  1183. u16 v;
  1184. };
  1185. struct amdgpu_clock_voltage_dependency_table {
  1186. u32 count;
  1187. struct amdgpu_clock_voltage_dependency_entry *entries;
  1188. };
  1189. union amdgpu_cac_leakage_entry {
  1190. struct {
  1191. u16 vddc;
  1192. u32 leakage;
  1193. };
  1194. struct {
  1195. u16 vddc1;
  1196. u16 vddc2;
  1197. u16 vddc3;
  1198. };
  1199. };
  1200. struct amdgpu_cac_leakage_table {
  1201. u32 count;
  1202. union amdgpu_cac_leakage_entry *entries;
  1203. };
  1204. struct amdgpu_phase_shedding_limits_entry {
  1205. u16 voltage;
  1206. u32 sclk;
  1207. u32 mclk;
  1208. };
  1209. struct amdgpu_phase_shedding_limits_table {
  1210. u32 count;
  1211. struct amdgpu_phase_shedding_limits_entry *entries;
  1212. };
  1213. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1214. u32 vclk;
  1215. u32 dclk;
  1216. u16 v;
  1217. };
  1218. struct amdgpu_uvd_clock_voltage_dependency_table {
  1219. u8 count;
  1220. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1221. };
  1222. struct amdgpu_vce_clock_voltage_dependency_entry {
  1223. u32 ecclk;
  1224. u32 evclk;
  1225. u16 v;
  1226. };
  1227. struct amdgpu_vce_clock_voltage_dependency_table {
  1228. u8 count;
  1229. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1230. };
  1231. struct amdgpu_ppm_table {
  1232. u8 ppm_design;
  1233. u16 cpu_core_number;
  1234. u32 platform_tdp;
  1235. u32 small_ac_platform_tdp;
  1236. u32 platform_tdc;
  1237. u32 small_ac_platform_tdc;
  1238. u32 apu_tdp;
  1239. u32 dgpu_tdp;
  1240. u32 dgpu_ulv_power;
  1241. u32 tj_max;
  1242. };
  1243. struct amdgpu_cac_tdp_table {
  1244. u16 tdp;
  1245. u16 configurable_tdp;
  1246. u16 tdc;
  1247. u16 battery_power_limit;
  1248. u16 small_power_limit;
  1249. u16 low_cac_leakage;
  1250. u16 high_cac_leakage;
  1251. u16 maximum_power_delivery_limit;
  1252. };
  1253. struct amdgpu_dpm_dynamic_state {
  1254. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1255. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1256. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1257. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1258. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1259. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1260. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1261. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1262. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1263. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1264. struct amdgpu_clock_array valid_sclk_values;
  1265. struct amdgpu_clock_array valid_mclk_values;
  1266. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1267. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1268. u32 mclk_sclk_ratio;
  1269. u32 sclk_mclk_delta;
  1270. u16 vddc_vddci_delta;
  1271. u16 min_vddc_for_pcie_gen2;
  1272. struct amdgpu_cac_leakage_table cac_leakage_table;
  1273. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1274. struct amdgpu_ppm_table *ppm_table;
  1275. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1276. };
  1277. struct amdgpu_dpm_fan {
  1278. u16 t_min;
  1279. u16 t_med;
  1280. u16 t_high;
  1281. u16 pwm_min;
  1282. u16 pwm_med;
  1283. u16 pwm_high;
  1284. u8 t_hyst;
  1285. u32 cycle_delay;
  1286. u16 t_max;
  1287. u8 control_mode;
  1288. u16 default_max_fan_pwm;
  1289. u16 default_fan_output_sensitivity;
  1290. u16 fan_output_sensitivity;
  1291. bool ucode_fan_control;
  1292. };
  1293. enum amdgpu_pcie_gen {
  1294. AMDGPU_PCIE_GEN1 = 0,
  1295. AMDGPU_PCIE_GEN2 = 1,
  1296. AMDGPU_PCIE_GEN3 = 2,
  1297. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1298. };
  1299. enum amdgpu_dpm_forced_level {
  1300. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1301. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1302. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1303. AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
  1304. };
  1305. struct amdgpu_vce_state {
  1306. /* vce clocks */
  1307. u32 evclk;
  1308. u32 ecclk;
  1309. /* gpu clocks */
  1310. u32 sclk;
  1311. u32 mclk;
  1312. u8 clk_idx;
  1313. u8 pstate;
  1314. };
  1315. struct amdgpu_dpm_funcs {
  1316. int (*get_temperature)(struct amdgpu_device *adev);
  1317. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1318. int (*set_power_state)(struct amdgpu_device *adev);
  1319. void (*post_set_power_state)(struct amdgpu_device *adev);
  1320. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1321. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1322. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1323. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1324. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1325. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1326. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1327. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1328. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1329. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1330. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1331. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1332. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1333. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1334. };
  1335. struct amdgpu_dpm {
  1336. struct amdgpu_ps *ps;
  1337. /* number of valid power states */
  1338. int num_ps;
  1339. /* current power state that is active */
  1340. struct amdgpu_ps *current_ps;
  1341. /* requested power state */
  1342. struct amdgpu_ps *requested_ps;
  1343. /* boot up power state */
  1344. struct amdgpu_ps *boot_ps;
  1345. /* default uvd power state */
  1346. struct amdgpu_ps *uvd_ps;
  1347. /* vce requirements */
  1348. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1349. enum amdgpu_vce_level vce_level;
  1350. enum amd_pm_state_type state;
  1351. enum amd_pm_state_type user_state;
  1352. u32 platform_caps;
  1353. u32 voltage_response_time;
  1354. u32 backbias_response_time;
  1355. void *priv;
  1356. u32 new_active_crtcs;
  1357. int new_active_crtc_count;
  1358. u32 current_active_crtcs;
  1359. int current_active_crtc_count;
  1360. struct amdgpu_dpm_dynamic_state dyn_state;
  1361. struct amdgpu_dpm_fan fan;
  1362. u32 tdp_limit;
  1363. u32 near_tdp_limit;
  1364. u32 near_tdp_limit_adjusted;
  1365. u32 sq_ramping_threshold;
  1366. u32 cac_leakage;
  1367. u16 tdp_od_limit;
  1368. u32 tdp_adjustment;
  1369. u16 load_line_slope;
  1370. bool power_control;
  1371. bool ac_power;
  1372. /* special states active */
  1373. bool thermal_active;
  1374. bool uvd_active;
  1375. bool vce_active;
  1376. /* thermal handling */
  1377. struct amdgpu_dpm_thermal thermal;
  1378. /* forced levels */
  1379. enum amdgpu_dpm_forced_level forced_level;
  1380. };
  1381. struct amdgpu_pm {
  1382. struct mutex mutex;
  1383. u32 current_sclk;
  1384. u32 current_mclk;
  1385. u32 default_sclk;
  1386. u32 default_mclk;
  1387. struct amdgpu_i2c_chan *i2c_bus;
  1388. /* internal thermal controller on rv6xx+ */
  1389. enum amdgpu_int_thermal_type int_thermal_type;
  1390. struct device *int_hwmon_dev;
  1391. /* fan control parameters */
  1392. bool no_fan;
  1393. u8 fan_pulses_per_revolution;
  1394. u8 fan_min_rpm;
  1395. u8 fan_max_rpm;
  1396. /* dpm */
  1397. bool dpm_enabled;
  1398. bool sysfs_initialized;
  1399. struct amdgpu_dpm dpm;
  1400. const struct firmware *fw; /* SMC firmware */
  1401. uint32_t fw_version;
  1402. const struct amdgpu_dpm_funcs *funcs;
  1403. uint32_t pcie_gen_mask;
  1404. uint32_t pcie_mlw_mask;
  1405. struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
  1406. };
  1407. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1408. /*
  1409. * UVD
  1410. */
  1411. #define AMDGPU_MAX_UVD_HANDLES 10
  1412. #define AMDGPU_UVD_STACK_SIZE (1024*1024)
  1413. #define AMDGPU_UVD_HEAP_SIZE (1024*1024)
  1414. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1415. struct amdgpu_uvd {
  1416. struct amdgpu_bo *vcpu_bo;
  1417. void *cpu_addr;
  1418. uint64_t gpu_addr;
  1419. void *saved_bo;
  1420. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1421. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1422. struct delayed_work idle_work;
  1423. const struct firmware *fw; /* UVD firmware */
  1424. struct amdgpu_ring ring;
  1425. struct amdgpu_irq_src irq;
  1426. bool address_64_bit;
  1427. struct amd_sched_entity entity;
  1428. };
  1429. /*
  1430. * VCE
  1431. */
  1432. #define AMDGPU_MAX_VCE_HANDLES 16
  1433. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1434. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1435. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1436. struct amdgpu_vce {
  1437. struct amdgpu_bo *vcpu_bo;
  1438. uint64_t gpu_addr;
  1439. unsigned fw_version;
  1440. unsigned fb_version;
  1441. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1442. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1443. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1444. struct delayed_work idle_work;
  1445. const struct firmware *fw; /* VCE firmware */
  1446. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1447. struct amdgpu_irq_src irq;
  1448. unsigned harvest_config;
  1449. struct amd_sched_entity entity;
  1450. };
  1451. /*
  1452. * SDMA
  1453. */
  1454. struct amdgpu_sdma_instance {
  1455. /* SDMA firmware */
  1456. const struct firmware *fw;
  1457. uint32_t fw_version;
  1458. uint32_t feature_version;
  1459. struct amdgpu_ring ring;
  1460. bool burst_nop;
  1461. };
  1462. struct amdgpu_sdma {
  1463. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1464. struct amdgpu_irq_src trap_irq;
  1465. struct amdgpu_irq_src illegal_inst_irq;
  1466. int num_instances;
  1467. };
  1468. /*
  1469. * Firmware
  1470. */
  1471. struct amdgpu_firmware {
  1472. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1473. bool smu_load;
  1474. struct amdgpu_bo *fw_buf;
  1475. unsigned int fw_size;
  1476. };
  1477. /*
  1478. * Benchmarking
  1479. */
  1480. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1481. /*
  1482. * Testing
  1483. */
  1484. void amdgpu_test_moves(struct amdgpu_device *adev);
  1485. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1486. struct amdgpu_ring *cpA,
  1487. struct amdgpu_ring *cpB);
  1488. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1489. /*
  1490. * MMU Notifier
  1491. */
  1492. #if defined(CONFIG_MMU_NOTIFIER)
  1493. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1494. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1495. #else
  1496. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1497. {
  1498. return -ENODEV;
  1499. }
  1500. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1501. #endif
  1502. /*
  1503. * Debugfs
  1504. */
  1505. struct amdgpu_debugfs {
  1506. struct drm_info_list *files;
  1507. unsigned num_files;
  1508. };
  1509. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1510. struct drm_info_list *files,
  1511. unsigned nfiles);
  1512. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1513. #if defined(CONFIG_DEBUG_FS)
  1514. int amdgpu_debugfs_init(struct drm_minor *minor);
  1515. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1516. #endif
  1517. /*
  1518. * amdgpu smumgr functions
  1519. */
  1520. struct amdgpu_smumgr_funcs {
  1521. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1522. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1523. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1524. };
  1525. /*
  1526. * amdgpu smumgr
  1527. */
  1528. struct amdgpu_smumgr {
  1529. struct amdgpu_bo *toc_buf;
  1530. struct amdgpu_bo *smu_buf;
  1531. /* asic priv smu data */
  1532. void *priv;
  1533. spinlock_t smu_lock;
  1534. /* smumgr functions */
  1535. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1536. /* ucode loading complete flag */
  1537. uint32_t fw_flags;
  1538. };
  1539. /*
  1540. * ASIC specific register table accessible by UMD
  1541. */
  1542. struct amdgpu_allowed_register_entry {
  1543. uint32_t reg_offset;
  1544. bool untouched;
  1545. bool grbm_indexed;
  1546. };
  1547. struct amdgpu_cu_info {
  1548. uint32_t number; /* total active CU number */
  1549. uint32_t ao_cu_mask;
  1550. uint32_t bitmap[4][4];
  1551. };
  1552. /*
  1553. * ASIC specific functions.
  1554. */
  1555. struct amdgpu_asic_funcs {
  1556. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1557. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1558. u8 *bios, u32 length_bytes);
  1559. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1560. u32 sh_num, u32 reg_offset, u32 *value);
  1561. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1562. int (*reset)(struct amdgpu_device *adev);
  1563. /* wait for mc_idle */
  1564. int (*wait_for_mc_idle)(struct amdgpu_device *adev);
  1565. /* get the reference clock */
  1566. u32 (*get_xclk)(struct amdgpu_device *adev);
  1567. /* get the gpu clock counter */
  1568. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  1569. int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
  1570. /* MM block clocks */
  1571. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1572. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1573. };
  1574. /*
  1575. * IOCTL.
  1576. */
  1577. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1578. struct drm_file *filp);
  1579. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1580. struct drm_file *filp);
  1581. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1582. struct drm_file *filp);
  1583. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1584. struct drm_file *filp);
  1585. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1586. struct drm_file *filp);
  1587. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1588. struct drm_file *filp);
  1589. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1590. struct drm_file *filp);
  1591. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1592. struct drm_file *filp);
  1593. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1594. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1595. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1596. struct drm_file *filp);
  1597. /* VRAM scratch page for HDP bug, default vram page */
  1598. struct amdgpu_vram_scratch {
  1599. struct amdgpu_bo *robj;
  1600. volatile uint32_t *ptr;
  1601. u64 gpu_addr;
  1602. };
  1603. /*
  1604. * ACPI
  1605. */
  1606. struct amdgpu_atif_notification_cfg {
  1607. bool enabled;
  1608. int command_code;
  1609. };
  1610. struct amdgpu_atif_notifications {
  1611. bool display_switch;
  1612. bool expansion_mode_change;
  1613. bool thermal_state;
  1614. bool forced_power_state;
  1615. bool system_power_state;
  1616. bool display_conf_change;
  1617. bool px_gfx_switch;
  1618. bool brightness_change;
  1619. bool dgpu_display_event;
  1620. };
  1621. struct amdgpu_atif_functions {
  1622. bool system_params;
  1623. bool sbios_requests;
  1624. bool select_active_disp;
  1625. bool lid_state;
  1626. bool get_tv_standard;
  1627. bool set_tv_standard;
  1628. bool get_panel_expansion_mode;
  1629. bool set_panel_expansion_mode;
  1630. bool temperature_change;
  1631. bool graphics_device_types;
  1632. };
  1633. struct amdgpu_atif {
  1634. struct amdgpu_atif_notifications notifications;
  1635. struct amdgpu_atif_functions functions;
  1636. struct amdgpu_atif_notification_cfg notification_cfg;
  1637. struct amdgpu_encoder *encoder_for_bl;
  1638. };
  1639. struct amdgpu_atcs_functions {
  1640. bool get_ext_state;
  1641. bool pcie_perf_req;
  1642. bool pcie_dev_rdy;
  1643. bool pcie_bus_width;
  1644. };
  1645. struct amdgpu_atcs {
  1646. struct amdgpu_atcs_functions functions;
  1647. };
  1648. /*
  1649. * CGS
  1650. */
  1651. void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1652. void amdgpu_cgs_destroy_device(void *cgs_device);
  1653. /*
  1654. * CGS
  1655. */
  1656. void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1657. void amdgpu_cgs_destroy_device(void *cgs_device);
  1658. /* GPU virtualization */
  1659. struct amdgpu_virtualization {
  1660. bool supports_sr_iov;
  1661. };
  1662. /*
  1663. * Core structure, functions and helpers.
  1664. */
  1665. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1666. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1667. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1668. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1669. struct amdgpu_ip_block_status {
  1670. bool valid;
  1671. bool sw;
  1672. bool hw;
  1673. };
  1674. struct amdgpu_device {
  1675. struct device *dev;
  1676. struct drm_device *ddev;
  1677. struct pci_dev *pdev;
  1678. #ifdef CONFIG_DRM_AMD_ACP
  1679. struct amdgpu_acp acp;
  1680. #endif
  1681. /* ASIC */
  1682. enum amd_asic_type asic_type;
  1683. uint32_t family;
  1684. uint32_t rev_id;
  1685. uint32_t external_rev_id;
  1686. unsigned long flags;
  1687. int usec_timeout;
  1688. const struct amdgpu_asic_funcs *asic_funcs;
  1689. bool shutdown;
  1690. bool need_dma32;
  1691. bool accel_working;
  1692. struct work_struct reset_work;
  1693. struct notifier_block acpi_nb;
  1694. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1695. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1696. unsigned debugfs_count;
  1697. #if defined(CONFIG_DEBUG_FS)
  1698. struct dentry *debugfs_regs;
  1699. #endif
  1700. struct amdgpu_atif atif;
  1701. struct amdgpu_atcs atcs;
  1702. struct mutex srbm_mutex;
  1703. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1704. struct mutex grbm_idx_mutex;
  1705. struct dev_pm_domain vga_pm_domain;
  1706. bool have_disp_power_ref;
  1707. /* BIOS */
  1708. uint8_t *bios;
  1709. bool is_atom_bios;
  1710. struct amdgpu_bo *stollen_vga_memory;
  1711. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1712. /* Register/doorbell mmio */
  1713. resource_size_t rmmio_base;
  1714. resource_size_t rmmio_size;
  1715. void __iomem *rmmio;
  1716. /* protects concurrent MM_INDEX/DATA based register access */
  1717. spinlock_t mmio_idx_lock;
  1718. /* protects concurrent SMC based register access */
  1719. spinlock_t smc_idx_lock;
  1720. amdgpu_rreg_t smc_rreg;
  1721. amdgpu_wreg_t smc_wreg;
  1722. /* protects concurrent PCIE register access */
  1723. spinlock_t pcie_idx_lock;
  1724. amdgpu_rreg_t pcie_rreg;
  1725. amdgpu_wreg_t pcie_wreg;
  1726. /* protects concurrent UVD register access */
  1727. spinlock_t uvd_ctx_idx_lock;
  1728. amdgpu_rreg_t uvd_ctx_rreg;
  1729. amdgpu_wreg_t uvd_ctx_wreg;
  1730. /* protects concurrent DIDT register access */
  1731. spinlock_t didt_idx_lock;
  1732. amdgpu_rreg_t didt_rreg;
  1733. amdgpu_wreg_t didt_wreg;
  1734. /* protects concurrent ENDPOINT (audio) register access */
  1735. spinlock_t audio_endpt_idx_lock;
  1736. amdgpu_block_rreg_t audio_endpt_rreg;
  1737. amdgpu_block_wreg_t audio_endpt_wreg;
  1738. void __iomem *rio_mem;
  1739. resource_size_t rio_mem_size;
  1740. struct amdgpu_doorbell doorbell;
  1741. /* clock/pll info */
  1742. struct amdgpu_clock clock;
  1743. /* MC */
  1744. struct amdgpu_mc mc;
  1745. struct amdgpu_gart gart;
  1746. struct amdgpu_dummy_page dummy_page;
  1747. struct amdgpu_vm_manager vm_manager;
  1748. /* memory management */
  1749. struct amdgpu_mman mman;
  1750. struct amdgpu_vram_scratch vram_scratch;
  1751. struct amdgpu_wb wb;
  1752. atomic64_t vram_usage;
  1753. atomic64_t vram_vis_usage;
  1754. atomic64_t gtt_usage;
  1755. atomic64_t num_bytes_moved;
  1756. atomic_t gpu_reset_counter;
  1757. /* display */
  1758. struct amdgpu_mode_info mode_info;
  1759. struct work_struct hotplug_work;
  1760. struct amdgpu_irq_src crtc_irq;
  1761. struct amdgpu_irq_src pageflip_irq;
  1762. struct amdgpu_irq_src hpd_irq;
  1763. /* rings */
  1764. unsigned fence_context;
  1765. unsigned num_rings;
  1766. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1767. bool ib_pool_ready;
  1768. struct amdgpu_sa_manager ring_tmp_bo;
  1769. /* interrupts */
  1770. struct amdgpu_irq irq;
  1771. /* powerplay */
  1772. struct amd_powerplay powerplay;
  1773. bool pp_enabled;
  1774. bool pp_force_state_enabled;
  1775. /* dpm */
  1776. struct amdgpu_pm pm;
  1777. u32 cg_flags;
  1778. u32 pg_flags;
  1779. /* amdgpu smumgr */
  1780. struct amdgpu_smumgr smu;
  1781. /* gfx */
  1782. struct amdgpu_gfx gfx;
  1783. /* sdma */
  1784. struct amdgpu_sdma sdma;
  1785. /* uvd */
  1786. struct amdgpu_uvd uvd;
  1787. /* vce */
  1788. struct amdgpu_vce vce;
  1789. /* firmwares */
  1790. struct amdgpu_firmware firmware;
  1791. /* GDS */
  1792. struct amdgpu_gds gds;
  1793. const struct amdgpu_ip_block_version *ip_blocks;
  1794. int num_ip_blocks;
  1795. struct amdgpu_ip_block_status *ip_block_status;
  1796. struct mutex mn_lock;
  1797. DECLARE_HASHTABLE(mn_hash, 7);
  1798. /* tracking pinned memory */
  1799. u64 vram_pin_size;
  1800. u64 gart_pin_size;
  1801. /* amdkfd interface */
  1802. struct kfd_dev *kfd;
  1803. struct amdgpu_virtualization virtualization;
  1804. };
  1805. bool amdgpu_device_is_px(struct drm_device *dev);
  1806. int amdgpu_device_init(struct amdgpu_device *adev,
  1807. struct drm_device *ddev,
  1808. struct pci_dev *pdev,
  1809. uint32_t flags);
  1810. void amdgpu_device_fini(struct amdgpu_device *adev);
  1811. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1812. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1813. bool always_indirect);
  1814. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1815. bool always_indirect);
  1816. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1817. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1818. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1819. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1820. /*
  1821. * Registers read & write functions.
  1822. */
  1823. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1824. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1825. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1826. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1827. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1828. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1829. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1830. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1831. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1832. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1833. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1834. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1835. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1836. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1837. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1838. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1839. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1840. #define WREG32_P(reg, val, mask) \
  1841. do { \
  1842. uint32_t tmp_ = RREG32(reg); \
  1843. tmp_ &= (mask); \
  1844. tmp_ |= ((val) & ~(mask)); \
  1845. WREG32(reg, tmp_); \
  1846. } while (0)
  1847. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1848. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1849. #define WREG32_PLL_P(reg, val, mask) \
  1850. do { \
  1851. uint32_t tmp_ = RREG32_PLL(reg); \
  1852. tmp_ &= (mask); \
  1853. tmp_ |= ((val) & ~(mask)); \
  1854. WREG32_PLL(reg, tmp_); \
  1855. } while (0)
  1856. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1857. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1858. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1859. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1860. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1861. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1862. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1863. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1864. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1865. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1866. #define REG_GET_FIELD(value, reg, field) \
  1867. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1868. /*
  1869. * BIOS helpers.
  1870. */
  1871. #define RBIOS8(i) (adev->bios[i])
  1872. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1873. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1874. /*
  1875. * RING helpers.
  1876. */
  1877. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1878. {
  1879. if (ring->count_dw <= 0)
  1880. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1881. ring->ring[ring->wptr++] = v;
  1882. ring->wptr &= ring->ptr_mask;
  1883. ring->count_dw--;
  1884. }
  1885. static inline struct amdgpu_sdma_instance *
  1886. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1887. {
  1888. struct amdgpu_device *adev = ring->adev;
  1889. int i;
  1890. for (i = 0; i < adev->sdma.num_instances; i++)
  1891. if (&adev->sdma.instance[i].ring == ring)
  1892. break;
  1893. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1894. return &adev->sdma.instance[i];
  1895. else
  1896. return NULL;
  1897. }
  1898. /*
  1899. * ASICs macro.
  1900. */
  1901. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1902. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1903. #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
  1904. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1905. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1906. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1907. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1908. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1909. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1910. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1911. #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
  1912. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1913. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1914. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1915. #define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
  1916. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1917. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1918. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1919. #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
  1920. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1921. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1922. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1923. #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
  1924. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1925. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1926. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1927. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1928. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1929. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1930. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1931. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1932. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1933. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1934. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1935. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1936. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1937. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1938. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1939. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  1940. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1941. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1942. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1943. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1944. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1945. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1946. #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
  1947. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1948. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1949. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1950. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1951. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1952. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1953. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1954. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  1955. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  1956. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  1957. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  1958. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  1959. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  1960. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  1961. #define amdgpu_dpm_get_temperature(adev) \
  1962. ((adev)->pp_enabled ? \
  1963. (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
  1964. (adev)->pm.funcs->get_temperature((adev)))
  1965. #define amdgpu_dpm_set_fan_control_mode(adev, m) \
  1966. ((adev)->pp_enabled ? \
  1967. (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
  1968. (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
  1969. #define amdgpu_dpm_get_fan_control_mode(adev) \
  1970. ((adev)->pp_enabled ? \
  1971. (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
  1972. (adev)->pm.funcs->get_fan_control_mode((adev)))
  1973. #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
  1974. ((adev)->pp_enabled ? \
  1975. (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  1976. (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
  1977. #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
  1978. ((adev)->pp_enabled ? \
  1979. (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  1980. (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
  1981. #define amdgpu_dpm_get_sclk(adev, l) \
  1982. ((adev)->pp_enabled ? \
  1983. (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
  1984. (adev)->pm.funcs->get_sclk((adev), (l)))
  1985. #define amdgpu_dpm_get_mclk(adev, l) \
  1986. ((adev)->pp_enabled ? \
  1987. (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
  1988. (adev)->pm.funcs->get_mclk((adev), (l)))
  1989. #define amdgpu_dpm_force_performance_level(adev, l) \
  1990. ((adev)->pp_enabled ? \
  1991. (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
  1992. (adev)->pm.funcs->force_performance_level((adev), (l)))
  1993. #define amdgpu_dpm_powergate_uvd(adev, g) \
  1994. ((adev)->pp_enabled ? \
  1995. (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
  1996. (adev)->pm.funcs->powergate_uvd((adev), (g)))
  1997. #define amdgpu_dpm_powergate_vce(adev, g) \
  1998. ((adev)->pp_enabled ? \
  1999. (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
  2000. (adev)->pm.funcs->powergate_vce((adev), (g)))
  2001. #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
  2002. ((adev)->pp_enabled ? \
  2003. (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
  2004. (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
  2005. #define amdgpu_dpm_get_current_power_state(adev) \
  2006. (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
  2007. #define amdgpu_dpm_get_performance_level(adev) \
  2008. (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
  2009. #define amdgpu_dpm_get_pp_num_states(adev, data) \
  2010. (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
  2011. #define amdgpu_dpm_get_pp_table(adev, table) \
  2012. (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
  2013. #define amdgpu_dpm_set_pp_table(adev, buf, size) \
  2014. (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
  2015. #define amdgpu_dpm_print_clock_levels(adev, type, buf) \
  2016. (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
  2017. #define amdgpu_dpm_force_clock_level(adev, type, level) \
  2018. (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
  2019. #define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
  2020. (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
  2021. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  2022. /* Common functions */
  2023. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  2024. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  2025. bool amdgpu_card_posted(struct amdgpu_device *adev);
  2026. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  2027. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  2028. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  2029. u32 ip_instance, u32 ring,
  2030. struct amdgpu_ring **out_ring);
  2031. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
  2032. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  2033. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  2034. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  2035. uint32_t flags);
  2036. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  2037. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  2038. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  2039. unsigned long end);
  2040. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  2041. int *last_invalidated);
  2042. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2043. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  2044. struct ttm_mem_reg *mem);
  2045. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  2046. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  2047. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  2048. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  2049. const u32 *registers,
  2050. const u32 array_size);
  2051. bool amdgpu_device_is_px(struct drm_device *dev);
  2052. /* atpx handler */
  2053. #if defined(CONFIG_VGA_SWITCHEROO)
  2054. void amdgpu_register_atpx_handler(void);
  2055. void amdgpu_unregister_atpx_handler(void);
  2056. #else
  2057. static inline void amdgpu_register_atpx_handler(void) {}
  2058. static inline void amdgpu_unregister_atpx_handler(void) {}
  2059. #endif
  2060. /*
  2061. * KMS
  2062. */
  2063. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  2064. extern int amdgpu_max_kms_ioctl;
  2065. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  2066. int amdgpu_driver_unload_kms(struct drm_device *dev);
  2067. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  2068. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  2069. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  2070. struct drm_file *file_priv);
  2071. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  2072. struct drm_file *file_priv);
  2073. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2074. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2075. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  2076. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2077. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2078. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  2079. int *max_error,
  2080. struct timeval *vblank_time,
  2081. unsigned flags);
  2082. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  2083. unsigned long arg);
  2084. /*
  2085. * functions used by amdgpu_encoder.c
  2086. */
  2087. struct amdgpu_afmt_acr {
  2088. u32 clock;
  2089. int n_32khz;
  2090. int cts_32khz;
  2091. int n_44_1khz;
  2092. int cts_44_1khz;
  2093. int n_48khz;
  2094. int cts_48khz;
  2095. };
  2096. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2097. /* amdgpu_acpi.c */
  2098. #if defined(CONFIG_ACPI)
  2099. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2100. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2101. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2102. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2103. u8 perf_req, bool advertise);
  2104. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2105. #else
  2106. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2107. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2108. #endif
  2109. struct amdgpu_bo_va_mapping *
  2110. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2111. uint64_t addr, struct amdgpu_bo **bo);
  2112. #include "amdgpu_object.h"
  2113. #endif