gfx_v8_0.c 228 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "amdgpu_atombios.h"
  31. #include "atombios_i2c.h"
  32. #include "clearstate_vi.h"
  33. #include "gmc/gmc_8_2_d.h"
  34. #include "gmc/gmc_8_2_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #include "smu/smu_7_1_3_d.h"
  46. #define GFX8_NUM_GFX_RINGS 1
  47. #define GFX8_NUM_COMPUTE_RINGS 8
  48. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  51. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  52. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  53. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  54. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  55. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  56. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  57. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  58. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  59. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  60. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  61. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  62. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  63. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  64. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  66. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  67. /* BPM SERDES CMD */
  68. #define SET_BPM_SERDES_CMD 1
  69. #define CLE_BPM_SERDES_CMD 0
  70. /* BPM Register Address*/
  71. enum {
  72. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  73. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  74. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  75. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  76. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  77. BPM_REG_FGCG_MAX
  78. };
  79. #define RLC_FormatDirectRegListLength 14
  80. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  81. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  86. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  97. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  108. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  120. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  121. {
  122. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  123. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  124. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  125. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  126. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  127. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  128. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  129. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  130. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  131. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  132. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  133. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  134. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  135. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  136. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  137. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  138. };
  139. static const u32 golden_settings_tonga_a11[] =
  140. {
  141. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  142. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  143. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  144. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  145. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  146. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  147. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  148. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  149. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  150. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  151. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  152. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  153. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  154. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  155. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  156. };
  157. static const u32 tonga_golden_common_all[] =
  158. {
  159. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  160. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  161. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  162. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  163. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  164. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  165. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  166. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  167. };
  168. static const u32 tonga_mgcg_cgcg_init[] =
  169. {
  170. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  171. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  172. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  173. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  174. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  175. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  177. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  178. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  179. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  180. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  181. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  185. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  187. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  188. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  189. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  190. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  191. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  192. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  195. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  196. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  197. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  198. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  199. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  200. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  201. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  202. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  203. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  204. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  205. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  206. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  207. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  208. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  209. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  210. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  211. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  212. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  213. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  214. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  215. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  216. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  217. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  218. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  219. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  220. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  221. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  222. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  223. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  224. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  225. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  226. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  227. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  228. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  229. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  230. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  231. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  232. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  233. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  234. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  235. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  236. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  237. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  238. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  239. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  240. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  241. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  242. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  243. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  244. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  245. };
  246. static const u32 golden_settings_polaris11_a11[] =
  247. {
  248. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00006208,
  249. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  250. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  251. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  252. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  253. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  254. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  255. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  256. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  257. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  258. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  259. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  260. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  261. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  262. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  263. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  264. };
  265. static const u32 polaris11_golden_common_all[] =
  266. {
  267. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  268. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  269. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  270. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  271. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  272. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  273. };
  274. static const u32 golden_settings_polaris10_a11[] =
  275. {
  276. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  277. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  278. mmCB_HW_CONTROL_2, 0, 0x0f000000,
  279. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  280. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  281. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  282. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  283. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  284. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  285. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  286. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  287. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  288. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  289. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  290. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  291. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  292. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  293. };
  294. static const u32 polaris10_golden_common_all[] =
  295. {
  296. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  297. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  298. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  299. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  300. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  301. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  302. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  303. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  304. };
  305. static const u32 fiji_golden_common_all[] =
  306. {
  307. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  308. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  309. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  310. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  311. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  312. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  313. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  314. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  315. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  316. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  317. };
  318. static const u32 golden_settings_fiji_a10[] =
  319. {
  320. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  321. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  322. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  323. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  324. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  325. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  326. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  327. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  328. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  329. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  330. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  331. };
  332. static const u32 fiji_mgcg_cgcg_init[] =
  333. {
  334. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  335. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  336. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  337. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  341. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  343. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  344. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  345. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  350. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  352. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  353. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  354. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  355. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  356. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  359. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  360. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  361. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  362. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  363. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  364. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  365. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  366. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  367. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  368. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  369. };
  370. static const u32 golden_settings_iceland_a11[] =
  371. {
  372. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  373. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  374. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  375. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  376. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  377. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  378. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  379. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  380. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  381. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  382. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  383. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  384. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  385. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  386. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  387. };
  388. static const u32 iceland_golden_common_all[] =
  389. {
  390. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  391. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  392. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  393. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  394. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  395. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  396. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  397. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  398. };
  399. static const u32 iceland_mgcg_cgcg_init[] =
  400. {
  401. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  402. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  403. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  404. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  405. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  406. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  407. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  408. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  410. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  412. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  419. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  420. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  421. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  422. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  423. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  424. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  426. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  427. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  428. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  429. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  430. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  431. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  432. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  433. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  434. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  435. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  436. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  437. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  438. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  439. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  440. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  441. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  442. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  445. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  455. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  463. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  464. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  465. };
  466. static const u32 cz_golden_settings_a11[] =
  467. {
  468. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  469. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  470. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  471. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  472. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  473. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  474. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  475. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  476. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  477. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  478. };
  479. static const u32 cz_golden_common_all[] =
  480. {
  481. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  482. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  483. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  484. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  485. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  486. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  487. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  488. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  489. };
  490. static const u32 cz_mgcg_cgcg_init[] =
  491. {
  492. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  495. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  496. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  497. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  498. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  499. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  500. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  501. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  502. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  503. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  504. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  505. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  506. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  510. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  511. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  512. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  513. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  514. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  515. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  517. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  518. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  519. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  520. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  521. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  522. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  523. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  524. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  525. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  526. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  527. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  528. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  529. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  530. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  531. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  532. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  533. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  534. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  535. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  536. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  537. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  538. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  539. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  540. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  541. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  542. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  543. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  544. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  545. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  546. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  547. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  548. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  549. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  550. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  551. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  552. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  553. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  554. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  555. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  556. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  557. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  558. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  559. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  560. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  561. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  562. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  563. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  564. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  565. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  566. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  567. };
  568. static const u32 stoney_golden_settings_a11[] =
  569. {
  570. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  571. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  572. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  573. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  574. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  575. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  576. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  577. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  578. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  579. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  580. };
  581. static const u32 stoney_golden_common_all[] =
  582. {
  583. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  584. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  585. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  586. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  587. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  588. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  589. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  590. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  591. };
  592. static const u32 stoney_mgcg_cgcg_init[] =
  593. {
  594. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  595. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  596. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  597. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  598. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  599. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  600. };
  601. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  602. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  603. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  604. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  605. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  606. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  607. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  608. {
  609. switch (adev->asic_type) {
  610. case CHIP_TOPAZ:
  611. amdgpu_program_register_sequence(adev,
  612. iceland_mgcg_cgcg_init,
  613. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  614. amdgpu_program_register_sequence(adev,
  615. golden_settings_iceland_a11,
  616. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  617. amdgpu_program_register_sequence(adev,
  618. iceland_golden_common_all,
  619. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  620. break;
  621. case CHIP_FIJI:
  622. amdgpu_program_register_sequence(adev,
  623. fiji_mgcg_cgcg_init,
  624. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  625. amdgpu_program_register_sequence(adev,
  626. golden_settings_fiji_a10,
  627. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  628. amdgpu_program_register_sequence(adev,
  629. fiji_golden_common_all,
  630. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  631. break;
  632. case CHIP_TONGA:
  633. amdgpu_program_register_sequence(adev,
  634. tonga_mgcg_cgcg_init,
  635. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  636. amdgpu_program_register_sequence(adev,
  637. golden_settings_tonga_a11,
  638. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  639. amdgpu_program_register_sequence(adev,
  640. tonga_golden_common_all,
  641. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  642. break;
  643. case CHIP_POLARIS11:
  644. amdgpu_program_register_sequence(adev,
  645. golden_settings_polaris11_a11,
  646. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  647. amdgpu_program_register_sequence(adev,
  648. polaris11_golden_common_all,
  649. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  650. break;
  651. case CHIP_POLARIS10:
  652. amdgpu_program_register_sequence(adev,
  653. golden_settings_polaris10_a11,
  654. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  655. amdgpu_program_register_sequence(adev,
  656. polaris10_golden_common_all,
  657. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  658. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  659. if (adev->pdev->revision == 0xc7 &&
  660. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  661. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  662. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  663. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  664. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  665. }
  666. break;
  667. case CHIP_CARRIZO:
  668. amdgpu_program_register_sequence(adev,
  669. cz_mgcg_cgcg_init,
  670. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  671. amdgpu_program_register_sequence(adev,
  672. cz_golden_settings_a11,
  673. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  674. amdgpu_program_register_sequence(adev,
  675. cz_golden_common_all,
  676. (const u32)ARRAY_SIZE(cz_golden_common_all));
  677. break;
  678. case CHIP_STONEY:
  679. amdgpu_program_register_sequence(adev,
  680. stoney_mgcg_cgcg_init,
  681. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  682. amdgpu_program_register_sequence(adev,
  683. stoney_golden_settings_a11,
  684. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  685. amdgpu_program_register_sequence(adev,
  686. stoney_golden_common_all,
  687. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  688. break;
  689. default:
  690. break;
  691. }
  692. }
  693. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  694. {
  695. int i;
  696. adev->gfx.scratch.num_reg = 7;
  697. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  698. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  699. adev->gfx.scratch.free[i] = true;
  700. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  701. }
  702. }
  703. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  704. {
  705. struct amdgpu_device *adev = ring->adev;
  706. uint32_t scratch;
  707. uint32_t tmp = 0;
  708. unsigned i;
  709. int r;
  710. r = amdgpu_gfx_scratch_get(adev, &scratch);
  711. if (r) {
  712. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  713. return r;
  714. }
  715. WREG32(scratch, 0xCAFEDEAD);
  716. r = amdgpu_ring_alloc(ring, 3);
  717. if (r) {
  718. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  719. ring->idx, r);
  720. amdgpu_gfx_scratch_free(adev, scratch);
  721. return r;
  722. }
  723. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  724. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  725. amdgpu_ring_write(ring, 0xDEADBEEF);
  726. amdgpu_ring_commit(ring);
  727. for (i = 0; i < adev->usec_timeout; i++) {
  728. tmp = RREG32(scratch);
  729. if (tmp == 0xDEADBEEF)
  730. break;
  731. DRM_UDELAY(1);
  732. }
  733. if (i < adev->usec_timeout) {
  734. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  735. ring->idx, i);
  736. } else {
  737. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  738. ring->idx, scratch, tmp);
  739. r = -EINVAL;
  740. }
  741. amdgpu_gfx_scratch_free(adev, scratch);
  742. return r;
  743. }
  744. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  745. {
  746. struct amdgpu_device *adev = ring->adev;
  747. struct amdgpu_ib ib;
  748. struct fence *f = NULL;
  749. uint32_t scratch;
  750. uint32_t tmp = 0;
  751. long r;
  752. r = amdgpu_gfx_scratch_get(adev, &scratch);
  753. if (r) {
  754. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  755. return r;
  756. }
  757. WREG32(scratch, 0xCAFEDEAD);
  758. memset(&ib, 0, sizeof(ib));
  759. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  760. if (r) {
  761. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  762. goto err1;
  763. }
  764. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  765. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  766. ib.ptr[2] = 0xDEADBEEF;
  767. ib.length_dw = 3;
  768. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  769. if (r)
  770. goto err2;
  771. r = fence_wait_timeout(f, false, timeout);
  772. if (r == 0) {
  773. DRM_ERROR("amdgpu: IB test timed out.\n");
  774. r = -ETIMEDOUT;
  775. goto err2;
  776. } else if (r < 0) {
  777. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  778. goto err2;
  779. }
  780. tmp = RREG32(scratch);
  781. if (tmp == 0xDEADBEEF) {
  782. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  783. r = 0;
  784. } else {
  785. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  786. scratch, tmp);
  787. r = -EINVAL;
  788. }
  789. err2:
  790. amdgpu_ib_free(adev, &ib, NULL);
  791. fence_put(f);
  792. err1:
  793. amdgpu_gfx_scratch_free(adev, scratch);
  794. return r;
  795. }
  796. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  797. release_firmware(adev->gfx.pfp_fw);
  798. adev->gfx.pfp_fw = NULL;
  799. release_firmware(adev->gfx.me_fw);
  800. adev->gfx.me_fw = NULL;
  801. release_firmware(adev->gfx.ce_fw);
  802. adev->gfx.ce_fw = NULL;
  803. release_firmware(adev->gfx.rlc_fw);
  804. adev->gfx.rlc_fw = NULL;
  805. release_firmware(adev->gfx.mec_fw);
  806. adev->gfx.mec_fw = NULL;
  807. if ((adev->asic_type != CHIP_STONEY) &&
  808. (adev->asic_type != CHIP_TOPAZ))
  809. release_firmware(adev->gfx.mec2_fw);
  810. adev->gfx.mec2_fw = NULL;
  811. kfree(adev->gfx.rlc.register_list_format);
  812. }
  813. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  814. {
  815. const char *chip_name;
  816. char fw_name[30];
  817. int err;
  818. struct amdgpu_firmware_info *info = NULL;
  819. const struct common_firmware_header *header = NULL;
  820. const struct gfx_firmware_header_v1_0 *cp_hdr;
  821. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  822. unsigned int *tmp = NULL, i;
  823. DRM_DEBUG("\n");
  824. switch (adev->asic_type) {
  825. case CHIP_TOPAZ:
  826. chip_name = "topaz";
  827. break;
  828. case CHIP_TONGA:
  829. chip_name = "tonga";
  830. break;
  831. case CHIP_CARRIZO:
  832. chip_name = "carrizo";
  833. break;
  834. case CHIP_FIJI:
  835. chip_name = "fiji";
  836. break;
  837. case CHIP_POLARIS11:
  838. chip_name = "polaris11";
  839. break;
  840. case CHIP_POLARIS10:
  841. chip_name = "polaris10";
  842. break;
  843. case CHIP_STONEY:
  844. chip_name = "stoney";
  845. break;
  846. default:
  847. BUG();
  848. }
  849. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  850. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  851. if (err)
  852. goto out;
  853. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  854. if (err)
  855. goto out;
  856. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  857. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  858. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  859. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  860. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  861. if (err)
  862. goto out;
  863. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  864. if (err)
  865. goto out;
  866. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  867. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  868. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  869. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  870. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  871. if (err)
  872. goto out;
  873. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  874. if (err)
  875. goto out;
  876. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  877. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  878. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  879. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  880. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  881. if (err)
  882. goto out;
  883. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  884. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  885. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  886. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  887. adev->gfx.rlc.save_and_restore_offset =
  888. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  889. adev->gfx.rlc.clear_state_descriptor_offset =
  890. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  891. adev->gfx.rlc.avail_scratch_ram_locations =
  892. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  893. adev->gfx.rlc.reg_restore_list_size =
  894. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  895. adev->gfx.rlc.reg_list_format_start =
  896. le32_to_cpu(rlc_hdr->reg_list_format_start);
  897. adev->gfx.rlc.reg_list_format_separate_start =
  898. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  899. adev->gfx.rlc.starting_offsets_start =
  900. le32_to_cpu(rlc_hdr->starting_offsets_start);
  901. adev->gfx.rlc.reg_list_format_size_bytes =
  902. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  903. adev->gfx.rlc.reg_list_size_bytes =
  904. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  905. adev->gfx.rlc.register_list_format =
  906. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  907. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  908. if (!adev->gfx.rlc.register_list_format) {
  909. err = -ENOMEM;
  910. goto out;
  911. }
  912. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  913. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  914. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  915. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  916. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  917. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  918. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  919. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  920. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  921. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  922. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  923. if (err)
  924. goto out;
  925. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  926. if (err)
  927. goto out;
  928. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  929. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  930. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  931. if ((adev->asic_type != CHIP_STONEY) &&
  932. (adev->asic_type != CHIP_TOPAZ)) {
  933. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  934. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  935. if (!err) {
  936. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  937. if (err)
  938. goto out;
  939. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  940. adev->gfx.mec2_fw->data;
  941. adev->gfx.mec2_fw_version =
  942. le32_to_cpu(cp_hdr->header.ucode_version);
  943. adev->gfx.mec2_feature_version =
  944. le32_to_cpu(cp_hdr->ucode_feature_version);
  945. } else {
  946. err = 0;
  947. adev->gfx.mec2_fw = NULL;
  948. }
  949. }
  950. if (adev->firmware.smu_load) {
  951. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  952. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  953. info->fw = adev->gfx.pfp_fw;
  954. header = (const struct common_firmware_header *)info->fw->data;
  955. adev->firmware.fw_size +=
  956. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  957. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  958. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  959. info->fw = adev->gfx.me_fw;
  960. header = (const struct common_firmware_header *)info->fw->data;
  961. adev->firmware.fw_size +=
  962. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  963. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  964. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  965. info->fw = adev->gfx.ce_fw;
  966. header = (const struct common_firmware_header *)info->fw->data;
  967. adev->firmware.fw_size +=
  968. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  969. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  970. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  971. info->fw = adev->gfx.rlc_fw;
  972. header = (const struct common_firmware_header *)info->fw->data;
  973. adev->firmware.fw_size +=
  974. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  975. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  976. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  977. info->fw = adev->gfx.mec_fw;
  978. header = (const struct common_firmware_header *)info->fw->data;
  979. adev->firmware.fw_size +=
  980. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  981. if (adev->gfx.mec2_fw) {
  982. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  983. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  984. info->fw = adev->gfx.mec2_fw;
  985. header = (const struct common_firmware_header *)info->fw->data;
  986. adev->firmware.fw_size +=
  987. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  988. }
  989. }
  990. out:
  991. if (err) {
  992. dev_err(adev->dev,
  993. "gfx8: Failed to load firmware \"%s\"\n",
  994. fw_name);
  995. release_firmware(adev->gfx.pfp_fw);
  996. adev->gfx.pfp_fw = NULL;
  997. release_firmware(adev->gfx.me_fw);
  998. adev->gfx.me_fw = NULL;
  999. release_firmware(adev->gfx.ce_fw);
  1000. adev->gfx.ce_fw = NULL;
  1001. release_firmware(adev->gfx.rlc_fw);
  1002. adev->gfx.rlc_fw = NULL;
  1003. release_firmware(adev->gfx.mec_fw);
  1004. adev->gfx.mec_fw = NULL;
  1005. release_firmware(adev->gfx.mec2_fw);
  1006. adev->gfx.mec2_fw = NULL;
  1007. }
  1008. return err;
  1009. }
  1010. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1011. volatile u32 *buffer)
  1012. {
  1013. u32 count = 0, i;
  1014. const struct cs_section_def *sect = NULL;
  1015. const struct cs_extent_def *ext = NULL;
  1016. if (adev->gfx.rlc.cs_data == NULL)
  1017. return;
  1018. if (buffer == NULL)
  1019. return;
  1020. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1021. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1022. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1023. buffer[count++] = cpu_to_le32(0x80000000);
  1024. buffer[count++] = cpu_to_le32(0x80000000);
  1025. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1026. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1027. if (sect->id == SECT_CONTEXT) {
  1028. buffer[count++] =
  1029. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1030. buffer[count++] = cpu_to_le32(ext->reg_index -
  1031. PACKET3_SET_CONTEXT_REG_START);
  1032. for (i = 0; i < ext->reg_count; i++)
  1033. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1034. } else {
  1035. return;
  1036. }
  1037. }
  1038. }
  1039. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1040. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1041. PACKET3_SET_CONTEXT_REG_START);
  1042. switch (adev->asic_type) {
  1043. case CHIP_TONGA:
  1044. case CHIP_POLARIS10:
  1045. buffer[count++] = cpu_to_le32(0x16000012);
  1046. buffer[count++] = cpu_to_le32(0x0000002A);
  1047. break;
  1048. case CHIP_POLARIS11:
  1049. buffer[count++] = cpu_to_le32(0x16000012);
  1050. buffer[count++] = cpu_to_le32(0x00000000);
  1051. break;
  1052. case CHIP_FIJI:
  1053. buffer[count++] = cpu_to_le32(0x3a00161a);
  1054. buffer[count++] = cpu_to_le32(0x0000002e);
  1055. break;
  1056. case CHIP_TOPAZ:
  1057. case CHIP_CARRIZO:
  1058. buffer[count++] = cpu_to_le32(0x00000002);
  1059. buffer[count++] = cpu_to_le32(0x00000000);
  1060. break;
  1061. case CHIP_STONEY:
  1062. buffer[count++] = cpu_to_le32(0x00000000);
  1063. buffer[count++] = cpu_to_le32(0x00000000);
  1064. break;
  1065. default:
  1066. buffer[count++] = cpu_to_le32(0x00000000);
  1067. buffer[count++] = cpu_to_le32(0x00000000);
  1068. break;
  1069. }
  1070. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1071. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1072. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1073. buffer[count++] = cpu_to_le32(0);
  1074. }
  1075. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1076. {
  1077. const __le32 *fw_data;
  1078. volatile u32 *dst_ptr;
  1079. int me, i, max_me = 4;
  1080. u32 bo_offset = 0;
  1081. u32 table_offset, table_size;
  1082. if (adev->asic_type == CHIP_CARRIZO)
  1083. max_me = 5;
  1084. /* write the cp table buffer */
  1085. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1086. for (me = 0; me < max_me; me++) {
  1087. if (me == 0) {
  1088. const struct gfx_firmware_header_v1_0 *hdr =
  1089. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1090. fw_data = (const __le32 *)
  1091. (adev->gfx.ce_fw->data +
  1092. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1093. table_offset = le32_to_cpu(hdr->jt_offset);
  1094. table_size = le32_to_cpu(hdr->jt_size);
  1095. } else if (me == 1) {
  1096. const struct gfx_firmware_header_v1_0 *hdr =
  1097. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1098. fw_data = (const __le32 *)
  1099. (adev->gfx.pfp_fw->data +
  1100. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1101. table_offset = le32_to_cpu(hdr->jt_offset);
  1102. table_size = le32_to_cpu(hdr->jt_size);
  1103. } else if (me == 2) {
  1104. const struct gfx_firmware_header_v1_0 *hdr =
  1105. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1106. fw_data = (const __le32 *)
  1107. (adev->gfx.me_fw->data +
  1108. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1109. table_offset = le32_to_cpu(hdr->jt_offset);
  1110. table_size = le32_to_cpu(hdr->jt_size);
  1111. } else if (me == 3) {
  1112. const struct gfx_firmware_header_v1_0 *hdr =
  1113. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1114. fw_data = (const __le32 *)
  1115. (adev->gfx.mec_fw->data +
  1116. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1117. table_offset = le32_to_cpu(hdr->jt_offset);
  1118. table_size = le32_to_cpu(hdr->jt_size);
  1119. } else if (me == 4) {
  1120. const struct gfx_firmware_header_v1_0 *hdr =
  1121. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1122. fw_data = (const __le32 *)
  1123. (adev->gfx.mec2_fw->data +
  1124. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1125. table_offset = le32_to_cpu(hdr->jt_offset);
  1126. table_size = le32_to_cpu(hdr->jt_size);
  1127. }
  1128. for (i = 0; i < table_size; i ++) {
  1129. dst_ptr[bo_offset + i] =
  1130. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1131. }
  1132. bo_offset += table_size;
  1133. }
  1134. }
  1135. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1136. {
  1137. int r;
  1138. /* clear state block */
  1139. if (adev->gfx.rlc.clear_state_obj) {
  1140. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1141. if (unlikely(r != 0))
  1142. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1143. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1144. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1145. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1146. adev->gfx.rlc.clear_state_obj = NULL;
  1147. }
  1148. /* jump table block */
  1149. if (adev->gfx.rlc.cp_table_obj) {
  1150. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1151. if (unlikely(r != 0))
  1152. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1153. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1154. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1155. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1156. adev->gfx.rlc.cp_table_obj = NULL;
  1157. }
  1158. }
  1159. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1160. {
  1161. volatile u32 *dst_ptr;
  1162. u32 dws;
  1163. const struct cs_section_def *cs_data;
  1164. int r;
  1165. adev->gfx.rlc.cs_data = vi_cs_data;
  1166. cs_data = adev->gfx.rlc.cs_data;
  1167. if (cs_data) {
  1168. /* clear state block */
  1169. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1170. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1171. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1172. AMDGPU_GEM_DOMAIN_VRAM,
  1173. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1174. NULL, NULL,
  1175. &adev->gfx.rlc.clear_state_obj);
  1176. if (r) {
  1177. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1178. gfx_v8_0_rlc_fini(adev);
  1179. return r;
  1180. }
  1181. }
  1182. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1183. if (unlikely(r != 0)) {
  1184. gfx_v8_0_rlc_fini(adev);
  1185. return r;
  1186. }
  1187. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1188. &adev->gfx.rlc.clear_state_gpu_addr);
  1189. if (r) {
  1190. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1191. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1192. gfx_v8_0_rlc_fini(adev);
  1193. return r;
  1194. }
  1195. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1196. if (r) {
  1197. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1198. gfx_v8_0_rlc_fini(adev);
  1199. return r;
  1200. }
  1201. /* set up the cs buffer */
  1202. dst_ptr = adev->gfx.rlc.cs_ptr;
  1203. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1204. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1205. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1206. }
  1207. if ((adev->asic_type == CHIP_CARRIZO) ||
  1208. (adev->asic_type == CHIP_STONEY)) {
  1209. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1210. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1211. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1212. AMDGPU_GEM_DOMAIN_VRAM,
  1213. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1214. NULL, NULL,
  1215. &adev->gfx.rlc.cp_table_obj);
  1216. if (r) {
  1217. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1218. return r;
  1219. }
  1220. }
  1221. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1222. if (unlikely(r != 0)) {
  1223. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1224. return r;
  1225. }
  1226. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1227. &adev->gfx.rlc.cp_table_gpu_addr);
  1228. if (r) {
  1229. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1230. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1231. return r;
  1232. }
  1233. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1234. if (r) {
  1235. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1236. return r;
  1237. }
  1238. cz_init_cp_jump_table(adev);
  1239. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1240. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1241. }
  1242. return 0;
  1243. }
  1244. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1245. {
  1246. int r;
  1247. if (adev->gfx.mec.hpd_eop_obj) {
  1248. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1249. if (unlikely(r != 0))
  1250. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1251. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1252. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1253. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1254. adev->gfx.mec.hpd_eop_obj = NULL;
  1255. }
  1256. }
  1257. #define MEC_HPD_SIZE 2048
  1258. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1259. {
  1260. int r;
  1261. u32 *hpd;
  1262. /*
  1263. * we assign only 1 pipe because all other pipes will
  1264. * be handled by KFD
  1265. */
  1266. adev->gfx.mec.num_mec = 1;
  1267. adev->gfx.mec.num_pipe = 1;
  1268. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1269. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1270. r = amdgpu_bo_create(adev,
  1271. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  1272. PAGE_SIZE, true,
  1273. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1274. &adev->gfx.mec.hpd_eop_obj);
  1275. if (r) {
  1276. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1277. return r;
  1278. }
  1279. }
  1280. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1281. if (unlikely(r != 0)) {
  1282. gfx_v8_0_mec_fini(adev);
  1283. return r;
  1284. }
  1285. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1286. &adev->gfx.mec.hpd_eop_gpu_addr);
  1287. if (r) {
  1288. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1289. gfx_v8_0_mec_fini(adev);
  1290. return r;
  1291. }
  1292. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1293. if (r) {
  1294. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1295. gfx_v8_0_mec_fini(adev);
  1296. return r;
  1297. }
  1298. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  1299. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1300. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1301. return 0;
  1302. }
  1303. static const u32 vgpr_init_compute_shader[] =
  1304. {
  1305. 0x7e000209, 0x7e020208,
  1306. 0x7e040207, 0x7e060206,
  1307. 0x7e080205, 0x7e0a0204,
  1308. 0x7e0c0203, 0x7e0e0202,
  1309. 0x7e100201, 0x7e120200,
  1310. 0x7e140209, 0x7e160208,
  1311. 0x7e180207, 0x7e1a0206,
  1312. 0x7e1c0205, 0x7e1e0204,
  1313. 0x7e200203, 0x7e220202,
  1314. 0x7e240201, 0x7e260200,
  1315. 0x7e280209, 0x7e2a0208,
  1316. 0x7e2c0207, 0x7e2e0206,
  1317. 0x7e300205, 0x7e320204,
  1318. 0x7e340203, 0x7e360202,
  1319. 0x7e380201, 0x7e3a0200,
  1320. 0x7e3c0209, 0x7e3e0208,
  1321. 0x7e400207, 0x7e420206,
  1322. 0x7e440205, 0x7e460204,
  1323. 0x7e480203, 0x7e4a0202,
  1324. 0x7e4c0201, 0x7e4e0200,
  1325. 0x7e500209, 0x7e520208,
  1326. 0x7e540207, 0x7e560206,
  1327. 0x7e580205, 0x7e5a0204,
  1328. 0x7e5c0203, 0x7e5e0202,
  1329. 0x7e600201, 0x7e620200,
  1330. 0x7e640209, 0x7e660208,
  1331. 0x7e680207, 0x7e6a0206,
  1332. 0x7e6c0205, 0x7e6e0204,
  1333. 0x7e700203, 0x7e720202,
  1334. 0x7e740201, 0x7e760200,
  1335. 0x7e780209, 0x7e7a0208,
  1336. 0x7e7c0207, 0x7e7e0206,
  1337. 0xbf8a0000, 0xbf810000,
  1338. };
  1339. static const u32 sgpr_init_compute_shader[] =
  1340. {
  1341. 0xbe8a0100, 0xbe8c0102,
  1342. 0xbe8e0104, 0xbe900106,
  1343. 0xbe920108, 0xbe940100,
  1344. 0xbe960102, 0xbe980104,
  1345. 0xbe9a0106, 0xbe9c0108,
  1346. 0xbe9e0100, 0xbea00102,
  1347. 0xbea20104, 0xbea40106,
  1348. 0xbea60108, 0xbea80100,
  1349. 0xbeaa0102, 0xbeac0104,
  1350. 0xbeae0106, 0xbeb00108,
  1351. 0xbeb20100, 0xbeb40102,
  1352. 0xbeb60104, 0xbeb80106,
  1353. 0xbeba0108, 0xbebc0100,
  1354. 0xbebe0102, 0xbec00104,
  1355. 0xbec20106, 0xbec40108,
  1356. 0xbec60100, 0xbec80102,
  1357. 0xbee60004, 0xbee70005,
  1358. 0xbeea0006, 0xbeeb0007,
  1359. 0xbee80008, 0xbee90009,
  1360. 0xbefc0000, 0xbf8a0000,
  1361. 0xbf810000, 0x00000000,
  1362. };
  1363. static const u32 vgpr_init_regs[] =
  1364. {
  1365. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1366. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1367. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1368. mmCOMPUTE_NUM_THREAD_Y, 1,
  1369. mmCOMPUTE_NUM_THREAD_Z, 1,
  1370. mmCOMPUTE_PGM_RSRC2, 20,
  1371. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1372. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1373. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1374. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1375. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1376. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1377. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1378. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1379. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1380. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1381. };
  1382. static const u32 sgpr1_init_regs[] =
  1383. {
  1384. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1385. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1386. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1387. mmCOMPUTE_NUM_THREAD_Y, 1,
  1388. mmCOMPUTE_NUM_THREAD_Z, 1,
  1389. mmCOMPUTE_PGM_RSRC2, 20,
  1390. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1391. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1392. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1393. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1394. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1395. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1396. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1397. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1398. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1399. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1400. };
  1401. static const u32 sgpr2_init_regs[] =
  1402. {
  1403. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1404. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1405. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1406. mmCOMPUTE_NUM_THREAD_Y, 1,
  1407. mmCOMPUTE_NUM_THREAD_Z, 1,
  1408. mmCOMPUTE_PGM_RSRC2, 20,
  1409. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1410. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1411. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1412. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1413. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1414. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1415. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1416. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1417. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1418. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1419. };
  1420. static const u32 sec_ded_counter_registers[] =
  1421. {
  1422. mmCPC_EDC_ATC_CNT,
  1423. mmCPC_EDC_SCRATCH_CNT,
  1424. mmCPC_EDC_UCODE_CNT,
  1425. mmCPF_EDC_ATC_CNT,
  1426. mmCPF_EDC_ROQ_CNT,
  1427. mmCPF_EDC_TAG_CNT,
  1428. mmCPG_EDC_ATC_CNT,
  1429. mmCPG_EDC_DMA_CNT,
  1430. mmCPG_EDC_TAG_CNT,
  1431. mmDC_EDC_CSINVOC_CNT,
  1432. mmDC_EDC_RESTORE_CNT,
  1433. mmDC_EDC_STATE_CNT,
  1434. mmGDS_EDC_CNT,
  1435. mmGDS_EDC_GRBM_CNT,
  1436. mmGDS_EDC_OA_DED,
  1437. mmSPI_EDC_CNT,
  1438. mmSQC_ATC_EDC_GATCL1_CNT,
  1439. mmSQC_EDC_CNT,
  1440. mmSQ_EDC_DED_CNT,
  1441. mmSQ_EDC_INFO,
  1442. mmSQ_EDC_SEC_CNT,
  1443. mmTCC_EDC_CNT,
  1444. mmTCP_ATC_EDC_GATCL1_CNT,
  1445. mmTCP_EDC_CNT,
  1446. mmTD_EDC_CNT
  1447. };
  1448. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1449. {
  1450. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1451. struct amdgpu_ib ib;
  1452. struct fence *f = NULL;
  1453. int r, i;
  1454. u32 tmp;
  1455. unsigned total_size, vgpr_offset, sgpr_offset;
  1456. u64 gpu_addr;
  1457. /* only supported on CZ */
  1458. if (adev->asic_type != CHIP_CARRIZO)
  1459. return 0;
  1460. /* bail if the compute ring is not ready */
  1461. if (!ring->ready)
  1462. return 0;
  1463. tmp = RREG32(mmGB_EDC_MODE);
  1464. WREG32(mmGB_EDC_MODE, 0);
  1465. total_size =
  1466. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1467. total_size +=
  1468. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1469. total_size +=
  1470. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1471. total_size = ALIGN(total_size, 256);
  1472. vgpr_offset = total_size;
  1473. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1474. sgpr_offset = total_size;
  1475. total_size += sizeof(sgpr_init_compute_shader);
  1476. /* allocate an indirect buffer to put the commands in */
  1477. memset(&ib, 0, sizeof(ib));
  1478. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1479. if (r) {
  1480. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1481. return r;
  1482. }
  1483. /* load the compute shaders */
  1484. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1485. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1486. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1487. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1488. /* init the ib length to 0 */
  1489. ib.length_dw = 0;
  1490. /* VGPR */
  1491. /* write the register state for the compute dispatch */
  1492. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1493. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1494. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1495. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1496. }
  1497. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1498. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1499. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1500. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1501. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1502. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1503. /* write dispatch packet */
  1504. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1505. ib.ptr[ib.length_dw++] = 8; /* x */
  1506. ib.ptr[ib.length_dw++] = 1; /* y */
  1507. ib.ptr[ib.length_dw++] = 1; /* z */
  1508. ib.ptr[ib.length_dw++] =
  1509. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1510. /* write CS partial flush packet */
  1511. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1512. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1513. /* SGPR1 */
  1514. /* write the register state for the compute dispatch */
  1515. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1516. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1517. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1518. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1519. }
  1520. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1521. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1522. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1523. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1524. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1525. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1526. /* write dispatch packet */
  1527. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1528. ib.ptr[ib.length_dw++] = 8; /* x */
  1529. ib.ptr[ib.length_dw++] = 1; /* y */
  1530. ib.ptr[ib.length_dw++] = 1; /* z */
  1531. ib.ptr[ib.length_dw++] =
  1532. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1533. /* write CS partial flush packet */
  1534. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1535. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1536. /* SGPR2 */
  1537. /* write the register state for the compute dispatch */
  1538. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1539. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1540. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1541. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1542. }
  1543. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1544. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1545. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1546. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1547. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1548. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1549. /* write dispatch packet */
  1550. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1551. ib.ptr[ib.length_dw++] = 8; /* x */
  1552. ib.ptr[ib.length_dw++] = 1; /* y */
  1553. ib.ptr[ib.length_dw++] = 1; /* z */
  1554. ib.ptr[ib.length_dw++] =
  1555. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1556. /* write CS partial flush packet */
  1557. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1558. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1559. /* shedule the ib on the ring */
  1560. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1561. if (r) {
  1562. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1563. goto fail;
  1564. }
  1565. /* wait for the GPU to finish processing the IB */
  1566. r = fence_wait(f, false);
  1567. if (r) {
  1568. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1569. goto fail;
  1570. }
  1571. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1572. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1573. WREG32(mmGB_EDC_MODE, tmp);
  1574. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1575. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1576. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1577. /* read back registers to clear the counters */
  1578. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1579. RREG32(sec_ded_counter_registers[i]);
  1580. fail:
  1581. amdgpu_ib_free(adev, &ib, NULL);
  1582. fence_put(f);
  1583. return r;
  1584. }
  1585. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1586. {
  1587. u32 gb_addr_config;
  1588. u32 mc_shared_chmap, mc_arb_ramcfg;
  1589. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1590. u32 tmp;
  1591. int ret;
  1592. switch (adev->asic_type) {
  1593. case CHIP_TOPAZ:
  1594. adev->gfx.config.max_shader_engines = 1;
  1595. adev->gfx.config.max_tile_pipes = 2;
  1596. adev->gfx.config.max_cu_per_sh = 6;
  1597. adev->gfx.config.max_sh_per_se = 1;
  1598. adev->gfx.config.max_backends_per_se = 2;
  1599. adev->gfx.config.max_texture_channel_caches = 2;
  1600. adev->gfx.config.max_gprs = 256;
  1601. adev->gfx.config.max_gs_threads = 32;
  1602. adev->gfx.config.max_hw_contexts = 8;
  1603. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1604. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1605. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1606. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1607. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1608. break;
  1609. case CHIP_FIJI:
  1610. adev->gfx.config.max_shader_engines = 4;
  1611. adev->gfx.config.max_tile_pipes = 16;
  1612. adev->gfx.config.max_cu_per_sh = 16;
  1613. adev->gfx.config.max_sh_per_se = 1;
  1614. adev->gfx.config.max_backends_per_se = 4;
  1615. adev->gfx.config.max_texture_channel_caches = 16;
  1616. adev->gfx.config.max_gprs = 256;
  1617. adev->gfx.config.max_gs_threads = 32;
  1618. adev->gfx.config.max_hw_contexts = 8;
  1619. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1620. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1621. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1622. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1623. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1624. break;
  1625. case CHIP_POLARIS11:
  1626. ret = amdgpu_atombios_get_gfx_info(adev);
  1627. if (ret)
  1628. return ret;
  1629. adev->gfx.config.max_gprs = 256;
  1630. adev->gfx.config.max_gs_threads = 32;
  1631. adev->gfx.config.max_hw_contexts = 8;
  1632. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1633. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1634. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1635. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1636. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1637. break;
  1638. case CHIP_POLARIS10:
  1639. ret = amdgpu_atombios_get_gfx_info(adev);
  1640. if (ret)
  1641. return ret;
  1642. adev->gfx.config.max_gprs = 256;
  1643. adev->gfx.config.max_gs_threads = 32;
  1644. adev->gfx.config.max_hw_contexts = 8;
  1645. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1646. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1647. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1648. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1649. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1650. break;
  1651. case CHIP_TONGA:
  1652. adev->gfx.config.max_shader_engines = 4;
  1653. adev->gfx.config.max_tile_pipes = 8;
  1654. adev->gfx.config.max_cu_per_sh = 8;
  1655. adev->gfx.config.max_sh_per_se = 1;
  1656. adev->gfx.config.max_backends_per_se = 2;
  1657. adev->gfx.config.max_texture_channel_caches = 8;
  1658. adev->gfx.config.max_gprs = 256;
  1659. adev->gfx.config.max_gs_threads = 32;
  1660. adev->gfx.config.max_hw_contexts = 8;
  1661. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1662. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1663. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1664. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1665. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1666. break;
  1667. case CHIP_CARRIZO:
  1668. adev->gfx.config.max_shader_engines = 1;
  1669. adev->gfx.config.max_tile_pipes = 2;
  1670. adev->gfx.config.max_sh_per_se = 1;
  1671. adev->gfx.config.max_backends_per_se = 2;
  1672. switch (adev->pdev->revision) {
  1673. case 0xc4:
  1674. case 0x84:
  1675. case 0xc8:
  1676. case 0xcc:
  1677. case 0xe1:
  1678. case 0xe3:
  1679. /* B10 */
  1680. adev->gfx.config.max_cu_per_sh = 8;
  1681. break;
  1682. case 0xc5:
  1683. case 0x81:
  1684. case 0x85:
  1685. case 0xc9:
  1686. case 0xcd:
  1687. case 0xe2:
  1688. case 0xe4:
  1689. /* B8 */
  1690. adev->gfx.config.max_cu_per_sh = 6;
  1691. break;
  1692. case 0xc6:
  1693. case 0xca:
  1694. case 0xce:
  1695. case 0x88:
  1696. /* B6 */
  1697. adev->gfx.config.max_cu_per_sh = 6;
  1698. break;
  1699. case 0xc7:
  1700. case 0x87:
  1701. case 0xcb:
  1702. case 0xe5:
  1703. case 0x89:
  1704. default:
  1705. /* B4 */
  1706. adev->gfx.config.max_cu_per_sh = 4;
  1707. break;
  1708. }
  1709. adev->gfx.config.max_texture_channel_caches = 2;
  1710. adev->gfx.config.max_gprs = 256;
  1711. adev->gfx.config.max_gs_threads = 32;
  1712. adev->gfx.config.max_hw_contexts = 8;
  1713. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1714. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1715. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1716. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1717. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1718. break;
  1719. case CHIP_STONEY:
  1720. adev->gfx.config.max_shader_engines = 1;
  1721. adev->gfx.config.max_tile_pipes = 2;
  1722. adev->gfx.config.max_sh_per_se = 1;
  1723. adev->gfx.config.max_backends_per_se = 1;
  1724. switch (adev->pdev->revision) {
  1725. case 0xc0:
  1726. case 0xc1:
  1727. case 0xc2:
  1728. case 0xc4:
  1729. case 0xc8:
  1730. case 0xc9:
  1731. adev->gfx.config.max_cu_per_sh = 3;
  1732. break;
  1733. case 0xd0:
  1734. case 0xd1:
  1735. case 0xd2:
  1736. default:
  1737. adev->gfx.config.max_cu_per_sh = 2;
  1738. break;
  1739. }
  1740. adev->gfx.config.max_texture_channel_caches = 2;
  1741. adev->gfx.config.max_gprs = 256;
  1742. adev->gfx.config.max_gs_threads = 16;
  1743. adev->gfx.config.max_hw_contexts = 8;
  1744. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1745. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1746. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1747. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1748. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1749. break;
  1750. default:
  1751. adev->gfx.config.max_shader_engines = 2;
  1752. adev->gfx.config.max_tile_pipes = 4;
  1753. adev->gfx.config.max_cu_per_sh = 2;
  1754. adev->gfx.config.max_sh_per_se = 1;
  1755. adev->gfx.config.max_backends_per_se = 2;
  1756. adev->gfx.config.max_texture_channel_caches = 4;
  1757. adev->gfx.config.max_gprs = 256;
  1758. adev->gfx.config.max_gs_threads = 32;
  1759. adev->gfx.config.max_hw_contexts = 8;
  1760. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1761. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1762. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1763. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1764. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1765. break;
  1766. }
  1767. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1768. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1769. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1770. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1771. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1772. if (adev->flags & AMD_IS_APU) {
  1773. /* Get memory bank mapping mode. */
  1774. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1775. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1776. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1777. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1778. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1779. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1780. /* Validate settings in case only one DIMM installed. */
  1781. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1782. dimm00_addr_map = 0;
  1783. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1784. dimm01_addr_map = 0;
  1785. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1786. dimm10_addr_map = 0;
  1787. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1788. dimm11_addr_map = 0;
  1789. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1790. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1791. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1792. adev->gfx.config.mem_row_size_in_kb = 2;
  1793. else
  1794. adev->gfx.config.mem_row_size_in_kb = 1;
  1795. } else {
  1796. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1797. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1798. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1799. adev->gfx.config.mem_row_size_in_kb = 4;
  1800. }
  1801. adev->gfx.config.shader_engine_tile_size = 32;
  1802. adev->gfx.config.num_gpus = 1;
  1803. adev->gfx.config.multi_gpu_tile_size = 64;
  1804. /* fix up row size */
  1805. switch (adev->gfx.config.mem_row_size_in_kb) {
  1806. case 1:
  1807. default:
  1808. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1809. break;
  1810. case 2:
  1811. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1812. break;
  1813. case 4:
  1814. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1815. break;
  1816. }
  1817. adev->gfx.config.gb_addr_config = gb_addr_config;
  1818. return 0;
  1819. }
  1820. static int gfx_v8_0_sw_init(void *handle)
  1821. {
  1822. int i, r;
  1823. struct amdgpu_ring *ring;
  1824. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1825. /* EOP Event */
  1826. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1827. if (r)
  1828. return r;
  1829. /* Privileged reg */
  1830. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1831. if (r)
  1832. return r;
  1833. /* Privileged inst */
  1834. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1835. if (r)
  1836. return r;
  1837. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1838. gfx_v8_0_scratch_init(adev);
  1839. r = gfx_v8_0_init_microcode(adev);
  1840. if (r) {
  1841. DRM_ERROR("Failed to load gfx firmware!\n");
  1842. return r;
  1843. }
  1844. r = gfx_v8_0_rlc_init(adev);
  1845. if (r) {
  1846. DRM_ERROR("Failed to init rlc BOs!\n");
  1847. return r;
  1848. }
  1849. r = gfx_v8_0_mec_init(adev);
  1850. if (r) {
  1851. DRM_ERROR("Failed to init MEC BOs!\n");
  1852. return r;
  1853. }
  1854. /* set up the gfx ring */
  1855. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1856. ring = &adev->gfx.gfx_ring[i];
  1857. ring->ring_obj = NULL;
  1858. sprintf(ring->name, "gfx");
  1859. /* no gfx doorbells on iceland */
  1860. if (adev->asic_type != CHIP_TOPAZ) {
  1861. ring->use_doorbell = true;
  1862. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1863. }
  1864. r = amdgpu_ring_init(adev, ring, 1024,
  1865. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1866. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1867. AMDGPU_RING_TYPE_GFX);
  1868. if (r)
  1869. return r;
  1870. }
  1871. /* set up the compute queues */
  1872. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1873. unsigned irq_type;
  1874. /* max 32 queues per MEC */
  1875. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1876. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1877. break;
  1878. }
  1879. ring = &adev->gfx.compute_ring[i];
  1880. ring->ring_obj = NULL;
  1881. ring->use_doorbell = true;
  1882. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1883. ring->me = 1; /* first MEC */
  1884. ring->pipe = i / 8;
  1885. ring->queue = i % 8;
  1886. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1887. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1888. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1889. r = amdgpu_ring_init(adev, ring, 1024,
  1890. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1891. &adev->gfx.eop_irq, irq_type,
  1892. AMDGPU_RING_TYPE_COMPUTE);
  1893. if (r)
  1894. return r;
  1895. }
  1896. /* reserve GDS, GWS and OA resource for gfx */
  1897. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1898. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1899. &adev->gds.gds_gfx_bo, NULL, NULL);
  1900. if (r)
  1901. return r;
  1902. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1903. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1904. &adev->gds.gws_gfx_bo, NULL, NULL);
  1905. if (r)
  1906. return r;
  1907. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1908. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1909. &adev->gds.oa_gfx_bo, NULL, NULL);
  1910. if (r)
  1911. return r;
  1912. adev->gfx.ce_ram_size = 0x8000;
  1913. r = gfx_v8_0_gpu_early_init(adev);
  1914. if (r)
  1915. return r;
  1916. return 0;
  1917. }
  1918. static int gfx_v8_0_sw_fini(void *handle)
  1919. {
  1920. int i;
  1921. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1922. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1923. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1924. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1925. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1926. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1927. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1928. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1929. gfx_v8_0_mec_fini(adev);
  1930. gfx_v8_0_rlc_fini(adev);
  1931. gfx_v8_0_free_microcode(adev);
  1932. return 0;
  1933. }
  1934. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1935. {
  1936. uint32_t *modearray, *mod2array;
  1937. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1938. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1939. u32 reg_offset;
  1940. modearray = adev->gfx.config.tile_mode_array;
  1941. mod2array = adev->gfx.config.macrotile_mode_array;
  1942. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1943. modearray[reg_offset] = 0;
  1944. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1945. mod2array[reg_offset] = 0;
  1946. switch (adev->asic_type) {
  1947. case CHIP_TOPAZ:
  1948. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1949. PIPE_CONFIG(ADDR_SURF_P2) |
  1950. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1951. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1952. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1953. PIPE_CONFIG(ADDR_SURF_P2) |
  1954. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1955. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1956. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1957. PIPE_CONFIG(ADDR_SURF_P2) |
  1958. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1959. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1960. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1961. PIPE_CONFIG(ADDR_SURF_P2) |
  1962. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1963. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1964. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1965. PIPE_CONFIG(ADDR_SURF_P2) |
  1966. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1967. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1968. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1969. PIPE_CONFIG(ADDR_SURF_P2) |
  1970. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1971. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1972. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1973. PIPE_CONFIG(ADDR_SURF_P2) |
  1974. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1975. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1976. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1977. PIPE_CONFIG(ADDR_SURF_P2));
  1978. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1979. PIPE_CONFIG(ADDR_SURF_P2) |
  1980. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1981. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1982. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1983. PIPE_CONFIG(ADDR_SURF_P2) |
  1984. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1985. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1986. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1987. PIPE_CONFIG(ADDR_SURF_P2) |
  1988. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1989. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1990. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1991. PIPE_CONFIG(ADDR_SURF_P2) |
  1992. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1994. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1995. PIPE_CONFIG(ADDR_SURF_P2) |
  1996. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1997. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1998. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1999. PIPE_CONFIG(ADDR_SURF_P2) |
  2000. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2001. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2002. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2003. PIPE_CONFIG(ADDR_SURF_P2) |
  2004. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2005. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2006. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2007. PIPE_CONFIG(ADDR_SURF_P2) |
  2008. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2009. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2010. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2011. PIPE_CONFIG(ADDR_SURF_P2) |
  2012. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2013. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2014. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2015. PIPE_CONFIG(ADDR_SURF_P2) |
  2016. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2017. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2018. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2019. PIPE_CONFIG(ADDR_SURF_P2) |
  2020. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2021. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2022. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2023. PIPE_CONFIG(ADDR_SURF_P2) |
  2024. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2025. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2026. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2027. PIPE_CONFIG(ADDR_SURF_P2) |
  2028. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2029. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2030. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2031. PIPE_CONFIG(ADDR_SURF_P2) |
  2032. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2033. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2034. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2035. PIPE_CONFIG(ADDR_SURF_P2) |
  2036. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2037. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2038. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2039. PIPE_CONFIG(ADDR_SURF_P2) |
  2040. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2041. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2042. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2043. PIPE_CONFIG(ADDR_SURF_P2) |
  2044. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2045. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2046. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2047. PIPE_CONFIG(ADDR_SURF_P2) |
  2048. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2049. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2050. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2051. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2052. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2053. NUM_BANKS(ADDR_SURF_8_BANK));
  2054. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2055. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2056. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2057. NUM_BANKS(ADDR_SURF_8_BANK));
  2058. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2061. NUM_BANKS(ADDR_SURF_8_BANK));
  2062. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2063. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2064. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2065. NUM_BANKS(ADDR_SURF_8_BANK));
  2066. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2067. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2068. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2069. NUM_BANKS(ADDR_SURF_8_BANK));
  2070. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2073. NUM_BANKS(ADDR_SURF_8_BANK));
  2074. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2075. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2076. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2077. NUM_BANKS(ADDR_SURF_8_BANK));
  2078. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2081. NUM_BANKS(ADDR_SURF_16_BANK));
  2082. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2083. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2084. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2085. NUM_BANKS(ADDR_SURF_16_BANK));
  2086. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2087. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2088. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2089. NUM_BANKS(ADDR_SURF_16_BANK));
  2090. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2091. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2092. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2093. NUM_BANKS(ADDR_SURF_16_BANK));
  2094. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2095. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2096. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2097. NUM_BANKS(ADDR_SURF_16_BANK));
  2098. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2099. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2100. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2101. NUM_BANKS(ADDR_SURF_16_BANK));
  2102. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2103. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2104. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2105. NUM_BANKS(ADDR_SURF_8_BANK));
  2106. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2107. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2108. reg_offset != 23)
  2109. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2110. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2111. if (reg_offset != 7)
  2112. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2113. break;
  2114. case CHIP_FIJI:
  2115. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2116. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2117. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2118. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2119. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2120. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2121. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2122. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2123. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2124. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2125. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2126. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2127. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2128. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2129. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2130. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2131. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2132. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2133. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2134. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2135. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2136. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2137. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2138. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2139. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2140. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2141. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2142. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2143. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2144. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2145. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2146. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2147. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2148. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2149. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2150. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2151. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2152. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2153. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2154. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2155. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2156. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2157. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2158. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2159. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2160. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2161. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2162. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2163. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2164. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2165. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2166. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2167. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2168. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2169. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2170. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2171. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2172. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2173. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2174. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2175. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2176. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2177. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2178. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2179. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2180. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2181. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2182. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2183. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2184. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2185. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2186. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2187. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2188. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2189. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2190. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2191. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2192. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2193. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2194. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2195. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2196. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2197. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2198. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2199. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2200. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2201. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2202. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2203. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2204. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2205. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2206. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2207. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2208. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2209. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2210. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2211. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2212. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2213. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2214. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2215. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2216. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2217. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2218. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2219. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2220. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2221. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2222. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2223. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2224. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2225. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2226. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2227. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2228. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2229. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2230. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2231. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2232. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2233. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2234. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2235. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2236. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2237. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2238. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2239. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2240. NUM_BANKS(ADDR_SURF_8_BANK));
  2241. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2242. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2243. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2244. NUM_BANKS(ADDR_SURF_8_BANK));
  2245. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2246. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2247. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2248. NUM_BANKS(ADDR_SURF_8_BANK));
  2249. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2250. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2251. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2252. NUM_BANKS(ADDR_SURF_8_BANK));
  2253. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2254. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2255. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2256. NUM_BANKS(ADDR_SURF_8_BANK));
  2257. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2258. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2259. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2260. NUM_BANKS(ADDR_SURF_8_BANK));
  2261. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2262. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2263. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2264. NUM_BANKS(ADDR_SURF_8_BANK));
  2265. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2266. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2267. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2268. NUM_BANKS(ADDR_SURF_8_BANK));
  2269. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2270. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2271. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2272. NUM_BANKS(ADDR_SURF_8_BANK));
  2273. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2274. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2275. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2276. NUM_BANKS(ADDR_SURF_8_BANK));
  2277. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2278. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2279. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2280. NUM_BANKS(ADDR_SURF_8_BANK));
  2281. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2282. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2283. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2284. NUM_BANKS(ADDR_SURF_8_BANK));
  2285. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2286. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2287. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2288. NUM_BANKS(ADDR_SURF_8_BANK));
  2289. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2290. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2291. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2292. NUM_BANKS(ADDR_SURF_4_BANK));
  2293. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2294. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2295. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2296. if (reg_offset != 7)
  2297. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2298. break;
  2299. case CHIP_TONGA:
  2300. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2301. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2302. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2303. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2304. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2305. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2306. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2307. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2308. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2309. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2310. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2311. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2312. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2313. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2314. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2315. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2316. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2317. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2318. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2319. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2320. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2321. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2322. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2323. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2324. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2325. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2326. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2327. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2328. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2329. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2330. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2331. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2332. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2333. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2334. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2335. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2336. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2337. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2338. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2339. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2340. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2341. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2342. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2343. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2344. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2345. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2346. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2347. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2348. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2349. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2350. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2351. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2352. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2353. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2354. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2355. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2356. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2357. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2358. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2359. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2360. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2361. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2362. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2363. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2364. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2365. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2366. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2367. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2368. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2369. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2370. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2371. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2372. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2373. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2374. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2375. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2376. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2377. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2378. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2379. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2380. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2381. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2382. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2383. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2384. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2385. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2386. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2387. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2388. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2389. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2390. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2391. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2392. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2393. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2394. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2395. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2396. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2397. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2398. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2399. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2400. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2401. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2402. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2403. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2404. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2405. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2406. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2407. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2408. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2409. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2410. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2411. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2412. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2413. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2414. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2415. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2416. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2417. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2418. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2419. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2420. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2421. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2422. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2423. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2424. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2425. NUM_BANKS(ADDR_SURF_16_BANK));
  2426. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2427. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2428. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2429. NUM_BANKS(ADDR_SURF_16_BANK));
  2430. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2431. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2432. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2433. NUM_BANKS(ADDR_SURF_16_BANK));
  2434. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2435. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2436. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2437. NUM_BANKS(ADDR_SURF_16_BANK));
  2438. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2439. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2440. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2441. NUM_BANKS(ADDR_SURF_16_BANK));
  2442. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2443. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2444. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2445. NUM_BANKS(ADDR_SURF_16_BANK));
  2446. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2447. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2448. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2449. NUM_BANKS(ADDR_SURF_16_BANK));
  2450. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2451. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2452. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2453. NUM_BANKS(ADDR_SURF_16_BANK));
  2454. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2455. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2456. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2457. NUM_BANKS(ADDR_SURF_16_BANK));
  2458. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2459. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2460. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2461. NUM_BANKS(ADDR_SURF_16_BANK));
  2462. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2463. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2464. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2465. NUM_BANKS(ADDR_SURF_16_BANK));
  2466. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2467. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2468. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2469. NUM_BANKS(ADDR_SURF_8_BANK));
  2470. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2471. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2472. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2473. NUM_BANKS(ADDR_SURF_4_BANK));
  2474. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2475. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2476. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2477. NUM_BANKS(ADDR_SURF_4_BANK));
  2478. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2479. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2480. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2481. if (reg_offset != 7)
  2482. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2483. break;
  2484. case CHIP_POLARIS11:
  2485. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2486. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2487. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2488. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2489. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2490. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2491. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2492. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2493. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2494. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2495. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2496. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2497. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2498. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2499. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2500. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2501. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2502. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2503. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2504. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2505. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2506. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2507. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2508. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2509. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2510. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2511. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2512. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2513. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2514. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2515. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2516. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2517. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2518. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2519. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2520. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2521. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2522. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2523. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2524. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2525. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2526. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2527. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2528. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2529. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2530. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2531. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2532. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2533. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2534. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2535. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2536. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2537. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2538. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2539. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2540. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2541. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2542. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2543. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2544. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2545. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2546. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2547. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2548. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2549. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2550. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2551. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2552. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2553. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2554. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2555. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2556. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2557. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2558. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2559. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2560. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2561. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2562. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2563. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2564. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2565. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2566. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2567. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2568. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2569. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2570. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2571. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2572. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2573. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2574. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2575. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2576. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2577. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2578. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2579. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2580. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2582. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2583. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2584. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2585. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2586. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2587. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2588. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2589. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2590. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2591. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2592. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2594. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2595. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2596. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2597. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2598. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2599. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2600. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2601. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2602. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2603. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2604. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2605. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2606. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2607. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2608. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2609. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2610. NUM_BANKS(ADDR_SURF_16_BANK));
  2611. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2612. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2613. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2614. NUM_BANKS(ADDR_SURF_16_BANK));
  2615. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2616. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2617. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2618. NUM_BANKS(ADDR_SURF_16_BANK));
  2619. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2620. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2621. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2622. NUM_BANKS(ADDR_SURF_16_BANK));
  2623. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2624. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2625. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2626. NUM_BANKS(ADDR_SURF_16_BANK));
  2627. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2628. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2629. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2630. NUM_BANKS(ADDR_SURF_16_BANK));
  2631. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2634. NUM_BANKS(ADDR_SURF_16_BANK));
  2635. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2636. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2637. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2638. NUM_BANKS(ADDR_SURF_16_BANK));
  2639. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2640. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2641. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2642. NUM_BANKS(ADDR_SURF_16_BANK));
  2643. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2644. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2645. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2646. NUM_BANKS(ADDR_SURF_16_BANK));
  2647. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2648. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2649. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2650. NUM_BANKS(ADDR_SURF_16_BANK));
  2651. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2652. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2653. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2654. NUM_BANKS(ADDR_SURF_16_BANK));
  2655. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2656. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2657. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2658. NUM_BANKS(ADDR_SURF_8_BANK));
  2659. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2660. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2661. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2662. NUM_BANKS(ADDR_SURF_4_BANK));
  2663. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2664. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2665. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2666. if (reg_offset != 7)
  2667. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2668. break;
  2669. case CHIP_POLARIS10:
  2670. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2671. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2672. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2673. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2674. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2675. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2676. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2677. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2678. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2679. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2680. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2681. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2682. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2683. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2684. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2685. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2686. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2687. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2688. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2689. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2690. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2691. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2692. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2693. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2694. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2695. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2696. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2697. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2698. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2699. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2700. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2701. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2702. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2703. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2704. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2705. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2706. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2707. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2708. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2709. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2710. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2711. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2712. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2713. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2714. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2715. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2716. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2717. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2718. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2719. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2720. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2721. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2722. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2723. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2724. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2725. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2726. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2727. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2728. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2729. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2730. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2731. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2732. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2733. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2734. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2735. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2736. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2737. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2738. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2739. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2740. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2741. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2742. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2743. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2744. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2745. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2746. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2747. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2748. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2749. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2750. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2751. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2752. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2753. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2754. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2755. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2756. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2757. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2758. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2759. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2760. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2761. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2762. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2763. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2764. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2765. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2766. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2767. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2768. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2769. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2770. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2771. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2772. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2773. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2774. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2775. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2776. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2777. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2779. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2780. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2781. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2782. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2783. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2784. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2785. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2786. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2787. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2788. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2789. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2790. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2791. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2792. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2793. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2794. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2795. NUM_BANKS(ADDR_SURF_16_BANK));
  2796. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2797. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2798. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2799. NUM_BANKS(ADDR_SURF_16_BANK));
  2800. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2801. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2802. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2803. NUM_BANKS(ADDR_SURF_16_BANK));
  2804. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2805. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2806. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2807. NUM_BANKS(ADDR_SURF_16_BANK));
  2808. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2809. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2810. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2811. NUM_BANKS(ADDR_SURF_16_BANK));
  2812. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2813. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2814. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2815. NUM_BANKS(ADDR_SURF_16_BANK));
  2816. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2817. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2818. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2819. NUM_BANKS(ADDR_SURF_16_BANK));
  2820. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2823. NUM_BANKS(ADDR_SURF_16_BANK));
  2824. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2825. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2826. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2827. NUM_BANKS(ADDR_SURF_16_BANK));
  2828. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2829. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2830. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2831. NUM_BANKS(ADDR_SURF_16_BANK));
  2832. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2835. NUM_BANKS(ADDR_SURF_16_BANK));
  2836. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2837. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2838. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2839. NUM_BANKS(ADDR_SURF_8_BANK));
  2840. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2841. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2842. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2843. NUM_BANKS(ADDR_SURF_4_BANK));
  2844. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2845. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2846. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2847. NUM_BANKS(ADDR_SURF_4_BANK));
  2848. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2849. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2850. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2851. if (reg_offset != 7)
  2852. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2853. break;
  2854. case CHIP_STONEY:
  2855. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2856. PIPE_CONFIG(ADDR_SURF_P2) |
  2857. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2858. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2859. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2860. PIPE_CONFIG(ADDR_SURF_P2) |
  2861. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2862. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2863. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2864. PIPE_CONFIG(ADDR_SURF_P2) |
  2865. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2866. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2867. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2868. PIPE_CONFIG(ADDR_SURF_P2) |
  2869. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2870. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2871. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2872. PIPE_CONFIG(ADDR_SURF_P2) |
  2873. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2874. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2875. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2876. PIPE_CONFIG(ADDR_SURF_P2) |
  2877. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2878. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2879. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2880. PIPE_CONFIG(ADDR_SURF_P2) |
  2881. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2882. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2883. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2884. PIPE_CONFIG(ADDR_SURF_P2));
  2885. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2886. PIPE_CONFIG(ADDR_SURF_P2) |
  2887. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2888. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2889. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2890. PIPE_CONFIG(ADDR_SURF_P2) |
  2891. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2892. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2893. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2894. PIPE_CONFIG(ADDR_SURF_P2) |
  2895. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2896. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2897. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2898. PIPE_CONFIG(ADDR_SURF_P2) |
  2899. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2900. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2901. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2902. PIPE_CONFIG(ADDR_SURF_P2) |
  2903. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2904. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2905. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2906. PIPE_CONFIG(ADDR_SURF_P2) |
  2907. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2908. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2909. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2910. PIPE_CONFIG(ADDR_SURF_P2) |
  2911. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2912. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2913. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2914. PIPE_CONFIG(ADDR_SURF_P2) |
  2915. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2916. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2917. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2918. PIPE_CONFIG(ADDR_SURF_P2) |
  2919. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2921. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2922. PIPE_CONFIG(ADDR_SURF_P2) |
  2923. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2924. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2925. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2926. PIPE_CONFIG(ADDR_SURF_P2) |
  2927. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2928. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2929. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2930. PIPE_CONFIG(ADDR_SURF_P2) |
  2931. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2932. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2933. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2934. PIPE_CONFIG(ADDR_SURF_P2) |
  2935. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2936. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2937. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2938. PIPE_CONFIG(ADDR_SURF_P2) |
  2939. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2940. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2941. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2942. PIPE_CONFIG(ADDR_SURF_P2) |
  2943. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2944. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2945. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2946. PIPE_CONFIG(ADDR_SURF_P2) |
  2947. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2948. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2949. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2950. PIPE_CONFIG(ADDR_SURF_P2) |
  2951. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2952. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2953. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2954. PIPE_CONFIG(ADDR_SURF_P2) |
  2955. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2956. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2957. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2958. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2959. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2960. NUM_BANKS(ADDR_SURF_8_BANK));
  2961. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2962. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2963. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2964. NUM_BANKS(ADDR_SURF_8_BANK));
  2965. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2966. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2967. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2968. NUM_BANKS(ADDR_SURF_8_BANK));
  2969. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2970. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2971. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2972. NUM_BANKS(ADDR_SURF_8_BANK));
  2973. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2974. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2975. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2976. NUM_BANKS(ADDR_SURF_8_BANK));
  2977. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2978. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2979. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2980. NUM_BANKS(ADDR_SURF_8_BANK));
  2981. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2982. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2983. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2984. NUM_BANKS(ADDR_SURF_8_BANK));
  2985. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2986. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2987. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2988. NUM_BANKS(ADDR_SURF_16_BANK));
  2989. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2990. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2991. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2992. NUM_BANKS(ADDR_SURF_16_BANK));
  2993. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2994. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2995. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2996. NUM_BANKS(ADDR_SURF_16_BANK));
  2997. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2998. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2999. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3000. NUM_BANKS(ADDR_SURF_16_BANK));
  3001. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3002. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3003. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3004. NUM_BANKS(ADDR_SURF_16_BANK));
  3005. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3006. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3007. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3008. NUM_BANKS(ADDR_SURF_16_BANK));
  3009. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3010. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3011. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3012. NUM_BANKS(ADDR_SURF_8_BANK));
  3013. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3014. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3015. reg_offset != 23)
  3016. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3017. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3018. if (reg_offset != 7)
  3019. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3020. break;
  3021. default:
  3022. dev_warn(adev->dev,
  3023. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3024. adev->asic_type);
  3025. case CHIP_CARRIZO:
  3026. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3027. PIPE_CONFIG(ADDR_SURF_P2) |
  3028. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3029. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3030. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3031. PIPE_CONFIG(ADDR_SURF_P2) |
  3032. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3033. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3034. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3035. PIPE_CONFIG(ADDR_SURF_P2) |
  3036. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3037. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3038. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3039. PIPE_CONFIG(ADDR_SURF_P2) |
  3040. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3041. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3042. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3043. PIPE_CONFIG(ADDR_SURF_P2) |
  3044. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3045. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3046. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3047. PIPE_CONFIG(ADDR_SURF_P2) |
  3048. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3049. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3050. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3051. PIPE_CONFIG(ADDR_SURF_P2) |
  3052. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3053. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3054. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3055. PIPE_CONFIG(ADDR_SURF_P2));
  3056. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3057. PIPE_CONFIG(ADDR_SURF_P2) |
  3058. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3059. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3060. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3061. PIPE_CONFIG(ADDR_SURF_P2) |
  3062. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3063. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3064. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3065. PIPE_CONFIG(ADDR_SURF_P2) |
  3066. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3068. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3069. PIPE_CONFIG(ADDR_SURF_P2) |
  3070. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3071. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3072. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3073. PIPE_CONFIG(ADDR_SURF_P2) |
  3074. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3075. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3076. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3077. PIPE_CONFIG(ADDR_SURF_P2) |
  3078. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3079. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3080. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3081. PIPE_CONFIG(ADDR_SURF_P2) |
  3082. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3084. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3085. PIPE_CONFIG(ADDR_SURF_P2) |
  3086. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3088. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3089. PIPE_CONFIG(ADDR_SURF_P2) |
  3090. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3092. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3093. PIPE_CONFIG(ADDR_SURF_P2) |
  3094. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3096. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3097. PIPE_CONFIG(ADDR_SURF_P2) |
  3098. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3100. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3101. PIPE_CONFIG(ADDR_SURF_P2) |
  3102. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3104. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3105. PIPE_CONFIG(ADDR_SURF_P2) |
  3106. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3108. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3109. PIPE_CONFIG(ADDR_SURF_P2) |
  3110. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3112. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3113. PIPE_CONFIG(ADDR_SURF_P2) |
  3114. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3116. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3117. PIPE_CONFIG(ADDR_SURF_P2) |
  3118. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3120. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3121. PIPE_CONFIG(ADDR_SURF_P2) |
  3122. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3123. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3124. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3125. PIPE_CONFIG(ADDR_SURF_P2) |
  3126. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3127. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3128. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3129. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3130. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3131. NUM_BANKS(ADDR_SURF_8_BANK));
  3132. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3135. NUM_BANKS(ADDR_SURF_8_BANK));
  3136. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3137. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3138. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3139. NUM_BANKS(ADDR_SURF_8_BANK));
  3140. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3143. NUM_BANKS(ADDR_SURF_8_BANK));
  3144. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3147. NUM_BANKS(ADDR_SURF_8_BANK));
  3148. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3151. NUM_BANKS(ADDR_SURF_8_BANK));
  3152. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3155. NUM_BANKS(ADDR_SURF_8_BANK));
  3156. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3159. NUM_BANKS(ADDR_SURF_16_BANK));
  3160. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3163. NUM_BANKS(ADDR_SURF_16_BANK));
  3164. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3165. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3166. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3167. NUM_BANKS(ADDR_SURF_16_BANK));
  3168. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3171. NUM_BANKS(ADDR_SURF_16_BANK));
  3172. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3175. NUM_BANKS(ADDR_SURF_16_BANK));
  3176. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3177. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3178. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3179. NUM_BANKS(ADDR_SURF_16_BANK));
  3180. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3183. NUM_BANKS(ADDR_SURF_8_BANK));
  3184. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3185. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3186. reg_offset != 23)
  3187. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3188. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3189. if (reg_offset != 7)
  3190. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3191. break;
  3192. }
  3193. }
  3194. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3195. u32 se_num, u32 sh_num, u32 instance)
  3196. {
  3197. u32 data;
  3198. if (instance == 0xffffffff)
  3199. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3200. else
  3201. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3202. if (se_num == 0xffffffff)
  3203. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3204. else
  3205. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3206. if (sh_num == 0xffffffff)
  3207. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3208. else
  3209. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3210. WREG32(mmGRBM_GFX_INDEX, data);
  3211. }
  3212. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3213. {
  3214. return (u32)((1ULL << bit_width) - 1);
  3215. }
  3216. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3217. {
  3218. u32 data, mask;
  3219. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3220. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3221. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3222. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3223. adev->gfx.config.max_sh_per_se);
  3224. return (~data) & mask;
  3225. }
  3226. static void
  3227. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3228. {
  3229. switch (adev->asic_type) {
  3230. case CHIP_FIJI:
  3231. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3232. RB_XSEL2(1) | PKR_MAP(2) |
  3233. PKR_XSEL(1) | PKR_YSEL(1) |
  3234. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3235. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3236. SE_PAIR_YSEL(2);
  3237. break;
  3238. case CHIP_TONGA:
  3239. case CHIP_POLARIS10:
  3240. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3241. SE_XSEL(1) | SE_YSEL(1);
  3242. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3243. SE_PAIR_YSEL(2);
  3244. break;
  3245. case CHIP_TOPAZ:
  3246. case CHIP_CARRIZO:
  3247. *rconf |= RB_MAP_PKR0(2);
  3248. *rconf1 |= 0x0;
  3249. break;
  3250. case CHIP_POLARIS11:
  3251. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3252. SE_XSEL(1) | SE_YSEL(1);
  3253. *rconf1 |= 0x0;
  3254. break;
  3255. case CHIP_STONEY:
  3256. *rconf |= 0x0;
  3257. *rconf1 |= 0x0;
  3258. break;
  3259. default:
  3260. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3261. break;
  3262. }
  3263. }
  3264. static void
  3265. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3266. u32 raster_config, u32 raster_config_1,
  3267. unsigned rb_mask, unsigned num_rb)
  3268. {
  3269. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3270. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3271. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3272. unsigned rb_per_se = num_rb / num_se;
  3273. unsigned se_mask[4];
  3274. unsigned se;
  3275. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3276. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3277. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3278. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3279. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3280. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3281. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3282. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3283. (!se_mask[2] && !se_mask[3]))) {
  3284. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3285. if (!se_mask[0] && !se_mask[1]) {
  3286. raster_config_1 |=
  3287. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3288. } else {
  3289. raster_config_1 |=
  3290. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3291. }
  3292. }
  3293. for (se = 0; se < num_se; se++) {
  3294. unsigned raster_config_se = raster_config;
  3295. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3296. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3297. int idx = (se / 2) * 2;
  3298. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3299. raster_config_se &= ~SE_MAP_MASK;
  3300. if (!se_mask[idx]) {
  3301. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3302. } else {
  3303. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3304. }
  3305. }
  3306. pkr0_mask &= rb_mask;
  3307. pkr1_mask &= rb_mask;
  3308. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3309. raster_config_se &= ~PKR_MAP_MASK;
  3310. if (!pkr0_mask) {
  3311. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3312. } else {
  3313. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3314. }
  3315. }
  3316. if (rb_per_se >= 2) {
  3317. unsigned rb0_mask = 1 << (se * rb_per_se);
  3318. unsigned rb1_mask = rb0_mask << 1;
  3319. rb0_mask &= rb_mask;
  3320. rb1_mask &= rb_mask;
  3321. if (!rb0_mask || !rb1_mask) {
  3322. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3323. if (!rb0_mask) {
  3324. raster_config_se |=
  3325. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3326. } else {
  3327. raster_config_se |=
  3328. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3329. }
  3330. }
  3331. if (rb_per_se > 2) {
  3332. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3333. rb1_mask = rb0_mask << 1;
  3334. rb0_mask &= rb_mask;
  3335. rb1_mask &= rb_mask;
  3336. if (!rb0_mask || !rb1_mask) {
  3337. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3338. if (!rb0_mask) {
  3339. raster_config_se |=
  3340. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3341. } else {
  3342. raster_config_se |=
  3343. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3344. }
  3345. }
  3346. }
  3347. }
  3348. /* GRBM_GFX_INDEX has a different offset on VI */
  3349. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3350. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3351. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3352. }
  3353. /* GRBM_GFX_INDEX has a different offset on VI */
  3354. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3355. }
  3356. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3357. {
  3358. int i, j;
  3359. u32 data;
  3360. u32 raster_config = 0, raster_config_1 = 0;
  3361. u32 active_rbs = 0;
  3362. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3363. adev->gfx.config.max_sh_per_se;
  3364. unsigned num_rb_pipes;
  3365. mutex_lock(&adev->grbm_idx_mutex);
  3366. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3367. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3368. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3369. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3370. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3371. rb_bitmap_width_per_sh);
  3372. }
  3373. }
  3374. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3375. adev->gfx.config.backend_enable_mask = active_rbs;
  3376. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3377. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3378. adev->gfx.config.max_shader_engines, 16);
  3379. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3380. if (!adev->gfx.config.backend_enable_mask ||
  3381. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3382. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3383. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3384. } else {
  3385. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3386. adev->gfx.config.backend_enable_mask,
  3387. num_rb_pipes);
  3388. }
  3389. mutex_unlock(&adev->grbm_idx_mutex);
  3390. }
  3391. /**
  3392. * gfx_v8_0_init_compute_vmid - gart enable
  3393. *
  3394. * @rdev: amdgpu_device pointer
  3395. *
  3396. * Initialize compute vmid sh_mem registers
  3397. *
  3398. */
  3399. #define DEFAULT_SH_MEM_BASES (0x6000)
  3400. #define FIRST_COMPUTE_VMID (8)
  3401. #define LAST_COMPUTE_VMID (16)
  3402. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3403. {
  3404. int i;
  3405. uint32_t sh_mem_config;
  3406. uint32_t sh_mem_bases;
  3407. /*
  3408. * Configure apertures:
  3409. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3410. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3411. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3412. */
  3413. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3414. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3415. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3416. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3417. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3418. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3419. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3420. mutex_lock(&adev->srbm_mutex);
  3421. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3422. vi_srbm_select(adev, 0, 0, 0, i);
  3423. /* CP and shaders */
  3424. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3425. WREG32(mmSH_MEM_APE1_BASE, 1);
  3426. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3427. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3428. }
  3429. vi_srbm_select(adev, 0, 0, 0, 0);
  3430. mutex_unlock(&adev->srbm_mutex);
  3431. }
  3432. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3433. {
  3434. u32 tmp;
  3435. int i;
  3436. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3437. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3438. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3439. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3440. gfx_v8_0_tiling_mode_table_init(adev);
  3441. gfx_v8_0_setup_rb(adev);
  3442. gfx_v8_0_get_cu_info(adev);
  3443. /* XXX SH_MEM regs */
  3444. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3445. mutex_lock(&adev->srbm_mutex);
  3446. for (i = 0; i < 16; i++) {
  3447. vi_srbm_select(adev, 0, 0, 0, i);
  3448. /* CP and shaders */
  3449. if (i == 0) {
  3450. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3451. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3452. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3453. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3454. WREG32(mmSH_MEM_CONFIG, tmp);
  3455. } else {
  3456. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3457. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3458. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3459. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3460. WREG32(mmSH_MEM_CONFIG, tmp);
  3461. }
  3462. WREG32(mmSH_MEM_APE1_BASE, 1);
  3463. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3464. WREG32(mmSH_MEM_BASES, 0);
  3465. }
  3466. vi_srbm_select(adev, 0, 0, 0, 0);
  3467. mutex_unlock(&adev->srbm_mutex);
  3468. gfx_v8_0_init_compute_vmid(adev);
  3469. mutex_lock(&adev->grbm_idx_mutex);
  3470. /*
  3471. * making sure that the following register writes will be broadcasted
  3472. * to all the shaders
  3473. */
  3474. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3475. WREG32(mmPA_SC_FIFO_SIZE,
  3476. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3477. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3478. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3479. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3480. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3481. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3482. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3483. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3484. mutex_unlock(&adev->grbm_idx_mutex);
  3485. }
  3486. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3487. {
  3488. u32 i, j, k;
  3489. u32 mask;
  3490. mutex_lock(&adev->grbm_idx_mutex);
  3491. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3492. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3493. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3494. for (k = 0; k < adev->usec_timeout; k++) {
  3495. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3496. break;
  3497. udelay(1);
  3498. }
  3499. }
  3500. }
  3501. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3502. mutex_unlock(&adev->grbm_idx_mutex);
  3503. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3504. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3505. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3506. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3507. for (k = 0; k < adev->usec_timeout; k++) {
  3508. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3509. break;
  3510. udelay(1);
  3511. }
  3512. }
  3513. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3514. bool enable)
  3515. {
  3516. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3517. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3518. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3519. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3520. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3521. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3522. }
  3523. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3524. {
  3525. /* csib */
  3526. WREG32(mmRLC_CSIB_ADDR_HI,
  3527. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3528. WREG32(mmRLC_CSIB_ADDR_LO,
  3529. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3530. WREG32(mmRLC_CSIB_LENGTH,
  3531. adev->gfx.rlc.clear_state_size);
  3532. }
  3533. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3534. int ind_offset,
  3535. int list_size,
  3536. int *unique_indices,
  3537. int *indices_count,
  3538. int max_indices,
  3539. int *ind_start_offsets,
  3540. int *offset_count,
  3541. int max_offset)
  3542. {
  3543. int indices;
  3544. bool new_entry = true;
  3545. for (; ind_offset < list_size; ind_offset++) {
  3546. if (new_entry) {
  3547. new_entry = false;
  3548. ind_start_offsets[*offset_count] = ind_offset;
  3549. *offset_count = *offset_count + 1;
  3550. BUG_ON(*offset_count >= max_offset);
  3551. }
  3552. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3553. new_entry = true;
  3554. continue;
  3555. }
  3556. ind_offset += 2;
  3557. /* look for the matching indice */
  3558. for (indices = 0;
  3559. indices < *indices_count;
  3560. indices++) {
  3561. if (unique_indices[indices] ==
  3562. register_list_format[ind_offset])
  3563. break;
  3564. }
  3565. if (indices >= *indices_count) {
  3566. unique_indices[*indices_count] =
  3567. register_list_format[ind_offset];
  3568. indices = *indices_count;
  3569. *indices_count = *indices_count + 1;
  3570. BUG_ON(*indices_count >= max_indices);
  3571. }
  3572. register_list_format[ind_offset] = indices;
  3573. }
  3574. }
  3575. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3576. {
  3577. int i, temp, data;
  3578. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3579. int indices_count = 0;
  3580. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3581. int offset_count = 0;
  3582. int list_size;
  3583. unsigned int *register_list_format =
  3584. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3585. if (register_list_format == NULL)
  3586. return -ENOMEM;
  3587. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3588. adev->gfx.rlc.reg_list_format_size_bytes);
  3589. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3590. RLC_FormatDirectRegListLength,
  3591. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3592. unique_indices,
  3593. &indices_count,
  3594. sizeof(unique_indices) / sizeof(int),
  3595. indirect_start_offsets,
  3596. &offset_count,
  3597. sizeof(indirect_start_offsets)/sizeof(int));
  3598. /* save and restore list */
  3599. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3600. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3601. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3602. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3603. /* indirect list */
  3604. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3605. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3606. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3607. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3608. list_size = list_size >> 1;
  3609. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3610. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3611. /* starting offsets starts */
  3612. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3613. adev->gfx.rlc.starting_offsets_start);
  3614. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3615. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3616. indirect_start_offsets[i]);
  3617. /* unique indices */
  3618. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3619. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3620. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3621. amdgpu_mm_wreg(adev, temp + i, unique_indices[i] & 0x3FFFF, false);
  3622. amdgpu_mm_wreg(adev, data + i, unique_indices[i] >> 20, false);
  3623. }
  3624. kfree(register_list_format);
  3625. return 0;
  3626. }
  3627. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3628. {
  3629. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3630. }
  3631. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3632. {
  3633. uint32_t data;
  3634. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3635. AMD_PG_SUPPORT_GFX_SMG |
  3636. AMD_PG_SUPPORT_GFX_DMG)) {
  3637. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3638. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3639. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3640. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3641. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3642. WREG32(mmRLC_PG_DELAY, data);
  3643. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3644. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3645. }
  3646. }
  3647. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3648. bool enable)
  3649. {
  3650. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3651. }
  3652. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3653. bool enable)
  3654. {
  3655. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3656. }
  3657. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3658. {
  3659. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 1 : 0);
  3660. }
  3661. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3662. {
  3663. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3664. AMD_PG_SUPPORT_GFX_SMG |
  3665. AMD_PG_SUPPORT_GFX_DMG |
  3666. AMD_PG_SUPPORT_CP |
  3667. AMD_PG_SUPPORT_GDS |
  3668. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3669. gfx_v8_0_init_csb(adev);
  3670. gfx_v8_0_init_save_restore_list(adev);
  3671. gfx_v8_0_enable_save_restore_machine(adev);
  3672. if ((adev->asic_type == CHIP_CARRIZO) ||
  3673. (adev->asic_type == CHIP_STONEY)) {
  3674. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3675. gfx_v8_0_init_power_gating(adev);
  3676. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3677. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3678. cz_enable_sck_slow_down_on_power_up(adev, true);
  3679. cz_enable_sck_slow_down_on_power_down(adev, true);
  3680. } else {
  3681. cz_enable_sck_slow_down_on_power_up(adev, false);
  3682. cz_enable_sck_slow_down_on_power_down(adev, false);
  3683. }
  3684. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3685. cz_enable_cp_power_gating(adev, true);
  3686. else
  3687. cz_enable_cp_power_gating(adev, false);
  3688. } else if (adev->asic_type == CHIP_POLARIS11) {
  3689. gfx_v8_0_init_power_gating(adev);
  3690. }
  3691. }
  3692. }
  3693. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3694. {
  3695. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3696. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3697. gfx_v8_0_wait_for_rlc_serdes(adev);
  3698. }
  3699. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3700. {
  3701. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3702. udelay(50);
  3703. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3704. udelay(50);
  3705. }
  3706. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3707. {
  3708. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3709. /* carrizo do enable cp interrupt after cp inited */
  3710. if (!(adev->flags & AMD_IS_APU))
  3711. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3712. udelay(50);
  3713. }
  3714. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3715. {
  3716. const struct rlc_firmware_header_v2_0 *hdr;
  3717. const __le32 *fw_data;
  3718. unsigned i, fw_size;
  3719. if (!adev->gfx.rlc_fw)
  3720. return -EINVAL;
  3721. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3722. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3723. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3724. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3725. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3726. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3727. for (i = 0; i < fw_size; i++)
  3728. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3729. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3730. return 0;
  3731. }
  3732. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3733. {
  3734. int r;
  3735. gfx_v8_0_rlc_stop(adev);
  3736. /* disable CG */
  3737. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  3738. if (adev->asic_type == CHIP_POLARIS11 ||
  3739. adev->asic_type == CHIP_POLARIS10)
  3740. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, 0);
  3741. /* disable PG */
  3742. WREG32(mmRLC_PG_CNTL, 0);
  3743. gfx_v8_0_rlc_reset(adev);
  3744. gfx_v8_0_init_pg(adev);
  3745. if (!adev->pp_enabled) {
  3746. if (!adev->firmware.smu_load) {
  3747. /* legacy rlc firmware loading */
  3748. r = gfx_v8_0_rlc_load_microcode(adev);
  3749. if (r)
  3750. return r;
  3751. } else {
  3752. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3753. AMDGPU_UCODE_ID_RLC_G);
  3754. if (r)
  3755. return -EINVAL;
  3756. }
  3757. }
  3758. gfx_v8_0_rlc_start(adev);
  3759. return 0;
  3760. }
  3761. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3762. {
  3763. int i;
  3764. u32 tmp = RREG32(mmCP_ME_CNTL);
  3765. if (enable) {
  3766. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3767. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3768. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3769. } else {
  3770. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3771. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3772. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3773. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3774. adev->gfx.gfx_ring[i].ready = false;
  3775. }
  3776. WREG32(mmCP_ME_CNTL, tmp);
  3777. udelay(50);
  3778. }
  3779. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3780. {
  3781. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3782. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3783. const struct gfx_firmware_header_v1_0 *me_hdr;
  3784. const __le32 *fw_data;
  3785. unsigned i, fw_size;
  3786. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3787. return -EINVAL;
  3788. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3789. adev->gfx.pfp_fw->data;
  3790. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3791. adev->gfx.ce_fw->data;
  3792. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3793. adev->gfx.me_fw->data;
  3794. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3795. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3796. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3797. gfx_v8_0_cp_gfx_enable(adev, false);
  3798. /* PFP */
  3799. fw_data = (const __le32 *)
  3800. (adev->gfx.pfp_fw->data +
  3801. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3802. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3803. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3804. for (i = 0; i < fw_size; i++)
  3805. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3806. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3807. /* CE */
  3808. fw_data = (const __le32 *)
  3809. (adev->gfx.ce_fw->data +
  3810. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3811. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3812. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3813. for (i = 0; i < fw_size; i++)
  3814. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3815. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3816. /* ME */
  3817. fw_data = (const __le32 *)
  3818. (adev->gfx.me_fw->data +
  3819. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3820. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3821. WREG32(mmCP_ME_RAM_WADDR, 0);
  3822. for (i = 0; i < fw_size; i++)
  3823. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3824. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3825. return 0;
  3826. }
  3827. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3828. {
  3829. u32 count = 0;
  3830. const struct cs_section_def *sect = NULL;
  3831. const struct cs_extent_def *ext = NULL;
  3832. /* begin clear state */
  3833. count += 2;
  3834. /* context control state */
  3835. count += 3;
  3836. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3837. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3838. if (sect->id == SECT_CONTEXT)
  3839. count += 2 + ext->reg_count;
  3840. else
  3841. return 0;
  3842. }
  3843. }
  3844. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3845. count += 4;
  3846. /* end clear state */
  3847. count += 2;
  3848. /* clear state */
  3849. count += 2;
  3850. return count;
  3851. }
  3852. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3853. {
  3854. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3855. const struct cs_section_def *sect = NULL;
  3856. const struct cs_extent_def *ext = NULL;
  3857. int r, i;
  3858. /* init the CP */
  3859. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3860. WREG32(mmCP_ENDIAN_SWAP, 0);
  3861. WREG32(mmCP_DEVICE_ID, 1);
  3862. gfx_v8_0_cp_gfx_enable(adev, true);
  3863. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3864. if (r) {
  3865. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3866. return r;
  3867. }
  3868. /* clear state buffer */
  3869. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3870. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3871. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3872. amdgpu_ring_write(ring, 0x80000000);
  3873. amdgpu_ring_write(ring, 0x80000000);
  3874. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3875. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3876. if (sect->id == SECT_CONTEXT) {
  3877. amdgpu_ring_write(ring,
  3878. PACKET3(PACKET3_SET_CONTEXT_REG,
  3879. ext->reg_count));
  3880. amdgpu_ring_write(ring,
  3881. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3882. for (i = 0; i < ext->reg_count; i++)
  3883. amdgpu_ring_write(ring, ext->extent[i]);
  3884. }
  3885. }
  3886. }
  3887. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3888. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3889. switch (adev->asic_type) {
  3890. case CHIP_TONGA:
  3891. case CHIP_POLARIS10:
  3892. amdgpu_ring_write(ring, 0x16000012);
  3893. amdgpu_ring_write(ring, 0x0000002A);
  3894. break;
  3895. case CHIP_POLARIS11:
  3896. amdgpu_ring_write(ring, 0x16000012);
  3897. amdgpu_ring_write(ring, 0x00000000);
  3898. break;
  3899. case CHIP_FIJI:
  3900. amdgpu_ring_write(ring, 0x3a00161a);
  3901. amdgpu_ring_write(ring, 0x0000002e);
  3902. break;
  3903. case CHIP_CARRIZO:
  3904. amdgpu_ring_write(ring, 0x00000002);
  3905. amdgpu_ring_write(ring, 0x00000000);
  3906. break;
  3907. case CHIP_TOPAZ:
  3908. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3909. 0x00000000 : 0x00000002);
  3910. amdgpu_ring_write(ring, 0x00000000);
  3911. break;
  3912. case CHIP_STONEY:
  3913. amdgpu_ring_write(ring, 0x00000000);
  3914. amdgpu_ring_write(ring, 0x00000000);
  3915. break;
  3916. default:
  3917. BUG();
  3918. }
  3919. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3920. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3921. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3922. amdgpu_ring_write(ring, 0);
  3923. /* init the CE partitions */
  3924. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3925. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3926. amdgpu_ring_write(ring, 0x8000);
  3927. amdgpu_ring_write(ring, 0x8000);
  3928. amdgpu_ring_commit(ring);
  3929. return 0;
  3930. }
  3931. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3932. {
  3933. struct amdgpu_ring *ring;
  3934. u32 tmp;
  3935. u32 rb_bufsz;
  3936. u64 rb_addr, rptr_addr;
  3937. int r;
  3938. /* Set the write pointer delay */
  3939. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3940. /* set the RB to use vmid 0 */
  3941. WREG32(mmCP_RB_VMID, 0);
  3942. /* Set ring buffer size */
  3943. ring = &adev->gfx.gfx_ring[0];
  3944. rb_bufsz = order_base_2(ring->ring_size / 8);
  3945. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3946. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3947. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3948. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3949. #ifdef __BIG_ENDIAN
  3950. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3951. #endif
  3952. WREG32(mmCP_RB0_CNTL, tmp);
  3953. /* Initialize the ring buffer's read and write pointers */
  3954. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3955. ring->wptr = 0;
  3956. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3957. /* set the wb address wether it's enabled or not */
  3958. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3959. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3960. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3961. mdelay(1);
  3962. WREG32(mmCP_RB0_CNTL, tmp);
  3963. rb_addr = ring->gpu_addr >> 8;
  3964. WREG32(mmCP_RB0_BASE, rb_addr);
  3965. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3966. /* no gfx doorbells on iceland */
  3967. if (adev->asic_type != CHIP_TOPAZ) {
  3968. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3969. if (ring->use_doorbell) {
  3970. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3971. DOORBELL_OFFSET, ring->doorbell_index);
  3972. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3973. DOORBELL_HIT, 0);
  3974. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3975. DOORBELL_EN, 1);
  3976. } else {
  3977. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3978. DOORBELL_EN, 0);
  3979. }
  3980. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3981. if (adev->asic_type == CHIP_TONGA) {
  3982. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3983. DOORBELL_RANGE_LOWER,
  3984. AMDGPU_DOORBELL_GFX_RING0);
  3985. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3986. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3987. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3988. }
  3989. }
  3990. /* start the ring */
  3991. gfx_v8_0_cp_gfx_start(adev);
  3992. ring->ready = true;
  3993. r = amdgpu_ring_test_ring(ring);
  3994. if (r)
  3995. ring->ready = false;
  3996. return r;
  3997. }
  3998. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  3999. {
  4000. int i;
  4001. if (enable) {
  4002. WREG32(mmCP_MEC_CNTL, 0);
  4003. } else {
  4004. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4005. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4006. adev->gfx.compute_ring[i].ready = false;
  4007. }
  4008. udelay(50);
  4009. }
  4010. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4011. {
  4012. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4013. const __le32 *fw_data;
  4014. unsigned i, fw_size;
  4015. if (!adev->gfx.mec_fw)
  4016. return -EINVAL;
  4017. gfx_v8_0_cp_compute_enable(adev, false);
  4018. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4019. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4020. fw_data = (const __le32 *)
  4021. (adev->gfx.mec_fw->data +
  4022. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4023. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4024. /* MEC1 */
  4025. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4026. for (i = 0; i < fw_size; i++)
  4027. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4028. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4029. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4030. if (adev->gfx.mec2_fw) {
  4031. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4032. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4033. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4034. fw_data = (const __le32 *)
  4035. (adev->gfx.mec2_fw->data +
  4036. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4037. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4038. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4039. for (i = 0; i < fw_size; i++)
  4040. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4041. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4042. }
  4043. return 0;
  4044. }
  4045. struct vi_mqd {
  4046. uint32_t header; /* ordinal0 */
  4047. uint32_t compute_dispatch_initiator; /* ordinal1 */
  4048. uint32_t compute_dim_x; /* ordinal2 */
  4049. uint32_t compute_dim_y; /* ordinal3 */
  4050. uint32_t compute_dim_z; /* ordinal4 */
  4051. uint32_t compute_start_x; /* ordinal5 */
  4052. uint32_t compute_start_y; /* ordinal6 */
  4053. uint32_t compute_start_z; /* ordinal7 */
  4054. uint32_t compute_num_thread_x; /* ordinal8 */
  4055. uint32_t compute_num_thread_y; /* ordinal9 */
  4056. uint32_t compute_num_thread_z; /* ordinal10 */
  4057. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  4058. uint32_t compute_perfcount_enable; /* ordinal12 */
  4059. uint32_t compute_pgm_lo; /* ordinal13 */
  4060. uint32_t compute_pgm_hi; /* ordinal14 */
  4061. uint32_t compute_tba_lo; /* ordinal15 */
  4062. uint32_t compute_tba_hi; /* ordinal16 */
  4063. uint32_t compute_tma_lo; /* ordinal17 */
  4064. uint32_t compute_tma_hi; /* ordinal18 */
  4065. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  4066. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  4067. uint32_t compute_vmid; /* ordinal21 */
  4068. uint32_t compute_resource_limits; /* ordinal22 */
  4069. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  4070. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  4071. uint32_t compute_tmpring_size; /* ordinal25 */
  4072. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  4073. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  4074. uint32_t compute_restart_x; /* ordinal28 */
  4075. uint32_t compute_restart_y; /* ordinal29 */
  4076. uint32_t compute_restart_z; /* ordinal30 */
  4077. uint32_t compute_thread_trace_enable; /* ordinal31 */
  4078. uint32_t compute_misc_reserved; /* ordinal32 */
  4079. uint32_t compute_dispatch_id; /* ordinal33 */
  4080. uint32_t compute_threadgroup_id; /* ordinal34 */
  4081. uint32_t compute_relaunch; /* ordinal35 */
  4082. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  4083. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  4084. uint32_t compute_wave_restore_control; /* ordinal38 */
  4085. uint32_t reserved9; /* ordinal39 */
  4086. uint32_t reserved10; /* ordinal40 */
  4087. uint32_t reserved11; /* ordinal41 */
  4088. uint32_t reserved12; /* ordinal42 */
  4089. uint32_t reserved13; /* ordinal43 */
  4090. uint32_t reserved14; /* ordinal44 */
  4091. uint32_t reserved15; /* ordinal45 */
  4092. uint32_t reserved16; /* ordinal46 */
  4093. uint32_t reserved17; /* ordinal47 */
  4094. uint32_t reserved18; /* ordinal48 */
  4095. uint32_t reserved19; /* ordinal49 */
  4096. uint32_t reserved20; /* ordinal50 */
  4097. uint32_t reserved21; /* ordinal51 */
  4098. uint32_t reserved22; /* ordinal52 */
  4099. uint32_t reserved23; /* ordinal53 */
  4100. uint32_t reserved24; /* ordinal54 */
  4101. uint32_t reserved25; /* ordinal55 */
  4102. uint32_t reserved26; /* ordinal56 */
  4103. uint32_t reserved27; /* ordinal57 */
  4104. uint32_t reserved28; /* ordinal58 */
  4105. uint32_t reserved29; /* ordinal59 */
  4106. uint32_t reserved30; /* ordinal60 */
  4107. uint32_t reserved31; /* ordinal61 */
  4108. uint32_t reserved32; /* ordinal62 */
  4109. uint32_t reserved33; /* ordinal63 */
  4110. uint32_t reserved34; /* ordinal64 */
  4111. uint32_t compute_user_data_0; /* ordinal65 */
  4112. uint32_t compute_user_data_1; /* ordinal66 */
  4113. uint32_t compute_user_data_2; /* ordinal67 */
  4114. uint32_t compute_user_data_3; /* ordinal68 */
  4115. uint32_t compute_user_data_4; /* ordinal69 */
  4116. uint32_t compute_user_data_5; /* ordinal70 */
  4117. uint32_t compute_user_data_6; /* ordinal71 */
  4118. uint32_t compute_user_data_7; /* ordinal72 */
  4119. uint32_t compute_user_data_8; /* ordinal73 */
  4120. uint32_t compute_user_data_9; /* ordinal74 */
  4121. uint32_t compute_user_data_10; /* ordinal75 */
  4122. uint32_t compute_user_data_11; /* ordinal76 */
  4123. uint32_t compute_user_data_12; /* ordinal77 */
  4124. uint32_t compute_user_data_13; /* ordinal78 */
  4125. uint32_t compute_user_data_14; /* ordinal79 */
  4126. uint32_t compute_user_data_15; /* ordinal80 */
  4127. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  4128. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  4129. uint32_t reserved35; /* ordinal83 */
  4130. uint32_t reserved36; /* ordinal84 */
  4131. uint32_t reserved37; /* ordinal85 */
  4132. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  4133. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  4134. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  4135. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  4136. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  4137. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  4138. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  4139. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  4140. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  4141. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  4142. uint32_t reserved38; /* ordinal96 */
  4143. uint32_t reserved39; /* ordinal97 */
  4144. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  4145. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  4146. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  4147. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  4148. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  4149. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  4150. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  4151. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  4152. uint32_t reserved40; /* ordinal106 */
  4153. uint32_t reserved41; /* ordinal107 */
  4154. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  4155. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  4156. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  4157. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  4158. uint32_t reserved42; /* ordinal112 */
  4159. uint32_t reserved43; /* ordinal113 */
  4160. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  4161. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  4162. uint32_t cp_packet_id_lo; /* ordinal116 */
  4163. uint32_t cp_packet_id_hi; /* ordinal117 */
  4164. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  4165. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  4166. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  4167. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  4168. uint32_t gds_save_mask_lo; /* ordinal122 */
  4169. uint32_t gds_save_mask_hi; /* ordinal123 */
  4170. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  4171. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  4172. uint32_t reserved44; /* ordinal126 */
  4173. uint32_t reserved45; /* ordinal127 */
  4174. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  4175. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  4176. uint32_t cp_hqd_active; /* ordinal130 */
  4177. uint32_t cp_hqd_vmid; /* ordinal131 */
  4178. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  4179. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  4180. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  4181. uint32_t cp_hqd_quantum; /* ordinal135 */
  4182. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  4183. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  4184. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  4185. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  4186. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  4187. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  4188. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  4189. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  4190. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  4191. uint32_t cp_hqd_pq_control; /* ordinal145 */
  4192. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  4193. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  4194. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  4195. uint32_t cp_hqd_ib_control; /* ordinal149 */
  4196. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  4197. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  4198. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  4199. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  4200. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  4201. uint32_t cp_hqd_msg_type; /* ordinal155 */
  4202. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  4203. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  4204. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  4205. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  4206. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  4207. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  4208. uint32_t cp_mqd_control; /* ordinal162 */
  4209. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  4210. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  4211. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  4212. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  4213. uint32_t cp_hqd_eop_control; /* ordinal167 */
  4214. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  4215. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  4216. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  4217. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  4218. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  4219. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  4220. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  4221. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  4222. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  4223. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  4224. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  4225. uint32_t cp_hqd_error; /* ordinal179 */
  4226. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  4227. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  4228. uint32_t reserved46; /* ordinal182 */
  4229. uint32_t reserved47; /* ordinal183 */
  4230. uint32_t reserved48; /* ordinal184 */
  4231. uint32_t reserved49; /* ordinal185 */
  4232. uint32_t reserved50; /* ordinal186 */
  4233. uint32_t reserved51; /* ordinal187 */
  4234. uint32_t reserved52; /* ordinal188 */
  4235. uint32_t reserved53; /* ordinal189 */
  4236. uint32_t reserved54; /* ordinal190 */
  4237. uint32_t reserved55; /* ordinal191 */
  4238. uint32_t iqtimer_pkt_header; /* ordinal192 */
  4239. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  4240. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  4241. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  4242. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  4243. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  4244. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  4245. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  4246. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  4247. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  4248. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  4249. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  4250. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  4251. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  4252. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  4253. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  4254. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  4255. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  4256. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  4257. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  4258. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  4259. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  4260. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  4261. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  4262. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  4263. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  4264. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  4265. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  4266. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  4267. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  4268. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  4269. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  4270. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  4271. uint32_t reserved56; /* ordinal225 */
  4272. uint32_t reserved57; /* ordinal226 */
  4273. uint32_t reserved58; /* ordinal227 */
  4274. uint32_t set_resources_header; /* ordinal228 */
  4275. uint32_t set_resources_dw1; /* ordinal229 */
  4276. uint32_t set_resources_dw2; /* ordinal230 */
  4277. uint32_t set_resources_dw3; /* ordinal231 */
  4278. uint32_t set_resources_dw4; /* ordinal232 */
  4279. uint32_t set_resources_dw5; /* ordinal233 */
  4280. uint32_t set_resources_dw6; /* ordinal234 */
  4281. uint32_t set_resources_dw7; /* ordinal235 */
  4282. uint32_t reserved59; /* ordinal236 */
  4283. uint32_t reserved60; /* ordinal237 */
  4284. uint32_t reserved61; /* ordinal238 */
  4285. uint32_t reserved62; /* ordinal239 */
  4286. uint32_t reserved63; /* ordinal240 */
  4287. uint32_t reserved64; /* ordinal241 */
  4288. uint32_t reserved65; /* ordinal242 */
  4289. uint32_t reserved66; /* ordinal243 */
  4290. uint32_t reserved67; /* ordinal244 */
  4291. uint32_t reserved68; /* ordinal245 */
  4292. uint32_t reserved69; /* ordinal246 */
  4293. uint32_t reserved70; /* ordinal247 */
  4294. uint32_t reserved71; /* ordinal248 */
  4295. uint32_t reserved72; /* ordinal249 */
  4296. uint32_t reserved73; /* ordinal250 */
  4297. uint32_t reserved74; /* ordinal251 */
  4298. uint32_t reserved75; /* ordinal252 */
  4299. uint32_t reserved76; /* ordinal253 */
  4300. uint32_t reserved77; /* ordinal254 */
  4301. uint32_t reserved78; /* ordinal255 */
  4302. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  4303. };
  4304. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4305. {
  4306. int i, r;
  4307. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4308. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4309. if (ring->mqd_obj) {
  4310. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4311. if (unlikely(r != 0))
  4312. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4313. amdgpu_bo_unpin(ring->mqd_obj);
  4314. amdgpu_bo_unreserve(ring->mqd_obj);
  4315. amdgpu_bo_unref(&ring->mqd_obj);
  4316. ring->mqd_obj = NULL;
  4317. }
  4318. }
  4319. }
  4320. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4321. {
  4322. int r, i, j;
  4323. u32 tmp;
  4324. bool use_doorbell = true;
  4325. u64 hqd_gpu_addr;
  4326. u64 mqd_gpu_addr;
  4327. u64 eop_gpu_addr;
  4328. u64 wb_gpu_addr;
  4329. u32 *buf;
  4330. struct vi_mqd *mqd;
  4331. /* init the pipes */
  4332. mutex_lock(&adev->srbm_mutex);
  4333. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4334. int me = (i < 4) ? 1 : 2;
  4335. int pipe = (i < 4) ? i : (i - 4);
  4336. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4337. eop_gpu_addr >>= 8;
  4338. vi_srbm_select(adev, me, pipe, 0, 0);
  4339. /* write the EOP addr */
  4340. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4341. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4342. /* set the VMID assigned */
  4343. WREG32(mmCP_HQD_VMID, 0);
  4344. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4345. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4346. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4347. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4348. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4349. }
  4350. vi_srbm_select(adev, 0, 0, 0, 0);
  4351. mutex_unlock(&adev->srbm_mutex);
  4352. /* init the queues. Just two for now. */
  4353. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4354. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4355. if (ring->mqd_obj == NULL) {
  4356. r = amdgpu_bo_create(adev,
  4357. sizeof(struct vi_mqd),
  4358. PAGE_SIZE, true,
  4359. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4360. NULL, &ring->mqd_obj);
  4361. if (r) {
  4362. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4363. return r;
  4364. }
  4365. }
  4366. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4367. if (unlikely(r != 0)) {
  4368. gfx_v8_0_cp_compute_fini(adev);
  4369. return r;
  4370. }
  4371. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4372. &mqd_gpu_addr);
  4373. if (r) {
  4374. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4375. gfx_v8_0_cp_compute_fini(adev);
  4376. return r;
  4377. }
  4378. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4379. if (r) {
  4380. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4381. gfx_v8_0_cp_compute_fini(adev);
  4382. return r;
  4383. }
  4384. /* init the mqd struct */
  4385. memset(buf, 0, sizeof(struct vi_mqd));
  4386. mqd = (struct vi_mqd *)buf;
  4387. mqd->header = 0xC0310800;
  4388. mqd->compute_pipelinestat_enable = 0x00000001;
  4389. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4390. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4391. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4392. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4393. mqd->compute_misc_reserved = 0x00000003;
  4394. mutex_lock(&adev->srbm_mutex);
  4395. vi_srbm_select(adev, ring->me,
  4396. ring->pipe,
  4397. ring->queue, 0);
  4398. /* disable wptr polling */
  4399. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4400. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4401. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4402. mqd->cp_hqd_eop_base_addr_lo =
  4403. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4404. mqd->cp_hqd_eop_base_addr_hi =
  4405. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4406. /* enable doorbell? */
  4407. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4408. if (use_doorbell) {
  4409. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4410. } else {
  4411. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4412. }
  4413. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4414. mqd->cp_hqd_pq_doorbell_control = tmp;
  4415. /* disable the queue if it's active */
  4416. mqd->cp_hqd_dequeue_request = 0;
  4417. mqd->cp_hqd_pq_rptr = 0;
  4418. mqd->cp_hqd_pq_wptr= 0;
  4419. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4420. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4421. for (j = 0; j < adev->usec_timeout; j++) {
  4422. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4423. break;
  4424. udelay(1);
  4425. }
  4426. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4427. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4428. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4429. }
  4430. /* set the pointer to the MQD */
  4431. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4432. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4433. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4434. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4435. /* set MQD vmid to 0 */
  4436. tmp = RREG32(mmCP_MQD_CONTROL);
  4437. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4438. WREG32(mmCP_MQD_CONTROL, tmp);
  4439. mqd->cp_mqd_control = tmp;
  4440. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4441. hqd_gpu_addr = ring->gpu_addr >> 8;
  4442. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4443. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4444. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4445. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4446. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4447. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4448. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4449. (order_base_2(ring->ring_size / 4) - 1));
  4450. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4451. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4452. #ifdef __BIG_ENDIAN
  4453. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4454. #endif
  4455. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4456. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4457. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4458. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4459. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4460. mqd->cp_hqd_pq_control = tmp;
  4461. /* set the wb address wether it's enabled or not */
  4462. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4463. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4464. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4465. upper_32_bits(wb_gpu_addr) & 0xffff;
  4466. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4467. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4468. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4469. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4470. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4471. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4472. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4473. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4474. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  4475. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4476. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4477. /* enable the doorbell if requested */
  4478. if (use_doorbell) {
  4479. if ((adev->asic_type == CHIP_CARRIZO) ||
  4480. (adev->asic_type == CHIP_FIJI) ||
  4481. (adev->asic_type == CHIP_STONEY) ||
  4482. (adev->asic_type == CHIP_POLARIS11) ||
  4483. (adev->asic_type == CHIP_POLARIS10)) {
  4484. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4485. AMDGPU_DOORBELL_KIQ << 2);
  4486. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4487. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4488. }
  4489. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4490. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4491. DOORBELL_OFFSET, ring->doorbell_index);
  4492. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4493. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4494. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4495. mqd->cp_hqd_pq_doorbell_control = tmp;
  4496. } else {
  4497. mqd->cp_hqd_pq_doorbell_control = 0;
  4498. }
  4499. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4500. mqd->cp_hqd_pq_doorbell_control);
  4501. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4502. ring->wptr = 0;
  4503. mqd->cp_hqd_pq_wptr = ring->wptr;
  4504. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4505. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4506. /* set the vmid for the queue */
  4507. mqd->cp_hqd_vmid = 0;
  4508. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4509. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4510. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4511. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4512. mqd->cp_hqd_persistent_state = tmp;
  4513. if (adev->asic_type == CHIP_STONEY ||
  4514. adev->asic_type == CHIP_POLARIS11 ||
  4515. adev->asic_type == CHIP_POLARIS10) {
  4516. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4517. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4518. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4519. }
  4520. /* activate the queue */
  4521. mqd->cp_hqd_active = 1;
  4522. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4523. vi_srbm_select(adev, 0, 0, 0, 0);
  4524. mutex_unlock(&adev->srbm_mutex);
  4525. amdgpu_bo_kunmap(ring->mqd_obj);
  4526. amdgpu_bo_unreserve(ring->mqd_obj);
  4527. }
  4528. if (use_doorbell) {
  4529. tmp = RREG32(mmCP_PQ_STATUS);
  4530. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4531. WREG32(mmCP_PQ_STATUS, tmp);
  4532. }
  4533. gfx_v8_0_cp_compute_enable(adev, true);
  4534. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4535. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4536. ring->ready = true;
  4537. r = amdgpu_ring_test_ring(ring);
  4538. if (r)
  4539. ring->ready = false;
  4540. }
  4541. return 0;
  4542. }
  4543. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4544. {
  4545. int r;
  4546. if (!(adev->flags & AMD_IS_APU))
  4547. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4548. if (!adev->pp_enabled) {
  4549. if (!adev->firmware.smu_load) {
  4550. /* legacy firmware loading */
  4551. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4552. if (r)
  4553. return r;
  4554. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4555. if (r)
  4556. return r;
  4557. } else {
  4558. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4559. AMDGPU_UCODE_ID_CP_CE);
  4560. if (r)
  4561. return -EINVAL;
  4562. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4563. AMDGPU_UCODE_ID_CP_PFP);
  4564. if (r)
  4565. return -EINVAL;
  4566. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4567. AMDGPU_UCODE_ID_CP_ME);
  4568. if (r)
  4569. return -EINVAL;
  4570. if (adev->asic_type == CHIP_TOPAZ) {
  4571. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4572. if (r)
  4573. return r;
  4574. } else {
  4575. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4576. AMDGPU_UCODE_ID_CP_MEC1);
  4577. if (r)
  4578. return -EINVAL;
  4579. }
  4580. }
  4581. }
  4582. r = gfx_v8_0_cp_gfx_resume(adev);
  4583. if (r)
  4584. return r;
  4585. r = gfx_v8_0_cp_compute_resume(adev);
  4586. if (r)
  4587. return r;
  4588. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4589. return 0;
  4590. }
  4591. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4592. {
  4593. gfx_v8_0_cp_gfx_enable(adev, enable);
  4594. gfx_v8_0_cp_compute_enable(adev, enable);
  4595. }
  4596. static int gfx_v8_0_hw_init(void *handle)
  4597. {
  4598. int r;
  4599. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4600. gfx_v8_0_init_golden_registers(adev);
  4601. gfx_v8_0_gpu_init(adev);
  4602. r = gfx_v8_0_rlc_resume(adev);
  4603. if (r)
  4604. return r;
  4605. r = gfx_v8_0_cp_resume(adev);
  4606. return r;
  4607. }
  4608. static int gfx_v8_0_hw_fini(void *handle)
  4609. {
  4610. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4611. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4612. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4613. gfx_v8_0_cp_enable(adev, false);
  4614. gfx_v8_0_rlc_stop(adev);
  4615. gfx_v8_0_cp_compute_fini(adev);
  4616. amdgpu_set_powergating_state(adev,
  4617. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4618. return 0;
  4619. }
  4620. static int gfx_v8_0_suspend(void *handle)
  4621. {
  4622. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4623. return gfx_v8_0_hw_fini(adev);
  4624. }
  4625. static int gfx_v8_0_resume(void *handle)
  4626. {
  4627. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4628. return gfx_v8_0_hw_init(adev);
  4629. }
  4630. static bool gfx_v8_0_is_idle(void *handle)
  4631. {
  4632. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4633. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4634. return false;
  4635. else
  4636. return true;
  4637. }
  4638. static int gfx_v8_0_wait_for_idle(void *handle)
  4639. {
  4640. unsigned i;
  4641. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4642. for (i = 0; i < adev->usec_timeout; i++) {
  4643. if (gfx_v8_0_is_idle(handle))
  4644. return 0;
  4645. udelay(1);
  4646. }
  4647. return -ETIMEDOUT;
  4648. }
  4649. static int gfx_v8_0_check_soft_reset(void *handle)
  4650. {
  4651. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4652. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4653. u32 tmp;
  4654. /* GRBM_STATUS */
  4655. tmp = RREG32(mmGRBM_STATUS);
  4656. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4657. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4658. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4659. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4660. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4661. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4662. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4663. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4664. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4665. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4666. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4667. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4668. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4669. }
  4670. /* GRBM_STATUS2 */
  4671. tmp = RREG32(mmGRBM_STATUS2);
  4672. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4673. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4674. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4675. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4676. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4677. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4678. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4679. SOFT_RESET_CPF, 1);
  4680. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4681. SOFT_RESET_CPC, 1);
  4682. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4683. SOFT_RESET_CPG, 1);
  4684. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4685. SOFT_RESET_GRBM, 1);
  4686. }
  4687. /* SRBM_STATUS */
  4688. tmp = RREG32(mmSRBM_STATUS);
  4689. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4690. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4691. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4692. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4693. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4694. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4695. if (grbm_soft_reset || srbm_soft_reset) {
  4696. adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang = true;
  4697. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4698. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4699. } else {
  4700. adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang = false;
  4701. adev->gfx.grbm_soft_reset = 0;
  4702. adev->gfx.srbm_soft_reset = 0;
  4703. }
  4704. return 0;
  4705. }
  4706. static void gfx_v8_0_inactive_hqd(struct amdgpu_device *adev,
  4707. struct amdgpu_ring *ring)
  4708. {
  4709. int i;
  4710. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4711. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4712. u32 tmp;
  4713. tmp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
  4714. tmp = REG_SET_FIELD(tmp, CP_HQD_DEQUEUE_REQUEST,
  4715. DEQUEUE_REQ, 2);
  4716. WREG32(mmCP_HQD_DEQUEUE_REQUEST, tmp);
  4717. for (i = 0; i < adev->usec_timeout; i++) {
  4718. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4719. break;
  4720. udelay(1);
  4721. }
  4722. }
  4723. }
  4724. static int gfx_v8_0_pre_soft_reset(void *handle)
  4725. {
  4726. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4727. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4728. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang)
  4729. return 0;
  4730. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4731. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4732. /* stop the rlc */
  4733. gfx_v8_0_rlc_stop(adev);
  4734. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4735. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4736. /* Disable GFX parsing/prefetching */
  4737. gfx_v8_0_cp_gfx_enable(adev, false);
  4738. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4739. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4740. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4741. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4742. int i;
  4743. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4744. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4745. gfx_v8_0_inactive_hqd(adev, ring);
  4746. }
  4747. /* Disable MEC parsing/prefetching */
  4748. gfx_v8_0_cp_compute_enable(adev, false);
  4749. }
  4750. return 0;
  4751. }
  4752. static int gfx_v8_0_soft_reset(void *handle)
  4753. {
  4754. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4755. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4756. u32 tmp;
  4757. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang)
  4758. return 0;
  4759. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4760. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4761. if (grbm_soft_reset || srbm_soft_reset) {
  4762. tmp = RREG32(mmGMCON_DEBUG);
  4763. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4764. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4765. WREG32(mmGMCON_DEBUG, tmp);
  4766. udelay(50);
  4767. }
  4768. if (grbm_soft_reset) {
  4769. tmp = RREG32(mmGRBM_SOFT_RESET);
  4770. tmp |= grbm_soft_reset;
  4771. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4772. WREG32(mmGRBM_SOFT_RESET, tmp);
  4773. tmp = RREG32(mmGRBM_SOFT_RESET);
  4774. udelay(50);
  4775. tmp &= ~grbm_soft_reset;
  4776. WREG32(mmGRBM_SOFT_RESET, tmp);
  4777. tmp = RREG32(mmGRBM_SOFT_RESET);
  4778. }
  4779. if (srbm_soft_reset) {
  4780. tmp = RREG32(mmSRBM_SOFT_RESET);
  4781. tmp |= srbm_soft_reset;
  4782. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4783. WREG32(mmSRBM_SOFT_RESET, tmp);
  4784. tmp = RREG32(mmSRBM_SOFT_RESET);
  4785. udelay(50);
  4786. tmp &= ~srbm_soft_reset;
  4787. WREG32(mmSRBM_SOFT_RESET, tmp);
  4788. tmp = RREG32(mmSRBM_SOFT_RESET);
  4789. }
  4790. if (grbm_soft_reset || srbm_soft_reset) {
  4791. tmp = RREG32(mmGMCON_DEBUG);
  4792. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4793. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4794. WREG32(mmGMCON_DEBUG, tmp);
  4795. }
  4796. /* Wait a little for things to settle down */
  4797. udelay(50);
  4798. return 0;
  4799. }
  4800. static void gfx_v8_0_init_hqd(struct amdgpu_device *adev,
  4801. struct amdgpu_ring *ring)
  4802. {
  4803. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4804. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4805. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4806. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4807. vi_srbm_select(adev, 0, 0, 0, 0);
  4808. }
  4809. static int gfx_v8_0_post_soft_reset(void *handle)
  4810. {
  4811. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4812. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4813. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang)
  4814. return 0;
  4815. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4816. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4817. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4818. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4819. gfx_v8_0_cp_gfx_resume(adev);
  4820. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4821. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4822. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4823. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4824. int i;
  4825. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4826. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4827. gfx_v8_0_init_hqd(adev, ring);
  4828. }
  4829. gfx_v8_0_cp_compute_resume(adev);
  4830. }
  4831. gfx_v8_0_rlc_start(adev);
  4832. return 0;
  4833. }
  4834. /**
  4835. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4836. *
  4837. * @adev: amdgpu_device pointer
  4838. *
  4839. * Fetches a GPU clock counter snapshot.
  4840. * Returns the 64 bit clock counter snapshot.
  4841. */
  4842. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4843. {
  4844. uint64_t clock;
  4845. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4846. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4847. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4848. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4849. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4850. return clock;
  4851. }
  4852. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4853. uint32_t vmid,
  4854. uint32_t gds_base, uint32_t gds_size,
  4855. uint32_t gws_base, uint32_t gws_size,
  4856. uint32_t oa_base, uint32_t oa_size)
  4857. {
  4858. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4859. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4860. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4861. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4862. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4863. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4864. /* GDS Base */
  4865. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4866. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4867. WRITE_DATA_DST_SEL(0)));
  4868. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4869. amdgpu_ring_write(ring, 0);
  4870. amdgpu_ring_write(ring, gds_base);
  4871. /* GDS Size */
  4872. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4873. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4874. WRITE_DATA_DST_SEL(0)));
  4875. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4876. amdgpu_ring_write(ring, 0);
  4877. amdgpu_ring_write(ring, gds_size);
  4878. /* GWS */
  4879. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4880. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4881. WRITE_DATA_DST_SEL(0)));
  4882. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4883. amdgpu_ring_write(ring, 0);
  4884. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4885. /* OA */
  4886. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4887. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4888. WRITE_DATA_DST_SEL(0)));
  4889. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4890. amdgpu_ring_write(ring, 0);
  4891. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4892. }
  4893. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4894. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4895. .select_se_sh = &gfx_v8_0_select_se_sh,
  4896. };
  4897. static int gfx_v8_0_early_init(void *handle)
  4898. {
  4899. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4900. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4901. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  4902. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4903. gfx_v8_0_set_ring_funcs(adev);
  4904. gfx_v8_0_set_irq_funcs(adev);
  4905. gfx_v8_0_set_gds_init(adev);
  4906. gfx_v8_0_set_rlc_funcs(adev);
  4907. return 0;
  4908. }
  4909. static int gfx_v8_0_late_init(void *handle)
  4910. {
  4911. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4912. int r;
  4913. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4914. if (r)
  4915. return r;
  4916. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4917. if (r)
  4918. return r;
  4919. /* requires IBs so do in late init after IB pool is initialized */
  4920. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4921. if (r)
  4922. return r;
  4923. amdgpu_set_powergating_state(adev,
  4924. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4925. return 0;
  4926. }
  4927. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4928. bool enable)
  4929. {
  4930. if (adev->asic_type == CHIP_POLARIS11)
  4931. /* Send msg to SMU via Powerplay */
  4932. amdgpu_set_powergating_state(adev,
  4933. AMD_IP_BLOCK_TYPE_SMC,
  4934. enable ?
  4935. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4936. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4937. }
  4938. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4939. bool enable)
  4940. {
  4941. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4942. }
  4943. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4944. bool enable)
  4945. {
  4946. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4947. }
  4948. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4949. bool enable)
  4950. {
  4951. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4952. }
  4953. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4954. bool enable)
  4955. {
  4956. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4957. /* Read any GFX register to wake up GFX. */
  4958. if (!enable)
  4959. RREG32(mmDB_RENDER_CONTROL);
  4960. }
  4961. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4962. bool enable)
  4963. {
  4964. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4965. cz_enable_gfx_cg_power_gating(adev, true);
  4966. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4967. cz_enable_gfx_pipeline_power_gating(adev, true);
  4968. } else {
  4969. cz_enable_gfx_cg_power_gating(adev, false);
  4970. cz_enable_gfx_pipeline_power_gating(adev, false);
  4971. }
  4972. }
  4973. static int gfx_v8_0_set_powergating_state(void *handle,
  4974. enum amd_powergating_state state)
  4975. {
  4976. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4977. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  4978. if (!(adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
  4979. return 0;
  4980. switch (adev->asic_type) {
  4981. case CHIP_CARRIZO:
  4982. case CHIP_STONEY:
  4983. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)
  4984. cz_update_gfx_cg_power_gating(adev, enable);
  4985. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4986. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4987. else
  4988. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4989. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4990. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4991. else
  4992. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4993. break;
  4994. case CHIP_POLARIS11:
  4995. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4996. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4997. else
  4998. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4999. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5000. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5001. else
  5002. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5003. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5004. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5005. else
  5006. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5007. break;
  5008. default:
  5009. break;
  5010. }
  5011. return 0;
  5012. }
  5013. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5014. uint32_t reg_addr, uint32_t cmd)
  5015. {
  5016. uint32_t data;
  5017. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5018. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5019. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5020. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5021. if (adev->asic_type == CHIP_STONEY)
  5022. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5023. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5024. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5025. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5026. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5027. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5028. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5029. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5030. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5031. else
  5032. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5033. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5034. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5035. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5036. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5037. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5038. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5039. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5040. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5041. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5042. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5043. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5044. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5045. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5046. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5047. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5048. }
  5049. #define MSG_ENTER_RLC_SAFE_MODE 1
  5050. #define MSG_EXIT_RLC_SAFE_MODE 0
  5051. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5052. #define RLC_GPR_REG2__REQ__SHIFT 0
  5053. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5054. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5055. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5056. {
  5057. u32 data = 0;
  5058. unsigned i;
  5059. data = RREG32(mmRLC_CNTL);
  5060. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  5061. return;
  5062. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  5063. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  5064. AMD_PG_SUPPORT_GFX_DMG))) {
  5065. data |= RLC_GPR_REG2__REQ_MASK;
  5066. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  5067. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  5068. WREG32(mmRLC_GPR_REG2, data);
  5069. for (i = 0; i < adev->usec_timeout; i++) {
  5070. if ((RREG32(mmRLC_GPM_STAT) &
  5071. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5072. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5073. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5074. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5075. break;
  5076. udelay(1);
  5077. }
  5078. for (i = 0; i < adev->usec_timeout; i++) {
  5079. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  5080. break;
  5081. udelay(1);
  5082. }
  5083. adev->gfx.rlc.in_safe_mode = true;
  5084. }
  5085. }
  5086. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5087. {
  5088. u32 data;
  5089. unsigned i;
  5090. data = RREG32(mmRLC_CNTL);
  5091. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  5092. return;
  5093. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  5094. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  5095. AMD_PG_SUPPORT_GFX_DMG))) {
  5096. data |= RLC_GPR_REG2__REQ_MASK;
  5097. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  5098. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  5099. WREG32(mmRLC_GPR_REG2, data);
  5100. adev->gfx.rlc.in_safe_mode = false;
  5101. }
  5102. for (i = 0; i < adev->usec_timeout; i++) {
  5103. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  5104. break;
  5105. udelay(1);
  5106. }
  5107. }
  5108. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5109. {
  5110. u32 data;
  5111. unsigned i;
  5112. data = RREG32(mmRLC_CNTL);
  5113. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5114. return;
  5115. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5116. data |= RLC_SAFE_MODE__CMD_MASK;
  5117. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5118. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5119. WREG32(mmRLC_SAFE_MODE, data);
  5120. for (i = 0; i < adev->usec_timeout; i++) {
  5121. if ((RREG32(mmRLC_GPM_STAT) &
  5122. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5123. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5124. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5125. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5126. break;
  5127. udelay(1);
  5128. }
  5129. for (i = 0; i < adev->usec_timeout; i++) {
  5130. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5131. break;
  5132. udelay(1);
  5133. }
  5134. adev->gfx.rlc.in_safe_mode = true;
  5135. }
  5136. }
  5137. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5138. {
  5139. u32 data = 0;
  5140. unsigned i;
  5141. data = RREG32(mmRLC_CNTL);
  5142. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5143. return;
  5144. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5145. if (adev->gfx.rlc.in_safe_mode) {
  5146. data |= RLC_SAFE_MODE__CMD_MASK;
  5147. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5148. WREG32(mmRLC_SAFE_MODE, data);
  5149. adev->gfx.rlc.in_safe_mode = false;
  5150. }
  5151. }
  5152. for (i = 0; i < adev->usec_timeout; i++) {
  5153. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5154. break;
  5155. udelay(1);
  5156. }
  5157. }
  5158. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5159. {
  5160. adev->gfx.rlc.in_safe_mode = true;
  5161. }
  5162. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5163. {
  5164. adev->gfx.rlc.in_safe_mode = false;
  5165. }
  5166. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  5167. .enter_safe_mode = cz_enter_rlc_safe_mode,
  5168. .exit_safe_mode = cz_exit_rlc_safe_mode
  5169. };
  5170. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5171. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5172. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5173. };
  5174. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  5175. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  5176. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  5177. };
  5178. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5179. bool enable)
  5180. {
  5181. uint32_t temp, data;
  5182. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5183. /* It is disabled by HW by default */
  5184. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5185. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5186. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5187. /* 1 - RLC memory Light sleep */
  5188. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5189. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5190. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5191. }
  5192. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5193. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5194. if (adev->flags & AMD_IS_APU)
  5195. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5196. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5197. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5198. else
  5199. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5200. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5201. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5202. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5203. if (temp != data)
  5204. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5205. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5206. gfx_v8_0_wait_for_rlc_serdes(adev);
  5207. /* 5 - clear mgcg override */
  5208. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5209. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5210. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5211. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5212. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5213. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5214. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5215. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5216. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5217. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5218. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5219. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5220. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5221. if (temp != data)
  5222. WREG32(mmCGTS_SM_CTRL_REG, data);
  5223. }
  5224. udelay(50);
  5225. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5226. gfx_v8_0_wait_for_rlc_serdes(adev);
  5227. } else {
  5228. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5229. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5230. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5231. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5232. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5233. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5234. if (temp != data)
  5235. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5236. /* 2 - disable MGLS in RLC */
  5237. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5238. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5239. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5240. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5241. }
  5242. /* 3 - disable MGLS in CP */
  5243. data = RREG32(mmCP_MEM_SLP_CNTL);
  5244. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5245. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5246. WREG32(mmCP_MEM_SLP_CNTL, data);
  5247. }
  5248. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5249. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5250. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5251. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5252. if (temp != data)
  5253. WREG32(mmCGTS_SM_CTRL_REG, data);
  5254. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5255. gfx_v8_0_wait_for_rlc_serdes(adev);
  5256. /* 6 - set mgcg override */
  5257. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5258. udelay(50);
  5259. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5260. gfx_v8_0_wait_for_rlc_serdes(adev);
  5261. }
  5262. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5263. }
  5264. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5265. bool enable)
  5266. {
  5267. uint32_t temp, temp1, data, data1;
  5268. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5269. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5270. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5271. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5272. * Cmp_busy/GFX_Idle interrupts
  5273. */
  5274. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5275. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5276. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5277. if (temp1 != data1)
  5278. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5279. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5280. gfx_v8_0_wait_for_rlc_serdes(adev);
  5281. /* 3 - clear cgcg override */
  5282. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5283. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5284. gfx_v8_0_wait_for_rlc_serdes(adev);
  5285. /* 4 - write cmd to set CGLS */
  5286. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5287. /* 5 - enable cgcg */
  5288. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5289. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5290. /* enable cgls*/
  5291. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5292. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5293. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5294. if (temp1 != data1)
  5295. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5296. } else {
  5297. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5298. }
  5299. if (temp != data)
  5300. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5301. } else {
  5302. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5303. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5304. /* TEST CGCG */
  5305. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5306. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5307. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5308. if (temp1 != data1)
  5309. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5310. /* read gfx register to wake up cgcg */
  5311. RREG32(mmCB_CGTT_SCLK_CTRL);
  5312. RREG32(mmCB_CGTT_SCLK_CTRL);
  5313. RREG32(mmCB_CGTT_SCLK_CTRL);
  5314. RREG32(mmCB_CGTT_SCLK_CTRL);
  5315. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5316. gfx_v8_0_wait_for_rlc_serdes(adev);
  5317. /* write cmd to Set CGCG Overrride */
  5318. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5319. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5320. gfx_v8_0_wait_for_rlc_serdes(adev);
  5321. /* write cmd to Clear CGLS */
  5322. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5323. /* disable cgcg, cgls should be disabled too. */
  5324. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5325. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5326. if (temp != data)
  5327. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5328. }
  5329. gfx_v8_0_wait_for_rlc_serdes(adev);
  5330. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5331. }
  5332. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5333. bool enable)
  5334. {
  5335. if (enable) {
  5336. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5337. * === MGCG + MGLS + TS(CG/LS) ===
  5338. */
  5339. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5340. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5341. } else {
  5342. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5343. * === CGCG + CGLS ===
  5344. */
  5345. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5346. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5347. }
  5348. return 0;
  5349. }
  5350. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5351. enum amd_clockgating_state state)
  5352. {
  5353. uint32_t msg_id, pp_state;
  5354. void *pp_handle = adev->powerplay.pp_handle;
  5355. if (state == AMD_CG_STATE_UNGATE)
  5356. pp_state = 0;
  5357. else
  5358. pp_state = PP_STATE_CG | PP_STATE_LS;
  5359. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5360. PP_BLOCK_GFX_CG,
  5361. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5362. pp_state);
  5363. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5364. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5365. PP_BLOCK_GFX_MG,
  5366. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5367. pp_state);
  5368. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5369. return 0;
  5370. }
  5371. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5372. enum amd_clockgating_state state)
  5373. {
  5374. uint32_t msg_id, pp_state;
  5375. void *pp_handle = adev->powerplay.pp_handle;
  5376. if (state == AMD_CG_STATE_UNGATE)
  5377. pp_state = 0;
  5378. else
  5379. pp_state = PP_STATE_CG | PP_STATE_LS;
  5380. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5381. PP_BLOCK_GFX_CG,
  5382. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5383. pp_state);
  5384. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5385. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5386. PP_BLOCK_GFX_3D,
  5387. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5388. pp_state);
  5389. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5390. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5391. PP_BLOCK_GFX_MG,
  5392. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5393. pp_state);
  5394. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5395. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5396. PP_BLOCK_GFX_RLC,
  5397. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5398. pp_state);
  5399. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5400. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5401. PP_BLOCK_GFX_CP,
  5402. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5403. pp_state);
  5404. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5405. return 0;
  5406. }
  5407. static int gfx_v8_0_set_clockgating_state(void *handle,
  5408. enum amd_clockgating_state state)
  5409. {
  5410. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5411. switch (adev->asic_type) {
  5412. case CHIP_FIJI:
  5413. case CHIP_CARRIZO:
  5414. case CHIP_STONEY:
  5415. gfx_v8_0_update_gfx_clock_gating(adev,
  5416. state == AMD_CG_STATE_GATE ? true : false);
  5417. break;
  5418. case CHIP_TONGA:
  5419. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5420. break;
  5421. case CHIP_POLARIS10:
  5422. case CHIP_POLARIS11:
  5423. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5424. break;
  5425. default:
  5426. break;
  5427. }
  5428. return 0;
  5429. }
  5430. static u32 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5431. {
  5432. return ring->adev->wb.wb[ring->rptr_offs];
  5433. }
  5434. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5435. {
  5436. struct amdgpu_device *adev = ring->adev;
  5437. if (ring->use_doorbell)
  5438. /* XXX check if swapping is necessary on BE */
  5439. return ring->adev->wb.wb[ring->wptr_offs];
  5440. else
  5441. return RREG32(mmCP_RB0_WPTR);
  5442. }
  5443. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5444. {
  5445. struct amdgpu_device *adev = ring->adev;
  5446. if (ring->use_doorbell) {
  5447. /* XXX check if swapping is necessary on BE */
  5448. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5449. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5450. } else {
  5451. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5452. (void)RREG32(mmCP_RB0_WPTR);
  5453. }
  5454. }
  5455. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5456. {
  5457. u32 ref_and_mask, reg_mem_engine;
  5458. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  5459. switch (ring->me) {
  5460. case 1:
  5461. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5462. break;
  5463. case 2:
  5464. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5465. break;
  5466. default:
  5467. return;
  5468. }
  5469. reg_mem_engine = 0;
  5470. } else {
  5471. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5472. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5473. }
  5474. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5475. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5476. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5477. reg_mem_engine));
  5478. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5479. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5480. amdgpu_ring_write(ring, ref_and_mask);
  5481. amdgpu_ring_write(ring, ref_and_mask);
  5482. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5483. }
  5484. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5485. {
  5486. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5487. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5488. WRITE_DATA_DST_SEL(0) |
  5489. WR_CONFIRM));
  5490. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5491. amdgpu_ring_write(ring, 0);
  5492. amdgpu_ring_write(ring, 1);
  5493. }
  5494. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5495. struct amdgpu_ib *ib,
  5496. unsigned vm_id, bool ctx_switch)
  5497. {
  5498. u32 header, control = 0;
  5499. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5500. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5501. else
  5502. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5503. control |= ib->length_dw | (vm_id << 24);
  5504. amdgpu_ring_write(ring, header);
  5505. amdgpu_ring_write(ring,
  5506. #ifdef __BIG_ENDIAN
  5507. (2 << 0) |
  5508. #endif
  5509. (ib->gpu_addr & 0xFFFFFFFC));
  5510. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5511. amdgpu_ring_write(ring, control);
  5512. }
  5513. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5514. struct amdgpu_ib *ib,
  5515. unsigned vm_id, bool ctx_switch)
  5516. {
  5517. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5518. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5519. amdgpu_ring_write(ring,
  5520. #ifdef __BIG_ENDIAN
  5521. (2 << 0) |
  5522. #endif
  5523. (ib->gpu_addr & 0xFFFFFFFC));
  5524. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5525. amdgpu_ring_write(ring, control);
  5526. }
  5527. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5528. u64 seq, unsigned flags)
  5529. {
  5530. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5531. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5532. /* EVENT_WRITE_EOP - flush caches, send int */
  5533. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5534. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5535. EOP_TC_ACTION_EN |
  5536. EOP_TC_WB_ACTION_EN |
  5537. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5538. EVENT_INDEX(5)));
  5539. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5540. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5541. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5542. amdgpu_ring_write(ring, lower_32_bits(seq));
  5543. amdgpu_ring_write(ring, upper_32_bits(seq));
  5544. }
  5545. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5546. {
  5547. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5548. uint32_t seq = ring->fence_drv.sync_seq;
  5549. uint64_t addr = ring->fence_drv.gpu_addr;
  5550. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5551. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5552. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5553. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5554. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5555. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5556. amdgpu_ring_write(ring, seq);
  5557. amdgpu_ring_write(ring, 0xffffffff);
  5558. amdgpu_ring_write(ring, 4); /* poll interval */
  5559. }
  5560. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5561. unsigned vm_id, uint64_t pd_addr)
  5562. {
  5563. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5564. /* GFX8 emits 128 dw nop to prevent DE do vm_flush before CE finish CEIB */
  5565. if (usepfp)
  5566. amdgpu_ring_insert_nop(ring, 128);
  5567. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5568. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5569. WRITE_DATA_DST_SEL(0)) |
  5570. WR_CONFIRM);
  5571. if (vm_id < 8) {
  5572. amdgpu_ring_write(ring,
  5573. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5574. } else {
  5575. amdgpu_ring_write(ring,
  5576. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5577. }
  5578. amdgpu_ring_write(ring, 0);
  5579. amdgpu_ring_write(ring, pd_addr >> 12);
  5580. /* bits 0-15 are the VM contexts0-15 */
  5581. /* invalidate the cache */
  5582. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5583. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5584. WRITE_DATA_DST_SEL(0)));
  5585. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5586. amdgpu_ring_write(ring, 0);
  5587. amdgpu_ring_write(ring, 1 << vm_id);
  5588. /* wait for the invalidate to complete */
  5589. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5590. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5591. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5592. WAIT_REG_MEM_ENGINE(0))); /* me */
  5593. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5594. amdgpu_ring_write(ring, 0);
  5595. amdgpu_ring_write(ring, 0); /* ref */
  5596. amdgpu_ring_write(ring, 0); /* mask */
  5597. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5598. /* compute doesn't have PFP */
  5599. if (usepfp) {
  5600. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5601. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5602. amdgpu_ring_write(ring, 0x0);
  5603. /* GFX8 emits 128 dw nop to prevent CE access VM before vm_flush finish */
  5604. amdgpu_ring_insert_nop(ring, 128);
  5605. }
  5606. }
  5607. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5608. {
  5609. return ring->adev->wb.wb[ring->wptr_offs];
  5610. }
  5611. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5612. {
  5613. struct amdgpu_device *adev = ring->adev;
  5614. /* XXX check if swapping is necessary on BE */
  5615. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5616. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5617. }
  5618. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5619. u64 addr, u64 seq,
  5620. unsigned flags)
  5621. {
  5622. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5623. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5624. /* RELEASE_MEM - flush caches, send int */
  5625. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5626. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5627. EOP_TC_ACTION_EN |
  5628. EOP_TC_WB_ACTION_EN |
  5629. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5630. EVENT_INDEX(5)));
  5631. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5632. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5633. amdgpu_ring_write(ring, upper_32_bits(addr));
  5634. amdgpu_ring_write(ring, lower_32_bits(seq));
  5635. amdgpu_ring_write(ring, upper_32_bits(seq));
  5636. }
  5637. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5638. {
  5639. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5640. amdgpu_ring_write(ring, 0);
  5641. }
  5642. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5643. {
  5644. uint32_t dw2 = 0;
  5645. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5646. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5647. /* set load_global_config & load_global_uconfig */
  5648. dw2 |= 0x8001;
  5649. /* set load_cs_sh_regs */
  5650. dw2 |= 0x01000000;
  5651. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5652. dw2 |= 0x10002;
  5653. /* set load_ce_ram if preamble presented */
  5654. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5655. dw2 |= 0x10000000;
  5656. } else {
  5657. /* still load_ce_ram if this is the first time preamble presented
  5658. * although there is no context switch happens.
  5659. */
  5660. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5661. dw2 |= 0x10000000;
  5662. }
  5663. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5664. amdgpu_ring_write(ring, dw2);
  5665. amdgpu_ring_write(ring, 0);
  5666. }
  5667. static unsigned gfx_v8_0_ring_get_emit_ib_size_gfx(struct amdgpu_ring *ring)
  5668. {
  5669. return
  5670. 4; /* gfx_v8_0_ring_emit_ib_gfx */
  5671. }
  5672. static unsigned gfx_v8_0_ring_get_dma_frame_size_gfx(struct amdgpu_ring *ring)
  5673. {
  5674. return
  5675. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5676. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5677. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5678. 6 + 6 + 6 +/* gfx_v8_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  5679. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5680. 256 + 19 + /* gfx_v8_0_ring_emit_vm_flush */
  5681. 2 + /* gfx_v8_ring_emit_sb */
  5682. 3; /* gfx_v8_ring_emit_cntxcntl */
  5683. }
  5684. static unsigned gfx_v8_0_ring_get_emit_ib_size_compute(struct amdgpu_ring *ring)
  5685. {
  5686. return
  5687. 4; /* gfx_v8_0_ring_emit_ib_compute */
  5688. }
  5689. static unsigned gfx_v8_0_ring_get_dma_frame_size_compute(struct amdgpu_ring *ring)
  5690. {
  5691. return
  5692. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5693. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5694. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5695. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5696. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  5697. 7 + 7 + 7; /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  5698. }
  5699. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5700. enum amdgpu_interrupt_state state)
  5701. {
  5702. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5703. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5704. }
  5705. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5706. int me, int pipe,
  5707. enum amdgpu_interrupt_state state)
  5708. {
  5709. /*
  5710. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5711. * handles the setting of interrupts for this specific pipe. All other
  5712. * pipes' interrupts are set by amdkfd.
  5713. */
  5714. if (me == 1) {
  5715. switch (pipe) {
  5716. case 0:
  5717. break;
  5718. default:
  5719. DRM_DEBUG("invalid pipe %d\n", pipe);
  5720. return;
  5721. }
  5722. } else {
  5723. DRM_DEBUG("invalid me %d\n", me);
  5724. return;
  5725. }
  5726. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5727. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5728. }
  5729. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5730. struct amdgpu_irq_src *source,
  5731. unsigned type,
  5732. enum amdgpu_interrupt_state state)
  5733. {
  5734. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5735. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5736. return 0;
  5737. }
  5738. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5739. struct amdgpu_irq_src *source,
  5740. unsigned type,
  5741. enum amdgpu_interrupt_state state)
  5742. {
  5743. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5744. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5745. return 0;
  5746. }
  5747. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5748. struct amdgpu_irq_src *src,
  5749. unsigned type,
  5750. enum amdgpu_interrupt_state state)
  5751. {
  5752. switch (type) {
  5753. case AMDGPU_CP_IRQ_GFX_EOP:
  5754. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5755. break;
  5756. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5757. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5758. break;
  5759. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5760. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5761. break;
  5762. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5763. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5764. break;
  5765. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5766. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5767. break;
  5768. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5769. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5770. break;
  5771. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5772. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5773. break;
  5774. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5775. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5776. break;
  5777. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5778. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5779. break;
  5780. default:
  5781. break;
  5782. }
  5783. return 0;
  5784. }
  5785. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5786. struct amdgpu_irq_src *source,
  5787. struct amdgpu_iv_entry *entry)
  5788. {
  5789. int i;
  5790. u8 me_id, pipe_id, queue_id;
  5791. struct amdgpu_ring *ring;
  5792. DRM_DEBUG("IH: CP EOP\n");
  5793. me_id = (entry->ring_id & 0x0c) >> 2;
  5794. pipe_id = (entry->ring_id & 0x03) >> 0;
  5795. queue_id = (entry->ring_id & 0x70) >> 4;
  5796. switch (me_id) {
  5797. case 0:
  5798. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5799. break;
  5800. case 1:
  5801. case 2:
  5802. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5803. ring = &adev->gfx.compute_ring[i];
  5804. /* Per-queue interrupt is supported for MEC starting from VI.
  5805. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5806. */
  5807. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5808. amdgpu_fence_process(ring);
  5809. }
  5810. break;
  5811. }
  5812. return 0;
  5813. }
  5814. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5815. struct amdgpu_irq_src *source,
  5816. struct amdgpu_iv_entry *entry)
  5817. {
  5818. DRM_ERROR("Illegal register access in command stream\n");
  5819. schedule_work(&adev->reset_work);
  5820. return 0;
  5821. }
  5822. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5823. struct amdgpu_irq_src *source,
  5824. struct amdgpu_iv_entry *entry)
  5825. {
  5826. DRM_ERROR("Illegal instruction in command stream\n");
  5827. schedule_work(&adev->reset_work);
  5828. return 0;
  5829. }
  5830. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5831. .name = "gfx_v8_0",
  5832. .early_init = gfx_v8_0_early_init,
  5833. .late_init = gfx_v8_0_late_init,
  5834. .sw_init = gfx_v8_0_sw_init,
  5835. .sw_fini = gfx_v8_0_sw_fini,
  5836. .hw_init = gfx_v8_0_hw_init,
  5837. .hw_fini = gfx_v8_0_hw_fini,
  5838. .suspend = gfx_v8_0_suspend,
  5839. .resume = gfx_v8_0_resume,
  5840. .is_idle = gfx_v8_0_is_idle,
  5841. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5842. .check_soft_reset = gfx_v8_0_check_soft_reset,
  5843. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  5844. .soft_reset = gfx_v8_0_soft_reset,
  5845. .post_soft_reset = gfx_v8_0_post_soft_reset,
  5846. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5847. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5848. };
  5849. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5850. .get_rptr = gfx_v8_0_ring_get_rptr,
  5851. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5852. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5853. .parse_cs = NULL,
  5854. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5855. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5856. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5857. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5858. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5859. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5860. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5861. .test_ring = gfx_v8_0_ring_test_ring,
  5862. .test_ib = gfx_v8_0_ring_test_ib,
  5863. .insert_nop = amdgpu_ring_insert_nop,
  5864. .pad_ib = amdgpu_ring_generic_pad_ib,
  5865. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  5866. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  5867. .get_emit_ib_size = gfx_v8_0_ring_get_emit_ib_size_gfx,
  5868. .get_dma_frame_size = gfx_v8_0_ring_get_dma_frame_size_gfx,
  5869. };
  5870. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5871. .get_rptr = gfx_v8_0_ring_get_rptr,
  5872. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5873. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5874. .parse_cs = NULL,
  5875. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5876. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5877. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5878. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5879. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5880. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5881. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5882. .test_ring = gfx_v8_0_ring_test_ring,
  5883. .test_ib = gfx_v8_0_ring_test_ib,
  5884. .insert_nop = amdgpu_ring_insert_nop,
  5885. .pad_ib = amdgpu_ring_generic_pad_ib,
  5886. .get_emit_ib_size = gfx_v8_0_ring_get_emit_ib_size_compute,
  5887. .get_dma_frame_size = gfx_v8_0_ring_get_dma_frame_size_compute,
  5888. };
  5889. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  5890. {
  5891. int i;
  5892. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5893. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  5894. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5895. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  5896. }
  5897. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  5898. .set = gfx_v8_0_set_eop_interrupt_state,
  5899. .process = gfx_v8_0_eop_irq,
  5900. };
  5901. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  5902. .set = gfx_v8_0_set_priv_reg_fault_state,
  5903. .process = gfx_v8_0_priv_reg_irq,
  5904. };
  5905. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  5906. .set = gfx_v8_0_set_priv_inst_fault_state,
  5907. .process = gfx_v8_0_priv_inst_irq,
  5908. };
  5909. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  5910. {
  5911. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5912. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  5913. adev->gfx.priv_reg_irq.num_types = 1;
  5914. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  5915. adev->gfx.priv_inst_irq.num_types = 1;
  5916. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  5917. }
  5918. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  5919. {
  5920. switch (adev->asic_type) {
  5921. case CHIP_TOPAZ:
  5922. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  5923. break;
  5924. case CHIP_STONEY:
  5925. case CHIP_CARRIZO:
  5926. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  5927. break;
  5928. default:
  5929. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  5930. break;
  5931. }
  5932. }
  5933. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  5934. {
  5935. /* init asci gds info */
  5936. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5937. adev->gds.gws.total_size = 64;
  5938. adev->gds.oa.total_size = 16;
  5939. if (adev->gds.mem.total_size == 64 * 1024) {
  5940. adev->gds.mem.gfx_partition_size = 4096;
  5941. adev->gds.mem.cs_partition_size = 4096;
  5942. adev->gds.gws.gfx_partition_size = 4;
  5943. adev->gds.gws.cs_partition_size = 4;
  5944. adev->gds.oa.gfx_partition_size = 4;
  5945. adev->gds.oa.cs_partition_size = 1;
  5946. } else {
  5947. adev->gds.mem.gfx_partition_size = 1024;
  5948. adev->gds.mem.cs_partition_size = 1024;
  5949. adev->gds.gws.gfx_partition_size = 16;
  5950. adev->gds.gws.cs_partition_size = 16;
  5951. adev->gds.oa.gfx_partition_size = 4;
  5952. adev->gds.oa.cs_partition_size = 4;
  5953. }
  5954. }
  5955. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  5956. u32 bitmap)
  5957. {
  5958. u32 data;
  5959. if (!bitmap)
  5960. return;
  5961. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5962. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5963. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  5964. }
  5965. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  5966. {
  5967. u32 data, mask;
  5968. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  5969. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  5970. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  5971. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  5972. }
  5973. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  5974. {
  5975. int i, j, k, counter, active_cu_number = 0;
  5976. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  5977. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  5978. unsigned disable_masks[4 * 2];
  5979. memset(cu_info, 0, sizeof(*cu_info));
  5980. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  5981. mutex_lock(&adev->grbm_idx_mutex);
  5982. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  5983. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  5984. mask = 1;
  5985. ao_bitmap = 0;
  5986. counter = 0;
  5987. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  5988. if (i < 4 && j < 2)
  5989. gfx_v8_0_set_user_cu_inactive_bitmap(
  5990. adev, disable_masks[i * 2 + j]);
  5991. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  5992. cu_info->bitmap[i][j] = bitmap;
  5993. for (k = 0; k < 16; k ++) {
  5994. if (bitmap & mask) {
  5995. if (counter < 2)
  5996. ao_bitmap |= mask;
  5997. counter ++;
  5998. }
  5999. mask <<= 1;
  6000. }
  6001. active_cu_number += counter;
  6002. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6003. }
  6004. }
  6005. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6006. mutex_unlock(&adev->grbm_idx_mutex);
  6007. cu_info->number = active_cu_number;
  6008. cu_info->ao_cu_mask = ao_cu_mask;
  6009. }