dce_v8_0.c 112 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "cikd.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_8_0_d.h"
  35. #include "dce/dce_8_0_sh_mask.h"
  36. #include "gca/gfx_7_2_enum.h"
  37. #include "gmc/gmc_7_1_d.h"
  38. #include "gmc/gmc_7_1_sh_mask.h"
  39. #include "oss/oss_2_0_d.h"
  40. #include "oss/oss_2_0_sh_mask.h"
  41. static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[6] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET
  51. };
  52. static const uint32_t dig_offsets[] = {
  53. CRTC0_REGISTER_OFFSET,
  54. CRTC1_REGISTER_OFFSET,
  55. CRTC2_REGISTER_OFFSET,
  56. CRTC3_REGISTER_OFFSET,
  57. CRTC4_REGISTER_OFFSET,
  58. CRTC5_REGISTER_OFFSET,
  59. (0x13830 - 0x7030) >> 2,
  60. };
  61. static const struct {
  62. uint32_t reg;
  63. uint32_t vblank;
  64. uint32_t vline;
  65. uint32_t hpd;
  66. } interrupt_status_offsets[6] = { {
  67. .reg = mmDISP_INTERRUPT_STATUS,
  68. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  69. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  70. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  71. }, {
  72. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  73. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  74. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  75. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  76. }, {
  77. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  78. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  96. } };
  97. static const uint32_t hpd_int_control_offsets[6] = {
  98. mmDC_HPD1_INT_CONTROL,
  99. mmDC_HPD2_INT_CONTROL,
  100. mmDC_HPD3_INT_CONTROL,
  101. mmDC_HPD4_INT_CONTROL,
  102. mmDC_HPD5_INT_CONTROL,
  103. mmDC_HPD6_INT_CONTROL,
  104. };
  105. static u32 dce_v8_0_audio_endpt_rreg(struct amdgpu_device *adev,
  106. u32 block_offset, u32 reg)
  107. {
  108. unsigned long flags;
  109. u32 r;
  110. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  111. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  112. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  113. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  114. return r;
  115. }
  116. static void dce_v8_0_audio_endpt_wreg(struct amdgpu_device *adev,
  117. u32 block_offset, u32 reg, u32 v)
  118. {
  119. unsigned long flags;
  120. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  121. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  122. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  123. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  124. }
  125. static bool dce_v8_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  126. {
  127. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  128. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  129. return true;
  130. else
  131. return false;
  132. }
  133. static bool dce_v8_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  134. {
  135. u32 pos1, pos2;
  136. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  137. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  138. if (pos1 != pos2)
  139. return true;
  140. else
  141. return false;
  142. }
  143. /**
  144. * dce_v8_0_vblank_wait - vblank wait asic callback.
  145. *
  146. * @adev: amdgpu_device pointer
  147. * @crtc: crtc to wait for vblank on
  148. *
  149. * Wait for vblank on the requested crtc (evergreen+).
  150. */
  151. static void dce_v8_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  152. {
  153. unsigned i = 100;
  154. if (crtc >= adev->mode_info.num_crtc)
  155. return;
  156. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  157. return;
  158. /* depending on when we hit vblank, we may be close to active; if so,
  159. * wait for another frame.
  160. */
  161. while (dce_v8_0_is_in_vblank(adev, crtc)) {
  162. if (i++ == 100) {
  163. i = 0;
  164. if (!dce_v8_0_is_counter_moving(adev, crtc))
  165. break;
  166. }
  167. }
  168. while (!dce_v8_0_is_in_vblank(adev, crtc)) {
  169. if (i++ == 100) {
  170. i = 0;
  171. if (!dce_v8_0_is_counter_moving(adev, crtc))
  172. break;
  173. }
  174. }
  175. }
  176. static u32 dce_v8_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  177. {
  178. if (crtc >= adev->mode_info.num_crtc)
  179. return 0;
  180. else
  181. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  182. }
  183. static void dce_v8_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  184. {
  185. unsigned i;
  186. /* Enable pflip interrupts */
  187. for (i = 0; i < adev->mode_info.num_crtc; i++)
  188. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  189. }
  190. static void dce_v8_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  191. {
  192. unsigned i;
  193. /* Disable pflip interrupts */
  194. for (i = 0; i < adev->mode_info.num_crtc; i++)
  195. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  196. }
  197. /**
  198. * dce_v8_0_page_flip - pageflip callback.
  199. *
  200. * @adev: amdgpu_device pointer
  201. * @crtc_id: crtc to cleanup pageflip on
  202. * @crtc_base: new address of the crtc (GPU MC address)
  203. *
  204. * Triggers the actual pageflip by updating the primary
  205. * surface base address.
  206. */
  207. static void dce_v8_0_page_flip(struct amdgpu_device *adev,
  208. int crtc_id, u64 crtc_base, bool async)
  209. {
  210. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  211. /* flip at hsync for async, default is vsync */
  212. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, async ?
  213. GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN_MASK : 0);
  214. /* update the primary scanout addresses */
  215. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  216. upper_32_bits(crtc_base));
  217. /* writing to the low address triggers the update */
  218. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  219. lower_32_bits(crtc_base));
  220. /* post the write */
  221. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  222. }
  223. static int dce_v8_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  224. u32 *vbl, u32 *position)
  225. {
  226. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  227. return -EINVAL;
  228. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  229. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  230. return 0;
  231. }
  232. /**
  233. * dce_v8_0_hpd_sense - hpd sense callback.
  234. *
  235. * @adev: amdgpu_device pointer
  236. * @hpd: hpd (hotplug detect) pin
  237. *
  238. * Checks if a digital monitor is connected (evergreen+).
  239. * Returns true if connected, false if not connected.
  240. */
  241. static bool dce_v8_0_hpd_sense(struct amdgpu_device *adev,
  242. enum amdgpu_hpd_id hpd)
  243. {
  244. bool connected = false;
  245. switch (hpd) {
  246. case AMDGPU_HPD_1:
  247. if (RREG32(mmDC_HPD1_INT_STATUS) & DC_HPD1_INT_STATUS__DC_HPD1_SENSE_MASK)
  248. connected = true;
  249. break;
  250. case AMDGPU_HPD_2:
  251. if (RREG32(mmDC_HPD2_INT_STATUS) & DC_HPD2_INT_STATUS__DC_HPD2_SENSE_MASK)
  252. connected = true;
  253. break;
  254. case AMDGPU_HPD_3:
  255. if (RREG32(mmDC_HPD3_INT_STATUS) & DC_HPD3_INT_STATUS__DC_HPD3_SENSE_MASK)
  256. connected = true;
  257. break;
  258. case AMDGPU_HPD_4:
  259. if (RREG32(mmDC_HPD4_INT_STATUS) & DC_HPD4_INT_STATUS__DC_HPD4_SENSE_MASK)
  260. connected = true;
  261. break;
  262. case AMDGPU_HPD_5:
  263. if (RREG32(mmDC_HPD5_INT_STATUS) & DC_HPD5_INT_STATUS__DC_HPD5_SENSE_MASK)
  264. connected = true;
  265. break;
  266. case AMDGPU_HPD_6:
  267. if (RREG32(mmDC_HPD6_INT_STATUS) & DC_HPD6_INT_STATUS__DC_HPD6_SENSE_MASK)
  268. connected = true;
  269. break;
  270. default:
  271. break;
  272. }
  273. return connected;
  274. }
  275. /**
  276. * dce_v8_0_hpd_set_polarity - hpd set polarity callback.
  277. *
  278. * @adev: amdgpu_device pointer
  279. * @hpd: hpd (hotplug detect) pin
  280. *
  281. * Set the polarity of the hpd pin (evergreen+).
  282. */
  283. static void dce_v8_0_hpd_set_polarity(struct amdgpu_device *adev,
  284. enum amdgpu_hpd_id hpd)
  285. {
  286. u32 tmp;
  287. bool connected = dce_v8_0_hpd_sense(adev, hpd);
  288. switch (hpd) {
  289. case AMDGPU_HPD_1:
  290. tmp = RREG32(mmDC_HPD1_INT_CONTROL);
  291. if (connected)
  292. tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  293. else
  294. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  295. WREG32(mmDC_HPD1_INT_CONTROL, tmp);
  296. break;
  297. case AMDGPU_HPD_2:
  298. tmp = RREG32(mmDC_HPD2_INT_CONTROL);
  299. if (connected)
  300. tmp &= ~DC_HPD2_INT_CONTROL__DC_HPD2_INT_POLARITY_MASK;
  301. else
  302. tmp |= DC_HPD2_INT_CONTROL__DC_HPD2_INT_POLARITY_MASK;
  303. WREG32(mmDC_HPD2_INT_CONTROL, tmp);
  304. break;
  305. case AMDGPU_HPD_3:
  306. tmp = RREG32(mmDC_HPD3_INT_CONTROL);
  307. if (connected)
  308. tmp &= ~DC_HPD3_INT_CONTROL__DC_HPD3_INT_POLARITY_MASK;
  309. else
  310. tmp |= DC_HPD3_INT_CONTROL__DC_HPD3_INT_POLARITY_MASK;
  311. WREG32(mmDC_HPD3_INT_CONTROL, tmp);
  312. break;
  313. case AMDGPU_HPD_4:
  314. tmp = RREG32(mmDC_HPD4_INT_CONTROL);
  315. if (connected)
  316. tmp &= ~DC_HPD4_INT_CONTROL__DC_HPD4_INT_POLARITY_MASK;
  317. else
  318. tmp |= DC_HPD4_INT_CONTROL__DC_HPD4_INT_POLARITY_MASK;
  319. WREG32(mmDC_HPD4_INT_CONTROL, tmp);
  320. break;
  321. case AMDGPU_HPD_5:
  322. tmp = RREG32(mmDC_HPD5_INT_CONTROL);
  323. if (connected)
  324. tmp &= ~DC_HPD5_INT_CONTROL__DC_HPD5_INT_POLARITY_MASK;
  325. else
  326. tmp |= DC_HPD5_INT_CONTROL__DC_HPD5_INT_POLARITY_MASK;
  327. WREG32(mmDC_HPD5_INT_CONTROL, tmp);
  328. break;
  329. case AMDGPU_HPD_6:
  330. tmp = RREG32(mmDC_HPD6_INT_CONTROL);
  331. if (connected)
  332. tmp &= ~DC_HPD6_INT_CONTROL__DC_HPD6_INT_POLARITY_MASK;
  333. else
  334. tmp |= DC_HPD6_INT_CONTROL__DC_HPD6_INT_POLARITY_MASK;
  335. WREG32(mmDC_HPD6_INT_CONTROL, tmp);
  336. break;
  337. default:
  338. break;
  339. }
  340. }
  341. /**
  342. * dce_v8_0_hpd_init - hpd setup callback.
  343. *
  344. * @adev: amdgpu_device pointer
  345. *
  346. * Setup the hpd pins used by the card (evergreen+).
  347. * Enable the pin, set the polarity, and enable the hpd interrupts.
  348. */
  349. static void dce_v8_0_hpd_init(struct amdgpu_device *adev)
  350. {
  351. struct drm_device *dev = adev->ddev;
  352. struct drm_connector *connector;
  353. u32 tmp = (0x9c4 << DC_HPD1_CONTROL__DC_HPD1_CONNECTION_TIMER__SHIFT) |
  354. (0xfa << DC_HPD1_CONTROL__DC_HPD1_RX_INT_TIMER__SHIFT) |
  355. DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
  356. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  357. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  358. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  359. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  360. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  361. * aux dp channel on imac and help (but not completely fix)
  362. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  363. * also avoid interrupt storms during dpms.
  364. */
  365. continue;
  366. }
  367. switch (amdgpu_connector->hpd.hpd) {
  368. case AMDGPU_HPD_1:
  369. WREG32(mmDC_HPD1_CONTROL, tmp);
  370. break;
  371. case AMDGPU_HPD_2:
  372. WREG32(mmDC_HPD2_CONTROL, tmp);
  373. break;
  374. case AMDGPU_HPD_3:
  375. WREG32(mmDC_HPD3_CONTROL, tmp);
  376. break;
  377. case AMDGPU_HPD_4:
  378. WREG32(mmDC_HPD4_CONTROL, tmp);
  379. break;
  380. case AMDGPU_HPD_5:
  381. WREG32(mmDC_HPD5_CONTROL, tmp);
  382. break;
  383. case AMDGPU_HPD_6:
  384. WREG32(mmDC_HPD6_CONTROL, tmp);
  385. break;
  386. default:
  387. break;
  388. }
  389. dce_v8_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  390. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  391. }
  392. }
  393. /**
  394. * dce_v8_0_hpd_fini - hpd tear down callback.
  395. *
  396. * @adev: amdgpu_device pointer
  397. *
  398. * Tear down the hpd pins used by the card (evergreen+).
  399. * Disable the hpd interrupts.
  400. */
  401. static void dce_v8_0_hpd_fini(struct amdgpu_device *adev)
  402. {
  403. struct drm_device *dev = adev->ddev;
  404. struct drm_connector *connector;
  405. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  406. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  407. switch (amdgpu_connector->hpd.hpd) {
  408. case AMDGPU_HPD_1:
  409. WREG32(mmDC_HPD1_CONTROL, 0);
  410. break;
  411. case AMDGPU_HPD_2:
  412. WREG32(mmDC_HPD2_CONTROL, 0);
  413. break;
  414. case AMDGPU_HPD_3:
  415. WREG32(mmDC_HPD3_CONTROL, 0);
  416. break;
  417. case AMDGPU_HPD_4:
  418. WREG32(mmDC_HPD4_CONTROL, 0);
  419. break;
  420. case AMDGPU_HPD_5:
  421. WREG32(mmDC_HPD5_CONTROL, 0);
  422. break;
  423. case AMDGPU_HPD_6:
  424. WREG32(mmDC_HPD6_CONTROL, 0);
  425. break;
  426. default:
  427. break;
  428. }
  429. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  430. }
  431. }
  432. static u32 dce_v8_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  433. {
  434. return mmDC_GPIO_HPD_A;
  435. }
  436. static bool dce_v8_0_is_display_hung(struct amdgpu_device *adev)
  437. {
  438. u32 crtc_hung = 0;
  439. u32 crtc_status[6];
  440. u32 i, j, tmp;
  441. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  442. if (RREG32(mmCRTC_CONTROL + crtc_offsets[i]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK) {
  443. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  444. crtc_hung |= (1 << i);
  445. }
  446. }
  447. for (j = 0; j < 10; j++) {
  448. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  449. if (crtc_hung & (1 << i)) {
  450. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  451. if (tmp != crtc_status[i])
  452. crtc_hung &= ~(1 << i);
  453. }
  454. }
  455. if (crtc_hung == 0)
  456. return false;
  457. udelay(100);
  458. }
  459. return true;
  460. }
  461. static void dce_v8_0_stop_mc_access(struct amdgpu_device *adev,
  462. struct amdgpu_mode_mc_save *save)
  463. {
  464. u32 crtc_enabled, tmp;
  465. int i;
  466. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  467. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  468. /* disable VGA render */
  469. tmp = RREG32(mmVGA_RENDER_CONTROL);
  470. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  471. WREG32(mmVGA_RENDER_CONTROL, tmp);
  472. /* blank the display controllers */
  473. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  474. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  475. CRTC_CONTROL, CRTC_MASTER_EN);
  476. if (crtc_enabled) {
  477. #if 1
  478. save->crtc_enabled[i] = true;
  479. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  480. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  481. /*it is correct only for RGB ; black is 0*/
  482. WREG32(mmCRTC_BLANK_DATA_COLOR + crtc_offsets[i], 0);
  483. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  484. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  485. }
  486. mdelay(20);
  487. #else
  488. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  489. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  490. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  491. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  492. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  493. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  494. save->crtc_enabled[i] = false;
  495. /* ***** */
  496. #endif
  497. } else {
  498. save->crtc_enabled[i] = false;
  499. }
  500. }
  501. }
  502. static void dce_v8_0_resume_mc_access(struct amdgpu_device *adev,
  503. struct amdgpu_mode_mc_save *save)
  504. {
  505. u32 tmp;
  506. int i;
  507. /* update crtc base addresses */
  508. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  509. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  510. upper_32_bits(adev->mc.vram_start));
  511. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  512. (u32)adev->mc.vram_start);
  513. if (save->crtc_enabled[i]) {
  514. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  515. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  516. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  517. }
  518. mdelay(20);
  519. }
  520. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  521. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  522. /* Unlock vga access */
  523. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  524. mdelay(1);
  525. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  526. }
  527. static void dce_v8_0_set_vga_render_state(struct amdgpu_device *adev,
  528. bool render)
  529. {
  530. u32 tmp;
  531. /* Lockout access through VGA aperture*/
  532. tmp = RREG32(mmVGA_HDP_CONTROL);
  533. if (render)
  534. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  535. else
  536. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  537. WREG32(mmVGA_HDP_CONTROL, tmp);
  538. /* disable VGA render */
  539. tmp = RREG32(mmVGA_RENDER_CONTROL);
  540. if (render)
  541. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  542. else
  543. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  544. WREG32(mmVGA_RENDER_CONTROL, tmp);
  545. }
  546. static int dce_v8_0_get_num_crtc(struct amdgpu_device *adev)
  547. {
  548. int num_crtc = 0;
  549. switch (adev->asic_type) {
  550. case CHIP_BONAIRE:
  551. case CHIP_HAWAII:
  552. num_crtc = 6;
  553. break;
  554. case CHIP_KAVERI:
  555. num_crtc = 4;
  556. break;
  557. case CHIP_KABINI:
  558. case CHIP_MULLINS:
  559. num_crtc = 2;
  560. break;
  561. default:
  562. num_crtc = 0;
  563. }
  564. return num_crtc;
  565. }
  566. void dce_v8_0_disable_dce(struct amdgpu_device *adev)
  567. {
  568. /*Disable VGA render and enabled crtc, if has DCE engine*/
  569. if (amdgpu_atombios_has_dce_engine_info(adev)) {
  570. u32 tmp;
  571. int crtc_enabled, i;
  572. dce_v8_0_set_vga_render_state(adev, false);
  573. /*Disable crtc*/
  574. for (i = 0; i < dce_v8_0_get_num_crtc(adev); i++) {
  575. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  576. CRTC_CONTROL, CRTC_MASTER_EN);
  577. if (crtc_enabled) {
  578. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  579. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  580. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  581. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  582. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  583. }
  584. }
  585. }
  586. }
  587. static void dce_v8_0_program_fmt(struct drm_encoder *encoder)
  588. {
  589. struct drm_device *dev = encoder->dev;
  590. struct amdgpu_device *adev = dev->dev_private;
  591. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  592. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  593. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  594. int bpc = 0;
  595. u32 tmp = 0;
  596. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  597. if (connector) {
  598. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  599. bpc = amdgpu_connector_get_monitor_bpc(connector);
  600. dither = amdgpu_connector->dither;
  601. }
  602. /* LVDS/eDP FMT is set up by atom */
  603. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  604. return;
  605. /* not needed for analog */
  606. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  607. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  608. return;
  609. if (bpc == 0)
  610. return;
  611. switch (bpc) {
  612. case 6:
  613. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  614. /* XXX sort out optimal dither settings */
  615. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  616. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  617. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  618. (0 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  619. else
  620. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  621. (0 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  622. break;
  623. case 8:
  624. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  625. /* XXX sort out optimal dither settings */
  626. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  627. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  628. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  629. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  630. (1 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  631. else
  632. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  633. (1 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  634. break;
  635. case 10:
  636. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  637. /* XXX sort out optimal dither settings */
  638. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  639. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  640. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  641. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  642. (2 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  643. else
  644. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  645. (2 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  646. break;
  647. default:
  648. /* not needed */
  649. break;
  650. }
  651. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  652. }
  653. /* display watermark setup */
  654. /**
  655. * dce_v8_0_line_buffer_adjust - Set up the line buffer
  656. *
  657. * @adev: amdgpu_device pointer
  658. * @amdgpu_crtc: the selected display controller
  659. * @mode: the current display mode on the selected display
  660. * controller
  661. *
  662. * Setup up the line buffer allocation for
  663. * the selected display controller (CIK).
  664. * Returns the line buffer size in pixels.
  665. */
  666. static u32 dce_v8_0_line_buffer_adjust(struct amdgpu_device *adev,
  667. struct amdgpu_crtc *amdgpu_crtc,
  668. struct drm_display_mode *mode)
  669. {
  670. u32 tmp, buffer_alloc, i;
  671. u32 pipe_offset = amdgpu_crtc->crtc_id * 0x8;
  672. /*
  673. * Line Buffer Setup
  674. * There are 6 line buffers, one for each display controllers.
  675. * There are 3 partitions per LB. Select the number of partitions
  676. * to enable based on the display width. For display widths larger
  677. * than 4096, you need use to use 2 display controllers and combine
  678. * them using the stereo blender.
  679. */
  680. if (amdgpu_crtc->base.enabled && mode) {
  681. if (mode->crtc_hdisplay < 1920) {
  682. tmp = 1;
  683. buffer_alloc = 2;
  684. } else if (mode->crtc_hdisplay < 2560) {
  685. tmp = 2;
  686. buffer_alloc = 2;
  687. } else if (mode->crtc_hdisplay < 4096) {
  688. tmp = 0;
  689. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  690. } else {
  691. DRM_DEBUG_KMS("Mode too big for LB!\n");
  692. tmp = 0;
  693. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  694. }
  695. } else {
  696. tmp = 1;
  697. buffer_alloc = 0;
  698. }
  699. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset,
  700. (tmp << LB_MEMORY_CTRL__LB_MEMORY_CONFIG__SHIFT) |
  701. (0x6B0 << LB_MEMORY_CTRL__LB_MEMORY_SIZE__SHIFT));
  702. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  703. (buffer_alloc << PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT));
  704. for (i = 0; i < adev->usec_timeout; i++) {
  705. if (RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  706. PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK)
  707. break;
  708. udelay(1);
  709. }
  710. if (amdgpu_crtc->base.enabled && mode) {
  711. switch (tmp) {
  712. case 0:
  713. default:
  714. return 4096 * 2;
  715. case 1:
  716. return 1920 * 2;
  717. case 2:
  718. return 2560 * 2;
  719. }
  720. }
  721. /* controller not enabled, so no lb used */
  722. return 0;
  723. }
  724. /**
  725. * cik_get_number_of_dram_channels - get the number of dram channels
  726. *
  727. * @adev: amdgpu_device pointer
  728. *
  729. * Look up the number of video ram channels (CIK).
  730. * Used for display watermark bandwidth calculations
  731. * Returns the number of dram channels
  732. */
  733. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  734. {
  735. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  736. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  737. case 0:
  738. default:
  739. return 1;
  740. case 1:
  741. return 2;
  742. case 2:
  743. return 4;
  744. case 3:
  745. return 8;
  746. case 4:
  747. return 3;
  748. case 5:
  749. return 6;
  750. case 6:
  751. return 10;
  752. case 7:
  753. return 12;
  754. case 8:
  755. return 16;
  756. }
  757. }
  758. struct dce8_wm_params {
  759. u32 dram_channels; /* number of dram channels */
  760. u32 yclk; /* bandwidth per dram data pin in kHz */
  761. u32 sclk; /* engine clock in kHz */
  762. u32 disp_clk; /* display clock in kHz */
  763. u32 src_width; /* viewport width */
  764. u32 active_time; /* active display time in ns */
  765. u32 blank_time; /* blank time in ns */
  766. bool interlaced; /* mode is interlaced */
  767. fixed20_12 vsc; /* vertical scale ratio */
  768. u32 num_heads; /* number of active crtcs */
  769. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  770. u32 lb_size; /* line buffer allocated to pipe */
  771. u32 vtaps; /* vertical scaler taps */
  772. };
  773. /**
  774. * dce_v8_0_dram_bandwidth - get the dram bandwidth
  775. *
  776. * @wm: watermark calculation data
  777. *
  778. * Calculate the raw dram bandwidth (CIK).
  779. * Used for display watermark bandwidth calculations
  780. * Returns the dram bandwidth in MBytes/s
  781. */
  782. static u32 dce_v8_0_dram_bandwidth(struct dce8_wm_params *wm)
  783. {
  784. /* Calculate raw DRAM Bandwidth */
  785. fixed20_12 dram_efficiency; /* 0.7 */
  786. fixed20_12 yclk, dram_channels, bandwidth;
  787. fixed20_12 a;
  788. a.full = dfixed_const(1000);
  789. yclk.full = dfixed_const(wm->yclk);
  790. yclk.full = dfixed_div(yclk, a);
  791. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  792. a.full = dfixed_const(10);
  793. dram_efficiency.full = dfixed_const(7);
  794. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  795. bandwidth.full = dfixed_mul(dram_channels, yclk);
  796. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  797. return dfixed_trunc(bandwidth);
  798. }
  799. /**
  800. * dce_v8_0_dram_bandwidth_for_display - get the dram bandwidth for display
  801. *
  802. * @wm: watermark calculation data
  803. *
  804. * Calculate the dram bandwidth used for display (CIK).
  805. * Used for display watermark bandwidth calculations
  806. * Returns the dram bandwidth for display in MBytes/s
  807. */
  808. static u32 dce_v8_0_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  809. {
  810. /* Calculate DRAM Bandwidth and the part allocated to display. */
  811. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  812. fixed20_12 yclk, dram_channels, bandwidth;
  813. fixed20_12 a;
  814. a.full = dfixed_const(1000);
  815. yclk.full = dfixed_const(wm->yclk);
  816. yclk.full = dfixed_div(yclk, a);
  817. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  818. a.full = dfixed_const(10);
  819. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  820. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  821. bandwidth.full = dfixed_mul(dram_channels, yclk);
  822. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  823. return dfixed_trunc(bandwidth);
  824. }
  825. /**
  826. * dce_v8_0_data_return_bandwidth - get the data return bandwidth
  827. *
  828. * @wm: watermark calculation data
  829. *
  830. * Calculate the data return bandwidth used for display (CIK).
  831. * Used for display watermark bandwidth calculations
  832. * Returns the data return bandwidth in MBytes/s
  833. */
  834. static u32 dce_v8_0_data_return_bandwidth(struct dce8_wm_params *wm)
  835. {
  836. /* Calculate the display Data return Bandwidth */
  837. fixed20_12 return_efficiency; /* 0.8 */
  838. fixed20_12 sclk, bandwidth;
  839. fixed20_12 a;
  840. a.full = dfixed_const(1000);
  841. sclk.full = dfixed_const(wm->sclk);
  842. sclk.full = dfixed_div(sclk, a);
  843. a.full = dfixed_const(10);
  844. return_efficiency.full = dfixed_const(8);
  845. return_efficiency.full = dfixed_div(return_efficiency, a);
  846. a.full = dfixed_const(32);
  847. bandwidth.full = dfixed_mul(a, sclk);
  848. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  849. return dfixed_trunc(bandwidth);
  850. }
  851. /**
  852. * dce_v8_0_dmif_request_bandwidth - get the dmif bandwidth
  853. *
  854. * @wm: watermark calculation data
  855. *
  856. * Calculate the dmif bandwidth used for display (CIK).
  857. * Used for display watermark bandwidth calculations
  858. * Returns the dmif bandwidth in MBytes/s
  859. */
  860. static u32 dce_v8_0_dmif_request_bandwidth(struct dce8_wm_params *wm)
  861. {
  862. /* Calculate the DMIF Request Bandwidth */
  863. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  864. fixed20_12 disp_clk, bandwidth;
  865. fixed20_12 a, b;
  866. a.full = dfixed_const(1000);
  867. disp_clk.full = dfixed_const(wm->disp_clk);
  868. disp_clk.full = dfixed_div(disp_clk, a);
  869. a.full = dfixed_const(32);
  870. b.full = dfixed_mul(a, disp_clk);
  871. a.full = dfixed_const(10);
  872. disp_clk_request_efficiency.full = dfixed_const(8);
  873. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  874. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  875. return dfixed_trunc(bandwidth);
  876. }
  877. /**
  878. * dce_v8_0_available_bandwidth - get the min available bandwidth
  879. *
  880. * @wm: watermark calculation data
  881. *
  882. * Calculate the min available bandwidth used for display (CIK).
  883. * Used for display watermark bandwidth calculations
  884. * Returns the min available bandwidth in MBytes/s
  885. */
  886. static u32 dce_v8_0_available_bandwidth(struct dce8_wm_params *wm)
  887. {
  888. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  889. u32 dram_bandwidth = dce_v8_0_dram_bandwidth(wm);
  890. u32 data_return_bandwidth = dce_v8_0_data_return_bandwidth(wm);
  891. u32 dmif_req_bandwidth = dce_v8_0_dmif_request_bandwidth(wm);
  892. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  893. }
  894. /**
  895. * dce_v8_0_average_bandwidth - get the average available bandwidth
  896. *
  897. * @wm: watermark calculation data
  898. *
  899. * Calculate the average available bandwidth used for display (CIK).
  900. * Used for display watermark bandwidth calculations
  901. * Returns the average available bandwidth in MBytes/s
  902. */
  903. static u32 dce_v8_0_average_bandwidth(struct dce8_wm_params *wm)
  904. {
  905. /* Calculate the display mode Average Bandwidth
  906. * DisplayMode should contain the source and destination dimensions,
  907. * timing, etc.
  908. */
  909. fixed20_12 bpp;
  910. fixed20_12 line_time;
  911. fixed20_12 src_width;
  912. fixed20_12 bandwidth;
  913. fixed20_12 a;
  914. a.full = dfixed_const(1000);
  915. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  916. line_time.full = dfixed_div(line_time, a);
  917. bpp.full = dfixed_const(wm->bytes_per_pixel);
  918. src_width.full = dfixed_const(wm->src_width);
  919. bandwidth.full = dfixed_mul(src_width, bpp);
  920. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  921. bandwidth.full = dfixed_div(bandwidth, line_time);
  922. return dfixed_trunc(bandwidth);
  923. }
  924. /**
  925. * dce_v8_0_latency_watermark - get the latency watermark
  926. *
  927. * @wm: watermark calculation data
  928. *
  929. * Calculate the latency watermark (CIK).
  930. * Used for display watermark bandwidth calculations
  931. * Returns the latency watermark in ns
  932. */
  933. static u32 dce_v8_0_latency_watermark(struct dce8_wm_params *wm)
  934. {
  935. /* First calculate the latency in ns */
  936. u32 mc_latency = 2000; /* 2000 ns. */
  937. u32 available_bandwidth = dce_v8_0_available_bandwidth(wm);
  938. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  939. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  940. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  941. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  942. (wm->num_heads * cursor_line_pair_return_time);
  943. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  944. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  945. u32 tmp, dmif_size = 12288;
  946. fixed20_12 a, b, c;
  947. if (wm->num_heads == 0)
  948. return 0;
  949. a.full = dfixed_const(2);
  950. b.full = dfixed_const(1);
  951. if ((wm->vsc.full > a.full) ||
  952. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  953. (wm->vtaps >= 5) ||
  954. ((wm->vsc.full >= a.full) && wm->interlaced))
  955. max_src_lines_per_dst_line = 4;
  956. else
  957. max_src_lines_per_dst_line = 2;
  958. a.full = dfixed_const(available_bandwidth);
  959. b.full = dfixed_const(wm->num_heads);
  960. a.full = dfixed_div(a, b);
  961. b.full = dfixed_const(mc_latency + 512);
  962. c.full = dfixed_const(wm->disp_clk);
  963. b.full = dfixed_div(b, c);
  964. c.full = dfixed_const(dmif_size);
  965. b.full = dfixed_div(c, b);
  966. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  967. b.full = dfixed_const(1000);
  968. c.full = dfixed_const(wm->disp_clk);
  969. b.full = dfixed_div(c, b);
  970. c.full = dfixed_const(wm->bytes_per_pixel);
  971. b.full = dfixed_mul(b, c);
  972. lb_fill_bw = min(tmp, dfixed_trunc(b));
  973. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  974. b.full = dfixed_const(1000);
  975. c.full = dfixed_const(lb_fill_bw);
  976. b.full = dfixed_div(c, b);
  977. a.full = dfixed_div(a, b);
  978. line_fill_time = dfixed_trunc(a);
  979. if (line_fill_time < wm->active_time)
  980. return latency;
  981. else
  982. return latency + (line_fill_time - wm->active_time);
  983. }
  984. /**
  985. * dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  986. * average and available dram bandwidth
  987. *
  988. * @wm: watermark calculation data
  989. *
  990. * Check if the display average bandwidth fits in the display
  991. * dram bandwidth (CIK).
  992. * Used for display watermark bandwidth calculations
  993. * Returns true if the display fits, false if not.
  994. */
  995. static bool dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  996. {
  997. if (dce_v8_0_average_bandwidth(wm) <=
  998. (dce_v8_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  999. return true;
  1000. else
  1001. return false;
  1002. }
  1003. /**
  1004. * dce_v8_0_average_bandwidth_vs_available_bandwidth - check
  1005. * average and available bandwidth
  1006. *
  1007. * @wm: watermark calculation data
  1008. *
  1009. * Check if the display average bandwidth fits in the display
  1010. * available bandwidth (CIK).
  1011. * Used for display watermark bandwidth calculations
  1012. * Returns true if the display fits, false if not.
  1013. */
  1014. static bool dce_v8_0_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  1015. {
  1016. if (dce_v8_0_average_bandwidth(wm) <=
  1017. (dce_v8_0_available_bandwidth(wm) / wm->num_heads))
  1018. return true;
  1019. else
  1020. return false;
  1021. }
  1022. /**
  1023. * dce_v8_0_check_latency_hiding - check latency hiding
  1024. *
  1025. * @wm: watermark calculation data
  1026. *
  1027. * Check latency hiding (CIK).
  1028. * Used for display watermark bandwidth calculations
  1029. * Returns true if the display fits, false if not.
  1030. */
  1031. static bool dce_v8_0_check_latency_hiding(struct dce8_wm_params *wm)
  1032. {
  1033. u32 lb_partitions = wm->lb_size / wm->src_width;
  1034. u32 line_time = wm->active_time + wm->blank_time;
  1035. u32 latency_tolerant_lines;
  1036. u32 latency_hiding;
  1037. fixed20_12 a;
  1038. a.full = dfixed_const(1);
  1039. if (wm->vsc.full > a.full)
  1040. latency_tolerant_lines = 1;
  1041. else {
  1042. if (lb_partitions <= (wm->vtaps + 1))
  1043. latency_tolerant_lines = 1;
  1044. else
  1045. latency_tolerant_lines = 2;
  1046. }
  1047. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1048. if (dce_v8_0_latency_watermark(wm) <= latency_hiding)
  1049. return true;
  1050. else
  1051. return false;
  1052. }
  1053. /**
  1054. * dce_v8_0_program_watermarks - program display watermarks
  1055. *
  1056. * @adev: amdgpu_device pointer
  1057. * @amdgpu_crtc: the selected display controller
  1058. * @lb_size: line buffer size
  1059. * @num_heads: number of display controllers in use
  1060. *
  1061. * Calculate and program the display watermarks for the
  1062. * selected display controller (CIK).
  1063. */
  1064. static void dce_v8_0_program_watermarks(struct amdgpu_device *adev,
  1065. struct amdgpu_crtc *amdgpu_crtc,
  1066. u32 lb_size, u32 num_heads)
  1067. {
  1068. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1069. struct dce8_wm_params wm_low, wm_high;
  1070. u32 pixel_period;
  1071. u32 line_time = 0;
  1072. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1073. u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
  1074. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1075. pixel_period = 1000000 / (u32)mode->clock;
  1076. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1077. /* watermark for high clocks */
  1078. if (adev->pm.dpm_enabled) {
  1079. wm_high.yclk =
  1080. amdgpu_dpm_get_mclk(adev, false) * 10;
  1081. wm_high.sclk =
  1082. amdgpu_dpm_get_sclk(adev, false) * 10;
  1083. } else {
  1084. wm_high.yclk = adev->pm.current_mclk * 10;
  1085. wm_high.sclk = adev->pm.current_sclk * 10;
  1086. }
  1087. wm_high.disp_clk = mode->clock;
  1088. wm_high.src_width = mode->crtc_hdisplay;
  1089. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1090. wm_high.blank_time = line_time - wm_high.active_time;
  1091. wm_high.interlaced = false;
  1092. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1093. wm_high.interlaced = true;
  1094. wm_high.vsc = amdgpu_crtc->vsc;
  1095. wm_high.vtaps = 1;
  1096. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1097. wm_high.vtaps = 2;
  1098. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1099. wm_high.lb_size = lb_size;
  1100. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1101. wm_high.num_heads = num_heads;
  1102. /* set for high clocks */
  1103. latency_watermark_a = min(dce_v8_0_latency_watermark(&wm_high), (u32)65535);
  1104. /* possibly force display priority to high */
  1105. /* should really do this at mode validation time... */
  1106. if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1107. !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1108. !dce_v8_0_check_latency_hiding(&wm_high) ||
  1109. (adev->mode_info.disp_priority == 2)) {
  1110. DRM_DEBUG_KMS("force priority to high\n");
  1111. }
  1112. /* watermark for low clocks */
  1113. if (adev->pm.dpm_enabled) {
  1114. wm_low.yclk =
  1115. amdgpu_dpm_get_mclk(adev, true) * 10;
  1116. wm_low.sclk =
  1117. amdgpu_dpm_get_sclk(adev, true) * 10;
  1118. } else {
  1119. wm_low.yclk = adev->pm.current_mclk * 10;
  1120. wm_low.sclk = adev->pm.current_sclk * 10;
  1121. }
  1122. wm_low.disp_clk = mode->clock;
  1123. wm_low.src_width = mode->crtc_hdisplay;
  1124. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1125. wm_low.blank_time = line_time - wm_low.active_time;
  1126. wm_low.interlaced = false;
  1127. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1128. wm_low.interlaced = true;
  1129. wm_low.vsc = amdgpu_crtc->vsc;
  1130. wm_low.vtaps = 1;
  1131. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1132. wm_low.vtaps = 2;
  1133. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1134. wm_low.lb_size = lb_size;
  1135. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1136. wm_low.num_heads = num_heads;
  1137. /* set for low clocks */
  1138. latency_watermark_b = min(dce_v8_0_latency_watermark(&wm_low), (u32)65535);
  1139. /* possibly force display priority to high */
  1140. /* should really do this at mode validation time... */
  1141. if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1142. !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1143. !dce_v8_0_check_latency_hiding(&wm_low) ||
  1144. (adev->mode_info.disp_priority == 2)) {
  1145. DRM_DEBUG_KMS("force priority to high\n");
  1146. }
  1147. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  1148. }
  1149. /* select wm A */
  1150. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1151. tmp = wm_mask;
  1152. tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1153. tmp |= (1 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1154. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1155. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1156. ((latency_watermark_a << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  1157. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  1158. /* select wm B */
  1159. tmp = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1160. tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1161. tmp |= (2 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1162. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1163. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1164. ((latency_watermark_b << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  1165. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  1166. /* restore original selection */
  1167. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1168. /* save values for DPM */
  1169. amdgpu_crtc->line_time = line_time;
  1170. amdgpu_crtc->wm_high = latency_watermark_a;
  1171. amdgpu_crtc->wm_low = latency_watermark_b;
  1172. /* Save number of lines the linebuffer leads before the scanout */
  1173. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1174. }
  1175. /**
  1176. * dce_v8_0_bandwidth_update - program display watermarks
  1177. *
  1178. * @adev: amdgpu_device pointer
  1179. *
  1180. * Calculate and program the display watermarks and line
  1181. * buffer allocation (CIK).
  1182. */
  1183. static void dce_v8_0_bandwidth_update(struct amdgpu_device *adev)
  1184. {
  1185. struct drm_display_mode *mode = NULL;
  1186. u32 num_heads = 0, lb_size;
  1187. int i;
  1188. amdgpu_update_display_priority(adev);
  1189. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1190. if (adev->mode_info.crtcs[i]->base.enabled)
  1191. num_heads++;
  1192. }
  1193. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1194. mode = &adev->mode_info.crtcs[i]->base.mode;
  1195. lb_size = dce_v8_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1196. dce_v8_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1197. lb_size, num_heads);
  1198. }
  1199. }
  1200. static void dce_v8_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1201. {
  1202. int i;
  1203. u32 offset, tmp;
  1204. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1205. offset = adev->mode_info.audio.pin[i].offset;
  1206. tmp = RREG32_AUDIO_ENDPT(offset,
  1207. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1208. if (((tmp &
  1209. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1210. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1211. adev->mode_info.audio.pin[i].connected = false;
  1212. else
  1213. adev->mode_info.audio.pin[i].connected = true;
  1214. }
  1215. }
  1216. static struct amdgpu_audio_pin *dce_v8_0_audio_get_pin(struct amdgpu_device *adev)
  1217. {
  1218. int i;
  1219. dce_v8_0_audio_get_connected_pins(adev);
  1220. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1221. if (adev->mode_info.audio.pin[i].connected)
  1222. return &adev->mode_info.audio.pin[i];
  1223. }
  1224. DRM_ERROR("No connected audio pins found!\n");
  1225. return NULL;
  1226. }
  1227. static void dce_v8_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1228. {
  1229. struct amdgpu_device *adev = encoder->dev->dev_private;
  1230. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1231. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1232. u32 offset;
  1233. if (!dig || !dig->afmt || !dig->afmt->pin)
  1234. return;
  1235. offset = dig->afmt->offset;
  1236. WREG32(mmAFMT_AUDIO_SRC_CONTROL + offset,
  1237. (dig->afmt->pin->id << AFMT_AUDIO_SRC_CONTROL__AFMT_AUDIO_SRC_SELECT__SHIFT));
  1238. }
  1239. static void dce_v8_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1240. struct drm_display_mode *mode)
  1241. {
  1242. struct amdgpu_device *adev = encoder->dev->dev_private;
  1243. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1244. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1245. struct drm_connector *connector;
  1246. struct amdgpu_connector *amdgpu_connector = NULL;
  1247. u32 tmp = 0, offset;
  1248. if (!dig || !dig->afmt || !dig->afmt->pin)
  1249. return;
  1250. offset = dig->afmt->pin->offset;
  1251. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1252. if (connector->encoder == encoder) {
  1253. amdgpu_connector = to_amdgpu_connector(connector);
  1254. break;
  1255. }
  1256. }
  1257. if (!amdgpu_connector) {
  1258. DRM_ERROR("Couldn't find encoder's connector\n");
  1259. return;
  1260. }
  1261. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  1262. if (connector->latency_present[1])
  1263. tmp =
  1264. (connector->video_latency[1] <<
  1265. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1266. (connector->audio_latency[1] <<
  1267. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1268. else
  1269. tmp =
  1270. (0 <<
  1271. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1272. (0 <<
  1273. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1274. } else {
  1275. if (connector->latency_present[0])
  1276. tmp =
  1277. (connector->video_latency[0] <<
  1278. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1279. (connector->audio_latency[0] <<
  1280. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1281. else
  1282. tmp =
  1283. (0 <<
  1284. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1285. (0 <<
  1286. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1287. }
  1288. WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1289. }
  1290. static void dce_v8_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1291. {
  1292. struct amdgpu_device *adev = encoder->dev->dev_private;
  1293. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1294. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1295. struct drm_connector *connector;
  1296. struct amdgpu_connector *amdgpu_connector = NULL;
  1297. u32 offset, tmp;
  1298. u8 *sadb = NULL;
  1299. int sad_count;
  1300. if (!dig || !dig->afmt || !dig->afmt->pin)
  1301. return;
  1302. offset = dig->afmt->pin->offset;
  1303. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1304. if (connector->encoder == encoder) {
  1305. amdgpu_connector = to_amdgpu_connector(connector);
  1306. break;
  1307. }
  1308. }
  1309. if (!amdgpu_connector) {
  1310. DRM_ERROR("Couldn't find encoder's connector\n");
  1311. return;
  1312. }
  1313. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1314. if (sad_count < 0) {
  1315. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1316. sad_count = 0;
  1317. }
  1318. /* program the speaker allocation */
  1319. tmp = RREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1320. tmp &= ~(AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__DP_CONNECTION_MASK |
  1321. AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION_MASK);
  1322. /* set HDMI mode */
  1323. tmp |= AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__HDMI_CONNECTION_MASK;
  1324. if (sad_count)
  1325. tmp |= (sadb[0] << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT);
  1326. else
  1327. tmp |= (5 << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT); /* stereo */
  1328. WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1329. kfree(sadb);
  1330. }
  1331. static void dce_v8_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1332. {
  1333. struct amdgpu_device *adev = encoder->dev->dev_private;
  1334. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1335. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1336. u32 offset;
  1337. struct drm_connector *connector;
  1338. struct amdgpu_connector *amdgpu_connector = NULL;
  1339. struct cea_sad *sads;
  1340. int i, sad_count;
  1341. static const u16 eld_reg_to_type[][2] = {
  1342. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1343. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1344. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1345. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1346. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1347. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1348. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1349. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1350. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1351. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1352. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1353. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1354. };
  1355. if (!dig || !dig->afmt || !dig->afmt->pin)
  1356. return;
  1357. offset = dig->afmt->pin->offset;
  1358. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1359. if (connector->encoder == encoder) {
  1360. amdgpu_connector = to_amdgpu_connector(connector);
  1361. break;
  1362. }
  1363. }
  1364. if (!amdgpu_connector) {
  1365. DRM_ERROR("Couldn't find encoder's connector\n");
  1366. return;
  1367. }
  1368. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1369. if (sad_count <= 0) {
  1370. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1371. return;
  1372. }
  1373. BUG_ON(!sads);
  1374. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1375. u32 value = 0;
  1376. u8 stereo_freqs = 0;
  1377. int max_channels = -1;
  1378. int j;
  1379. for (j = 0; j < sad_count; j++) {
  1380. struct cea_sad *sad = &sads[j];
  1381. if (sad->format == eld_reg_to_type[i][1]) {
  1382. if (sad->channels > max_channels) {
  1383. value = (sad->channels <<
  1384. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__MAX_CHANNELS__SHIFT) |
  1385. (sad->byte2 <<
  1386. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__DESCRIPTOR_BYTE_2__SHIFT) |
  1387. (sad->freq <<
  1388. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES__SHIFT);
  1389. max_channels = sad->channels;
  1390. }
  1391. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1392. stereo_freqs |= sad->freq;
  1393. else
  1394. break;
  1395. }
  1396. }
  1397. value |= (stereo_freqs <<
  1398. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_STEREO__SHIFT);
  1399. WREG32_AUDIO_ENDPT(offset, eld_reg_to_type[i][0], value);
  1400. }
  1401. kfree(sads);
  1402. }
  1403. static void dce_v8_0_audio_enable(struct amdgpu_device *adev,
  1404. struct amdgpu_audio_pin *pin,
  1405. bool enable)
  1406. {
  1407. if (!pin)
  1408. return;
  1409. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1410. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1411. }
  1412. static const u32 pin_offsets[7] =
  1413. {
  1414. (0x1780 - 0x1780),
  1415. (0x1786 - 0x1780),
  1416. (0x178c - 0x1780),
  1417. (0x1792 - 0x1780),
  1418. (0x1798 - 0x1780),
  1419. (0x179d - 0x1780),
  1420. (0x17a4 - 0x1780),
  1421. };
  1422. static int dce_v8_0_audio_init(struct amdgpu_device *adev)
  1423. {
  1424. int i;
  1425. if (!amdgpu_audio)
  1426. return 0;
  1427. adev->mode_info.audio.enabled = true;
  1428. if (adev->asic_type == CHIP_KAVERI) /* KV: 4 streams, 7 endpoints */
  1429. adev->mode_info.audio.num_pins = 7;
  1430. else if ((adev->asic_type == CHIP_KABINI) ||
  1431. (adev->asic_type == CHIP_MULLINS)) /* KB/ML: 2 streams, 3 endpoints */
  1432. adev->mode_info.audio.num_pins = 3;
  1433. else if ((adev->asic_type == CHIP_BONAIRE) ||
  1434. (adev->asic_type == CHIP_HAWAII))/* BN/HW: 6 streams, 7 endpoints */
  1435. adev->mode_info.audio.num_pins = 7;
  1436. else
  1437. adev->mode_info.audio.num_pins = 3;
  1438. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1439. adev->mode_info.audio.pin[i].channels = -1;
  1440. adev->mode_info.audio.pin[i].rate = -1;
  1441. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1442. adev->mode_info.audio.pin[i].status_bits = 0;
  1443. adev->mode_info.audio.pin[i].category_code = 0;
  1444. adev->mode_info.audio.pin[i].connected = false;
  1445. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1446. adev->mode_info.audio.pin[i].id = i;
  1447. /* disable audio. it will be set up later */
  1448. /* XXX remove once we switch to ip funcs */
  1449. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1450. }
  1451. return 0;
  1452. }
  1453. static void dce_v8_0_audio_fini(struct amdgpu_device *adev)
  1454. {
  1455. int i;
  1456. if (!amdgpu_audio)
  1457. return;
  1458. if (!adev->mode_info.audio.enabled)
  1459. return;
  1460. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1461. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1462. adev->mode_info.audio.enabled = false;
  1463. }
  1464. /*
  1465. * update the N and CTS parameters for a given pixel clock rate
  1466. */
  1467. static void dce_v8_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1468. {
  1469. struct drm_device *dev = encoder->dev;
  1470. struct amdgpu_device *adev = dev->dev_private;
  1471. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1472. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1473. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1474. uint32_t offset = dig->afmt->offset;
  1475. WREG32(mmHDMI_ACR_32_0 + offset, (acr.cts_32khz << HDMI_ACR_32_0__HDMI_ACR_CTS_32__SHIFT));
  1476. WREG32(mmHDMI_ACR_32_1 + offset, acr.n_32khz);
  1477. WREG32(mmHDMI_ACR_44_0 + offset, (acr.cts_44_1khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
  1478. WREG32(mmHDMI_ACR_44_1 + offset, acr.n_44_1khz);
  1479. WREG32(mmHDMI_ACR_48_0 + offset, (acr.cts_48khz << HDMI_ACR_48_0__HDMI_ACR_CTS_48__SHIFT));
  1480. WREG32(mmHDMI_ACR_48_1 + offset, acr.n_48khz);
  1481. }
  1482. /*
  1483. * build a HDMI Video Info Frame
  1484. */
  1485. static void dce_v8_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1486. void *buffer, size_t size)
  1487. {
  1488. struct drm_device *dev = encoder->dev;
  1489. struct amdgpu_device *adev = dev->dev_private;
  1490. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1491. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1492. uint32_t offset = dig->afmt->offset;
  1493. uint8_t *frame = buffer + 3;
  1494. uint8_t *header = buffer;
  1495. WREG32(mmAFMT_AVI_INFO0 + offset,
  1496. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1497. WREG32(mmAFMT_AVI_INFO1 + offset,
  1498. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1499. WREG32(mmAFMT_AVI_INFO2 + offset,
  1500. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1501. WREG32(mmAFMT_AVI_INFO3 + offset,
  1502. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1503. }
  1504. static void dce_v8_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1505. {
  1506. struct drm_device *dev = encoder->dev;
  1507. struct amdgpu_device *adev = dev->dev_private;
  1508. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1509. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1510. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1511. u32 dto_phase = 24 * 1000;
  1512. u32 dto_modulo = clock;
  1513. if (!dig || !dig->afmt)
  1514. return;
  1515. /* XXX two dtos; generally use dto0 for hdmi */
  1516. /* Express [24MHz / target pixel clock] as an exact rational
  1517. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1518. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1519. */
  1520. WREG32(mmDCCG_AUDIO_DTO_SOURCE, (amdgpu_crtc->crtc_id << DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO0_SOURCE_SEL__SHIFT));
  1521. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1522. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1523. }
  1524. /*
  1525. * update the info frames with the data from the current display mode
  1526. */
  1527. static void dce_v8_0_afmt_setmode(struct drm_encoder *encoder,
  1528. struct drm_display_mode *mode)
  1529. {
  1530. struct drm_device *dev = encoder->dev;
  1531. struct amdgpu_device *adev = dev->dev_private;
  1532. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1533. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1534. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1535. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1536. struct hdmi_avi_infoframe frame;
  1537. uint32_t offset, val;
  1538. ssize_t err;
  1539. int bpc = 8;
  1540. if (!dig || !dig->afmt)
  1541. return;
  1542. /* Silent, r600_hdmi_enable will raise WARN for us */
  1543. if (!dig->afmt->enabled)
  1544. return;
  1545. offset = dig->afmt->offset;
  1546. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1547. if (encoder->crtc) {
  1548. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1549. bpc = amdgpu_crtc->bpc;
  1550. }
  1551. /* disable audio prior to setting up hw */
  1552. dig->afmt->pin = dce_v8_0_audio_get_pin(adev);
  1553. dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
  1554. dce_v8_0_audio_set_dto(encoder, mode->clock);
  1555. WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
  1556. HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK); /* send null packets when required */
  1557. WREG32(mmAFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
  1558. val = RREG32(mmHDMI_CONTROL + offset);
  1559. val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1560. val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH_MASK;
  1561. switch (bpc) {
  1562. case 0:
  1563. case 6:
  1564. case 8:
  1565. case 16:
  1566. default:
  1567. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1568. connector->name, bpc);
  1569. break;
  1570. case 10:
  1571. val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1572. val |= 1 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
  1573. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1574. connector->name);
  1575. break;
  1576. case 12:
  1577. val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1578. val |= 2 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
  1579. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1580. connector->name);
  1581. break;
  1582. }
  1583. WREG32(mmHDMI_CONTROL + offset, val);
  1584. WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
  1585. HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK | /* send null packets when required */
  1586. HDMI_VBI_PACKET_CONTROL__HDMI_GC_SEND_MASK | /* send general control packets */
  1587. HDMI_VBI_PACKET_CONTROL__HDMI_GC_CONT_MASK); /* send general control packets every frame */
  1588. WREG32(mmHDMI_INFOFRAME_CONTROL0 + offset,
  1589. HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_SEND_MASK | /* enable audio info frames (frames won't be set until audio is enabled) */
  1590. HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_CONT_MASK); /* required for audio info values to be updated */
  1591. WREG32(mmAFMT_INFOFRAME_CONTROL0 + offset,
  1592. AFMT_INFOFRAME_CONTROL0__AFMT_AUDIO_INFO_UPDATE_MASK); /* required for audio info values to be updated */
  1593. WREG32(mmHDMI_INFOFRAME_CONTROL1 + offset,
  1594. (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AUDIO_INFO_LINE__SHIFT)); /* anything other than 0 */
  1595. WREG32(mmHDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
  1596. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + offset,
  1597. (1 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_DELAY_EN__SHIFT) | /* set the default audio delay */
  1598. (3 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_PACKETS_PER_LINE__SHIFT)); /* should be suffient for all audio modes and small enough for all hblanks */
  1599. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + offset,
  1600. AFMT_AUDIO_PACKET_CONTROL__AFMT_60958_CS_UPDATE_MASK); /* allow 60958 channel status fields to be updated */
  1601. /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
  1602. if (bpc > 8)
  1603. WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
  1604. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
  1605. else
  1606. WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
  1607. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SOURCE_MASK | /* select SW CTS value */
  1608. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
  1609. dce_v8_0_afmt_update_ACR(encoder, mode->clock);
  1610. WREG32(mmAFMT_60958_0 + offset,
  1611. (1 << AFMT_60958_0__AFMT_60958_CS_CHANNEL_NUMBER_L__SHIFT));
  1612. WREG32(mmAFMT_60958_1 + offset,
  1613. (2 << AFMT_60958_1__AFMT_60958_CS_CHANNEL_NUMBER_R__SHIFT));
  1614. WREG32(mmAFMT_60958_2 + offset,
  1615. (3 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_2__SHIFT) |
  1616. (4 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_3__SHIFT) |
  1617. (5 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_4__SHIFT) |
  1618. (6 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_5__SHIFT) |
  1619. (7 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_6__SHIFT) |
  1620. (8 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_7__SHIFT));
  1621. dce_v8_0_audio_write_speaker_allocation(encoder);
  1622. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + offset,
  1623. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1624. dce_v8_0_afmt_audio_select_pin(encoder);
  1625. dce_v8_0_audio_write_sad_regs(encoder);
  1626. dce_v8_0_audio_write_latency_fields(encoder, mode);
  1627. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1628. if (err < 0) {
  1629. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1630. return;
  1631. }
  1632. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1633. if (err < 0) {
  1634. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1635. return;
  1636. }
  1637. dce_v8_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1638. WREG32_OR(mmHDMI_INFOFRAME_CONTROL0 + offset,
  1639. HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK | /* enable AVI info frames */
  1640. HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_CONT_MASK); /* required for audio info values to be updated */
  1641. WREG32_P(mmHDMI_INFOFRAME_CONTROL1 + offset,
  1642. (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE__SHIFT), /* anything other than 0 */
  1643. ~HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE_MASK);
  1644. WREG32_OR(mmAFMT_AUDIO_PACKET_CONTROL + offset,
  1645. AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_SAMPLE_SEND_MASK); /* send audio packets */
  1646. WREG32(mmAFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  1647. WREG32(mmAFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
  1648. WREG32(mmAFMT_RAMP_CONTROL2 + offset, 0x00000001);
  1649. WREG32(mmAFMT_RAMP_CONTROL3 + offset, 0x00000001);
  1650. /* enable audio after setting up hw */
  1651. dce_v8_0_audio_enable(adev, dig->afmt->pin, true);
  1652. }
  1653. static void dce_v8_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1654. {
  1655. struct drm_device *dev = encoder->dev;
  1656. struct amdgpu_device *adev = dev->dev_private;
  1657. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1658. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1659. if (!dig || !dig->afmt)
  1660. return;
  1661. /* Silent, r600_hdmi_enable will raise WARN for us */
  1662. if (enable && dig->afmt->enabled)
  1663. return;
  1664. if (!enable && !dig->afmt->enabled)
  1665. return;
  1666. if (!enable && dig->afmt->pin) {
  1667. dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
  1668. dig->afmt->pin = NULL;
  1669. }
  1670. dig->afmt->enabled = enable;
  1671. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1672. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1673. }
  1674. static int dce_v8_0_afmt_init(struct amdgpu_device *adev)
  1675. {
  1676. int i;
  1677. for (i = 0; i < adev->mode_info.num_dig; i++)
  1678. adev->mode_info.afmt[i] = NULL;
  1679. /* DCE8 has audio blocks tied to DIG encoders */
  1680. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1681. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1682. if (adev->mode_info.afmt[i]) {
  1683. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1684. adev->mode_info.afmt[i]->id = i;
  1685. } else {
  1686. int j;
  1687. for (j = 0; j < i; j++) {
  1688. kfree(adev->mode_info.afmt[j]);
  1689. adev->mode_info.afmt[j] = NULL;
  1690. }
  1691. return -ENOMEM;
  1692. }
  1693. }
  1694. return 0;
  1695. }
  1696. static void dce_v8_0_afmt_fini(struct amdgpu_device *adev)
  1697. {
  1698. int i;
  1699. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1700. kfree(adev->mode_info.afmt[i]);
  1701. adev->mode_info.afmt[i] = NULL;
  1702. }
  1703. }
  1704. static const u32 vga_control_regs[6] =
  1705. {
  1706. mmD1VGA_CONTROL,
  1707. mmD2VGA_CONTROL,
  1708. mmD3VGA_CONTROL,
  1709. mmD4VGA_CONTROL,
  1710. mmD5VGA_CONTROL,
  1711. mmD6VGA_CONTROL,
  1712. };
  1713. static void dce_v8_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1714. {
  1715. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1716. struct drm_device *dev = crtc->dev;
  1717. struct amdgpu_device *adev = dev->dev_private;
  1718. u32 vga_control;
  1719. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1720. if (enable)
  1721. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1722. else
  1723. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1724. }
  1725. static void dce_v8_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1726. {
  1727. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1728. struct drm_device *dev = crtc->dev;
  1729. struct amdgpu_device *adev = dev->dev_private;
  1730. if (enable)
  1731. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1732. else
  1733. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1734. }
  1735. static int dce_v8_0_crtc_do_set_base(struct drm_crtc *crtc,
  1736. struct drm_framebuffer *fb,
  1737. int x, int y, int atomic)
  1738. {
  1739. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1740. struct drm_device *dev = crtc->dev;
  1741. struct amdgpu_device *adev = dev->dev_private;
  1742. struct amdgpu_framebuffer *amdgpu_fb;
  1743. struct drm_framebuffer *target_fb;
  1744. struct drm_gem_object *obj;
  1745. struct amdgpu_bo *rbo;
  1746. uint64_t fb_location, tiling_flags;
  1747. uint32_t fb_format, fb_pitch_pixels;
  1748. u32 fb_swap = (GRPH_ENDIAN_NONE << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1749. u32 pipe_config;
  1750. u32 viewport_w, viewport_h;
  1751. int r;
  1752. bool bypass_lut = false;
  1753. /* no fb bound */
  1754. if (!atomic && !crtc->primary->fb) {
  1755. DRM_DEBUG_KMS("No FB bound\n");
  1756. return 0;
  1757. }
  1758. if (atomic) {
  1759. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1760. target_fb = fb;
  1761. } else {
  1762. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1763. target_fb = crtc->primary->fb;
  1764. }
  1765. /* If atomic, assume fb object is pinned & idle & fenced and
  1766. * just update base pointers
  1767. */
  1768. obj = amdgpu_fb->obj;
  1769. rbo = gem_to_amdgpu_bo(obj);
  1770. r = amdgpu_bo_reserve(rbo, false);
  1771. if (unlikely(r != 0))
  1772. return r;
  1773. if (atomic) {
  1774. fb_location = amdgpu_bo_gpu_offset(rbo);
  1775. } else {
  1776. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1777. if (unlikely(r != 0)) {
  1778. amdgpu_bo_unreserve(rbo);
  1779. return -EINVAL;
  1780. }
  1781. }
  1782. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1783. amdgpu_bo_unreserve(rbo);
  1784. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1785. switch (target_fb->pixel_format) {
  1786. case DRM_FORMAT_C8:
  1787. fb_format = ((GRPH_DEPTH_8BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1788. (GRPH_FORMAT_INDEXED << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1789. break;
  1790. case DRM_FORMAT_XRGB4444:
  1791. case DRM_FORMAT_ARGB4444:
  1792. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1793. (GRPH_FORMAT_ARGB4444 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1794. #ifdef __BIG_ENDIAN
  1795. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1796. #endif
  1797. break;
  1798. case DRM_FORMAT_XRGB1555:
  1799. case DRM_FORMAT_ARGB1555:
  1800. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1801. (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1802. #ifdef __BIG_ENDIAN
  1803. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1804. #endif
  1805. break;
  1806. case DRM_FORMAT_BGRX5551:
  1807. case DRM_FORMAT_BGRA5551:
  1808. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1809. (GRPH_FORMAT_BGRA5551 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1810. #ifdef __BIG_ENDIAN
  1811. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1812. #endif
  1813. break;
  1814. case DRM_FORMAT_RGB565:
  1815. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1816. (GRPH_FORMAT_ARGB565 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1817. #ifdef __BIG_ENDIAN
  1818. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1819. #endif
  1820. break;
  1821. case DRM_FORMAT_XRGB8888:
  1822. case DRM_FORMAT_ARGB8888:
  1823. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1824. (GRPH_FORMAT_ARGB8888 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1825. #ifdef __BIG_ENDIAN
  1826. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1827. #endif
  1828. break;
  1829. case DRM_FORMAT_XRGB2101010:
  1830. case DRM_FORMAT_ARGB2101010:
  1831. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1832. (GRPH_FORMAT_ARGB2101010 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1833. #ifdef __BIG_ENDIAN
  1834. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1835. #endif
  1836. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1837. bypass_lut = true;
  1838. break;
  1839. case DRM_FORMAT_BGRX1010102:
  1840. case DRM_FORMAT_BGRA1010102:
  1841. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1842. (GRPH_FORMAT_BGRA1010102 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1843. #ifdef __BIG_ENDIAN
  1844. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1845. #endif
  1846. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1847. bypass_lut = true;
  1848. break;
  1849. default:
  1850. DRM_ERROR("Unsupported screen format %s\n",
  1851. drm_get_format_name(target_fb->pixel_format));
  1852. return -EINVAL;
  1853. }
  1854. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1855. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1856. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1857. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1858. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1859. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1860. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1861. fb_format |= (num_banks << GRPH_CONTROL__GRPH_NUM_BANKS__SHIFT);
  1862. fb_format |= (GRPH_ARRAY_2D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
  1863. fb_format |= (tile_split << GRPH_CONTROL__GRPH_TILE_SPLIT__SHIFT);
  1864. fb_format |= (bankw << GRPH_CONTROL__GRPH_BANK_WIDTH__SHIFT);
  1865. fb_format |= (bankh << GRPH_CONTROL__GRPH_BANK_HEIGHT__SHIFT);
  1866. fb_format |= (mtaspect << GRPH_CONTROL__GRPH_MACRO_TILE_ASPECT__SHIFT);
  1867. fb_format |= (DISPLAY_MICRO_TILING << GRPH_CONTROL__GRPH_MICRO_TILE_MODE__SHIFT);
  1868. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1869. fb_format |= (GRPH_ARRAY_1D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
  1870. }
  1871. fb_format |= (pipe_config << GRPH_CONTROL__GRPH_PIPE_CONFIG__SHIFT);
  1872. dce_v8_0_vga_enable(crtc, false);
  1873. /* Make sure surface address is updated at vertical blank rather than
  1874. * horizontal blank
  1875. */
  1876. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1877. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1878. upper_32_bits(fb_location));
  1879. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1880. upper_32_bits(fb_location));
  1881. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1882. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1883. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1884. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1885. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1886. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1887. /*
  1888. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1889. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1890. * retain the full precision throughout the pipeline.
  1891. */
  1892. WREG32_P(mmGRPH_LUT_10BIT_BYPASS_CONTROL + amdgpu_crtc->crtc_offset,
  1893. (bypass_lut ? LUT_10BIT_BYPASS_EN : 0),
  1894. ~LUT_10BIT_BYPASS_EN);
  1895. if (bypass_lut)
  1896. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1897. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1898. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1899. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1900. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1901. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1902. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1903. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1904. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1905. dce_v8_0_grph_enable(crtc, true);
  1906. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1907. target_fb->height);
  1908. x &= ~3;
  1909. y &= ~1;
  1910. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1911. (x << 16) | y);
  1912. viewport_w = crtc->mode.hdisplay;
  1913. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1914. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1915. (viewport_w << 16) | viewport_h);
  1916. /* set pageflip to happen anywhere in vblank interval */
  1917. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
  1918. if (!atomic && fb && fb != crtc->primary->fb) {
  1919. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1920. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1921. r = amdgpu_bo_reserve(rbo, false);
  1922. if (unlikely(r != 0))
  1923. return r;
  1924. amdgpu_bo_unpin(rbo);
  1925. amdgpu_bo_unreserve(rbo);
  1926. }
  1927. /* Bytes per pixel may have changed */
  1928. dce_v8_0_bandwidth_update(adev);
  1929. return 0;
  1930. }
  1931. static void dce_v8_0_set_interleave(struct drm_crtc *crtc,
  1932. struct drm_display_mode *mode)
  1933. {
  1934. struct drm_device *dev = crtc->dev;
  1935. struct amdgpu_device *adev = dev->dev_private;
  1936. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1937. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1938. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset,
  1939. LB_DATA_FORMAT__INTERLEAVE_EN__SHIFT);
  1940. else
  1941. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, 0);
  1942. }
  1943. static void dce_v8_0_crtc_load_lut(struct drm_crtc *crtc)
  1944. {
  1945. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1946. struct drm_device *dev = crtc->dev;
  1947. struct amdgpu_device *adev = dev->dev_private;
  1948. int i;
  1949. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  1950. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1951. ((INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE__SHIFT) |
  1952. (INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_OVL_MODE__SHIFT)));
  1953. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset,
  1954. PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS_MASK);
  1955. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset,
  1956. PRESCALE_OVL_CONTROL__OVL_PRESCALE_BYPASS_MASK);
  1957. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1958. ((INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE__SHIFT) |
  1959. (INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__OVL_INPUT_GAMMA_MODE__SHIFT)));
  1960. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1961. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  1962. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  1963. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  1964. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  1965. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  1966. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  1967. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  1968. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  1969. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  1970. for (i = 0; i < 256; i++) {
  1971. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  1972. (amdgpu_crtc->lut_r[i] << 20) |
  1973. (amdgpu_crtc->lut_g[i] << 10) |
  1974. (amdgpu_crtc->lut_b[i] << 0));
  1975. }
  1976. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1977. ((DEGAMMA_BYPASS << DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE__SHIFT) |
  1978. (DEGAMMA_BYPASS << DEGAMMA_CONTROL__OVL_DEGAMMA_MODE__SHIFT) |
  1979. (DEGAMMA_BYPASS << DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE__SHIFT)));
  1980. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset,
  1981. ((GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE__SHIFT) |
  1982. (GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__OVL_GAMUT_REMAP_MODE__SHIFT)));
  1983. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1984. ((REGAMMA_BYPASS << REGAMMA_CONTROL__GRPH_REGAMMA_MODE__SHIFT) |
  1985. (REGAMMA_BYPASS << REGAMMA_CONTROL__OVL_REGAMMA_MODE__SHIFT)));
  1986. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1987. ((OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE__SHIFT) |
  1988. (OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_OVL_MODE__SHIFT)));
  1989. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  1990. WREG32(0x1a50 + amdgpu_crtc->crtc_offset, 0);
  1991. /* XXX this only needs to be programmed once per crtc at startup,
  1992. * not sure where the best place for it is
  1993. */
  1994. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset,
  1995. ALPHA_CONTROL__CURSOR_ALPHA_BLND_ENA_MASK);
  1996. }
  1997. static int dce_v8_0_pick_dig_encoder(struct drm_encoder *encoder)
  1998. {
  1999. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2000. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2001. switch (amdgpu_encoder->encoder_id) {
  2002. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2003. if (dig->linkb)
  2004. return 1;
  2005. else
  2006. return 0;
  2007. break;
  2008. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2009. if (dig->linkb)
  2010. return 3;
  2011. else
  2012. return 2;
  2013. break;
  2014. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2015. if (dig->linkb)
  2016. return 5;
  2017. else
  2018. return 4;
  2019. break;
  2020. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2021. return 6;
  2022. break;
  2023. default:
  2024. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2025. return 0;
  2026. }
  2027. }
  2028. /**
  2029. * dce_v8_0_pick_pll - Allocate a PPLL for use by the crtc.
  2030. *
  2031. * @crtc: drm crtc
  2032. *
  2033. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2034. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2035. * monitors a dedicated PPLL must be used. If a particular board has
  2036. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2037. * as there is no need to program the PLL itself. If we are not able to
  2038. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2039. * avoid messing up an existing monitor.
  2040. *
  2041. * Asic specific PLL information
  2042. *
  2043. * DCE 8.x
  2044. * KB/KV
  2045. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2046. * CI
  2047. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2048. *
  2049. */
  2050. static u32 dce_v8_0_pick_pll(struct drm_crtc *crtc)
  2051. {
  2052. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2053. struct drm_device *dev = crtc->dev;
  2054. struct amdgpu_device *adev = dev->dev_private;
  2055. u32 pll_in_use;
  2056. int pll;
  2057. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2058. if (adev->clock.dp_extclk)
  2059. /* skip PPLL programming if using ext clock */
  2060. return ATOM_PPLL_INVALID;
  2061. else {
  2062. /* use the same PPLL for all DP monitors */
  2063. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2064. if (pll != ATOM_PPLL_INVALID)
  2065. return pll;
  2066. }
  2067. } else {
  2068. /* use the same PPLL for all monitors with the same clock */
  2069. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2070. if (pll != ATOM_PPLL_INVALID)
  2071. return pll;
  2072. }
  2073. /* otherwise, pick one of the plls */
  2074. if ((adev->asic_type == CHIP_KABINI) ||
  2075. (adev->asic_type == CHIP_MULLINS)) {
  2076. /* KB/ML has PPLL1 and PPLL2 */
  2077. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2078. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2079. return ATOM_PPLL2;
  2080. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2081. return ATOM_PPLL1;
  2082. DRM_ERROR("unable to allocate a PPLL\n");
  2083. return ATOM_PPLL_INVALID;
  2084. } else {
  2085. /* CI/KV has PPLL0, PPLL1, and PPLL2 */
  2086. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2087. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2088. return ATOM_PPLL2;
  2089. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2090. return ATOM_PPLL1;
  2091. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2092. return ATOM_PPLL0;
  2093. DRM_ERROR("unable to allocate a PPLL\n");
  2094. return ATOM_PPLL_INVALID;
  2095. }
  2096. return ATOM_PPLL_INVALID;
  2097. }
  2098. static void dce_v8_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2099. {
  2100. struct amdgpu_device *adev = crtc->dev->dev_private;
  2101. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2102. uint32_t cur_lock;
  2103. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2104. if (lock)
  2105. cur_lock |= CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2106. else
  2107. cur_lock &= ~CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2108. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2109. }
  2110. static void dce_v8_0_hide_cursor(struct drm_crtc *crtc)
  2111. {
  2112. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2113. struct amdgpu_device *adev = crtc->dev->dev_private;
  2114. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2115. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2116. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2117. }
  2118. static void dce_v8_0_show_cursor(struct drm_crtc *crtc)
  2119. {
  2120. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2121. struct amdgpu_device *adev = crtc->dev->dev_private;
  2122. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2123. upper_32_bits(amdgpu_crtc->cursor_addr));
  2124. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2125. lower_32_bits(amdgpu_crtc->cursor_addr));
  2126. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2127. CUR_CONTROL__CURSOR_EN_MASK |
  2128. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2129. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2130. }
  2131. static int dce_v8_0_cursor_move_locked(struct drm_crtc *crtc,
  2132. int x, int y)
  2133. {
  2134. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2135. struct amdgpu_device *adev = crtc->dev->dev_private;
  2136. int xorigin = 0, yorigin = 0;
  2137. /* avivo cursor are offset into the total surface */
  2138. x += crtc->x;
  2139. y += crtc->y;
  2140. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2141. if (x < 0) {
  2142. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2143. x = 0;
  2144. }
  2145. if (y < 0) {
  2146. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2147. y = 0;
  2148. }
  2149. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2150. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2151. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2152. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2153. amdgpu_crtc->cursor_x = x;
  2154. amdgpu_crtc->cursor_y = y;
  2155. return 0;
  2156. }
  2157. static int dce_v8_0_crtc_cursor_move(struct drm_crtc *crtc,
  2158. int x, int y)
  2159. {
  2160. int ret;
  2161. dce_v8_0_lock_cursor(crtc, true);
  2162. ret = dce_v8_0_cursor_move_locked(crtc, x, y);
  2163. dce_v8_0_lock_cursor(crtc, false);
  2164. return ret;
  2165. }
  2166. static int dce_v8_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2167. struct drm_file *file_priv,
  2168. uint32_t handle,
  2169. uint32_t width,
  2170. uint32_t height,
  2171. int32_t hot_x,
  2172. int32_t hot_y)
  2173. {
  2174. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2175. struct drm_gem_object *obj;
  2176. struct amdgpu_bo *aobj;
  2177. int ret;
  2178. if (!handle) {
  2179. /* turn off cursor */
  2180. dce_v8_0_hide_cursor(crtc);
  2181. obj = NULL;
  2182. goto unpin;
  2183. }
  2184. if ((width > amdgpu_crtc->max_cursor_width) ||
  2185. (height > amdgpu_crtc->max_cursor_height)) {
  2186. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2187. return -EINVAL;
  2188. }
  2189. obj = drm_gem_object_lookup(file_priv, handle);
  2190. if (!obj) {
  2191. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2192. return -ENOENT;
  2193. }
  2194. aobj = gem_to_amdgpu_bo(obj);
  2195. ret = amdgpu_bo_reserve(aobj, false);
  2196. if (ret != 0) {
  2197. drm_gem_object_unreference_unlocked(obj);
  2198. return ret;
  2199. }
  2200. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2201. amdgpu_bo_unreserve(aobj);
  2202. if (ret) {
  2203. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2204. drm_gem_object_unreference_unlocked(obj);
  2205. return ret;
  2206. }
  2207. amdgpu_crtc->cursor_width = width;
  2208. amdgpu_crtc->cursor_height = height;
  2209. dce_v8_0_lock_cursor(crtc, true);
  2210. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2211. hot_y != amdgpu_crtc->cursor_hot_y) {
  2212. int x, y;
  2213. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2214. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2215. dce_v8_0_cursor_move_locked(crtc, x, y);
  2216. amdgpu_crtc->cursor_hot_x = hot_x;
  2217. amdgpu_crtc->cursor_hot_y = hot_y;
  2218. }
  2219. dce_v8_0_show_cursor(crtc);
  2220. dce_v8_0_lock_cursor(crtc, false);
  2221. unpin:
  2222. if (amdgpu_crtc->cursor_bo) {
  2223. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2224. ret = amdgpu_bo_reserve(aobj, false);
  2225. if (likely(ret == 0)) {
  2226. amdgpu_bo_unpin(aobj);
  2227. amdgpu_bo_unreserve(aobj);
  2228. }
  2229. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2230. }
  2231. amdgpu_crtc->cursor_bo = obj;
  2232. return 0;
  2233. }
  2234. static void dce_v8_0_cursor_reset(struct drm_crtc *crtc)
  2235. {
  2236. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2237. if (amdgpu_crtc->cursor_bo) {
  2238. dce_v8_0_lock_cursor(crtc, true);
  2239. dce_v8_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2240. amdgpu_crtc->cursor_y);
  2241. dce_v8_0_show_cursor(crtc);
  2242. dce_v8_0_lock_cursor(crtc, false);
  2243. }
  2244. }
  2245. static int dce_v8_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2246. u16 *blue, uint32_t size)
  2247. {
  2248. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2249. int i;
  2250. /* userspace palettes are always correct as is */
  2251. for (i = 0; i < size; i++) {
  2252. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2253. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2254. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2255. }
  2256. dce_v8_0_crtc_load_lut(crtc);
  2257. return 0;
  2258. }
  2259. static void dce_v8_0_crtc_destroy(struct drm_crtc *crtc)
  2260. {
  2261. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2262. drm_crtc_cleanup(crtc);
  2263. kfree(amdgpu_crtc);
  2264. }
  2265. static const struct drm_crtc_funcs dce_v8_0_crtc_funcs = {
  2266. .cursor_set2 = dce_v8_0_crtc_cursor_set2,
  2267. .cursor_move = dce_v8_0_crtc_cursor_move,
  2268. .gamma_set = dce_v8_0_crtc_gamma_set,
  2269. .set_config = amdgpu_crtc_set_config,
  2270. .destroy = dce_v8_0_crtc_destroy,
  2271. .page_flip_target = amdgpu_crtc_page_flip_target,
  2272. };
  2273. static void dce_v8_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2274. {
  2275. struct drm_device *dev = crtc->dev;
  2276. struct amdgpu_device *adev = dev->dev_private;
  2277. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2278. unsigned type;
  2279. switch (mode) {
  2280. case DRM_MODE_DPMS_ON:
  2281. amdgpu_crtc->enabled = true;
  2282. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2283. dce_v8_0_vga_enable(crtc, true);
  2284. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2285. dce_v8_0_vga_enable(crtc, false);
  2286. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2287. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2288. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2289. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2290. drm_crtc_vblank_on(crtc);
  2291. dce_v8_0_crtc_load_lut(crtc);
  2292. break;
  2293. case DRM_MODE_DPMS_STANDBY:
  2294. case DRM_MODE_DPMS_SUSPEND:
  2295. case DRM_MODE_DPMS_OFF:
  2296. drm_crtc_vblank_off(crtc);
  2297. if (amdgpu_crtc->enabled) {
  2298. dce_v8_0_vga_enable(crtc, true);
  2299. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2300. dce_v8_0_vga_enable(crtc, false);
  2301. }
  2302. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2303. amdgpu_crtc->enabled = false;
  2304. break;
  2305. }
  2306. /* adjust pm to dpms */
  2307. amdgpu_pm_compute_clocks(adev);
  2308. }
  2309. static void dce_v8_0_crtc_prepare(struct drm_crtc *crtc)
  2310. {
  2311. /* disable crtc pair power gating before programming */
  2312. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2313. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2314. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2315. }
  2316. static void dce_v8_0_crtc_commit(struct drm_crtc *crtc)
  2317. {
  2318. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2319. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2320. }
  2321. static void dce_v8_0_crtc_disable(struct drm_crtc *crtc)
  2322. {
  2323. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2324. struct drm_device *dev = crtc->dev;
  2325. struct amdgpu_device *adev = dev->dev_private;
  2326. struct amdgpu_atom_ss ss;
  2327. int i;
  2328. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2329. if (crtc->primary->fb) {
  2330. int r;
  2331. struct amdgpu_framebuffer *amdgpu_fb;
  2332. struct amdgpu_bo *rbo;
  2333. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2334. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2335. r = amdgpu_bo_reserve(rbo, false);
  2336. if (unlikely(r))
  2337. DRM_ERROR("failed to reserve rbo before unpin\n");
  2338. else {
  2339. amdgpu_bo_unpin(rbo);
  2340. amdgpu_bo_unreserve(rbo);
  2341. }
  2342. }
  2343. /* disable the GRPH */
  2344. dce_v8_0_grph_enable(crtc, false);
  2345. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2346. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2347. if (adev->mode_info.crtcs[i] &&
  2348. adev->mode_info.crtcs[i]->enabled &&
  2349. i != amdgpu_crtc->crtc_id &&
  2350. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2351. /* one other crtc is using this pll don't turn
  2352. * off the pll
  2353. */
  2354. goto done;
  2355. }
  2356. }
  2357. switch (amdgpu_crtc->pll_id) {
  2358. case ATOM_PPLL1:
  2359. case ATOM_PPLL2:
  2360. /* disable the ppll */
  2361. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2362. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2363. break;
  2364. case ATOM_PPLL0:
  2365. /* disable the ppll */
  2366. if ((adev->asic_type == CHIP_KAVERI) ||
  2367. (adev->asic_type == CHIP_BONAIRE) ||
  2368. (adev->asic_type == CHIP_HAWAII))
  2369. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2370. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2371. break;
  2372. default:
  2373. break;
  2374. }
  2375. done:
  2376. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2377. amdgpu_crtc->adjusted_clock = 0;
  2378. amdgpu_crtc->encoder = NULL;
  2379. amdgpu_crtc->connector = NULL;
  2380. }
  2381. static int dce_v8_0_crtc_mode_set(struct drm_crtc *crtc,
  2382. struct drm_display_mode *mode,
  2383. struct drm_display_mode *adjusted_mode,
  2384. int x, int y, struct drm_framebuffer *old_fb)
  2385. {
  2386. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2387. if (!amdgpu_crtc->adjusted_clock)
  2388. return -EINVAL;
  2389. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2390. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2391. dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2392. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2393. amdgpu_atombios_crtc_scaler_setup(crtc);
  2394. dce_v8_0_cursor_reset(crtc);
  2395. /* update the hw version fpr dpm */
  2396. amdgpu_crtc->hw_mode = *adjusted_mode;
  2397. return 0;
  2398. }
  2399. static bool dce_v8_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2400. const struct drm_display_mode *mode,
  2401. struct drm_display_mode *adjusted_mode)
  2402. {
  2403. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2404. struct drm_device *dev = crtc->dev;
  2405. struct drm_encoder *encoder;
  2406. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2407. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2408. if (encoder->crtc == crtc) {
  2409. amdgpu_crtc->encoder = encoder;
  2410. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2411. break;
  2412. }
  2413. }
  2414. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2415. amdgpu_crtc->encoder = NULL;
  2416. amdgpu_crtc->connector = NULL;
  2417. return false;
  2418. }
  2419. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2420. return false;
  2421. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2422. return false;
  2423. /* pick pll */
  2424. amdgpu_crtc->pll_id = dce_v8_0_pick_pll(crtc);
  2425. /* if we can't get a PPLL for a non-DP encoder, fail */
  2426. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2427. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2428. return false;
  2429. return true;
  2430. }
  2431. static int dce_v8_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2432. struct drm_framebuffer *old_fb)
  2433. {
  2434. return dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2435. }
  2436. static int dce_v8_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2437. struct drm_framebuffer *fb,
  2438. int x, int y, enum mode_set_atomic state)
  2439. {
  2440. return dce_v8_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2441. }
  2442. static const struct drm_crtc_helper_funcs dce_v8_0_crtc_helper_funcs = {
  2443. .dpms = dce_v8_0_crtc_dpms,
  2444. .mode_fixup = dce_v8_0_crtc_mode_fixup,
  2445. .mode_set = dce_v8_0_crtc_mode_set,
  2446. .mode_set_base = dce_v8_0_crtc_set_base,
  2447. .mode_set_base_atomic = dce_v8_0_crtc_set_base_atomic,
  2448. .prepare = dce_v8_0_crtc_prepare,
  2449. .commit = dce_v8_0_crtc_commit,
  2450. .load_lut = dce_v8_0_crtc_load_lut,
  2451. .disable = dce_v8_0_crtc_disable,
  2452. };
  2453. static int dce_v8_0_crtc_init(struct amdgpu_device *adev, int index)
  2454. {
  2455. struct amdgpu_crtc *amdgpu_crtc;
  2456. int i;
  2457. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2458. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2459. if (amdgpu_crtc == NULL)
  2460. return -ENOMEM;
  2461. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v8_0_crtc_funcs);
  2462. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2463. amdgpu_crtc->crtc_id = index;
  2464. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2465. amdgpu_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
  2466. amdgpu_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
  2467. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2468. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2469. for (i = 0; i < 256; i++) {
  2470. amdgpu_crtc->lut_r[i] = i << 2;
  2471. amdgpu_crtc->lut_g[i] = i << 2;
  2472. amdgpu_crtc->lut_b[i] = i << 2;
  2473. }
  2474. amdgpu_crtc->crtc_offset = crtc_offsets[amdgpu_crtc->crtc_id];
  2475. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2476. amdgpu_crtc->adjusted_clock = 0;
  2477. amdgpu_crtc->encoder = NULL;
  2478. amdgpu_crtc->connector = NULL;
  2479. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v8_0_crtc_helper_funcs);
  2480. return 0;
  2481. }
  2482. static int dce_v8_0_early_init(void *handle)
  2483. {
  2484. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2485. adev->audio_endpt_rreg = &dce_v8_0_audio_endpt_rreg;
  2486. adev->audio_endpt_wreg = &dce_v8_0_audio_endpt_wreg;
  2487. dce_v8_0_set_display_funcs(adev);
  2488. dce_v8_0_set_irq_funcs(adev);
  2489. adev->mode_info.num_crtc = dce_v8_0_get_num_crtc(adev);
  2490. switch (adev->asic_type) {
  2491. case CHIP_BONAIRE:
  2492. case CHIP_HAWAII:
  2493. adev->mode_info.num_hpd = 6;
  2494. adev->mode_info.num_dig = 6;
  2495. break;
  2496. case CHIP_KAVERI:
  2497. adev->mode_info.num_hpd = 6;
  2498. adev->mode_info.num_dig = 7;
  2499. break;
  2500. case CHIP_KABINI:
  2501. case CHIP_MULLINS:
  2502. adev->mode_info.num_hpd = 6;
  2503. adev->mode_info.num_dig = 6; /* ? */
  2504. break;
  2505. default:
  2506. /* FIXME: not supported yet */
  2507. return -EINVAL;
  2508. }
  2509. return 0;
  2510. }
  2511. static int dce_v8_0_sw_init(void *handle)
  2512. {
  2513. int r, i;
  2514. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2515. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2516. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2517. if (r)
  2518. return r;
  2519. }
  2520. for (i = 8; i < 20; i += 2) {
  2521. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2522. if (r)
  2523. return r;
  2524. }
  2525. /* HPD hotplug */
  2526. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2527. if (r)
  2528. return r;
  2529. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2530. adev->ddev->mode_config.async_page_flip = true;
  2531. adev->ddev->mode_config.max_width = 16384;
  2532. adev->ddev->mode_config.max_height = 16384;
  2533. adev->ddev->mode_config.preferred_depth = 24;
  2534. adev->ddev->mode_config.prefer_shadow = 1;
  2535. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2536. r = amdgpu_modeset_create_props(adev);
  2537. if (r)
  2538. return r;
  2539. adev->ddev->mode_config.max_width = 16384;
  2540. adev->ddev->mode_config.max_height = 16384;
  2541. /* allocate crtcs */
  2542. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2543. r = dce_v8_0_crtc_init(adev, i);
  2544. if (r)
  2545. return r;
  2546. }
  2547. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2548. amdgpu_print_display_setup(adev->ddev);
  2549. else
  2550. return -EINVAL;
  2551. /* setup afmt */
  2552. r = dce_v8_0_afmt_init(adev);
  2553. if (r)
  2554. return r;
  2555. r = dce_v8_0_audio_init(adev);
  2556. if (r)
  2557. return r;
  2558. drm_kms_helper_poll_init(adev->ddev);
  2559. adev->mode_info.mode_config_initialized = true;
  2560. return 0;
  2561. }
  2562. static int dce_v8_0_sw_fini(void *handle)
  2563. {
  2564. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2565. kfree(adev->mode_info.bios_hardcoded_edid);
  2566. drm_kms_helper_poll_fini(adev->ddev);
  2567. dce_v8_0_audio_fini(adev);
  2568. dce_v8_0_afmt_fini(adev);
  2569. drm_mode_config_cleanup(adev->ddev);
  2570. adev->mode_info.mode_config_initialized = false;
  2571. return 0;
  2572. }
  2573. static int dce_v8_0_hw_init(void *handle)
  2574. {
  2575. int i;
  2576. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2577. /* init dig PHYs, disp eng pll */
  2578. amdgpu_atombios_encoder_init_dig(adev);
  2579. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2580. /* initialize hpd */
  2581. dce_v8_0_hpd_init(adev);
  2582. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2583. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2584. }
  2585. dce_v8_0_pageflip_interrupt_init(adev);
  2586. return 0;
  2587. }
  2588. static int dce_v8_0_hw_fini(void *handle)
  2589. {
  2590. int i;
  2591. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2592. dce_v8_0_hpd_fini(adev);
  2593. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2594. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2595. }
  2596. dce_v8_0_pageflip_interrupt_fini(adev);
  2597. return 0;
  2598. }
  2599. static int dce_v8_0_suspend(void *handle)
  2600. {
  2601. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2602. amdgpu_atombios_scratch_regs_save(adev);
  2603. return dce_v8_0_hw_fini(handle);
  2604. }
  2605. static int dce_v8_0_resume(void *handle)
  2606. {
  2607. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2608. int ret;
  2609. ret = dce_v8_0_hw_init(handle);
  2610. amdgpu_atombios_scratch_regs_restore(adev);
  2611. /* turn on the BL */
  2612. if (adev->mode_info.bl_encoder) {
  2613. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2614. adev->mode_info.bl_encoder);
  2615. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2616. bl_level);
  2617. }
  2618. return ret;
  2619. }
  2620. static bool dce_v8_0_is_idle(void *handle)
  2621. {
  2622. return true;
  2623. }
  2624. static int dce_v8_0_wait_for_idle(void *handle)
  2625. {
  2626. return 0;
  2627. }
  2628. static int dce_v8_0_soft_reset(void *handle)
  2629. {
  2630. u32 srbm_soft_reset = 0, tmp;
  2631. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2632. if (dce_v8_0_is_display_hung(adev))
  2633. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2634. if (srbm_soft_reset) {
  2635. tmp = RREG32(mmSRBM_SOFT_RESET);
  2636. tmp |= srbm_soft_reset;
  2637. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2638. WREG32(mmSRBM_SOFT_RESET, tmp);
  2639. tmp = RREG32(mmSRBM_SOFT_RESET);
  2640. udelay(50);
  2641. tmp &= ~srbm_soft_reset;
  2642. WREG32(mmSRBM_SOFT_RESET, tmp);
  2643. tmp = RREG32(mmSRBM_SOFT_RESET);
  2644. /* Wait a little for things to settle down */
  2645. udelay(50);
  2646. }
  2647. return 0;
  2648. }
  2649. static void dce_v8_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2650. int crtc,
  2651. enum amdgpu_interrupt_state state)
  2652. {
  2653. u32 reg_block, lb_interrupt_mask;
  2654. if (crtc >= adev->mode_info.num_crtc) {
  2655. DRM_DEBUG("invalid crtc %d\n", crtc);
  2656. return;
  2657. }
  2658. switch (crtc) {
  2659. case 0:
  2660. reg_block = CRTC0_REGISTER_OFFSET;
  2661. break;
  2662. case 1:
  2663. reg_block = CRTC1_REGISTER_OFFSET;
  2664. break;
  2665. case 2:
  2666. reg_block = CRTC2_REGISTER_OFFSET;
  2667. break;
  2668. case 3:
  2669. reg_block = CRTC3_REGISTER_OFFSET;
  2670. break;
  2671. case 4:
  2672. reg_block = CRTC4_REGISTER_OFFSET;
  2673. break;
  2674. case 5:
  2675. reg_block = CRTC5_REGISTER_OFFSET;
  2676. break;
  2677. default:
  2678. DRM_DEBUG("invalid crtc %d\n", crtc);
  2679. return;
  2680. }
  2681. switch (state) {
  2682. case AMDGPU_IRQ_STATE_DISABLE:
  2683. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2684. lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
  2685. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2686. break;
  2687. case AMDGPU_IRQ_STATE_ENABLE:
  2688. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2689. lb_interrupt_mask |= LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
  2690. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2691. break;
  2692. default:
  2693. break;
  2694. }
  2695. }
  2696. static void dce_v8_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2697. int crtc,
  2698. enum amdgpu_interrupt_state state)
  2699. {
  2700. u32 reg_block, lb_interrupt_mask;
  2701. if (crtc >= adev->mode_info.num_crtc) {
  2702. DRM_DEBUG("invalid crtc %d\n", crtc);
  2703. return;
  2704. }
  2705. switch (crtc) {
  2706. case 0:
  2707. reg_block = CRTC0_REGISTER_OFFSET;
  2708. break;
  2709. case 1:
  2710. reg_block = CRTC1_REGISTER_OFFSET;
  2711. break;
  2712. case 2:
  2713. reg_block = CRTC2_REGISTER_OFFSET;
  2714. break;
  2715. case 3:
  2716. reg_block = CRTC3_REGISTER_OFFSET;
  2717. break;
  2718. case 4:
  2719. reg_block = CRTC4_REGISTER_OFFSET;
  2720. break;
  2721. case 5:
  2722. reg_block = CRTC5_REGISTER_OFFSET;
  2723. break;
  2724. default:
  2725. DRM_DEBUG("invalid crtc %d\n", crtc);
  2726. return;
  2727. }
  2728. switch (state) {
  2729. case AMDGPU_IRQ_STATE_DISABLE:
  2730. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2731. lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
  2732. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2733. break;
  2734. case AMDGPU_IRQ_STATE_ENABLE:
  2735. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2736. lb_interrupt_mask |= LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
  2737. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2738. break;
  2739. default:
  2740. break;
  2741. }
  2742. }
  2743. static int dce_v8_0_set_hpd_interrupt_state(struct amdgpu_device *adev,
  2744. struct amdgpu_irq_src *src,
  2745. unsigned type,
  2746. enum amdgpu_interrupt_state state)
  2747. {
  2748. u32 dc_hpd_int_cntl_reg, dc_hpd_int_cntl;
  2749. switch (type) {
  2750. case AMDGPU_HPD_1:
  2751. dc_hpd_int_cntl_reg = mmDC_HPD1_INT_CONTROL;
  2752. break;
  2753. case AMDGPU_HPD_2:
  2754. dc_hpd_int_cntl_reg = mmDC_HPD2_INT_CONTROL;
  2755. break;
  2756. case AMDGPU_HPD_3:
  2757. dc_hpd_int_cntl_reg = mmDC_HPD3_INT_CONTROL;
  2758. break;
  2759. case AMDGPU_HPD_4:
  2760. dc_hpd_int_cntl_reg = mmDC_HPD4_INT_CONTROL;
  2761. break;
  2762. case AMDGPU_HPD_5:
  2763. dc_hpd_int_cntl_reg = mmDC_HPD5_INT_CONTROL;
  2764. break;
  2765. case AMDGPU_HPD_6:
  2766. dc_hpd_int_cntl_reg = mmDC_HPD6_INT_CONTROL;
  2767. break;
  2768. default:
  2769. DRM_DEBUG("invalid hdp %d\n", type);
  2770. return 0;
  2771. }
  2772. switch (state) {
  2773. case AMDGPU_IRQ_STATE_DISABLE:
  2774. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2775. dc_hpd_int_cntl &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  2776. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2777. break;
  2778. case AMDGPU_IRQ_STATE_ENABLE:
  2779. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2780. dc_hpd_int_cntl |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  2781. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2782. break;
  2783. default:
  2784. break;
  2785. }
  2786. return 0;
  2787. }
  2788. static int dce_v8_0_set_crtc_interrupt_state(struct amdgpu_device *adev,
  2789. struct amdgpu_irq_src *src,
  2790. unsigned type,
  2791. enum amdgpu_interrupt_state state)
  2792. {
  2793. switch (type) {
  2794. case AMDGPU_CRTC_IRQ_VBLANK1:
  2795. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2796. break;
  2797. case AMDGPU_CRTC_IRQ_VBLANK2:
  2798. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2799. break;
  2800. case AMDGPU_CRTC_IRQ_VBLANK3:
  2801. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2802. break;
  2803. case AMDGPU_CRTC_IRQ_VBLANK4:
  2804. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2805. break;
  2806. case AMDGPU_CRTC_IRQ_VBLANK5:
  2807. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2808. break;
  2809. case AMDGPU_CRTC_IRQ_VBLANK6:
  2810. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2811. break;
  2812. case AMDGPU_CRTC_IRQ_VLINE1:
  2813. dce_v8_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2814. break;
  2815. case AMDGPU_CRTC_IRQ_VLINE2:
  2816. dce_v8_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2817. break;
  2818. case AMDGPU_CRTC_IRQ_VLINE3:
  2819. dce_v8_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2820. break;
  2821. case AMDGPU_CRTC_IRQ_VLINE4:
  2822. dce_v8_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2823. break;
  2824. case AMDGPU_CRTC_IRQ_VLINE5:
  2825. dce_v8_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2826. break;
  2827. case AMDGPU_CRTC_IRQ_VLINE6:
  2828. dce_v8_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2829. break;
  2830. default:
  2831. break;
  2832. }
  2833. return 0;
  2834. }
  2835. static int dce_v8_0_crtc_irq(struct amdgpu_device *adev,
  2836. struct amdgpu_irq_src *source,
  2837. struct amdgpu_iv_entry *entry)
  2838. {
  2839. unsigned crtc = entry->src_id - 1;
  2840. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2841. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2842. switch (entry->src_data) {
  2843. case 0: /* vblank */
  2844. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2845. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], LB_VBLANK_STATUS__VBLANK_ACK_MASK);
  2846. else
  2847. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2848. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2849. drm_handle_vblank(adev->ddev, crtc);
  2850. }
  2851. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2852. break;
  2853. case 1: /* vline */
  2854. if (disp_int & interrupt_status_offsets[crtc].vline)
  2855. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], LB_VLINE_STATUS__VLINE_ACK_MASK);
  2856. else
  2857. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2858. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2859. break;
  2860. default:
  2861. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2862. break;
  2863. }
  2864. return 0;
  2865. }
  2866. static int dce_v8_0_set_pageflip_interrupt_state(struct amdgpu_device *adev,
  2867. struct amdgpu_irq_src *src,
  2868. unsigned type,
  2869. enum amdgpu_interrupt_state state)
  2870. {
  2871. u32 reg;
  2872. if (type >= adev->mode_info.num_crtc) {
  2873. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2874. return -EINVAL;
  2875. }
  2876. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2877. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2878. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2879. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2880. else
  2881. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2882. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2883. return 0;
  2884. }
  2885. static int dce_v8_0_pageflip_irq(struct amdgpu_device *adev,
  2886. struct amdgpu_irq_src *source,
  2887. struct amdgpu_iv_entry *entry)
  2888. {
  2889. unsigned long flags;
  2890. unsigned crtc_id;
  2891. struct amdgpu_crtc *amdgpu_crtc;
  2892. struct amdgpu_flip_work *works;
  2893. crtc_id = (entry->src_id - 8) >> 1;
  2894. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2895. if (crtc_id >= adev->mode_info.num_crtc) {
  2896. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2897. return -EINVAL;
  2898. }
  2899. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2900. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2901. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2902. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2903. /* IRQ could occur when in initial stage */
  2904. if (amdgpu_crtc == NULL)
  2905. return 0;
  2906. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2907. works = amdgpu_crtc->pflip_works;
  2908. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2909. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2910. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2911. amdgpu_crtc->pflip_status,
  2912. AMDGPU_FLIP_SUBMITTED);
  2913. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2914. return 0;
  2915. }
  2916. /* page flip completed. clean up */
  2917. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2918. amdgpu_crtc->pflip_works = NULL;
  2919. /* wakeup usersapce */
  2920. if (works->event)
  2921. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  2922. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2923. drm_crtc_vblank_put(&amdgpu_crtc->base);
  2924. schedule_work(&works->unpin_work);
  2925. return 0;
  2926. }
  2927. static int dce_v8_0_hpd_irq(struct amdgpu_device *adev,
  2928. struct amdgpu_irq_src *source,
  2929. struct amdgpu_iv_entry *entry)
  2930. {
  2931. uint32_t disp_int, mask, int_control, tmp;
  2932. unsigned hpd;
  2933. if (entry->src_data >= adev->mode_info.num_hpd) {
  2934. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2935. return 0;
  2936. }
  2937. hpd = entry->src_data;
  2938. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  2939. mask = interrupt_status_offsets[hpd].hpd;
  2940. int_control = hpd_int_control_offsets[hpd];
  2941. if (disp_int & mask) {
  2942. tmp = RREG32(int_control);
  2943. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK;
  2944. WREG32(int_control, tmp);
  2945. schedule_work(&adev->hotplug_work);
  2946. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  2947. }
  2948. return 0;
  2949. }
  2950. static int dce_v8_0_set_clockgating_state(void *handle,
  2951. enum amd_clockgating_state state)
  2952. {
  2953. return 0;
  2954. }
  2955. static int dce_v8_0_set_powergating_state(void *handle,
  2956. enum amd_powergating_state state)
  2957. {
  2958. return 0;
  2959. }
  2960. const struct amd_ip_funcs dce_v8_0_ip_funcs = {
  2961. .name = "dce_v8_0",
  2962. .early_init = dce_v8_0_early_init,
  2963. .late_init = NULL,
  2964. .sw_init = dce_v8_0_sw_init,
  2965. .sw_fini = dce_v8_0_sw_fini,
  2966. .hw_init = dce_v8_0_hw_init,
  2967. .hw_fini = dce_v8_0_hw_fini,
  2968. .suspend = dce_v8_0_suspend,
  2969. .resume = dce_v8_0_resume,
  2970. .is_idle = dce_v8_0_is_idle,
  2971. .wait_for_idle = dce_v8_0_wait_for_idle,
  2972. .soft_reset = dce_v8_0_soft_reset,
  2973. .set_clockgating_state = dce_v8_0_set_clockgating_state,
  2974. .set_powergating_state = dce_v8_0_set_powergating_state,
  2975. };
  2976. static void
  2977. dce_v8_0_encoder_mode_set(struct drm_encoder *encoder,
  2978. struct drm_display_mode *mode,
  2979. struct drm_display_mode *adjusted_mode)
  2980. {
  2981. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2982. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  2983. /* need to call this here rather than in prepare() since we need some crtc info */
  2984. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2985. /* set scaler clears this on some chips */
  2986. dce_v8_0_set_interleave(encoder->crtc, mode);
  2987. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2988. dce_v8_0_afmt_enable(encoder, true);
  2989. dce_v8_0_afmt_setmode(encoder, adjusted_mode);
  2990. }
  2991. }
  2992. static void dce_v8_0_encoder_prepare(struct drm_encoder *encoder)
  2993. {
  2994. struct amdgpu_device *adev = encoder->dev->dev_private;
  2995. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2996. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  2997. if ((amdgpu_encoder->active_device &
  2998. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2999. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3000. ENCODER_OBJECT_ID_NONE)) {
  3001. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3002. if (dig) {
  3003. dig->dig_encoder = dce_v8_0_pick_dig_encoder(encoder);
  3004. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3005. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3006. }
  3007. }
  3008. amdgpu_atombios_scratch_regs_lock(adev, true);
  3009. if (connector) {
  3010. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3011. /* select the clock/data port if it uses a router */
  3012. if (amdgpu_connector->router.cd_valid)
  3013. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3014. /* turn eDP panel on for mode set */
  3015. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3016. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3017. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3018. }
  3019. /* this is needed for the pll/ss setup to work correctly in some cases */
  3020. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3021. /* set up the FMT blocks */
  3022. dce_v8_0_program_fmt(encoder);
  3023. }
  3024. static void dce_v8_0_encoder_commit(struct drm_encoder *encoder)
  3025. {
  3026. struct drm_device *dev = encoder->dev;
  3027. struct amdgpu_device *adev = dev->dev_private;
  3028. /* need to call this here as we need the crtc set up */
  3029. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3030. amdgpu_atombios_scratch_regs_lock(adev, false);
  3031. }
  3032. static void dce_v8_0_encoder_disable(struct drm_encoder *encoder)
  3033. {
  3034. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3035. struct amdgpu_encoder_atom_dig *dig;
  3036. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3037. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3038. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3039. dce_v8_0_afmt_enable(encoder, false);
  3040. dig = amdgpu_encoder->enc_priv;
  3041. dig->dig_encoder = -1;
  3042. }
  3043. amdgpu_encoder->active_device = 0;
  3044. }
  3045. /* these are handled by the primary encoders */
  3046. static void dce_v8_0_ext_prepare(struct drm_encoder *encoder)
  3047. {
  3048. }
  3049. static void dce_v8_0_ext_commit(struct drm_encoder *encoder)
  3050. {
  3051. }
  3052. static void
  3053. dce_v8_0_ext_mode_set(struct drm_encoder *encoder,
  3054. struct drm_display_mode *mode,
  3055. struct drm_display_mode *adjusted_mode)
  3056. {
  3057. }
  3058. static void dce_v8_0_ext_disable(struct drm_encoder *encoder)
  3059. {
  3060. }
  3061. static void
  3062. dce_v8_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3063. {
  3064. }
  3065. static const struct drm_encoder_helper_funcs dce_v8_0_ext_helper_funcs = {
  3066. .dpms = dce_v8_0_ext_dpms,
  3067. .prepare = dce_v8_0_ext_prepare,
  3068. .mode_set = dce_v8_0_ext_mode_set,
  3069. .commit = dce_v8_0_ext_commit,
  3070. .disable = dce_v8_0_ext_disable,
  3071. /* no detect for TMDS/LVDS yet */
  3072. };
  3073. static const struct drm_encoder_helper_funcs dce_v8_0_dig_helper_funcs = {
  3074. .dpms = amdgpu_atombios_encoder_dpms,
  3075. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3076. .prepare = dce_v8_0_encoder_prepare,
  3077. .mode_set = dce_v8_0_encoder_mode_set,
  3078. .commit = dce_v8_0_encoder_commit,
  3079. .disable = dce_v8_0_encoder_disable,
  3080. .detect = amdgpu_atombios_encoder_dig_detect,
  3081. };
  3082. static const struct drm_encoder_helper_funcs dce_v8_0_dac_helper_funcs = {
  3083. .dpms = amdgpu_atombios_encoder_dpms,
  3084. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3085. .prepare = dce_v8_0_encoder_prepare,
  3086. .mode_set = dce_v8_0_encoder_mode_set,
  3087. .commit = dce_v8_0_encoder_commit,
  3088. .detect = amdgpu_atombios_encoder_dac_detect,
  3089. };
  3090. static void dce_v8_0_encoder_destroy(struct drm_encoder *encoder)
  3091. {
  3092. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3093. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3094. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3095. kfree(amdgpu_encoder->enc_priv);
  3096. drm_encoder_cleanup(encoder);
  3097. kfree(amdgpu_encoder);
  3098. }
  3099. static const struct drm_encoder_funcs dce_v8_0_encoder_funcs = {
  3100. .destroy = dce_v8_0_encoder_destroy,
  3101. };
  3102. static void dce_v8_0_encoder_add(struct amdgpu_device *adev,
  3103. uint32_t encoder_enum,
  3104. uint32_t supported_device,
  3105. u16 caps)
  3106. {
  3107. struct drm_device *dev = adev->ddev;
  3108. struct drm_encoder *encoder;
  3109. struct amdgpu_encoder *amdgpu_encoder;
  3110. /* see if we already added it */
  3111. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3112. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3113. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3114. amdgpu_encoder->devices |= supported_device;
  3115. return;
  3116. }
  3117. }
  3118. /* add a new one */
  3119. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3120. if (!amdgpu_encoder)
  3121. return;
  3122. encoder = &amdgpu_encoder->base;
  3123. switch (adev->mode_info.num_crtc) {
  3124. case 1:
  3125. encoder->possible_crtcs = 0x1;
  3126. break;
  3127. case 2:
  3128. default:
  3129. encoder->possible_crtcs = 0x3;
  3130. break;
  3131. case 4:
  3132. encoder->possible_crtcs = 0xf;
  3133. break;
  3134. case 6:
  3135. encoder->possible_crtcs = 0x3f;
  3136. break;
  3137. }
  3138. amdgpu_encoder->enc_priv = NULL;
  3139. amdgpu_encoder->encoder_enum = encoder_enum;
  3140. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3141. amdgpu_encoder->devices = supported_device;
  3142. amdgpu_encoder->rmx_type = RMX_OFF;
  3143. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3144. amdgpu_encoder->is_ext_encoder = false;
  3145. amdgpu_encoder->caps = caps;
  3146. switch (amdgpu_encoder->encoder_id) {
  3147. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3148. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3149. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3150. DRM_MODE_ENCODER_DAC, NULL);
  3151. drm_encoder_helper_add(encoder, &dce_v8_0_dac_helper_funcs);
  3152. break;
  3153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3154. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3155. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3156. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3157. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3158. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3159. amdgpu_encoder->rmx_type = RMX_FULL;
  3160. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3161. DRM_MODE_ENCODER_LVDS, NULL);
  3162. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3163. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3164. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3165. DRM_MODE_ENCODER_DAC, NULL);
  3166. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3167. } else {
  3168. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3169. DRM_MODE_ENCODER_TMDS, NULL);
  3170. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3171. }
  3172. drm_encoder_helper_add(encoder, &dce_v8_0_dig_helper_funcs);
  3173. break;
  3174. case ENCODER_OBJECT_ID_SI170B:
  3175. case ENCODER_OBJECT_ID_CH7303:
  3176. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3177. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3178. case ENCODER_OBJECT_ID_TITFP513:
  3179. case ENCODER_OBJECT_ID_VT1623:
  3180. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3181. case ENCODER_OBJECT_ID_TRAVIS:
  3182. case ENCODER_OBJECT_ID_NUTMEG:
  3183. /* these are handled by the primary encoders */
  3184. amdgpu_encoder->is_ext_encoder = true;
  3185. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3186. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3187. DRM_MODE_ENCODER_LVDS, NULL);
  3188. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3189. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3190. DRM_MODE_ENCODER_DAC, NULL);
  3191. else
  3192. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3193. DRM_MODE_ENCODER_TMDS, NULL);
  3194. drm_encoder_helper_add(encoder, &dce_v8_0_ext_helper_funcs);
  3195. break;
  3196. }
  3197. }
  3198. static const struct amdgpu_display_funcs dce_v8_0_display_funcs = {
  3199. .set_vga_render_state = &dce_v8_0_set_vga_render_state,
  3200. .bandwidth_update = &dce_v8_0_bandwidth_update,
  3201. .vblank_get_counter = &dce_v8_0_vblank_get_counter,
  3202. .vblank_wait = &dce_v8_0_vblank_wait,
  3203. .is_display_hung = &dce_v8_0_is_display_hung,
  3204. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3205. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3206. .hpd_sense = &dce_v8_0_hpd_sense,
  3207. .hpd_set_polarity = &dce_v8_0_hpd_set_polarity,
  3208. .hpd_get_gpio_reg = &dce_v8_0_hpd_get_gpio_reg,
  3209. .page_flip = &dce_v8_0_page_flip,
  3210. .page_flip_get_scanoutpos = &dce_v8_0_crtc_get_scanoutpos,
  3211. .add_encoder = &dce_v8_0_encoder_add,
  3212. .add_connector = &amdgpu_connector_add,
  3213. .stop_mc_access = &dce_v8_0_stop_mc_access,
  3214. .resume_mc_access = &dce_v8_0_resume_mc_access,
  3215. };
  3216. static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev)
  3217. {
  3218. if (adev->mode_info.funcs == NULL)
  3219. adev->mode_info.funcs = &dce_v8_0_display_funcs;
  3220. }
  3221. static const struct amdgpu_irq_src_funcs dce_v8_0_crtc_irq_funcs = {
  3222. .set = dce_v8_0_set_crtc_interrupt_state,
  3223. .process = dce_v8_0_crtc_irq,
  3224. };
  3225. static const struct amdgpu_irq_src_funcs dce_v8_0_pageflip_irq_funcs = {
  3226. .set = dce_v8_0_set_pageflip_interrupt_state,
  3227. .process = dce_v8_0_pageflip_irq,
  3228. };
  3229. static const struct amdgpu_irq_src_funcs dce_v8_0_hpd_irq_funcs = {
  3230. .set = dce_v8_0_set_hpd_interrupt_state,
  3231. .process = dce_v8_0_hpd_irq,
  3232. };
  3233. static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  3234. {
  3235. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3236. adev->crtc_irq.funcs = &dce_v8_0_crtc_irq_funcs;
  3237. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3238. adev->pageflip_irq.funcs = &dce_v8_0_pageflip_irq_funcs;
  3239. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3240. adev->hpd_irq.funcs = &dce_v8_0_hpd_irq_funcs;
  3241. }