amdgpu_device.c 93 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  58. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  59. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  60. static const char *amdgpu_asic_name[] = {
  61. "TAHITI",
  62. "PITCAIRN",
  63. "VERDE",
  64. "OLAND",
  65. "HAINAN",
  66. "BONAIRE",
  67. "KAVERI",
  68. "KABINI",
  69. "HAWAII",
  70. "MULLINS",
  71. "TOPAZ",
  72. "TONGA",
  73. "FIJI",
  74. "CARRIZO",
  75. "STONEY",
  76. "POLARIS10",
  77. "POLARIS11",
  78. "POLARIS12",
  79. "VEGA10",
  80. "RAVEN",
  81. "LAST",
  82. };
  83. bool amdgpu_device_is_px(struct drm_device *dev)
  84. {
  85. struct amdgpu_device *adev = dev->dev_private;
  86. if (adev->flags & AMD_IS_PX)
  87. return true;
  88. return false;
  89. }
  90. /*
  91. * MMIO register access helper functions.
  92. */
  93. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  94. uint32_t acc_flags)
  95. {
  96. uint32_t ret;
  97. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  98. BUG_ON(in_interrupt());
  99. return amdgpu_virt_kiq_rreg(adev, reg);
  100. }
  101. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  102. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  103. else {
  104. unsigned long flags;
  105. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  106. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  107. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  108. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  109. }
  110. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  111. return ret;
  112. }
  113. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  114. uint32_t acc_flags)
  115. {
  116. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  117. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  118. BUG_ON(in_interrupt());
  119. return amdgpu_virt_kiq_wreg(adev, reg, v);
  120. }
  121. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  122. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  123. else {
  124. unsigned long flags;
  125. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  126. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  127. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  128. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  129. }
  130. }
  131. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  132. {
  133. if ((reg * 4) < adev->rio_mem_size)
  134. return ioread32(adev->rio_mem + (reg * 4));
  135. else {
  136. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  137. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  138. }
  139. }
  140. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  141. {
  142. if ((reg * 4) < adev->rio_mem_size)
  143. iowrite32(v, adev->rio_mem + (reg * 4));
  144. else {
  145. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  146. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  147. }
  148. }
  149. /**
  150. * amdgpu_mm_rdoorbell - read a doorbell dword
  151. *
  152. * @adev: amdgpu_device pointer
  153. * @index: doorbell index
  154. *
  155. * Returns the value in the doorbell aperture at the
  156. * requested doorbell index (CIK).
  157. */
  158. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  159. {
  160. if (index < adev->doorbell.num_doorbells) {
  161. return readl(adev->doorbell.ptr + index);
  162. } else {
  163. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  164. return 0;
  165. }
  166. }
  167. /**
  168. * amdgpu_mm_wdoorbell - write a doorbell dword
  169. *
  170. * @adev: amdgpu_device pointer
  171. * @index: doorbell index
  172. * @v: value to write
  173. *
  174. * Writes @v to the doorbell aperture at the
  175. * requested doorbell index (CIK).
  176. */
  177. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  178. {
  179. if (index < adev->doorbell.num_doorbells) {
  180. writel(v, adev->doorbell.ptr + index);
  181. } else {
  182. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  183. }
  184. }
  185. /**
  186. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  187. *
  188. * @adev: amdgpu_device pointer
  189. * @index: doorbell index
  190. *
  191. * Returns the value in the doorbell aperture at the
  192. * requested doorbell index (VEGA10+).
  193. */
  194. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  195. {
  196. if (index < adev->doorbell.num_doorbells) {
  197. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  198. } else {
  199. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  200. return 0;
  201. }
  202. }
  203. /**
  204. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  205. *
  206. * @adev: amdgpu_device pointer
  207. * @index: doorbell index
  208. * @v: value to write
  209. *
  210. * Writes @v to the doorbell aperture at the
  211. * requested doorbell index (VEGA10+).
  212. */
  213. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  214. {
  215. if (index < adev->doorbell.num_doorbells) {
  216. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  217. } else {
  218. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  219. }
  220. }
  221. /**
  222. * amdgpu_invalid_rreg - dummy reg read function
  223. *
  224. * @adev: amdgpu device pointer
  225. * @reg: offset of register
  226. *
  227. * Dummy register read function. Used for register blocks
  228. * that certain asics don't have (all asics).
  229. * Returns the value in the register.
  230. */
  231. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  232. {
  233. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  234. BUG();
  235. return 0;
  236. }
  237. /**
  238. * amdgpu_invalid_wreg - dummy reg write function
  239. *
  240. * @adev: amdgpu device pointer
  241. * @reg: offset of register
  242. * @v: value to write to the register
  243. *
  244. * Dummy register read function. Used for register blocks
  245. * that certain asics don't have (all asics).
  246. */
  247. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  248. {
  249. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  250. reg, v);
  251. BUG();
  252. }
  253. /**
  254. * amdgpu_block_invalid_rreg - dummy reg read function
  255. *
  256. * @adev: amdgpu device pointer
  257. * @block: offset of instance
  258. * @reg: offset of register
  259. *
  260. * Dummy register read function. Used for register blocks
  261. * that certain asics don't have (all asics).
  262. * Returns the value in the register.
  263. */
  264. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  265. uint32_t block, uint32_t reg)
  266. {
  267. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  268. reg, block);
  269. BUG();
  270. return 0;
  271. }
  272. /**
  273. * amdgpu_block_invalid_wreg - dummy reg write function
  274. *
  275. * @adev: amdgpu device pointer
  276. * @block: offset of instance
  277. * @reg: offset of register
  278. * @v: value to write to the register
  279. *
  280. * Dummy register read function. Used for register blocks
  281. * that certain asics don't have (all asics).
  282. */
  283. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  284. uint32_t block,
  285. uint32_t reg, uint32_t v)
  286. {
  287. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  288. reg, block, v);
  289. BUG();
  290. }
  291. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  292. {
  293. int r;
  294. if (adev->vram_scratch.robj == NULL) {
  295. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  296. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  297. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  298. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  299. NULL, NULL, &adev->vram_scratch.robj);
  300. if (r) {
  301. return r;
  302. }
  303. }
  304. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  305. if (unlikely(r != 0))
  306. return r;
  307. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  308. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  309. if (r) {
  310. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  311. return r;
  312. }
  313. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  314. (void **)&adev->vram_scratch.ptr);
  315. if (r)
  316. amdgpu_bo_unpin(adev->vram_scratch.robj);
  317. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  318. return r;
  319. }
  320. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  321. {
  322. int r;
  323. if (adev->vram_scratch.robj == NULL) {
  324. return;
  325. }
  326. r = amdgpu_bo_reserve(adev->vram_scratch.robj, true);
  327. if (likely(r == 0)) {
  328. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  329. amdgpu_bo_unpin(adev->vram_scratch.robj);
  330. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  331. }
  332. amdgpu_bo_unref(&adev->vram_scratch.robj);
  333. }
  334. /**
  335. * amdgpu_program_register_sequence - program an array of registers.
  336. *
  337. * @adev: amdgpu_device pointer
  338. * @registers: pointer to the register array
  339. * @array_size: size of the register array
  340. *
  341. * Programs an array or registers with and and or masks.
  342. * This is a helper for setting golden registers.
  343. */
  344. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  345. const u32 *registers,
  346. const u32 array_size)
  347. {
  348. u32 tmp, reg, and_mask, or_mask;
  349. int i;
  350. if (array_size % 3)
  351. return;
  352. for (i = 0; i < array_size; i +=3) {
  353. reg = registers[i + 0];
  354. and_mask = registers[i + 1];
  355. or_mask = registers[i + 2];
  356. if (and_mask == 0xffffffff) {
  357. tmp = or_mask;
  358. } else {
  359. tmp = RREG32(reg);
  360. tmp &= ~and_mask;
  361. tmp |= or_mask;
  362. }
  363. WREG32(reg, tmp);
  364. }
  365. }
  366. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  367. {
  368. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  369. }
  370. /*
  371. * GPU doorbell aperture helpers function.
  372. */
  373. /**
  374. * amdgpu_doorbell_init - Init doorbell driver information.
  375. *
  376. * @adev: amdgpu_device pointer
  377. *
  378. * Init doorbell driver information (CIK)
  379. * Returns 0 on success, error on failure.
  380. */
  381. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  382. {
  383. /* doorbell bar mapping */
  384. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  385. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  386. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  387. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  388. if (adev->doorbell.num_doorbells == 0)
  389. return -EINVAL;
  390. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  391. adev->doorbell.num_doorbells *
  392. sizeof(u32));
  393. if (adev->doorbell.ptr == NULL)
  394. return -ENOMEM;
  395. return 0;
  396. }
  397. /**
  398. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  399. *
  400. * @adev: amdgpu_device pointer
  401. *
  402. * Tear down doorbell driver information (CIK)
  403. */
  404. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  405. {
  406. iounmap(adev->doorbell.ptr);
  407. adev->doorbell.ptr = NULL;
  408. }
  409. /**
  410. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  411. * setup amdkfd
  412. *
  413. * @adev: amdgpu_device pointer
  414. * @aperture_base: output returning doorbell aperture base physical address
  415. * @aperture_size: output returning doorbell aperture size in bytes
  416. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  417. *
  418. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  419. * takes doorbells required for its own rings and reports the setup to amdkfd.
  420. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  421. */
  422. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  423. phys_addr_t *aperture_base,
  424. size_t *aperture_size,
  425. size_t *start_offset)
  426. {
  427. /*
  428. * The first num_doorbells are used by amdgpu.
  429. * amdkfd takes whatever's left in the aperture.
  430. */
  431. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  432. *aperture_base = adev->doorbell.base;
  433. *aperture_size = adev->doorbell.size;
  434. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  435. } else {
  436. *aperture_base = 0;
  437. *aperture_size = 0;
  438. *start_offset = 0;
  439. }
  440. }
  441. /*
  442. * amdgpu_wb_*()
  443. * Writeback is the method by which the GPU updates special pages in memory
  444. * with the status of certain GPU events (fences, ring pointers,etc.).
  445. */
  446. /**
  447. * amdgpu_wb_fini - Disable Writeback and free memory
  448. *
  449. * @adev: amdgpu_device pointer
  450. *
  451. * Disables Writeback and frees the Writeback memory (all asics).
  452. * Used at driver shutdown.
  453. */
  454. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  455. {
  456. if (adev->wb.wb_obj) {
  457. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  458. &adev->wb.gpu_addr,
  459. (void **)&adev->wb.wb);
  460. adev->wb.wb_obj = NULL;
  461. }
  462. }
  463. /**
  464. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  465. *
  466. * @adev: amdgpu_device pointer
  467. *
  468. * Initializes writeback and allocates writeback memory (all asics).
  469. * Used at driver startup.
  470. * Returns 0 on success or an -error on failure.
  471. */
  472. static int amdgpu_wb_init(struct amdgpu_device *adev)
  473. {
  474. int r;
  475. if (adev->wb.wb_obj == NULL) {
  476. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
  477. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  478. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  479. (void **)&adev->wb.wb);
  480. if (r) {
  481. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  482. return r;
  483. }
  484. adev->wb.num_wb = AMDGPU_MAX_WB;
  485. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  486. /* clear wb memory */
  487. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  488. }
  489. return 0;
  490. }
  491. /**
  492. * amdgpu_wb_get - Allocate a wb entry
  493. *
  494. * @adev: amdgpu_device pointer
  495. * @wb: wb index
  496. *
  497. * Allocate a wb slot for use by the driver (all asics).
  498. * Returns 0 on success or -EINVAL on failure.
  499. */
  500. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  501. {
  502. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  503. if (offset < adev->wb.num_wb) {
  504. __set_bit(offset, adev->wb.used);
  505. *wb = offset;
  506. return 0;
  507. } else {
  508. return -EINVAL;
  509. }
  510. }
  511. /**
  512. * amdgpu_wb_get_64bit - Allocate a wb entry
  513. *
  514. * @adev: amdgpu_device pointer
  515. * @wb: wb index
  516. *
  517. * Allocate a wb slot for use by the driver (all asics).
  518. * Returns 0 on success or -EINVAL on failure.
  519. */
  520. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb)
  521. {
  522. unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
  523. adev->wb.num_wb, 0, 2, 7, 0);
  524. if ((offset + 1) < adev->wb.num_wb) {
  525. __set_bit(offset, adev->wb.used);
  526. __set_bit(offset + 1, adev->wb.used);
  527. *wb = offset;
  528. return 0;
  529. } else {
  530. return -EINVAL;
  531. }
  532. }
  533. /**
  534. * amdgpu_wb_free - Free a wb entry
  535. *
  536. * @adev: amdgpu_device pointer
  537. * @wb: wb index
  538. *
  539. * Free a wb slot allocated for use by the driver (all asics)
  540. */
  541. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  542. {
  543. if (wb < adev->wb.num_wb)
  544. __clear_bit(wb, adev->wb.used);
  545. }
  546. /**
  547. * amdgpu_wb_free_64bit - Free a wb entry
  548. *
  549. * @adev: amdgpu_device pointer
  550. * @wb: wb index
  551. *
  552. * Free a wb slot allocated for use by the driver (all asics)
  553. */
  554. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb)
  555. {
  556. if ((wb + 1) < adev->wb.num_wb) {
  557. __clear_bit(wb, adev->wb.used);
  558. __clear_bit(wb + 1, adev->wb.used);
  559. }
  560. }
  561. /**
  562. * amdgpu_vram_location - try to find VRAM location
  563. * @adev: amdgpu device structure holding all necessary informations
  564. * @mc: memory controller structure holding memory informations
  565. * @base: base address at which to put VRAM
  566. *
  567. * Function will try to place VRAM at base address provided
  568. * as parameter (which is so far either PCI aperture address or
  569. * for IGP TOM base address).
  570. *
  571. * If there is not enough space to fit the unvisible VRAM in the 32bits
  572. * address space then we limit the VRAM size to the aperture.
  573. *
  574. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  575. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  576. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  577. * not IGP.
  578. *
  579. * Note: we use mc_vram_size as on some board we need to program the mc to
  580. * cover the whole aperture even if VRAM size is inferior to aperture size
  581. * Novell bug 204882 + along with lots of ubuntu ones
  582. *
  583. * Note: when limiting vram it's safe to overwritte real_vram_size because
  584. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  585. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  586. * ones)
  587. *
  588. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  589. * explicitly check for that though.
  590. *
  591. * FIXME: when reducing VRAM size align new size on power of 2.
  592. */
  593. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  594. {
  595. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  596. mc->vram_start = base;
  597. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  598. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  599. mc->real_vram_size = mc->aper_size;
  600. mc->mc_vram_size = mc->aper_size;
  601. }
  602. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  603. if (limit && limit < mc->real_vram_size)
  604. mc->real_vram_size = limit;
  605. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  606. mc->mc_vram_size >> 20, mc->vram_start,
  607. mc->vram_end, mc->real_vram_size >> 20);
  608. }
  609. /**
  610. * amdgpu_gtt_location - try to find GTT location
  611. * @adev: amdgpu device structure holding all necessary informations
  612. * @mc: memory controller structure holding memory informations
  613. *
  614. * Function will place try to place GTT before or after VRAM.
  615. *
  616. * If GTT size is bigger than space left then we ajust GTT size.
  617. * Thus function will never fails.
  618. *
  619. * FIXME: when reducing GTT size align new size on power of 2.
  620. */
  621. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  622. {
  623. u64 size_af, size_bf;
  624. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  625. size_bf = mc->vram_start & ~mc->gtt_base_align;
  626. if (size_bf > size_af) {
  627. if (mc->gtt_size > size_bf) {
  628. dev_warn(adev->dev, "limiting GTT\n");
  629. mc->gtt_size = size_bf;
  630. }
  631. mc->gtt_start = 0;
  632. } else {
  633. if (mc->gtt_size > size_af) {
  634. dev_warn(adev->dev, "limiting GTT\n");
  635. mc->gtt_size = size_af;
  636. }
  637. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  638. }
  639. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  640. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  641. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  642. }
  643. /*
  644. * GPU helpers function.
  645. */
  646. /**
  647. * amdgpu_need_post - check if the hw need post or not
  648. *
  649. * @adev: amdgpu_device pointer
  650. *
  651. * Check if the asic has been initialized (all asics) at driver startup
  652. * or post is needed if hw reset is performed.
  653. * Returns true if need or false if not.
  654. */
  655. bool amdgpu_need_post(struct amdgpu_device *adev)
  656. {
  657. uint32_t reg;
  658. if (adev->has_hw_reset) {
  659. adev->has_hw_reset = false;
  660. return true;
  661. }
  662. /* then check MEM_SIZE, in case the crtcs are off */
  663. reg = amdgpu_asic_get_config_memsize(adev);
  664. if ((reg != 0) && (reg != 0xffffffff))
  665. return false;
  666. return true;
  667. }
  668. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  669. {
  670. if (amdgpu_sriov_vf(adev))
  671. return false;
  672. if (amdgpu_passthrough(adev)) {
  673. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  674. * some old smc fw still need driver do vPost otherwise gpu hang, while
  675. * those smc fw version above 22.15 doesn't have this flaw, so we force
  676. * vpost executed for smc version below 22.15
  677. */
  678. if (adev->asic_type == CHIP_FIJI) {
  679. int err;
  680. uint32_t fw_ver;
  681. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  682. /* force vPost if error occured */
  683. if (err)
  684. return true;
  685. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  686. if (fw_ver < 0x00160e00)
  687. return true;
  688. }
  689. }
  690. return amdgpu_need_post(adev);
  691. }
  692. /**
  693. * amdgpu_dummy_page_init - init dummy page used by the driver
  694. *
  695. * @adev: amdgpu_device pointer
  696. *
  697. * Allocate the dummy page used by the driver (all asics).
  698. * This dummy page is used by the driver as a filler for gart entries
  699. * when pages are taken out of the GART
  700. * Returns 0 on sucess, -ENOMEM on failure.
  701. */
  702. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  703. {
  704. if (adev->dummy_page.page)
  705. return 0;
  706. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  707. if (adev->dummy_page.page == NULL)
  708. return -ENOMEM;
  709. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  710. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  711. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  712. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  713. __free_page(adev->dummy_page.page);
  714. adev->dummy_page.page = NULL;
  715. return -ENOMEM;
  716. }
  717. return 0;
  718. }
  719. /**
  720. * amdgpu_dummy_page_fini - free dummy page used by the driver
  721. *
  722. * @adev: amdgpu_device pointer
  723. *
  724. * Frees the dummy page used by the driver (all asics).
  725. */
  726. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  727. {
  728. if (adev->dummy_page.page == NULL)
  729. return;
  730. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  731. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  732. __free_page(adev->dummy_page.page);
  733. adev->dummy_page.page = NULL;
  734. }
  735. /* ATOM accessor methods */
  736. /*
  737. * ATOM is an interpreted byte code stored in tables in the vbios. The
  738. * driver registers callbacks to access registers and the interpreter
  739. * in the driver parses the tables and executes then to program specific
  740. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  741. * atombios.h, and atom.c
  742. */
  743. /**
  744. * cail_pll_read - read PLL register
  745. *
  746. * @info: atom card_info pointer
  747. * @reg: PLL register offset
  748. *
  749. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  750. * Returns the value of the PLL register.
  751. */
  752. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  753. {
  754. return 0;
  755. }
  756. /**
  757. * cail_pll_write - write PLL register
  758. *
  759. * @info: atom card_info pointer
  760. * @reg: PLL register offset
  761. * @val: value to write to the pll register
  762. *
  763. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  764. */
  765. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  766. {
  767. }
  768. /**
  769. * cail_mc_read - read MC (Memory Controller) register
  770. *
  771. * @info: atom card_info pointer
  772. * @reg: MC register offset
  773. *
  774. * Provides an MC register accessor for the atom interpreter (r4xx+).
  775. * Returns the value of the MC register.
  776. */
  777. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  778. {
  779. return 0;
  780. }
  781. /**
  782. * cail_mc_write - write MC (Memory Controller) register
  783. *
  784. * @info: atom card_info pointer
  785. * @reg: MC register offset
  786. * @val: value to write to the pll register
  787. *
  788. * Provides a MC register accessor for the atom interpreter (r4xx+).
  789. */
  790. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  791. {
  792. }
  793. /**
  794. * cail_reg_write - write MMIO register
  795. *
  796. * @info: atom card_info pointer
  797. * @reg: MMIO register offset
  798. * @val: value to write to the pll register
  799. *
  800. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  801. */
  802. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  803. {
  804. struct amdgpu_device *adev = info->dev->dev_private;
  805. WREG32(reg, val);
  806. }
  807. /**
  808. * cail_reg_read - read MMIO register
  809. *
  810. * @info: atom card_info pointer
  811. * @reg: MMIO register offset
  812. *
  813. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  814. * Returns the value of the MMIO register.
  815. */
  816. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  817. {
  818. struct amdgpu_device *adev = info->dev->dev_private;
  819. uint32_t r;
  820. r = RREG32(reg);
  821. return r;
  822. }
  823. /**
  824. * cail_ioreg_write - write IO register
  825. *
  826. * @info: atom card_info pointer
  827. * @reg: IO register offset
  828. * @val: value to write to the pll register
  829. *
  830. * Provides a IO register accessor for the atom interpreter (r4xx+).
  831. */
  832. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  833. {
  834. struct amdgpu_device *adev = info->dev->dev_private;
  835. WREG32_IO(reg, val);
  836. }
  837. /**
  838. * cail_ioreg_read - read IO register
  839. *
  840. * @info: atom card_info pointer
  841. * @reg: IO register offset
  842. *
  843. * Provides an IO register accessor for the atom interpreter (r4xx+).
  844. * Returns the value of the IO register.
  845. */
  846. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  847. {
  848. struct amdgpu_device *adev = info->dev->dev_private;
  849. uint32_t r;
  850. r = RREG32_IO(reg);
  851. return r;
  852. }
  853. /**
  854. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  855. *
  856. * @adev: amdgpu_device pointer
  857. *
  858. * Frees the driver info and register access callbacks for the ATOM
  859. * interpreter (r4xx+).
  860. * Called at driver shutdown.
  861. */
  862. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  863. {
  864. if (adev->mode_info.atom_context) {
  865. kfree(adev->mode_info.atom_context->scratch);
  866. kfree(adev->mode_info.atom_context->iio);
  867. }
  868. kfree(adev->mode_info.atom_context);
  869. adev->mode_info.atom_context = NULL;
  870. kfree(adev->mode_info.atom_card_info);
  871. adev->mode_info.atom_card_info = NULL;
  872. }
  873. /**
  874. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  875. *
  876. * @adev: amdgpu_device pointer
  877. *
  878. * Initializes the driver info and register access callbacks for the
  879. * ATOM interpreter (r4xx+).
  880. * Returns 0 on sucess, -ENOMEM on failure.
  881. * Called at driver startup.
  882. */
  883. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  884. {
  885. struct card_info *atom_card_info =
  886. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  887. if (!atom_card_info)
  888. return -ENOMEM;
  889. adev->mode_info.atom_card_info = atom_card_info;
  890. atom_card_info->dev = adev->ddev;
  891. atom_card_info->reg_read = cail_reg_read;
  892. atom_card_info->reg_write = cail_reg_write;
  893. /* needed for iio ops */
  894. if (adev->rio_mem) {
  895. atom_card_info->ioreg_read = cail_ioreg_read;
  896. atom_card_info->ioreg_write = cail_ioreg_write;
  897. } else {
  898. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  899. atom_card_info->ioreg_read = cail_reg_read;
  900. atom_card_info->ioreg_write = cail_reg_write;
  901. }
  902. atom_card_info->mc_read = cail_mc_read;
  903. atom_card_info->mc_write = cail_mc_write;
  904. atom_card_info->pll_read = cail_pll_read;
  905. atom_card_info->pll_write = cail_pll_write;
  906. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  907. if (!adev->mode_info.atom_context) {
  908. amdgpu_atombios_fini(adev);
  909. return -ENOMEM;
  910. }
  911. mutex_init(&adev->mode_info.atom_context->mutex);
  912. if (adev->is_atom_fw) {
  913. amdgpu_atomfirmware_scratch_regs_init(adev);
  914. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  915. } else {
  916. amdgpu_atombios_scratch_regs_init(adev);
  917. amdgpu_atombios_allocate_fb_scratch(adev);
  918. }
  919. return 0;
  920. }
  921. /* if we get transitioned to only one device, take VGA back */
  922. /**
  923. * amdgpu_vga_set_decode - enable/disable vga decode
  924. *
  925. * @cookie: amdgpu_device pointer
  926. * @state: enable/disable vga decode
  927. *
  928. * Enable/disable vga decode (all asics).
  929. * Returns VGA resource flags.
  930. */
  931. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  932. {
  933. struct amdgpu_device *adev = cookie;
  934. amdgpu_asic_set_vga_state(adev, state);
  935. if (state)
  936. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  937. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  938. else
  939. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  940. }
  941. /**
  942. * amdgpu_check_pot_argument - check that argument is a power of two
  943. *
  944. * @arg: value to check
  945. *
  946. * Validates that a certain argument is a power of two (all asics).
  947. * Returns true if argument is valid.
  948. */
  949. static bool amdgpu_check_pot_argument(int arg)
  950. {
  951. return (arg & (arg - 1)) == 0;
  952. }
  953. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  954. {
  955. /* defines number of bits in page table versus page directory,
  956. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  957. * page table and the remaining bits are in the page directory */
  958. if (amdgpu_vm_block_size == -1)
  959. return;
  960. if (amdgpu_vm_block_size < 9) {
  961. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  962. amdgpu_vm_block_size);
  963. goto def_value;
  964. }
  965. if (amdgpu_vm_block_size > 24 ||
  966. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  967. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  968. amdgpu_vm_block_size);
  969. goto def_value;
  970. }
  971. return;
  972. def_value:
  973. amdgpu_vm_block_size = -1;
  974. }
  975. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  976. {
  977. if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
  978. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  979. amdgpu_vm_size);
  980. goto def_value;
  981. }
  982. if (amdgpu_vm_size < 1) {
  983. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  984. amdgpu_vm_size);
  985. goto def_value;
  986. }
  987. /*
  988. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  989. */
  990. if (amdgpu_vm_size > 1024) {
  991. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  992. amdgpu_vm_size);
  993. goto def_value;
  994. }
  995. return;
  996. def_value:
  997. amdgpu_vm_size = -1;
  998. }
  999. /**
  1000. * amdgpu_check_arguments - validate module params
  1001. *
  1002. * @adev: amdgpu_device pointer
  1003. *
  1004. * Validates certain module parameters and updates
  1005. * the associated values used by the driver (all asics).
  1006. */
  1007. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  1008. {
  1009. if (amdgpu_sched_jobs < 4) {
  1010. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  1011. amdgpu_sched_jobs);
  1012. amdgpu_sched_jobs = 4;
  1013. } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
  1014. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  1015. amdgpu_sched_jobs);
  1016. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  1017. }
  1018. if (amdgpu_gart_size != -1) {
  1019. /* gtt size must be greater or equal to 32M */
  1020. if (amdgpu_gart_size < 32) {
  1021. dev_warn(adev->dev, "gart size (%d) too small\n",
  1022. amdgpu_gart_size);
  1023. amdgpu_gart_size = -1;
  1024. }
  1025. }
  1026. amdgpu_check_vm_size(adev);
  1027. amdgpu_check_block_size(adev);
  1028. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1029. !amdgpu_check_pot_argument(amdgpu_vram_page_split))) {
  1030. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1031. amdgpu_vram_page_split);
  1032. amdgpu_vram_page_split = 1024;
  1033. }
  1034. }
  1035. /**
  1036. * amdgpu_switcheroo_set_state - set switcheroo state
  1037. *
  1038. * @pdev: pci dev pointer
  1039. * @state: vga_switcheroo state
  1040. *
  1041. * Callback for the switcheroo driver. Suspends or resumes the
  1042. * the asics before or after it is powered up using ACPI methods.
  1043. */
  1044. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1045. {
  1046. struct drm_device *dev = pci_get_drvdata(pdev);
  1047. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1048. return;
  1049. if (state == VGA_SWITCHEROO_ON) {
  1050. unsigned d3_delay = dev->pdev->d3_delay;
  1051. pr_info("amdgpu: switched on\n");
  1052. /* don't suspend or resume card normally */
  1053. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1054. amdgpu_device_resume(dev, true, true);
  1055. dev->pdev->d3_delay = d3_delay;
  1056. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1057. drm_kms_helper_poll_enable(dev);
  1058. } else {
  1059. pr_info("amdgpu: switched off\n");
  1060. drm_kms_helper_poll_disable(dev);
  1061. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1062. amdgpu_device_suspend(dev, true, true);
  1063. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1064. }
  1065. }
  1066. /**
  1067. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1068. *
  1069. * @pdev: pci dev pointer
  1070. *
  1071. * Callback for the switcheroo driver. Check of the switcheroo
  1072. * state can be changed.
  1073. * Returns true if the state can be changed, false if not.
  1074. */
  1075. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1076. {
  1077. struct drm_device *dev = pci_get_drvdata(pdev);
  1078. /*
  1079. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1080. * locking inversion with the driver load path. And the access here is
  1081. * completely racy anyway. So don't bother with locking for now.
  1082. */
  1083. return dev->open_count == 0;
  1084. }
  1085. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1086. .set_gpu_state = amdgpu_switcheroo_set_state,
  1087. .reprobe = NULL,
  1088. .can_switch = amdgpu_switcheroo_can_switch,
  1089. };
  1090. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1091. enum amd_ip_block_type block_type,
  1092. enum amd_clockgating_state state)
  1093. {
  1094. int i, r = 0;
  1095. for (i = 0; i < adev->num_ip_blocks; i++) {
  1096. if (!adev->ip_blocks[i].status.valid)
  1097. continue;
  1098. if (adev->ip_blocks[i].version->type != block_type)
  1099. continue;
  1100. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1101. continue;
  1102. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1103. (void *)adev, state);
  1104. if (r)
  1105. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1106. adev->ip_blocks[i].version->funcs->name, r);
  1107. }
  1108. return r;
  1109. }
  1110. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1111. enum amd_ip_block_type block_type,
  1112. enum amd_powergating_state state)
  1113. {
  1114. int i, r = 0;
  1115. for (i = 0; i < adev->num_ip_blocks; i++) {
  1116. if (!adev->ip_blocks[i].status.valid)
  1117. continue;
  1118. if (adev->ip_blocks[i].version->type != block_type)
  1119. continue;
  1120. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1121. continue;
  1122. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1123. (void *)adev, state);
  1124. if (r)
  1125. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1126. adev->ip_blocks[i].version->funcs->name, r);
  1127. }
  1128. return r;
  1129. }
  1130. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1131. {
  1132. int i;
  1133. for (i = 0; i < adev->num_ip_blocks; i++) {
  1134. if (!adev->ip_blocks[i].status.valid)
  1135. continue;
  1136. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1137. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1138. }
  1139. }
  1140. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1141. enum amd_ip_block_type block_type)
  1142. {
  1143. int i, r;
  1144. for (i = 0; i < adev->num_ip_blocks; i++) {
  1145. if (!adev->ip_blocks[i].status.valid)
  1146. continue;
  1147. if (adev->ip_blocks[i].version->type == block_type) {
  1148. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1149. if (r)
  1150. return r;
  1151. break;
  1152. }
  1153. }
  1154. return 0;
  1155. }
  1156. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1157. enum amd_ip_block_type block_type)
  1158. {
  1159. int i;
  1160. for (i = 0; i < adev->num_ip_blocks; i++) {
  1161. if (!adev->ip_blocks[i].status.valid)
  1162. continue;
  1163. if (adev->ip_blocks[i].version->type == block_type)
  1164. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1165. }
  1166. return true;
  1167. }
  1168. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1169. enum amd_ip_block_type type)
  1170. {
  1171. int i;
  1172. for (i = 0; i < adev->num_ip_blocks; i++)
  1173. if (adev->ip_blocks[i].version->type == type)
  1174. return &adev->ip_blocks[i];
  1175. return NULL;
  1176. }
  1177. /**
  1178. * amdgpu_ip_block_version_cmp
  1179. *
  1180. * @adev: amdgpu_device pointer
  1181. * @type: enum amd_ip_block_type
  1182. * @major: major version
  1183. * @minor: minor version
  1184. *
  1185. * return 0 if equal or greater
  1186. * return 1 if smaller or the ip_block doesn't exist
  1187. */
  1188. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1189. enum amd_ip_block_type type,
  1190. u32 major, u32 minor)
  1191. {
  1192. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1193. if (ip_block && ((ip_block->version->major > major) ||
  1194. ((ip_block->version->major == major) &&
  1195. (ip_block->version->minor >= minor))))
  1196. return 0;
  1197. return 1;
  1198. }
  1199. /**
  1200. * amdgpu_ip_block_add
  1201. *
  1202. * @adev: amdgpu_device pointer
  1203. * @ip_block_version: pointer to the IP to add
  1204. *
  1205. * Adds the IP block driver information to the collection of IPs
  1206. * on the asic.
  1207. */
  1208. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1209. const struct amdgpu_ip_block_version *ip_block_version)
  1210. {
  1211. if (!ip_block_version)
  1212. return -EINVAL;
  1213. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1214. return 0;
  1215. }
  1216. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1217. {
  1218. adev->enable_virtual_display = false;
  1219. if (amdgpu_virtual_display) {
  1220. struct drm_device *ddev = adev->ddev;
  1221. const char *pci_address_name = pci_name(ddev->pdev);
  1222. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1223. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1224. pciaddstr_tmp = pciaddstr;
  1225. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1226. pciaddname = strsep(&pciaddname_tmp, ",");
  1227. if (!strcmp("all", pciaddname)
  1228. || !strcmp(pci_address_name, pciaddname)) {
  1229. long num_crtc;
  1230. int res = -1;
  1231. adev->enable_virtual_display = true;
  1232. if (pciaddname_tmp)
  1233. res = kstrtol(pciaddname_tmp, 10,
  1234. &num_crtc);
  1235. if (!res) {
  1236. if (num_crtc < 1)
  1237. num_crtc = 1;
  1238. if (num_crtc > 6)
  1239. num_crtc = 6;
  1240. adev->mode_info.num_crtc = num_crtc;
  1241. } else {
  1242. adev->mode_info.num_crtc = 1;
  1243. }
  1244. break;
  1245. }
  1246. }
  1247. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1248. amdgpu_virtual_display, pci_address_name,
  1249. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1250. kfree(pciaddstr);
  1251. }
  1252. }
  1253. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1254. {
  1255. const struct firmware *fw;
  1256. const char *chip_name;
  1257. char fw_name[30];
  1258. int err;
  1259. const struct gpu_info_firmware_header_v1_0 *hdr;
  1260. switch (adev->asic_type) {
  1261. case CHIP_TOPAZ:
  1262. case CHIP_TONGA:
  1263. case CHIP_FIJI:
  1264. case CHIP_POLARIS11:
  1265. case CHIP_POLARIS10:
  1266. case CHIP_POLARIS12:
  1267. case CHIP_CARRIZO:
  1268. case CHIP_STONEY:
  1269. #ifdef CONFIG_DRM_AMDGPU_SI
  1270. case CHIP_VERDE:
  1271. case CHIP_TAHITI:
  1272. case CHIP_PITCAIRN:
  1273. case CHIP_OLAND:
  1274. case CHIP_HAINAN:
  1275. #endif
  1276. #ifdef CONFIG_DRM_AMDGPU_CIK
  1277. case CHIP_BONAIRE:
  1278. case CHIP_HAWAII:
  1279. case CHIP_KAVERI:
  1280. case CHIP_KABINI:
  1281. case CHIP_MULLINS:
  1282. #endif
  1283. default:
  1284. return 0;
  1285. case CHIP_VEGA10:
  1286. chip_name = "vega10";
  1287. break;
  1288. case CHIP_RAVEN:
  1289. chip_name = "raven";
  1290. break;
  1291. }
  1292. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1293. err = request_firmware(&fw, fw_name, adev->dev);
  1294. if (err) {
  1295. dev_err(adev->dev,
  1296. "Failed to load gpu_info firmware \"%s\"\n",
  1297. fw_name);
  1298. goto out;
  1299. }
  1300. err = amdgpu_ucode_validate(fw);
  1301. if (err) {
  1302. dev_err(adev->dev,
  1303. "Failed to validate gpu_info firmware \"%s\"\n",
  1304. fw_name);
  1305. goto out;
  1306. }
  1307. hdr = (const struct gpu_info_firmware_header_v1_0 *)fw->data;
  1308. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1309. switch (hdr->version_major) {
  1310. case 1:
  1311. {
  1312. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1313. (const struct gpu_info_firmware_v1_0 *)(fw->data +
  1314. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1315. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1316. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1317. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1318. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1319. adev->gfx.config.max_texture_channel_caches =
  1320. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1321. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1322. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1323. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1324. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1325. adev->gfx.config.double_offchip_lds_buf =
  1326. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1327. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1328. break;
  1329. }
  1330. default:
  1331. dev_err(adev->dev,
  1332. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1333. err = -EINVAL;
  1334. goto out;
  1335. }
  1336. out:
  1337. release_firmware(fw);
  1338. fw = NULL;
  1339. return err;
  1340. }
  1341. static int amdgpu_early_init(struct amdgpu_device *adev)
  1342. {
  1343. int i, r;
  1344. amdgpu_device_enable_virtual_display(adev);
  1345. switch (adev->asic_type) {
  1346. case CHIP_TOPAZ:
  1347. case CHIP_TONGA:
  1348. case CHIP_FIJI:
  1349. case CHIP_POLARIS11:
  1350. case CHIP_POLARIS10:
  1351. case CHIP_POLARIS12:
  1352. case CHIP_CARRIZO:
  1353. case CHIP_STONEY:
  1354. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1355. adev->family = AMDGPU_FAMILY_CZ;
  1356. else
  1357. adev->family = AMDGPU_FAMILY_VI;
  1358. r = vi_set_ip_blocks(adev);
  1359. if (r)
  1360. return r;
  1361. break;
  1362. #ifdef CONFIG_DRM_AMDGPU_SI
  1363. case CHIP_VERDE:
  1364. case CHIP_TAHITI:
  1365. case CHIP_PITCAIRN:
  1366. case CHIP_OLAND:
  1367. case CHIP_HAINAN:
  1368. adev->family = AMDGPU_FAMILY_SI;
  1369. r = si_set_ip_blocks(adev);
  1370. if (r)
  1371. return r;
  1372. break;
  1373. #endif
  1374. #ifdef CONFIG_DRM_AMDGPU_CIK
  1375. case CHIP_BONAIRE:
  1376. case CHIP_HAWAII:
  1377. case CHIP_KAVERI:
  1378. case CHIP_KABINI:
  1379. case CHIP_MULLINS:
  1380. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1381. adev->family = AMDGPU_FAMILY_CI;
  1382. else
  1383. adev->family = AMDGPU_FAMILY_KV;
  1384. r = cik_set_ip_blocks(adev);
  1385. if (r)
  1386. return r;
  1387. break;
  1388. #endif
  1389. case CHIP_VEGA10:
  1390. case CHIP_RAVEN:
  1391. if (adev->asic_type == CHIP_RAVEN)
  1392. adev->family = AMDGPU_FAMILY_RV;
  1393. else
  1394. adev->family = AMDGPU_FAMILY_AI;
  1395. r = soc15_set_ip_blocks(adev);
  1396. if (r)
  1397. return r;
  1398. break;
  1399. default:
  1400. /* FIXME: not supported yet */
  1401. return -EINVAL;
  1402. }
  1403. r = amdgpu_device_parse_gpu_info_fw(adev);
  1404. if (r)
  1405. return r;
  1406. if (amdgpu_sriov_vf(adev)) {
  1407. r = amdgpu_virt_request_full_gpu(adev, true);
  1408. if (r)
  1409. return r;
  1410. }
  1411. for (i = 0; i < adev->num_ip_blocks; i++) {
  1412. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1413. DRM_ERROR("disabled ip block: %d\n", i);
  1414. adev->ip_blocks[i].status.valid = false;
  1415. } else {
  1416. if (adev->ip_blocks[i].version->funcs->early_init) {
  1417. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1418. if (r == -ENOENT) {
  1419. adev->ip_blocks[i].status.valid = false;
  1420. } else if (r) {
  1421. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1422. adev->ip_blocks[i].version->funcs->name, r);
  1423. return r;
  1424. } else {
  1425. adev->ip_blocks[i].status.valid = true;
  1426. }
  1427. } else {
  1428. adev->ip_blocks[i].status.valid = true;
  1429. }
  1430. }
  1431. }
  1432. adev->cg_flags &= amdgpu_cg_mask;
  1433. adev->pg_flags &= amdgpu_pg_mask;
  1434. return 0;
  1435. }
  1436. static int amdgpu_init(struct amdgpu_device *adev)
  1437. {
  1438. int i, r;
  1439. for (i = 0; i < adev->num_ip_blocks; i++) {
  1440. if (!adev->ip_blocks[i].status.valid)
  1441. continue;
  1442. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1443. if (r) {
  1444. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1445. adev->ip_blocks[i].version->funcs->name, r);
  1446. return r;
  1447. }
  1448. adev->ip_blocks[i].status.sw = true;
  1449. /* need to do gmc hw init early so we can allocate gpu mem */
  1450. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1451. r = amdgpu_vram_scratch_init(adev);
  1452. if (r) {
  1453. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1454. return r;
  1455. }
  1456. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1457. if (r) {
  1458. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1459. return r;
  1460. }
  1461. r = amdgpu_wb_init(adev);
  1462. if (r) {
  1463. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1464. return r;
  1465. }
  1466. adev->ip_blocks[i].status.hw = true;
  1467. /* right after GMC hw init, we create CSA */
  1468. if (amdgpu_sriov_vf(adev)) {
  1469. r = amdgpu_allocate_static_csa(adev);
  1470. if (r) {
  1471. DRM_ERROR("allocate CSA failed %d\n", r);
  1472. return r;
  1473. }
  1474. }
  1475. }
  1476. }
  1477. for (i = 0; i < adev->num_ip_blocks; i++) {
  1478. if (!adev->ip_blocks[i].status.sw)
  1479. continue;
  1480. /* gmc hw init is done early */
  1481. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1482. continue;
  1483. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1484. if (r) {
  1485. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1486. adev->ip_blocks[i].version->funcs->name, r);
  1487. return r;
  1488. }
  1489. adev->ip_blocks[i].status.hw = true;
  1490. }
  1491. return 0;
  1492. }
  1493. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1494. {
  1495. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1496. }
  1497. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1498. {
  1499. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1500. AMDGPU_RESET_MAGIC_NUM);
  1501. }
  1502. static int amdgpu_late_init(struct amdgpu_device *adev)
  1503. {
  1504. int i = 0, r;
  1505. for (i = 0; i < adev->num_ip_blocks; i++) {
  1506. if (!adev->ip_blocks[i].status.valid)
  1507. continue;
  1508. if (adev->ip_blocks[i].version->funcs->late_init) {
  1509. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1510. if (r) {
  1511. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1512. adev->ip_blocks[i].version->funcs->name, r);
  1513. return r;
  1514. }
  1515. adev->ip_blocks[i].status.late_initialized = true;
  1516. }
  1517. /* skip CG for VCE/UVD, it's handled specially */
  1518. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1519. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1520. /* enable clockgating to save power */
  1521. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1522. AMD_CG_STATE_GATE);
  1523. if (r) {
  1524. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1525. adev->ip_blocks[i].version->funcs->name, r);
  1526. return r;
  1527. }
  1528. }
  1529. }
  1530. amdgpu_fill_reset_magic(adev);
  1531. return 0;
  1532. }
  1533. static int amdgpu_fini(struct amdgpu_device *adev)
  1534. {
  1535. int i, r;
  1536. /* need to disable SMC first */
  1537. for (i = 0; i < adev->num_ip_blocks; i++) {
  1538. if (!adev->ip_blocks[i].status.hw)
  1539. continue;
  1540. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1541. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1542. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1543. AMD_CG_STATE_UNGATE);
  1544. if (r) {
  1545. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1546. adev->ip_blocks[i].version->funcs->name, r);
  1547. return r;
  1548. }
  1549. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1550. /* XXX handle errors */
  1551. if (r) {
  1552. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1553. adev->ip_blocks[i].version->funcs->name, r);
  1554. }
  1555. adev->ip_blocks[i].status.hw = false;
  1556. break;
  1557. }
  1558. }
  1559. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1560. if (!adev->ip_blocks[i].status.hw)
  1561. continue;
  1562. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1563. amdgpu_wb_fini(adev);
  1564. amdgpu_vram_scratch_fini(adev);
  1565. }
  1566. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1567. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1568. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1569. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1570. AMD_CG_STATE_UNGATE);
  1571. if (r) {
  1572. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1573. adev->ip_blocks[i].version->funcs->name, r);
  1574. return r;
  1575. }
  1576. }
  1577. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1578. /* XXX handle errors */
  1579. if (r) {
  1580. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1581. adev->ip_blocks[i].version->funcs->name, r);
  1582. }
  1583. adev->ip_blocks[i].status.hw = false;
  1584. }
  1585. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1586. if (!adev->ip_blocks[i].status.sw)
  1587. continue;
  1588. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1589. /* XXX handle errors */
  1590. if (r) {
  1591. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1592. adev->ip_blocks[i].version->funcs->name, r);
  1593. }
  1594. adev->ip_blocks[i].status.sw = false;
  1595. adev->ip_blocks[i].status.valid = false;
  1596. }
  1597. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1598. if (!adev->ip_blocks[i].status.late_initialized)
  1599. continue;
  1600. if (adev->ip_blocks[i].version->funcs->late_fini)
  1601. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1602. adev->ip_blocks[i].status.late_initialized = false;
  1603. }
  1604. if (amdgpu_sriov_vf(adev)) {
  1605. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1606. amdgpu_virt_release_full_gpu(adev, false);
  1607. }
  1608. return 0;
  1609. }
  1610. int amdgpu_suspend(struct amdgpu_device *adev)
  1611. {
  1612. int i, r;
  1613. if (amdgpu_sriov_vf(adev))
  1614. amdgpu_virt_request_full_gpu(adev, false);
  1615. /* ungate SMC block first */
  1616. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1617. AMD_CG_STATE_UNGATE);
  1618. if (r) {
  1619. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1620. }
  1621. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1622. if (!adev->ip_blocks[i].status.valid)
  1623. continue;
  1624. /* ungate blocks so that suspend can properly shut them down */
  1625. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1626. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1627. AMD_CG_STATE_UNGATE);
  1628. if (r) {
  1629. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1630. adev->ip_blocks[i].version->funcs->name, r);
  1631. }
  1632. }
  1633. /* XXX handle errors */
  1634. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1635. /* XXX handle errors */
  1636. if (r) {
  1637. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1638. adev->ip_blocks[i].version->funcs->name, r);
  1639. }
  1640. }
  1641. if (amdgpu_sriov_vf(adev))
  1642. amdgpu_virt_release_full_gpu(adev, false);
  1643. return 0;
  1644. }
  1645. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1646. {
  1647. int i, r;
  1648. static enum amd_ip_block_type ip_order[] = {
  1649. AMD_IP_BLOCK_TYPE_GMC,
  1650. AMD_IP_BLOCK_TYPE_COMMON,
  1651. AMD_IP_BLOCK_TYPE_GFXHUB,
  1652. AMD_IP_BLOCK_TYPE_MMHUB,
  1653. AMD_IP_BLOCK_TYPE_IH,
  1654. };
  1655. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1656. int j;
  1657. struct amdgpu_ip_block *block;
  1658. for (j = 0; j < adev->num_ip_blocks; j++) {
  1659. block = &adev->ip_blocks[j];
  1660. if (block->version->type != ip_order[i] ||
  1661. !block->status.valid)
  1662. continue;
  1663. r = block->version->funcs->hw_init(adev);
  1664. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1665. }
  1666. }
  1667. return 0;
  1668. }
  1669. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1670. {
  1671. int i, r;
  1672. static enum amd_ip_block_type ip_order[] = {
  1673. AMD_IP_BLOCK_TYPE_SMC,
  1674. AMD_IP_BLOCK_TYPE_DCE,
  1675. AMD_IP_BLOCK_TYPE_GFX,
  1676. AMD_IP_BLOCK_TYPE_SDMA,
  1677. AMD_IP_BLOCK_TYPE_VCE,
  1678. };
  1679. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1680. int j;
  1681. struct amdgpu_ip_block *block;
  1682. for (j = 0; j < adev->num_ip_blocks; j++) {
  1683. block = &adev->ip_blocks[j];
  1684. if (block->version->type != ip_order[i] ||
  1685. !block->status.valid)
  1686. continue;
  1687. r = block->version->funcs->hw_init(adev);
  1688. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1689. }
  1690. }
  1691. return 0;
  1692. }
  1693. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1694. {
  1695. int i, r;
  1696. for (i = 0; i < adev->num_ip_blocks; i++) {
  1697. if (!adev->ip_blocks[i].status.valid)
  1698. continue;
  1699. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1700. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1701. adev->ip_blocks[i].version->type ==
  1702. AMD_IP_BLOCK_TYPE_IH) {
  1703. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1704. if (r) {
  1705. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1706. adev->ip_blocks[i].version->funcs->name, r);
  1707. return r;
  1708. }
  1709. }
  1710. }
  1711. return 0;
  1712. }
  1713. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1714. {
  1715. int i, r;
  1716. for (i = 0; i < adev->num_ip_blocks; i++) {
  1717. if (!adev->ip_blocks[i].status.valid)
  1718. continue;
  1719. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1720. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1721. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1722. continue;
  1723. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1724. if (r) {
  1725. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1726. adev->ip_blocks[i].version->funcs->name, r);
  1727. return r;
  1728. }
  1729. }
  1730. return 0;
  1731. }
  1732. static int amdgpu_resume(struct amdgpu_device *adev)
  1733. {
  1734. int r;
  1735. r = amdgpu_resume_phase1(adev);
  1736. if (r)
  1737. return r;
  1738. r = amdgpu_resume_phase2(adev);
  1739. return r;
  1740. }
  1741. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1742. {
  1743. if (adev->is_atom_fw) {
  1744. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1745. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1746. } else {
  1747. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1748. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1749. }
  1750. }
  1751. /**
  1752. * amdgpu_device_init - initialize the driver
  1753. *
  1754. * @adev: amdgpu_device pointer
  1755. * @pdev: drm dev pointer
  1756. * @pdev: pci dev pointer
  1757. * @flags: driver flags
  1758. *
  1759. * Initializes the driver info and hw (all asics).
  1760. * Returns 0 for success or an error on failure.
  1761. * Called at driver startup.
  1762. */
  1763. int amdgpu_device_init(struct amdgpu_device *adev,
  1764. struct drm_device *ddev,
  1765. struct pci_dev *pdev,
  1766. uint32_t flags)
  1767. {
  1768. int r, i;
  1769. bool runtime = false;
  1770. u32 max_MBps;
  1771. adev->shutdown = false;
  1772. adev->dev = &pdev->dev;
  1773. adev->ddev = ddev;
  1774. adev->pdev = pdev;
  1775. adev->flags = flags;
  1776. adev->asic_type = flags & AMD_ASIC_MASK;
  1777. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1778. adev->mc.gtt_size = 512 * 1024 * 1024;
  1779. adev->accel_working = false;
  1780. adev->num_rings = 0;
  1781. adev->mman.buffer_funcs = NULL;
  1782. adev->mman.buffer_funcs_ring = NULL;
  1783. adev->vm_manager.vm_pte_funcs = NULL;
  1784. adev->vm_manager.vm_pte_num_rings = 0;
  1785. adev->gart.gart_funcs = NULL;
  1786. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1787. adev->smc_rreg = &amdgpu_invalid_rreg;
  1788. adev->smc_wreg = &amdgpu_invalid_wreg;
  1789. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1790. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1791. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1792. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1793. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1794. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1795. adev->didt_rreg = &amdgpu_invalid_rreg;
  1796. adev->didt_wreg = &amdgpu_invalid_wreg;
  1797. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1798. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1799. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1800. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1801. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1802. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1803. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1804. /* mutex initialization are all done here so we
  1805. * can recall function without having locking issues */
  1806. atomic_set(&adev->irq.ih.lock, 0);
  1807. mutex_init(&adev->firmware.mutex);
  1808. mutex_init(&adev->pm.mutex);
  1809. mutex_init(&adev->gfx.gpu_clock_mutex);
  1810. mutex_init(&adev->srbm_mutex);
  1811. mutex_init(&adev->grbm_idx_mutex);
  1812. mutex_init(&adev->mn_lock);
  1813. hash_init(adev->mn_hash);
  1814. amdgpu_check_arguments(adev);
  1815. /* Registers mapping */
  1816. /* TODO: block userspace mapping of io register */
  1817. spin_lock_init(&adev->mmio_idx_lock);
  1818. spin_lock_init(&adev->smc_idx_lock);
  1819. spin_lock_init(&adev->pcie_idx_lock);
  1820. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1821. spin_lock_init(&adev->didt_idx_lock);
  1822. spin_lock_init(&adev->gc_cac_idx_lock);
  1823. spin_lock_init(&adev->audio_endpt_idx_lock);
  1824. spin_lock_init(&adev->mm_stats.lock);
  1825. INIT_LIST_HEAD(&adev->shadow_list);
  1826. mutex_init(&adev->shadow_list_lock);
  1827. INIT_LIST_HEAD(&adev->gtt_list);
  1828. spin_lock_init(&adev->gtt_list_lock);
  1829. if (adev->asic_type >= CHIP_BONAIRE) {
  1830. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1831. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1832. } else {
  1833. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1834. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1835. }
  1836. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1837. if (adev->rmmio == NULL) {
  1838. return -ENOMEM;
  1839. }
  1840. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1841. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1842. if (adev->asic_type >= CHIP_BONAIRE)
  1843. /* doorbell bar mapping */
  1844. amdgpu_doorbell_init(adev);
  1845. /* io port mapping */
  1846. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1847. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1848. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1849. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1850. break;
  1851. }
  1852. }
  1853. if (adev->rio_mem == NULL)
  1854. DRM_INFO("PCI I/O BAR is not found.\n");
  1855. /* early init functions */
  1856. r = amdgpu_early_init(adev);
  1857. if (r)
  1858. return r;
  1859. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1860. /* this will fail for cards that aren't VGA class devices, just
  1861. * ignore it */
  1862. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1863. if (amdgpu_runtime_pm == 1)
  1864. runtime = true;
  1865. if (amdgpu_device_is_px(ddev))
  1866. runtime = true;
  1867. if (!pci_is_thunderbolt_attached(adev->pdev))
  1868. vga_switcheroo_register_client(adev->pdev,
  1869. &amdgpu_switcheroo_ops, runtime);
  1870. if (runtime)
  1871. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1872. /* Read BIOS */
  1873. if (!amdgpu_get_bios(adev)) {
  1874. r = -EINVAL;
  1875. goto failed;
  1876. }
  1877. r = amdgpu_atombios_init(adev);
  1878. if (r) {
  1879. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1880. goto failed;
  1881. }
  1882. /* detect if we are with an SRIOV vbios */
  1883. amdgpu_device_detect_sriov_bios(adev);
  1884. /* Post card if necessary */
  1885. if (amdgpu_vpost_needed(adev)) {
  1886. if (!adev->bios) {
  1887. dev_err(adev->dev, "no vBIOS found\n");
  1888. r = -EINVAL;
  1889. goto failed;
  1890. }
  1891. DRM_INFO("GPU posting now...\n");
  1892. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1893. if (r) {
  1894. dev_err(adev->dev, "gpu post error!\n");
  1895. goto failed;
  1896. }
  1897. } else {
  1898. DRM_INFO("GPU post is not needed\n");
  1899. }
  1900. if (!adev->is_atom_fw) {
  1901. /* Initialize clocks */
  1902. r = amdgpu_atombios_get_clock_info(adev);
  1903. if (r) {
  1904. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1905. return r;
  1906. }
  1907. /* init i2c buses */
  1908. amdgpu_atombios_i2c_init(adev);
  1909. }
  1910. /* Fence driver */
  1911. r = amdgpu_fence_driver_init(adev);
  1912. if (r) {
  1913. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1914. goto failed;
  1915. }
  1916. /* init the mode config */
  1917. drm_mode_config_init(adev->ddev);
  1918. r = amdgpu_init(adev);
  1919. if (r) {
  1920. dev_err(adev->dev, "amdgpu_init failed\n");
  1921. amdgpu_fini(adev);
  1922. goto failed;
  1923. }
  1924. adev->accel_working = true;
  1925. /* Initialize the buffer migration limit. */
  1926. if (amdgpu_moverate >= 0)
  1927. max_MBps = amdgpu_moverate;
  1928. else
  1929. max_MBps = 8; /* Allow 8 MB/s. */
  1930. /* Get a log2 for easy divisions. */
  1931. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1932. r = amdgpu_ib_pool_init(adev);
  1933. if (r) {
  1934. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1935. goto failed;
  1936. }
  1937. r = amdgpu_ib_ring_tests(adev);
  1938. if (r)
  1939. DRM_ERROR("ib ring test failed (%d).\n", r);
  1940. amdgpu_fbdev_init(adev);
  1941. r = amdgpu_gem_debugfs_init(adev);
  1942. if (r)
  1943. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1944. r = amdgpu_debugfs_regs_init(adev);
  1945. if (r)
  1946. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1947. r = amdgpu_debugfs_firmware_init(adev);
  1948. if (r)
  1949. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1950. if ((amdgpu_testing & 1)) {
  1951. if (adev->accel_working)
  1952. amdgpu_test_moves(adev);
  1953. else
  1954. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1955. }
  1956. if (amdgpu_benchmarking) {
  1957. if (adev->accel_working)
  1958. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1959. else
  1960. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1961. }
  1962. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1963. * explicit gating rather than handling it automatically.
  1964. */
  1965. r = amdgpu_late_init(adev);
  1966. if (r) {
  1967. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1968. goto failed;
  1969. }
  1970. return 0;
  1971. failed:
  1972. if (runtime)
  1973. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1974. return r;
  1975. }
  1976. /**
  1977. * amdgpu_device_fini - tear down the driver
  1978. *
  1979. * @adev: amdgpu_device pointer
  1980. *
  1981. * Tear down the driver info (all asics).
  1982. * Called at driver shutdown.
  1983. */
  1984. void amdgpu_device_fini(struct amdgpu_device *adev)
  1985. {
  1986. int r;
  1987. DRM_INFO("amdgpu: finishing device.\n");
  1988. adev->shutdown = true;
  1989. if (adev->mode_info.mode_config_initialized)
  1990. drm_crtc_force_disable_all(adev->ddev);
  1991. /* evict vram memory */
  1992. amdgpu_bo_evict_vram(adev);
  1993. amdgpu_ib_pool_fini(adev);
  1994. amdgpu_fence_driver_fini(adev);
  1995. amdgpu_fbdev_fini(adev);
  1996. r = amdgpu_fini(adev);
  1997. adev->accel_working = false;
  1998. /* free i2c buses */
  1999. amdgpu_i2c_fini(adev);
  2000. amdgpu_atombios_fini(adev);
  2001. kfree(adev->bios);
  2002. adev->bios = NULL;
  2003. if (!pci_is_thunderbolt_attached(adev->pdev))
  2004. vga_switcheroo_unregister_client(adev->pdev);
  2005. if (adev->flags & AMD_IS_PX)
  2006. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2007. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2008. if (adev->rio_mem)
  2009. pci_iounmap(adev->pdev, adev->rio_mem);
  2010. adev->rio_mem = NULL;
  2011. iounmap(adev->rmmio);
  2012. adev->rmmio = NULL;
  2013. if (adev->asic_type >= CHIP_BONAIRE)
  2014. amdgpu_doorbell_fini(adev);
  2015. amdgpu_debugfs_regs_cleanup(adev);
  2016. }
  2017. /*
  2018. * Suspend & resume.
  2019. */
  2020. /**
  2021. * amdgpu_device_suspend - initiate device suspend
  2022. *
  2023. * @pdev: drm dev pointer
  2024. * @state: suspend state
  2025. *
  2026. * Puts the hw in the suspend state (all asics).
  2027. * Returns 0 for success or an error on failure.
  2028. * Called at driver suspend.
  2029. */
  2030. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2031. {
  2032. struct amdgpu_device *adev;
  2033. struct drm_crtc *crtc;
  2034. struct drm_connector *connector;
  2035. int r;
  2036. if (dev == NULL || dev->dev_private == NULL) {
  2037. return -ENODEV;
  2038. }
  2039. adev = dev->dev_private;
  2040. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2041. return 0;
  2042. drm_kms_helper_poll_disable(dev);
  2043. /* turn off display hw */
  2044. drm_modeset_lock_all(dev);
  2045. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2046. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2047. }
  2048. drm_modeset_unlock_all(dev);
  2049. /* unpin the front buffers and cursors */
  2050. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2051. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2052. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2053. struct amdgpu_bo *robj;
  2054. if (amdgpu_crtc->cursor_bo) {
  2055. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2056. r = amdgpu_bo_reserve(aobj, true);
  2057. if (r == 0) {
  2058. amdgpu_bo_unpin(aobj);
  2059. amdgpu_bo_unreserve(aobj);
  2060. }
  2061. }
  2062. if (rfb == NULL || rfb->obj == NULL) {
  2063. continue;
  2064. }
  2065. robj = gem_to_amdgpu_bo(rfb->obj);
  2066. /* don't unpin kernel fb objects */
  2067. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2068. r = amdgpu_bo_reserve(robj, true);
  2069. if (r == 0) {
  2070. amdgpu_bo_unpin(robj);
  2071. amdgpu_bo_unreserve(robj);
  2072. }
  2073. }
  2074. }
  2075. /* evict vram memory */
  2076. amdgpu_bo_evict_vram(adev);
  2077. amdgpu_fence_driver_suspend(adev);
  2078. r = amdgpu_suspend(adev);
  2079. /* evict remaining vram memory
  2080. * This second call to evict vram is to evict the gart page table
  2081. * using the CPU.
  2082. */
  2083. amdgpu_bo_evict_vram(adev);
  2084. if (adev->is_atom_fw)
  2085. amdgpu_atomfirmware_scratch_regs_save(adev);
  2086. else
  2087. amdgpu_atombios_scratch_regs_save(adev);
  2088. pci_save_state(dev->pdev);
  2089. if (suspend) {
  2090. /* Shut down the device */
  2091. pci_disable_device(dev->pdev);
  2092. pci_set_power_state(dev->pdev, PCI_D3hot);
  2093. } else {
  2094. r = amdgpu_asic_reset(adev);
  2095. if (r)
  2096. DRM_ERROR("amdgpu asic reset failed\n");
  2097. }
  2098. if (fbcon) {
  2099. console_lock();
  2100. amdgpu_fbdev_set_suspend(adev, 1);
  2101. console_unlock();
  2102. }
  2103. return 0;
  2104. }
  2105. /**
  2106. * amdgpu_device_resume - initiate device resume
  2107. *
  2108. * @pdev: drm dev pointer
  2109. *
  2110. * Bring the hw back to operating state (all asics).
  2111. * Returns 0 for success or an error on failure.
  2112. * Called at driver resume.
  2113. */
  2114. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2115. {
  2116. struct drm_connector *connector;
  2117. struct amdgpu_device *adev = dev->dev_private;
  2118. struct drm_crtc *crtc;
  2119. int r = 0;
  2120. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2121. return 0;
  2122. if (fbcon)
  2123. console_lock();
  2124. if (resume) {
  2125. pci_set_power_state(dev->pdev, PCI_D0);
  2126. pci_restore_state(dev->pdev);
  2127. r = pci_enable_device(dev->pdev);
  2128. if (r)
  2129. goto unlock;
  2130. }
  2131. if (adev->is_atom_fw)
  2132. amdgpu_atomfirmware_scratch_regs_restore(adev);
  2133. else
  2134. amdgpu_atombios_scratch_regs_restore(adev);
  2135. /* post card */
  2136. if (amdgpu_need_post(adev)) {
  2137. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2138. if (r)
  2139. DRM_ERROR("amdgpu asic init failed\n");
  2140. }
  2141. r = amdgpu_resume(adev);
  2142. if (r) {
  2143. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2144. goto unlock;
  2145. }
  2146. amdgpu_fence_driver_resume(adev);
  2147. if (resume) {
  2148. r = amdgpu_ib_ring_tests(adev);
  2149. if (r)
  2150. DRM_ERROR("ib ring test failed (%d).\n", r);
  2151. }
  2152. r = amdgpu_late_init(adev);
  2153. if (r)
  2154. goto unlock;
  2155. /* pin cursors */
  2156. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2157. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2158. if (amdgpu_crtc->cursor_bo) {
  2159. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2160. r = amdgpu_bo_reserve(aobj, true);
  2161. if (r == 0) {
  2162. r = amdgpu_bo_pin(aobj,
  2163. AMDGPU_GEM_DOMAIN_VRAM,
  2164. &amdgpu_crtc->cursor_addr);
  2165. if (r != 0)
  2166. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2167. amdgpu_bo_unreserve(aobj);
  2168. }
  2169. }
  2170. }
  2171. /* blat the mode back in */
  2172. if (fbcon) {
  2173. drm_helper_resume_force_mode(dev);
  2174. /* turn on display hw */
  2175. drm_modeset_lock_all(dev);
  2176. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2177. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2178. }
  2179. drm_modeset_unlock_all(dev);
  2180. }
  2181. drm_kms_helper_poll_enable(dev);
  2182. /*
  2183. * Most of the connector probing functions try to acquire runtime pm
  2184. * refs to ensure that the GPU is powered on when connector polling is
  2185. * performed. Since we're calling this from a runtime PM callback,
  2186. * trying to acquire rpm refs will cause us to deadlock.
  2187. *
  2188. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2189. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2190. */
  2191. #ifdef CONFIG_PM
  2192. dev->dev->power.disable_depth++;
  2193. #endif
  2194. drm_helper_hpd_irq_event(dev);
  2195. #ifdef CONFIG_PM
  2196. dev->dev->power.disable_depth--;
  2197. #endif
  2198. if (fbcon)
  2199. amdgpu_fbdev_set_suspend(adev, 0);
  2200. unlock:
  2201. if (fbcon)
  2202. console_unlock();
  2203. return r;
  2204. }
  2205. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2206. {
  2207. int i;
  2208. bool asic_hang = false;
  2209. for (i = 0; i < adev->num_ip_blocks; i++) {
  2210. if (!adev->ip_blocks[i].status.valid)
  2211. continue;
  2212. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2213. adev->ip_blocks[i].status.hang =
  2214. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2215. if (adev->ip_blocks[i].status.hang) {
  2216. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2217. asic_hang = true;
  2218. }
  2219. }
  2220. return asic_hang;
  2221. }
  2222. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2223. {
  2224. int i, r = 0;
  2225. for (i = 0; i < adev->num_ip_blocks; i++) {
  2226. if (!adev->ip_blocks[i].status.valid)
  2227. continue;
  2228. if (adev->ip_blocks[i].status.hang &&
  2229. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2230. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2231. if (r)
  2232. return r;
  2233. }
  2234. }
  2235. return 0;
  2236. }
  2237. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2238. {
  2239. int i;
  2240. for (i = 0; i < adev->num_ip_blocks; i++) {
  2241. if (!adev->ip_blocks[i].status.valid)
  2242. continue;
  2243. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2244. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2245. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2246. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  2247. if (adev->ip_blocks[i].status.hang) {
  2248. DRM_INFO("Some block need full reset!\n");
  2249. return true;
  2250. }
  2251. }
  2252. }
  2253. return false;
  2254. }
  2255. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2256. {
  2257. int i, r = 0;
  2258. for (i = 0; i < adev->num_ip_blocks; i++) {
  2259. if (!adev->ip_blocks[i].status.valid)
  2260. continue;
  2261. if (adev->ip_blocks[i].status.hang &&
  2262. adev->ip_blocks[i].version->funcs->soft_reset) {
  2263. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2264. if (r)
  2265. return r;
  2266. }
  2267. }
  2268. return 0;
  2269. }
  2270. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2271. {
  2272. int i, r = 0;
  2273. for (i = 0; i < adev->num_ip_blocks; i++) {
  2274. if (!adev->ip_blocks[i].status.valid)
  2275. continue;
  2276. if (adev->ip_blocks[i].status.hang &&
  2277. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2278. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2279. if (r)
  2280. return r;
  2281. }
  2282. return 0;
  2283. }
  2284. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2285. {
  2286. if (adev->flags & AMD_IS_APU)
  2287. return false;
  2288. return amdgpu_lockup_timeout > 0 ? true : false;
  2289. }
  2290. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2291. struct amdgpu_ring *ring,
  2292. struct amdgpu_bo *bo,
  2293. struct dma_fence **fence)
  2294. {
  2295. uint32_t domain;
  2296. int r;
  2297. if (!bo->shadow)
  2298. return 0;
  2299. r = amdgpu_bo_reserve(bo, true);
  2300. if (r)
  2301. return r;
  2302. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2303. /* if bo has been evicted, then no need to recover */
  2304. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2305. r = amdgpu_bo_validate(bo->shadow);
  2306. if (r) {
  2307. DRM_ERROR("bo validate failed!\n");
  2308. goto err;
  2309. }
  2310. r = amdgpu_ttm_bind(&bo->shadow->tbo, &bo->shadow->tbo.mem);
  2311. if (r) {
  2312. DRM_ERROR("%p bind failed\n", bo->shadow);
  2313. goto err;
  2314. }
  2315. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2316. NULL, fence, true);
  2317. if (r) {
  2318. DRM_ERROR("recover page table failed!\n");
  2319. goto err;
  2320. }
  2321. }
  2322. err:
  2323. amdgpu_bo_unreserve(bo);
  2324. return r;
  2325. }
  2326. /**
  2327. * amdgpu_sriov_gpu_reset - reset the asic
  2328. *
  2329. * @adev: amdgpu device pointer
  2330. * @job: which job trigger hang
  2331. *
  2332. * Attempt the reset the GPU if it has hung (all asics).
  2333. * for SRIOV case.
  2334. * Returns 0 for success or an error on failure.
  2335. */
  2336. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2337. {
  2338. int i, j, r = 0;
  2339. int resched;
  2340. struct amdgpu_bo *bo, *tmp;
  2341. struct amdgpu_ring *ring;
  2342. struct dma_fence *fence = NULL, *next = NULL;
  2343. mutex_lock(&adev->virt.lock_reset);
  2344. atomic_inc(&adev->gpu_reset_counter);
  2345. adev->gfx.in_reset = true;
  2346. /* block TTM */
  2347. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2348. /* we start from the ring trigger GPU hang */
  2349. j = job ? job->ring->idx : 0;
  2350. /* block scheduler */
  2351. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2352. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2353. if (!ring || !ring->sched.thread)
  2354. continue;
  2355. kthread_park(ring->sched.thread);
  2356. if (job && j != i)
  2357. continue;
  2358. /* here give the last chance to check if job removed from mirror-list
  2359. * since we already pay some time on kthread_park */
  2360. if (job && list_empty(&job->base.node)) {
  2361. kthread_unpark(ring->sched.thread);
  2362. goto give_up_reset;
  2363. }
  2364. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2365. amd_sched_job_kickout(&job->base);
  2366. /* only do job_reset on the hang ring if @job not NULL */
  2367. amd_sched_hw_job_reset(&ring->sched);
  2368. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2369. amdgpu_fence_driver_force_completion_ring(ring);
  2370. }
  2371. /* request to take full control of GPU before re-initialization */
  2372. if (job)
  2373. amdgpu_virt_reset_gpu(adev);
  2374. else
  2375. amdgpu_virt_request_full_gpu(adev, true);
  2376. /* Resume IP prior to SMC */
  2377. amdgpu_sriov_reinit_early(adev);
  2378. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2379. amdgpu_ttm_recover_gart(adev);
  2380. /* now we are okay to resume SMC/CP/SDMA */
  2381. amdgpu_sriov_reinit_late(adev);
  2382. amdgpu_irq_gpu_reset_resume_helper(adev);
  2383. if (amdgpu_ib_ring_tests(adev))
  2384. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2385. /* release full control of GPU after ib test */
  2386. amdgpu_virt_release_full_gpu(adev, true);
  2387. DRM_INFO("recover vram bo from shadow\n");
  2388. ring = adev->mman.buffer_funcs_ring;
  2389. mutex_lock(&adev->shadow_list_lock);
  2390. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2391. next = NULL;
  2392. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2393. if (fence) {
  2394. r = dma_fence_wait(fence, false);
  2395. if (r) {
  2396. WARN(r, "recovery from shadow isn't completed\n");
  2397. break;
  2398. }
  2399. }
  2400. dma_fence_put(fence);
  2401. fence = next;
  2402. }
  2403. mutex_unlock(&adev->shadow_list_lock);
  2404. if (fence) {
  2405. r = dma_fence_wait(fence, false);
  2406. if (r)
  2407. WARN(r, "recovery from shadow isn't completed\n");
  2408. }
  2409. dma_fence_put(fence);
  2410. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2411. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2412. if (!ring || !ring->sched.thread)
  2413. continue;
  2414. if (job && j != i) {
  2415. kthread_unpark(ring->sched.thread);
  2416. continue;
  2417. }
  2418. amd_sched_job_recovery(&ring->sched);
  2419. kthread_unpark(ring->sched.thread);
  2420. }
  2421. drm_helper_resume_force_mode(adev->ddev);
  2422. give_up_reset:
  2423. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2424. if (r) {
  2425. /* bad news, how to tell it to userspace ? */
  2426. dev_info(adev->dev, "GPU reset failed\n");
  2427. } else {
  2428. dev_info(adev->dev, "GPU reset successed!\n");
  2429. }
  2430. adev->gfx.in_reset = false;
  2431. mutex_unlock(&adev->virt.lock_reset);
  2432. return r;
  2433. }
  2434. /**
  2435. * amdgpu_gpu_reset - reset the asic
  2436. *
  2437. * @adev: amdgpu device pointer
  2438. *
  2439. * Attempt the reset the GPU if it has hung (all asics).
  2440. * Returns 0 for success or an error on failure.
  2441. */
  2442. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2443. {
  2444. int i, r;
  2445. int resched;
  2446. bool need_full_reset, vram_lost = false;
  2447. if (!amdgpu_check_soft_reset(adev)) {
  2448. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2449. return 0;
  2450. }
  2451. atomic_inc(&adev->gpu_reset_counter);
  2452. /* block TTM */
  2453. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2454. /* block scheduler */
  2455. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2456. struct amdgpu_ring *ring = adev->rings[i];
  2457. if (!ring || !ring->sched.thread)
  2458. continue;
  2459. kthread_park(ring->sched.thread);
  2460. amd_sched_hw_job_reset(&ring->sched);
  2461. }
  2462. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2463. amdgpu_fence_driver_force_completion(adev);
  2464. need_full_reset = amdgpu_need_full_reset(adev);
  2465. if (!need_full_reset) {
  2466. amdgpu_pre_soft_reset(adev);
  2467. r = amdgpu_soft_reset(adev);
  2468. amdgpu_post_soft_reset(adev);
  2469. if (r || amdgpu_check_soft_reset(adev)) {
  2470. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2471. need_full_reset = true;
  2472. }
  2473. }
  2474. if (need_full_reset) {
  2475. r = amdgpu_suspend(adev);
  2476. retry:
  2477. /* Disable fb access */
  2478. if (adev->mode_info.num_crtc) {
  2479. struct amdgpu_mode_mc_save save;
  2480. amdgpu_display_stop_mc_access(adev, &save);
  2481. amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
  2482. }
  2483. if (adev->is_atom_fw)
  2484. amdgpu_atomfirmware_scratch_regs_save(adev);
  2485. else
  2486. amdgpu_atombios_scratch_regs_save(adev);
  2487. r = amdgpu_asic_reset(adev);
  2488. if (adev->is_atom_fw)
  2489. amdgpu_atomfirmware_scratch_regs_restore(adev);
  2490. else
  2491. amdgpu_atombios_scratch_regs_restore(adev);
  2492. /* post card */
  2493. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2494. if (!r) {
  2495. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2496. r = amdgpu_resume_phase1(adev);
  2497. if (r)
  2498. goto out;
  2499. vram_lost = amdgpu_check_vram_lost(adev);
  2500. if (vram_lost) {
  2501. DRM_ERROR("VRAM is lost!\n");
  2502. atomic_inc(&adev->vram_lost_counter);
  2503. }
  2504. r = amdgpu_ttm_recover_gart(adev);
  2505. if (r)
  2506. goto out;
  2507. r = amdgpu_resume_phase2(adev);
  2508. if (r)
  2509. goto out;
  2510. if (vram_lost)
  2511. amdgpu_fill_reset_magic(adev);
  2512. }
  2513. }
  2514. out:
  2515. if (!r) {
  2516. amdgpu_irq_gpu_reset_resume_helper(adev);
  2517. r = amdgpu_ib_ring_tests(adev);
  2518. if (r) {
  2519. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2520. r = amdgpu_suspend(adev);
  2521. need_full_reset = true;
  2522. goto retry;
  2523. }
  2524. /**
  2525. * recovery vm page tables, since we cannot depend on VRAM is
  2526. * consistent after gpu full reset.
  2527. */
  2528. if (need_full_reset && amdgpu_need_backup(adev)) {
  2529. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2530. struct amdgpu_bo *bo, *tmp;
  2531. struct dma_fence *fence = NULL, *next = NULL;
  2532. DRM_INFO("recover vram bo from shadow\n");
  2533. mutex_lock(&adev->shadow_list_lock);
  2534. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2535. next = NULL;
  2536. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2537. if (fence) {
  2538. r = dma_fence_wait(fence, false);
  2539. if (r) {
  2540. WARN(r, "recovery from shadow isn't completed\n");
  2541. break;
  2542. }
  2543. }
  2544. dma_fence_put(fence);
  2545. fence = next;
  2546. }
  2547. mutex_unlock(&adev->shadow_list_lock);
  2548. if (fence) {
  2549. r = dma_fence_wait(fence, false);
  2550. if (r)
  2551. WARN(r, "recovery from shadow isn't completed\n");
  2552. }
  2553. dma_fence_put(fence);
  2554. }
  2555. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2556. struct amdgpu_ring *ring = adev->rings[i];
  2557. if (!ring || !ring->sched.thread)
  2558. continue;
  2559. amd_sched_job_recovery(&ring->sched);
  2560. kthread_unpark(ring->sched.thread);
  2561. }
  2562. } else {
  2563. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2564. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2565. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2566. kthread_unpark(adev->rings[i]->sched.thread);
  2567. }
  2568. }
  2569. }
  2570. drm_helper_resume_force_mode(adev->ddev);
  2571. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2572. if (r)
  2573. /* bad news, how to tell it to userspace ? */
  2574. dev_info(adev->dev, "GPU reset failed\n");
  2575. else
  2576. dev_info(adev->dev, "GPU reset successed!\n");
  2577. return r;
  2578. }
  2579. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2580. {
  2581. u32 mask;
  2582. int ret;
  2583. if (amdgpu_pcie_gen_cap)
  2584. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2585. if (amdgpu_pcie_lane_cap)
  2586. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2587. /* covers APUs as well */
  2588. if (pci_is_root_bus(adev->pdev->bus)) {
  2589. if (adev->pm.pcie_gen_mask == 0)
  2590. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2591. if (adev->pm.pcie_mlw_mask == 0)
  2592. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2593. return;
  2594. }
  2595. if (adev->pm.pcie_gen_mask == 0) {
  2596. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2597. if (!ret) {
  2598. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2599. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2600. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2601. if (mask & DRM_PCIE_SPEED_25)
  2602. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2603. if (mask & DRM_PCIE_SPEED_50)
  2604. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2605. if (mask & DRM_PCIE_SPEED_80)
  2606. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2607. } else {
  2608. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2609. }
  2610. }
  2611. if (adev->pm.pcie_mlw_mask == 0) {
  2612. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2613. if (!ret) {
  2614. switch (mask) {
  2615. case 32:
  2616. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2617. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2618. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2619. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2620. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2621. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2622. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2623. break;
  2624. case 16:
  2625. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2626. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2627. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2628. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2629. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2630. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2631. break;
  2632. case 12:
  2633. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2634. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2635. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2636. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2637. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2638. break;
  2639. case 8:
  2640. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2641. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2642. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2643. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2644. break;
  2645. case 4:
  2646. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2647. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2648. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2649. break;
  2650. case 2:
  2651. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2652. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2653. break;
  2654. case 1:
  2655. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2656. break;
  2657. default:
  2658. break;
  2659. }
  2660. } else {
  2661. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2662. }
  2663. }
  2664. }
  2665. /*
  2666. * Debugfs
  2667. */
  2668. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2669. const struct drm_info_list *files,
  2670. unsigned nfiles)
  2671. {
  2672. unsigned i;
  2673. for (i = 0; i < adev->debugfs_count; i++) {
  2674. if (adev->debugfs[i].files == files) {
  2675. /* Already registered */
  2676. return 0;
  2677. }
  2678. }
  2679. i = adev->debugfs_count + 1;
  2680. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2681. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2682. DRM_ERROR("Report so we increase "
  2683. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2684. return -EINVAL;
  2685. }
  2686. adev->debugfs[adev->debugfs_count].files = files;
  2687. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2688. adev->debugfs_count = i;
  2689. #if defined(CONFIG_DEBUG_FS)
  2690. drm_debugfs_create_files(files, nfiles,
  2691. adev->ddev->primary->debugfs_root,
  2692. adev->ddev->primary);
  2693. #endif
  2694. return 0;
  2695. }
  2696. #if defined(CONFIG_DEBUG_FS)
  2697. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2698. size_t size, loff_t *pos)
  2699. {
  2700. struct amdgpu_device *adev = file_inode(f)->i_private;
  2701. ssize_t result = 0;
  2702. int r;
  2703. bool pm_pg_lock, use_bank;
  2704. unsigned instance_bank, sh_bank, se_bank;
  2705. if (size & 0x3 || *pos & 0x3)
  2706. return -EINVAL;
  2707. /* are we reading registers for which a PG lock is necessary? */
  2708. pm_pg_lock = (*pos >> 23) & 1;
  2709. if (*pos & (1ULL << 62)) {
  2710. se_bank = (*pos >> 24) & 0x3FF;
  2711. sh_bank = (*pos >> 34) & 0x3FF;
  2712. instance_bank = (*pos >> 44) & 0x3FF;
  2713. if (se_bank == 0x3FF)
  2714. se_bank = 0xFFFFFFFF;
  2715. if (sh_bank == 0x3FF)
  2716. sh_bank = 0xFFFFFFFF;
  2717. if (instance_bank == 0x3FF)
  2718. instance_bank = 0xFFFFFFFF;
  2719. use_bank = 1;
  2720. } else {
  2721. use_bank = 0;
  2722. }
  2723. *pos &= (1UL << 22) - 1;
  2724. if (use_bank) {
  2725. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2726. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2727. return -EINVAL;
  2728. mutex_lock(&adev->grbm_idx_mutex);
  2729. amdgpu_gfx_select_se_sh(adev, se_bank,
  2730. sh_bank, instance_bank);
  2731. }
  2732. if (pm_pg_lock)
  2733. mutex_lock(&adev->pm.mutex);
  2734. while (size) {
  2735. uint32_t value;
  2736. if (*pos > adev->rmmio_size)
  2737. goto end;
  2738. value = RREG32(*pos >> 2);
  2739. r = put_user(value, (uint32_t *)buf);
  2740. if (r) {
  2741. result = r;
  2742. goto end;
  2743. }
  2744. result += 4;
  2745. buf += 4;
  2746. *pos += 4;
  2747. size -= 4;
  2748. }
  2749. end:
  2750. if (use_bank) {
  2751. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2752. mutex_unlock(&adev->grbm_idx_mutex);
  2753. }
  2754. if (pm_pg_lock)
  2755. mutex_unlock(&adev->pm.mutex);
  2756. return result;
  2757. }
  2758. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2759. size_t size, loff_t *pos)
  2760. {
  2761. struct amdgpu_device *adev = file_inode(f)->i_private;
  2762. ssize_t result = 0;
  2763. int r;
  2764. bool pm_pg_lock, use_bank;
  2765. unsigned instance_bank, sh_bank, se_bank;
  2766. if (size & 0x3 || *pos & 0x3)
  2767. return -EINVAL;
  2768. /* are we reading registers for which a PG lock is necessary? */
  2769. pm_pg_lock = (*pos >> 23) & 1;
  2770. if (*pos & (1ULL << 62)) {
  2771. se_bank = (*pos >> 24) & 0x3FF;
  2772. sh_bank = (*pos >> 34) & 0x3FF;
  2773. instance_bank = (*pos >> 44) & 0x3FF;
  2774. if (se_bank == 0x3FF)
  2775. se_bank = 0xFFFFFFFF;
  2776. if (sh_bank == 0x3FF)
  2777. sh_bank = 0xFFFFFFFF;
  2778. if (instance_bank == 0x3FF)
  2779. instance_bank = 0xFFFFFFFF;
  2780. use_bank = 1;
  2781. } else {
  2782. use_bank = 0;
  2783. }
  2784. *pos &= (1UL << 22) - 1;
  2785. if (use_bank) {
  2786. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2787. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2788. return -EINVAL;
  2789. mutex_lock(&adev->grbm_idx_mutex);
  2790. amdgpu_gfx_select_se_sh(adev, se_bank,
  2791. sh_bank, instance_bank);
  2792. }
  2793. if (pm_pg_lock)
  2794. mutex_lock(&adev->pm.mutex);
  2795. while (size) {
  2796. uint32_t value;
  2797. if (*pos > adev->rmmio_size)
  2798. return result;
  2799. r = get_user(value, (uint32_t *)buf);
  2800. if (r)
  2801. return r;
  2802. WREG32(*pos >> 2, value);
  2803. result += 4;
  2804. buf += 4;
  2805. *pos += 4;
  2806. size -= 4;
  2807. }
  2808. if (use_bank) {
  2809. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2810. mutex_unlock(&adev->grbm_idx_mutex);
  2811. }
  2812. if (pm_pg_lock)
  2813. mutex_unlock(&adev->pm.mutex);
  2814. return result;
  2815. }
  2816. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2817. size_t size, loff_t *pos)
  2818. {
  2819. struct amdgpu_device *adev = file_inode(f)->i_private;
  2820. ssize_t result = 0;
  2821. int r;
  2822. if (size & 0x3 || *pos & 0x3)
  2823. return -EINVAL;
  2824. while (size) {
  2825. uint32_t value;
  2826. value = RREG32_PCIE(*pos >> 2);
  2827. r = put_user(value, (uint32_t *)buf);
  2828. if (r)
  2829. return r;
  2830. result += 4;
  2831. buf += 4;
  2832. *pos += 4;
  2833. size -= 4;
  2834. }
  2835. return result;
  2836. }
  2837. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2838. size_t size, loff_t *pos)
  2839. {
  2840. struct amdgpu_device *adev = file_inode(f)->i_private;
  2841. ssize_t result = 0;
  2842. int r;
  2843. if (size & 0x3 || *pos & 0x3)
  2844. return -EINVAL;
  2845. while (size) {
  2846. uint32_t value;
  2847. r = get_user(value, (uint32_t *)buf);
  2848. if (r)
  2849. return r;
  2850. WREG32_PCIE(*pos >> 2, value);
  2851. result += 4;
  2852. buf += 4;
  2853. *pos += 4;
  2854. size -= 4;
  2855. }
  2856. return result;
  2857. }
  2858. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2859. size_t size, loff_t *pos)
  2860. {
  2861. struct amdgpu_device *adev = file_inode(f)->i_private;
  2862. ssize_t result = 0;
  2863. int r;
  2864. if (size & 0x3 || *pos & 0x3)
  2865. return -EINVAL;
  2866. while (size) {
  2867. uint32_t value;
  2868. value = RREG32_DIDT(*pos >> 2);
  2869. r = put_user(value, (uint32_t *)buf);
  2870. if (r)
  2871. return r;
  2872. result += 4;
  2873. buf += 4;
  2874. *pos += 4;
  2875. size -= 4;
  2876. }
  2877. return result;
  2878. }
  2879. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2880. size_t size, loff_t *pos)
  2881. {
  2882. struct amdgpu_device *adev = file_inode(f)->i_private;
  2883. ssize_t result = 0;
  2884. int r;
  2885. if (size & 0x3 || *pos & 0x3)
  2886. return -EINVAL;
  2887. while (size) {
  2888. uint32_t value;
  2889. r = get_user(value, (uint32_t *)buf);
  2890. if (r)
  2891. return r;
  2892. WREG32_DIDT(*pos >> 2, value);
  2893. result += 4;
  2894. buf += 4;
  2895. *pos += 4;
  2896. size -= 4;
  2897. }
  2898. return result;
  2899. }
  2900. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2901. size_t size, loff_t *pos)
  2902. {
  2903. struct amdgpu_device *adev = file_inode(f)->i_private;
  2904. ssize_t result = 0;
  2905. int r;
  2906. if (size & 0x3 || *pos & 0x3)
  2907. return -EINVAL;
  2908. while (size) {
  2909. uint32_t value;
  2910. value = RREG32_SMC(*pos);
  2911. r = put_user(value, (uint32_t *)buf);
  2912. if (r)
  2913. return r;
  2914. result += 4;
  2915. buf += 4;
  2916. *pos += 4;
  2917. size -= 4;
  2918. }
  2919. return result;
  2920. }
  2921. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2922. size_t size, loff_t *pos)
  2923. {
  2924. struct amdgpu_device *adev = file_inode(f)->i_private;
  2925. ssize_t result = 0;
  2926. int r;
  2927. if (size & 0x3 || *pos & 0x3)
  2928. return -EINVAL;
  2929. while (size) {
  2930. uint32_t value;
  2931. r = get_user(value, (uint32_t *)buf);
  2932. if (r)
  2933. return r;
  2934. WREG32_SMC(*pos, value);
  2935. result += 4;
  2936. buf += 4;
  2937. *pos += 4;
  2938. size -= 4;
  2939. }
  2940. return result;
  2941. }
  2942. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2943. size_t size, loff_t *pos)
  2944. {
  2945. struct amdgpu_device *adev = file_inode(f)->i_private;
  2946. ssize_t result = 0;
  2947. int r;
  2948. uint32_t *config, no_regs = 0;
  2949. if (size & 0x3 || *pos & 0x3)
  2950. return -EINVAL;
  2951. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2952. if (!config)
  2953. return -ENOMEM;
  2954. /* version, increment each time something is added */
  2955. config[no_regs++] = 3;
  2956. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2957. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2958. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2959. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2960. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2961. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2962. config[no_regs++] = adev->gfx.config.max_gprs;
  2963. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2964. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  2965. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  2966. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  2967. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  2968. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  2969. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  2970. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  2971. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  2972. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  2973. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  2974. config[no_regs++] = adev->gfx.config.num_gpus;
  2975. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  2976. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  2977. config[no_regs++] = adev->gfx.config.gb_addr_config;
  2978. config[no_regs++] = adev->gfx.config.num_rbs;
  2979. /* rev==1 */
  2980. config[no_regs++] = adev->rev_id;
  2981. config[no_regs++] = adev->pg_flags;
  2982. config[no_regs++] = adev->cg_flags;
  2983. /* rev==2 */
  2984. config[no_regs++] = adev->family;
  2985. config[no_regs++] = adev->external_rev_id;
  2986. /* rev==3 */
  2987. config[no_regs++] = adev->pdev->device;
  2988. config[no_regs++] = adev->pdev->revision;
  2989. config[no_regs++] = adev->pdev->subsystem_device;
  2990. config[no_regs++] = adev->pdev->subsystem_vendor;
  2991. while (size && (*pos < no_regs * 4)) {
  2992. uint32_t value;
  2993. value = config[*pos >> 2];
  2994. r = put_user(value, (uint32_t *)buf);
  2995. if (r) {
  2996. kfree(config);
  2997. return r;
  2998. }
  2999. result += 4;
  3000. buf += 4;
  3001. *pos += 4;
  3002. size -= 4;
  3003. }
  3004. kfree(config);
  3005. return result;
  3006. }
  3007. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3008. size_t size, loff_t *pos)
  3009. {
  3010. struct amdgpu_device *adev = file_inode(f)->i_private;
  3011. int idx, x, outsize, r, valuesize;
  3012. uint32_t values[16];
  3013. if (size & 3 || *pos & 0x3)
  3014. return -EINVAL;
  3015. if (amdgpu_dpm == 0)
  3016. return -EINVAL;
  3017. /* convert offset to sensor number */
  3018. idx = *pos >> 2;
  3019. valuesize = sizeof(values);
  3020. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3021. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  3022. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  3023. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  3024. &valuesize);
  3025. else
  3026. return -EINVAL;
  3027. if (size > valuesize)
  3028. return -EINVAL;
  3029. outsize = 0;
  3030. x = 0;
  3031. if (!r) {
  3032. while (size) {
  3033. r = put_user(values[x++], (int32_t *)buf);
  3034. buf += 4;
  3035. size -= 4;
  3036. outsize += 4;
  3037. }
  3038. }
  3039. return !r ? outsize : r;
  3040. }
  3041. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3042. size_t size, loff_t *pos)
  3043. {
  3044. struct amdgpu_device *adev = f->f_inode->i_private;
  3045. int r, x;
  3046. ssize_t result=0;
  3047. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3048. if (size & 3 || *pos & 3)
  3049. return -EINVAL;
  3050. /* decode offset */
  3051. offset = (*pos & 0x7F);
  3052. se = ((*pos >> 7) & 0xFF);
  3053. sh = ((*pos >> 15) & 0xFF);
  3054. cu = ((*pos >> 23) & 0xFF);
  3055. wave = ((*pos >> 31) & 0xFF);
  3056. simd = ((*pos >> 37) & 0xFF);
  3057. /* switch to the specific se/sh/cu */
  3058. mutex_lock(&adev->grbm_idx_mutex);
  3059. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3060. x = 0;
  3061. if (adev->gfx.funcs->read_wave_data)
  3062. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3063. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3064. mutex_unlock(&adev->grbm_idx_mutex);
  3065. if (!x)
  3066. return -EINVAL;
  3067. while (size && (offset < x * 4)) {
  3068. uint32_t value;
  3069. value = data[offset >> 2];
  3070. r = put_user(value, (uint32_t *)buf);
  3071. if (r)
  3072. return r;
  3073. result += 4;
  3074. buf += 4;
  3075. offset += 4;
  3076. size -= 4;
  3077. }
  3078. return result;
  3079. }
  3080. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3081. size_t size, loff_t *pos)
  3082. {
  3083. struct amdgpu_device *adev = f->f_inode->i_private;
  3084. int r;
  3085. ssize_t result = 0;
  3086. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3087. if (size & 3 || *pos & 3)
  3088. return -EINVAL;
  3089. /* decode offset */
  3090. offset = (*pos & 0xFFF); /* in dwords */
  3091. se = ((*pos >> 12) & 0xFF);
  3092. sh = ((*pos >> 20) & 0xFF);
  3093. cu = ((*pos >> 28) & 0xFF);
  3094. wave = ((*pos >> 36) & 0xFF);
  3095. simd = ((*pos >> 44) & 0xFF);
  3096. thread = ((*pos >> 52) & 0xFF);
  3097. bank = ((*pos >> 60) & 1);
  3098. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3099. if (!data)
  3100. return -ENOMEM;
  3101. /* switch to the specific se/sh/cu */
  3102. mutex_lock(&adev->grbm_idx_mutex);
  3103. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3104. if (bank == 0) {
  3105. if (adev->gfx.funcs->read_wave_vgprs)
  3106. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3107. } else {
  3108. if (adev->gfx.funcs->read_wave_sgprs)
  3109. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3110. }
  3111. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3112. mutex_unlock(&adev->grbm_idx_mutex);
  3113. while (size) {
  3114. uint32_t value;
  3115. value = data[offset++];
  3116. r = put_user(value, (uint32_t *)buf);
  3117. if (r) {
  3118. result = r;
  3119. goto err;
  3120. }
  3121. result += 4;
  3122. buf += 4;
  3123. size -= 4;
  3124. }
  3125. err:
  3126. kfree(data);
  3127. return result;
  3128. }
  3129. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3130. .owner = THIS_MODULE,
  3131. .read = amdgpu_debugfs_regs_read,
  3132. .write = amdgpu_debugfs_regs_write,
  3133. .llseek = default_llseek
  3134. };
  3135. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3136. .owner = THIS_MODULE,
  3137. .read = amdgpu_debugfs_regs_didt_read,
  3138. .write = amdgpu_debugfs_regs_didt_write,
  3139. .llseek = default_llseek
  3140. };
  3141. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3142. .owner = THIS_MODULE,
  3143. .read = amdgpu_debugfs_regs_pcie_read,
  3144. .write = amdgpu_debugfs_regs_pcie_write,
  3145. .llseek = default_llseek
  3146. };
  3147. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3148. .owner = THIS_MODULE,
  3149. .read = amdgpu_debugfs_regs_smc_read,
  3150. .write = amdgpu_debugfs_regs_smc_write,
  3151. .llseek = default_llseek
  3152. };
  3153. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3154. .owner = THIS_MODULE,
  3155. .read = amdgpu_debugfs_gca_config_read,
  3156. .llseek = default_llseek
  3157. };
  3158. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3159. .owner = THIS_MODULE,
  3160. .read = amdgpu_debugfs_sensor_read,
  3161. .llseek = default_llseek
  3162. };
  3163. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3164. .owner = THIS_MODULE,
  3165. .read = amdgpu_debugfs_wave_read,
  3166. .llseek = default_llseek
  3167. };
  3168. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3169. .owner = THIS_MODULE,
  3170. .read = amdgpu_debugfs_gpr_read,
  3171. .llseek = default_llseek
  3172. };
  3173. static const struct file_operations *debugfs_regs[] = {
  3174. &amdgpu_debugfs_regs_fops,
  3175. &amdgpu_debugfs_regs_didt_fops,
  3176. &amdgpu_debugfs_regs_pcie_fops,
  3177. &amdgpu_debugfs_regs_smc_fops,
  3178. &amdgpu_debugfs_gca_config_fops,
  3179. &amdgpu_debugfs_sensors_fops,
  3180. &amdgpu_debugfs_wave_fops,
  3181. &amdgpu_debugfs_gpr_fops,
  3182. };
  3183. static const char *debugfs_regs_names[] = {
  3184. "amdgpu_regs",
  3185. "amdgpu_regs_didt",
  3186. "amdgpu_regs_pcie",
  3187. "amdgpu_regs_smc",
  3188. "amdgpu_gca_config",
  3189. "amdgpu_sensors",
  3190. "amdgpu_wave",
  3191. "amdgpu_gpr",
  3192. };
  3193. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3194. {
  3195. struct drm_minor *minor = adev->ddev->primary;
  3196. struct dentry *ent, *root = minor->debugfs_root;
  3197. unsigned i, j;
  3198. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3199. ent = debugfs_create_file(debugfs_regs_names[i],
  3200. S_IFREG | S_IRUGO, root,
  3201. adev, debugfs_regs[i]);
  3202. if (IS_ERR(ent)) {
  3203. for (j = 0; j < i; j++) {
  3204. debugfs_remove(adev->debugfs_regs[i]);
  3205. adev->debugfs_regs[i] = NULL;
  3206. }
  3207. return PTR_ERR(ent);
  3208. }
  3209. if (!i)
  3210. i_size_write(ent->d_inode, adev->rmmio_size);
  3211. adev->debugfs_regs[i] = ent;
  3212. }
  3213. return 0;
  3214. }
  3215. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3216. {
  3217. unsigned i;
  3218. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3219. if (adev->debugfs_regs[i]) {
  3220. debugfs_remove(adev->debugfs_regs[i]);
  3221. adev->debugfs_regs[i] = NULL;
  3222. }
  3223. }
  3224. }
  3225. int amdgpu_debugfs_init(struct drm_minor *minor)
  3226. {
  3227. return 0;
  3228. }
  3229. #else
  3230. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3231. {
  3232. return 0;
  3233. }
  3234. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3235. #endif