amdgpu_vm.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/amdgpu_drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_trace.h"
  32. /*
  33. * GPUVM
  34. * GPUVM is similar to the legacy gart on older asics, however
  35. * rather than there being a single global gart table
  36. * for the entire GPU, there are multiple VM page tables active
  37. * at any given time. The VM page tables can contain a mix
  38. * vram pages and system memory pages and system memory pages
  39. * can be mapped as snooped (cached system pages) or unsnooped
  40. * (uncached system pages).
  41. * Each VM has an ID associated with it and there is a page table
  42. * associated with each VMID. When execting a command buffer,
  43. * the kernel tells the the ring what VMID to use for that command
  44. * buffer. VMIDs are allocated dynamically as commands are submitted.
  45. * The userspace drivers maintain their own address space and the kernel
  46. * sets up their pages tables accordingly when they submit their
  47. * command buffers and a VMID is assigned.
  48. * Cayman/Trinity support up to 8 active VMs at any given time;
  49. * SI supports 16.
  50. */
  51. /**
  52. * amdgpu_vm_num_pde - return the number of page directory entries
  53. *
  54. * @adev: amdgpu_device pointer
  55. *
  56. * Calculate the number of page directory entries (cayman+).
  57. */
  58. static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
  59. {
  60. return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
  61. }
  62. /**
  63. * amdgpu_vm_directory_size - returns the size of the page directory in bytes
  64. *
  65. * @adev: amdgpu_device pointer
  66. *
  67. * Calculate the size of the page directory in bytes (cayman+).
  68. */
  69. static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
  70. {
  71. return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
  72. }
  73. /**
  74. * amdgpu_vm_get_bos - add the vm BOs to a validation list
  75. *
  76. * @vm: vm providing the BOs
  77. * @head: head of validation list
  78. *
  79. * Add the page directory to the list of BOs to
  80. * validate for command submission (cayman+).
  81. */
  82. struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
  83. struct amdgpu_vm *vm,
  84. struct list_head *head)
  85. {
  86. struct amdgpu_bo_list_entry *list;
  87. unsigned i, idx;
  88. list = drm_malloc_ab(vm->max_pde_used + 2,
  89. sizeof(struct amdgpu_bo_list_entry));
  90. if (!list) {
  91. return NULL;
  92. }
  93. /* add the vm page table to the list */
  94. list[0].robj = vm->page_directory;
  95. list[0].prefered_domains = AMDGPU_GEM_DOMAIN_VRAM;
  96. list[0].allowed_domains = AMDGPU_GEM_DOMAIN_VRAM;
  97. list[0].priority = 0;
  98. list[0].tv.bo = &vm->page_directory->tbo;
  99. list[0].tv.shared = true;
  100. list_add(&list[0].tv.head, head);
  101. for (i = 0, idx = 1; i <= vm->max_pde_used; i++) {
  102. if (!vm->page_tables[i].bo)
  103. continue;
  104. list[idx].robj = vm->page_tables[i].bo;
  105. list[idx].prefered_domains = AMDGPU_GEM_DOMAIN_VRAM;
  106. list[idx].allowed_domains = AMDGPU_GEM_DOMAIN_VRAM;
  107. list[idx].priority = 0;
  108. list[idx].tv.bo = &list[idx].robj->tbo;
  109. list[idx].tv.shared = true;
  110. list_add(&list[idx++].tv.head, head);
  111. }
  112. return list;
  113. }
  114. /**
  115. * amdgpu_vm_grab_id - allocate the next free VMID
  116. *
  117. * @vm: vm to allocate id for
  118. * @ring: ring we want to submit job to
  119. * @sync: sync object where we add dependencies
  120. *
  121. * Allocate an id for the vm, adding fences to the sync obj as necessary.
  122. *
  123. * Global mutex must be locked!
  124. */
  125. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  126. struct amdgpu_sync *sync)
  127. {
  128. struct fence *best[AMDGPU_MAX_RINGS] = {};
  129. struct amdgpu_vm_id *vm_id = &vm->ids[ring->idx];
  130. struct amdgpu_device *adev = ring->adev;
  131. unsigned choices[2] = {};
  132. unsigned i;
  133. /* check if the id is still valid */
  134. if (vm_id->id && vm_id->last_id_use &&
  135. vm_id->last_id_use == adev->vm_manager.active[vm_id->id]) {
  136. trace_amdgpu_vm_grab_id(vm_id->id, ring->idx);
  137. return 0;
  138. }
  139. /* we definately need to flush */
  140. vm_id->pd_gpu_addr = ~0ll;
  141. /* skip over VMID 0, since it is the system VM */
  142. for (i = 1; i < adev->vm_manager.nvm; ++i) {
  143. struct fence *fence = adev->vm_manager.active[i];
  144. struct amdgpu_ring *fring;
  145. if (fence == NULL) {
  146. /* found a free one */
  147. vm_id->id = i;
  148. trace_amdgpu_vm_grab_id(i, ring->idx);
  149. return 0;
  150. }
  151. fring = amdgpu_ring_from_fence(fence);
  152. if (best[fring->idx] == NULL ||
  153. fence_is_later(best[fring->idx], fence)) {
  154. best[fring->idx] = fence;
  155. choices[fring == ring ? 0 : 1] = i;
  156. }
  157. }
  158. for (i = 0; i < 2; ++i) {
  159. if (choices[i]) {
  160. struct fence *fence;
  161. fence = adev->vm_manager.active[choices[i]];
  162. vm_id->id = choices[i];
  163. trace_amdgpu_vm_grab_id(choices[i], ring->idx);
  164. return amdgpu_sync_fence(ring->adev, sync, fence);
  165. }
  166. }
  167. /* should never happen */
  168. BUG();
  169. return -EINVAL;
  170. }
  171. /**
  172. * amdgpu_vm_flush - hardware flush the vm
  173. *
  174. * @ring: ring to use for flush
  175. * @vm: vm we want to flush
  176. * @updates: last vm update that we waited for
  177. *
  178. * Flush the vm (cayman+).
  179. *
  180. * Global and local mutex must be locked!
  181. */
  182. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  183. struct amdgpu_vm *vm,
  184. struct fence *updates)
  185. {
  186. uint64_t pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
  187. struct amdgpu_vm_id *vm_id = &vm->ids[ring->idx];
  188. struct fence *flushed_updates = vm_id->flushed_updates;
  189. bool is_later;
  190. if (!flushed_updates)
  191. is_later = true;
  192. else if (!updates)
  193. is_later = false;
  194. else
  195. is_later = fence_is_later(updates, flushed_updates);
  196. if (pd_addr != vm_id->pd_gpu_addr || is_later) {
  197. trace_amdgpu_vm_flush(pd_addr, ring->idx, vm_id->id);
  198. if (is_later) {
  199. vm_id->flushed_updates = fence_get(updates);
  200. fence_put(flushed_updates);
  201. }
  202. vm_id->pd_gpu_addr = pd_addr;
  203. amdgpu_ring_emit_vm_flush(ring, vm_id->id, vm_id->pd_gpu_addr);
  204. }
  205. }
  206. /**
  207. * amdgpu_vm_fence - remember fence for vm
  208. *
  209. * @adev: amdgpu_device pointer
  210. * @vm: vm we want to fence
  211. * @fence: fence to remember
  212. *
  213. * Fence the vm (cayman+).
  214. * Set the fence used to protect page table and id.
  215. *
  216. * Global and local mutex must be locked!
  217. */
  218. void amdgpu_vm_fence(struct amdgpu_device *adev,
  219. struct amdgpu_vm *vm,
  220. struct amdgpu_fence *fence)
  221. {
  222. unsigned ridx = fence->ring->idx;
  223. unsigned vm_id = vm->ids[ridx].id;
  224. fence_put(adev->vm_manager.active[vm_id]);
  225. adev->vm_manager.active[vm_id] = fence_get(&fence->base);
  226. fence_put(vm->ids[ridx].last_id_use);
  227. vm->ids[ridx].last_id_use = fence_get(&fence->base);
  228. }
  229. /**
  230. * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
  231. *
  232. * @vm: requested vm
  233. * @bo: requested buffer object
  234. *
  235. * Find @bo inside the requested vm (cayman+).
  236. * Search inside the @bos vm list for the requested vm
  237. * Returns the found bo_va or NULL if none is found
  238. *
  239. * Object has to be reserved!
  240. */
  241. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  242. struct amdgpu_bo *bo)
  243. {
  244. struct amdgpu_bo_va *bo_va;
  245. list_for_each_entry(bo_va, &bo->va, bo_list) {
  246. if (bo_va->vm == vm) {
  247. return bo_va;
  248. }
  249. }
  250. return NULL;
  251. }
  252. /**
  253. * amdgpu_vm_update_pages - helper to call the right asic function
  254. *
  255. * @adev: amdgpu_device pointer
  256. * @ib: indirect buffer to fill with commands
  257. * @pe: addr of the page entry
  258. * @addr: dst addr to write into pe
  259. * @count: number of page entries to update
  260. * @incr: increase next addr by incr bytes
  261. * @flags: hw access flags
  262. * @gtt_flags: GTT hw access flags
  263. *
  264. * Traces the parameters and calls the right asic functions
  265. * to setup the page table using the DMA.
  266. */
  267. static void amdgpu_vm_update_pages(struct amdgpu_device *adev,
  268. struct amdgpu_ib *ib,
  269. uint64_t pe, uint64_t addr,
  270. unsigned count, uint32_t incr,
  271. uint32_t flags, uint32_t gtt_flags)
  272. {
  273. trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);
  274. if ((flags & AMDGPU_PTE_SYSTEM) && (flags == gtt_flags)) {
  275. uint64_t src = adev->gart.table_addr + (addr >> 12) * 8;
  276. amdgpu_vm_copy_pte(adev, ib, pe, src, count);
  277. } else if ((flags & AMDGPU_PTE_SYSTEM) || (count < 3)) {
  278. amdgpu_vm_write_pte(adev, ib, pe, addr,
  279. count, incr, flags);
  280. } else {
  281. amdgpu_vm_set_pte_pde(adev, ib, pe, addr,
  282. count, incr, flags);
  283. }
  284. }
  285. int amdgpu_vm_free_job(struct amdgpu_job *job)
  286. {
  287. int i;
  288. for (i = 0; i < job->num_ibs; i++)
  289. amdgpu_ib_free(job->adev, &job->ibs[i]);
  290. kfree(job->ibs);
  291. return 0;
  292. }
  293. /**
  294. * amdgpu_vm_clear_bo - initially clear the page dir/table
  295. *
  296. * @adev: amdgpu_device pointer
  297. * @bo: bo to clear
  298. */
  299. static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
  300. struct amdgpu_bo *bo)
  301. {
  302. struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
  303. struct fence *fence = NULL;
  304. struct amdgpu_ib *ib;
  305. unsigned entries;
  306. uint64_t addr;
  307. int r;
  308. r = amdgpu_bo_reserve(bo, false);
  309. if (r)
  310. return r;
  311. r = reservation_object_reserve_shared(bo->tbo.resv);
  312. if (r)
  313. return r;
  314. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  315. if (r)
  316. goto error_unreserve;
  317. addr = amdgpu_bo_gpu_offset(bo);
  318. entries = amdgpu_bo_size(bo) / 8;
  319. ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
  320. if (!ib)
  321. goto error_unreserve;
  322. r = amdgpu_ib_get(ring, NULL, entries * 2 + 64, ib);
  323. if (r)
  324. goto error_free;
  325. ib->length_dw = 0;
  326. amdgpu_vm_update_pages(adev, ib, addr, 0, entries, 0, 0, 0);
  327. amdgpu_vm_pad_ib(adev, ib);
  328. WARN_ON(ib->length_dw > 64);
  329. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
  330. &amdgpu_vm_free_job,
  331. AMDGPU_FENCE_OWNER_VM,
  332. &fence);
  333. if (!r)
  334. amdgpu_bo_fence(bo, fence, true);
  335. fence_put(fence);
  336. if (amdgpu_enable_scheduler) {
  337. amdgpu_bo_unreserve(bo);
  338. return 0;
  339. }
  340. error_free:
  341. amdgpu_ib_free(adev, ib);
  342. kfree(ib);
  343. error_unreserve:
  344. amdgpu_bo_unreserve(bo);
  345. return r;
  346. }
  347. /**
  348. * amdgpu_vm_map_gart - get the physical address of a gart page
  349. *
  350. * @adev: amdgpu_device pointer
  351. * @addr: the unmapped addr
  352. *
  353. * Look up the physical address of the page that the pte resolves
  354. * to (cayman+).
  355. * Returns the physical address of the page.
  356. */
  357. uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr)
  358. {
  359. uint64_t result;
  360. /* page table offset */
  361. result = adev->gart.pages_addr[addr >> PAGE_SHIFT];
  362. /* in case cpu page size != gpu page size*/
  363. result |= addr & (~PAGE_MASK);
  364. return result;
  365. }
  366. /**
  367. * amdgpu_vm_update_pdes - make sure that page directory is valid
  368. *
  369. * @adev: amdgpu_device pointer
  370. * @vm: requested vm
  371. * @start: start of GPU address range
  372. * @end: end of GPU address range
  373. *
  374. * Allocates new page tables if necessary
  375. * and updates the page directory (cayman+).
  376. * Returns 0 for success, error for failure.
  377. *
  378. * Global and local mutex must be locked!
  379. */
  380. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  381. struct amdgpu_vm *vm)
  382. {
  383. struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
  384. struct amdgpu_bo *pd = vm->page_directory;
  385. uint64_t pd_addr = amdgpu_bo_gpu_offset(pd);
  386. uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
  387. uint64_t last_pde = ~0, last_pt = ~0;
  388. unsigned count = 0, pt_idx, ndw;
  389. struct amdgpu_ib *ib;
  390. struct fence *fence = NULL;
  391. int r;
  392. /* padding, etc. */
  393. ndw = 64;
  394. /* assume the worst case */
  395. ndw += vm->max_pde_used * 6;
  396. /* update too big for an IB */
  397. if (ndw > 0xfffff)
  398. return -ENOMEM;
  399. ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
  400. if (!ib)
  401. return -ENOMEM;
  402. r = amdgpu_ib_get(ring, NULL, ndw * 4, ib);
  403. if (r) {
  404. kfree(ib);
  405. return r;
  406. }
  407. ib->length_dw = 0;
  408. /* walk over the address space and update the page directory */
  409. for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
  410. struct amdgpu_bo *bo = vm->page_tables[pt_idx].bo;
  411. uint64_t pde, pt;
  412. if (bo == NULL)
  413. continue;
  414. pt = amdgpu_bo_gpu_offset(bo);
  415. if (vm->page_tables[pt_idx].addr == pt)
  416. continue;
  417. vm->page_tables[pt_idx].addr = pt;
  418. pde = pd_addr + pt_idx * 8;
  419. if (((last_pde + 8 * count) != pde) ||
  420. ((last_pt + incr * count) != pt)) {
  421. if (count) {
  422. amdgpu_vm_update_pages(adev, ib, last_pde,
  423. last_pt, count, incr,
  424. AMDGPU_PTE_VALID, 0);
  425. }
  426. count = 1;
  427. last_pde = pde;
  428. last_pt = pt;
  429. } else {
  430. ++count;
  431. }
  432. }
  433. if (count)
  434. amdgpu_vm_update_pages(adev, ib, last_pde, last_pt, count,
  435. incr, AMDGPU_PTE_VALID, 0);
  436. if (ib->length_dw != 0) {
  437. amdgpu_vm_pad_ib(adev, ib);
  438. amdgpu_sync_resv(adev, &ib->sync, pd->tbo.resv, AMDGPU_FENCE_OWNER_VM);
  439. WARN_ON(ib->length_dw > ndw);
  440. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
  441. &amdgpu_vm_free_job,
  442. AMDGPU_FENCE_OWNER_VM,
  443. &fence);
  444. if (r)
  445. goto error_free;
  446. amdgpu_bo_fence(pd, fence, true);
  447. fence_put(vm->page_directory_fence);
  448. vm->page_directory_fence = fence_get(fence);
  449. fence_put(fence);
  450. }
  451. if (!amdgpu_enable_scheduler || ib->length_dw == 0) {
  452. amdgpu_ib_free(adev, ib);
  453. kfree(ib);
  454. }
  455. return 0;
  456. error_free:
  457. amdgpu_ib_free(adev, ib);
  458. kfree(ib);
  459. return r;
  460. }
  461. /**
  462. * amdgpu_vm_frag_ptes - add fragment information to PTEs
  463. *
  464. * @adev: amdgpu_device pointer
  465. * @ib: IB for the update
  466. * @pe_start: first PTE to handle
  467. * @pe_end: last PTE to handle
  468. * @addr: addr those PTEs should point to
  469. * @flags: hw mapping flags
  470. * @gtt_flags: GTT hw mapping flags
  471. *
  472. * Global and local mutex must be locked!
  473. */
  474. static void amdgpu_vm_frag_ptes(struct amdgpu_device *adev,
  475. struct amdgpu_ib *ib,
  476. uint64_t pe_start, uint64_t pe_end,
  477. uint64_t addr, uint32_t flags,
  478. uint32_t gtt_flags)
  479. {
  480. /**
  481. * The MC L1 TLB supports variable sized pages, based on a fragment
  482. * field in the PTE. When this field is set to a non-zero value, page
  483. * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
  484. * flags are considered valid for all PTEs within the fragment range
  485. * and corresponding mappings are assumed to be physically contiguous.
  486. *
  487. * The L1 TLB can store a single PTE for the whole fragment,
  488. * significantly increasing the space available for translation
  489. * caching. This leads to large improvements in throughput when the
  490. * TLB is under pressure.
  491. *
  492. * The L2 TLB distributes small and large fragments into two
  493. * asymmetric partitions. The large fragment cache is significantly
  494. * larger. Thus, we try to use large fragments wherever possible.
  495. * Userspace can support this by aligning virtual base address and
  496. * allocation size to the fragment size.
  497. */
  498. /* SI and newer are optimized for 64KB */
  499. uint64_t frag_flags = AMDGPU_PTE_FRAG_64KB;
  500. uint64_t frag_align = 0x80;
  501. uint64_t frag_start = ALIGN(pe_start, frag_align);
  502. uint64_t frag_end = pe_end & ~(frag_align - 1);
  503. unsigned count;
  504. /* system pages are non continuously */
  505. if ((flags & AMDGPU_PTE_SYSTEM) || !(flags & AMDGPU_PTE_VALID) ||
  506. (frag_start >= frag_end)) {
  507. count = (pe_end - pe_start) / 8;
  508. amdgpu_vm_update_pages(adev, ib, pe_start, addr, count,
  509. AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
  510. return;
  511. }
  512. /* handle the 4K area at the beginning */
  513. if (pe_start != frag_start) {
  514. count = (frag_start - pe_start) / 8;
  515. amdgpu_vm_update_pages(adev, ib, pe_start, addr, count,
  516. AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
  517. addr += AMDGPU_GPU_PAGE_SIZE * count;
  518. }
  519. /* handle the area in the middle */
  520. count = (frag_end - frag_start) / 8;
  521. amdgpu_vm_update_pages(adev, ib, frag_start, addr, count,
  522. AMDGPU_GPU_PAGE_SIZE, flags | frag_flags,
  523. gtt_flags);
  524. /* handle the 4K area at the end */
  525. if (frag_end != pe_end) {
  526. addr += AMDGPU_GPU_PAGE_SIZE * count;
  527. count = (pe_end - frag_end) / 8;
  528. amdgpu_vm_update_pages(adev, ib, frag_end, addr, count,
  529. AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
  530. }
  531. }
  532. /**
  533. * amdgpu_vm_update_ptes - make sure that page tables are valid
  534. *
  535. * @adev: amdgpu_device pointer
  536. * @vm: requested vm
  537. * @start: start of GPU address range
  538. * @end: end of GPU address range
  539. * @dst: destination address to map to
  540. * @flags: mapping flags
  541. *
  542. * Update the page tables in the range @start - @end (cayman+).
  543. *
  544. * Global and local mutex must be locked!
  545. */
  546. static int amdgpu_vm_update_ptes(struct amdgpu_device *adev,
  547. struct amdgpu_vm *vm,
  548. struct amdgpu_ib *ib,
  549. uint64_t start, uint64_t end,
  550. uint64_t dst, uint32_t flags,
  551. uint32_t gtt_flags)
  552. {
  553. uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;
  554. uint64_t last_pte = ~0, last_dst = ~0;
  555. void *owner = AMDGPU_FENCE_OWNER_VM;
  556. unsigned count = 0;
  557. uint64_t addr;
  558. /* sync to everything on unmapping */
  559. if (!(flags & AMDGPU_PTE_VALID))
  560. owner = AMDGPU_FENCE_OWNER_UNDEFINED;
  561. /* walk over the address space and update the page tables */
  562. for (addr = start; addr < end; ) {
  563. uint64_t pt_idx = addr >> amdgpu_vm_block_size;
  564. struct amdgpu_bo *pt = vm->page_tables[pt_idx].bo;
  565. unsigned nptes;
  566. uint64_t pte;
  567. int r;
  568. amdgpu_sync_resv(adev, &ib->sync, pt->tbo.resv, owner);
  569. r = reservation_object_reserve_shared(pt->tbo.resv);
  570. if (r)
  571. return r;
  572. if ((addr & ~mask) == (end & ~mask))
  573. nptes = end - addr;
  574. else
  575. nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);
  576. pte = amdgpu_bo_gpu_offset(pt);
  577. pte += (addr & mask) * 8;
  578. if ((last_pte + 8 * count) != pte) {
  579. if (count) {
  580. amdgpu_vm_frag_ptes(adev, ib, last_pte,
  581. last_pte + 8 * count,
  582. last_dst, flags,
  583. gtt_flags);
  584. }
  585. count = nptes;
  586. last_pte = pte;
  587. last_dst = dst;
  588. } else {
  589. count += nptes;
  590. }
  591. addr += nptes;
  592. dst += nptes * AMDGPU_GPU_PAGE_SIZE;
  593. }
  594. if (count) {
  595. amdgpu_vm_frag_ptes(adev, ib, last_pte,
  596. last_pte + 8 * count,
  597. last_dst, flags, gtt_flags);
  598. }
  599. return 0;
  600. }
  601. /**
  602. * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
  603. *
  604. * @adev: amdgpu_device pointer
  605. * @vm: requested vm
  606. * @mapping: mapped range and flags to use for the update
  607. * @addr: addr to set the area to
  608. * @gtt_flags: flags as they are used for GTT
  609. * @fence: optional resulting fence
  610. *
  611. * Fill in the page table entries for @mapping.
  612. * Returns 0 for success, -EINVAL for failure.
  613. *
  614. * Object have to be reserved and mutex must be locked!
  615. */
  616. static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
  617. struct amdgpu_vm *vm,
  618. struct amdgpu_bo_va_mapping *mapping,
  619. uint64_t addr, uint32_t gtt_flags,
  620. struct fence **fence)
  621. {
  622. struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
  623. unsigned nptes, ncmds, ndw;
  624. uint32_t flags = gtt_flags;
  625. struct amdgpu_ib *ib;
  626. struct fence *f = NULL;
  627. int r;
  628. /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
  629. * but in case of something, we filter the flags in first place
  630. */
  631. if (!(mapping->flags & AMDGPU_PTE_READABLE))
  632. flags &= ~AMDGPU_PTE_READABLE;
  633. if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
  634. flags &= ~AMDGPU_PTE_WRITEABLE;
  635. trace_amdgpu_vm_bo_update(mapping);
  636. nptes = mapping->it.last - mapping->it.start + 1;
  637. /*
  638. * reserve space for one command every (1 << BLOCK_SIZE)
  639. * entries or 2k dwords (whatever is smaller)
  640. */
  641. ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;
  642. /* padding, etc. */
  643. ndw = 64;
  644. if ((flags & AMDGPU_PTE_SYSTEM) && (flags == gtt_flags)) {
  645. /* only copy commands needed */
  646. ndw += ncmds * 7;
  647. } else if (flags & AMDGPU_PTE_SYSTEM) {
  648. /* header for write data commands */
  649. ndw += ncmds * 4;
  650. /* body of write data command */
  651. ndw += nptes * 2;
  652. } else {
  653. /* set page commands needed */
  654. ndw += ncmds * 10;
  655. /* two extra commands for begin/end of fragment */
  656. ndw += 2 * 10;
  657. }
  658. /* update too big for an IB */
  659. if (ndw > 0xfffff)
  660. return -ENOMEM;
  661. ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
  662. if (!ib)
  663. return -ENOMEM;
  664. r = amdgpu_ib_get(ring, NULL, ndw * 4, ib);
  665. if (r) {
  666. kfree(ib);
  667. return r;
  668. }
  669. ib->length_dw = 0;
  670. r = amdgpu_vm_update_ptes(adev, vm, ib, mapping->it.start,
  671. mapping->it.last + 1, addr + mapping->offset,
  672. flags, gtt_flags);
  673. if (r) {
  674. amdgpu_ib_free(adev, ib);
  675. kfree(ib);
  676. return r;
  677. }
  678. amdgpu_vm_pad_ib(adev, ib);
  679. WARN_ON(ib->length_dw > ndw);
  680. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
  681. &amdgpu_vm_free_job,
  682. AMDGPU_FENCE_OWNER_VM,
  683. &f);
  684. if (r)
  685. goto error_free;
  686. amdgpu_bo_fence(vm->page_directory, f, true);
  687. if (fence) {
  688. fence_put(*fence);
  689. *fence = fence_get(f);
  690. }
  691. fence_put(f);
  692. if (!amdgpu_enable_scheduler) {
  693. amdgpu_ib_free(adev, ib);
  694. kfree(ib);
  695. }
  696. return 0;
  697. error_free:
  698. amdgpu_ib_free(adev, ib);
  699. kfree(ib);
  700. return r;
  701. }
  702. /**
  703. * amdgpu_vm_bo_update - update all BO mappings in the vm page table
  704. *
  705. * @adev: amdgpu_device pointer
  706. * @bo_va: requested BO and VM object
  707. * @mem: ttm mem
  708. *
  709. * Fill in the page table entries for @bo_va.
  710. * Returns 0 for success, -EINVAL for failure.
  711. *
  712. * Object have to be reserved and mutex must be locked!
  713. */
  714. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  715. struct amdgpu_bo_va *bo_va,
  716. struct ttm_mem_reg *mem)
  717. {
  718. struct amdgpu_vm *vm = bo_va->vm;
  719. struct amdgpu_bo_va_mapping *mapping;
  720. uint32_t flags;
  721. uint64_t addr;
  722. int r;
  723. if (mem) {
  724. addr = (u64)mem->start << PAGE_SHIFT;
  725. if (mem->mem_type != TTM_PL_TT)
  726. addr += adev->vm_manager.vram_base_offset;
  727. } else {
  728. addr = 0;
  729. }
  730. flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
  731. spin_lock(&vm->status_lock);
  732. if (!list_empty(&bo_va->vm_status))
  733. list_splice_init(&bo_va->valids, &bo_va->invalids);
  734. spin_unlock(&vm->status_lock);
  735. list_for_each_entry(mapping, &bo_va->invalids, list) {
  736. r = amdgpu_vm_bo_update_mapping(adev, vm, mapping, addr,
  737. flags, &bo_va->last_pt_update);
  738. if (r)
  739. return r;
  740. }
  741. if (trace_amdgpu_vm_bo_mapping_enabled()) {
  742. list_for_each_entry(mapping, &bo_va->valids, list)
  743. trace_amdgpu_vm_bo_mapping(mapping);
  744. list_for_each_entry(mapping, &bo_va->invalids, list)
  745. trace_amdgpu_vm_bo_mapping(mapping);
  746. }
  747. spin_lock(&vm->status_lock);
  748. list_splice_init(&bo_va->invalids, &bo_va->valids);
  749. list_del_init(&bo_va->vm_status);
  750. if (!mem)
  751. list_add(&bo_va->vm_status, &vm->cleared);
  752. spin_unlock(&vm->status_lock);
  753. return 0;
  754. }
  755. /**
  756. * amdgpu_vm_clear_freed - clear freed BOs in the PT
  757. *
  758. * @adev: amdgpu_device pointer
  759. * @vm: requested vm
  760. *
  761. * Make sure all freed BOs are cleared in the PT.
  762. * Returns 0 for success.
  763. *
  764. * PTs have to be reserved and mutex must be locked!
  765. */
  766. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  767. struct amdgpu_vm *vm)
  768. {
  769. struct amdgpu_bo_va_mapping *mapping;
  770. int r;
  771. while (!list_empty(&vm->freed)) {
  772. mapping = list_first_entry(&vm->freed,
  773. struct amdgpu_bo_va_mapping, list);
  774. list_del(&mapping->list);
  775. r = amdgpu_vm_bo_update_mapping(adev, vm, mapping, 0, 0, NULL);
  776. kfree(mapping);
  777. if (r)
  778. return r;
  779. }
  780. return 0;
  781. }
  782. /**
  783. * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
  784. *
  785. * @adev: amdgpu_device pointer
  786. * @vm: requested vm
  787. *
  788. * Make sure all invalidated BOs are cleared in the PT.
  789. * Returns 0 for success.
  790. *
  791. * PTs have to be reserved and mutex must be locked!
  792. */
  793. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
  794. struct amdgpu_vm *vm, struct amdgpu_sync *sync)
  795. {
  796. struct amdgpu_bo_va *bo_va = NULL;
  797. int r = 0;
  798. spin_lock(&vm->status_lock);
  799. while (!list_empty(&vm->invalidated)) {
  800. bo_va = list_first_entry(&vm->invalidated,
  801. struct amdgpu_bo_va, vm_status);
  802. spin_unlock(&vm->status_lock);
  803. r = amdgpu_vm_bo_update(adev, bo_va, NULL);
  804. if (r)
  805. return r;
  806. spin_lock(&vm->status_lock);
  807. }
  808. spin_unlock(&vm->status_lock);
  809. if (bo_va)
  810. r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
  811. return r;
  812. }
  813. /**
  814. * amdgpu_vm_bo_add - add a bo to a specific vm
  815. *
  816. * @adev: amdgpu_device pointer
  817. * @vm: requested vm
  818. * @bo: amdgpu buffer object
  819. *
  820. * Add @bo into the requested vm (cayman+).
  821. * Add @bo to the list of bos associated with the vm
  822. * Returns newly added bo_va or NULL for failure
  823. *
  824. * Object has to be reserved!
  825. */
  826. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  827. struct amdgpu_vm *vm,
  828. struct amdgpu_bo *bo)
  829. {
  830. struct amdgpu_bo_va *bo_va;
  831. bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
  832. if (bo_va == NULL) {
  833. return NULL;
  834. }
  835. bo_va->vm = vm;
  836. bo_va->bo = bo;
  837. bo_va->ref_count = 1;
  838. INIT_LIST_HEAD(&bo_va->bo_list);
  839. INIT_LIST_HEAD(&bo_va->valids);
  840. INIT_LIST_HEAD(&bo_va->invalids);
  841. INIT_LIST_HEAD(&bo_va->vm_status);
  842. list_add_tail(&bo_va->bo_list, &bo->va);
  843. return bo_va;
  844. }
  845. /**
  846. * amdgpu_vm_bo_map - map bo inside a vm
  847. *
  848. * @adev: amdgpu_device pointer
  849. * @bo_va: bo_va to store the address
  850. * @saddr: where to map the BO
  851. * @offset: requested offset in the BO
  852. * @flags: attributes of pages (read/write/valid/etc.)
  853. *
  854. * Add a mapping of the BO at the specefied addr into the VM.
  855. * Returns 0 for success, error for failure.
  856. *
  857. * Object has to be reserved and gets unreserved by this function!
  858. */
  859. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  860. struct amdgpu_bo_va *bo_va,
  861. uint64_t saddr, uint64_t offset,
  862. uint64_t size, uint32_t flags)
  863. {
  864. struct amdgpu_bo_va_mapping *mapping;
  865. struct amdgpu_vm *vm = bo_va->vm;
  866. struct interval_tree_node *it;
  867. unsigned last_pfn, pt_idx;
  868. uint64_t eaddr;
  869. int r;
  870. /* validate the parameters */
  871. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  872. size == 0 || size & AMDGPU_GPU_PAGE_MASK) {
  873. amdgpu_bo_unreserve(bo_va->bo);
  874. return -EINVAL;
  875. }
  876. /* make sure object fit at this offset */
  877. eaddr = saddr + size;
  878. if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo))) {
  879. amdgpu_bo_unreserve(bo_va->bo);
  880. return -EINVAL;
  881. }
  882. last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
  883. if (last_pfn > adev->vm_manager.max_pfn) {
  884. dev_err(adev->dev, "va above limit (0x%08X > 0x%08X)\n",
  885. last_pfn, adev->vm_manager.max_pfn);
  886. amdgpu_bo_unreserve(bo_va->bo);
  887. return -EINVAL;
  888. }
  889. saddr /= AMDGPU_GPU_PAGE_SIZE;
  890. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  891. it = interval_tree_iter_first(&vm->va, saddr, eaddr - 1);
  892. if (it) {
  893. struct amdgpu_bo_va_mapping *tmp;
  894. tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
  895. /* bo and tmp overlap, invalid addr */
  896. dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
  897. "0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
  898. tmp->it.start, tmp->it.last + 1);
  899. amdgpu_bo_unreserve(bo_va->bo);
  900. r = -EINVAL;
  901. goto error;
  902. }
  903. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  904. if (!mapping) {
  905. amdgpu_bo_unreserve(bo_va->bo);
  906. r = -ENOMEM;
  907. goto error;
  908. }
  909. INIT_LIST_HEAD(&mapping->list);
  910. mapping->it.start = saddr;
  911. mapping->it.last = eaddr - 1;
  912. mapping->offset = offset;
  913. mapping->flags = flags;
  914. list_add(&mapping->list, &bo_va->invalids);
  915. interval_tree_insert(&mapping->it, &vm->va);
  916. trace_amdgpu_vm_bo_map(bo_va, mapping);
  917. /* Make sure the page tables are allocated */
  918. saddr >>= amdgpu_vm_block_size;
  919. eaddr >>= amdgpu_vm_block_size;
  920. BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));
  921. if (eaddr > vm->max_pde_used)
  922. vm->max_pde_used = eaddr;
  923. amdgpu_bo_unreserve(bo_va->bo);
  924. /* walk over the address space and allocate the page tables */
  925. for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
  926. struct reservation_object *resv = vm->page_directory->tbo.resv;
  927. struct amdgpu_bo *pt;
  928. if (vm->page_tables[pt_idx].bo)
  929. continue;
  930. ww_mutex_lock(&resv->lock, NULL);
  931. r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
  932. AMDGPU_GPU_PAGE_SIZE, true,
  933. AMDGPU_GEM_DOMAIN_VRAM,
  934. AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
  935. NULL, resv, &pt);
  936. ww_mutex_unlock(&resv->lock);
  937. if (r)
  938. goto error_free;
  939. r = amdgpu_vm_clear_bo(adev, pt);
  940. if (r) {
  941. amdgpu_bo_unref(&pt);
  942. goto error_free;
  943. }
  944. vm->page_tables[pt_idx].addr = 0;
  945. vm->page_tables[pt_idx].bo = pt;
  946. }
  947. return 0;
  948. error_free:
  949. list_del(&mapping->list);
  950. interval_tree_remove(&mapping->it, &vm->va);
  951. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  952. kfree(mapping);
  953. error:
  954. return r;
  955. }
  956. /**
  957. * amdgpu_vm_bo_unmap - remove bo mapping from vm
  958. *
  959. * @adev: amdgpu_device pointer
  960. * @bo_va: bo_va to remove the address from
  961. * @saddr: where to the BO is mapped
  962. *
  963. * Remove a mapping of the BO at the specefied addr from the VM.
  964. * Returns 0 for success, error for failure.
  965. *
  966. * Object has to be reserved and gets unreserved by this function!
  967. */
  968. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  969. struct amdgpu_bo_va *bo_va,
  970. uint64_t saddr)
  971. {
  972. struct amdgpu_bo_va_mapping *mapping;
  973. struct amdgpu_vm *vm = bo_va->vm;
  974. bool valid = true;
  975. saddr /= AMDGPU_GPU_PAGE_SIZE;
  976. list_for_each_entry(mapping, &bo_va->valids, list) {
  977. if (mapping->it.start == saddr)
  978. break;
  979. }
  980. if (&mapping->list == &bo_va->valids) {
  981. valid = false;
  982. list_for_each_entry(mapping, &bo_va->invalids, list) {
  983. if (mapping->it.start == saddr)
  984. break;
  985. }
  986. if (&mapping->list == &bo_va->invalids) {
  987. amdgpu_bo_unreserve(bo_va->bo);
  988. return -ENOENT;
  989. }
  990. }
  991. list_del(&mapping->list);
  992. interval_tree_remove(&mapping->it, &vm->va);
  993. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  994. if (valid)
  995. list_add(&mapping->list, &vm->freed);
  996. else
  997. kfree(mapping);
  998. amdgpu_bo_unreserve(bo_va->bo);
  999. return 0;
  1000. }
  1001. /**
  1002. * amdgpu_vm_bo_rmv - remove a bo to a specific vm
  1003. *
  1004. * @adev: amdgpu_device pointer
  1005. * @bo_va: requested bo_va
  1006. *
  1007. * Remove @bo_va->bo from the requested vm (cayman+).
  1008. *
  1009. * Object have to be reserved!
  1010. */
  1011. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  1012. struct amdgpu_bo_va *bo_va)
  1013. {
  1014. struct amdgpu_bo_va_mapping *mapping, *next;
  1015. struct amdgpu_vm *vm = bo_va->vm;
  1016. list_del(&bo_va->bo_list);
  1017. spin_lock(&vm->status_lock);
  1018. list_del(&bo_va->vm_status);
  1019. spin_unlock(&vm->status_lock);
  1020. list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
  1021. list_del(&mapping->list);
  1022. interval_tree_remove(&mapping->it, &vm->va);
  1023. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1024. list_add(&mapping->list, &vm->freed);
  1025. }
  1026. list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
  1027. list_del(&mapping->list);
  1028. interval_tree_remove(&mapping->it, &vm->va);
  1029. kfree(mapping);
  1030. }
  1031. fence_put(bo_va->last_pt_update);
  1032. kfree(bo_va);
  1033. }
  1034. /**
  1035. * amdgpu_vm_bo_invalidate - mark the bo as invalid
  1036. *
  1037. * @adev: amdgpu_device pointer
  1038. * @vm: requested vm
  1039. * @bo: amdgpu buffer object
  1040. *
  1041. * Mark @bo as invalid (cayman+).
  1042. */
  1043. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  1044. struct amdgpu_bo *bo)
  1045. {
  1046. struct amdgpu_bo_va *bo_va;
  1047. list_for_each_entry(bo_va, &bo->va, bo_list) {
  1048. spin_lock(&bo_va->vm->status_lock);
  1049. if (list_empty(&bo_va->vm_status))
  1050. list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
  1051. spin_unlock(&bo_va->vm->status_lock);
  1052. }
  1053. }
  1054. /**
  1055. * amdgpu_vm_init - initialize a vm instance
  1056. *
  1057. * @adev: amdgpu_device pointer
  1058. * @vm: requested vm
  1059. *
  1060. * Init @vm fields (cayman+).
  1061. */
  1062. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1063. {
  1064. const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
  1065. AMDGPU_VM_PTE_COUNT * 8);
  1066. unsigned pd_size, pd_entries, pts_size;
  1067. int i, r;
  1068. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1069. vm->ids[i].id = 0;
  1070. vm->ids[i].flushed_updates = NULL;
  1071. vm->ids[i].last_id_use = NULL;
  1072. }
  1073. mutex_init(&vm->mutex);
  1074. vm->va = RB_ROOT;
  1075. spin_lock_init(&vm->status_lock);
  1076. INIT_LIST_HEAD(&vm->invalidated);
  1077. INIT_LIST_HEAD(&vm->cleared);
  1078. INIT_LIST_HEAD(&vm->freed);
  1079. pd_size = amdgpu_vm_directory_size(adev);
  1080. pd_entries = amdgpu_vm_num_pdes(adev);
  1081. /* allocate page table array */
  1082. pts_size = pd_entries * sizeof(struct amdgpu_vm_pt);
  1083. vm->page_tables = kzalloc(pts_size, GFP_KERNEL);
  1084. if (vm->page_tables == NULL) {
  1085. DRM_ERROR("Cannot allocate memory for page table array\n");
  1086. return -ENOMEM;
  1087. }
  1088. vm->page_directory_fence = NULL;
  1089. r = amdgpu_bo_create(adev, pd_size, align, true,
  1090. AMDGPU_GEM_DOMAIN_VRAM,
  1091. AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
  1092. NULL, NULL, &vm->page_directory);
  1093. if (r)
  1094. return r;
  1095. r = amdgpu_vm_clear_bo(adev, vm->page_directory);
  1096. if (r) {
  1097. amdgpu_bo_unref(&vm->page_directory);
  1098. vm->page_directory = NULL;
  1099. return r;
  1100. }
  1101. return 0;
  1102. }
  1103. /**
  1104. * amdgpu_vm_fini - tear down a vm instance
  1105. *
  1106. * @adev: amdgpu_device pointer
  1107. * @vm: requested vm
  1108. *
  1109. * Tear down @vm (cayman+).
  1110. * Unbind the VM and remove all bos from the vm bo list
  1111. */
  1112. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1113. {
  1114. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1115. int i;
  1116. if (!RB_EMPTY_ROOT(&vm->va)) {
  1117. dev_err(adev->dev, "still active bo inside vm\n");
  1118. }
  1119. rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
  1120. list_del(&mapping->list);
  1121. interval_tree_remove(&mapping->it, &vm->va);
  1122. kfree(mapping);
  1123. }
  1124. list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
  1125. list_del(&mapping->list);
  1126. kfree(mapping);
  1127. }
  1128. for (i = 0; i < amdgpu_vm_num_pdes(adev); i++)
  1129. amdgpu_bo_unref(&vm->page_tables[i].bo);
  1130. kfree(vm->page_tables);
  1131. amdgpu_bo_unref(&vm->page_directory);
  1132. fence_put(vm->page_directory_fence);
  1133. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1134. fence_put(vm->ids[i].flushed_updates);
  1135. fence_put(vm->ids[i].last_id_use);
  1136. }
  1137. mutex_destroy(&vm->mutex);
  1138. }