common_hsi.h 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015-2016 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef _COMMON_HSI_H
  33. #define _COMMON_HSI_H
  34. #include <linux/types.h>
  35. #include <asm/byteorder.h>
  36. #include <linux/bitops.h>
  37. #include <linux/slab.h>
  38. /* dma_addr_t manip */
  39. #define PTR_LO(x) ((u32)(((uintptr_t)(x)) & 0xffffffff))
  40. #define PTR_HI(x) ((u32)((((uintptr_t)(x)) >> 16) >> 16))
  41. #define DMA_LO_LE(x) cpu_to_le32(lower_32_bits(x))
  42. #define DMA_HI_LE(x) cpu_to_le32(upper_32_bits(x))
  43. #define DMA_REGPAIR_LE(x, val) do { \
  44. (x).hi = DMA_HI_LE((val)); \
  45. (x).lo = DMA_LO_LE((val)); \
  46. } while (0)
  47. #define HILO_GEN(hi, lo, type) ((((type)(hi)) << 32) + (lo))
  48. #define HILO_64(hi, lo) \
  49. HILO_GEN(le32_to_cpu(hi), le32_to_cpu(lo), u64)
  50. #define HILO_64_REGPAIR(regpair) ({ \
  51. typeof(regpair) __regpair = (regpair); \
  52. HILO_64(__regpair.hi, __regpair.lo); })
  53. #define HILO_DMA_REGPAIR(regpair) ((dma_addr_t)HILO_64_REGPAIR(regpair))
  54. #ifndef __COMMON_HSI__
  55. #define __COMMON_HSI__
  56. /********************************/
  57. /* PROTOCOL COMMON FW CONSTANTS */
  58. /********************************/
  59. #define X_FINAL_CLEANUP_AGG_INT 1
  60. #define EVENT_RING_PAGE_SIZE_BYTES 4096
  61. #define NUM_OF_GLOBAL_QUEUES 128
  62. #define COMMON_QUEUE_ENTRY_MAX_BYTE_SIZE 64
  63. #define ISCSI_CDU_TASK_SEG_TYPE 0
  64. #define FCOE_CDU_TASK_SEG_TYPE 0
  65. #define RDMA_CDU_TASK_SEG_TYPE 1
  66. #define FW_ASSERT_GENERAL_ATTN_IDX 32
  67. #define MAX_PINNED_CCFC 32
  68. /* Queue Zone sizes in bytes */
  69. #define TSTORM_QZONE_SIZE 8
  70. #define MSTORM_QZONE_SIZE 16
  71. #define USTORM_QZONE_SIZE 8
  72. #define XSTORM_QZONE_SIZE 8
  73. #define YSTORM_QZONE_SIZE 0
  74. #define PSTORM_QZONE_SIZE 0
  75. #define MSTORM_VF_ZONE_DEFAULT_SIZE_LOG 7
  76. #define ETH_MAX_NUM_RX_QUEUES_PER_VF_DEFAULT 16
  77. #define ETH_MAX_NUM_RX_QUEUES_PER_VF_DOUBLE 48
  78. #define ETH_MAX_NUM_RX_QUEUES_PER_VF_QUAD 112
  79. /********************************/
  80. /* CORE (LIGHT L2) FW CONSTANTS */
  81. /********************************/
  82. #define CORE_LL2_MAX_RAMROD_PER_CON 8
  83. #define CORE_LL2_TX_BD_PAGE_SIZE_BYTES 4096
  84. #define CORE_LL2_RX_BD_PAGE_SIZE_BYTES 4096
  85. #define CORE_LL2_RX_CQE_PAGE_SIZE_BYTES 4096
  86. #define CORE_LL2_RX_NUM_NEXT_PAGE_BDS 1
  87. #define CORE_LL2_TX_MAX_BDS_PER_PACKET 12
  88. #define CORE_SPQE_PAGE_SIZE_BYTES 4096
  89. #define MAX_NUM_LL2_RX_QUEUES 48
  90. #define MAX_NUM_LL2_TX_STATS_COUNTERS 48
  91. #define FW_MAJOR_VERSION 8
  92. #define FW_MINOR_VERSION 37
  93. #define FW_REVISION_VERSION 2
  94. #define FW_ENGINEERING_VERSION 0
  95. /***********************/
  96. /* COMMON HW CONSTANTS */
  97. /***********************/
  98. /* PCI functions */
  99. #define MAX_NUM_PORTS_K2 (4)
  100. #define MAX_NUM_PORTS_BB (2)
  101. #define MAX_NUM_PORTS (MAX_NUM_PORTS_K2)
  102. #define MAX_NUM_PFS_K2 (16)
  103. #define MAX_NUM_PFS_BB (8)
  104. #define MAX_NUM_PFS (MAX_NUM_PFS_K2)
  105. #define MAX_NUM_OF_PFS_IN_CHIP (16) /* On both engines */
  106. #define MAX_NUM_VFS_K2 (192)
  107. #define MAX_NUM_VFS_BB (120)
  108. #define MAX_NUM_VFS (MAX_NUM_VFS_K2)
  109. #define MAX_NUM_FUNCTIONS_BB (MAX_NUM_PFS_BB + MAX_NUM_VFS_BB)
  110. #define MAX_NUM_FUNCTIONS (MAX_NUM_PFS + MAX_NUM_VFS)
  111. #define MAX_FUNCTION_NUMBER_BB (MAX_NUM_PFS + MAX_NUM_VFS_BB)
  112. #define MAX_FUNCTION_NUMBER (MAX_NUM_PFS + MAX_NUM_VFS)
  113. #define MAX_NUM_VPORTS_K2 (208)
  114. #define MAX_NUM_VPORTS_BB (160)
  115. #define MAX_NUM_VPORTS (MAX_NUM_VPORTS_K2)
  116. #define MAX_NUM_L2_QUEUES_K2 (320)
  117. #define MAX_NUM_L2_QUEUES_BB (256)
  118. #define MAX_NUM_L2_QUEUES (MAX_NUM_L2_QUEUES_K2)
  119. /* Traffic classes in network-facing blocks (PBF, BTB, NIG, BRB, PRS and QM) */
  120. #define NUM_PHYS_TCS_4PORT_K2 (4)
  121. #define NUM_OF_PHYS_TCS (8)
  122. #define PURE_LB_TC NUM_OF_PHYS_TCS
  123. #define NUM_TCS_4PORT_K2 (NUM_PHYS_TCS_4PORT_K2 + 1)
  124. #define NUM_OF_TCS (NUM_OF_PHYS_TCS + 1)
  125. /* CIDs */
  126. #define NUM_OF_CONNECTION_TYPES_E4 (8)
  127. #define NUM_OF_LCIDS (320)
  128. #define NUM_OF_LTIDS (320)
  129. /* Global PXP windows (GTT) */
  130. #define NUM_OF_GTT 19
  131. #define GTT_DWORD_SIZE_BITS 10
  132. #define GTT_BYTE_SIZE_BITS (GTT_DWORD_SIZE_BITS + 2)
  133. #define GTT_DWORD_SIZE BIT(GTT_DWORD_SIZE_BITS)
  134. /* Tools Version */
  135. #define TOOLS_VERSION 10
  136. /*****************/
  137. /* CDU CONSTANTS */
  138. /*****************/
  139. #define CDU_SEG_TYPE_OFFSET_REG_TYPE_SHIFT (17)
  140. #define CDU_SEG_TYPE_OFFSET_REG_OFFSET_MASK (0x1ffff)
  141. #define CDU_VF_FL_SEG_TYPE_OFFSET_REG_TYPE_SHIFT (12)
  142. #define CDU_VF_FL_SEG_TYPE_OFFSET_REG_OFFSET_MASK (0xfff)
  143. #define CDU_CONTEXT_VALIDATION_CFG_ENABLE_SHIFT (0)
  144. #define CDU_CONTEXT_VALIDATION_CFG_VALIDATION_TYPE_SHIFT (1)
  145. #define CDU_CONTEXT_VALIDATION_CFG_USE_TYPE (2)
  146. #define CDU_CONTEXT_VALIDATION_CFG_USE_REGION (3)
  147. #define CDU_CONTEXT_VALIDATION_CFG_USE_CID (4)
  148. #define CDU_CONTEXT_VALIDATION_CFG_USE_ACTIVE (5)
  149. /*****************/
  150. /* DQ CONSTANTS */
  151. /*****************/
  152. /* DEMS */
  153. #define DQ_DEMS_LEGACY 0
  154. #define DQ_DEMS_TOE_MORE_TO_SEND 3
  155. #define DQ_DEMS_TOE_LOCAL_ADV_WND 4
  156. #define DQ_DEMS_ROCE_CQ_CONS 7
  157. /* XCM agg val selection (HW) */
  158. #define DQ_XCM_AGG_VAL_SEL_WORD2 0
  159. #define DQ_XCM_AGG_VAL_SEL_WORD3 1
  160. #define DQ_XCM_AGG_VAL_SEL_WORD4 2
  161. #define DQ_XCM_AGG_VAL_SEL_WORD5 3
  162. #define DQ_XCM_AGG_VAL_SEL_REG3 4
  163. #define DQ_XCM_AGG_VAL_SEL_REG4 5
  164. #define DQ_XCM_AGG_VAL_SEL_REG5 6
  165. #define DQ_XCM_AGG_VAL_SEL_REG6 7
  166. /* XCM agg val selection (FW) */
  167. #define DQ_XCM_CORE_TX_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
  168. #define DQ_XCM_CORE_TX_BD_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  169. #define DQ_XCM_CORE_SPQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  170. #define DQ_XCM_ETH_EDPM_NUM_BDS_CMD DQ_XCM_AGG_VAL_SEL_WORD2
  171. #define DQ_XCM_ETH_TX_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
  172. #define DQ_XCM_ETH_TX_BD_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  173. #define DQ_XCM_ETH_GO_TO_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD5
  174. #define DQ_XCM_FCOE_SQ_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
  175. #define DQ_XCM_FCOE_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  176. #define DQ_XCM_FCOE_X_FERQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD5
  177. #define DQ_XCM_ISCSI_SQ_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
  178. #define DQ_XCM_ISCSI_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  179. #define DQ_XCM_ISCSI_MORE_TO_SEND_SEQ_CMD DQ_XCM_AGG_VAL_SEL_REG3
  180. #define DQ_XCM_ISCSI_EXP_STAT_SN_CMD DQ_XCM_AGG_VAL_SEL_REG6
  181. #define DQ_XCM_ROCE_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  182. #define DQ_XCM_TOE_TX_BD_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  183. #define DQ_XCM_TOE_MORE_TO_SEND_SEQ_CMD DQ_XCM_AGG_VAL_SEL_REG3
  184. #define DQ_XCM_TOE_LOCAL_ADV_WND_SEQ_CMD DQ_XCM_AGG_VAL_SEL_REG4
  185. /* UCM agg val selection (HW) */
  186. #define DQ_UCM_AGG_VAL_SEL_WORD0 0
  187. #define DQ_UCM_AGG_VAL_SEL_WORD1 1
  188. #define DQ_UCM_AGG_VAL_SEL_WORD2 2
  189. #define DQ_UCM_AGG_VAL_SEL_WORD3 3
  190. #define DQ_UCM_AGG_VAL_SEL_REG0 4
  191. #define DQ_UCM_AGG_VAL_SEL_REG1 5
  192. #define DQ_UCM_AGG_VAL_SEL_REG2 6
  193. #define DQ_UCM_AGG_VAL_SEL_REG3 7
  194. /* UCM agg val selection (FW) */
  195. #define DQ_UCM_ETH_PMD_TX_CONS_CMD DQ_UCM_AGG_VAL_SEL_WORD2
  196. #define DQ_UCM_ETH_PMD_RX_CONS_CMD DQ_UCM_AGG_VAL_SEL_WORD3
  197. #define DQ_UCM_ROCE_CQ_CONS_CMD DQ_UCM_AGG_VAL_SEL_REG0
  198. #define DQ_UCM_ROCE_CQ_PROD_CMD DQ_UCM_AGG_VAL_SEL_REG2
  199. /* TCM agg val selection (HW) */
  200. #define DQ_TCM_AGG_VAL_SEL_WORD0 0
  201. #define DQ_TCM_AGG_VAL_SEL_WORD1 1
  202. #define DQ_TCM_AGG_VAL_SEL_WORD2 2
  203. #define DQ_TCM_AGG_VAL_SEL_WORD3 3
  204. #define DQ_TCM_AGG_VAL_SEL_REG1 4
  205. #define DQ_TCM_AGG_VAL_SEL_REG2 5
  206. #define DQ_TCM_AGG_VAL_SEL_REG6 6
  207. #define DQ_TCM_AGG_VAL_SEL_REG9 7
  208. /* TCM agg val selection (FW) */
  209. #define DQ_TCM_L2B_BD_PROD_CMD \
  210. DQ_TCM_AGG_VAL_SEL_WORD1
  211. #define DQ_TCM_ROCE_RQ_PROD_CMD \
  212. DQ_TCM_AGG_VAL_SEL_WORD0
  213. /* XCM agg counter flag selection (HW) */
  214. #define DQ_XCM_AGG_FLG_SHIFT_BIT14 0
  215. #define DQ_XCM_AGG_FLG_SHIFT_BIT15 1
  216. #define DQ_XCM_AGG_FLG_SHIFT_CF12 2
  217. #define DQ_XCM_AGG_FLG_SHIFT_CF13 3
  218. #define DQ_XCM_AGG_FLG_SHIFT_CF18 4
  219. #define DQ_XCM_AGG_FLG_SHIFT_CF19 5
  220. #define DQ_XCM_AGG_FLG_SHIFT_CF22 6
  221. #define DQ_XCM_AGG_FLG_SHIFT_CF23 7
  222. /* XCM agg counter flag selection (FW) */
  223. #define DQ_XCM_CORE_DQ_CF_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF18)
  224. #define DQ_XCM_CORE_TERMINATE_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
  225. #define DQ_XCM_CORE_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  226. #define DQ_XCM_ETH_DQ_CF_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF18)
  227. #define DQ_XCM_ETH_TERMINATE_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
  228. #define DQ_XCM_ETH_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  229. #define DQ_XCM_ETH_TPH_EN_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF23)
  230. #define DQ_XCM_FCOE_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  231. #define DQ_XCM_ISCSI_DQ_FLUSH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
  232. #define DQ_XCM_ISCSI_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  233. #define DQ_XCM_ISCSI_PROC_ONLY_CLEANUP_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF23)
  234. #define DQ_XCM_TOE_DQ_FLUSH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
  235. #define DQ_XCM_TOE_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  236. /* UCM agg counter flag selection (HW) */
  237. #define DQ_UCM_AGG_FLG_SHIFT_CF0 0
  238. #define DQ_UCM_AGG_FLG_SHIFT_CF1 1
  239. #define DQ_UCM_AGG_FLG_SHIFT_CF3 2
  240. #define DQ_UCM_AGG_FLG_SHIFT_CF4 3
  241. #define DQ_UCM_AGG_FLG_SHIFT_CF5 4
  242. #define DQ_UCM_AGG_FLG_SHIFT_CF6 5
  243. #define DQ_UCM_AGG_FLG_SHIFT_RULE0EN 6
  244. #define DQ_UCM_AGG_FLG_SHIFT_RULE1EN 7
  245. /* UCM agg counter flag selection (FW) */
  246. #define DQ_UCM_ETH_PMD_TX_ARM_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF4)
  247. #define DQ_UCM_ETH_PMD_RX_ARM_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF5)
  248. #define DQ_UCM_ROCE_CQ_ARM_SE_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF4)
  249. #define DQ_UCM_ROCE_CQ_ARM_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF5)
  250. #define DQ_UCM_TOE_TIMER_STOP_ALL_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF3)
  251. #define DQ_UCM_TOE_SLOW_PATH_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF4)
  252. #define DQ_UCM_TOE_DQ_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF5)
  253. /* TCM agg counter flag selection (HW) */
  254. #define DQ_TCM_AGG_FLG_SHIFT_CF0 0
  255. #define DQ_TCM_AGG_FLG_SHIFT_CF1 1
  256. #define DQ_TCM_AGG_FLG_SHIFT_CF2 2
  257. #define DQ_TCM_AGG_FLG_SHIFT_CF3 3
  258. #define DQ_TCM_AGG_FLG_SHIFT_CF4 4
  259. #define DQ_TCM_AGG_FLG_SHIFT_CF5 5
  260. #define DQ_TCM_AGG_FLG_SHIFT_CF6 6
  261. #define DQ_TCM_AGG_FLG_SHIFT_CF7 7
  262. /* TCM agg counter flag selection (FW) */
  263. #define DQ_TCM_FCOE_FLUSH_Q0_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF1)
  264. #define DQ_TCM_FCOE_DUMMY_TIMER_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF2)
  265. #define DQ_TCM_FCOE_TIMER_STOP_ALL_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF3)
  266. #define DQ_TCM_ISCSI_FLUSH_Q0_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF1)
  267. #define DQ_TCM_ISCSI_TIMER_STOP_ALL_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF3)
  268. #define DQ_TCM_TOE_FLUSH_Q0_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF1)
  269. #define DQ_TCM_TOE_TIMER_STOP_ALL_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF3)
  270. #define DQ_TCM_IWARP_POST_RQ_CF_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF1)
  271. /* PWM address mapping */
  272. #define DQ_PWM_OFFSET_DPM_BASE 0x0
  273. #define DQ_PWM_OFFSET_DPM_END 0x27
  274. #define DQ_PWM_OFFSET_XCM16_BASE 0x40
  275. #define DQ_PWM_OFFSET_XCM32_BASE 0x44
  276. #define DQ_PWM_OFFSET_UCM16_BASE 0x48
  277. #define DQ_PWM_OFFSET_UCM32_BASE 0x4C
  278. #define DQ_PWM_OFFSET_UCM16_4 0x50
  279. #define DQ_PWM_OFFSET_TCM16_BASE 0x58
  280. #define DQ_PWM_OFFSET_TCM32_BASE 0x5C
  281. #define DQ_PWM_OFFSET_XCM_FLAGS 0x68
  282. #define DQ_PWM_OFFSET_UCM_FLAGS 0x69
  283. #define DQ_PWM_OFFSET_TCM_FLAGS 0x6B
  284. #define DQ_PWM_OFFSET_XCM_RDMA_SQ_PROD (DQ_PWM_OFFSET_XCM16_BASE + 2)
  285. #define DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_32BIT (DQ_PWM_OFFSET_UCM32_BASE)
  286. #define DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_16BIT (DQ_PWM_OFFSET_UCM16_4)
  287. #define DQ_PWM_OFFSET_UCM_RDMA_INT_TIMEOUT (DQ_PWM_OFFSET_UCM16_BASE + 2)
  288. #define DQ_PWM_OFFSET_UCM_RDMA_ARM_FLAGS (DQ_PWM_OFFSET_UCM_FLAGS)
  289. #define DQ_PWM_OFFSET_TCM_ROCE_RQ_PROD (DQ_PWM_OFFSET_TCM16_BASE + 1)
  290. #define DQ_PWM_OFFSET_TCM_IWARP_RQ_PROD (DQ_PWM_OFFSET_TCM16_BASE + 3)
  291. #define DQ_REGION_SHIFT (12)
  292. /* DPM */
  293. #define DQ_DPM_WQE_BUFF_SIZE (320)
  294. /* Conn type ranges */
  295. #define DQ_CONN_TYPE_RANGE_SHIFT (4)
  296. /*****************/
  297. /* QM CONSTANTS */
  298. /*****************/
  299. /* Number of TX queues in the QM */
  300. #define MAX_QM_TX_QUEUES_K2 512
  301. #define MAX_QM_TX_QUEUES_BB 448
  302. #define MAX_QM_TX_QUEUES MAX_QM_TX_QUEUES_K2
  303. /* Number of Other queues in the QM */
  304. #define MAX_QM_OTHER_QUEUES_BB 64
  305. #define MAX_QM_OTHER_QUEUES_K2 128
  306. #define MAX_QM_OTHER_QUEUES MAX_QM_OTHER_QUEUES_K2
  307. /* Number of queues in a PF queue group */
  308. #define QM_PF_QUEUE_GROUP_SIZE 8
  309. /* The size of a single queue element in bytes */
  310. #define QM_PQ_ELEMENT_SIZE 4
  311. /* Base number of Tx PQs in the CM PQ representation.
  312. * Should be used when storing PQ IDs in CM PQ registers and context.
  313. */
  314. #define CM_TX_PQ_BASE 0x200
  315. /* Number of global Vport/QCN rate limiters */
  316. #define MAX_QM_GLOBAL_RLS 256
  317. /* QM registers data */
  318. #define QM_LINE_CRD_REG_WIDTH 16
  319. #define QM_LINE_CRD_REG_SIGN_BIT BIT((QM_LINE_CRD_REG_WIDTH - 1))
  320. #define QM_BYTE_CRD_REG_WIDTH 24
  321. #define QM_BYTE_CRD_REG_SIGN_BIT BIT((QM_BYTE_CRD_REG_WIDTH - 1))
  322. #define QM_WFQ_CRD_REG_WIDTH 32
  323. #define QM_WFQ_CRD_REG_SIGN_BIT BIT((QM_WFQ_CRD_REG_WIDTH - 1))
  324. #define QM_RL_CRD_REG_WIDTH 32
  325. #define QM_RL_CRD_REG_SIGN_BIT BIT((QM_RL_CRD_REG_WIDTH - 1))
  326. /*****************/
  327. /* CAU CONSTANTS */
  328. /*****************/
  329. #define CAU_FSM_ETH_RX 0
  330. #define CAU_FSM_ETH_TX 1
  331. /* Number of Protocol Indices per Status Block */
  332. #define PIS_PER_SB_E4 12
  333. #define CAU_HC_STOPPED_STATE 3
  334. #define CAU_HC_DISABLE_STATE 4
  335. #define CAU_HC_ENABLE_STATE 0
  336. /*****************/
  337. /* IGU CONSTANTS */
  338. /*****************/
  339. #define MAX_SB_PER_PATH_K2 (368)
  340. #define MAX_SB_PER_PATH_BB (288)
  341. #define MAX_TOT_SB_PER_PATH \
  342. MAX_SB_PER_PATH_K2
  343. #define MAX_SB_PER_PF_MIMD 129
  344. #define MAX_SB_PER_PF_SIMD 64
  345. #define MAX_SB_PER_VF 64
  346. /* Memory addresses on the BAR for the IGU Sub Block */
  347. #define IGU_MEM_BASE 0x0000
  348. #define IGU_MEM_MSIX_BASE 0x0000
  349. #define IGU_MEM_MSIX_UPPER 0x0101
  350. #define IGU_MEM_MSIX_RESERVED_UPPER 0x01ff
  351. #define IGU_MEM_PBA_MSIX_BASE 0x0200
  352. #define IGU_MEM_PBA_MSIX_UPPER 0x0202
  353. #define IGU_MEM_PBA_MSIX_RESERVED_UPPER 0x03ff
  354. #define IGU_CMD_INT_ACK_BASE 0x0400
  355. #define IGU_CMD_INT_ACK_UPPER (IGU_CMD_INT_ACK_BASE + \
  356. MAX_TOT_SB_PER_PATH - 1)
  357. #define IGU_CMD_INT_ACK_RESERVED_UPPER 0x05ff
  358. #define IGU_CMD_ATTN_BIT_UPD_UPPER 0x05f0
  359. #define IGU_CMD_ATTN_BIT_SET_UPPER 0x05f1
  360. #define IGU_CMD_ATTN_BIT_CLR_UPPER 0x05f2
  361. #define IGU_REG_SISR_MDPC_WMASK_UPPER 0x05f3
  362. #define IGU_REG_SISR_MDPC_WMASK_LSB_UPPER 0x05f4
  363. #define IGU_REG_SISR_MDPC_WMASK_MSB_UPPER 0x05f5
  364. #define IGU_REG_SISR_MDPC_WOMASK_UPPER 0x05f6
  365. #define IGU_CMD_PROD_UPD_BASE 0x0600
  366. #define IGU_CMD_PROD_UPD_UPPER (IGU_CMD_PROD_UPD_BASE +\
  367. MAX_TOT_SB_PER_PATH - 1)
  368. #define IGU_CMD_PROD_UPD_RESERVED_UPPER 0x07ff
  369. /*****************/
  370. /* PXP CONSTANTS */
  371. /*****************/
  372. /* Bars for Blocks */
  373. #define PXP_BAR_GRC 0
  374. #define PXP_BAR_TSDM 0
  375. #define PXP_BAR_USDM 0
  376. #define PXP_BAR_XSDM 0
  377. #define PXP_BAR_MSDM 0
  378. #define PXP_BAR_YSDM 0
  379. #define PXP_BAR_PSDM 0
  380. #define PXP_BAR_IGU 0
  381. #define PXP_BAR_DQ 1
  382. /* PTT and GTT */
  383. #define PXP_PER_PF_ENTRY_SIZE 8
  384. #define PXP_NUM_GLOBAL_WINDOWS 243
  385. #define PXP_GLOBAL_ENTRY_SIZE 4
  386. #define PXP_ADMIN_WINDOW_ALLOWED_LENGTH 4
  387. #define PXP_PF_WINDOW_ADMIN_START 0
  388. #define PXP_PF_WINDOW_ADMIN_LENGTH 0x1000
  389. #define PXP_PF_WINDOW_ADMIN_END (PXP_PF_WINDOW_ADMIN_START + \
  390. PXP_PF_WINDOW_ADMIN_LENGTH - 1)
  391. #define PXP_PF_WINDOW_ADMIN_PER_PF_START 0
  392. #define PXP_PF_WINDOW_ADMIN_PER_PF_LENGTH (PXP_NUM_PF_WINDOWS * \
  393. PXP_PER_PF_ENTRY_SIZE)
  394. #define PXP_PF_WINDOW_ADMIN_PER_PF_END (PXP_PF_WINDOW_ADMIN_PER_PF_START + \
  395. PXP_PF_WINDOW_ADMIN_PER_PF_LENGTH - 1)
  396. #define PXP_PF_WINDOW_ADMIN_GLOBAL_START 0x200
  397. #define PXP_PF_WINDOW_ADMIN_GLOBAL_LENGTH (PXP_NUM_GLOBAL_WINDOWS * \
  398. PXP_GLOBAL_ENTRY_SIZE)
  399. #define PXP_PF_WINDOW_ADMIN_GLOBAL_END \
  400. (PXP_PF_WINDOW_ADMIN_GLOBAL_START + \
  401. PXP_PF_WINDOW_ADMIN_GLOBAL_LENGTH - 1)
  402. #define PXP_PF_GLOBAL_PRETEND_ADDR 0x1f0
  403. #define PXP_PF_ME_OPAQUE_MASK_ADDR 0xf4
  404. #define PXP_PF_ME_OPAQUE_ADDR 0x1f8
  405. #define PXP_PF_ME_CONCRETE_ADDR 0x1fc
  406. #define PXP_NUM_PF_WINDOWS 12
  407. #define PXP_EXTERNAL_BAR_PF_WINDOW_START 0x1000
  408. #define PXP_EXTERNAL_BAR_PF_WINDOW_NUM PXP_NUM_PF_WINDOWS
  409. #define PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE 0x1000
  410. #define PXP_EXTERNAL_BAR_PF_WINDOW_LENGTH \
  411. (PXP_EXTERNAL_BAR_PF_WINDOW_NUM * \
  412. PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE)
  413. #define PXP_EXTERNAL_BAR_PF_WINDOW_END \
  414. (PXP_EXTERNAL_BAR_PF_WINDOW_START + \
  415. PXP_EXTERNAL_BAR_PF_WINDOW_LENGTH - 1)
  416. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_START \
  417. (PXP_EXTERNAL_BAR_PF_WINDOW_END + 1)
  418. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_NUM PXP_NUM_GLOBAL_WINDOWS
  419. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_SINGLE_SIZE 0x1000
  420. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_LENGTH \
  421. (PXP_EXTERNAL_BAR_GLOBAL_WINDOW_NUM * \
  422. PXP_EXTERNAL_BAR_GLOBAL_WINDOW_SINGLE_SIZE)
  423. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_END \
  424. (PXP_EXTERNAL_BAR_GLOBAL_WINDOW_START + \
  425. PXP_EXTERNAL_BAR_GLOBAL_WINDOW_LENGTH - 1)
  426. /* PF BAR */
  427. #define PXP_BAR0_START_GRC 0x0000
  428. #define PXP_BAR0_GRC_LENGTH 0x1C00000
  429. #define PXP_BAR0_END_GRC (PXP_BAR0_START_GRC + \
  430. PXP_BAR0_GRC_LENGTH - 1)
  431. #define PXP_BAR0_START_IGU 0x1C00000
  432. #define PXP_BAR0_IGU_LENGTH 0x10000
  433. #define PXP_BAR0_END_IGU (PXP_BAR0_START_IGU + \
  434. PXP_BAR0_IGU_LENGTH - 1)
  435. #define PXP_BAR0_START_TSDM 0x1C80000
  436. #define PXP_BAR0_SDM_LENGTH 0x40000
  437. #define PXP_BAR0_SDM_RESERVED_LENGTH 0x40000
  438. #define PXP_BAR0_END_TSDM (PXP_BAR0_START_TSDM + \
  439. PXP_BAR0_SDM_LENGTH - 1)
  440. #define PXP_BAR0_START_MSDM 0x1D00000
  441. #define PXP_BAR0_END_MSDM (PXP_BAR0_START_MSDM + \
  442. PXP_BAR0_SDM_LENGTH - 1)
  443. #define PXP_BAR0_START_USDM 0x1D80000
  444. #define PXP_BAR0_END_USDM (PXP_BAR0_START_USDM + \
  445. PXP_BAR0_SDM_LENGTH - 1)
  446. #define PXP_BAR0_START_XSDM 0x1E00000
  447. #define PXP_BAR0_END_XSDM (PXP_BAR0_START_XSDM + \
  448. PXP_BAR0_SDM_LENGTH - 1)
  449. #define PXP_BAR0_START_YSDM 0x1E80000
  450. #define PXP_BAR0_END_YSDM (PXP_BAR0_START_YSDM + \
  451. PXP_BAR0_SDM_LENGTH - 1)
  452. #define PXP_BAR0_START_PSDM 0x1F00000
  453. #define PXP_BAR0_END_PSDM (PXP_BAR0_START_PSDM + \
  454. PXP_BAR0_SDM_LENGTH - 1)
  455. #define PXP_BAR0_FIRST_INVALID_ADDRESS (PXP_BAR0_END_PSDM + 1)
  456. /* VF BAR */
  457. #define PXP_VF_BAR0 0
  458. #define PXP_VF_BAR0_START_IGU 0
  459. #define PXP_VF_BAR0_IGU_LENGTH 0x3000
  460. #define PXP_VF_BAR0_END_IGU (PXP_VF_BAR0_START_IGU + \
  461. PXP_VF_BAR0_IGU_LENGTH - 1)
  462. #define PXP_VF_BAR0_START_DQ 0x3000
  463. #define PXP_VF_BAR0_DQ_LENGTH 0x200
  464. #define PXP_VF_BAR0_DQ_OPAQUE_OFFSET 0
  465. #define PXP_VF_BAR0_ME_OPAQUE_ADDRESS (PXP_VF_BAR0_START_DQ + \
  466. PXP_VF_BAR0_DQ_OPAQUE_OFFSET)
  467. #define PXP_VF_BAR0_ME_CONCRETE_ADDRESS (PXP_VF_BAR0_ME_OPAQUE_ADDRESS \
  468. + 4)
  469. #define PXP_VF_BAR0_END_DQ (PXP_VF_BAR0_START_DQ + \
  470. PXP_VF_BAR0_DQ_LENGTH - 1)
  471. #define PXP_VF_BAR0_START_TSDM_ZONE_B 0x3200
  472. #define PXP_VF_BAR0_SDM_LENGTH_ZONE_B 0x200
  473. #define PXP_VF_BAR0_END_TSDM_ZONE_B (PXP_VF_BAR0_START_TSDM_ZONE_B + \
  474. PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1)
  475. #define PXP_VF_BAR0_START_MSDM_ZONE_B 0x3400
  476. #define PXP_VF_BAR0_END_MSDM_ZONE_B (PXP_VF_BAR0_START_MSDM_ZONE_B + \
  477. PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1)
  478. #define PXP_VF_BAR0_START_USDM_ZONE_B 0x3600
  479. #define PXP_VF_BAR0_END_USDM_ZONE_B (PXP_VF_BAR0_START_USDM_ZONE_B + \
  480. PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1)
  481. #define PXP_VF_BAR0_START_XSDM_ZONE_B 0x3800
  482. #define PXP_VF_BAR0_END_XSDM_ZONE_B (PXP_VF_BAR0_START_XSDM_ZONE_B + \
  483. PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1)
  484. #define PXP_VF_BAR0_START_YSDM_ZONE_B 0x3a00
  485. #define PXP_VF_BAR0_END_YSDM_ZONE_B (PXP_VF_BAR0_START_YSDM_ZONE_B + \
  486. PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1)
  487. #define PXP_VF_BAR0_START_PSDM_ZONE_B 0x3c00
  488. #define PXP_VF_BAR0_END_PSDM_ZONE_B (PXP_VF_BAR0_START_PSDM_ZONE_B + \
  489. PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1)
  490. #define PXP_VF_BAR0_START_GRC 0x3E00
  491. #define PXP_VF_BAR0_GRC_LENGTH 0x200
  492. #define PXP_VF_BAR0_END_GRC (PXP_VF_BAR0_START_GRC + \
  493. PXP_VF_BAR0_GRC_LENGTH - 1)
  494. #define PXP_VF_BAR0_START_SDM_ZONE_A 0x4000
  495. #define PXP_VF_BAR0_END_SDM_ZONE_A 0x10000
  496. #define PXP_VF_BAR0_START_IGU2 0x10000
  497. #define PXP_VF_BAR0_IGU2_LENGTH 0xD000
  498. #define PXP_VF_BAR0_END_IGU2 (PXP_VF_BAR0_START_IGU2 + \
  499. PXP_VF_BAR0_IGU2_LENGTH - 1)
  500. #define PXP_VF_BAR0_GRC_WINDOW_LENGTH 32
  501. #define PXP_ILT_PAGE_SIZE_NUM_BITS_MIN 12
  502. #define PXP_ILT_BLOCK_FACTOR_MULTIPLIER 1024
  503. /* ILT Records */
  504. #define PXP_NUM_ILT_RECORDS_BB 7600
  505. #define PXP_NUM_ILT_RECORDS_K2 11000
  506. #define MAX_NUM_ILT_RECORDS MAX(PXP_NUM_ILT_RECORDS_BB, PXP_NUM_ILT_RECORDS_K2)
  507. /* Host Interface */
  508. #define PXP_QUEUES_ZONE_MAX_NUM 320
  509. /*****************/
  510. /* PRM CONSTANTS */
  511. /*****************/
  512. #define PRM_DMA_PAD_BYTES_NUM 2
  513. /*****************/
  514. /* SDMs CONSTANTS */
  515. /*****************/
  516. #define SDM_OP_GEN_TRIG_NONE 0
  517. #define SDM_OP_GEN_TRIG_WAKE_THREAD 1
  518. #define SDM_OP_GEN_TRIG_AGG_INT 2
  519. #define SDM_OP_GEN_TRIG_LOADER 4
  520. #define SDM_OP_GEN_TRIG_INDICATE_ERROR 6
  521. #define SDM_OP_GEN_TRIG_INC_ORDER_CNT 9
  522. /********************/
  523. /* Completion types */
  524. /********************/
  525. #define SDM_COMP_TYPE_NONE 0
  526. #define SDM_COMP_TYPE_WAKE_THREAD 1
  527. #define SDM_COMP_TYPE_AGG_INT 2
  528. #define SDM_COMP_TYPE_CM 3
  529. #define SDM_COMP_TYPE_LOADER 4
  530. #define SDM_COMP_TYPE_PXP 5
  531. #define SDM_COMP_TYPE_INDICATE_ERROR 6
  532. #define SDM_COMP_TYPE_RELEASE_THREAD 7
  533. #define SDM_COMP_TYPE_RAM 8
  534. #define SDM_COMP_TYPE_INC_ORDER_CNT 9
  535. /*****************/
  536. /* PBF CONSTANTS */
  537. /*****************/
  538. /* Number of PBF command queue lines. Each line is 32B. */
  539. #define PBF_MAX_CMD_LINES 3328
  540. /* Number of BTB blocks. Each block is 256B. */
  541. #define BTB_MAX_BLOCKS 1440
  542. /*****************/
  543. /* PRS CONSTANTS */
  544. /*****************/
  545. #define PRS_GFT_CAM_LINES_NO_MATCH 31
  546. /* Interrupt coalescing TimeSet */
  547. struct coalescing_timeset {
  548. u8 value;
  549. #define COALESCING_TIMESET_TIMESET_MASK 0x7F
  550. #define COALESCING_TIMESET_TIMESET_SHIFT 0
  551. #define COALESCING_TIMESET_VALID_MASK 0x1
  552. #define COALESCING_TIMESET_VALID_SHIFT 7
  553. };
  554. struct common_queue_zone {
  555. __le16 ring_drv_data_consumer;
  556. __le16 reserved;
  557. };
  558. /* ETH Rx producers data */
  559. struct eth_rx_prod_data {
  560. __le16 bd_prod;
  561. __le16 cqe_prod;
  562. };
  563. struct tcp_ulp_connect_done_params {
  564. __le16 mss;
  565. u8 snd_wnd_scale;
  566. u8 flags;
  567. #define TCP_ULP_CONNECT_DONE_PARAMS_TS_EN_MASK 0x1
  568. #define TCP_ULP_CONNECT_DONE_PARAMS_TS_EN_SHIFT 0
  569. #define TCP_ULP_CONNECT_DONE_PARAMS_RESERVED_MASK 0x7F
  570. #define TCP_ULP_CONNECT_DONE_PARAMS_RESERVED_SHIFT 1
  571. };
  572. struct iscsi_connect_done_results {
  573. __le16 icid;
  574. __le16 conn_id;
  575. struct tcp_ulp_connect_done_params params;
  576. };
  577. struct iscsi_eqe_data {
  578. __le16 icid;
  579. __le16 conn_id;
  580. __le16 reserved;
  581. u8 error_code;
  582. u8 error_pdu_opcode_reserved;
  583. #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_MASK 0x3F
  584. #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_SHIFT 0
  585. #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_VALID_MASK 0x1
  586. #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_VALID_SHIFT 6
  587. #define ISCSI_EQE_DATA_RESERVED0_MASK 0x1
  588. #define ISCSI_EQE_DATA_RESERVED0_SHIFT 7
  589. };
  590. /* Multi function mode */
  591. enum mf_mode {
  592. ERROR_MODE /* Unsupported mode */,
  593. MF_OVLAN,
  594. MF_NPAR,
  595. MAX_MF_MODE
  596. };
  597. /* Per-protocol connection types */
  598. enum protocol_type {
  599. PROTOCOLID_ISCSI,
  600. PROTOCOLID_FCOE,
  601. PROTOCOLID_ROCE,
  602. PROTOCOLID_CORE,
  603. PROTOCOLID_ETH,
  604. PROTOCOLID_IWARP,
  605. PROTOCOLID_RESERVED0,
  606. PROTOCOLID_PREROCE,
  607. PROTOCOLID_COMMON,
  608. PROTOCOLID_RESERVED1,
  609. MAX_PROTOCOL_TYPE
  610. };
  611. struct regpair {
  612. __le32 lo;
  613. __le32 hi;
  614. };
  615. /* RoCE Destroy Event Data */
  616. struct rdma_eqe_destroy_qp {
  617. __le32 cid;
  618. u8 reserved[4];
  619. };
  620. /* RDMA Event Data Union */
  621. union rdma_eqe_data {
  622. struct regpair async_handle;
  623. struct rdma_eqe_destroy_qp rdma_destroy_qp_data;
  624. };
  625. /* Ustorm Queue Zone */
  626. struct ustorm_eth_queue_zone {
  627. struct coalescing_timeset int_coalescing_timeset;
  628. u8 reserved[3];
  629. };
  630. struct ustorm_queue_zone {
  631. struct ustorm_eth_queue_zone eth;
  632. struct common_queue_zone common;
  633. };
  634. /* Status block structure */
  635. struct cau_pi_entry {
  636. __le32 prod;
  637. #define CAU_PI_ENTRY_PROD_VAL_MASK 0xFFFF
  638. #define CAU_PI_ENTRY_PROD_VAL_SHIFT 0
  639. #define CAU_PI_ENTRY_PI_TIMESET_MASK 0x7F
  640. #define CAU_PI_ENTRY_PI_TIMESET_SHIFT 16
  641. #define CAU_PI_ENTRY_FSM_SEL_MASK 0x1
  642. #define CAU_PI_ENTRY_FSM_SEL_SHIFT 23
  643. #define CAU_PI_ENTRY_RESERVED_MASK 0xFF
  644. #define CAU_PI_ENTRY_RESERVED_SHIFT 24
  645. };
  646. /* Status block structure */
  647. struct cau_sb_entry {
  648. __le32 data;
  649. #define CAU_SB_ENTRY_SB_PROD_MASK 0xFFFFFF
  650. #define CAU_SB_ENTRY_SB_PROD_SHIFT 0
  651. #define CAU_SB_ENTRY_STATE0_MASK 0xF
  652. #define CAU_SB_ENTRY_STATE0_SHIFT 24
  653. #define CAU_SB_ENTRY_STATE1_MASK 0xF
  654. #define CAU_SB_ENTRY_STATE1_SHIFT 28
  655. __le32 params;
  656. #define CAU_SB_ENTRY_SB_TIMESET0_MASK 0x7F
  657. #define CAU_SB_ENTRY_SB_TIMESET0_SHIFT 0
  658. #define CAU_SB_ENTRY_SB_TIMESET1_MASK 0x7F
  659. #define CAU_SB_ENTRY_SB_TIMESET1_SHIFT 7
  660. #define CAU_SB_ENTRY_TIMER_RES0_MASK 0x3
  661. #define CAU_SB_ENTRY_TIMER_RES0_SHIFT 14
  662. #define CAU_SB_ENTRY_TIMER_RES1_MASK 0x3
  663. #define CAU_SB_ENTRY_TIMER_RES1_SHIFT 16
  664. #define CAU_SB_ENTRY_VF_NUMBER_MASK 0xFF
  665. #define CAU_SB_ENTRY_VF_NUMBER_SHIFT 18
  666. #define CAU_SB_ENTRY_VF_VALID_MASK 0x1
  667. #define CAU_SB_ENTRY_VF_VALID_SHIFT 26
  668. #define CAU_SB_ENTRY_PF_NUMBER_MASK 0xF
  669. #define CAU_SB_ENTRY_PF_NUMBER_SHIFT 27
  670. #define CAU_SB_ENTRY_TPH_MASK 0x1
  671. #define CAU_SB_ENTRY_TPH_SHIFT 31
  672. };
  673. /* Igu cleanup bit values to distinguish between clean or producer consumer
  674. * update.
  675. */
  676. enum command_type_bit {
  677. IGU_COMMAND_TYPE_NOP = 0,
  678. IGU_COMMAND_TYPE_SET = 1,
  679. MAX_COMMAND_TYPE_BIT
  680. };
  681. /* Core doorbell data */
  682. struct core_db_data {
  683. u8 params;
  684. #define CORE_DB_DATA_DEST_MASK 0x3
  685. #define CORE_DB_DATA_DEST_SHIFT 0
  686. #define CORE_DB_DATA_AGG_CMD_MASK 0x3
  687. #define CORE_DB_DATA_AGG_CMD_SHIFT 2
  688. #define CORE_DB_DATA_BYPASS_EN_MASK 0x1
  689. #define CORE_DB_DATA_BYPASS_EN_SHIFT 4
  690. #define CORE_DB_DATA_RESERVED_MASK 0x1
  691. #define CORE_DB_DATA_RESERVED_SHIFT 5
  692. #define CORE_DB_DATA_AGG_VAL_SEL_MASK 0x3
  693. #define CORE_DB_DATA_AGG_VAL_SEL_SHIFT 6
  694. u8 agg_flags;
  695. __le16 spq_prod;
  696. };
  697. /* Enum of doorbell aggregative command selection */
  698. enum db_agg_cmd_sel {
  699. DB_AGG_CMD_NOP,
  700. DB_AGG_CMD_SET,
  701. DB_AGG_CMD_ADD,
  702. DB_AGG_CMD_MAX,
  703. MAX_DB_AGG_CMD_SEL
  704. };
  705. /* Enum of doorbell destination */
  706. enum db_dest {
  707. DB_DEST_XCM,
  708. DB_DEST_UCM,
  709. DB_DEST_TCM,
  710. DB_NUM_DESTINATIONS,
  711. MAX_DB_DEST
  712. };
  713. /* Enum of doorbell DPM types */
  714. enum db_dpm_type {
  715. DPM_LEGACY,
  716. DPM_RDMA,
  717. DPM_L2_INLINE,
  718. DPM_L2_BD,
  719. MAX_DB_DPM_TYPE
  720. };
  721. /* Structure for doorbell data, in L2 DPM mode, for 1st db in a DPM burst */
  722. struct db_l2_dpm_data {
  723. __le16 icid;
  724. __le16 bd_prod;
  725. __le32 params;
  726. #define DB_L2_DPM_DATA_SIZE_MASK 0x3F
  727. #define DB_L2_DPM_DATA_SIZE_SHIFT 0
  728. #define DB_L2_DPM_DATA_DPM_TYPE_MASK 0x3
  729. #define DB_L2_DPM_DATA_DPM_TYPE_SHIFT 6
  730. #define DB_L2_DPM_DATA_NUM_BDS_MASK 0xFF
  731. #define DB_L2_DPM_DATA_NUM_BDS_SHIFT 8
  732. #define DB_L2_DPM_DATA_PKT_SIZE_MASK 0x7FF
  733. #define DB_L2_DPM_DATA_PKT_SIZE_SHIFT 16
  734. #define DB_L2_DPM_DATA_RESERVED0_MASK 0x1
  735. #define DB_L2_DPM_DATA_RESERVED0_SHIFT 27
  736. #define DB_L2_DPM_DATA_SGE_NUM_MASK 0x7
  737. #define DB_L2_DPM_DATA_SGE_NUM_SHIFT 28
  738. #define DB_L2_DPM_DATA_GFS_SRC_EN_MASK 0x1
  739. #define DB_L2_DPM_DATA_GFS_SRC_EN_SHIFT 31
  740. };
  741. /* Structure for SGE in a DPM doorbell of type DPM_L2_BD */
  742. struct db_l2_dpm_sge {
  743. struct regpair addr;
  744. __le16 nbytes;
  745. __le16 bitfields;
  746. #define DB_L2_DPM_SGE_TPH_ST_INDEX_MASK 0x1FF
  747. #define DB_L2_DPM_SGE_TPH_ST_INDEX_SHIFT 0
  748. #define DB_L2_DPM_SGE_RESERVED0_MASK 0x3
  749. #define DB_L2_DPM_SGE_RESERVED0_SHIFT 9
  750. #define DB_L2_DPM_SGE_ST_VALID_MASK 0x1
  751. #define DB_L2_DPM_SGE_ST_VALID_SHIFT 11
  752. #define DB_L2_DPM_SGE_RESERVED1_MASK 0xF
  753. #define DB_L2_DPM_SGE_RESERVED1_SHIFT 12
  754. __le32 reserved2;
  755. };
  756. /* Structure for doorbell address, in legacy mode */
  757. struct db_legacy_addr {
  758. __le32 addr;
  759. #define DB_LEGACY_ADDR_RESERVED0_MASK 0x3
  760. #define DB_LEGACY_ADDR_RESERVED0_SHIFT 0
  761. #define DB_LEGACY_ADDR_DEMS_MASK 0x7
  762. #define DB_LEGACY_ADDR_DEMS_SHIFT 2
  763. #define DB_LEGACY_ADDR_ICID_MASK 0x7FFFFFF
  764. #define DB_LEGACY_ADDR_ICID_SHIFT 5
  765. };
  766. /* Structure for doorbell address, in PWM mode */
  767. struct db_pwm_addr {
  768. __le32 addr;
  769. #define DB_PWM_ADDR_RESERVED0_MASK 0x7
  770. #define DB_PWM_ADDR_RESERVED0_SHIFT 0
  771. #define DB_PWM_ADDR_OFFSET_MASK 0x7F
  772. #define DB_PWM_ADDR_OFFSET_SHIFT 3
  773. #define DB_PWM_ADDR_WID_MASK 0x3
  774. #define DB_PWM_ADDR_WID_SHIFT 10
  775. #define DB_PWM_ADDR_DPI_MASK 0xFFFF
  776. #define DB_PWM_ADDR_DPI_SHIFT 12
  777. #define DB_PWM_ADDR_RESERVED1_MASK 0xF
  778. #define DB_PWM_ADDR_RESERVED1_SHIFT 28
  779. };
  780. /* Parameters to RDMA firmware, passed in EDPM doorbell */
  781. struct db_rdma_dpm_params {
  782. __le32 params;
  783. #define DB_RDMA_DPM_PARAMS_SIZE_MASK 0x3F
  784. #define DB_RDMA_DPM_PARAMS_SIZE_SHIFT 0
  785. #define DB_RDMA_DPM_PARAMS_DPM_TYPE_MASK 0x3
  786. #define DB_RDMA_DPM_PARAMS_DPM_TYPE_SHIFT 6
  787. #define DB_RDMA_DPM_PARAMS_OPCODE_MASK 0xFF
  788. #define DB_RDMA_DPM_PARAMS_OPCODE_SHIFT 8
  789. #define DB_RDMA_DPM_PARAMS_WQE_SIZE_MASK 0x7FF
  790. #define DB_RDMA_DPM_PARAMS_WQE_SIZE_SHIFT 16
  791. #define DB_RDMA_DPM_PARAMS_RESERVED0_MASK 0x1
  792. #define DB_RDMA_DPM_PARAMS_RESERVED0_SHIFT 27
  793. #define DB_RDMA_DPM_PARAMS_COMPLETION_FLG_MASK 0x1
  794. #define DB_RDMA_DPM_PARAMS_COMPLETION_FLG_SHIFT 28
  795. #define DB_RDMA_DPM_PARAMS_S_FLG_MASK 0x1
  796. #define DB_RDMA_DPM_PARAMS_S_FLG_SHIFT 29
  797. #define DB_RDMA_DPM_PARAMS_RESERVED1_MASK 0x1
  798. #define DB_RDMA_DPM_PARAMS_RESERVED1_SHIFT 30
  799. #define DB_RDMA_DPM_PARAMS_CONN_TYPE_IS_IWARP_MASK 0x1
  800. #define DB_RDMA_DPM_PARAMS_CONN_TYPE_IS_IWARP_SHIFT 31
  801. };
  802. /* Structure for doorbell data, in RDMA DPM mode, for the first doorbell in a
  803. * DPM burst.
  804. */
  805. struct db_rdma_dpm_data {
  806. __le16 icid;
  807. __le16 prod_val;
  808. struct db_rdma_dpm_params params;
  809. };
  810. /* Igu interrupt command */
  811. enum igu_int_cmd {
  812. IGU_INT_ENABLE = 0,
  813. IGU_INT_DISABLE = 1,
  814. IGU_INT_NOP = 2,
  815. IGU_INT_NOP2 = 3,
  816. MAX_IGU_INT_CMD
  817. };
  818. /* IGU producer or consumer update command */
  819. struct igu_prod_cons_update {
  820. __le32 sb_id_and_flags;
  821. #define IGU_PROD_CONS_UPDATE_SB_INDEX_MASK 0xFFFFFF
  822. #define IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT 0
  823. #define IGU_PROD_CONS_UPDATE_UPDATE_FLAG_MASK 0x1
  824. #define IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT 24
  825. #define IGU_PROD_CONS_UPDATE_ENABLE_INT_MASK 0x3
  826. #define IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT 25
  827. #define IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_MASK 0x1
  828. #define IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT 27
  829. #define IGU_PROD_CONS_UPDATE_TIMER_MASK_MASK 0x1
  830. #define IGU_PROD_CONS_UPDATE_TIMER_MASK_SHIFT 28
  831. #define IGU_PROD_CONS_UPDATE_RESERVED0_MASK 0x3
  832. #define IGU_PROD_CONS_UPDATE_RESERVED0_SHIFT 29
  833. #define IGU_PROD_CONS_UPDATE_COMMAND_TYPE_MASK 0x1
  834. #define IGU_PROD_CONS_UPDATE_COMMAND_TYPE_SHIFT 31
  835. __le32 reserved1;
  836. };
  837. /* Igu segments access for default status block only */
  838. enum igu_seg_access {
  839. IGU_SEG_ACCESS_REG = 0,
  840. IGU_SEG_ACCESS_ATTN = 1,
  841. MAX_IGU_SEG_ACCESS
  842. };
  843. /* Enumeration for L3 type field of parsing_and_err_flags.
  844. * L3Type: 0 - unknown (not ip), 1 - Ipv4, 2 - Ipv6
  845. * (This field can be filled according to the last-ethertype)
  846. */
  847. enum l3_type {
  848. e_l3_type_unknown,
  849. e_l3_type_ipv4,
  850. e_l3_type_ipv6,
  851. MAX_L3_TYPE
  852. };
  853. /* Enumeration for l4Protocol field of parsing_and_err_flags.
  854. * L4-protocol: 0 - none, 1 - TCP, 2 - UDP.
  855. * If the packet is IPv4 fragment, and its not the first fragment, the
  856. * protocol-type should be set to none.
  857. */
  858. enum l4_protocol {
  859. e_l4_protocol_none,
  860. e_l4_protocol_tcp,
  861. e_l4_protocol_udp,
  862. MAX_L4_PROTOCOL
  863. };
  864. /* Parsing and error flags field */
  865. struct parsing_and_err_flags {
  866. __le16 flags;
  867. #define PARSING_AND_ERR_FLAGS_L3TYPE_MASK 0x3
  868. #define PARSING_AND_ERR_FLAGS_L3TYPE_SHIFT 0
  869. #define PARSING_AND_ERR_FLAGS_L4PROTOCOL_MASK 0x3
  870. #define PARSING_AND_ERR_FLAGS_L4PROTOCOL_SHIFT 2
  871. #define PARSING_AND_ERR_FLAGS_IPV4FRAG_MASK 0x1
  872. #define PARSING_AND_ERR_FLAGS_IPV4FRAG_SHIFT 4
  873. #define PARSING_AND_ERR_FLAGS_TAG8021QEXIST_MASK 0x1
  874. #define PARSING_AND_ERR_FLAGS_TAG8021QEXIST_SHIFT 5
  875. #define PARSING_AND_ERR_FLAGS_L4CHKSMWASCALCULATED_MASK 0x1
  876. #define PARSING_AND_ERR_FLAGS_L4CHKSMWASCALCULATED_SHIFT 6
  877. #define PARSING_AND_ERR_FLAGS_TIMESYNCPKT_MASK 0x1
  878. #define PARSING_AND_ERR_FLAGS_TIMESYNCPKT_SHIFT 7
  879. #define PARSING_AND_ERR_FLAGS_TIMESTAMPRECORDED_MASK 0x1
  880. #define PARSING_AND_ERR_FLAGS_TIMESTAMPRECORDED_SHIFT 8
  881. #define PARSING_AND_ERR_FLAGS_IPHDRERROR_MASK 0x1
  882. #define PARSING_AND_ERR_FLAGS_IPHDRERROR_SHIFT 9
  883. #define PARSING_AND_ERR_FLAGS_L4CHKSMERROR_MASK 0x1
  884. #define PARSING_AND_ERR_FLAGS_L4CHKSMERROR_SHIFT 10
  885. #define PARSING_AND_ERR_FLAGS_TUNNELEXIST_MASK 0x1
  886. #define PARSING_AND_ERR_FLAGS_TUNNELEXIST_SHIFT 11
  887. #define PARSING_AND_ERR_FLAGS_TUNNEL8021QTAGEXIST_MASK 0x1
  888. #define PARSING_AND_ERR_FLAGS_TUNNEL8021QTAGEXIST_SHIFT 12
  889. #define PARSING_AND_ERR_FLAGS_TUNNELIPHDRERROR_MASK 0x1
  890. #define PARSING_AND_ERR_FLAGS_TUNNELIPHDRERROR_SHIFT 13
  891. #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMWASCALCULATED_MASK 0x1
  892. #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMWASCALCULATED_SHIFT 14
  893. #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMERROR_MASK 0x1
  894. #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMERROR_SHIFT 15
  895. };
  896. /* Parsing error flags bitmap */
  897. struct parsing_err_flags {
  898. __le16 flags;
  899. #define PARSING_ERR_FLAGS_MAC_ERROR_MASK 0x1
  900. #define PARSING_ERR_FLAGS_MAC_ERROR_SHIFT 0
  901. #define PARSING_ERR_FLAGS_TRUNC_ERROR_MASK 0x1
  902. #define PARSING_ERR_FLAGS_TRUNC_ERROR_SHIFT 1
  903. #define PARSING_ERR_FLAGS_PKT_TOO_SMALL_MASK 0x1
  904. #define PARSING_ERR_FLAGS_PKT_TOO_SMALL_SHIFT 2
  905. #define PARSING_ERR_FLAGS_ANY_HDR_MISSING_TAG_MASK 0x1
  906. #define PARSING_ERR_FLAGS_ANY_HDR_MISSING_TAG_SHIFT 3
  907. #define PARSING_ERR_FLAGS_ANY_HDR_IP_VER_MISMTCH_MASK 0x1
  908. #define PARSING_ERR_FLAGS_ANY_HDR_IP_VER_MISMTCH_SHIFT 4
  909. #define PARSING_ERR_FLAGS_ANY_HDR_IP_V4_HDR_LEN_TOO_SMALL_MASK 0x1
  910. #define PARSING_ERR_FLAGS_ANY_HDR_IP_V4_HDR_LEN_TOO_SMALL_SHIFT 5
  911. #define PARSING_ERR_FLAGS_ANY_HDR_IP_BAD_TOTAL_LEN_MASK 0x1
  912. #define PARSING_ERR_FLAGS_ANY_HDR_IP_BAD_TOTAL_LEN_SHIFT 6
  913. #define PARSING_ERR_FLAGS_IP_V4_CHKSM_ERROR_MASK 0x1
  914. #define PARSING_ERR_FLAGS_IP_V4_CHKSM_ERROR_SHIFT 7
  915. #define PARSING_ERR_FLAGS_ANY_HDR_L4_IP_LEN_MISMTCH_MASK 0x1
  916. #define PARSING_ERR_FLAGS_ANY_HDR_L4_IP_LEN_MISMTCH_SHIFT 8
  917. #define PARSING_ERR_FLAGS_ZERO_UDP_IP_V6_CHKSM_MASK 0x1
  918. #define PARSING_ERR_FLAGS_ZERO_UDP_IP_V6_CHKSM_SHIFT 9
  919. #define PARSING_ERR_FLAGS_INNER_L4_CHKSM_ERROR_MASK 0x1
  920. #define PARSING_ERR_FLAGS_INNER_L4_CHKSM_ERROR_SHIFT 10
  921. #define PARSING_ERR_FLAGS_ANY_HDR_ZERO_TTL_OR_HOP_LIM_MASK 0x1
  922. #define PARSING_ERR_FLAGS_ANY_HDR_ZERO_TTL_OR_HOP_LIM_SHIFT 11
  923. #define PARSING_ERR_FLAGS_NON_8021Q_TAG_EXISTS_IN_BOTH_HDRS_MASK 0x1
  924. #define PARSING_ERR_FLAGS_NON_8021Q_TAG_EXISTS_IN_BOTH_HDRS_SHIFT 12
  925. #define PARSING_ERR_FLAGS_GENEVE_OPTION_OVERSIZED_MASK 0x1
  926. #define PARSING_ERR_FLAGS_GENEVE_OPTION_OVERSIZED_SHIFT 13
  927. #define PARSING_ERR_FLAGS_TUNNEL_IP_V4_CHKSM_ERROR_MASK 0x1
  928. #define PARSING_ERR_FLAGS_TUNNEL_IP_V4_CHKSM_ERROR_SHIFT 14
  929. #define PARSING_ERR_FLAGS_TUNNEL_L4_CHKSM_ERROR_MASK 0x1
  930. #define PARSING_ERR_FLAGS_TUNNEL_L4_CHKSM_ERROR_SHIFT 15
  931. };
  932. /* Pb context */
  933. struct pb_context {
  934. __le32 crc[4];
  935. };
  936. /* Concrete Function ID */
  937. struct pxp_concrete_fid {
  938. __le16 fid;
  939. #define PXP_CONCRETE_FID_PFID_MASK 0xF
  940. #define PXP_CONCRETE_FID_PFID_SHIFT 0
  941. #define PXP_CONCRETE_FID_PORT_MASK 0x3
  942. #define PXP_CONCRETE_FID_PORT_SHIFT 4
  943. #define PXP_CONCRETE_FID_PATH_MASK 0x1
  944. #define PXP_CONCRETE_FID_PATH_SHIFT 6
  945. #define PXP_CONCRETE_FID_VFVALID_MASK 0x1
  946. #define PXP_CONCRETE_FID_VFVALID_SHIFT 7
  947. #define PXP_CONCRETE_FID_VFID_MASK 0xFF
  948. #define PXP_CONCRETE_FID_VFID_SHIFT 8
  949. };
  950. /* Concrete Function ID */
  951. struct pxp_pretend_concrete_fid {
  952. __le16 fid;
  953. #define PXP_PRETEND_CONCRETE_FID_PFID_MASK 0xF
  954. #define PXP_PRETEND_CONCRETE_FID_PFID_SHIFT 0
  955. #define PXP_PRETEND_CONCRETE_FID_RESERVED_MASK 0x7
  956. #define PXP_PRETEND_CONCRETE_FID_RESERVED_SHIFT 4
  957. #define PXP_PRETEND_CONCRETE_FID_VFVALID_MASK 0x1
  958. #define PXP_PRETEND_CONCRETE_FID_VFVALID_SHIFT 7
  959. #define PXP_PRETEND_CONCRETE_FID_VFID_MASK 0xFF
  960. #define PXP_PRETEND_CONCRETE_FID_VFID_SHIFT 8
  961. };
  962. /* Function ID */
  963. union pxp_pretend_fid {
  964. struct pxp_pretend_concrete_fid concrete_fid;
  965. __le16 opaque_fid;
  966. };
  967. /* Pxp Pretend Command Register */
  968. struct pxp_pretend_cmd {
  969. union pxp_pretend_fid fid;
  970. __le16 control;
  971. #define PXP_PRETEND_CMD_PATH_MASK 0x1
  972. #define PXP_PRETEND_CMD_PATH_SHIFT 0
  973. #define PXP_PRETEND_CMD_USE_PORT_MASK 0x1
  974. #define PXP_PRETEND_CMD_USE_PORT_SHIFT 1
  975. #define PXP_PRETEND_CMD_PORT_MASK 0x3
  976. #define PXP_PRETEND_CMD_PORT_SHIFT 2
  977. #define PXP_PRETEND_CMD_RESERVED0_MASK 0xF
  978. #define PXP_PRETEND_CMD_RESERVED0_SHIFT 4
  979. #define PXP_PRETEND_CMD_RESERVED1_MASK 0xF
  980. #define PXP_PRETEND_CMD_RESERVED1_SHIFT 8
  981. #define PXP_PRETEND_CMD_PRETEND_PATH_MASK 0x1
  982. #define PXP_PRETEND_CMD_PRETEND_PATH_SHIFT 12
  983. #define PXP_PRETEND_CMD_PRETEND_PORT_MASK 0x1
  984. #define PXP_PRETEND_CMD_PRETEND_PORT_SHIFT 13
  985. #define PXP_PRETEND_CMD_PRETEND_FUNCTION_MASK 0x1
  986. #define PXP_PRETEND_CMD_PRETEND_FUNCTION_SHIFT 14
  987. #define PXP_PRETEND_CMD_IS_CONCRETE_MASK 0x1
  988. #define PXP_PRETEND_CMD_IS_CONCRETE_SHIFT 15
  989. };
  990. /* PTT Record in PXP Admin Window */
  991. struct pxp_ptt_entry {
  992. __le32 offset;
  993. #define PXP_PTT_ENTRY_OFFSET_MASK 0x7FFFFF
  994. #define PXP_PTT_ENTRY_OFFSET_SHIFT 0
  995. #define PXP_PTT_ENTRY_RESERVED0_MASK 0x1FF
  996. #define PXP_PTT_ENTRY_RESERVED0_SHIFT 23
  997. struct pxp_pretend_cmd pretend;
  998. };
  999. /* VF Zone A Permission Register */
  1000. struct pxp_vf_zone_a_permission {
  1001. __le32 control;
  1002. #define PXP_VF_ZONE_A_PERMISSION_VFID_MASK 0xFF
  1003. #define PXP_VF_ZONE_A_PERMISSION_VFID_SHIFT 0
  1004. #define PXP_VF_ZONE_A_PERMISSION_VALID_MASK 0x1
  1005. #define PXP_VF_ZONE_A_PERMISSION_VALID_SHIFT 8
  1006. #define PXP_VF_ZONE_A_PERMISSION_RESERVED0_MASK 0x7F
  1007. #define PXP_VF_ZONE_A_PERMISSION_RESERVED0_SHIFT 9
  1008. #define PXP_VF_ZONE_A_PERMISSION_RESERVED1_MASK 0xFFFF
  1009. #define PXP_VF_ZONE_A_PERMISSION_RESERVED1_SHIFT 16
  1010. };
  1011. /* Rdif context */
  1012. struct rdif_task_context {
  1013. __le32 initial_ref_tag;
  1014. __le16 app_tag_value;
  1015. __le16 app_tag_mask;
  1016. u8 flags0;
  1017. #define RDIF_TASK_CONTEXT_IGNORE_APP_TAG_MASK 0x1
  1018. #define RDIF_TASK_CONTEXT_IGNORE_APP_TAG_SHIFT 0
  1019. #define RDIF_TASK_CONTEXT_INITIAL_REF_TAG_VALID_MASK 0x1
  1020. #define RDIF_TASK_CONTEXT_INITIAL_REF_TAG_VALID_SHIFT 1
  1021. #define RDIF_TASK_CONTEXT_HOST_GUARD_TYPE_MASK 0x1
  1022. #define RDIF_TASK_CONTEXT_HOST_GUARD_TYPE_SHIFT 2
  1023. #define RDIF_TASK_CONTEXT_SET_ERROR_WITH_EOP_MASK 0x1
  1024. #define RDIF_TASK_CONTEXT_SET_ERROR_WITH_EOP_SHIFT 3
  1025. #define RDIF_TASK_CONTEXT_PROTECTION_TYPE_MASK 0x3
  1026. #define RDIF_TASK_CONTEXT_PROTECTION_TYPE_SHIFT 4
  1027. #define RDIF_TASK_CONTEXT_CRC_SEED_MASK 0x1
  1028. #define RDIF_TASK_CONTEXT_CRC_SEED_SHIFT 6
  1029. #define RDIF_TASK_CONTEXT_KEEP_REF_TAG_CONST_MASK 0x1
  1030. #define RDIF_TASK_CONTEXT_KEEP_REF_TAG_CONST_SHIFT 7
  1031. u8 partial_dif_data[7];
  1032. __le16 partial_crc_value;
  1033. __le16 partial_checksum_value;
  1034. __le32 offset_in_io;
  1035. __le16 flags1;
  1036. #define RDIF_TASK_CONTEXT_VALIDATE_GUARD_MASK 0x1
  1037. #define RDIF_TASK_CONTEXT_VALIDATE_GUARD_SHIFT 0
  1038. #define RDIF_TASK_CONTEXT_VALIDATE_APP_TAG_MASK 0x1
  1039. #define RDIF_TASK_CONTEXT_VALIDATE_APP_TAG_SHIFT 1
  1040. #define RDIF_TASK_CONTEXT_VALIDATE_REF_TAG_MASK 0x1
  1041. #define RDIF_TASK_CONTEXT_VALIDATE_REF_TAG_SHIFT 2
  1042. #define RDIF_TASK_CONTEXT_FORWARD_GUARD_MASK 0x1
  1043. #define RDIF_TASK_CONTEXT_FORWARD_GUARD_SHIFT 3
  1044. #define RDIF_TASK_CONTEXT_FORWARD_APP_TAG_MASK 0x1
  1045. #define RDIF_TASK_CONTEXT_FORWARD_APP_TAG_SHIFT 4
  1046. #define RDIF_TASK_CONTEXT_FORWARD_REF_TAG_MASK 0x1
  1047. #define RDIF_TASK_CONTEXT_FORWARD_REF_TAG_SHIFT 5
  1048. #define RDIF_TASK_CONTEXT_INTERVAL_SIZE_MASK 0x7
  1049. #define RDIF_TASK_CONTEXT_INTERVAL_SIZE_SHIFT 6
  1050. #define RDIF_TASK_CONTEXT_HOST_INTERFACE_MASK 0x3
  1051. #define RDIF_TASK_CONTEXT_HOST_INTERFACE_SHIFT 9
  1052. #define RDIF_TASK_CONTEXT_DIF_BEFORE_DATA_MASK 0x1
  1053. #define RDIF_TASK_CONTEXT_DIF_BEFORE_DATA_SHIFT 11
  1054. #define RDIF_TASK_CONTEXT_RESERVED0_MASK 0x1
  1055. #define RDIF_TASK_CONTEXT_RESERVED0_SHIFT 12
  1056. #define RDIF_TASK_CONTEXT_NETWORK_INTERFACE_MASK 0x1
  1057. #define RDIF_TASK_CONTEXT_NETWORK_INTERFACE_SHIFT 13
  1058. #define RDIF_TASK_CONTEXT_FORWARD_APP_TAG_WITH_MASK_MASK 0x1
  1059. #define RDIF_TASK_CONTEXT_FORWARD_APP_TAG_WITH_MASK_SHIFT 14
  1060. #define RDIF_TASK_CONTEXT_FORWARD_REF_TAG_WITH_MASK_MASK 0x1
  1061. #define RDIF_TASK_CONTEXT_FORWARD_REF_TAG_WITH_MASK_SHIFT 15
  1062. __le16 state;
  1063. #define RDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_MASK 0xF
  1064. #define RDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_SHIFT 0
  1065. #define RDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_MASK 0xF
  1066. #define RDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_SHIFT 4
  1067. #define RDIF_TASK_CONTEXT_ERROR_IN_IO_MASK 0x1
  1068. #define RDIF_TASK_CONTEXT_ERROR_IN_IO_SHIFT 8
  1069. #define RDIF_TASK_CONTEXT_CHECKSUM_OVERFLOW_MASK 0x1
  1070. #define RDIF_TASK_CONTEXT_CHECKSUM_OVERFLOW_SHIFT 9
  1071. #define RDIF_TASK_CONTEXT_REF_TAG_MASK_MASK 0xF
  1072. #define RDIF_TASK_CONTEXT_REF_TAG_MASK_SHIFT 10
  1073. #define RDIF_TASK_CONTEXT_RESERVED1_MASK 0x3
  1074. #define RDIF_TASK_CONTEXT_RESERVED1_SHIFT 14
  1075. __le32 reserved2;
  1076. };
  1077. /* Status block structure */
  1078. struct status_block_e4 {
  1079. __le16 pi_array[PIS_PER_SB_E4];
  1080. __le32 sb_num;
  1081. #define STATUS_BLOCK_E4_SB_NUM_MASK 0x1FF
  1082. #define STATUS_BLOCK_E4_SB_NUM_SHIFT 0
  1083. #define STATUS_BLOCK_E4_ZERO_PAD_MASK 0x7F
  1084. #define STATUS_BLOCK_E4_ZERO_PAD_SHIFT 9
  1085. #define STATUS_BLOCK_E4_ZERO_PAD2_MASK 0xFFFF
  1086. #define STATUS_BLOCK_E4_ZERO_PAD2_SHIFT 16
  1087. __le32 prod_index;
  1088. #define STATUS_BLOCK_E4_PROD_INDEX_MASK 0xFFFFFF
  1089. #define STATUS_BLOCK_E4_PROD_INDEX_SHIFT 0
  1090. #define STATUS_BLOCK_E4_ZERO_PAD3_MASK 0xFF
  1091. #define STATUS_BLOCK_E4_ZERO_PAD3_SHIFT 24
  1092. };
  1093. /* Tdif context */
  1094. struct tdif_task_context {
  1095. __le32 initial_ref_tag;
  1096. __le16 app_tag_value;
  1097. __le16 app_tag_mask;
  1098. __le16 partial_crc_value_b;
  1099. __le16 partial_checksum_value_b;
  1100. __le16 stateB;
  1101. #define TDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_B_MASK 0xF
  1102. #define TDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_B_SHIFT 0
  1103. #define TDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_B_MASK 0xF
  1104. #define TDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_B_SHIFT 4
  1105. #define TDIF_TASK_CONTEXT_ERROR_IN_IO_B_MASK 0x1
  1106. #define TDIF_TASK_CONTEXT_ERROR_IN_IO_B_SHIFT 8
  1107. #define TDIF_TASK_CONTEXT_CHECKSUM_VERFLOW_MASK 0x1
  1108. #define TDIF_TASK_CONTEXT_CHECKSUM_VERFLOW_SHIFT 9
  1109. #define TDIF_TASK_CONTEXT_RESERVED0_MASK 0x3F
  1110. #define TDIF_TASK_CONTEXT_RESERVED0_SHIFT 10
  1111. u8 reserved1;
  1112. u8 flags0;
  1113. #define TDIF_TASK_CONTEXT_IGNORE_APP_TAG_MASK 0x1
  1114. #define TDIF_TASK_CONTEXT_IGNORE_APP_TAG_SHIFT 0
  1115. #define TDIF_TASK_CONTEXT_INITIAL_REF_TAG_VALID_MASK 0x1
  1116. #define TDIF_TASK_CONTEXT_INITIAL_REF_TAG_VALID_SHIFT 1
  1117. #define TDIF_TASK_CONTEXT_HOST_GUARD_TYPE_MASK 0x1
  1118. #define TDIF_TASK_CONTEXT_HOST_GUARD_TYPE_SHIFT 2
  1119. #define TDIF_TASK_CONTEXT_SET_ERROR_WITH_EOP_MASK 0x1
  1120. #define TDIF_TASK_CONTEXT_SET_ERROR_WITH_EOP_SHIFT 3
  1121. #define TDIF_TASK_CONTEXT_PROTECTION_TYPE_MASK 0x3
  1122. #define TDIF_TASK_CONTEXT_PROTECTION_TYPE_SHIFT 4
  1123. #define TDIF_TASK_CONTEXT_CRC_SEED_MASK 0x1
  1124. #define TDIF_TASK_CONTEXT_CRC_SEED_SHIFT 6
  1125. #define TDIF_TASK_CONTEXT_RESERVED2_MASK 0x1
  1126. #define TDIF_TASK_CONTEXT_RESERVED2_SHIFT 7
  1127. __le32 flags1;
  1128. #define TDIF_TASK_CONTEXT_VALIDATE_GUARD_MASK 0x1
  1129. #define TDIF_TASK_CONTEXT_VALIDATE_GUARD_SHIFT 0
  1130. #define TDIF_TASK_CONTEXT_VALIDATE_APP_TAG_MASK 0x1
  1131. #define TDIF_TASK_CONTEXT_VALIDATE_APP_TAG_SHIFT 1
  1132. #define TDIF_TASK_CONTEXT_VALIDATE_REF_TAG_MASK 0x1
  1133. #define TDIF_TASK_CONTEXT_VALIDATE_REF_TAG_SHIFT 2
  1134. #define TDIF_TASK_CONTEXT_FORWARD_GUARD_MASK 0x1
  1135. #define TDIF_TASK_CONTEXT_FORWARD_GUARD_SHIFT 3
  1136. #define TDIF_TASK_CONTEXT_FORWARD_APP_TAG_MASK 0x1
  1137. #define TDIF_TASK_CONTEXT_FORWARD_APP_TAG_SHIFT 4
  1138. #define TDIF_TASK_CONTEXT_FORWARD_REF_TAG_MASK 0x1
  1139. #define TDIF_TASK_CONTEXT_FORWARD_REF_TAG_SHIFT 5
  1140. #define TDIF_TASK_CONTEXT_INTERVAL_SIZE_MASK 0x7
  1141. #define TDIF_TASK_CONTEXT_INTERVAL_SIZE_SHIFT 6
  1142. #define TDIF_TASK_CONTEXT_HOST_INTERFACE_MASK 0x3
  1143. #define TDIF_TASK_CONTEXT_HOST_INTERFACE_SHIFT 9
  1144. #define TDIF_TASK_CONTEXT_DIF_BEFORE_DATA_MASK 0x1
  1145. #define TDIF_TASK_CONTEXT_DIF_BEFORE_DATA_SHIFT 11
  1146. #define TDIF_TASK_CONTEXT_RESERVED3_MASK 0x1
  1147. #define TDIF_TASK_CONTEXT_RESERVED3_SHIFT 12
  1148. #define TDIF_TASK_CONTEXT_NETWORK_INTERFACE_MASK 0x1
  1149. #define TDIF_TASK_CONTEXT_NETWORK_INTERFACE_SHIFT 13
  1150. #define TDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_A_MASK 0xF
  1151. #define TDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_A_SHIFT 14
  1152. #define TDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_A_MASK 0xF
  1153. #define TDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_A_SHIFT 18
  1154. #define TDIF_TASK_CONTEXT_ERROR_IN_IO_A_MASK 0x1
  1155. #define TDIF_TASK_CONTEXT_ERROR_IN_IO_A_SHIFT 22
  1156. #define TDIF_TASK_CONTEXT_CHECKSUM_OVERFLOW_A_MASK 0x1
  1157. #define TDIF_TASK_CONTEXT_CHECKSUM_OVERFLOW_A_SHIFT 23
  1158. #define TDIF_TASK_CONTEXT_REF_TAG_MASK_MASK 0xF
  1159. #define TDIF_TASK_CONTEXT_REF_TAG_MASK_SHIFT 24
  1160. #define TDIF_TASK_CONTEXT_FORWARD_APP_TAG_WITH_MASK_MASK 0x1
  1161. #define TDIF_TASK_CONTEXT_FORWARD_APP_TAG_WITH_MASK_SHIFT 28
  1162. #define TDIF_TASK_CONTEXT_FORWARD_REF_TAG_WITH_MASK_MASK 0x1
  1163. #define TDIF_TASK_CONTEXT_FORWARD_REF_TAG_WITH_MASK_SHIFT 29
  1164. #define TDIF_TASK_CONTEXT_KEEP_REF_TAG_CONST_MASK 0x1
  1165. #define TDIF_TASK_CONTEXT_KEEP_REF_TAG_CONST_SHIFT 30
  1166. #define TDIF_TASK_CONTEXT_RESERVED4_MASK 0x1
  1167. #define TDIF_TASK_CONTEXT_RESERVED4_SHIFT 31
  1168. __le32 offset_in_io_b;
  1169. __le16 partial_crc_value_a;
  1170. __le16 partial_checksum_value_a;
  1171. __le32 offset_in_io_a;
  1172. u8 partial_dif_data_a[8];
  1173. u8 partial_dif_data_b[8];
  1174. };
  1175. /* Timers context */
  1176. struct timers_context {
  1177. __le32 logical_client_0;
  1178. #define TIMERS_CONTEXT_EXPIRATIONTIMELC0_MASK 0x7FFFFFF
  1179. #define TIMERS_CONTEXT_EXPIRATIONTIMELC0_SHIFT 0
  1180. #define TIMERS_CONTEXT_RESERVED0_MASK 0x1
  1181. #define TIMERS_CONTEXT_RESERVED0_SHIFT 27
  1182. #define TIMERS_CONTEXT_VALIDLC0_MASK 0x1
  1183. #define TIMERS_CONTEXT_VALIDLC0_SHIFT 28
  1184. #define TIMERS_CONTEXT_ACTIVELC0_MASK 0x1
  1185. #define TIMERS_CONTEXT_ACTIVELC0_SHIFT 29
  1186. #define TIMERS_CONTEXT_RESERVED1_MASK 0x3
  1187. #define TIMERS_CONTEXT_RESERVED1_SHIFT 30
  1188. __le32 logical_client_1;
  1189. #define TIMERS_CONTEXT_EXPIRATIONTIMELC1_MASK 0x7FFFFFF
  1190. #define TIMERS_CONTEXT_EXPIRATIONTIMELC1_SHIFT 0
  1191. #define TIMERS_CONTEXT_RESERVED2_MASK 0x1
  1192. #define TIMERS_CONTEXT_RESERVED2_SHIFT 27
  1193. #define TIMERS_CONTEXT_VALIDLC1_MASK 0x1
  1194. #define TIMERS_CONTEXT_VALIDLC1_SHIFT 28
  1195. #define TIMERS_CONTEXT_ACTIVELC1_MASK 0x1
  1196. #define TIMERS_CONTEXT_ACTIVELC1_SHIFT 29
  1197. #define TIMERS_CONTEXT_RESERVED3_MASK 0x3
  1198. #define TIMERS_CONTEXT_RESERVED3_SHIFT 30
  1199. __le32 logical_client_2;
  1200. #define TIMERS_CONTEXT_EXPIRATIONTIMELC2_MASK 0x7FFFFFF
  1201. #define TIMERS_CONTEXT_EXPIRATIONTIMELC2_SHIFT 0
  1202. #define TIMERS_CONTEXT_RESERVED4_MASK 0x1
  1203. #define TIMERS_CONTEXT_RESERVED4_SHIFT 27
  1204. #define TIMERS_CONTEXT_VALIDLC2_MASK 0x1
  1205. #define TIMERS_CONTEXT_VALIDLC2_SHIFT 28
  1206. #define TIMERS_CONTEXT_ACTIVELC2_MASK 0x1
  1207. #define TIMERS_CONTEXT_ACTIVELC2_SHIFT 29
  1208. #define TIMERS_CONTEXT_RESERVED5_MASK 0x3
  1209. #define TIMERS_CONTEXT_RESERVED5_SHIFT 30
  1210. __le32 host_expiration_fields;
  1211. #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALUE_MASK 0x7FFFFFF
  1212. #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALUE_SHIFT 0
  1213. #define TIMERS_CONTEXT_RESERVED6_MASK 0x1
  1214. #define TIMERS_CONTEXT_RESERVED6_SHIFT 27
  1215. #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALID_MASK 0x1
  1216. #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALID_SHIFT 28
  1217. #define TIMERS_CONTEXT_RESERVED7_MASK 0x7
  1218. #define TIMERS_CONTEXT_RESERVED7_SHIFT 29
  1219. };
  1220. /* Enum for next_protocol field of tunnel_parsing_flags / tunnelTypeDesc */
  1221. enum tunnel_next_protocol {
  1222. e_unknown = 0,
  1223. e_l2 = 1,
  1224. e_ipv4 = 2,
  1225. e_ipv6 = 3,
  1226. MAX_TUNNEL_NEXT_PROTOCOL
  1227. };
  1228. #endif /* __COMMON_HSI__ */
  1229. #endif