niu.c 229 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* niu.c: Neptune ethernet driver.
  3. *
  4. * Copyright (C) 2007, 2008 David S. Miller (davem@davemloft.net)
  5. */
  6. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  7. #include <linux/module.h>
  8. #include <linux/init.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/pci.h>
  11. #include <linux/dma-mapping.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/ethtool.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/delay.h>
  17. #include <linux/bitops.h>
  18. #include <linux/mii.h>
  19. #include <linux/if.h>
  20. #include <linux/if_ether.h>
  21. #include <linux/if_vlan.h>
  22. #include <linux/ip.h>
  23. #include <linux/in.h>
  24. #include <linux/ipv6.h>
  25. #include <linux/log2.h>
  26. #include <linux/jiffies.h>
  27. #include <linux/crc32.h>
  28. #include <linux/list.h>
  29. #include <linux/slab.h>
  30. #include <linux/io.h>
  31. #include <linux/of_device.h>
  32. #include "niu.h"
  33. #define DRV_MODULE_NAME "niu"
  34. #define DRV_MODULE_VERSION "1.1"
  35. #define DRV_MODULE_RELDATE "Apr 22, 2010"
  36. static char version[] =
  37. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  38. MODULE_AUTHOR("David S. Miller (davem@davemloft.net)");
  39. MODULE_DESCRIPTION("NIU ethernet driver");
  40. MODULE_LICENSE("GPL");
  41. MODULE_VERSION(DRV_MODULE_VERSION);
  42. #ifndef readq
  43. static u64 readq(void __iomem *reg)
  44. {
  45. return ((u64) readl(reg)) | (((u64) readl(reg + 4UL)) << 32);
  46. }
  47. static void writeq(u64 val, void __iomem *reg)
  48. {
  49. writel(val & 0xffffffff, reg);
  50. writel(val >> 32, reg + 0x4UL);
  51. }
  52. #endif
  53. static const struct pci_device_id niu_pci_tbl[] = {
  54. {PCI_DEVICE(PCI_VENDOR_ID_SUN, 0xabcd)},
  55. {}
  56. };
  57. MODULE_DEVICE_TABLE(pci, niu_pci_tbl);
  58. #define NIU_TX_TIMEOUT (5 * HZ)
  59. #define nr64(reg) readq(np->regs + (reg))
  60. #define nw64(reg, val) writeq((val), np->regs + (reg))
  61. #define nr64_mac(reg) readq(np->mac_regs + (reg))
  62. #define nw64_mac(reg, val) writeq((val), np->mac_regs + (reg))
  63. #define nr64_ipp(reg) readq(np->regs + np->ipp_off + (reg))
  64. #define nw64_ipp(reg, val) writeq((val), np->regs + np->ipp_off + (reg))
  65. #define nr64_pcs(reg) readq(np->regs + np->pcs_off + (reg))
  66. #define nw64_pcs(reg, val) writeq((val), np->regs + np->pcs_off + (reg))
  67. #define nr64_xpcs(reg) readq(np->regs + np->xpcs_off + (reg))
  68. #define nw64_xpcs(reg, val) writeq((val), np->regs + np->xpcs_off + (reg))
  69. #define NIU_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  70. static int niu_debug;
  71. static int debug = -1;
  72. module_param(debug, int, 0);
  73. MODULE_PARM_DESC(debug, "NIU debug level");
  74. #define niu_lock_parent(np, flags) \
  75. spin_lock_irqsave(&np->parent->lock, flags)
  76. #define niu_unlock_parent(np, flags) \
  77. spin_unlock_irqrestore(&np->parent->lock, flags)
  78. static int serdes_init_10g_serdes(struct niu *np);
  79. static int __niu_wait_bits_clear_mac(struct niu *np, unsigned long reg,
  80. u64 bits, int limit, int delay)
  81. {
  82. while (--limit >= 0) {
  83. u64 val = nr64_mac(reg);
  84. if (!(val & bits))
  85. break;
  86. udelay(delay);
  87. }
  88. if (limit < 0)
  89. return -ENODEV;
  90. return 0;
  91. }
  92. static int __niu_set_and_wait_clear_mac(struct niu *np, unsigned long reg,
  93. u64 bits, int limit, int delay,
  94. const char *reg_name)
  95. {
  96. int err;
  97. nw64_mac(reg, bits);
  98. err = __niu_wait_bits_clear_mac(np, reg, bits, limit, delay);
  99. if (err)
  100. netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
  101. (unsigned long long)bits, reg_name,
  102. (unsigned long long)nr64_mac(reg));
  103. return err;
  104. }
  105. #define niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  106. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  107. __niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  108. })
  109. static int __niu_wait_bits_clear_ipp(struct niu *np, unsigned long reg,
  110. u64 bits, int limit, int delay)
  111. {
  112. while (--limit >= 0) {
  113. u64 val = nr64_ipp(reg);
  114. if (!(val & bits))
  115. break;
  116. udelay(delay);
  117. }
  118. if (limit < 0)
  119. return -ENODEV;
  120. return 0;
  121. }
  122. static int __niu_set_and_wait_clear_ipp(struct niu *np, unsigned long reg,
  123. u64 bits, int limit, int delay,
  124. const char *reg_name)
  125. {
  126. int err;
  127. u64 val;
  128. val = nr64_ipp(reg);
  129. val |= bits;
  130. nw64_ipp(reg, val);
  131. err = __niu_wait_bits_clear_ipp(np, reg, bits, limit, delay);
  132. if (err)
  133. netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
  134. (unsigned long long)bits, reg_name,
  135. (unsigned long long)nr64_ipp(reg));
  136. return err;
  137. }
  138. #define niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  139. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  140. __niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  141. })
  142. static int __niu_wait_bits_clear(struct niu *np, unsigned long reg,
  143. u64 bits, int limit, int delay)
  144. {
  145. while (--limit >= 0) {
  146. u64 val = nr64(reg);
  147. if (!(val & bits))
  148. break;
  149. udelay(delay);
  150. }
  151. if (limit < 0)
  152. return -ENODEV;
  153. return 0;
  154. }
  155. #define niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY) \
  156. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  157. __niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY); \
  158. })
  159. static int __niu_set_and_wait_clear(struct niu *np, unsigned long reg,
  160. u64 bits, int limit, int delay,
  161. const char *reg_name)
  162. {
  163. int err;
  164. nw64(reg, bits);
  165. err = __niu_wait_bits_clear(np, reg, bits, limit, delay);
  166. if (err)
  167. netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
  168. (unsigned long long)bits, reg_name,
  169. (unsigned long long)nr64(reg));
  170. return err;
  171. }
  172. #define niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  173. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  174. __niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  175. })
  176. static void niu_ldg_rearm(struct niu *np, struct niu_ldg *lp, int on)
  177. {
  178. u64 val = (u64) lp->timer;
  179. if (on)
  180. val |= LDG_IMGMT_ARM;
  181. nw64(LDG_IMGMT(lp->ldg_num), val);
  182. }
  183. static int niu_ldn_irq_enable(struct niu *np, int ldn, int on)
  184. {
  185. unsigned long mask_reg, bits;
  186. u64 val;
  187. if (ldn < 0 || ldn > LDN_MAX)
  188. return -EINVAL;
  189. if (ldn < 64) {
  190. mask_reg = LD_IM0(ldn);
  191. bits = LD_IM0_MASK;
  192. } else {
  193. mask_reg = LD_IM1(ldn - 64);
  194. bits = LD_IM1_MASK;
  195. }
  196. val = nr64(mask_reg);
  197. if (on)
  198. val &= ~bits;
  199. else
  200. val |= bits;
  201. nw64(mask_reg, val);
  202. return 0;
  203. }
  204. static int niu_enable_ldn_in_ldg(struct niu *np, struct niu_ldg *lp, int on)
  205. {
  206. struct niu_parent *parent = np->parent;
  207. int i;
  208. for (i = 0; i <= LDN_MAX; i++) {
  209. int err;
  210. if (parent->ldg_map[i] != lp->ldg_num)
  211. continue;
  212. err = niu_ldn_irq_enable(np, i, on);
  213. if (err)
  214. return err;
  215. }
  216. return 0;
  217. }
  218. static int niu_enable_interrupts(struct niu *np, int on)
  219. {
  220. int i;
  221. for (i = 0; i < np->num_ldg; i++) {
  222. struct niu_ldg *lp = &np->ldg[i];
  223. int err;
  224. err = niu_enable_ldn_in_ldg(np, lp, on);
  225. if (err)
  226. return err;
  227. }
  228. for (i = 0; i < np->num_ldg; i++)
  229. niu_ldg_rearm(np, &np->ldg[i], on);
  230. return 0;
  231. }
  232. static u32 phy_encode(u32 type, int port)
  233. {
  234. return type << (port * 2);
  235. }
  236. static u32 phy_decode(u32 val, int port)
  237. {
  238. return (val >> (port * 2)) & PORT_TYPE_MASK;
  239. }
  240. static int mdio_wait(struct niu *np)
  241. {
  242. int limit = 1000;
  243. u64 val;
  244. while (--limit > 0) {
  245. val = nr64(MIF_FRAME_OUTPUT);
  246. if ((val >> MIF_FRAME_OUTPUT_TA_SHIFT) & 0x1)
  247. return val & MIF_FRAME_OUTPUT_DATA;
  248. udelay(10);
  249. }
  250. return -ENODEV;
  251. }
  252. static int mdio_read(struct niu *np, int port, int dev, int reg)
  253. {
  254. int err;
  255. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  256. err = mdio_wait(np);
  257. if (err < 0)
  258. return err;
  259. nw64(MIF_FRAME_OUTPUT, MDIO_READ_OP(port, dev));
  260. return mdio_wait(np);
  261. }
  262. static int mdio_write(struct niu *np, int port, int dev, int reg, int data)
  263. {
  264. int err;
  265. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  266. err = mdio_wait(np);
  267. if (err < 0)
  268. return err;
  269. nw64(MIF_FRAME_OUTPUT, MDIO_WRITE_OP(port, dev, data));
  270. err = mdio_wait(np);
  271. if (err < 0)
  272. return err;
  273. return 0;
  274. }
  275. static int mii_read(struct niu *np, int port, int reg)
  276. {
  277. nw64(MIF_FRAME_OUTPUT, MII_READ_OP(port, reg));
  278. return mdio_wait(np);
  279. }
  280. static int mii_write(struct niu *np, int port, int reg, int data)
  281. {
  282. int err;
  283. nw64(MIF_FRAME_OUTPUT, MII_WRITE_OP(port, reg, data));
  284. err = mdio_wait(np);
  285. if (err < 0)
  286. return err;
  287. return 0;
  288. }
  289. static int esr2_set_tx_cfg(struct niu *np, unsigned long channel, u32 val)
  290. {
  291. int err;
  292. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  293. ESR2_TI_PLL_TX_CFG_L(channel),
  294. val & 0xffff);
  295. if (!err)
  296. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  297. ESR2_TI_PLL_TX_CFG_H(channel),
  298. val >> 16);
  299. return err;
  300. }
  301. static int esr2_set_rx_cfg(struct niu *np, unsigned long channel, u32 val)
  302. {
  303. int err;
  304. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  305. ESR2_TI_PLL_RX_CFG_L(channel),
  306. val & 0xffff);
  307. if (!err)
  308. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  309. ESR2_TI_PLL_RX_CFG_H(channel),
  310. val >> 16);
  311. return err;
  312. }
  313. /* Mode is always 10G fiber. */
  314. static int serdes_init_niu_10g_fiber(struct niu *np)
  315. {
  316. struct niu_link_config *lp = &np->link_config;
  317. u32 tx_cfg, rx_cfg;
  318. unsigned long i;
  319. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
  320. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  321. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  322. PLL_RX_CFG_EQ_LP_ADAPTIVE);
  323. if (lp->loopback_mode == LOOPBACK_PHY) {
  324. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  325. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  326. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  327. tx_cfg |= PLL_TX_CFG_ENTEST;
  328. rx_cfg |= PLL_RX_CFG_ENTEST;
  329. }
  330. /* Initialize all 4 lanes of the SERDES. */
  331. for (i = 0; i < 4; i++) {
  332. int err = esr2_set_tx_cfg(np, i, tx_cfg);
  333. if (err)
  334. return err;
  335. }
  336. for (i = 0; i < 4; i++) {
  337. int err = esr2_set_rx_cfg(np, i, rx_cfg);
  338. if (err)
  339. return err;
  340. }
  341. return 0;
  342. }
  343. static int serdes_init_niu_1g_serdes(struct niu *np)
  344. {
  345. struct niu_link_config *lp = &np->link_config;
  346. u16 pll_cfg, pll_sts;
  347. int max_retry = 100;
  348. u64 uninitialized_var(sig), mask, val;
  349. u32 tx_cfg, rx_cfg;
  350. unsigned long i;
  351. int err;
  352. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV |
  353. PLL_TX_CFG_RATE_HALF);
  354. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  355. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  356. PLL_RX_CFG_RATE_HALF);
  357. if (np->port == 0)
  358. rx_cfg |= PLL_RX_CFG_EQ_LP_ADAPTIVE;
  359. if (lp->loopback_mode == LOOPBACK_PHY) {
  360. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  361. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  362. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  363. tx_cfg |= PLL_TX_CFG_ENTEST;
  364. rx_cfg |= PLL_RX_CFG_ENTEST;
  365. }
  366. /* Initialize PLL for 1G */
  367. pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_8X);
  368. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  369. ESR2_TI_PLL_CFG_L, pll_cfg);
  370. if (err) {
  371. netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_CFG_L failed\n",
  372. np->port, __func__);
  373. return err;
  374. }
  375. pll_sts = PLL_CFG_ENPLL;
  376. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  377. ESR2_TI_PLL_STS_L, pll_sts);
  378. if (err) {
  379. netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_STS_L failed\n",
  380. np->port, __func__);
  381. return err;
  382. }
  383. udelay(200);
  384. /* Initialize all 4 lanes of the SERDES. */
  385. for (i = 0; i < 4; i++) {
  386. err = esr2_set_tx_cfg(np, i, tx_cfg);
  387. if (err)
  388. return err;
  389. }
  390. for (i = 0; i < 4; i++) {
  391. err = esr2_set_rx_cfg(np, i, rx_cfg);
  392. if (err)
  393. return err;
  394. }
  395. switch (np->port) {
  396. case 0:
  397. val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
  398. mask = val;
  399. break;
  400. case 1:
  401. val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
  402. mask = val;
  403. break;
  404. default:
  405. return -EINVAL;
  406. }
  407. while (max_retry--) {
  408. sig = nr64(ESR_INT_SIGNALS);
  409. if ((sig & mask) == val)
  410. break;
  411. mdelay(500);
  412. }
  413. if ((sig & mask) != val) {
  414. netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
  415. np->port, (int)(sig & mask), (int)val);
  416. return -ENODEV;
  417. }
  418. return 0;
  419. }
  420. static int serdes_init_niu_10g_serdes(struct niu *np)
  421. {
  422. struct niu_link_config *lp = &np->link_config;
  423. u32 tx_cfg, rx_cfg, pll_cfg, pll_sts;
  424. int max_retry = 100;
  425. u64 uninitialized_var(sig), mask, val;
  426. unsigned long i;
  427. int err;
  428. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
  429. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  430. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  431. PLL_RX_CFG_EQ_LP_ADAPTIVE);
  432. if (lp->loopback_mode == LOOPBACK_PHY) {
  433. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  434. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  435. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  436. tx_cfg |= PLL_TX_CFG_ENTEST;
  437. rx_cfg |= PLL_RX_CFG_ENTEST;
  438. }
  439. /* Initialize PLL for 10G */
  440. pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_10X);
  441. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  442. ESR2_TI_PLL_CFG_L, pll_cfg & 0xffff);
  443. if (err) {
  444. netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_CFG_L failed\n",
  445. np->port, __func__);
  446. return err;
  447. }
  448. pll_sts = PLL_CFG_ENPLL;
  449. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  450. ESR2_TI_PLL_STS_L, pll_sts & 0xffff);
  451. if (err) {
  452. netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_STS_L failed\n",
  453. np->port, __func__);
  454. return err;
  455. }
  456. udelay(200);
  457. /* Initialize all 4 lanes of the SERDES. */
  458. for (i = 0; i < 4; i++) {
  459. err = esr2_set_tx_cfg(np, i, tx_cfg);
  460. if (err)
  461. return err;
  462. }
  463. for (i = 0; i < 4; i++) {
  464. err = esr2_set_rx_cfg(np, i, rx_cfg);
  465. if (err)
  466. return err;
  467. }
  468. /* check if serdes is ready */
  469. switch (np->port) {
  470. case 0:
  471. mask = ESR_INT_SIGNALS_P0_BITS;
  472. val = (ESR_INT_SRDY0_P0 |
  473. ESR_INT_DET0_P0 |
  474. ESR_INT_XSRDY_P0 |
  475. ESR_INT_XDP_P0_CH3 |
  476. ESR_INT_XDP_P0_CH2 |
  477. ESR_INT_XDP_P0_CH1 |
  478. ESR_INT_XDP_P0_CH0);
  479. break;
  480. case 1:
  481. mask = ESR_INT_SIGNALS_P1_BITS;
  482. val = (ESR_INT_SRDY0_P1 |
  483. ESR_INT_DET0_P1 |
  484. ESR_INT_XSRDY_P1 |
  485. ESR_INT_XDP_P1_CH3 |
  486. ESR_INT_XDP_P1_CH2 |
  487. ESR_INT_XDP_P1_CH1 |
  488. ESR_INT_XDP_P1_CH0);
  489. break;
  490. default:
  491. return -EINVAL;
  492. }
  493. while (max_retry--) {
  494. sig = nr64(ESR_INT_SIGNALS);
  495. if ((sig & mask) == val)
  496. break;
  497. mdelay(500);
  498. }
  499. if ((sig & mask) != val) {
  500. pr_info("NIU Port %u signal bits [%08x] are not [%08x] for 10G...trying 1G\n",
  501. np->port, (int)(sig & mask), (int)val);
  502. /* 10G failed, try initializing at 1G */
  503. err = serdes_init_niu_1g_serdes(np);
  504. if (!err) {
  505. np->flags &= ~NIU_FLAGS_10G;
  506. np->mac_xcvr = MAC_XCVR_PCS;
  507. } else {
  508. netdev_err(np->dev, "Port %u 10G/1G SERDES Link Failed\n",
  509. np->port);
  510. return -ENODEV;
  511. }
  512. }
  513. return 0;
  514. }
  515. static int esr_read_rxtx_ctrl(struct niu *np, unsigned long chan, u32 *val)
  516. {
  517. int err;
  518. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, ESR_RXTX_CTRL_L(chan));
  519. if (err >= 0) {
  520. *val = (err & 0xffff);
  521. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  522. ESR_RXTX_CTRL_H(chan));
  523. if (err >= 0)
  524. *val |= ((err & 0xffff) << 16);
  525. err = 0;
  526. }
  527. return err;
  528. }
  529. static int esr_read_glue0(struct niu *np, unsigned long chan, u32 *val)
  530. {
  531. int err;
  532. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  533. ESR_GLUE_CTRL0_L(chan));
  534. if (err >= 0) {
  535. *val = (err & 0xffff);
  536. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  537. ESR_GLUE_CTRL0_H(chan));
  538. if (err >= 0) {
  539. *val |= ((err & 0xffff) << 16);
  540. err = 0;
  541. }
  542. }
  543. return err;
  544. }
  545. static int esr_read_reset(struct niu *np, u32 *val)
  546. {
  547. int err;
  548. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  549. ESR_RXTX_RESET_CTRL_L);
  550. if (err >= 0) {
  551. *val = (err & 0xffff);
  552. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  553. ESR_RXTX_RESET_CTRL_H);
  554. if (err >= 0) {
  555. *val |= ((err & 0xffff) << 16);
  556. err = 0;
  557. }
  558. }
  559. return err;
  560. }
  561. static int esr_write_rxtx_ctrl(struct niu *np, unsigned long chan, u32 val)
  562. {
  563. int err;
  564. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  565. ESR_RXTX_CTRL_L(chan), val & 0xffff);
  566. if (!err)
  567. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  568. ESR_RXTX_CTRL_H(chan), (val >> 16));
  569. return err;
  570. }
  571. static int esr_write_glue0(struct niu *np, unsigned long chan, u32 val)
  572. {
  573. int err;
  574. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  575. ESR_GLUE_CTRL0_L(chan), val & 0xffff);
  576. if (!err)
  577. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  578. ESR_GLUE_CTRL0_H(chan), (val >> 16));
  579. return err;
  580. }
  581. static int esr_reset(struct niu *np)
  582. {
  583. u32 uninitialized_var(reset);
  584. int err;
  585. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  586. ESR_RXTX_RESET_CTRL_L, 0x0000);
  587. if (err)
  588. return err;
  589. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  590. ESR_RXTX_RESET_CTRL_H, 0xffff);
  591. if (err)
  592. return err;
  593. udelay(200);
  594. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  595. ESR_RXTX_RESET_CTRL_L, 0xffff);
  596. if (err)
  597. return err;
  598. udelay(200);
  599. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  600. ESR_RXTX_RESET_CTRL_H, 0x0000);
  601. if (err)
  602. return err;
  603. udelay(200);
  604. err = esr_read_reset(np, &reset);
  605. if (err)
  606. return err;
  607. if (reset != 0) {
  608. netdev_err(np->dev, "Port %u ESR_RESET did not clear [%08x]\n",
  609. np->port, reset);
  610. return -ENODEV;
  611. }
  612. return 0;
  613. }
  614. static int serdes_init_10g(struct niu *np)
  615. {
  616. struct niu_link_config *lp = &np->link_config;
  617. unsigned long ctrl_reg, test_cfg_reg, i;
  618. u64 ctrl_val, test_cfg_val, sig, mask, val;
  619. int err;
  620. switch (np->port) {
  621. case 0:
  622. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  623. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  624. break;
  625. case 1:
  626. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  627. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  628. break;
  629. default:
  630. return -EINVAL;
  631. }
  632. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  633. ENET_SERDES_CTRL_SDET_1 |
  634. ENET_SERDES_CTRL_SDET_2 |
  635. ENET_SERDES_CTRL_SDET_3 |
  636. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  637. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  638. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  639. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  640. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  641. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  642. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  643. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  644. test_cfg_val = 0;
  645. if (lp->loopback_mode == LOOPBACK_PHY) {
  646. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  647. ENET_SERDES_TEST_MD_0_SHIFT) |
  648. (ENET_TEST_MD_PAD_LOOPBACK <<
  649. ENET_SERDES_TEST_MD_1_SHIFT) |
  650. (ENET_TEST_MD_PAD_LOOPBACK <<
  651. ENET_SERDES_TEST_MD_2_SHIFT) |
  652. (ENET_TEST_MD_PAD_LOOPBACK <<
  653. ENET_SERDES_TEST_MD_3_SHIFT));
  654. }
  655. nw64(ctrl_reg, ctrl_val);
  656. nw64(test_cfg_reg, test_cfg_val);
  657. /* Initialize all 4 lanes of the SERDES. */
  658. for (i = 0; i < 4; i++) {
  659. u32 rxtx_ctrl, glue0;
  660. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  661. if (err)
  662. return err;
  663. err = esr_read_glue0(np, i, &glue0);
  664. if (err)
  665. return err;
  666. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  667. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  668. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  669. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  670. ESR_GLUE_CTRL0_THCNT |
  671. ESR_GLUE_CTRL0_BLTIME);
  672. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  673. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  674. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  675. (BLTIME_300_CYCLES <<
  676. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  677. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  678. if (err)
  679. return err;
  680. err = esr_write_glue0(np, i, glue0);
  681. if (err)
  682. return err;
  683. }
  684. err = esr_reset(np);
  685. if (err)
  686. return err;
  687. sig = nr64(ESR_INT_SIGNALS);
  688. switch (np->port) {
  689. case 0:
  690. mask = ESR_INT_SIGNALS_P0_BITS;
  691. val = (ESR_INT_SRDY0_P0 |
  692. ESR_INT_DET0_P0 |
  693. ESR_INT_XSRDY_P0 |
  694. ESR_INT_XDP_P0_CH3 |
  695. ESR_INT_XDP_P0_CH2 |
  696. ESR_INT_XDP_P0_CH1 |
  697. ESR_INT_XDP_P0_CH0);
  698. break;
  699. case 1:
  700. mask = ESR_INT_SIGNALS_P1_BITS;
  701. val = (ESR_INT_SRDY0_P1 |
  702. ESR_INT_DET0_P1 |
  703. ESR_INT_XSRDY_P1 |
  704. ESR_INT_XDP_P1_CH3 |
  705. ESR_INT_XDP_P1_CH2 |
  706. ESR_INT_XDP_P1_CH1 |
  707. ESR_INT_XDP_P1_CH0);
  708. break;
  709. default:
  710. return -EINVAL;
  711. }
  712. if ((sig & mask) != val) {
  713. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  714. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  715. return 0;
  716. }
  717. netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
  718. np->port, (int)(sig & mask), (int)val);
  719. return -ENODEV;
  720. }
  721. if (np->flags & NIU_FLAGS_HOTPLUG_PHY)
  722. np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  723. return 0;
  724. }
  725. static int serdes_init_1g(struct niu *np)
  726. {
  727. u64 val;
  728. val = nr64(ENET_SERDES_1_PLL_CFG);
  729. val &= ~ENET_SERDES_PLL_FBDIV2;
  730. switch (np->port) {
  731. case 0:
  732. val |= ENET_SERDES_PLL_HRATE0;
  733. break;
  734. case 1:
  735. val |= ENET_SERDES_PLL_HRATE1;
  736. break;
  737. case 2:
  738. val |= ENET_SERDES_PLL_HRATE2;
  739. break;
  740. case 3:
  741. val |= ENET_SERDES_PLL_HRATE3;
  742. break;
  743. default:
  744. return -EINVAL;
  745. }
  746. nw64(ENET_SERDES_1_PLL_CFG, val);
  747. return 0;
  748. }
  749. static int serdes_init_1g_serdes(struct niu *np)
  750. {
  751. struct niu_link_config *lp = &np->link_config;
  752. unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
  753. u64 ctrl_val, test_cfg_val, sig, mask, val;
  754. int err;
  755. u64 reset_val, val_rd;
  756. val = ENET_SERDES_PLL_HRATE0 | ENET_SERDES_PLL_HRATE1 |
  757. ENET_SERDES_PLL_HRATE2 | ENET_SERDES_PLL_HRATE3 |
  758. ENET_SERDES_PLL_FBDIV0;
  759. switch (np->port) {
  760. case 0:
  761. reset_val = ENET_SERDES_RESET_0;
  762. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  763. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  764. pll_cfg = ENET_SERDES_0_PLL_CFG;
  765. break;
  766. case 1:
  767. reset_val = ENET_SERDES_RESET_1;
  768. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  769. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  770. pll_cfg = ENET_SERDES_1_PLL_CFG;
  771. break;
  772. default:
  773. return -EINVAL;
  774. }
  775. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  776. ENET_SERDES_CTRL_SDET_1 |
  777. ENET_SERDES_CTRL_SDET_2 |
  778. ENET_SERDES_CTRL_SDET_3 |
  779. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  780. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  781. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  782. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  783. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  784. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  785. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  786. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  787. test_cfg_val = 0;
  788. if (lp->loopback_mode == LOOPBACK_PHY) {
  789. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  790. ENET_SERDES_TEST_MD_0_SHIFT) |
  791. (ENET_TEST_MD_PAD_LOOPBACK <<
  792. ENET_SERDES_TEST_MD_1_SHIFT) |
  793. (ENET_TEST_MD_PAD_LOOPBACK <<
  794. ENET_SERDES_TEST_MD_2_SHIFT) |
  795. (ENET_TEST_MD_PAD_LOOPBACK <<
  796. ENET_SERDES_TEST_MD_3_SHIFT));
  797. }
  798. nw64(ENET_SERDES_RESET, reset_val);
  799. mdelay(20);
  800. val_rd = nr64(ENET_SERDES_RESET);
  801. val_rd &= ~reset_val;
  802. nw64(pll_cfg, val);
  803. nw64(ctrl_reg, ctrl_val);
  804. nw64(test_cfg_reg, test_cfg_val);
  805. nw64(ENET_SERDES_RESET, val_rd);
  806. mdelay(2000);
  807. /* Initialize all 4 lanes of the SERDES. */
  808. for (i = 0; i < 4; i++) {
  809. u32 rxtx_ctrl, glue0;
  810. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  811. if (err)
  812. return err;
  813. err = esr_read_glue0(np, i, &glue0);
  814. if (err)
  815. return err;
  816. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  817. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  818. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  819. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  820. ESR_GLUE_CTRL0_THCNT |
  821. ESR_GLUE_CTRL0_BLTIME);
  822. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  823. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  824. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  825. (BLTIME_300_CYCLES <<
  826. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  827. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  828. if (err)
  829. return err;
  830. err = esr_write_glue0(np, i, glue0);
  831. if (err)
  832. return err;
  833. }
  834. sig = nr64(ESR_INT_SIGNALS);
  835. switch (np->port) {
  836. case 0:
  837. val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
  838. mask = val;
  839. break;
  840. case 1:
  841. val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
  842. mask = val;
  843. break;
  844. default:
  845. return -EINVAL;
  846. }
  847. if ((sig & mask) != val) {
  848. netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
  849. np->port, (int)(sig & mask), (int)val);
  850. return -ENODEV;
  851. }
  852. return 0;
  853. }
  854. static int link_status_1g_serdes(struct niu *np, int *link_up_p)
  855. {
  856. struct niu_link_config *lp = &np->link_config;
  857. int link_up;
  858. u64 val;
  859. u16 current_speed;
  860. unsigned long flags;
  861. u8 current_duplex;
  862. link_up = 0;
  863. current_speed = SPEED_INVALID;
  864. current_duplex = DUPLEX_INVALID;
  865. spin_lock_irqsave(&np->lock, flags);
  866. val = nr64_pcs(PCS_MII_STAT);
  867. if (val & PCS_MII_STAT_LINK_STATUS) {
  868. link_up = 1;
  869. current_speed = SPEED_1000;
  870. current_duplex = DUPLEX_FULL;
  871. }
  872. lp->active_speed = current_speed;
  873. lp->active_duplex = current_duplex;
  874. spin_unlock_irqrestore(&np->lock, flags);
  875. *link_up_p = link_up;
  876. return 0;
  877. }
  878. static int link_status_10g_serdes(struct niu *np, int *link_up_p)
  879. {
  880. unsigned long flags;
  881. struct niu_link_config *lp = &np->link_config;
  882. int link_up = 0;
  883. int link_ok = 1;
  884. u64 val, val2;
  885. u16 current_speed;
  886. u8 current_duplex;
  887. if (!(np->flags & NIU_FLAGS_10G))
  888. return link_status_1g_serdes(np, link_up_p);
  889. current_speed = SPEED_INVALID;
  890. current_duplex = DUPLEX_INVALID;
  891. spin_lock_irqsave(&np->lock, flags);
  892. val = nr64_xpcs(XPCS_STATUS(0));
  893. val2 = nr64_mac(XMAC_INTER2);
  894. if (val2 & 0x01000000)
  895. link_ok = 0;
  896. if ((val & 0x1000ULL) && link_ok) {
  897. link_up = 1;
  898. current_speed = SPEED_10000;
  899. current_duplex = DUPLEX_FULL;
  900. }
  901. lp->active_speed = current_speed;
  902. lp->active_duplex = current_duplex;
  903. spin_unlock_irqrestore(&np->lock, flags);
  904. *link_up_p = link_up;
  905. return 0;
  906. }
  907. static int link_status_mii(struct niu *np, int *link_up_p)
  908. {
  909. struct niu_link_config *lp = &np->link_config;
  910. int err;
  911. int bmsr, advert, ctrl1000, stat1000, lpa, bmcr, estatus;
  912. int supported, advertising, active_speed, active_duplex;
  913. err = mii_read(np, np->phy_addr, MII_BMCR);
  914. if (unlikely(err < 0))
  915. return err;
  916. bmcr = err;
  917. err = mii_read(np, np->phy_addr, MII_BMSR);
  918. if (unlikely(err < 0))
  919. return err;
  920. bmsr = err;
  921. err = mii_read(np, np->phy_addr, MII_ADVERTISE);
  922. if (unlikely(err < 0))
  923. return err;
  924. advert = err;
  925. err = mii_read(np, np->phy_addr, MII_LPA);
  926. if (unlikely(err < 0))
  927. return err;
  928. lpa = err;
  929. if (likely(bmsr & BMSR_ESTATEN)) {
  930. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  931. if (unlikely(err < 0))
  932. return err;
  933. estatus = err;
  934. err = mii_read(np, np->phy_addr, MII_CTRL1000);
  935. if (unlikely(err < 0))
  936. return err;
  937. ctrl1000 = err;
  938. err = mii_read(np, np->phy_addr, MII_STAT1000);
  939. if (unlikely(err < 0))
  940. return err;
  941. stat1000 = err;
  942. } else
  943. estatus = ctrl1000 = stat1000 = 0;
  944. supported = 0;
  945. if (bmsr & BMSR_ANEGCAPABLE)
  946. supported |= SUPPORTED_Autoneg;
  947. if (bmsr & BMSR_10HALF)
  948. supported |= SUPPORTED_10baseT_Half;
  949. if (bmsr & BMSR_10FULL)
  950. supported |= SUPPORTED_10baseT_Full;
  951. if (bmsr & BMSR_100HALF)
  952. supported |= SUPPORTED_100baseT_Half;
  953. if (bmsr & BMSR_100FULL)
  954. supported |= SUPPORTED_100baseT_Full;
  955. if (estatus & ESTATUS_1000_THALF)
  956. supported |= SUPPORTED_1000baseT_Half;
  957. if (estatus & ESTATUS_1000_TFULL)
  958. supported |= SUPPORTED_1000baseT_Full;
  959. lp->supported = supported;
  960. advertising = mii_adv_to_ethtool_adv_t(advert);
  961. advertising |= mii_ctrl1000_to_ethtool_adv_t(ctrl1000);
  962. if (bmcr & BMCR_ANENABLE) {
  963. int neg, neg1000;
  964. lp->active_autoneg = 1;
  965. advertising |= ADVERTISED_Autoneg;
  966. neg = advert & lpa;
  967. neg1000 = (ctrl1000 << 2) & stat1000;
  968. if (neg1000 & (LPA_1000FULL | LPA_1000HALF))
  969. active_speed = SPEED_1000;
  970. else if (neg & LPA_100)
  971. active_speed = SPEED_100;
  972. else if (neg & (LPA_10HALF | LPA_10FULL))
  973. active_speed = SPEED_10;
  974. else
  975. active_speed = SPEED_INVALID;
  976. if ((neg1000 & LPA_1000FULL) || (neg & LPA_DUPLEX))
  977. active_duplex = DUPLEX_FULL;
  978. else if (active_speed != SPEED_INVALID)
  979. active_duplex = DUPLEX_HALF;
  980. else
  981. active_duplex = DUPLEX_INVALID;
  982. } else {
  983. lp->active_autoneg = 0;
  984. if ((bmcr & BMCR_SPEED1000) && !(bmcr & BMCR_SPEED100))
  985. active_speed = SPEED_1000;
  986. else if (bmcr & BMCR_SPEED100)
  987. active_speed = SPEED_100;
  988. else
  989. active_speed = SPEED_10;
  990. if (bmcr & BMCR_FULLDPLX)
  991. active_duplex = DUPLEX_FULL;
  992. else
  993. active_duplex = DUPLEX_HALF;
  994. }
  995. lp->active_advertising = advertising;
  996. lp->active_speed = active_speed;
  997. lp->active_duplex = active_duplex;
  998. *link_up_p = !!(bmsr & BMSR_LSTATUS);
  999. return 0;
  1000. }
  1001. static int link_status_1g_rgmii(struct niu *np, int *link_up_p)
  1002. {
  1003. struct niu_link_config *lp = &np->link_config;
  1004. u16 current_speed, bmsr;
  1005. unsigned long flags;
  1006. u8 current_duplex;
  1007. int err, link_up;
  1008. link_up = 0;
  1009. current_speed = SPEED_INVALID;
  1010. current_duplex = DUPLEX_INVALID;
  1011. spin_lock_irqsave(&np->lock, flags);
  1012. err = -EINVAL;
  1013. err = mii_read(np, np->phy_addr, MII_BMSR);
  1014. if (err < 0)
  1015. goto out;
  1016. bmsr = err;
  1017. if (bmsr & BMSR_LSTATUS) {
  1018. link_up = 1;
  1019. current_speed = SPEED_1000;
  1020. current_duplex = DUPLEX_FULL;
  1021. }
  1022. lp->active_speed = current_speed;
  1023. lp->active_duplex = current_duplex;
  1024. err = 0;
  1025. out:
  1026. spin_unlock_irqrestore(&np->lock, flags);
  1027. *link_up_p = link_up;
  1028. return err;
  1029. }
  1030. static int link_status_1g(struct niu *np, int *link_up_p)
  1031. {
  1032. struct niu_link_config *lp = &np->link_config;
  1033. unsigned long flags;
  1034. int err;
  1035. spin_lock_irqsave(&np->lock, flags);
  1036. err = link_status_mii(np, link_up_p);
  1037. lp->supported |= SUPPORTED_TP;
  1038. lp->active_advertising |= ADVERTISED_TP;
  1039. spin_unlock_irqrestore(&np->lock, flags);
  1040. return err;
  1041. }
  1042. static int bcm8704_reset(struct niu *np)
  1043. {
  1044. int err, limit;
  1045. err = mdio_read(np, np->phy_addr,
  1046. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  1047. if (err < 0 || err == 0xffff)
  1048. return err;
  1049. err |= BMCR_RESET;
  1050. err = mdio_write(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1051. MII_BMCR, err);
  1052. if (err)
  1053. return err;
  1054. limit = 1000;
  1055. while (--limit >= 0) {
  1056. err = mdio_read(np, np->phy_addr,
  1057. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  1058. if (err < 0)
  1059. return err;
  1060. if (!(err & BMCR_RESET))
  1061. break;
  1062. }
  1063. if (limit < 0) {
  1064. netdev_err(np->dev, "Port %u PHY will not reset (bmcr=%04x)\n",
  1065. np->port, (err & 0xffff));
  1066. return -ENODEV;
  1067. }
  1068. return 0;
  1069. }
  1070. /* When written, certain PHY registers need to be read back twice
  1071. * in order for the bits to settle properly.
  1072. */
  1073. static int bcm8704_user_dev3_readback(struct niu *np, int reg)
  1074. {
  1075. int err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  1076. if (err < 0)
  1077. return err;
  1078. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  1079. if (err < 0)
  1080. return err;
  1081. return 0;
  1082. }
  1083. static int bcm8706_init_user_dev3(struct niu *np)
  1084. {
  1085. int err;
  1086. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1087. BCM8704_USER_OPT_DIGITAL_CTRL);
  1088. if (err < 0)
  1089. return err;
  1090. err &= ~USER_ODIG_CTRL_GPIOS;
  1091. err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
  1092. err |= USER_ODIG_CTRL_RESV2;
  1093. err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1094. BCM8704_USER_OPT_DIGITAL_CTRL, err);
  1095. if (err)
  1096. return err;
  1097. mdelay(1000);
  1098. return 0;
  1099. }
  1100. static int bcm8704_init_user_dev3(struct niu *np)
  1101. {
  1102. int err;
  1103. err = mdio_write(np, np->phy_addr,
  1104. BCM8704_USER_DEV3_ADDR, BCM8704_USER_CONTROL,
  1105. (USER_CONTROL_OPTXRST_LVL |
  1106. USER_CONTROL_OPBIASFLT_LVL |
  1107. USER_CONTROL_OBTMPFLT_LVL |
  1108. USER_CONTROL_OPPRFLT_LVL |
  1109. USER_CONTROL_OPTXFLT_LVL |
  1110. USER_CONTROL_OPRXLOS_LVL |
  1111. USER_CONTROL_OPRXFLT_LVL |
  1112. USER_CONTROL_OPTXON_LVL |
  1113. (0x3f << USER_CONTROL_RES1_SHIFT)));
  1114. if (err)
  1115. return err;
  1116. err = mdio_write(np, np->phy_addr,
  1117. BCM8704_USER_DEV3_ADDR, BCM8704_USER_PMD_TX_CONTROL,
  1118. (USER_PMD_TX_CTL_XFP_CLKEN |
  1119. (1 << USER_PMD_TX_CTL_TX_DAC_TXD_SH) |
  1120. (2 << USER_PMD_TX_CTL_TX_DAC_TXCK_SH) |
  1121. USER_PMD_TX_CTL_TSCK_LPWREN));
  1122. if (err)
  1123. return err;
  1124. err = bcm8704_user_dev3_readback(np, BCM8704_USER_CONTROL);
  1125. if (err)
  1126. return err;
  1127. err = bcm8704_user_dev3_readback(np, BCM8704_USER_PMD_TX_CONTROL);
  1128. if (err)
  1129. return err;
  1130. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1131. BCM8704_USER_OPT_DIGITAL_CTRL);
  1132. if (err < 0)
  1133. return err;
  1134. err &= ~USER_ODIG_CTRL_GPIOS;
  1135. err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
  1136. err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1137. BCM8704_USER_OPT_DIGITAL_CTRL, err);
  1138. if (err)
  1139. return err;
  1140. mdelay(1000);
  1141. return 0;
  1142. }
  1143. static int mrvl88x2011_act_led(struct niu *np, int val)
  1144. {
  1145. int err;
  1146. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1147. MRVL88X2011_LED_8_TO_11_CTL);
  1148. if (err < 0)
  1149. return err;
  1150. err &= ~MRVL88X2011_LED(MRVL88X2011_LED_ACT,MRVL88X2011_LED_CTL_MASK);
  1151. err |= MRVL88X2011_LED(MRVL88X2011_LED_ACT,val);
  1152. return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1153. MRVL88X2011_LED_8_TO_11_CTL, err);
  1154. }
  1155. static int mrvl88x2011_led_blink_rate(struct niu *np, int rate)
  1156. {
  1157. int err;
  1158. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1159. MRVL88X2011_LED_BLINK_CTL);
  1160. if (err >= 0) {
  1161. err &= ~MRVL88X2011_LED_BLKRATE_MASK;
  1162. err |= (rate << 4);
  1163. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1164. MRVL88X2011_LED_BLINK_CTL, err);
  1165. }
  1166. return err;
  1167. }
  1168. static int xcvr_init_10g_mrvl88x2011(struct niu *np)
  1169. {
  1170. int err;
  1171. /* Set LED functions */
  1172. err = mrvl88x2011_led_blink_rate(np, MRVL88X2011_LED_BLKRATE_134MS);
  1173. if (err)
  1174. return err;
  1175. /* led activity */
  1176. err = mrvl88x2011_act_led(np, MRVL88X2011_LED_CTL_OFF);
  1177. if (err)
  1178. return err;
  1179. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1180. MRVL88X2011_GENERAL_CTL);
  1181. if (err < 0)
  1182. return err;
  1183. err |= MRVL88X2011_ENA_XFPREFCLK;
  1184. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1185. MRVL88X2011_GENERAL_CTL, err);
  1186. if (err < 0)
  1187. return err;
  1188. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1189. MRVL88X2011_PMA_PMD_CTL_1);
  1190. if (err < 0)
  1191. return err;
  1192. if (np->link_config.loopback_mode == LOOPBACK_MAC)
  1193. err |= MRVL88X2011_LOOPBACK;
  1194. else
  1195. err &= ~MRVL88X2011_LOOPBACK;
  1196. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1197. MRVL88X2011_PMA_PMD_CTL_1, err);
  1198. if (err < 0)
  1199. return err;
  1200. /* Enable PMD */
  1201. return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1202. MRVL88X2011_10G_PMD_TX_DIS, MRVL88X2011_ENA_PMDTX);
  1203. }
  1204. static int xcvr_diag_bcm870x(struct niu *np)
  1205. {
  1206. u16 analog_stat0, tx_alarm_status;
  1207. int err = 0;
  1208. #if 1
  1209. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1210. MII_STAT1000);
  1211. if (err < 0)
  1212. return err;
  1213. pr_info("Port %u PMA_PMD(MII_STAT1000) [%04x]\n", np->port, err);
  1214. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, 0x20);
  1215. if (err < 0)
  1216. return err;
  1217. pr_info("Port %u USER_DEV3(0x20) [%04x]\n", np->port, err);
  1218. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1219. MII_NWAYTEST);
  1220. if (err < 0)
  1221. return err;
  1222. pr_info("Port %u PHYXS(MII_NWAYTEST) [%04x]\n", np->port, err);
  1223. #endif
  1224. /* XXX dig this out it might not be so useful XXX */
  1225. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1226. BCM8704_USER_ANALOG_STATUS0);
  1227. if (err < 0)
  1228. return err;
  1229. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1230. BCM8704_USER_ANALOG_STATUS0);
  1231. if (err < 0)
  1232. return err;
  1233. analog_stat0 = err;
  1234. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1235. BCM8704_USER_TX_ALARM_STATUS);
  1236. if (err < 0)
  1237. return err;
  1238. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1239. BCM8704_USER_TX_ALARM_STATUS);
  1240. if (err < 0)
  1241. return err;
  1242. tx_alarm_status = err;
  1243. if (analog_stat0 != 0x03fc) {
  1244. if ((analog_stat0 == 0x43bc) && (tx_alarm_status != 0)) {
  1245. pr_info("Port %u cable not connected or bad cable\n",
  1246. np->port);
  1247. } else if (analog_stat0 == 0x639c) {
  1248. pr_info("Port %u optical module is bad or missing\n",
  1249. np->port);
  1250. }
  1251. }
  1252. return 0;
  1253. }
  1254. static int xcvr_10g_set_lb_bcm870x(struct niu *np)
  1255. {
  1256. struct niu_link_config *lp = &np->link_config;
  1257. int err;
  1258. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1259. MII_BMCR);
  1260. if (err < 0)
  1261. return err;
  1262. err &= ~BMCR_LOOPBACK;
  1263. if (lp->loopback_mode == LOOPBACK_MAC)
  1264. err |= BMCR_LOOPBACK;
  1265. err = mdio_write(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1266. MII_BMCR, err);
  1267. if (err)
  1268. return err;
  1269. return 0;
  1270. }
  1271. static int xcvr_init_10g_bcm8706(struct niu *np)
  1272. {
  1273. int err = 0;
  1274. u64 val;
  1275. if ((np->flags & NIU_FLAGS_HOTPLUG_PHY) &&
  1276. (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) == 0)
  1277. return err;
  1278. val = nr64_mac(XMAC_CONFIG);
  1279. val &= ~XMAC_CONFIG_LED_POLARITY;
  1280. val |= XMAC_CONFIG_FORCE_LED_ON;
  1281. nw64_mac(XMAC_CONFIG, val);
  1282. val = nr64(MIF_CONFIG);
  1283. val |= MIF_CONFIG_INDIRECT_MODE;
  1284. nw64(MIF_CONFIG, val);
  1285. err = bcm8704_reset(np);
  1286. if (err)
  1287. return err;
  1288. err = xcvr_10g_set_lb_bcm870x(np);
  1289. if (err)
  1290. return err;
  1291. err = bcm8706_init_user_dev3(np);
  1292. if (err)
  1293. return err;
  1294. err = xcvr_diag_bcm870x(np);
  1295. if (err)
  1296. return err;
  1297. return 0;
  1298. }
  1299. static int xcvr_init_10g_bcm8704(struct niu *np)
  1300. {
  1301. int err;
  1302. err = bcm8704_reset(np);
  1303. if (err)
  1304. return err;
  1305. err = bcm8704_init_user_dev3(np);
  1306. if (err)
  1307. return err;
  1308. err = xcvr_10g_set_lb_bcm870x(np);
  1309. if (err)
  1310. return err;
  1311. err = xcvr_diag_bcm870x(np);
  1312. if (err)
  1313. return err;
  1314. return 0;
  1315. }
  1316. static int xcvr_init_10g(struct niu *np)
  1317. {
  1318. int phy_id, err;
  1319. u64 val;
  1320. val = nr64_mac(XMAC_CONFIG);
  1321. val &= ~XMAC_CONFIG_LED_POLARITY;
  1322. val |= XMAC_CONFIG_FORCE_LED_ON;
  1323. nw64_mac(XMAC_CONFIG, val);
  1324. /* XXX shared resource, lock parent XXX */
  1325. val = nr64(MIF_CONFIG);
  1326. val |= MIF_CONFIG_INDIRECT_MODE;
  1327. nw64(MIF_CONFIG, val);
  1328. phy_id = phy_decode(np->parent->port_phy, np->port);
  1329. phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
  1330. /* handle different phy types */
  1331. switch (phy_id & NIU_PHY_ID_MASK) {
  1332. case NIU_PHY_ID_MRVL88X2011:
  1333. err = xcvr_init_10g_mrvl88x2011(np);
  1334. break;
  1335. default: /* bcom 8704 */
  1336. err = xcvr_init_10g_bcm8704(np);
  1337. break;
  1338. }
  1339. return err;
  1340. }
  1341. static int mii_reset(struct niu *np)
  1342. {
  1343. int limit, err;
  1344. err = mii_write(np, np->phy_addr, MII_BMCR, BMCR_RESET);
  1345. if (err)
  1346. return err;
  1347. limit = 1000;
  1348. while (--limit >= 0) {
  1349. udelay(500);
  1350. err = mii_read(np, np->phy_addr, MII_BMCR);
  1351. if (err < 0)
  1352. return err;
  1353. if (!(err & BMCR_RESET))
  1354. break;
  1355. }
  1356. if (limit < 0) {
  1357. netdev_err(np->dev, "Port %u MII would not reset, bmcr[%04x]\n",
  1358. np->port, err);
  1359. return -ENODEV;
  1360. }
  1361. return 0;
  1362. }
  1363. static int xcvr_init_1g_rgmii(struct niu *np)
  1364. {
  1365. int err;
  1366. u64 val;
  1367. u16 bmcr, bmsr, estat;
  1368. val = nr64(MIF_CONFIG);
  1369. val &= ~MIF_CONFIG_INDIRECT_MODE;
  1370. nw64(MIF_CONFIG, val);
  1371. err = mii_reset(np);
  1372. if (err)
  1373. return err;
  1374. err = mii_read(np, np->phy_addr, MII_BMSR);
  1375. if (err < 0)
  1376. return err;
  1377. bmsr = err;
  1378. estat = 0;
  1379. if (bmsr & BMSR_ESTATEN) {
  1380. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1381. if (err < 0)
  1382. return err;
  1383. estat = err;
  1384. }
  1385. bmcr = 0;
  1386. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1387. if (err)
  1388. return err;
  1389. if (bmsr & BMSR_ESTATEN) {
  1390. u16 ctrl1000 = 0;
  1391. if (estat & ESTATUS_1000_TFULL)
  1392. ctrl1000 |= ADVERTISE_1000FULL;
  1393. err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000);
  1394. if (err)
  1395. return err;
  1396. }
  1397. bmcr = (BMCR_SPEED1000 | BMCR_FULLDPLX);
  1398. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1399. if (err)
  1400. return err;
  1401. err = mii_read(np, np->phy_addr, MII_BMCR);
  1402. if (err < 0)
  1403. return err;
  1404. bmcr = mii_read(np, np->phy_addr, MII_BMCR);
  1405. err = mii_read(np, np->phy_addr, MII_BMSR);
  1406. if (err < 0)
  1407. return err;
  1408. return 0;
  1409. }
  1410. static int mii_init_common(struct niu *np)
  1411. {
  1412. struct niu_link_config *lp = &np->link_config;
  1413. u16 bmcr, bmsr, adv, estat;
  1414. int err;
  1415. err = mii_reset(np);
  1416. if (err)
  1417. return err;
  1418. err = mii_read(np, np->phy_addr, MII_BMSR);
  1419. if (err < 0)
  1420. return err;
  1421. bmsr = err;
  1422. estat = 0;
  1423. if (bmsr & BMSR_ESTATEN) {
  1424. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1425. if (err < 0)
  1426. return err;
  1427. estat = err;
  1428. }
  1429. bmcr = 0;
  1430. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1431. if (err)
  1432. return err;
  1433. if (lp->loopback_mode == LOOPBACK_MAC) {
  1434. bmcr |= BMCR_LOOPBACK;
  1435. if (lp->active_speed == SPEED_1000)
  1436. bmcr |= BMCR_SPEED1000;
  1437. if (lp->active_duplex == DUPLEX_FULL)
  1438. bmcr |= BMCR_FULLDPLX;
  1439. }
  1440. if (lp->loopback_mode == LOOPBACK_PHY) {
  1441. u16 aux;
  1442. aux = (BCM5464R_AUX_CTL_EXT_LB |
  1443. BCM5464R_AUX_CTL_WRITE_1);
  1444. err = mii_write(np, np->phy_addr, BCM5464R_AUX_CTL, aux);
  1445. if (err)
  1446. return err;
  1447. }
  1448. if (lp->autoneg) {
  1449. u16 ctrl1000;
  1450. adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1451. if ((bmsr & BMSR_10HALF) &&
  1452. (lp->advertising & ADVERTISED_10baseT_Half))
  1453. adv |= ADVERTISE_10HALF;
  1454. if ((bmsr & BMSR_10FULL) &&
  1455. (lp->advertising & ADVERTISED_10baseT_Full))
  1456. adv |= ADVERTISE_10FULL;
  1457. if ((bmsr & BMSR_100HALF) &&
  1458. (lp->advertising & ADVERTISED_100baseT_Half))
  1459. adv |= ADVERTISE_100HALF;
  1460. if ((bmsr & BMSR_100FULL) &&
  1461. (lp->advertising & ADVERTISED_100baseT_Full))
  1462. adv |= ADVERTISE_100FULL;
  1463. err = mii_write(np, np->phy_addr, MII_ADVERTISE, adv);
  1464. if (err)
  1465. return err;
  1466. if (likely(bmsr & BMSR_ESTATEN)) {
  1467. ctrl1000 = 0;
  1468. if ((estat & ESTATUS_1000_THALF) &&
  1469. (lp->advertising & ADVERTISED_1000baseT_Half))
  1470. ctrl1000 |= ADVERTISE_1000HALF;
  1471. if ((estat & ESTATUS_1000_TFULL) &&
  1472. (lp->advertising & ADVERTISED_1000baseT_Full))
  1473. ctrl1000 |= ADVERTISE_1000FULL;
  1474. err = mii_write(np, np->phy_addr,
  1475. MII_CTRL1000, ctrl1000);
  1476. if (err)
  1477. return err;
  1478. }
  1479. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1480. } else {
  1481. /* !lp->autoneg */
  1482. int fulldpx;
  1483. if (lp->duplex == DUPLEX_FULL) {
  1484. bmcr |= BMCR_FULLDPLX;
  1485. fulldpx = 1;
  1486. } else if (lp->duplex == DUPLEX_HALF)
  1487. fulldpx = 0;
  1488. else
  1489. return -EINVAL;
  1490. if (lp->speed == SPEED_1000) {
  1491. /* if X-full requested while not supported, or
  1492. X-half requested while not supported... */
  1493. if ((fulldpx && !(estat & ESTATUS_1000_TFULL)) ||
  1494. (!fulldpx && !(estat & ESTATUS_1000_THALF)))
  1495. return -EINVAL;
  1496. bmcr |= BMCR_SPEED1000;
  1497. } else if (lp->speed == SPEED_100) {
  1498. if ((fulldpx && !(bmsr & BMSR_100FULL)) ||
  1499. (!fulldpx && !(bmsr & BMSR_100HALF)))
  1500. return -EINVAL;
  1501. bmcr |= BMCR_SPEED100;
  1502. } else if (lp->speed == SPEED_10) {
  1503. if ((fulldpx && !(bmsr & BMSR_10FULL)) ||
  1504. (!fulldpx && !(bmsr & BMSR_10HALF)))
  1505. return -EINVAL;
  1506. } else
  1507. return -EINVAL;
  1508. }
  1509. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1510. if (err)
  1511. return err;
  1512. #if 0
  1513. err = mii_read(np, np->phy_addr, MII_BMCR);
  1514. if (err < 0)
  1515. return err;
  1516. bmcr = err;
  1517. err = mii_read(np, np->phy_addr, MII_BMSR);
  1518. if (err < 0)
  1519. return err;
  1520. bmsr = err;
  1521. pr_info("Port %u after MII init bmcr[%04x] bmsr[%04x]\n",
  1522. np->port, bmcr, bmsr);
  1523. #endif
  1524. return 0;
  1525. }
  1526. static int xcvr_init_1g(struct niu *np)
  1527. {
  1528. u64 val;
  1529. /* XXX shared resource, lock parent XXX */
  1530. val = nr64(MIF_CONFIG);
  1531. val &= ~MIF_CONFIG_INDIRECT_MODE;
  1532. nw64(MIF_CONFIG, val);
  1533. return mii_init_common(np);
  1534. }
  1535. static int niu_xcvr_init(struct niu *np)
  1536. {
  1537. const struct niu_phy_ops *ops = np->phy_ops;
  1538. int err;
  1539. err = 0;
  1540. if (ops->xcvr_init)
  1541. err = ops->xcvr_init(np);
  1542. return err;
  1543. }
  1544. static int niu_serdes_init(struct niu *np)
  1545. {
  1546. const struct niu_phy_ops *ops = np->phy_ops;
  1547. int err;
  1548. err = 0;
  1549. if (ops->serdes_init)
  1550. err = ops->serdes_init(np);
  1551. return err;
  1552. }
  1553. static void niu_init_xif(struct niu *);
  1554. static void niu_handle_led(struct niu *, int status);
  1555. static int niu_link_status_common(struct niu *np, int link_up)
  1556. {
  1557. struct niu_link_config *lp = &np->link_config;
  1558. struct net_device *dev = np->dev;
  1559. unsigned long flags;
  1560. if (!netif_carrier_ok(dev) && link_up) {
  1561. netif_info(np, link, dev, "Link is up at %s, %s duplex\n",
  1562. lp->active_speed == SPEED_10000 ? "10Gb/sec" :
  1563. lp->active_speed == SPEED_1000 ? "1Gb/sec" :
  1564. lp->active_speed == SPEED_100 ? "100Mbit/sec" :
  1565. "10Mbit/sec",
  1566. lp->active_duplex == DUPLEX_FULL ? "full" : "half");
  1567. spin_lock_irqsave(&np->lock, flags);
  1568. niu_init_xif(np);
  1569. niu_handle_led(np, 1);
  1570. spin_unlock_irqrestore(&np->lock, flags);
  1571. netif_carrier_on(dev);
  1572. } else if (netif_carrier_ok(dev) && !link_up) {
  1573. netif_warn(np, link, dev, "Link is down\n");
  1574. spin_lock_irqsave(&np->lock, flags);
  1575. niu_handle_led(np, 0);
  1576. spin_unlock_irqrestore(&np->lock, flags);
  1577. netif_carrier_off(dev);
  1578. }
  1579. return 0;
  1580. }
  1581. static int link_status_10g_mrvl(struct niu *np, int *link_up_p)
  1582. {
  1583. int err, link_up, pma_status, pcs_status;
  1584. link_up = 0;
  1585. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1586. MRVL88X2011_10G_PMD_STATUS_2);
  1587. if (err < 0)
  1588. goto out;
  1589. /* Check PMA/PMD Register: 1.0001.2 == 1 */
  1590. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1591. MRVL88X2011_PMA_PMD_STATUS_1);
  1592. if (err < 0)
  1593. goto out;
  1594. pma_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
  1595. /* Check PMC Register : 3.0001.2 == 1: read twice */
  1596. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1597. MRVL88X2011_PMA_PMD_STATUS_1);
  1598. if (err < 0)
  1599. goto out;
  1600. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1601. MRVL88X2011_PMA_PMD_STATUS_1);
  1602. if (err < 0)
  1603. goto out;
  1604. pcs_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
  1605. /* Check XGXS Register : 4.0018.[0-3,12] */
  1606. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV4_ADDR,
  1607. MRVL88X2011_10G_XGXS_LANE_STAT);
  1608. if (err < 0)
  1609. goto out;
  1610. if (err == (PHYXS_XGXS_LANE_STAT_ALINGED | PHYXS_XGXS_LANE_STAT_LANE3 |
  1611. PHYXS_XGXS_LANE_STAT_LANE2 | PHYXS_XGXS_LANE_STAT_LANE1 |
  1612. PHYXS_XGXS_LANE_STAT_LANE0 | PHYXS_XGXS_LANE_STAT_MAGIC |
  1613. 0x800))
  1614. link_up = (pma_status && pcs_status) ? 1 : 0;
  1615. np->link_config.active_speed = SPEED_10000;
  1616. np->link_config.active_duplex = DUPLEX_FULL;
  1617. err = 0;
  1618. out:
  1619. mrvl88x2011_act_led(np, (link_up ?
  1620. MRVL88X2011_LED_CTL_PCS_ACT :
  1621. MRVL88X2011_LED_CTL_OFF));
  1622. *link_up_p = link_up;
  1623. return err;
  1624. }
  1625. static int link_status_10g_bcm8706(struct niu *np, int *link_up_p)
  1626. {
  1627. int err, link_up;
  1628. link_up = 0;
  1629. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1630. BCM8704_PMD_RCV_SIGDET);
  1631. if (err < 0 || err == 0xffff)
  1632. goto out;
  1633. if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
  1634. err = 0;
  1635. goto out;
  1636. }
  1637. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1638. BCM8704_PCS_10G_R_STATUS);
  1639. if (err < 0)
  1640. goto out;
  1641. if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
  1642. err = 0;
  1643. goto out;
  1644. }
  1645. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1646. BCM8704_PHYXS_XGXS_LANE_STAT);
  1647. if (err < 0)
  1648. goto out;
  1649. if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
  1650. PHYXS_XGXS_LANE_STAT_MAGIC |
  1651. PHYXS_XGXS_LANE_STAT_PATTEST |
  1652. PHYXS_XGXS_LANE_STAT_LANE3 |
  1653. PHYXS_XGXS_LANE_STAT_LANE2 |
  1654. PHYXS_XGXS_LANE_STAT_LANE1 |
  1655. PHYXS_XGXS_LANE_STAT_LANE0)) {
  1656. err = 0;
  1657. np->link_config.active_speed = SPEED_INVALID;
  1658. np->link_config.active_duplex = DUPLEX_INVALID;
  1659. goto out;
  1660. }
  1661. link_up = 1;
  1662. np->link_config.active_speed = SPEED_10000;
  1663. np->link_config.active_duplex = DUPLEX_FULL;
  1664. err = 0;
  1665. out:
  1666. *link_up_p = link_up;
  1667. return err;
  1668. }
  1669. static int link_status_10g_bcom(struct niu *np, int *link_up_p)
  1670. {
  1671. int err, link_up;
  1672. link_up = 0;
  1673. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1674. BCM8704_PMD_RCV_SIGDET);
  1675. if (err < 0)
  1676. goto out;
  1677. if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
  1678. err = 0;
  1679. goto out;
  1680. }
  1681. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1682. BCM8704_PCS_10G_R_STATUS);
  1683. if (err < 0)
  1684. goto out;
  1685. if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
  1686. err = 0;
  1687. goto out;
  1688. }
  1689. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1690. BCM8704_PHYXS_XGXS_LANE_STAT);
  1691. if (err < 0)
  1692. goto out;
  1693. if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
  1694. PHYXS_XGXS_LANE_STAT_MAGIC |
  1695. PHYXS_XGXS_LANE_STAT_LANE3 |
  1696. PHYXS_XGXS_LANE_STAT_LANE2 |
  1697. PHYXS_XGXS_LANE_STAT_LANE1 |
  1698. PHYXS_XGXS_LANE_STAT_LANE0)) {
  1699. err = 0;
  1700. goto out;
  1701. }
  1702. link_up = 1;
  1703. np->link_config.active_speed = SPEED_10000;
  1704. np->link_config.active_duplex = DUPLEX_FULL;
  1705. err = 0;
  1706. out:
  1707. *link_up_p = link_up;
  1708. return err;
  1709. }
  1710. static int link_status_10g(struct niu *np, int *link_up_p)
  1711. {
  1712. unsigned long flags;
  1713. int err = -EINVAL;
  1714. spin_lock_irqsave(&np->lock, flags);
  1715. if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
  1716. int phy_id;
  1717. phy_id = phy_decode(np->parent->port_phy, np->port);
  1718. phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
  1719. /* handle different phy types */
  1720. switch (phy_id & NIU_PHY_ID_MASK) {
  1721. case NIU_PHY_ID_MRVL88X2011:
  1722. err = link_status_10g_mrvl(np, link_up_p);
  1723. break;
  1724. default: /* bcom 8704 */
  1725. err = link_status_10g_bcom(np, link_up_p);
  1726. break;
  1727. }
  1728. }
  1729. spin_unlock_irqrestore(&np->lock, flags);
  1730. return err;
  1731. }
  1732. static int niu_10g_phy_present(struct niu *np)
  1733. {
  1734. u64 sig, mask, val;
  1735. sig = nr64(ESR_INT_SIGNALS);
  1736. switch (np->port) {
  1737. case 0:
  1738. mask = ESR_INT_SIGNALS_P0_BITS;
  1739. val = (ESR_INT_SRDY0_P0 |
  1740. ESR_INT_DET0_P0 |
  1741. ESR_INT_XSRDY_P0 |
  1742. ESR_INT_XDP_P0_CH3 |
  1743. ESR_INT_XDP_P0_CH2 |
  1744. ESR_INT_XDP_P0_CH1 |
  1745. ESR_INT_XDP_P0_CH0);
  1746. break;
  1747. case 1:
  1748. mask = ESR_INT_SIGNALS_P1_BITS;
  1749. val = (ESR_INT_SRDY0_P1 |
  1750. ESR_INT_DET0_P1 |
  1751. ESR_INT_XSRDY_P1 |
  1752. ESR_INT_XDP_P1_CH3 |
  1753. ESR_INT_XDP_P1_CH2 |
  1754. ESR_INT_XDP_P1_CH1 |
  1755. ESR_INT_XDP_P1_CH0);
  1756. break;
  1757. default:
  1758. return 0;
  1759. }
  1760. if ((sig & mask) != val)
  1761. return 0;
  1762. return 1;
  1763. }
  1764. static int link_status_10g_hotplug(struct niu *np, int *link_up_p)
  1765. {
  1766. unsigned long flags;
  1767. int err = 0;
  1768. int phy_present;
  1769. int phy_present_prev;
  1770. spin_lock_irqsave(&np->lock, flags);
  1771. if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
  1772. phy_present_prev = (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) ?
  1773. 1 : 0;
  1774. phy_present = niu_10g_phy_present(np);
  1775. if (phy_present != phy_present_prev) {
  1776. /* state change */
  1777. if (phy_present) {
  1778. /* A NEM was just plugged in */
  1779. np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1780. if (np->phy_ops->xcvr_init)
  1781. err = np->phy_ops->xcvr_init(np);
  1782. if (err) {
  1783. err = mdio_read(np, np->phy_addr,
  1784. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  1785. if (err == 0xffff) {
  1786. /* No mdio, back-to-back XAUI */
  1787. goto out;
  1788. }
  1789. /* debounce */
  1790. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1791. }
  1792. } else {
  1793. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1794. *link_up_p = 0;
  1795. netif_warn(np, link, np->dev,
  1796. "Hotplug PHY Removed\n");
  1797. }
  1798. }
  1799. out:
  1800. if (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) {
  1801. err = link_status_10g_bcm8706(np, link_up_p);
  1802. if (err == 0xffff) {
  1803. /* No mdio, back-to-back XAUI: it is C10NEM */
  1804. *link_up_p = 1;
  1805. np->link_config.active_speed = SPEED_10000;
  1806. np->link_config.active_duplex = DUPLEX_FULL;
  1807. }
  1808. }
  1809. }
  1810. spin_unlock_irqrestore(&np->lock, flags);
  1811. return 0;
  1812. }
  1813. static int niu_link_status(struct niu *np, int *link_up_p)
  1814. {
  1815. const struct niu_phy_ops *ops = np->phy_ops;
  1816. int err;
  1817. err = 0;
  1818. if (ops->link_status)
  1819. err = ops->link_status(np, link_up_p);
  1820. return err;
  1821. }
  1822. static void niu_timer(struct timer_list *t)
  1823. {
  1824. struct niu *np = from_timer(np, t, timer);
  1825. unsigned long off;
  1826. int err, link_up;
  1827. err = niu_link_status(np, &link_up);
  1828. if (!err)
  1829. niu_link_status_common(np, link_up);
  1830. if (netif_carrier_ok(np->dev))
  1831. off = 5 * HZ;
  1832. else
  1833. off = 1 * HZ;
  1834. np->timer.expires = jiffies + off;
  1835. add_timer(&np->timer);
  1836. }
  1837. static const struct niu_phy_ops phy_ops_10g_serdes = {
  1838. .serdes_init = serdes_init_10g_serdes,
  1839. .link_status = link_status_10g_serdes,
  1840. };
  1841. static const struct niu_phy_ops phy_ops_10g_serdes_niu = {
  1842. .serdes_init = serdes_init_niu_10g_serdes,
  1843. .link_status = link_status_10g_serdes,
  1844. };
  1845. static const struct niu_phy_ops phy_ops_1g_serdes_niu = {
  1846. .serdes_init = serdes_init_niu_1g_serdes,
  1847. .link_status = link_status_1g_serdes,
  1848. };
  1849. static const struct niu_phy_ops phy_ops_1g_rgmii = {
  1850. .xcvr_init = xcvr_init_1g_rgmii,
  1851. .link_status = link_status_1g_rgmii,
  1852. };
  1853. static const struct niu_phy_ops phy_ops_10g_fiber_niu = {
  1854. .serdes_init = serdes_init_niu_10g_fiber,
  1855. .xcvr_init = xcvr_init_10g,
  1856. .link_status = link_status_10g,
  1857. };
  1858. static const struct niu_phy_ops phy_ops_10g_fiber = {
  1859. .serdes_init = serdes_init_10g,
  1860. .xcvr_init = xcvr_init_10g,
  1861. .link_status = link_status_10g,
  1862. };
  1863. static const struct niu_phy_ops phy_ops_10g_fiber_hotplug = {
  1864. .serdes_init = serdes_init_10g,
  1865. .xcvr_init = xcvr_init_10g_bcm8706,
  1866. .link_status = link_status_10g_hotplug,
  1867. };
  1868. static const struct niu_phy_ops phy_ops_niu_10g_hotplug = {
  1869. .serdes_init = serdes_init_niu_10g_fiber,
  1870. .xcvr_init = xcvr_init_10g_bcm8706,
  1871. .link_status = link_status_10g_hotplug,
  1872. };
  1873. static const struct niu_phy_ops phy_ops_10g_copper = {
  1874. .serdes_init = serdes_init_10g,
  1875. .link_status = link_status_10g, /* XXX */
  1876. };
  1877. static const struct niu_phy_ops phy_ops_1g_fiber = {
  1878. .serdes_init = serdes_init_1g,
  1879. .xcvr_init = xcvr_init_1g,
  1880. .link_status = link_status_1g,
  1881. };
  1882. static const struct niu_phy_ops phy_ops_1g_copper = {
  1883. .xcvr_init = xcvr_init_1g,
  1884. .link_status = link_status_1g,
  1885. };
  1886. struct niu_phy_template {
  1887. const struct niu_phy_ops *ops;
  1888. u32 phy_addr_base;
  1889. };
  1890. static const struct niu_phy_template phy_template_niu_10g_fiber = {
  1891. .ops = &phy_ops_10g_fiber_niu,
  1892. .phy_addr_base = 16,
  1893. };
  1894. static const struct niu_phy_template phy_template_niu_10g_serdes = {
  1895. .ops = &phy_ops_10g_serdes_niu,
  1896. .phy_addr_base = 0,
  1897. };
  1898. static const struct niu_phy_template phy_template_niu_1g_serdes = {
  1899. .ops = &phy_ops_1g_serdes_niu,
  1900. .phy_addr_base = 0,
  1901. };
  1902. static const struct niu_phy_template phy_template_10g_fiber = {
  1903. .ops = &phy_ops_10g_fiber,
  1904. .phy_addr_base = 8,
  1905. };
  1906. static const struct niu_phy_template phy_template_10g_fiber_hotplug = {
  1907. .ops = &phy_ops_10g_fiber_hotplug,
  1908. .phy_addr_base = 8,
  1909. };
  1910. static const struct niu_phy_template phy_template_niu_10g_hotplug = {
  1911. .ops = &phy_ops_niu_10g_hotplug,
  1912. .phy_addr_base = 8,
  1913. };
  1914. static const struct niu_phy_template phy_template_10g_copper = {
  1915. .ops = &phy_ops_10g_copper,
  1916. .phy_addr_base = 10,
  1917. };
  1918. static const struct niu_phy_template phy_template_1g_fiber = {
  1919. .ops = &phy_ops_1g_fiber,
  1920. .phy_addr_base = 0,
  1921. };
  1922. static const struct niu_phy_template phy_template_1g_copper = {
  1923. .ops = &phy_ops_1g_copper,
  1924. .phy_addr_base = 0,
  1925. };
  1926. static const struct niu_phy_template phy_template_1g_rgmii = {
  1927. .ops = &phy_ops_1g_rgmii,
  1928. .phy_addr_base = 0,
  1929. };
  1930. static const struct niu_phy_template phy_template_10g_serdes = {
  1931. .ops = &phy_ops_10g_serdes,
  1932. .phy_addr_base = 0,
  1933. };
  1934. static int niu_atca_port_num[4] = {
  1935. 0, 0, 11, 10
  1936. };
  1937. static int serdes_init_10g_serdes(struct niu *np)
  1938. {
  1939. struct niu_link_config *lp = &np->link_config;
  1940. unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
  1941. u64 ctrl_val, test_cfg_val, sig, mask, val;
  1942. switch (np->port) {
  1943. case 0:
  1944. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  1945. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  1946. pll_cfg = ENET_SERDES_0_PLL_CFG;
  1947. break;
  1948. case 1:
  1949. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  1950. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  1951. pll_cfg = ENET_SERDES_1_PLL_CFG;
  1952. break;
  1953. default:
  1954. return -EINVAL;
  1955. }
  1956. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  1957. ENET_SERDES_CTRL_SDET_1 |
  1958. ENET_SERDES_CTRL_SDET_2 |
  1959. ENET_SERDES_CTRL_SDET_3 |
  1960. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  1961. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  1962. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  1963. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  1964. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  1965. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  1966. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  1967. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  1968. test_cfg_val = 0;
  1969. if (lp->loopback_mode == LOOPBACK_PHY) {
  1970. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  1971. ENET_SERDES_TEST_MD_0_SHIFT) |
  1972. (ENET_TEST_MD_PAD_LOOPBACK <<
  1973. ENET_SERDES_TEST_MD_1_SHIFT) |
  1974. (ENET_TEST_MD_PAD_LOOPBACK <<
  1975. ENET_SERDES_TEST_MD_2_SHIFT) |
  1976. (ENET_TEST_MD_PAD_LOOPBACK <<
  1977. ENET_SERDES_TEST_MD_3_SHIFT));
  1978. }
  1979. esr_reset(np);
  1980. nw64(pll_cfg, ENET_SERDES_PLL_FBDIV2);
  1981. nw64(ctrl_reg, ctrl_val);
  1982. nw64(test_cfg_reg, test_cfg_val);
  1983. /* Initialize all 4 lanes of the SERDES. */
  1984. for (i = 0; i < 4; i++) {
  1985. u32 rxtx_ctrl, glue0;
  1986. int err;
  1987. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  1988. if (err)
  1989. return err;
  1990. err = esr_read_glue0(np, i, &glue0);
  1991. if (err)
  1992. return err;
  1993. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  1994. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  1995. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  1996. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  1997. ESR_GLUE_CTRL0_THCNT |
  1998. ESR_GLUE_CTRL0_BLTIME);
  1999. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  2000. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  2001. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  2002. (BLTIME_300_CYCLES <<
  2003. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  2004. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  2005. if (err)
  2006. return err;
  2007. err = esr_write_glue0(np, i, glue0);
  2008. if (err)
  2009. return err;
  2010. }
  2011. sig = nr64(ESR_INT_SIGNALS);
  2012. switch (np->port) {
  2013. case 0:
  2014. mask = ESR_INT_SIGNALS_P0_BITS;
  2015. val = (ESR_INT_SRDY0_P0 |
  2016. ESR_INT_DET0_P0 |
  2017. ESR_INT_XSRDY_P0 |
  2018. ESR_INT_XDP_P0_CH3 |
  2019. ESR_INT_XDP_P0_CH2 |
  2020. ESR_INT_XDP_P0_CH1 |
  2021. ESR_INT_XDP_P0_CH0);
  2022. break;
  2023. case 1:
  2024. mask = ESR_INT_SIGNALS_P1_BITS;
  2025. val = (ESR_INT_SRDY0_P1 |
  2026. ESR_INT_DET0_P1 |
  2027. ESR_INT_XSRDY_P1 |
  2028. ESR_INT_XDP_P1_CH3 |
  2029. ESR_INT_XDP_P1_CH2 |
  2030. ESR_INT_XDP_P1_CH1 |
  2031. ESR_INT_XDP_P1_CH0);
  2032. break;
  2033. default:
  2034. return -EINVAL;
  2035. }
  2036. if ((sig & mask) != val) {
  2037. int err;
  2038. err = serdes_init_1g_serdes(np);
  2039. if (!err) {
  2040. np->flags &= ~NIU_FLAGS_10G;
  2041. np->mac_xcvr = MAC_XCVR_PCS;
  2042. } else {
  2043. netdev_err(np->dev, "Port %u 10G/1G SERDES Link Failed\n",
  2044. np->port);
  2045. return -ENODEV;
  2046. }
  2047. }
  2048. return 0;
  2049. }
  2050. static int niu_determine_phy_disposition(struct niu *np)
  2051. {
  2052. struct niu_parent *parent = np->parent;
  2053. u8 plat_type = parent->plat_type;
  2054. const struct niu_phy_template *tp;
  2055. u32 phy_addr_off = 0;
  2056. if (plat_type == PLAT_TYPE_NIU) {
  2057. switch (np->flags &
  2058. (NIU_FLAGS_10G |
  2059. NIU_FLAGS_FIBER |
  2060. NIU_FLAGS_XCVR_SERDES)) {
  2061. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  2062. /* 10G Serdes */
  2063. tp = &phy_template_niu_10g_serdes;
  2064. break;
  2065. case NIU_FLAGS_XCVR_SERDES:
  2066. /* 1G Serdes */
  2067. tp = &phy_template_niu_1g_serdes;
  2068. break;
  2069. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  2070. /* 10G Fiber */
  2071. default:
  2072. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  2073. tp = &phy_template_niu_10g_hotplug;
  2074. if (np->port == 0)
  2075. phy_addr_off = 8;
  2076. if (np->port == 1)
  2077. phy_addr_off = 12;
  2078. } else {
  2079. tp = &phy_template_niu_10g_fiber;
  2080. phy_addr_off += np->port;
  2081. }
  2082. break;
  2083. }
  2084. } else {
  2085. switch (np->flags &
  2086. (NIU_FLAGS_10G |
  2087. NIU_FLAGS_FIBER |
  2088. NIU_FLAGS_XCVR_SERDES)) {
  2089. case 0:
  2090. /* 1G copper */
  2091. tp = &phy_template_1g_copper;
  2092. if (plat_type == PLAT_TYPE_VF_P0)
  2093. phy_addr_off = 10;
  2094. else if (plat_type == PLAT_TYPE_VF_P1)
  2095. phy_addr_off = 26;
  2096. phy_addr_off += (np->port ^ 0x3);
  2097. break;
  2098. case NIU_FLAGS_10G:
  2099. /* 10G copper */
  2100. tp = &phy_template_10g_copper;
  2101. break;
  2102. case NIU_FLAGS_FIBER:
  2103. /* 1G fiber */
  2104. tp = &phy_template_1g_fiber;
  2105. break;
  2106. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  2107. /* 10G fiber */
  2108. tp = &phy_template_10g_fiber;
  2109. if (plat_type == PLAT_TYPE_VF_P0 ||
  2110. plat_type == PLAT_TYPE_VF_P1)
  2111. phy_addr_off = 8;
  2112. phy_addr_off += np->port;
  2113. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  2114. tp = &phy_template_10g_fiber_hotplug;
  2115. if (np->port == 0)
  2116. phy_addr_off = 8;
  2117. if (np->port == 1)
  2118. phy_addr_off = 12;
  2119. }
  2120. break;
  2121. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  2122. case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
  2123. case NIU_FLAGS_XCVR_SERDES:
  2124. switch(np->port) {
  2125. case 0:
  2126. case 1:
  2127. tp = &phy_template_10g_serdes;
  2128. break;
  2129. case 2:
  2130. case 3:
  2131. tp = &phy_template_1g_rgmii;
  2132. break;
  2133. default:
  2134. return -EINVAL;
  2135. }
  2136. phy_addr_off = niu_atca_port_num[np->port];
  2137. break;
  2138. default:
  2139. return -EINVAL;
  2140. }
  2141. }
  2142. np->phy_ops = tp->ops;
  2143. np->phy_addr = tp->phy_addr_base + phy_addr_off;
  2144. return 0;
  2145. }
  2146. static int niu_init_link(struct niu *np)
  2147. {
  2148. struct niu_parent *parent = np->parent;
  2149. int err, ignore;
  2150. if (parent->plat_type == PLAT_TYPE_NIU) {
  2151. err = niu_xcvr_init(np);
  2152. if (err)
  2153. return err;
  2154. msleep(200);
  2155. }
  2156. err = niu_serdes_init(np);
  2157. if (err && !(np->flags & NIU_FLAGS_HOTPLUG_PHY))
  2158. return err;
  2159. msleep(200);
  2160. err = niu_xcvr_init(np);
  2161. if (!err || (np->flags & NIU_FLAGS_HOTPLUG_PHY))
  2162. niu_link_status(np, &ignore);
  2163. return 0;
  2164. }
  2165. static void niu_set_primary_mac(struct niu *np, unsigned char *addr)
  2166. {
  2167. u16 reg0 = addr[4] << 8 | addr[5];
  2168. u16 reg1 = addr[2] << 8 | addr[3];
  2169. u16 reg2 = addr[0] << 8 | addr[1];
  2170. if (np->flags & NIU_FLAGS_XMAC) {
  2171. nw64_mac(XMAC_ADDR0, reg0);
  2172. nw64_mac(XMAC_ADDR1, reg1);
  2173. nw64_mac(XMAC_ADDR2, reg2);
  2174. } else {
  2175. nw64_mac(BMAC_ADDR0, reg0);
  2176. nw64_mac(BMAC_ADDR1, reg1);
  2177. nw64_mac(BMAC_ADDR2, reg2);
  2178. }
  2179. }
  2180. static int niu_num_alt_addr(struct niu *np)
  2181. {
  2182. if (np->flags & NIU_FLAGS_XMAC)
  2183. return XMAC_NUM_ALT_ADDR;
  2184. else
  2185. return BMAC_NUM_ALT_ADDR;
  2186. }
  2187. static int niu_set_alt_mac(struct niu *np, int index, unsigned char *addr)
  2188. {
  2189. u16 reg0 = addr[4] << 8 | addr[5];
  2190. u16 reg1 = addr[2] << 8 | addr[3];
  2191. u16 reg2 = addr[0] << 8 | addr[1];
  2192. if (index >= niu_num_alt_addr(np))
  2193. return -EINVAL;
  2194. if (np->flags & NIU_FLAGS_XMAC) {
  2195. nw64_mac(XMAC_ALT_ADDR0(index), reg0);
  2196. nw64_mac(XMAC_ALT_ADDR1(index), reg1);
  2197. nw64_mac(XMAC_ALT_ADDR2(index), reg2);
  2198. } else {
  2199. nw64_mac(BMAC_ALT_ADDR0(index), reg0);
  2200. nw64_mac(BMAC_ALT_ADDR1(index), reg1);
  2201. nw64_mac(BMAC_ALT_ADDR2(index), reg2);
  2202. }
  2203. return 0;
  2204. }
  2205. static int niu_enable_alt_mac(struct niu *np, int index, int on)
  2206. {
  2207. unsigned long reg;
  2208. u64 val, mask;
  2209. if (index >= niu_num_alt_addr(np))
  2210. return -EINVAL;
  2211. if (np->flags & NIU_FLAGS_XMAC) {
  2212. reg = XMAC_ADDR_CMPEN;
  2213. mask = 1 << index;
  2214. } else {
  2215. reg = BMAC_ADDR_CMPEN;
  2216. mask = 1 << (index + 1);
  2217. }
  2218. val = nr64_mac(reg);
  2219. if (on)
  2220. val |= mask;
  2221. else
  2222. val &= ~mask;
  2223. nw64_mac(reg, val);
  2224. return 0;
  2225. }
  2226. static void __set_rdc_table_num_hw(struct niu *np, unsigned long reg,
  2227. int num, int mac_pref)
  2228. {
  2229. u64 val = nr64_mac(reg);
  2230. val &= ~(HOST_INFO_MACRDCTBLN | HOST_INFO_MPR);
  2231. val |= num;
  2232. if (mac_pref)
  2233. val |= HOST_INFO_MPR;
  2234. nw64_mac(reg, val);
  2235. }
  2236. static int __set_rdc_table_num(struct niu *np,
  2237. int xmac_index, int bmac_index,
  2238. int rdc_table_num, int mac_pref)
  2239. {
  2240. unsigned long reg;
  2241. if (rdc_table_num & ~HOST_INFO_MACRDCTBLN)
  2242. return -EINVAL;
  2243. if (np->flags & NIU_FLAGS_XMAC)
  2244. reg = XMAC_HOST_INFO(xmac_index);
  2245. else
  2246. reg = BMAC_HOST_INFO(bmac_index);
  2247. __set_rdc_table_num_hw(np, reg, rdc_table_num, mac_pref);
  2248. return 0;
  2249. }
  2250. static int niu_set_primary_mac_rdc_table(struct niu *np, int table_num,
  2251. int mac_pref)
  2252. {
  2253. return __set_rdc_table_num(np, 17, 0, table_num, mac_pref);
  2254. }
  2255. static int niu_set_multicast_mac_rdc_table(struct niu *np, int table_num,
  2256. int mac_pref)
  2257. {
  2258. return __set_rdc_table_num(np, 16, 8, table_num, mac_pref);
  2259. }
  2260. static int niu_set_alt_mac_rdc_table(struct niu *np, int idx,
  2261. int table_num, int mac_pref)
  2262. {
  2263. if (idx >= niu_num_alt_addr(np))
  2264. return -EINVAL;
  2265. return __set_rdc_table_num(np, idx, idx + 1, table_num, mac_pref);
  2266. }
  2267. static u64 vlan_entry_set_parity(u64 reg_val)
  2268. {
  2269. u64 port01_mask;
  2270. u64 port23_mask;
  2271. port01_mask = 0x00ff;
  2272. port23_mask = 0xff00;
  2273. if (hweight64(reg_val & port01_mask) & 1)
  2274. reg_val |= ENET_VLAN_TBL_PARITY0;
  2275. else
  2276. reg_val &= ~ENET_VLAN_TBL_PARITY0;
  2277. if (hweight64(reg_val & port23_mask) & 1)
  2278. reg_val |= ENET_VLAN_TBL_PARITY1;
  2279. else
  2280. reg_val &= ~ENET_VLAN_TBL_PARITY1;
  2281. return reg_val;
  2282. }
  2283. static void vlan_tbl_write(struct niu *np, unsigned long index,
  2284. int port, int vpr, int rdc_table)
  2285. {
  2286. u64 reg_val = nr64(ENET_VLAN_TBL(index));
  2287. reg_val &= ~((ENET_VLAN_TBL_VPR |
  2288. ENET_VLAN_TBL_VLANRDCTBLN) <<
  2289. ENET_VLAN_TBL_SHIFT(port));
  2290. if (vpr)
  2291. reg_val |= (ENET_VLAN_TBL_VPR <<
  2292. ENET_VLAN_TBL_SHIFT(port));
  2293. reg_val |= (rdc_table << ENET_VLAN_TBL_SHIFT(port));
  2294. reg_val = vlan_entry_set_parity(reg_val);
  2295. nw64(ENET_VLAN_TBL(index), reg_val);
  2296. }
  2297. static void vlan_tbl_clear(struct niu *np)
  2298. {
  2299. int i;
  2300. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++)
  2301. nw64(ENET_VLAN_TBL(i), 0);
  2302. }
  2303. static int tcam_wait_bit(struct niu *np, u64 bit)
  2304. {
  2305. int limit = 1000;
  2306. while (--limit > 0) {
  2307. if (nr64(TCAM_CTL) & bit)
  2308. break;
  2309. udelay(1);
  2310. }
  2311. if (limit <= 0)
  2312. return -ENODEV;
  2313. return 0;
  2314. }
  2315. static int tcam_flush(struct niu *np, int index)
  2316. {
  2317. nw64(TCAM_KEY_0, 0x00);
  2318. nw64(TCAM_KEY_MASK_0, 0xff);
  2319. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  2320. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2321. }
  2322. #if 0
  2323. static int tcam_read(struct niu *np, int index,
  2324. u64 *key, u64 *mask)
  2325. {
  2326. int err;
  2327. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_READ | index));
  2328. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  2329. if (!err) {
  2330. key[0] = nr64(TCAM_KEY_0);
  2331. key[1] = nr64(TCAM_KEY_1);
  2332. key[2] = nr64(TCAM_KEY_2);
  2333. key[3] = nr64(TCAM_KEY_3);
  2334. mask[0] = nr64(TCAM_KEY_MASK_0);
  2335. mask[1] = nr64(TCAM_KEY_MASK_1);
  2336. mask[2] = nr64(TCAM_KEY_MASK_2);
  2337. mask[3] = nr64(TCAM_KEY_MASK_3);
  2338. }
  2339. return err;
  2340. }
  2341. #endif
  2342. static int tcam_write(struct niu *np, int index,
  2343. u64 *key, u64 *mask)
  2344. {
  2345. nw64(TCAM_KEY_0, key[0]);
  2346. nw64(TCAM_KEY_1, key[1]);
  2347. nw64(TCAM_KEY_2, key[2]);
  2348. nw64(TCAM_KEY_3, key[3]);
  2349. nw64(TCAM_KEY_MASK_0, mask[0]);
  2350. nw64(TCAM_KEY_MASK_1, mask[1]);
  2351. nw64(TCAM_KEY_MASK_2, mask[2]);
  2352. nw64(TCAM_KEY_MASK_3, mask[3]);
  2353. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  2354. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2355. }
  2356. #if 0
  2357. static int tcam_assoc_read(struct niu *np, int index, u64 *data)
  2358. {
  2359. int err;
  2360. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_READ | index));
  2361. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  2362. if (!err)
  2363. *data = nr64(TCAM_KEY_1);
  2364. return err;
  2365. }
  2366. #endif
  2367. static int tcam_assoc_write(struct niu *np, int index, u64 assoc_data)
  2368. {
  2369. nw64(TCAM_KEY_1, assoc_data);
  2370. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_WRITE | index));
  2371. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2372. }
  2373. static void tcam_enable(struct niu *np, int on)
  2374. {
  2375. u64 val = nr64(FFLP_CFG_1);
  2376. if (on)
  2377. val &= ~FFLP_CFG_1_TCAM_DIS;
  2378. else
  2379. val |= FFLP_CFG_1_TCAM_DIS;
  2380. nw64(FFLP_CFG_1, val);
  2381. }
  2382. static void tcam_set_lat_and_ratio(struct niu *np, u64 latency, u64 ratio)
  2383. {
  2384. u64 val = nr64(FFLP_CFG_1);
  2385. val &= ~(FFLP_CFG_1_FFLPINITDONE |
  2386. FFLP_CFG_1_CAMLAT |
  2387. FFLP_CFG_1_CAMRATIO);
  2388. val |= (latency << FFLP_CFG_1_CAMLAT_SHIFT);
  2389. val |= (ratio << FFLP_CFG_1_CAMRATIO_SHIFT);
  2390. nw64(FFLP_CFG_1, val);
  2391. val = nr64(FFLP_CFG_1);
  2392. val |= FFLP_CFG_1_FFLPINITDONE;
  2393. nw64(FFLP_CFG_1, val);
  2394. }
  2395. static int tcam_user_eth_class_enable(struct niu *np, unsigned long class,
  2396. int on)
  2397. {
  2398. unsigned long reg;
  2399. u64 val;
  2400. if (class < CLASS_CODE_ETHERTYPE1 ||
  2401. class > CLASS_CODE_ETHERTYPE2)
  2402. return -EINVAL;
  2403. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  2404. val = nr64(reg);
  2405. if (on)
  2406. val |= L2_CLS_VLD;
  2407. else
  2408. val &= ~L2_CLS_VLD;
  2409. nw64(reg, val);
  2410. return 0;
  2411. }
  2412. #if 0
  2413. static int tcam_user_eth_class_set(struct niu *np, unsigned long class,
  2414. u64 ether_type)
  2415. {
  2416. unsigned long reg;
  2417. u64 val;
  2418. if (class < CLASS_CODE_ETHERTYPE1 ||
  2419. class > CLASS_CODE_ETHERTYPE2 ||
  2420. (ether_type & ~(u64)0xffff) != 0)
  2421. return -EINVAL;
  2422. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  2423. val = nr64(reg);
  2424. val &= ~L2_CLS_ETYPE;
  2425. val |= (ether_type << L2_CLS_ETYPE_SHIFT);
  2426. nw64(reg, val);
  2427. return 0;
  2428. }
  2429. #endif
  2430. static int tcam_user_ip_class_enable(struct niu *np, unsigned long class,
  2431. int on)
  2432. {
  2433. unsigned long reg;
  2434. u64 val;
  2435. if (class < CLASS_CODE_USER_PROG1 ||
  2436. class > CLASS_CODE_USER_PROG4)
  2437. return -EINVAL;
  2438. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  2439. val = nr64(reg);
  2440. if (on)
  2441. val |= L3_CLS_VALID;
  2442. else
  2443. val &= ~L3_CLS_VALID;
  2444. nw64(reg, val);
  2445. return 0;
  2446. }
  2447. static int tcam_user_ip_class_set(struct niu *np, unsigned long class,
  2448. int ipv6, u64 protocol_id,
  2449. u64 tos_mask, u64 tos_val)
  2450. {
  2451. unsigned long reg;
  2452. u64 val;
  2453. if (class < CLASS_CODE_USER_PROG1 ||
  2454. class > CLASS_CODE_USER_PROG4 ||
  2455. (protocol_id & ~(u64)0xff) != 0 ||
  2456. (tos_mask & ~(u64)0xff) != 0 ||
  2457. (tos_val & ~(u64)0xff) != 0)
  2458. return -EINVAL;
  2459. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  2460. val = nr64(reg);
  2461. val &= ~(L3_CLS_IPVER | L3_CLS_PID |
  2462. L3_CLS_TOSMASK | L3_CLS_TOS);
  2463. if (ipv6)
  2464. val |= L3_CLS_IPVER;
  2465. val |= (protocol_id << L3_CLS_PID_SHIFT);
  2466. val |= (tos_mask << L3_CLS_TOSMASK_SHIFT);
  2467. val |= (tos_val << L3_CLS_TOS_SHIFT);
  2468. nw64(reg, val);
  2469. return 0;
  2470. }
  2471. static int tcam_early_init(struct niu *np)
  2472. {
  2473. unsigned long i;
  2474. int err;
  2475. tcam_enable(np, 0);
  2476. tcam_set_lat_and_ratio(np,
  2477. DEFAULT_TCAM_LATENCY,
  2478. DEFAULT_TCAM_ACCESS_RATIO);
  2479. for (i = CLASS_CODE_ETHERTYPE1; i <= CLASS_CODE_ETHERTYPE2; i++) {
  2480. err = tcam_user_eth_class_enable(np, i, 0);
  2481. if (err)
  2482. return err;
  2483. }
  2484. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_USER_PROG4; i++) {
  2485. err = tcam_user_ip_class_enable(np, i, 0);
  2486. if (err)
  2487. return err;
  2488. }
  2489. return 0;
  2490. }
  2491. static int tcam_flush_all(struct niu *np)
  2492. {
  2493. unsigned long i;
  2494. for (i = 0; i < np->parent->tcam_num_entries; i++) {
  2495. int err = tcam_flush(np, i);
  2496. if (err)
  2497. return err;
  2498. }
  2499. return 0;
  2500. }
  2501. static u64 hash_addr_regval(unsigned long index, unsigned long num_entries)
  2502. {
  2503. return (u64)index | (num_entries == 1 ? HASH_TBL_ADDR_AUTOINC : 0);
  2504. }
  2505. #if 0
  2506. static int hash_read(struct niu *np, unsigned long partition,
  2507. unsigned long index, unsigned long num_entries,
  2508. u64 *data)
  2509. {
  2510. u64 val = hash_addr_regval(index, num_entries);
  2511. unsigned long i;
  2512. if (partition >= FCRAM_NUM_PARTITIONS ||
  2513. index + num_entries > FCRAM_SIZE)
  2514. return -EINVAL;
  2515. nw64(HASH_TBL_ADDR(partition), val);
  2516. for (i = 0; i < num_entries; i++)
  2517. data[i] = nr64(HASH_TBL_DATA(partition));
  2518. return 0;
  2519. }
  2520. #endif
  2521. static int hash_write(struct niu *np, unsigned long partition,
  2522. unsigned long index, unsigned long num_entries,
  2523. u64 *data)
  2524. {
  2525. u64 val = hash_addr_regval(index, num_entries);
  2526. unsigned long i;
  2527. if (partition >= FCRAM_NUM_PARTITIONS ||
  2528. index + (num_entries * 8) > FCRAM_SIZE)
  2529. return -EINVAL;
  2530. nw64(HASH_TBL_ADDR(partition), val);
  2531. for (i = 0; i < num_entries; i++)
  2532. nw64(HASH_TBL_DATA(partition), data[i]);
  2533. return 0;
  2534. }
  2535. static void fflp_reset(struct niu *np)
  2536. {
  2537. u64 val;
  2538. nw64(FFLP_CFG_1, FFLP_CFG_1_PIO_FIO_RST);
  2539. udelay(10);
  2540. nw64(FFLP_CFG_1, 0);
  2541. val = FFLP_CFG_1_FCRAMOUTDR_NORMAL | FFLP_CFG_1_FFLPINITDONE;
  2542. nw64(FFLP_CFG_1, val);
  2543. }
  2544. static void fflp_set_timings(struct niu *np)
  2545. {
  2546. u64 val = nr64(FFLP_CFG_1);
  2547. val &= ~FFLP_CFG_1_FFLPINITDONE;
  2548. val |= (DEFAULT_FCRAMRATIO << FFLP_CFG_1_FCRAMRATIO_SHIFT);
  2549. nw64(FFLP_CFG_1, val);
  2550. val = nr64(FFLP_CFG_1);
  2551. val |= FFLP_CFG_1_FFLPINITDONE;
  2552. nw64(FFLP_CFG_1, val);
  2553. val = nr64(FCRAM_REF_TMR);
  2554. val &= ~(FCRAM_REF_TMR_MAX | FCRAM_REF_TMR_MIN);
  2555. val |= (DEFAULT_FCRAM_REFRESH_MAX << FCRAM_REF_TMR_MAX_SHIFT);
  2556. val |= (DEFAULT_FCRAM_REFRESH_MIN << FCRAM_REF_TMR_MIN_SHIFT);
  2557. nw64(FCRAM_REF_TMR, val);
  2558. }
  2559. static int fflp_set_partition(struct niu *np, u64 partition,
  2560. u64 mask, u64 base, int enable)
  2561. {
  2562. unsigned long reg;
  2563. u64 val;
  2564. if (partition >= FCRAM_NUM_PARTITIONS ||
  2565. (mask & ~(u64)0x1f) != 0 ||
  2566. (base & ~(u64)0x1f) != 0)
  2567. return -EINVAL;
  2568. reg = FLW_PRT_SEL(partition);
  2569. val = nr64(reg);
  2570. val &= ~(FLW_PRT_SEL_EXT | FLW_PRT_SEL_MASK | FLW_PRT_SEL_BASE);
  2571. val |= (mask << FLW_PRT_SEL_MASK_SHIFT);
  2572. val |= (base << FLW_PRT_SEL_BASE_SHIFT);
  2573. if (enable)
  2574. val |= FLW_PRT_SEL_EXT;
  2575. nw64(reg, val);
  2576. return 0;
  2577. }
  2578. static int fflp_disable_all_partitions(struct niu *np)
  2579. {
  2580. unsigned long i;
  2581. for (i = 0; i < FCRAM_NUM_PARTITIONS; i++) {
  2582. int err = fflp_set_partition(np, 0, 0, 0, 0);
  2583. if (err)
  2584. return err;
  2585. }
  2586. return 0;
  2587. }
  2588. static void fflp_llcsnap_enable(struct niu *np, int on)
  2589. {
  2590. u64 val = nr64(FFLP_CFG_1);
  2591. if (on)
  2592. val |= FFLP_CFG_1_LLCSNAP;
  2593. else
  2594. val &= ~FFLP_CFG_1_LLCSNAP;
  2595. nw64(FFLP_CFG_1, val);
  2596. }
  2597. static void fflp_errors_enable(struct niu *np, int on)
  2598. {
  2599. u64 val = nr64(FFLP_CFG_1);
  2600. if (on)
  2601. val &= ~FFLP_CFG_1_ERRORDIS;
  2602. else
  2603. val |= FFLP_CFG_1_ERRORDIS;
  2604. nw64(FFLP_CFG_1, val);
  2605. }
  2606. static int fflp_hash_clear(struct niu *np)
  2607. {
  2608. struct fcram_hash_ipv4 ent;
  2609. unsigned long i;
  2610. /* IPV4 hash entry with valid bit clear, rest is don't care. */
  2611. memset(&ent, 0, sizeof(ent));
  2612. ent.header = HASH_HEADER_EXT;
  2613. for (i = 0; i < FCRAM_SIZE; i += sizeof(ent)) {
  2614. int err = hash_write(np, 0, i, 1, (u64 *) &ent);
  2615. if (err)
  2616. return err;
  2617. }
  2618. return 0;
  2619. }
  2620. static int fflp_early_init(struct niu *np)
  2621. {
  2622. struct niu_parent *parent;
  2623. unsigned long flags;
  2624. int err;
  2625. niu_lock_parent(np, flags);
  2626. parent = np->parent;
  2627. err = 0;
  2628. if (!(parent->flags & PARENT_FLGS_CLS_HWINIT)) {
  2629. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  2630. fflp_reset(np);
  2631. fflp_set_timings(np);
  2632. err = fflp_disable_all_partitions(np);
  2633. if (err) {
  2634. netif_printk(np, probe, KERN_DEBUG, np->dev,
  2635. "fflp_disable_all_partitions failed, err=%d\n",
  2636. err);
  2637. goto out;
  2638. }
  2639. }
  2640. err = tcam_early_init(np);
  2641. if (err) {
  2642. netif_printk(np, probe, KERN_DEBUG, np->dev,
  2643. "tcam_early_init failed, err=%d\n", err);
  2644. goto out;
  2645. }
  2646. fflp_llcsnap_enable(np, 1);
  2647. fflp_errors_enable(np, 0);
  2648. nw64(H1POLY, 0);
  2649. nw64(H2POLY, 0);
  2650. err = tcam_flush_all(np);
  2651. if (err) {
  2652. netif_printk(np, probe, KERN_DEBUG, np->dev,
  2653. "tcam_flush_all failed, err=%d\n", err);
  2654. goto out;
  2655. }
  2656. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  2657. err = fflp_hash_clear(np);
  2658. if (err) {
  2659. netif_printk(np, probe, KERN_DEBUG, np->dev,
  2660. "fflp_hash_clear failed, err=%d\n",
  2661. err);
  2662. goto out;
  2663. }
  2664. }
  2665. vlan_tbl_clear(np);
  2666. parent->flags |= PARENT_FLGS_CLS_HWINIT;
  2667. }
  2668. out:
  2669. niu_unlock_parent(np, flags);
  2670. return err;
  2671. }
  2672. static int niu_set_flow_key(struct niu *np, unsigned long class_code, u64 key)
  2673. {
  2674. if (class_code < CLASS_CODE_USER_PROG1 ||
  2675. class_code > CLASS_CODE_SCTP_IPV6)
  2676. return -EINVAL;
  2677. nw64(FLOW_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  2678. return 0;
  2679. }
  2680. static int niu_set_tcam_key(struct niu *np, unsigned long class_code, u64 key)
  2681. {
  2682. if (class_code < CLASS_CODE_USER_PROG1 ||
  2683. class_code > CLASS_CODE_SCTP_IPV6)
  2684. return -EINVAL;
  2685. nw64(TCAM_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  2686. return 0;
  2687. }
  2688. /* Entries for the ports are interleaved in the TCAM */
  2689. static u16 tcam_get_index(struct niu *np, u16 idx)
  2690. {
  2691. /* One entry reserved for IP fragment rule */
  2692. if (idx >= (np->clas.tcam_sz - 1))
  2693. idx = 0;
  2694. return np->clas.tcam_top + ((idx+1) * np->parent->num_ports);
  2695. }
  2696. static u16 tcam_get_size(struct niu *np)
  2697. {
  2698. /* One entry reserved for IP fragment rule */
  2699. return np->clas.tcam_sz - 1;
  2700. }
  2701. static u16 tcam_get_valid_entry_cnt(struct niu *np)
  2702. {
  2703. /* One entry reserved for IP fragment rule */
  2704. return np->clas.tcam_valid_entries - 1;
  2705. }
  2706. static void niu_rx_skb_append(struct sk_buff *skb, struct page *page,
  2707. u32 offset, u32 size, u32 truesize)
  2708. {
  2709. skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags, page, offset, size);
  2710. skb->len += size;
  2711. skb->data_len += size;
  2712. skb->truesize += truesize;
  2713. }
  2714. static unsigned int niu_hash_rxaddr(struct rx_ring_info *rp, u64 a)
  2715. {
  2716. a >>= PAGE_SHIFT;
  2717. a ^= (a >> ilog2(MAX_RBR_RING_SIZE));
  2718. return a & (MAX_RBR_RING_SIZE - 1);
  2719. }
  2720. static struct page *niu_find_rxpage(struct rx_ring_info *rp, u64 addr,
  2721. struct page ***link)
  2722. {
  2723. unsigned int h = niu_hash_rxaddr(rp, addr);
  2724. struct page *p, **pp;
  2725. addr &= PAGE_MASK;
  2726. pp = &rp->rxhash[h];
  2727. for (; (p = *pp) != NULL; pp = (struct page **) &p->mapping) {
  2728. if (p->index == addr) {
  2729. *link = pp;
  2730. goto found;
  2731. }
  2732. }
  2733. BUG();
  2734. found:
  2735. return p;
  2736. }
  2737. static void niu_hash_page(struct rx_ring_info *rp, struct page *page, u64 base)
  2738. {
  2739. unsigned int h = niu_hash_rxaddr(rp, base);
  2740. page->index = base;
  2741. page->mapping = (struct address_space *) rp->rxhash[h];
  2742. rp->rxhash[h] = page;
  2743. }
  2744. static int niu_rbr_add_page(struct niu *np, struct rx_ring_info *rp,
  2745. gfp_t mask, int start_index)
  2746. {
  2747. struct page *page;
  2748. u64 addr;
  2749. int i;
  2750. page = alloc_page(mask);
  2751. if (!page)
  2752. return -ENOMEM;
  2753. addr = np->ops->map_page(np->device, page, 0,
  2754. PAGE_SIZE, DMA_FROM_DEVICE);
  2755. if (!addr) {
  2756. __free_page(page);
  2757. return -ENOMEM;
  2758. }
  2759. niu_hash_page(rp, page, addr);
  2760. if (rp->rbr_blocks_per_page > 1)
  2761. page_ref_add(page, rp->rbr_blocks_per_page - 1);
  2762. for (i = 0; i < rp->rbr_blocks_per_page; i++) {
  2763. __le32 *rbr = &rp->rbr[start_index + i];
  2764. *rbr = cpu_to_le32(addr >> RBR_DESCR_ADDR_SHIFT);
  2765. addr += rp->rbr_block_size;
  2766. }
  2767. return 0;
  2768. }
  2769. static void niu_rbr_refill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  2770. {
  2771. int index = rp->rbr_index;
  2772. rp->rbr_pending++;
  2773. if ((rp->rbr_pending % rp->rbr_blocks_per_page) == 0) {
  2774. int err = niu_rbr_add_page(np, rp, mask, index);
  2775. if (unlikely(err)) {
  2776. rp->rbr_pending--;
  2777. return;
  2778. }
  2779. rp->rbr_index += rp->rbr_blocks_per_page;
  2780. BUG_ON(rp->rbr_index > rp->rbr_table_size);
  2781. if (rp->rbr_index == rp->rbr_table_size)
  2782. rp->rbr_index = 0;
  2783. if (rp->rbr_pending >= rp->rbr_kick_thresh) {
  2784. nw64(RBR_KICK(rp->rx_channel), rp->rbr_pending);
  2785. rp->rbr_pending = 0;
  2786. }
  2787. }
  2788. }
  2789. static int niu_rx_pkt_ignore(struct niu *np, struct rx_ring_info *rp)
  2790. {
  2791. unsigned int index = rp->rcr_index;
  2792. int num_rcr = 0;
  2793. rp->rx_dropped++;
  2794. while (1) {
  2795. struct page *page, **link;
  2796. u64 addr, val;
  2797. u32 rcr_size;
  2798. num_rcr++;
  2799. val = le64_to_cpup(&rp->rcr[index]);
  2800. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  2801. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  2802. page = niu_find_rxpage(rp, addr, &link);
  2803. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  2804. RCR_ENTRY_PKTBUFSZ_SHIFT];
  2805. if ((page->index + PAGE_SIZE) - rcr_size == addr) {
  2806. *link = (struct page *) page->mapping;
  2807. np->ops->unmap_page(np->device, page->index,
  2808. PAGE_SIZE, DMA_FROM_DEVICE);
  2809. page->index = 0;
  2810. page->mapping = NULL;
  2811. __free_page(page);
  2812. rp->rbr_refill_pending++;
  2813. }
  2814. index = NEXT_RCR(rp, index);
  2815. if (!(val & RCR_ENTRY_MULTI))
  2816. break;
  2817. }
  2818. rp->rcr_index = index;
  2819. return num_rcr;
  2820. }
  2821. static int niu_process_rx_pkt(struct napi_struct *napi, struct niu *np,
  2822. struct rx_ring_info *rp)
  2823. {
  2824. unsigned int index = rp->rcr_index;
  2825. struct rx_pkt_hdr1 *rh;
  2826. struct sk_buff *skb;
  2827. int len, num_rcr;
  2828. skb = netdev_alloc_skb(np->dev, RX_SKB_ALLOC_SIZE);
  2829. if (unlikely(!skb))
  2830. return niu_rx_pkt_ignore(np, rp);
  2831. num_rcr = 0;
  2832. while (1) {
  2833. struct page *page, **link;
  2834. u32 rcr_size, append_size;
  2835. u64 addr, val, off;
  2836. num_rcr++;
  2837. val = le64_to_cpup(&rp->rcr[index]);
  2838. len = (val & RCR_ENTRY_L2_LEN) >>
  2839. RCR_ENTRY_L2_LEN_SHIFT;
  2840. append_size = len + ETH_HLEN + ETH_FCS_LEN;
  2841. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  2842. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  2843. page = niu_find_rxpage(rp, addr, &link);
  2844. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  2845. RCR_ENTRY_PKTBUFSZ_SHIFT];
  2846. off = addr & ~PAGE_MASK;
  2847. if (num_rcr == 1) {
  2848. int ptype;
  2849. ptype = (val >> RCR_ENTRY_PKT_TYPE_SHIFT);
  2850. if ((ptype == RCR_PKT_TYPE_TCP ||
  2851. ptype == RCR_PKT_TYPE_UDP) &&
  2852. !(val & (RCR_ENTRY_NOPORT |
  2853. RCR_ENTRY_ERROR)))
  2854. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2855. else
  2856. skb_checksum_none_assert(skb);
  2857. } else if (!(val & RCR_ENTRY_MULTI))
  2858. append_size = append_size - skb->len;
  2859. niu_rx_skb_append(skb, page, off, append_size, rcr_size);
  2860. if ((page->index + rp->rbr_block_size) - rcr_size == addr) {
  2861. *link = (struct page *) page->mapping;
  2862. np->ops->unmap_page(np->device, page->index,
  2863. PAGE_SIZE, DMA_FROM_DEVICE);
  2864. page->index = 0;
  2865. page->mapping = NULL;
  2866. rp->rbr_refill_pending++;
  2867. } else
  2868. get_page(page);
  2869. index = NEXT_RCR(rp, index);
  2870. if (!(val & RCR_ENTRY_MULTI))
  2871. break;
  2872. }
  2873. rp->rcr_index = index;
  2874. len += sizeof(*rh);
  2875. len = min_t(int, len, sizeof(*rh) + VLAN_ETH_HLEN);
  2876. __pskb_pull_tail(skb, len);
  2877. rh = (struct rx_pkt_hdr1 *) skb->data;
  2878. if (np->dev->features & NETIF_F_RXHASH)
  2879. skb_set_hash(skb,
  2880. ((u32)rh->hashval2_0 << 24 |
  2881. (u32)rh->hashval2_1 << 16 |
  2882. (u32)rh->hashval1_1 << 8 |
  2883. (u32)rh->hashval1_2 << 0),
  2884. PKT_HASH_TYPE_L3);
  2885. skb_pull(skb, sizeof(*rh));
  2886. rp->rx_packets++;
  2887. rp->rx_bytes += skb->len;
  2888. skb->protocol = eth_type_trans(skb, np->dev);
  2889. skb_record_rx_queue(skb, rp->rx_channel);
  2890. napi_gro_receive(napi, skb);
  2891. return num_rcr;
  2892. }
  2893. static int niu_rbr_fill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  2894. {
  2895. int blocks_per_page = rp->rbr_blocks_per_page;
  2896. int err, index = rp->rbr_index;
  2897. err = 0;
  2898. while (index < (rp->rbr_table_size - blocks_per_page)) {
  2899. err = niu_rbr_add_page(np, rp, mask, index);
  2900. if (unlikely(err))
  2901. break;
  2902. index += blocks_per_page;
  2903. }
  2904. rp->rbr_index = index;
  2905. return err;
  2906. }
  2907. static void niu_rbr_free(struct niu *np, struct rx_ring_info *rp)
  2908. {
  2909. int i;
  2910. for (i = 0; i < MAX_RBR_RING_SIZE; i++) {
  2911. struct page *page;
  2912. page = rp->rxhash[i];
  2913. while (page) {
  2914. struct page *next = (struct page *) page->mapping;
  2915. u64 base = page->index;
  2916. np->ops->unmap_page(np->device, base, PAGE_SIZE,
  2917. DMA_FROM_DEVICE);
  2918. page->index = 0;
  2919. page->mapping = NULL;
  2920. __free_page(page);
  2921. page = next;
  2922. }
  2923. }
  2924. for (i = 0; i < rp->rbr_table_size; i++)
  2925. rp->rbr[i] = cpu_to_le32(0);
  2926. rp->rbr_index = 0;
  2927. }
  2928. static int release_tx_packet(struct niu *np, struct tx_ring_info *rp, int idx)
  2929. {
  2930. struct tx_buff_info *tb = &rp->tx_buffs[idx];
  2931. struct sk_buff *skb = tb->skb;
  2932. struct tx_pkt_hdr *tp;
  2933. u64 tx_flags;
  2934. int i, len;
  2935. tp = (struct tx_pkt_hdr *) skb->data;
  2936. tx_flags = le64_to_cpup(&tp->flags);
  2937. rp->tx_packets++;
  2938. rp->tx_bytes += (((tx_flags & TXHDR_LEN) >> TXHDR_LEN_SHIFT) -
  2939. ((tx_flags & TXHDR_PAD) / 2));
  2940. len = skb_headlen(skb);
  2941. np->ops->unmap_single(np->device, tb->mapping,
  2942. len, DMA_TO_DEVICE);
  2943. if (le64_to_cpu(rp->descr[idx]) & TX_DESC_MARK)
  2944. rp->mark_pending--;
  2945. tb->skb = NULL;
  2946. do {
  2947. idx = NEXT_TX(rp, idx);
  2948. len -= MAX_TX_DESC_LEN;
  2949. } while (len > 0);
  2950. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2951. tb = &rp->tx_buffs[idx];
  2952. BUG_ON(tb->skb != NULL);
  2953. np->ops->unmap_page(np->device, tb->mapping,
  2954. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  2955. DMA_TO_DEVICE);
  2956. idx = NEXT_TX(rp, idx);
  2957. }
  2958. dev_kfree_skb(skb);
  2959. return idx;
  2960. }
  2961. #define NIU_TX_WAKEUP_THRESH(rp) ((rp)->pending / 4)
  2962. static void niu_tx_work(struct niu *np, struct tx_ring_info *rp)
  2963. {
  2964. struct netdev_queue *txq;
  2965. u16 pkt_cnt, tmp;
  2966. int cons, index;
  2967. u64 cs;
  2968. index = (rp - np->tx_rings);
  2969. txq = netdev_get_tx_queue(np->dev, index);
  2970. cs = rp->tx_cs;
  2971. if (unlikely(!(cs & (TX_CS_MK | TX_CS_MMK))))
  2972. goto out;
  2973. tmp = pkt_cnt = (cs & TX_CS_PKT_CNT) >> TX_CS_PKT_CNT_SHIFT;
  2974. pkt_cnt = (pkt_cnt - rp->last_pkt_cnt) &
  2975. (TX_CS_PKT_CNT >> TX_CS_PKT_CNT_SHIFT);
  2976. rp->last_pkt_cnt = tmp;
  2977. cons = rp->cons;
  2978. netif_printk(np, tx_done, KERN_DEBUG, np->dev,
  2979. "%s() pkt_cnt[%u] cons[%d]\n", __func__, pkt_cnt, cons);
  2980. while (pkt_cnt--)
  2981. cons = release_tx_packet(np, rp, cons);
  2982. rp->cons = cons;
  2983. smp_mb();
  2984. out:
  2985. if (unlikely(netif_tx_queue_stopped(txq) &&
  2986. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))) {
  2987. __netif_tx_lock(txq, smp_processor_id());
  2988. if (netif_tx_queue_stopped(txq) &&
  2989. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))
  2990. netif_tx_wake_queue(txq);
  2991. __netif_tx_unlock(txq);
  2992. }
  2993. }
  2994. static inline void niu_sync_rx_discard_stats(struct niu *np,
  2995. struct rx_ring_info *rp,
  2996. const int limit)
  2997. {
  2998. /* This elaborate scheme is needed for reading the RX discard
  2999. * counters, as they are only 16-bit and can overflow quickly,
  3000. * and because the overflow indication bit is not usable as
  3001. * the counter value does not wrap, but remains at max value
  3002. * 0xFFFF.
  3003. *
  3004. * In theory and in practice counters can be lost in between
  3005. * reading nr64() and clearing the counter nw64(). For this
  3006. * reason, the number of counter clearings nw64() is
  3007. * limited/reduced though the limit parameter.
  3008. */
  3009. int rx_channel = rp->rx_channel;
  3010. u32 misc, wred;
  3011. /* RXMISC (Receive Miscellaneous Discard Count), covers the
  3012. * following discard events: IPP (Input Port Process),
  3013. * FFLP/TCAM, Full RCR (Receive Completion Ring) RBR (Receive
  3014. * Block Ring) prefetch buffer is empty.
  3015. */
  3016. misc = nr64(RXMISC(rx_channel));
  3017. if (unlikely((misc & RXMISC_COUNT) > limit)) {
  3018. nw64(RXMISC(rx_channel), 0);
  3019. rp->rx_errors += misc & RXMISC_COUNT;
  3020. if (unlikely(misc & RXMISC_OFLOW))
  3021. dev_err(np->device, "rx-%d: Counter overflow RXMISC discard\n",
  3022. rx_channel);
  3023. netif_printk(np, rx_err, KERN_DEBUG, np->dev,
  3024. "rx-%d: MISC drop=%u over=%u\n",
  3025. rx_channel, misc, misc-limit);
  3026. }
  3027. /* WRED (Weighted Random Early Discard) by hardware */
  3028. wred = nr64(RED_DIS_CNT(rx_channel));
  3029. if (unlikely((wred & RED_DIS_CNT_COUNT) > limit)) {
  3030. nw64(RED_DIS_CNT(rx_channel), 0);
  3031. rp->rx_dropped += wred & RED_DIS_CNT_COUNT;
  3032. if (unlikely(wred & RED_DIS_CNT_OFLOW))
  3033. dev_err(np->device, "rx-%d: Counter overflow WRED discard\n", rx_channel);
  3034. netif_printk(np, rx_err, KERN_DEBUG, np->dev,
  3035. "rx-%d: WRED drop=%u over=%u\n",
  3036. rx_channel, wred, wred-limit);
  3037. }
  3038. }
  3039. static int niu_rx_work(struct napi_struct *napi, struct niu *np,
  3040. struct rx_ring_info *rp, int budget)
  3041. {
  3042. int qlen, rcr_done = 0, work_done = 0;
  3043. struct rxdma_mailbox *mbox = rp->mbox;
  3044. u64 stat;
  3045. #if 1
  3046. stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  3047. qlen = nr64(RCRSTAT_A(rp->rx_channel)) & RCRSTAT_A_QLEN;
  3048. #else
  3049. stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  3050. qlen = (le64_to_cpup(&mbox->rcrstat_a) & RCRSTAT_A_QLEN);
  3051. #endif
  3052. mbox->rx_dma_ctl_stat = 0;
  3053. mbox->rcrstat_a = 0;
  3054. netif_printk(np, rx_status, KERN_DEBUG, np->dev,
  3055. "%s(chan[%d]), stat[%llx] qlen=%d\n",
  3056. __func__, rp->rx_channel, (unsigned long long)stat, qlen);
  3057. rcr_done = work_done = 0;
  3058. qlen = min(qlen, budget);
  3059. while (work_done < qlen) {
  3060. rcr_done += niu_process_rx_pkt(napi, np, rp);
  3061. work_done++;
  3062. }
  3063. if (rp->rbr_refill_pending >= rp->rbr_kick_thresh) {
  3064. unsigned int i;
  3065. for (i = 0; i < rp->rbr_refill_pending; i++)
  3066. niu_rbr_refill(np, rp, GFP_ATOMIC);
  3067. rp->rbr_refill_pending = 0;
  3068. }
  3069. stat = (RX_DMA_CTL_STAT_MEX |
  3070. ((u64)work_done << RX_DMA_CTL_STAT_PKTREAD_SHIFT) |
  3071. ((u64)rcr_done << RX_DMA_CTL_STAT_PTRREAD_SHIFT));
  3072. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat);
  3073. /* Only sync discards stats when qlen indicate potential for drops */
  3074. if (qlen > 10)
  3075. niu_sync_rx_discard_stats(np, rp, 0x7FFF);
  3076. return work_done;
  3077. }
  3078. static int niu_poll_core(struct niu *np, struct niu_ldg *lp, int budget)
  3079. {
  3080. u64 v0 = lp->v0;
  3081. u32 tx_vec = (v0 >> 32);
  3082. u32 rx_vec = (v0 & 0xffffffff);
  3083. int i, work_done = 0;
  3084. netif_printk(np, intr, KERN_DEBUG, np->dev,
  3085. "%s() v0[%016llx]\n", __func__, (unsigned long long)v0);
  3086. for (i = 0; i < np->num_tx_rings; i++) {
  3087. struct tx_ring_info *rp = &np->tx_rings[i];
  3088. if (tx_vec & (1 << rp->tx_channel))
  3089. niu_tx_work(np, rp);
  3090. nw64(LD_IM0(LDN_TXDMA(rp->tx_channel)), 0);
  3091. }
  3092. for (i = 0; i < np->num_rx_rings; i++) {
  3093. struct rx_ring_info *rp = &np->rx_rings[i];
  3094. if (rx_vec & (1 << rp->rx_channel)) {
  3095. int this_work_done;
  3096. this_work_done = niu_rx_work(&lp->napi, np, rp,
  3097. budget);
  3098. budget -= this_work_done;
  3099. work_done += this_work_done;
  3100. }
  3101. nw64(LD_IM0(LDN_RXDMA(rp->rx_channel)), 0);
  3102. }
  3103. return work_done;
  3104. }
  3105. static int niu_poll(struct napi_struct *napi, int budget)
  3106. {
  3107. struct niu_ldg *lp = container_of(napi, struct niu_ldg, napi);
  3108. struct niu *np = lp->np;
  3109. int work_done;
  3110. work_done = niu_poll_core(np, lp, budget);
  3111. if (work_done < budget) {
  3112. napi_complete_done(napi, work_done);
  3113. niu_ldg_rearm(np, lp, 1);
  3114. }
  3115. return work_done;
  3116. }
  3117. static void niu_log_rxchan_errors(struct niu *np, struct rx_ring_info *rp,
  3118. u64 stat)
  3119. {
  3120. netdev_err(np->dev, "RX channel %u errors ( ", rp->rx_channel);
  3121. if (stat & RX_DMA_CTL_STAT_RBR_TMOUT)
  3122. pr_cont("RBR_TMOUT ");
  3123. if (stat & RX_DMA_CTL_STAT_RSP_CNT_ERR)
  3124. pr_cont("RSP_CNT ");
  3125. if (stat & RX_DMA_CTL_STAT_BYTE_EN_BUS)
  3126. pr_cont("BYTE_EN_BUS ");
  3127. if (stat & RX_DMA_CTL_STAT_RSP_DAT_ERR)
  3128. pr_cont("RSP_DAT ");
  3129. if (stat & RX_DMA_CTL_STAT_RCR_ACK_ERR)
  3130. pr_cont("RCR_ACK ");
  3131. if (stat & RX_DMA_CTL_STAT_RCR_SHA_PAR)
  3132. pr_cont("RCR_SHA_PAR ");
  3133. if (stat & RX_DMA_CTL_STAT_RBR_PRE_PAR)
  3134. pr_cont("RBR_PRE_PAR ");
  3135. if (stat & RX_DMA_CTL_STAT_CONFIG_ERR)
  3136. pr_cont("CONFIG ");
  3137. if (stat & RX_DMA_CTL_STAT_RCRINCON)
  3138. pr_cont("RCRINCON ");
  3139. if (stat & RX_DMA_CTL_STAT_RCRFULL)
  3140. pr_cont("RCRFULL ");
  3141. if (stat & RX_DMA_CTL_STAT_RBRFULL)
  3142. pr_cont("RBRFULL ");
  3143. if (stat & RX_DMA_CTL_STAT_RBRLOGPAGE)
  3144. pr_cont("RBRLOGPAGE ");
  3145. if (stat & RX_DMA_CTL_STAT_CFIGLOGPAGE)
  3146. pr_cont("CFIGLOGPAGE ");
  3147. if (stat & RX_DMA_CTL_STAT_DC_FIFO_ERR)
  3148. pr_cont("DC_FIDO ");
  3149. pr_cont(")\n");
  3150. }
  3151. static int niu_rx_error(struct niu *np, struct rx_ring_info *rp)
  3152. {
  3153. u64 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  3154. int err = 0;
  3155. if (stat & (RX_DMA_CTL_STAT_CHAN_FATAL |
  3156. RX_DMA_CTL_STAT_PORT_FATAL))
  3157. err = -EINVAL;
  3158. if (err) {
  3159. netdev_err(np->dev, "RX channel %u error, stat[%llx]\n",
  3160. rp->rx_channel,
  3161. (unsigned long long) stat);
  3162. niu_log_rxchan_errors(np, rp, stat);
  3163. }
  3164. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  3165. stat & RX_DMA_CTL_WRITE_CLEAR_ERRS);
  3166. return err;
  3167. }
  3168. static void niu_log_txchan_errors(struct niu *np, struct tx_ring_info *rp,
  3169. u64 cs)
  3170. {
  3171. netdev_err(np->dev, "TX channel %u errors ( ", rp->tx_channel);
  3172. if (cs & TX_CS_MBOX_ERR)
  3173. pr_cont("MBOX ");
  3174. if (cs & TX_CS_PKT_SIZE_ERR)
  3175. pr_cont("PKT_SIZE ");
  3176. if (cs & TX_CS_TX_RING_OFLOW)
  3177. pr_cont("TX_RING_OFLOW ");
  3178. if (cs & TX_CS_PREF_BUF_PAR_ERR)
  3179. pr_cont("PREF_BUF_PAR ");
  3180. if (cs & TX_CS_NACK_PREF)
  3181. pr_cont("NACK_PREF ");
  3182. if (cs & TX_CS_NACK_PKT_RD)
  3183. pr_cont("NACK_PKT_RD ");
  3184. if (cs & TX_CS_CONF_PART_ERR)
  3185. pr_cont("CONF_PART ");
  3186. if (cs & TX_CS_PKT_PRT_ERR)
  3187. pr_cont("PKT_PTR ");
  3188. pr_cont(")\n");
  3189. }
  3190. static int niu_tx_error(struct niu *np, struct tx_ring_info *rp)
  3191. {
  3192. u64 cs, logh, logl;
  3193. cs = nr64(TX_CS(rp->tx_channel));
  3194. logh = nr64(TX_RNG_ERR_LOGH(rp->tx_channel));
  3195. logl = nr64(TX_RNG_ERR_LOGL(rp->tx_channel));
  3196. netdev_err(np->dev, "TX channel %u error, cs[%llx] logh[%llx] logl[%llx]\n",
  3197. rp->tx_channel,
  3198. (unsigned long long)cs,
  3199. (unsigned long long)logh,
  3200. (unsigned long long)logl);
  3201. niu_log_txchan_errors(np, rp, cs);
  3202. return -ENODEV;
  3203. }
  3204. static int niu_mif_interrupt(struct niu *np)
  3205. {
  3206. u64 mif_status = nr64(MIF_STATUS);
  3207. int phy_mdint = 0;
  3208. if (np->flags & NIU_FLAGS_XMAC) {
  3209. u64 xrxmac_stat = nr64_mac(XRXMAC_STATUS);
  3210. if (xrxmac_stat & XRXMAC_STATUS_PHY_MDINT)
  3211. phy_mdint = 1;
  3212. }
  3213. netdev_err(np->dev, "MIF interrupt, stat[%llx] phy_mdint(%d)\n",
  3214. (unsigned long long)mif_status, phy_mdint);
  3215. return -ENODEV;
  3216. }
  3217. static void niu_xmac_interrupt(struct niu *np)
  3218. {
  3219. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  3220. u64 val;
  3221. val = nr64_mac(XTXMAC_STATUS);
  3222. if (val & XTXMAC_STATUS_FRAME_CNT_EXP)
  3223. mp->tx_frames += TXMAC_FRM_CNT_COUNT;
  3224. if (val & XTXMAC_STATUS_BYTE_CNT_EXP)
  3225. mp->tx_bytes += TXMAC_BYTE_CNT_COUNT;
  3226. if (val & XTXMAC_STATUS_TXFIFO_XFR_ERR)
  3227. mp->tx_fifo_errors++;
  3228. if (val & XTXMAC_STATUS_TXMAC_OFLOW)
  3229. mp->tx_overflow_errors++;
  3230. if (val & XTXMAC_STATUS_MAX_PSIZE_ERR)
  3231. mp->tx_max_pkt_size_errors++;
  3232. if (val & XTXMAC_STATUS_TXMAC_UFLOW)
  3233. mp->tx_underflow_errors++;
  3234. val = nr64_mac(XRXMAC_STATUS);
  3235. if (val & XRXMAC_STATUS_LCL_FLT_STATUS)
  3236. mp->rx_local_faults++;
  3237. if (val & XRXMAC_STATUS_RFLT_DET)
  3238. mp->rx_remote_faults++;
  3239. if (val & XRXMAC_STATUS_LFLT_CNT_EXP)
  3240. mp->rx_link_faults += LINK_FAULT_CNT_COUNT;
  3241. if (val & XRXMAC_STATUS_ALIGNERR_CNT_EXP)
  3242. mp->rx_align_errors += RXMAC_ALIGN_ERR_CNT_COUNT;
  3243. if (val & XRXMAC_STATUS_RXFRAG_CNT_EXP)
  3244. mp->rx_frags += RXMAC_FRAG_CNT_COUNT;
  3245. if (val & XRXMAC_STATUS_RXMULTF_CNT_EXP)
  3246. mp->rx_mcasts += RXMAC_MC_FRM_CNT_COUNT;
  3247. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  3248. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  3249. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  3250. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  3251. if (val & XRXMAC_STATUS_RXHIST1_CNT_EXP)
  3252. mp->rx_hist_cnt1 += RXMAC_HIST_CNT1_COUNT;
  3253. if (val & XRXMAC_STATUS_RXHIST2_CNT_EXP)
  3254. mp->rx_hist_cnt2 += RXMAC_HIST_CNT2_COUNT;
  3255. if (val & XRXMAC_STATUS_RXHIST3_CNT_EXP)
  3256. mp->rx_hist_cnt3 += RXMAC_HIST_CNT3_COUNT;
  3257. if (val & XRXMAC_STATUS_RXHIST4_CNT_EXP)
  3258. mp->rx_hist_cnt4 += RXMAC_HIST_CNT4_COUNT;
  3259. if (val & XRXMAC_STATUS_RXHIST5_CNT_EXP)
  3260. mp->rx_hist_cnt5 += RXMAC_HIST_CNT5_COUNT;
  3261. if (val & XRXMAC_STATUS_RXHIST6_CNT_EXP)
  3262. mp->rx_hist_cnt6 += RXMAC_HIST_CNT6_COUNT;
  3263. if (val & XRXMAC_STATUS_RXHIST7_CNT_EXP)
  3264. mp->rx_hist_cnt7 += RXMAC_HIST_CNT7_COUNT;
  3265. if (val & XRXMAC_STATUS_RXOCTET_CNT_EXP)
  3266. mp->rx_octets += RXMAC_BT_CNT_COUNT;
  3267. if (val & XRXMAC_STATUS_CVIOLERR_CNT_EXP)
  3268. mp->rx_code_violations += RXMAC_CD_VIO_CNT_COUNT;
  3269. if (val & XRXMAC_STATUS_LENERR_CNT_EXP)
  3270. mp->rx_len_errors += RXMAC_MPSZER_CNT_COUNT;
  3271. if (val & XRXMAC_STATUS_CRCERR_CNT_EXP)
  3272. mp->rx_crc_errors += RXMAC_CRC_ER_CNT_COUNT;
  3273. if (val & XRXMAC_STATUS_RXUFLOW)
  3274. mp->rx_underflows++;
  3275. if (val & XRXMAC_STATUS_RXOFLOW)
  3276. mp->rx_overflows++;
  3277. val = nr64_mac(XMAC_FC_STAT);
  3278. if (val & XMAC_FC_STAT_TX_MAC_NPAUSE)
  3279. mp->pause_off_state++;
  3280. if (val & XMAC_FC_STAT_TX_MAC_PAUSE)
  3281. mp->pause_on_state++;
  3282. if (val & XMAC_FC_STAT_RX_MAC_RPAUSE)
  3283. mp->pause_received++;
  3284. }
  3285. static void niu_bmac_interrupt(struct niu *np)
  3286. {
  3287. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  3288. u64 val;
  3289. val = nr64_mac(BTXMAC_STATUS);
  3290. if (val & BTXMAC_STATUS_UNDERRUN)
  3291. mp->tx_underflow_errors++;
  3292. if (val & BTXMAC_STATUS_MAX_PKT_ERR)
  3293. mp->tx_max_pkt_size_errors++;
  3294. if (val & BTXMAC_STATUS_BYTE_CNT_EXP)
  3295. mp->tx_bytes += BTXMAC_BYTE_CNT_COUNT;
  3296. if (val & BTXMAC_STATUS_FRAME_CNT_EXP)
  3297. mp->tx_frames += BTXMAC_FRM_CNT_COUNT;
  3298. val = nr64_mac(BRXMAC_STATUS);
  3299. if (val & BRXMAC_STATUS_OVERFLOW)
  3300. mp->rx_overflows++;
  3301. if (val & BRXMAC_STATUS_FRAME_CNT_EXP)
  3302. mp->rx_frames += BRXMAC_FRAME_CNT_COUNT;
  3303. if (val & BRXMAC_STATUS_ALIGN_ERR_EXP)
  3304. mp->rx_align_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  3305. if (val & BRXMAC_STATUS_CRC_ERR_EXP)
  3306. mp->rx_crc_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  3307. if (val & BRXMAC_STATUS_LEN_ERR_EXP)
  3308. mp->rx_len_errors += BRXMAC_CODE_VIOL_ERR_CNT_COUNT;
  3309. val = nr64_mac(BMAC_CTRL_STATUS);
  3310. if (val & BMAC_CTRL_STATUS_NOPAUSE)
  3311. mp->pause_off_state++;
  3312. if (val & BMAC_CTRL_STATUS_PAUSE)
  3313. mp->pause_on_state++;
  3314. if (val & BMAC_CTRL_STATUS_PAUSE_RECV)
  3315. mp->pause_received++;
  3316. }
  3317. static int niu_mac_interrupt(struct niu *np)
  3318. {
  3319. if (np->flags & NIU_FLAGS_XMAC)
  3320. niu_xmac_interrupt(np);
  3321. else
  3322. niu_bmac_interrupt(np);
  3323. return 0;
  3324. }
  3325. static void niu_log_device_error(struct niu *np, u64 stat)
  3326. {
  3327. netdev_err(np->dev, "Core device errors ( ");
  3328. if (stat & SYS_ERR_MASK_META2)
  3329. pr_cont("META2 ");
  3330. if (stat & SYS_ERR_MASK_META1)
  3331. pr_cont("META1 ");
  3332. if (stat & SYS_ERR_MASK_PEU)
  3333. pr_cont("PEU ");
  3334. if (stat & SYS_ERR_MASK_TXC)
  3335. pr_cont("TXC ");
  3336. if (stat & SYS_ERR_MASK_RDMC)
  3337. pr_cont("RDMC ");
  3338. if (stat & SYS_ERR_MASK_TDMC)
  3339. pr_cont("TDMC ");
  3340. if (stat & SYS_ERR_MASK_ZCP)
  3341. pr_cont("ZCP ");
  3342. if (stat & SYS_ERR_MASK_FFLP)
  3343. pr_cont("FFLP ");
  3344. if (stat & SYS_ERR_MASK_IPP)
  3345. pr_cont("IPP ");
  3346. if (stat & SYS_ERR_MASK_MAC)
  3347. pr_cont("MAC ");
  3348. if (stat & SYS_ERR_MASK_SMX)
  3349. pr_cont("SMX ");
  3350. pr_cont(")\n");
  3351. }
  3352. static int niu_device_error(struct niu *np)
  3353. {
  3354. u64 stat = nr64(SYS_ERR_STAT);
  3355. netdev_err(np->dev, "Core device error, stat[%llx]\n",
  3356. (unsigned long long)stat);
  3357. niu_log_device_error(np, stat);
  3358. return -ENODEV;
  3359. }
  3360. static int niu_slowpath_interrupt(struct niu *np, struct niu_ldg *lp,
  3361. u64 v0, u64 v1, u64 v2)
  3362. {
  3363. int i, err = 0;
  3364. lp->v0 = v0;
  3365. lp->v1 = v1;
  3366. lp->v2 = v2;
  3367. if (v1 & 0x00000000ffffffffULL) {
  3368. u32 rx_vec = (v1 & 0xffffffff);
  3369. for (i = 0; i < np->num_rx_rings; i++) {
  3370. struct rx_ring_info *rp = &np->rx_rings[i];
  3371. if (rx_vec & (1 << rp->rx_channel)) {
  3372. int r = niu_rx_error(np, rp);
  3373. if (r) {
  3374. err = r;
  3375. } else {
  3376. if (!v0)
  3377. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  3378. RX_DMA_CTL_STAT_MEX);
  3379. }
  3380. }
  3381. }
  3382. }
  3383. if (v1 & 0x7fffffff00000000ULL) {
  3384. u32 tx_vec = (v1 >> 32) & 0x7fffffff;
  3385. for (i = 0; i < np->num_tx_rings; i++) {
  3386. struct tx_ring_info *rp = &np->tx_rings[i];
  3387. if (tx_vec & (1 << rp->tx_channel)) {
  3388. int r = niu_tx_error(np, rp);
  3389. if (r)
  3390. err = r;
  3391. }
  3392. }
  3393. }
  3394. if ((v0 | v1) & 0x8000000000000000ULL) {
  3395. int r = niu_mif_interrupt(np);
  3396. if (r)
  3397. err = r;
  3398. }
  3399. if (v2) {
  3400. if (v2 & 0x01ef) {
  3401. int r = niu_mac_interrupt(np);
  3402. if (r)
  3403. err = r;
  3404. }
  3405. if (v2 & 0x0210) {
  3406. int r = niu_device_error(np);
  3407. if (r)
  3408. err = r;
  3409. }
  3410. }
  3411. if (err)
  3412. niu_enable_interrupts(np, 0);
  3413. return err;
  3414. }
  3415. static void niu_rxchan_intr(struct niu *np, struct rx_ring_info *rp,
  3416. int ldn)
  3417. {
  3418. struct rxdma_mailbox *mbox = rp->mbox;
  3419. u64 stat_write, stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  3420. stat_write = (RX_DMA_CTL_STAT_RCRTHRES |
  3421. RX_DMA_CTL_STAT_RCRTO);
  3422. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat_write);
  3423. netif_printk(np, intr, KERN_DEBUG, np->dev,
  3424. "%s() stat[%llx]\n", __func__, (unsigned long long)stat);
  3425. }
  3426. static void niu_txchan_intr(struct niu *np, struct tx_ring_info *rp,
  3427. int ldn)
  3428. {
  3429. rp->tx_cs = nr64(TX_CS(rp->tx_channel));
  3430. netif_printk(np, intr, KERN_DEBUG, np->dev,
  3431. "%s() cs[%llx]\n", __func__, (unsigned long long)rp->tx_cs);
  3432. }
  3433. static void __niu_fastpath_interrupt(struct niu *np, int ldg, u64 v0)
  3434. {
  3435. struct niu_parent *parent = np->parent;
  3436. u32 rx_vec, tx_vec;
  3437. int i;
  3438. tx_vec = (v0 >> 32);
  3439. rx_vec = (v0 & 0xffffffff);
  3440. for (i = 0; i < np->num_rx_rings; i++) {
  3441. struct rx_ring_info *rp = &np->rx_rings[i];
  3442. int ldn = LDN_RXDMA(rp->rx_channel);
  3443. if (parent->ldg_map[ldn] != ldg)
  3444. continue;
  3445. nw64(LD_IM0(ldn), LD_IM0_MASK);
  3446. if (rx_vec & (1 << rp->rx_channel))
  3447. niu_rxchan_intr(np, rp, ldn);
  3448. }
  3449. for (i = 0; i < np->num_tx_rings; i++) {
  3450. struct tx_ring_info *rp = &np->tx_rings[i];
  3451. int ldn = LDN_TXDMA(rp->tx_channel);
  3452. if (parent->ldg_map[ldn] != ldg)
  3453. continue;
  3454. nw64(LD_IM0(ldn), LD_IM0_MASK);
  3455. if (tx_vec & (1 << rp->tx_channel))
  3456. niu_txchan_intr(np, rp, ldn);
  3457. }
  3458. }
  3459. static void niu_schedule_napi(struct niu *np, struct niu_ldg *lp,
  3460. u64 v0, u64 v1, u64 v2)
  3461. {
  3462. if (likely(napi_schedule_prep(&lp->napi))) {
  3463. lp->v0 = v0;
  3464. lp->v1 = v1;
  3465. lp->v2 = v2;
  3466. __niu_fastpath_interrupt(np, lp->ldg_num, v0);
  3467. __napi_schedule(&lp->napi);
  3468. }
  3469. }
  3470. static irqreturn_t niu_interrupt(int irq, void *dev_id)
  3471. {
  3472. struct niu_ldg *lp = dev_id;
  3473. struct niu *np = lp->np;
  3474. int ldg = lp->ldg_num;
  3475. unsigned long flags;
  3476. u64 v0, v1, v2;
  3477. if (netif_msg_intr(np))
  3478. printk(KERN_DEBUG KBUILD_MODNAME ": " "%s() ldg[%p](%d)",
  3479. __func__, lp, ldg);
  3480. spin_lock_irqsave(&np->lock, flags);
  3481. v0 = nr64(LDSV0(ldg));
  3482. v1 = nr64(LDSV1(ldg));
  3483. v2 = nr64(LDSV2(ldg));
  3484. if (netif_msg_intr(np))
  3485. pr_cont(" v0[%llx] v1[%llx] v2[%llx]\n",
  3486. (unsigned long long) v0,
  3487. (unsigned long long) v1,
  3488. (unsigned long long) v2);
  3489. if (unlikely(!v0 && !v1 && !v2)) {
  3490. spin_unlock_irqrestore(&np->lock, flags);
  3491. return IRQ_NONE;
  3492. }
  3493. if (unlikely((v0 & ((u64)1 << LDN_MIF)) || v1 || v2)) {
  3494. int err = niu_slowpath_interrupt(np, lp, v0, v1, v2);
  3495. if (err)
  3496. goto out;
  3497. }
  3498. if (likely(v0 & ~((u64)1 << LDN_MIF)))
  3499. niu_schedule_napi(np, lp, v0, v1, v2);
  3500. else
  3501. niu_ldg_rearm(np, lp, 1);
  3502. out:
  3503. spin_unlock_irqrestore(&np->lock, flags);
  3504. return IRQ_HANDLED;
  3505. }
  3506. static void niu_free_rx_ring_info(struct niu *np, struct rx_ring_info *rp)
  3507. {
  3508. if (rp->mbox) {
  3509. np->ops->free_coherent(np->device,
  3510. sizeof(struct rxdma_mailbox),
  3511. rp->mbox, rp->mbox_dma);
  3512. rp->mbox = NULL;
  3513. }
  3514. if (rp->rcr) {
  3515. np->ops->free_coherent(np->device,
  3516. MAX_RCR_RING_SIZE * sizeof(__le64),
  3517. rp->rcr, rp->rcr_dma);
  3518. rp->rcr = NULL;
  3519. rp->rcr_table_size = 0;
  3520. rp->rcr_index = 0;
  3521. }
  3522. if (rp->rbr) {
  3523. niu_rbr_free(np, rp);
  3524. np->ops->free_coherent(np->device,
  3525. MAX_RBR_RING_SIZE * sizeof(__le32),
  3526. rp->rbr, rp->rbr_dma);
  3527. rp->rbr = NULL;
  3528. rp->rbr_table_size = 0;
  3529. rp->rbr_index = 0;
  3530. }
  3531. kfree(rp->rxhash);
  3532. rp->rxhash = NULL;
  3533. }
  3534. static void niu_free_tx_ring_info(struct niu *np, struct tx_ring_info *rp)
  3535. {
  3536. if (rp->mbox) {
  3537. np->ops->free_coherent(np->device,
  3538. sizeof(struct txdma_mailbox),
  3539. rp->mbox, rp->mbox_dma);
  3540. rp->mbox = NULL;
  3541. }
  3542. if (rp->descr) {
  3543. int i;
  3544. for (i = 0; i < MAX_TX_RING_SIZE; i++) {
  3545. if (rp->tx_buffs[i].skb)
  3546. (void) release_tx_packet(np, rp, i);
  3547. }
  3548. np->ops->free_coherent(np->device,
  3549. MAX_TX_RING_SIZE * sizeof(__le64),
  3550. rp->descr, rp->descr_dma);
  3551. rp->descr = NULL;
  3552. rp->pending = 0;
  3553. rp->prod = 0;
  3554. rp->cons = 0;
  3555. rp->wrap_bit = 0;
  3556. }
  3557. }
  3558. static void niu_free_channels(struct niu *np)
  3559. {
  3560. int i;
  3561. if (np->rx_rings) {
  3562. for (i = 0; i < np->num_rx_rings; i++) {
  3563. struct rx_ring_info *rp = &np->rx_rings[i];
  3564. niu_free_rx_ring_info(np, rp);
  3565. }
  3566. kfree(np->rx_rings);
  3567. np->rx_rings = NULL;
  3568. np->num_rx_rings = 0;
  3569. }
  3570. if (np->tx_rings) {
  3571. for (i = 0; i < np->num_tx_rings; i++) {
  3572. struct tx_ring_info *rp = &np->tx_rings[i];
  3573. niu_free_tx_ring_info(np, rp);
  3574. }
  3575. kfree(np->tx_rings);
  3576. np->tx_rings = NULL;
  3577. np->num_tx_rings = 0;
  3578. }
  3579. }
  3580. static int niu_alloc_rx_ring_info(struct niu *np,
  3581. struct rx_ring_info *rp)
  3582. {
  3583. BUILD_BUG_ON(sizeof(struct rxdma_mailbox) != 64);
  3584. rp->rxhash = kcalloc(MAX_RBR_RING_SIZE, sizeof(struct page *),
  3585. GFP_KERNEL);
  3586. if (!rp->rxhash)
  3587. return -ENOMEM;
  3588. rp->mbox = np->ops->alloc_coherent(np->device,
  3589. sizeof(struct rxdma_mailbox),
  3590. &rp->mbox_dma, GFP_KERNEL);
  3591. if (!rp->mbox)
  3592. return -ENOMEM;
  3593. if ((unsigned long)rp->mbox & (64UL - 1)) {
  3594. netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA mailbox %p\n",
  3595. rp->mbox);
  3596. return -EINVAL;
  3597. }
  3598. rp->rcr = np->ops->alloc_coherent(np->device,
  3599. MAX_RCR_RING_SIZE * sizeof(__le64),
  3600. &rp->rcr_dma, GFP_KERNEL);
  3601. if (!rp->rcr)
  3602. return -ENOMEM;
  3603. if ((unsigned long)rp->rcr & (64UL - 1)) {
  3604. netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA RCR table %p\n",
  3605. rp->rcr);
  3606. return -EINVAL;
  3607. }
  3608. rp->rcr_table_size = MAX_RCR_RING_SIZE;
  3609. rp->rcr_index = 0;
  3610. rp->rbr = np->ops->alloc_coherent(np->device,
  3611. MAX_RBR_RING_SIZE * sizeof(__le32),
  3612. &rp->rbr_dma, GFP_KERNEL);
  3613. if (!rp->rbr)
  3614. return -ENOMEM;
  3615. if ((unsigned long)rp->rbr & (64UL - 1)) {
  3616. netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA RBR table %p\n",
  3617. rp->rbr);
  3618. return -EINVAL;
  3619. }
  3620. rp->rbr_table_size = MAX_RBR_RING_SIZE;
  3621. rp->rbr_index = 0;
  3622. rp->rbr_pending = 0;
  3623. return 0;
  3624. }
  3625. static void niu_set_max_burst(struct niu *np, struct tx_ring_info *rp)
  3626. {
  3627. int mtu = np->dev->mtu;
  3628. /* These values are recommended by the HW designers for fair
  3629. * utilization of DRR amongst the rings.
  3630. */
  3631. rp->max_burst = mtu + 32;
  3632. if (rp->max_burst > 4096)
  3633. rp->max_burst = 4096;
  3634. }
  3635. static int niu_alloc_tx_ring_info(struct niu *np,
  3636. struct tx_ring_info *rp)
  3637. {
  3638. BUILD_BUG_ON(sizeof(struct txdma_mailbox) != 64);
  3639. rp->mbox = np->ops->alloc_coherent(np->device,
  3640. sizeof(struct txdma_mailbox),
  3641. &rp->mbox_dma, GFP_KERNEL);
  3642. if (!rp->mbox)
  3643. return -ENOMEM;
  3644. if ((unsigned long)rp->mbox & (64UL - 1)) {
  3645. netdev_err(np->dev, "Coherent alloc gives misaligned TXDMA mailbox %p\n",
  3646. rp->mbox);
  3647. return -EINVAL;
  3648. }
  3649. rp->descr = np->ops->alloc_coherent(np->device,
  3650. MAX_TX_RING_SIZE * sizeof(__le64),
  3651. &rp->descr_dma, GFP_KERNEL);
  3652. if (!rp->descr)
  3653. return -ENOMEM;
  3654. if ((unsigned long)rp->descr & (64UL - 1)) {
  3655. netdev_err(np->dev, "Coherent alloc gives misaligned TXDMA descr table %p\n",
  3656. rp->descr);
  3657. return -EINVAL;
  3658. }
  3659. rp->pending = MAX_TX_RING_SIZE;
  3660. rp->prod = 0;
  3661. rp->cons = 0;
  3662. rp->wrap_bit = 0;
  3663. /* XXX make these configurable... XXX */
  3664. rp->mark_freq = rp->pending / 4;
  3665. niu_set_max_burst(np, rp);
  3666. return 0;
  3667. }
  3668. static void niu_size_rbr(struct niu *np, struct rx_ring_info *rp)
  3669. {
  3670. u16 bss;
  3671. bss = min(PAGE_SHIFT, 15);
  3672. rp->rbr_block_size = 1 << bss;
  3673. rp->rbr_blocks_per_page = 1 << (PAGE_SHIFT-bss);
  3674. rp->rbr_sizes[0] = 256;
  3675. rp->rbr_sizes[1] = 1024;
  3676. if (np->dev->mtu > ETH_DATA_LEN) {
  3677. switch (PAGE_SIZE) {
  3678. case 4 * 1024:
  3679. rp->rbr_sizes[2] = 4096;
  3680. break;
  3681. default:
  3682. rp->rbr_sizes[2] = 8192;
  3683. break;
  3684. }
  3685. } else {
  3686. rp->rbr_sizes[2] = 2048;
  3687. }
  3688. rp->rbr_sizes[3] = rp->rbr_block_size;
  3689. }
  3690. static int niu_alloc_channels(struct niu *np)
  3691. {
  3692. struct niu_parent *parent = np->parent;
  3693. int first_rx_channel, first_tx_channel;
  3694. int num_rx_rings, num_tx_rings;
  3695. struct rx_ring_info *rx_rings;
  3696. struct tx_ring_info *tx_rings;
  3697. int i, port, err;
  3698. port = np->port;
  3699. first_rx_channel = first_tx_channel = 0;
  3700. for (i = 0; i < port; i++) {
  3701. first_rx_channel += parent->rxchan_per_port[i];
  3702. first_tx_channel += parent->txchan_per_port[i];
  3703. }
  3704. num_rx_rings = parent->rxchan_per_port[port];
  3705. num_tx_rings = parent->txchan_per_port[port];
  3706. rx_rings = kcalloc(num_rx_rings, sizeof(struct rx_ring_info),
  3707. GFP_KERNEL);
  3708. err = -ENOMEM;
  3709. if (!rx_rings)
  3710. goto out_err;
  3711. np->num_rx_rings = num_rx_rings;
  3712. smp_wmb();
  3713. np->rx_rings = rx_rings;
  3714. netif_set_real_num_rx_queues(np->dev, num_rx_rings);
  3715. for (i = 0; i < np->num_rx_rings; i++) {
  3716. struct rx_ring_info *rp = &np->rx_rings[i];
  3717. rp->np = np;
  3718. rp->rx_channel = first_rx_channel + i;
  3719. err = niu_alloc_rx_ring_info(np, rp);
  3720. if (err)
  3721. goto out_err;
  3722. niu_size_rbr(np, rp);
  3723. /* XXX better defaults, configurable, etc... XXX */
  3724. rp->nonsyn_window = 64;
  3725. rp->nonsyn_threshold = rp->rcr_table_size - 64;
  3726. rp->syn_window = 64;
  3727. rp->syn_threshold = rp->rcr_table_size - 64;
  3728. rp->rcr_pkt_threshold = 16;
  3729. rp->rcr_timeout = 8;
  3730. rp->rbr_kick_thresh = RBR_REFILL_MIN;
  3731. if (rp->rbr_kick_thresh < rp->rbr_blocks_per_page)
  3732. rp->rbr_kick_thresh = rp->rbr_blocks_per_page;
  3733. err = niu_rbr_fill(np, rp, GFP_KERNEL);
  3734. if (err)
  3735. return err;
  3736. }
  3737. tx_rings = kcalloc(num_tx_rings, sizeof(struct tx_ring_info),
  3738. GFP_KERNEL);
  3739. err = -ENOMEM;
  3740. if (!tx_rings)
  3741. goto out_err;
  3742. np->num_tx_rings = num_tx_rings;
  3743. smp_wmb();
  3744. np->tx_rings = tx_rings;
  3745. netif_set_real_num_tx_queues(np->dev, num_tx_rings);
  3746. for (i = 0; i < np->num_tx_rings; i++) {
  3747. struct tx_ring_info *rp = &np->tx_rings[i];
  3748. rp->np = np;
  3749. rp->tx_channel = first_tx_channel + i;
  3750. err = niu_alloc_tx_ring_info(np, rp);
  3751. if (err)
  3752. goto out_err;
  3753. }
  3754. return 0;
  3755. out_err:
  3756. niu_free_channels(np);
  3757. return err;
  3758. }
  3759. static int niu_tx_cs_sng_poll(struct niu *np, int channel)
  3760. {
  3761. int limit = 1000;
  3762. while (--limit > 0) {
  3763. u64 val = nr64(TX_CS(channel));
  3764. if (val & TX_CS_SNG_STATE)
  3765. return 0;
  3766. }
  3767. return -ENODEV;
  3768. }
  3769. static int niu_tx_channel_stop(struct niu *np, int channel)
  3770. {
  3771. u64 val = nr64(TX_CS(channel));
  3772. val |= TX_CS_STOP_N_GO;
  3773. nw64(TX_CS(channel), val);
  3774. return niu_tx_cs_sng_poll(np, channel);
  3775. }
  3776. static int niu_tx_cs_reset_poll(struct niu *np, int channel)
  3777. {
  3778. int limit = 1000;
  3779. while (--limit > 0) {
  3780. u64 val = nr64(TX_CS(channel));
  3781. if (!(val & TX_CS_RST))
  3782. return 0;
  3783. }
  3784. return -ENODEV;
  3785. }
  3786. static int niu_tx_channel_reset(struct niu *np, int channel)
  3787. {
  3788. u64 val = nr64(TX_CS(channel));
  3789. int err;
  3790. val |= TX_CS_RST;
  3791. nw64(TX_CS(channel), val);
  3792. err = niu_tx_cs_reset_poll(np, channel);
  3793. if (!err)
  3794. nw64(TX_RING_KICK(channel), 0);
  3795. return err;
  3796. }
  3797. static int niu_tx_channel_lpage_init(struct niu *np, int channel)
  3798. {
  3799. u64 val;
  3800. nw64(TX_LOG_MASK1(channel), 0);
  3801. nw64(TX_LOG_VAL1(channel), 0);
  3802. nw64(TX_LOG_MASK2(channel), 0);
  3803. nw64(TX_LOG_VAL2(channel), 0);
  3804. nw64(TX_LOG_PAGE_RELO1(channel), 0);
  3805. nw64(TX_LOG_PAGE_RELO2(channel), 0);
  3806. nw64(TX_LOG_PAGE_HDL(channel), 0);
  3807. val = (u64)np->port << TX_LOG_PAGE_VLD_FUNC_SHIFT;
  3808. val |= (TX_LOG_PAGE_VLD_PAGE0 | TX_LOG_PAGE_VLD_PAGE1);
  3809. nw64(TX_LOG_PAGE_VLD(channel), val);
  3810. /* XXX TXDMA 32bit mode? XXX */
  3811. return 0;
  3812. }
  3813. static void niu_txc_enable_port(struct niu *np, int on)
  3814. {
  3815. unsigned long flags;
  3816. u64 val, mask;
  3817. niu_lock_parent(np, flags);
  3818. val = nr64(TXC_CONTROL);
  3819. mask = (u64)1 << np->port;
  3820. if (on) {
  3821. val |= TXC_CONTROL_ENABLE | mask;
  3822. } else {
  3823. val &= ~mask;
  3824. if ((val & ~TXC_CONTROL_ENABLE) == 0)
  3825. val &= ~TXC_CONTROL_ENABLE;
  3826. }
  3827. nw64(TXC_CONTROL, val);
  3828. niu_unlock_parent(np, flags);
  3829. }
  3830. static void niu_txc_set_imask(struct niu *np, u64 imask)
  3831. {
  3832. unsigned long flags;
  3833. u64 val;
  3834. niu_lock_parent(np, flags);
  3835. val = nr64(TXC_INT_MASK);
  3836. val &= ~TXC_INT_MASK_VAL(np->port);
  3837. val |= (imask << TXC_INT_MASK_VAL_SHIFT(np->port));
  3838. niu_unlock_parent(np, flags);
  3839. }
  3840. static void niu_txc_port_dma_enable(struct niu *np, int on)
  3841. {
  3842. u64 val = 0;
  3843. if (on) {
  3844. int i;
  3845. for (i = 0; i < np->num_tx_rings; i++)
  3846. val |= (1 << np->tx_rings[i].tx_channel);
  3847. }
  3848. nw64(TXC_PORT_DMA(np->port), val);
  3849. }
  3850. static int niu_init_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  3851. {
  3852. int err, channel = rp->tx_channel;
  3853. u64 val, ring_len;
  3854. err = niu_tx_channel_stop(np, channel);
  3855. if (err)
  3856. return err;
  3857. err = niu_tx_channel_reset(np, channel);
  3858. if (err)
  3859. return err;
  3860. err = niu_tx_channel_lpage_init(np, channel);
  3861. if (err)
  3862. return err;
  3863. nw64(TXC_DMA_MAX(channel), rp->max_burst);
  3864. nw64(TX_ENT_MSK(channel), 0);
  3865. if (rp->descr_dma & ~(TX_RNG_CFIG_STADDR_BASE |
  3866. TX_RNG_CFIG_STADDR)) {
  3867. netdev_err(np->dev, "TX ring channel %d DMA addr (%llx) is not aligned\n",
  3868. channel, (unsigned long long)rp->descr_dma);
  3869. return -EINVAL;
  3870. }
  3871. /* The length field in TX_RNG_CFIG is measured in 64-byte
  3872. * blocks. rp->pending is the number of TX descriptors in
  3873. * our ring, 8 bytes each, thus we divide by 8 bytes more
  3874. * to get the proper value the chip wants.
  3875. */
  3876. ring_len = (rp->pending / 8);
  3877. val = ((ring_len << TX_RNG_CFIG_LEN_SHIFT) |
  3878. rp->descr_dma);
  3879. nw64(TX_RNG_CFIG(channel), val);
  3880. if (((rp->mbox_dma >> 32) & ~TXDMA_MBH_MBADDR) ||
  3881. ((u32)rp->mbox_dma & ~TXDMA_MBL_MBADDR)) {
  3882. netdev_err(np->dev, "TX ring channel %d MBOX addr (%llx) has invalid bits\n",
  3883. channel, (unsigned long long)rp->mbox_dma);
  3884. return -EINVAL;
  3885. }
  3886. nw64(TXDMA_MBH(channel), rp->mbox_dma >> 32);
  3887. nw64(TXDMA_MBL(channel), rp->mbox_dma & TXDMA_MBL_MBADDR);
  3888. nw64(TX_CS(channel), 0);
  3889. rp->last_pkt_cnt = 0;
  3890. return 0;
  3891. }
  3892. static void niu_init_rdc_groups(struct niu *np)
  3893. {
  3894. struct niu_rdc_tables *tp = &np->parent->rdc_group_cfg[np->port];
  3895. int i, first_table_num = tp->first_table_num;
  3896. for (i = 0; i < tp->num_tables; i++) {
  3897. struct rdc_table *tbl = &tp->tables[i];
  3898. int this_table = first_table_num + i;
  3899. int slot;
  3900. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++)
  3901. nw64(RDC_TBL(this_table, slot),
  3902. tbl->rxdma_channel[slot]);
  3903. }
  3904. nw64(DEF_RDC(np->port), np->parent->rdc_default[np->port]);
  3905. }
  3906. static void niu_init_drr_weight(struct niu *np)
  3907. {
  3908. int type = phy_decode(np->parent->port_phy, np->port);
  3909. u64 val;
  3910. switch (type) {
  3911. case PORT_TYPE_10G:
  3912. val = PT_DRR_WEIGHT_DEFAULT_10G;
  3913. break;
  3914. case PORT_TYPE_1G:
  3915. default:
  3916. val = PT_DRR_WEIGHT_DEFAULT_1G;
  3917. break;
  3918. }
  3919. nw64(PT_DRR_WT(np->port), val);
  3920. }
  3921. static int niu_init_hostinfo(struct niu *np)
  3922. {
  3923. struct niu_parent *parent = np->parent;
  3924. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  3925. int i, err, num_alt = niu_num_alt_addr(np);
  3926. int first_rdc_table = tp->first_table_num;
  3927. err = niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  3928. if (err)
  3929. return err;
  3930. err = niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  3931. if (err)
  3932. return err;
  3933. for (i = 0; i < num_alt; i++) {
  3934. err = niu_set_alt_mac_rdc_table(np, i, first_rdc_table, 1);
  3935. if (err)
  3936. return err;
  3937. }
  3938. return 0;
  3939. }
  3940. static int niu_rx_channel_reset(struct niu *np, int channel)
  3941. {
  3942. return niu_set_and_wait_clear(np, RXDMA_CFIG1(channel),
  3943. RXDMA_CFIG1_RST, 1000, 10,
  3944. "RXDMA_CFIG1");
  3945. }
  3946. static int niu_rx_channel_lpage_init(struct niu *np, int channel)
  3947. {
  3948. u64 val;
  3949. nw64(RX_LOG_MASK1(channel), 0);
  3950. nw64(RX_LOG_VAL1(channel), 0);
  3951. nw64(RX_LOG_MASK2(channel), 0);
  3952. nw64(RX_LOG_VAL2(channel), 0);
  3953. nw64(RX_LOG_PAGE_RELO1(channel), 0);
  3954. nw64(RX_LOG_PAGE_RELO2(channel), 0);
  3955. nw64(RX_LOG_PAGE_HDL(channel), 0);
  3956. val = (u64)np->port << RX_LOG_PAGE_VLD_FUNC_SHIFT;
  3957. val |= (RX_LOG_PAGE_VLD_PAGE0 | RX_LOG_PAGE_VLD_PAGE1);
  3958. nw64(RX_LOG_PAGE_VLD(channel), val);
  3959. return 0;
  3960. }
  3961. static void niu_rx_channel_wred_init(struct niu *np, struct rx_ring_info *rp)
  3962. {
  3963. u64 val;
  3964. val = (((u64)rp->nonsyn_window << RDC_RED_PARA_WIN_SHIFT) |
  3965. ((u64)rp->nonsyn_threshold << RDC_RED_PARA_THRE_SHIFT) |
  3966. ((u64)rp->syn_window << RDC_RED_PARA_WIN_SYN_SHIFT) |
  3967. ((u64)rp->syn_threshold << RDC_RED_PARA_THRE_SYN_SHIFT));
  3968. nw64(RDC_RED_PARA(rp->rx_channel), val);
  3969. }
  3970. static int niu_compute_rbr_cfig_b(struct rx_ring_info *rp, u64 *ret)
  3971. {
  3972. u64 val = 0;
  3973. *ret = 0;
  3974. switch (rp->rbr_block_size) {
  3975. case 4 * 1024:
  3976. val |= (RBR_BLKSIZE_4K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3977. break;
  3978. case 8 * 1024:
  3979. val |= (RBR_BLKSIZE_8K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3980. break;
  3981. case 16 * 1024:
  3982. val |= (RBR_BLKSIZE_16K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3983. break;
  3984. case 32 * 1024:
  3985. val |= (RBR_BLKSIZE_32K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3986. break;
  3987. default:
  3988. return -EINVAL;
  3989. }
  3990. val |= RBR_CFIG_B_VLD2;
  3991. switch (rp->rbr_sizes[2]) {
  3992. case 2 * 1024:
  3993. val |= (RBR_BUFSZ2_2K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3994. break;
  3995. case 4 * 1024:
  3996. val |= (RBR_BUFSZ2_4K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3997. break;
  3998. case 8 * 1024:
  3999. val |= (RBR_BUFSZ2_8K << RBR_CFIG_B_BUFSZ2_SHIFT);
  4000. break;
  4001. case 16 * 1024:
  4002. val |= (RBR_BUFSZ2_16K << RBR_CFIG_B_BUFSZ2_SHIFT);
  4003. break;
  4004. default:
  4005. return -EINVAL;
  4006. }
  4007. val |= RBR_CFIG_B_VLD1;
  4008. switch (rp->rbr_sizes[1]) {
  4009. case 1 * 1024:
  4010. val |= (RBR_BUFSZ1_1K << RBR_CFIG_B_BUFSZ1_SHIFT);
  4011. break;
  4012. case 2 * 1024:
  4013. val |= (RBR_BUFSZ1_2K << RBR_CFIG_B_BUFSZ1_SHIFT);
  4014. break;
  4015. case 4 * 1024:
  4016. val |= (RBR_BUFSZ1_4K << RBR_CFIG_B_BUFSZ1_SHIFT);
  4017. break;
  4018. case 8 * 1024:
  4019. val |= (RBR_BUFSZ1_8K << RBR_CFIG_B_BUFSZ1_SHIFT);
  4020. break;
  4021. default:
  4022. return -EINVAL;
  4023. }
  4024. val |= RBR_CFIG_B_VLD0;
  4025. switch (rp->rbr_sizes[0]) {
  4026. case 256:
  4027. val |= (RBR_BUFSZ0_256 << RBR_CFIG_B_BUFSZ0_SHIFT);
  4028. break;
  4029. case 512:
  4030. val |= (RBR_BUFSZ0_512 << RBR_CFIG_B_BUFSZ0_SHIFT);
  4031. break;
  4032. case 1 * 1024:
  4033. val |= (RBR_BUFSZ0_1K << RBR_CFIG_B_BUFSZ0_SHIFT);
  4034. break;
  4035. case 2 * 1024:
  4036. val |= (RBR_BUFSZ0_2K << RBR_CFIG_B_BUFSZ0_SHIFT);
  4037. break;
  4038. default:
  4039. return -EINVAL;
  4040. }
  4041. *ret = val;
  4042. return 0;
  4043. }
  4044. static int niu_enable_rx_channel(struct niu *np, int channel, int on)
  4045. {
  4046. u64 val = nr64(RXDMA_CFIG1(channel));
  4047. int limit;
  4048. if (on)
  4049. val |= RXDMA_CFIG1_EN;
  4050. else
  4051. val &= ~RXDMA_CFIG1_EN;
  4052. nw64(RXDMA_CFIG1(channel), val);
  4053. limit = 1000;
  4054. while (--limit > 0) {
  4055. if (nr64(RXDMA_CFIG1(channel)) & RXDMA_CFIG1_QST)
  4056. break;
  4057. udelay(10);
  4058. }
  4059. if (limit <= 0)
  4060. return -ENODEV;
  4061. return 0;
  4062. }
  4063. static int niu_init_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4064. {
  4065. int err, channel = rp->rx_channel;
  4066. u64 val;
  4067. err = niu_rx_channel_reset(np, channel);
  4068. if (err)
  4069. return err;
  4070. err = niu_rx_channel_lpage_init(np, channel);
  4071. if (err)
  4072. return err;
  4073. niu_rx_channel_wred_init(np, rp);
  4074. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_RBR_EMPTY);
  4075. nw64(RX_DMA_CTL_STAT(channel),
  4076. (RX_DMA_CTL_STAT_MEX |
  4077. RX_DMA_CTL_STAT_RCRTHRES |
  4078. RX_DMA_CTL_STAT_RCRTO |
  4079. RX_DMA_CTL_STAT_RBR_EMPTY));
  4080. nw64(RXDMA_CFIG1(channel), rp->mbox_dma >> 32);
  4081. nw64(RXDMA_CFIG2(channel),
  4082. ((rp->mbox_dma & RXDMA_CFIG2_MBADDR_L) |
  4083. RXDMA_CFIG2_FULL_HDR));
  4084. nw64(RBR_CFIG_A(channel),
  4085. ((u64)rp->rbr_table_size << RBR_CFIG_A_LEN_SHIFT) |
  4086. (rp->rbr_dma & (RBR_CFIG_A_STADDR_BASE | RBR_CFIG_A_STADDR)));
  4087. err = niu_compute_rbr_cfig_b(rp, &val);
  4088. if (err)
  4089. return err;
  4090. nw64(RBR_CFIG_B(channel), val);
  4091. nw64(RCRCFIG_A(channel),
  4092. ((u64)rp->rcr_table_size << RCRCFIG_A_LEN_SHIFT) |
  4093. (rp->rcr_dma & (RCRCFIG_A_STADDR_BASE | RCRCFIG_A_STADDR)));
  4094. nw64(RCRCFIG_B(channel),
  4095. ((u64)rp->rcr_pkt_threshold << RCRCFIG_B_PTHRES_SHIFT) |
  4096. RCRCFIG_B_ENTOUT |
  4097. ((u64)rp->rcr_timeout << RCRCFIG_B_TIMEOUT_SHIFT));
  4098. err = niu_enable_rx_channel(np, channel, 1);
  4099. if (err)
  4100. return err;
  4101. nw64(RBR_KICK(channel), rp->rbr_index);
  4102. val = nr64(RX_DMA_CTL_STAT(channel));
  4103. val |= RX_DMA_CTL_STAT_RBR_EMPTY;
  4104. nw64(RX_DMA_CTL_STAT(channel), val);
  4105. return 0;
  4106. }
  4107. static int niu_init_rx_channels(struct niu *np)
  4108. {
  4109. unsigned long flags;
  4110. u64 seed = jiffies_64;
  4111. int err, i;
  4112. niu_lock_parent(np, flags);
  4113. nw64(RX_DMA_CK_DIV, np->parent->rxdma_clock_divider);
  4114. nw64(RED_RAN_INIT, RED_RAN_INIT_OPMODE | (seed & RED_RAN_INIT_VAL));
  4115. niu_unlock_parent(np, flags);
  4116. /* XXX RXDMA 32bit mode? XXX */
  4117. niu_init_rdc_groups(np);
  4118. niu_init_drr_weight(np);
  4119. err = niu_init_hostinfo(np);
  4120. if (err)
  4121. return err;
  4122. for (i = 0; i < np->num_rx_rings; i++) {
  4123. struct rx_ring_info *rp = &np->rx_rings[i];
  4124. err = niu_init_one_rx_channel(np, rp);
  4125. if (err)
  4126. return err;
  4127. }
  4128. return 0;
  4129. }
  4130. static int niu_set_ip_frag_rule(struct niu *np)
  4131. {
  4132. struct niu_parent *parent = np->parent;
  4133. struct niu_classifier *cp = &np->clas;
  4134. struct niu_tcam_entry *tp;
  4135. int index, err;
  4136. index = cp->tcam_top;
  4137. tp = &parent->tcam[index];
  4138. /* Note that the noport bit is the same in both ipv4 and
  4139. * ipv6 format TCAM entries.
  4140. */
  4141. memset(tp, 0, sizeof(*tp));
  4142. tp->key[1] = TCAM_V4KEY1_NOPORT;
  4143. tp->key_mask[1] = TCAM_V4KEY1_NOPORT;
  4144. tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
  4145. ((u64)0 << TCAM_ASSOCDATA_OFFSET_SHIFT));
  4146. err = tcam_write(np, index, tp->key, tp->key_mask);
  4147. if (err)
  4148. return err;
  4149. err = tcam_assoc_write(np, index, tp->assoc_data);
  4150. if (err)
  4151. return err;
  4152. tp->valid = 1;
  4153. cp->tcam_valid_entries++;
  4154. return 0;
  4155. }
  4156. static int niu_init_classifier_hw(struct niu *np)
  4157. {
  4158. struct niu_parent *parent = np->parent;
  4159. struct niu_classifier *cp = &np->clas;
  4160. int i, err;
  4161. nw64(H1POLY, cp->h1_init);
  4162. nw64(H2POLY, cp->h2_init);
  4163. err = niu_init_hostinfo(np);
  4164. if (err)
  4165. return err;
  4166. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++) {
  4167. struct niu_vlan_rdc *vp = &cp->vlan_mappings[i];
  4168. vlan_tbl_write(np, i, np->port,
  4169. vp->vlan_pref, vp->rdc_num);
  4170. }
  4171. for (i = 0; i < cp->num_alt_mac_mappings; i++) {
  4172. struct niu_altmac_rdc *ap = &cp->alt_mac_mappings[i];
  4173. err = niu_set_alt_mac_rdc_table(np, ap->alt_mac_num,
  4174. ap->rdc_num, ap->mac_pref);
  4175. if (err)
  4176. return err;
  4177. }
  4178. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  4179. int index = i - CLASS_CODE_USER_PROG1;
  4180. err = niu_set_tcam_key(np, i, parent->tcam_key[index]);
  4181. if (err)
  4182. return err;
  4183. err = niu_set_flow_key(np, i, parent->flow_key[index]);
  4184. if (err)
  4185. return err;
  4186. }
  4187. err = niu_set_ip_frag_rule(np);
  4188. if (err)
  4189. return err;
  4190. tcam_enable(np, 1);
  4191. return 0;
  4192. }
  4193. static int niu_zcp_write(struct niu *np, int index, u64 *data)
  4194. {
  4195. nw64(ZCP_RAM_DATA0, data[0]);
  4196. nw64(ZCP_RAM_DATA1, data[1]);
  4197. nw64(ZCP_RAM_DATA2, data[2]);
  4198. nw64(ZCP_RAM_DATA3, data[3]);
  4199. nw64(ZCP_RAM_DATA4, data[4]);
  4200. nw64(ZCP_RAM_BE, ZCP_RAM_BE_VAL);
  4201. nw64(ZCP_RAM_ACC,
  4202. (ZCP_RAM_ACC_WRITE |
  4203. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  4204. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  4205. return niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4206. 1000, 100);
  4207. }
  4208. static int niu_zcp_read(struct niu *np, int index, u64 *data)
  4209. {
  4210. int err;
  4211. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4212. 1000, 100);
  4213. if (err) {
  4214. netdev_err(np->dev, "ZCP read busy won't clear, ZCP_RAM_ACC[%llx]\n",
  4215. (unsigned long long)nr64(ZCP_RAM_ACC));
  4216. return err;
  4217. }
  4218. nw64(ZCP_RAM_ACC,
  4219. (ZCP_RAM_ACC_READ |
  4220. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  4221. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  4222. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4223. 1000, 100);
  4224. if (err) {
  4225. netdev_err(np->dev, "ZCP read busy2 won't clear, ZCP_RAM_ACC[%llx]\n",
  4226. (unsigned long long)nr64(ZCP_RAM_ACC));
  4227. return err;
  4228. }
  4229. data[0] = nr64(ZCP_RAM_DATA0);
  4230. data[1] = nr64(ZCP_RAM_DATA1);
  4231. data[2] = nr64(ZCP_RAM_DATA2);
  4232. data[3] = nr64(ZCP_RAM_DATA3);
  4233. data[4] = nr64(ZCP_RAM_DATA4);
  4234. return 0;
  4235. }
  4236. static void niu_zcp_cfifo_reset(struct niu *np)
  4237. {
  4238. u64 val = nr64(RESET_CFIFO);
  4239. val |= RESET_CFIFO_RST(np->port);
  4240. nw64(RESET_CFIFO, val);
  4241. udelay(10);
  4242. val &= ~RESET_CFIFO_RST(np->port);
  4243. nw64(RESET_CFIFO, val);
  4244. }
  4245. static int niu_init_zcp(struct niu *np)
  4246. {
  4247. u64 data[5], rbuf[5];
  4248. int i, max, err;
  4249. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  4250. if (np->port == 0 || np->port == 1)
  4251. max = ATLAS_P0_P1_CFIFO_ENTRIES;
  4252. else
  4253. max = ATLAS_P2_P3_CFIFO_ENTRIES;
  4254. } else
  4255. max = NIU_CFIFO_ENTRIES;
  4256. data[0] = 0;
  4257. data[1] = 0;
  4258. data[2] = 0;
  4259. data[3] = 0;
  4260. data[4] = 0;
  4261. for (i = 0; i < max; i++) {
  4262. err = niu_zcp_write(np, i, data);
  4263. if (err)
  4264. return err;
  4265. err = niu_zcp_read(np, i, rbuf);
  4266. if (err)
  4267. return err;
  4268. }
  4269. niu_zcp_cfifo_reset(np);
  4270. nw64(CFIFO_ECC(np->port), 0);
  4271. nw64(ZCP_INT_STAT, ZCP_INT_STAT_ALL);
  4272. (void) nr64(ZCP_INT_STAT);
  4273. nw64(ZCP_INT_MASK, ZCP_INT_MASK_ALL);
  4274. return 0;
  4275. }
  4276. static void niu_ipp_write(struct niu *np, int index, u64 *data)
  4277. {
  4278. u64 val = nr64_ipp(IPP_CFIG);
  4279. nw64_ipp(IPP_CFIG, val | IPP_CFIG_DFIFO_PIO_W);
  4280. nw64_ipp(IPP_DFIFO_WR_PTR, index);
  4281. nw64_ipp(IPP_DFIFO_WR0, data[0]);
  4282. nw64_ipp(IPP_DFIFO_WR1, data[1]);
  4283. nw64_ipp(IPP_DFIFO_WR2, data[2]);
  4284. nw64_ipp(IPP_DFIFO_WR3, data[3]);
  4285. nw64_ipp(IPP_DFIFO_WR4, data[4]);
  4286. nw64_ipp(IPP_CFIG, val & ~IPP_CFIG_DFIFO_PIO_W);
  4287. }
  4288. static void niu_ipp_read(struct niu *np, int index, u64 *data)
  4289. {
  4290. nw64_ipp(IPP_DFIFO_RD_PTR, index);
  4291. data[0] = nr64_ipp(IPP_DFIFO_RD0);
  4292. data[1] = nr64_ipp(IPP_DFIFO_RD1);
  4293. data[2] = nr64_ipp(IPP_DFIFO_RD2);
  4294. data[3] = nr64_ipp(IPP_DFIFO_RD3);
  4295. data[4] = nr64_ipp(IPP_DFIFO_RD4);
  4296. }
  4297. static int niu_ipp_reset(struct niu *np)
  4298. {
  4299. return niu_set_and_wait_clear_ipp(np, IPP_CFIG, IPP_CFIG_SOFT_RST,
  4300. 1000, 100, "IPP_CFIG");
  4301. }
  4302. static int niu_init_ipp(struct niu *np)
  4303. {
  4304. u64 data[5], rbuf[5], val;
  4305. int i, max, err;
  4306. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  4307. if (np->port == 0 || np->port == 1)
  4308. max = ATLAS_P0_P1_DFIFO_ENTRIES;
  4309. else
  4310. max = ATLAS_P2_P3_DFIFO_ENTRIES;
  4311. } else
  4312. max = NIU_DFIFO_ENTRIES;
  4313. data[0] = 0;
  4314. data[1] = 0;
  4315. data[2] = 0;
  4316. data[3] = 0;
  4317. data[4] = 0;
  4318. for (i = 0; i < max; i++) {
  4319. niu_ipp_write(np, i, data);
  4320. niu_ipp_read(np, i, rbuf);
  4321. }
  4322. (void) nr64_ipp(IPP_INT_STAT);
  4323. (void) nr64_ipp(IPP_INT_STAT);
  4324. err = niu_ipp_reset(np);
  4325. if (err)
  4326. return err;
  4327. (void) nr64_ipp(IPP_PKT_DIS);
  4328. (void) nr64_ipp(IPP_BAD_CS_CNT);
  4329. (void) nr64_ipp(IPP_ECC);
  4330. (void) nr64_ipp(IPP_INT_STAT);
  4331. nw64_ipp(IPP_MSK, ~IPP_MSK_ALL);
  4332. val = nr64_ipp(IPP_CFIG);
  4333. val &= ~IPP_CFIG_IP_MAX_PKT;
  4334. val |= (IPP_CFIG_IPP_ENABLE |
  4335. IPP_CFIG_DFIFO_ECC_EN |
  4336. IPP_CFIG_DROP_BAD_CRC |
  4337. IPP_CFIG_CKSUM_EN |
  4338. (0x1ffff << IPP_CFIG_IP_MAX_PKT_SHIFT));
  4339. nw64_ipp(IPP_CFIG, val);
  4340. return 0;
  4341. }
  4342. static void niu_handle_led(struct niu *np, int status)
  4343. {
  4344. u64 val;
  4345. val = nr64_mac(XMAC_CONFIG);
  4346. if ((np->flags & NIU_FLAGS_10G) != 0 &&
  4347. (np->flags & NIU_FLAGS_FIBER) != 0) {
  4348. if (status) {
  4349. val |= XMAC_CONFIG_LED_POLARITY;
  4350. val &= ~XMAC_CONFIG_FORCE_LED_ON;
  4351. } else {
  4352. val |= XMAC_CONFIG_FORCE_LED_ON;
  4353. val &= ~XMAC_CONFIG_LED_POLARITY;
  4354. }
  4355. }
  4356. nw64_mac(XMAC_CONFIG, val);
  4357. }
  4358. static void niu_init_xif_xmac(struct niu *np)
  4359. {
  4360. struct niu_link_config *lp = &np->link_config;
  4361. u64 val;
  4362. if (np->flags & NIU_FLAGS_XCVR_SERDES) {
  4363. val = nr64(MIF_CONFIG);
  4364. val |= MIF_CONFIG_ATCA_GE;
  4365. nw64(MIF_CONFIG, val);
  4366. }
  4367. val = nr64_mac(XMAC_CONFIG);
  4368. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  4369. val |= XMAC_CONFIG_TX_OUTPUT_EN;
  4370. if (lp->loopback_mode == LOOPBACK_MAC) {
  4371. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  4372. val |= XMAC_CONFIG_LOOPBACK;
  4373. } else {
  4374. val &= ~XMAC_CONFIG_LOOPBACK;
  4375. }
  4376. if (np->flags & NIU_FLAGS_10G) {
  4377. val &= ~XMAC_CONFIG_LFS_DISABLE;
  4378. } else {
  4379. val |= XMAC_CONFIG_LFS_DISABLE;
  4380. if (!(np->flags & NIU_FLAGS_FIBER) &&
  4381. !(np->flags & NIU_FLAGS_XCVR_SERDES))
  4382. val |= XMAC_CONFIG_1G_PCS_BYPASS;
  4383. else
  4384. val &= ~XMAC_CONFIG_1G_PCS_BYPASS;
  4385. }
  4386. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  4387. if (lp->active_speed == SPEED_100)
  4388. val |= XMAC_CONFIG_SEL_CLK_25MHZ;
  4389. else
  4390. val &= ~XMAC_CONFIG_SEL_CLK_25MHZ;
  4391. nw64_mac(XMAC_CONFIG, val);
  4392. val = nr64_mac(XMAC_CONFIG);
  4393. val &= ~XMAC_CONFIG_MODE_MASK;
  4394. if (np->flags & NIU_FLAGS_10G) {
  4395. val |= XMAC_CONFIG_MODE_XGMII;
  4396. } else {
  4397. if (lp->active_speed == SPEED_1000)
  4398. val |= XMAC_CONFIG_MODE_GMII;
  4399. else
  4400. val |= XMAC_CONFIG_MODE_MII;
  4401. }
  4402. nw64_mac(XMAC_CONFIG, val);
  4403. }
  4404. static void niu_init_xif_bmac(struct niu *np)
  4405. {
  4406. struct niu_link_config *lp = &np->link_config;
  4407. u64 val;
  4408. val = BMAC_XIF_CONFIG_TX_OUTPUT_EN;
  4409. if (lp->loopback_mode == LOOPBACK_MAC)
  4410. val |= BMAC_XIF_CONFIG_MII_LOOPBACK;
  4411. else
  4412. val &= ~BMAC_XIF_CONFIG_MII_LOOPBACK;
  4413. if (lp->active_speed == SPEED_1000)
  4414. val |= BMAC_XIF_CONFIG_GMII_MODE;
  4415. else
  4416. val &= ~BMAC_XIF_CONFIG_GMII_MODE;
  4417. val &= ~(BMAC_XIF_CONFIG_LINK_LED |
  4418. BMAC_XIF_CONFIG_LED_POLARITY);
  4419. if (!(np->flags & NIU_FLAGS_10G) &&
  4420. !(np->flags & NIU_FLAGS_FIBER) &&
  4421. lp->active_speed == SPEED_100)
  4422. val |= BMAC_XIF_CONFIG_25MHZ_CLOCK;
  4423. else
  4424. val &= ~BMAC_XIF_CONFIG_25MHZ_CLOCK;
  4425. nw64_mac(BMAC_XIF_CONFIG, val);
  4426. }
  4427. static void niu_init_xif(struct niu *np)
  4428. {
  4429. if (np->flags & NIU_FLAGS_XMAC)
  4430. niu_init_xif_xmac(np);
  4431. else
  4432. niu_init_xif_bmac(np);
  4433. }
  4434. static void niu_pcs_mii_reset(struct niu *np)
  4435. {
  4436. int limit = 1000;
  4437. u64 val = nr64_pcs(PCS_MII_CTL);
  4438. val |= PCS_MII_CTL_RST;
  4439. nw64_pcs(PCS_MII_CTL, val);
  4440. while ((--limit >= 0) && (val & PCS_MII_CTL_RST)) {
  4441. udelay(100);
  4442. val = nr64_pcs(PCS_MII_CTL);
  4443. }
  4444. }
  4445. static void niu_xpcs_reset(struct niu *np)
  4446. {
  4447. int limit = 1000;
  4448. u64 val = nr64_xpcs(XPCS_CONTROL1);
  4449. val |= XPCS_CONTROL1_RESET;
  4450. nw64_xpcs(XPCS_CONTROL1, val);
  4451. while ((--limit >= 0) && (val & XPCS_CONTROL1_RESET)) {
  4452. udelay(100);
  4453. val = nr64_xpcs(XPCS_CONTROL1);
  4454. }
  4455. }
  4456. static int niu_init_pcs(struct niu *np)
  4457. {
  4458. struct niu_link_config *lp = &np->link_config;
  4459. u64 val;
  4460. switch (np->flags & (NIU_FLAGS_10G |
  4461. NIU_FLAGS_FIBER |
  4462. NIU_FLAGS_XCVR_SERDES)) {
  4463. case NIU_FLAGS_FIBER:
  4464. /* 1G fiber */
  4465. nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
  4466. nw64_pcs(PCS_DPATH_MODE, 0);
  4467. niu_pcs_mii_reset(np);
  4468. break;
  4469. case NIU_FLAGS_10G:
  4470. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  4471. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  4472. /* 10G SERDES */
  4473. if (!(np->flags & NIU_FLAGS_XMAC))
  4474. return -EINVAL;
  4475. /* 10G copper or fiber */
  4476. val = nr64_mac(XMAC_CONFIG);
  4477. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  4478. nw64_mac(XMAC_CONFIG, val);
  4479. niu_xpcs_reset(np);
  4480. val = nr64_xpcs(XPCS_CONTROL1);
  4481. if (lp->loopback_mode == LOOPBACK_PHY)
  4482. val |= XPCS_CONTROL1_LOOPBACK;
  4483. else
  4484. val &= ~XPCS_CONTROL1_LOOPBACK;
  4485. nw64_xpcs(XPCS_CONTROL1, val);
  4486. nw64_xpcs(XPCS_DESKEW_ERR_CNT, 0);
  4487. (void) nr64_xpcs(XPCS_SYMERR_CNT01);
  4488. (void) nr64_xpcs(XPCS_SYMERR_CNT23);
  4489. break;
  4490. case NIU_FLAGS_XCVR_SERDES:
  4491. /* 1G SERDES */
  4492. niu_pcs_mii_reset(np);
  4493. nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
  4494. nw64_pcs(PCS_DPATH_MODE, 0);
  4495. break;
  4496. case 0:
  4497. /* 1G copper */
  4498. case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
  4499. /* 1G RGMII FIBER */
  4500. nw64_pcs(PCS_DPATH_MODE, PCS_DPATH_MODE_MII);
  4501. niu_pcs_mii_reset(np);
  4502. break;
  4503. default:
  4504. return -EINVAL;
  4505. }
  4506. return 0;
  4507. }
  4508. static int niu_reset_tx_xmac(struct niu *np)
  4509. {
  4510. return niu_set_and_wait_clear_mac(np, XTXMAC_SW_RST,
  4511. (XTXMAC_SW_RST_REG_RS |
  4512. XTXMAC_SW_RST_SOFT_RST),
  4513. 1000, 100, "XTXMAC_SW_RST");
  4514. }
  4515. static int niu_reset_tx_bmac(struct niu *np)
  4516. {
  4517. int limit;
  4518. nw64_mac(BTXMAC_SW_RST, BTXMAC_SW_RST_RESET);
  4519. limit = 1000;
  4520. while (--limit >= 0) {
  4521. if (!(nr64_mac(BTXMAC_SW_RST) & BTXMAC_SW_RST_RESET))
  4522. break;
  4523. udelay(100);
  4524. }
  4525. if (limit < 0) {
  4526. dev_err(np->device, "Port %u TX BMAC would not reset, BTXMAC_SW_RST[%llx]\n",
  4527. np->port,
  4528. (unsigned long long) nr64_mac(BTXMAC_SW_RST));
  4529. return -ENODEV;
  4530. }
  4531. return 0;
  4532. }
  4533. static int niu_reset_tx_mac(struct niu *np)
  4534. {
  4535. if (np->flags & NIU_FLAGS_XMAC)
  4536. return niu_reset_tx_xmac(np);
  4537. else
  4538. return niu_reset_tx_bmac(np);
  4539. }
  4540. static void niu_init_tx_xmac(struct niu *np, u64 min, u64 max)
  4541. {
  4542. u64 val;
  4543. val = nr64_mac(XMAC_MIN);
  4544. val &= ~(XMAC_MIN_TX_MIN_PKT_SIZE |
  4545. XMAC_MIN_RX_MIN_PKT_SIZE);
  4546. val |= (min << XMAC_MIN_RX_MIN_PKT_SIZE_SHFT);
  4547. val |= (min << XMAC_MIN_TX_MIN_PKT_SIZE_SHFT);
  4548. nw64_mac(XMAC_MIN, val);
  4549. nw64_mac(XMAC_MAX, max);
  4550. nw64_mac(XTXMAC_STAT_MSK, ~(u64)0);
  4551. val = nr64_mac(XMAC_IPG);
  4552. if (np->flags & NIU_FLAGS_10G) {
  4553. val &= ~XMAC_IPG_IPG_XGMII;
  4554. val |= (IPG_12_15_XGMII << XMAC_IPG_IPG_XGMII_SHIFT);
  4555. } else {
  4556. val &= ~XMAC_IPG_IPG_MII_GMII;
  4557. val |= (IPG_12_MII_GMII << XMAC_IPG_IPG_MII_GMII_SHIFT);
  4558. }
  4559. nw64_mac(XMAC_IPG, val);
  4560. val = nr64_mac(XMAC_CONFIG);
  4561. val &= ~(XMAC_CONFIG_ALWAYS_NO_CRC |
  4562. XMAC_CONFIG_STRETCH_MODE |
  4563. XMAC_CONFIG_VAR_MIN_IPG_EN |
  4564. XMAC_CONFIG_TX_ENABLE);
  4565. nw64_mac(XMAC_CONFIG, val);
  4566. nw64_mac(TXMAC_FRM_CNT, 0);
  4567. nw64_mac(TXMAC_BYTE_CNT, 0);
  4568. }
  4569. static void niu_init_tx_bmac(struct niu *np, u64 min, u64 max)
  4570. {
  4571. u64 val;
  4572. nw64_mac(BMAC_MIN_FRAME, min);
  4573. nw64_mac(BMAC_MAX_FRAME, max);
  4574. nw64_mac(BTXMAC_STATUS_MASK, ~(u64)0);
  4575. nw64_mac(BMAC_CTRL_TYPE, 0x8808);
  4576. nw64_mac(BMAC_PREAMBLE_SIZE, 7);
  4577. val = nr64_mac(BTXMAC_CONFIG);
  4578. val &= ~(BTXMAC_CONFIG_FCS_DISABLE |
  4579. BTXMAC_CONFIG_ENABLE);
  4580. nw64_mac(BTXMAC_CONFIG, val);
  4581. }
  4582. static void niu_init_tx_mac(struct niu *np)
  4583. {
  4584. u64 min, max;
  4585. min = 64;
  4586. if (np->dev->mtu > ETH_DATA_LEN)
  4587. max = 9216;
  4588. else
  4589. max = 1522;
  4590. /* The XMAC_MIN register only accepts values for TX min which
  4591. * have the low 3 bits cleared.
  4592. */
  4593. BUG_ON(min & 0x7);
  4594. if (np->flags & NIU_FLAGS_XMAC)
  4595. niu_init_tx_xmac(np, min, max);
  4596. else
  4597. niu_init_tx_bmac(np, min, max);
  4598. }
  4599. static int niu_reset_rx_xmac(struct niu *np)
  4600. {
  4601. int limit;
  4602. nw64_mac(XRXMAC_SW_RST,
  4603. XRXMAC_SW_RST_REG_RS | XRXMAC_SW_RST_SOFT_RST);
  4604. limit = 1000;
  4605. while (--limit >= 0) {
  4606. if (!(nr64_mac(XRXMAC_SW_RST) & (XRXMAC_SW_RST_REG_RS |
  4607. XRXMAC_SW_RST_SOFT_RST)))
  4608. break;
  4609. udelay(100);
  4610. }
  4611. if (limit < 0) {
  4612. dev_err(np->device, "Port %u RX XMAC would not reset, XRXMAC_SW_RST[%llx]\n",
  4613. np->port,
  4614. (unsigned long long) nr64_mac(XRXMAC_SW_RST));
  4615. return -ENODEV;
  4616. }
  4617. return 0;
  4618. }
  4619. static int niu_reset_rx_bmac(struct niu *np)
  4620. {
  4621. int limit;
  4622. nw64_mac(BRXMAC_SW_RST, BRXMAC_SW_RST_RESET);
  4623. limit = 1000;
  4624. while (--limit >= 0) {
  4625. if (!(nr64_mac(BRXMAC_SW_RST) & BRXMAC_SW_RST_RESET))
  4626. break;
  4627. udelay(100);
  4628. }
  4629. if (limit < 0) {
  4630. dev_err(np->device, "Port %u RX BMAC would not reset, BRXMAC_SW_RST[%llx]\n",
  4631. np->port,
  4632. (unsigned long long) nr64_mac(BRXMAC_SW_RST));
  4633. return -ENODEV;
  4634. }
  4635. return 0;
  4636. }
  4637. static int niu_reset_rx_mac(struct niu *np)
  4638. {
  4639. if (np->flags & NIU_FLAGS_XMAC)
  4640. return niu_reset_rx_xmac(np);
  4641. else
  4642. return niu_reset_rx_bmac(np);
  4643. }
  4644. static void niu_init_rx_xmac(struct niu *np)
  4645. {
  4646. struct niu_parent *parent = np->parent;
  4647. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  4648. int first_rdc_table = tp->first_table_num;
  4649. unsigned long i;
  4650. u64 val;
  4651. nw64_mac(XMAC_ADD_FILT0, 0);
  4652. nw64_mac(XMAC_ADD_FILT1, 0);
  4653. nw64_mac(XMAC_ADD_FILT2, 0);
  4654. nw64_mac(XMAC_ADD_FILT12_MASK, 0);
  4655. nw64_mac(XMAC_ADD_FILT00_MASK, 0);
  4656. for (i = 0; i < MAC_NUM_HASH; i++)
  4657. nw64_mac(XMAC_HASH_TBL(i), 0);
  4658. nw64_mac(XRXMAC_STAT_MSK, ~(u64)0);
  4659. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  4660. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  4661. val = nr64_mac(XMAC_CONFIG);
  4662. val &= ~(XMAC_CONFIG_RX_MAC_ENABLE |
  4663. XMAC_CONFIG_PROMISCUOUS |
  4664. XMAC_CONFIG_PROMISC_GROUP |
  4665. XMAC_CONFIG_ERR_CHK_DIS |
  4666. XMAC_CONFIG_RX_CRC_CHK_DIS |
  4667. XMAC_CONFIG_RESERVED_MULTICAST |
  4668. XMAC_CONFIG_RX_CODEV_CHK_DIS |
  4669. XMAC_CONFIG_ADDR_FILTER_EN |
  4670. XMAC_CONFIG_RCV_PAUSE_ENABLE |
  4671. XMAC_CONFIG_STRIP_CRC |
  4672. XMAC_CONFIG_PASS_FLOW_CTRL |
  4673. XMAC_CONFIG_MAC2IPP_PKT_CNT_EN);
  4674. val |= (XMAC_CONFIG_HASH_FILTER_EN);
  4675. nw64_mac(XMAC_CONFIG, val);
  4676. nw64_mac(RXMAC_BT_CNT, 0);
  4677. nw64_mac(RXMAC_BC_FRM_CNT, 0);
  4678. nw64_mac(RXMAC_MC_FRM_CNT, 0);
  4679. nw64_mac(RXMAC_FRAG_CNT, 0);
  4680. nw64_mac(RXMAC_HIST_CNT1, 0);
  4681. nw64_mac(RXMAC_HIST_CNT2, 0);
  4682. nw64_mac(RXMAC_HIST_CNT3, 0);
  4683. nw64_mac(RXMAC_HIST_CNT4, 0);
  4684. nw64_mac(RXMAC_HIST_CNT5, 0);
  4685. nw64_mac(RXMAC_HIST_CNT6, 0);
  4686. nw64_mac(RXMAC_HIST_CNT7, 0);
  4687. nw64_mac(RXMAC_MPSZER_CNT, 0);
  4688. nw64_mac(RXMAC_CRC_ER_CNT, 0);
  4689. nw64_mac(RXMAC_CD_VIO_CNT, 0);
  4690. nw64_mac(LINK_FAULT_CNT, 0);
  4691. }
  4692. static void niu_init_rx_bmac(struct niu *np)
  4693. {
  4694. struct niu_parent *parent = np->parent;
  4695. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  4696. int first_rdc_table = tp->first_table_num;
  4697. unsigned long i;
  4698. u64 val;
  4699. nw64_mac(BMAC_ADD_FILT0, 0);
  4700. nw64_mac(BMAC_ADD_FILT1, 0);
  4701. nw64_mac(BMAC_ADD_FILT2, 0);
  4702. nw64_mac(BMAC_ADD_FILT12_MASK, 0);
  4703. nw64_mac(BMAC_ADD_FILT00_MASK, 0);
  4704. for (i = 0; i < MAC_NUM_HASH; i++)
  4705. nw64_mac(BMAC_HASH_TBL(i), 0);
  4706. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  4707. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  4708. nw64_mac(BRXMAC_STATUS_MASK, ~(u64)0);
  4709. val = nr64_mac(BRXMAC_CONFIG);
  4710. val &= ~(BRXMAC_CONFIG_ENABLE |
  4711. BRXMAC_CONFIG_STRIP_PAD |
  4712. BRXMAC_CONFIG_STRIP_FCS |
  4713. BRXMAC_CONFIG_PROMISC |
  4714. BRXMAC_CONFIG_PROMISC_GRP |
  4715. BRXMAC_CONFIG_ADDR_FILT_EN |
  4716. BRXMAC_CONFIG_DISCARD_DIS);
  4717. val |= (BRXMAC_CONFIG_HASH_FILT_EN);
  4718. nw64_mac(BRXMAC_CONFIG, val);
  4719. val = nr64_mac(BMAC_ADDR_CMPEN);
  4720. val |= BMAC_ADDR_CMPEN_EN0;
  4721. nw64_mac(BMAC_ADDR_CMPEN, val);
  4722. }
  4723. static void niu_init_rx_mac(struct niu *np)
  4724. {
  4725. niu_set_primary_mac(np, np->dev->dev_addr);
  4726. if (np->flags & NIU_FLAGS_XMAC)
  4727. niu_init_rx_xmac(np);
  4728. else
  4729. niu_init_rx_bmac(np);
  4730. }
  4731. static void niu_enable_tx_xmac(struct niu *np, int on)
  4732. {
  4733. u64 val = nr64_mac(XMAC_CONFIG);
  4734. if (on)
  4735. val |= XMAC_CONFIG_TX_ENABLE;
  4736. else
  4737. val &= ~XMAC_CONFIG_TX_ENABLE;
  4738. nw64_mac(XMAC_CONFIG, val);
  4739. }
  4740. static void niu_enable_tx_bmac(struct niu *np, int on)
  4741. {
  4742. u64 val = nr64_mac(BTXMAC_CONFIG);
  4743. if (on)
  4744. val |= BTXMAC_CONFIG_ENABLE;
  4745. else
  4746. val &= ~BTXMAC_CONFIG_ENABLE;
  4747. nw64_mac(BTXMAC_CONFIG, val);
  4748. }
  4749. static void niu_enable_tx_mac(struct niu *np, int on)
  4750. {
  4751. if (np->flags & NIU_FLAGS_XMAC)
  4752. niu_enable_tx_xmac(np, on);
  4753. else
  4754. niu_enable_tx_bmac(np, on);
  4755. }
  4756. static void niu_enable_rx_xmac(struct niu *np, int on)
  4757. {
  4758. u64 val = nr64_mac(XMAC_CONFIG);
  4759. val &= ~(XMAC_CONFIG_HASH_FILTER_EN |
  4760. XMAC_CONFIG_PROMISCUOUS);
  4761. if (np->flags & NIU_FLAGS_MCAST)
  4762. val |= XMAC_CONFIG_HASH_FILTER_EN;
  4763. if (np->flags & NIU_FLAGS_PROMISC)
  4764. val |= XMAC_CONFIG_PROMISCUOUS;
  4765. if (on)
  4766. val |= XMAC_CONFIG_RX_MAC_ENABLE;
  4767. else
  4768. val &= ~XMAC_CONFIG_RX_MAC_ENABLE;
  4769. nw64_mac(XMAC_CONFIG, val);
  4770. }
  4771. static void niu_enable_rx_bmac(struct niu *np, int on)
  4772. {
  4773. u64 val = nr64_mac(BRXMAC_CONFIG);
  4774. val &= ~(BRXMAC_CONFIG_HASH_FILT_EN |
  4775. BRXMAC_CONFIG_PROMISC);
  4776. if (np->flags & NIU_FLAGS_MCAST)
  4777. val |= BRXMAC_CONFIG_HASH_FILT_EN;
  4778. if (np->flags & NIU_FLAGS_PROMISC)
  4779. val |= BRXMAC_CONFIG_PROMISC;
  4780. if (on)
  4781. val |= BRXMAC_CONFIG_ENABLE;
  4782. else
  4783. val &= ~BRXMAC_CONFIG_ENABLE;
  4784. nw64_mac(BRXMAC_CONFIG, val);
  4785. }
  4786. static void niu_enable_rx_mac(struct niu *np, int on)
  4787. {
  4788. if (np->flags & NIU_FLAGS_XMAC)
  4789. niu_enable_rx_xmac(np, on);
  4790. else
  4791. niu_enable_rx_bmac(np, on);
  4792. }
  4793. static int niu_init_mac(struct niu *np)
  4794. {
  4795. int err;
  4796. niu_init_xif(np);
  4797. err = niu_init_pcs(np);
  4798. if (err)
  4799. return err;
  4800. err = niu_reset_tx_mac(np);
  4801. if (err)
  4802. return err;
  4803. niu_init_tx_mac(np);
  4804. err = niu_reset_rx_mac(np);
  4805. if (err)
  4806. return err;
  4807. niu_init_rx_mac(np);
  4808. /* This looks hookey but the RX MAC reset we just did will
  4809. * undo some of the state we setup in niu_init_tx_mac() so we
  4810. * have to call it again. In particular, the RX MAC reset will
  4811. * set the XMAC_MAX register back to it's default value.
  4812. */
  4813. niu_init_tx_mac(np);
  4814. niu_enable_tx_mac(np, 1);
  4815. niu_enable_rx_mac(np, 1);
  4816. return 0;
  4817. }
  4818. static void niu_stop_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  4819. {
  4820. (void) niu_tx_channel_stop(np, rp->tx_channel);
  4821. }
  4822. static void niu_stop_tx_channels(struct niu *np)
  4823. {
  4824. int i;
  4825. for (i = 0; i < np->num_tx_rings; i++) {
  4826. struct tx_ring_info *rp = &np->tx_rings[i];
  4827. niu_stop_one_tx_channel(np, rp);
  4828. }
  4829. }
  4830. static void niu_reset_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  4831. {
  4832. (void) niu_tx_channel_reset(np, rp->tx_channel);
  4833. }
  4834. static void niu_reset_tx_channels(struct niu *np)
  4835. {
  4836. int i;
  4837. for (i = 0; i < np->num_tx_rings; i++) {
  4838. struct tx_ring_info *rp = &np->tx_rings[i];
  4839. niu_reset_one_tx_channel(np, rp);
  4840. }
  4841. }
  4842. static void niu_stop_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4843. {
  4844. (void) niu_enable_rx_channel(np, rp->rx_channel, 0);
  4845. }
  4846. static void niu_stop_rx_channels(struct niu *np)
  4847. {
  4848. int i;
  4849. for (i = 0; i < np->num_rx_rings; i++) {
  4850. struct rx_ring_info *rp = &np->rx_rings[i];
  4851. niu_stop_one_rx_channel(np, rp);
  4852. }
  4853. }
  4854. static void niu_reset_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4855. {
  4856. int channel = rp->rx_channel;
  4857. (void) niu_rx_channel_reset(np, channel);
  4858. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_ALL);
  4859. nw64(RX_DMA_CTL_STAT(channel), 0);
  4860. (void) niu_enable_rx_channel(np, channel, 0);
  4861. }
  4862. static void niu_reset_rx_channels(struct niu *np)
  4863. {
  4864. int i;
  4865. for (i = 0; i < np->num_rx_rings; i++) {
  4866. struct rx_ring_info *rp = &np->rx_rings[i];
  4867. niu_reset_one_rx_channel(np, rp);
  4868. }
  4869. }
  4870. static void niu_disable_ipp(struct niu *np)
  4871. {
  4872. u64 rd, wr, val;
  4873. int limit;
  4874. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  4875. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  4876. limit = 100;
  4877. while (--limit >= 0 && (rd != wr)) {
  4878. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  4879. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  4880. }
  4881. if (limit < 0 &&
  4882. (rd != 0 && wr != 1)) {
  4883. netdev_err(np->dev, "IPP would not quiesce, rd_ptr[%llx] wr_ptr[%llx]\n",
  4884. (unsigned long long)nr64_ipp(IPP_DFIFO_RD_PTR),
  4885. (unsigned long long)nr64_ipp(IPP_DFIFO_WR_PTR));
  4886. }
  4887. val = nr64_ipp(IPP_CFIG);
  4888. val &= ~(IPP_CFIG_IPP_ENABLE |
  4889. IPP_CFIG_DFIFO_ECC_EN |
  4890. IPP_CFIG_DROP_BAD_CRC |
  4891. IPP_CFIG_CKSUM_EN);
  4892. nw64_ipp(IPP_CFIG, val);
  4893. (void) niu_ipp_reset(np);
  4894. }
  4895. static int niu_init_hw(struct niu *np)
  4896. {
  4897. int i, err;
  4898. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize TXC\n");
  4899. niu_txc_enable_port(np, 1);
  4900. niu_txc_port_dma_enable(np, 1);
  4901. niu_txc_set_imask(np, 0);
  4902. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize TX channels\n");
  4903. for (i = 0; i < np->num_tx_rings; i++) {
  4904. struct tx_ring_info *rp = &np->tx_rings[i];
  4905. err = niu_init_one_tx_channel(np, rp);
  4906. if (err)
  4907. return err;
  4908. }
  4909. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize RX channels\n");
  4910. err = niu_init_rx_channels(np);
  4911. if (err)
  4912. goto out_uninit_tx_channels;
  4913. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize classifier\n");
  4914. err = niu_init_classifier_hw(np);
  4915. if (err)
  4916. goto out_uninit_rx_channels;
  4917. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize ZCP\n");
  4918. err = niu_init_zcp(np);
  4919. if (err)
  4920. goto out_uninit_rx_channels;
  4921. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize IPP\n");
  4922. err = niu_init_ipp(np);
  4923. if (err)
  4924. goto out_uninit_rx_channels;
  4925. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize MAC\n");
  4926. err = niu_init_mac(np);
  4927. if (err)
  4928. goto out_uninit_ipp;
  4929. return 0;
  4930. out_uninit_ipp:
  4931. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit IPP\n");
  4932. niu_disable_ipp(np);
  4933. out_uninit_rx_channels:
  4934. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit RX channels\n");
  4935. niu_stop_rx_channels(np);
  4936. niu_reset_rx_channels(np);
  4937. out_uninit_tx_channels:
  4938. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit TX channels\n");
  4939. niu_stop_tx_channels(np);
  4940. niu_reset_tx_channels(np);
  4941. return err;
  4942. }
  4943. static void niu_stop_hw(struct niu *np)
  4944. {
  4945. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable interrupts\n");
  4946. niu_enable_interrupts(np, 0);
  4947. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable RX MAC\n");
  4948. niu_enable_rx_mac(np, 0);
  4949. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable IPP\n");
  4950. niu_disable_ipp(np);
  4951. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Stop TX channels\n");
  4952. niu_stop_tx_channels(np);
  4953. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Stop RX channels\n");
  4954. niu_stop_rx_channels(np);
  4955. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Reset TX channels\n");
  4956. niu_reset_tx_channels(np);
  4957. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Reset RX channels\n");
  4958. niu_reset_rx_channels(np);
  4959. }
  4960. static void niu_set_irq_name(struct niu *np)
  4961. {
  4962. int port = np->port;
  4963. int i, j = 1;
  4964. sprintf(np->irq_name[0], "%s:MAC", np->dev->name);
  4965. if (port == 0) {
  4966. sprintf(np->irq_name[1], "%s:MIF", np->dev->name);
  4967. sprintf(np->irq_name[2], "%s:SYSERR", np->dev->name);
  4968. j = 3;
  4969. }
  4970. for (i = 0; i < np->num_ldg - j; i++) {
  4971. if (i < np->num_rx_rings)
  4972. sprintf(np->irq_name[i+j], "%s-rx-%d",
  4973. np->dev->name, i);
  4974. else if (i < np->num_tx_rings + np->num_rx_rings)
  4975. sprintf(np->irq_name[i+j], "%s-tx-%d", np->dev->name,
  4976. i - np->num_rx_rings);
  4977. }
  4978. }
  4979. static int niu_request_irq(struct niu *np)
  4980. {
  4981. int i, j, err;
  4982. niu_set_irq_name(np);
  4983. err = 0;
  4984. for (i = 0; i < np->num_ldg; i++) {
  4985. struct niu_ldg *lp = &np->ldg[i];
  4986. err = request_irq(lp->irq, niu_interrupt, IRQF_SHARED,
  4987. np->irq_name[i], lp);
  4988. if (err)
  4989. goto out_free_irqs;
  4990. }
  4991. return 0;
  4992. out_free_irqs:
  4993. for (j = 0; j < i; j++) {
  4994. struct niu_ldg *lp = &np->ldg[j];
  4995. free_irq(lp->irq, lp);
  4996. }
  4997. return err;
  4998. }
  4999. static void niu_free_irq(struct niu *np)
  5000. {
  5001. int i;
  5002. for (i = 0; i < np->num_ldg; i++) {
  5003. struct niu_ldg *lp = &np->ldg[i];
  5004. free_irq(lp->irq, lp);
  5005. }
  5006. }
  5007. static void niu_enable_napi(struct niu *np)
  5008. {
  5009. int i;
  5010. for (i = 0; i < np->num_ldg; i++)
  5011. napi_enable(&np->ldg[i].napi);
  5012. }
  5013. static void niu_disable_napi(struct niu *np)
  5014. {
  5015. int i;
  5016. for (i = 0; i < np->num_ldg; i++)
  5017. napi_disable(&np->ldg[i].napi);
  5018. }
  5019. static int niu_open(struct net_device *dev)
  5020. {
  5021. struct niu *np = netdev_priv(dev);
  5022. int err;
  5023. netif_carrier_off(dev);
  5024. err = niu_alloc_channels(np);
  5025. if (err)
  5026. goto out_err;
  5027. err = niu_enable_interrupts(np, 0);
  5028. if (err)
  5029. goto out_free_channels;
  5030. err = niu_request_irq(np);
  5031. if (err)
  5032. goto out_free_channels;
  5033. niu_enable_napi(np);
  5034. spin_lock_irq(&np->lock);
  5035. err = niu_init_hw(np);
  5036. if (!err) {
  5037. timer_setup(&np->timer, niu_timer, 0);
  5038. np->timer.expires = jiffies + HZ;
  5039. err = niu_enable_interrupts(np, 1);
  5040. if (err)
  5041. niu_stop_hw(np);
  5042. }
  5043. spin_unlock_irq(&np->lock);
  5044. if (err) {
  5045. niu_disable_napi(np);
  5046. goto out_free_irq;
  5047. }
  5048. netif_tx_start_all_queues(dev);
  5049. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  5050. netif_carrier_on(dev);
  5051. add_timer(&np->timer);
  5052. return 0;
  5053. out_free_irq:
  5054. niu_free_irq(np);
  5055. out_free_channels:
  5056. niu_free_channels(np);
  5057. out_err:
  5058. return err;
  5059. }
  5060. static void niu_full_shutdown(struct niu *np, struct net_device *dev)
  5061. {
  5062. cancel_work_sync(&np->reset_task);
  5063. niu_disable_napi(np);
  5064. netif_tx_stop_all_queues(dev);
  5065. del_timer_sync(&np->timer);
  5066. spin_lock_irq(&np->lock);
  5067. niu_stop_hw(np);
  5068. spin_unlock_irq(&np->lock);
  5069. }
  5070. static int niu_close(struct net_device *dev)
  5071. {
  5072. struct niu *np = netdev_priv(dev);
  5073. niu_full_shutdown(np, dev);
  5074. niu_free_irq(np);
  5075. niu_free_channels(np);
  5076. niu_handle_led(np, 0);
  5077. return 0;
  5078. }
  5079. static void niu_sync_xmac_stats(struct niu *np)
  5080. {
  5081. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  5082. mp->tx_frames += nr64_mac(TXMAC_FRM_CNT);
  5083. mp->tx_bytes += nr64_mac(TXMAC_BYTE_CNT);
  5084. mp->rx_link_faults += nr64_mac(LINK_FAULT_CNT);
  5085. mp->rx_align_errors += nr64_mac(RXMAC_ALIGN_ERR_CNT);
  5086. mp->rx_frags += nr64_mac(RXMAC_FRAG_CNT);
  5087. mp->rx_mcasts += nr64_mac(RXMAC_MC_FRM_CNT);
  5088. mp->rx_bcasts += nr64_mac(RXMAC_BC_FRM_CNT);
  5089. mp->rx_hist_cnt1 += nr64_mac(RXMAC_HIST_CNT1);
  5090. mp->rx_hist_cnt2 += nr64_mac(RXMAC_HIST_CNT2);
  5091. mp->rx_hist_cnt3 += nr64_mac(RXMAC_HIST_CNT3);
  5092. mp->rx_hist_cnt4 += nr64_mac(RXMAC_HIST_CNT4);
  5093. mp->rx_hist_cnt5 += nr64_mac(RXMAC_HIST_CNT5);
  5094. mp->rx_hist_cnt6 += nr64_mac(RXMAC_HIST_CNT6);
  5095. mp->rx_hist_cnt7 += nr64_mac(RXMAC_HIST_CNT7);
  5096. mp->rx_octets += nr64_mac(RXMAC_BT_CNT);
  5097. mp->rx_code_violations += nr64_mac(RXMAC_CD_VIO_CNT);
  5098. mp->rx_len_errors += nr64_mac(RXMAC_MPSZER_CNT);
  5099. mp->rx_crc_errors += nr64_mac(RXMAC_CRC_ER_CNT);
  5100. }
  5101. static void niu_sync_bmac_stats(struct niu *np)
  5102. {
  5103. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  5104. mp->tx_bytes += nr64_mac(BTXMAC_BYTE_CNT);
  5105. mp->tx_frames += nr64_mac(BTXMAC_FRM_CNT);
  5106. mp->rx_frames += nr64_mac(BRXMAC_FRAME_CNT);
  5107. mp->rx_align_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  5108. mp->rx_crc_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  5109. mp->rx_len_errors += nr64_mac(BRXMAC_CODE_VIOL_ERR_CNT);
  5110. }
  5111. static void niu_sync_mac_stats(struct niu *np)
  5112. {
  5113. if (np->flags & NIU_FLAGS_XMAC)
  5114. niu_sync_xmac_stats(np);
  5115. else
  5116. niu_sync_bmac_stats(np);
  5117. }
  5118. static void niu_get_rx_stats(struct niu *np,
  5119. struct rtnl_link_stats64 *stats)
  5120. {
  5121. u64 pkts, dropped, errors, bytes;
  5122. struct rx_ring_info *rx_rings;
  5123. int i;
  5124. pkts = dropped = errors = bytes = 0;
  5125. rx_rings = READ_ONCE(np->rx_rings);
  5126. if (!rx_rings)
  5127. goto no_rings;
  5128. for (i = 0; i < np->num_rx_rings; i++) {
  5129. struct rx_ring_info *rp = &rx_rings[i];
  5130. niu_sync_rx_discard_stats(np, rp, 0);
  5131. pkts += rp->rx_packets;
  5132. bytes += rp->rx_bytes;
  5133. dropped += rp->rx_dropped;
  5134. errors += rp->rx_errors;
  5135. }
  5136. no_rings:
  5137. stats->rx_packets = pkts;
  5138. stats->rx_bytes = bytes;
  5139. stats->rx_dropped = dropped;
  5140. stats->rx_errors = errors;
  5141. }
  5142. static void niu_get_tx_stats(struct niu *np,
  5143. struct rtnl_link_stats64 *stats)
  5144. {
  5145. u64 pkts, errors, bytes;
  5146. struct tx_ring_info *tx_rings;
  5147. int i;
  5148. pkts = errors = bytes = 0;
  5149. tx_rings = READ_ONCE(np->tx_rings);
  5150. if (!tx_rings)
  5151. goto no_rings;
  5152. for (i = 0; i < np->num_tx_rings; i++) {
  5153. struct tx_ring_info *rp = &tx_rings[i];
  5154. pkts += rp->tx_packets;
  5155. bytes += rp->tx_bytes;
  5156. errors += rp->tx_errors;
  5157. }
  5158. no_rings:
  5159. stats->tx_packets = pkts;
  5160. stats->tx_bytes = bytes;
  5161. stats->tx_errors = errors;
  5162. }
  5163. static void niu_get_stats(struct net_device *dev,
  5164. struct rtnl_link_stats64 *stats)
  5165. {
  5166. struct niu *np = netdev_priv(dev);
  5167. if (netif_running(dev)) {
  5168. niu_get_rx_stats(np, stats);
  5169. niu_get_tx_stats(np, stats);
  5170. }
  5171. }
  5172. static void niu_load_hash_xmac(struct niu *np, u16 *hash)
  5173. {
  5174. int i;
  5175. for (i = 0; i < 16; i++)
  5176. nw64_mac(XMAC_HASH_TBL(i), hash[i]);
  5177. }
  5178. static void niu_load_hash_bmac(struct niu *np, u16 *hash)
  5179. {
  5180. int i;
  5181. for (i = 0; i < 16; i++)
  5182. nw64_mac(BMAC_HASH_TBL(i), hash[i]);
  5183. }
  5184. static void niu_load_hash(struct niu *np, u16 *hash)
  5185. {
  5186. if (np->flags & NIU_FLAGS_XMAC)
  5187. niu_load_hash_xmac(np, hash);
  5188. else
  5189. niu_load_hash_bmac(np, hash);
  5190. }
  5191. static void niu_set_rx_mode(struct net_device *dev)
  5192. {
  5193. struct niu *np = netdev_priv(dev);
  5194. int i, alt_cnt, err;
  5195. struct netdev_hw_addr *ha;
  5196. unsigned long flags;
  5197. u16 hash[16] = { 0, };
  5198. spin_lock_irqsave(&np->lock, flags);
  5199. niu_enable_rx_mac(np, 0);
  5200. np->flags &= ~(NIU_FLAGS_MCAST | NIU_FLAGS_PROMISC);
  5201. if (dev->flags & IFF_PROMISC)
  5202. np->flags |= NIU_FLAGS_PROMISC;
  5203. if ((dev->flags & IFF_ALLMULTI) || (!netdev_mc_empty(dev)))
  5204. np->flags |= NIU_FLAGS_MCAST;
  5205. alt_cnt = netdev_uc_count(dev);
  5206. if (alt_cnt > niu_num_alt_addr(np)) {
  5207. alt_cnt = 0;
  5208. np->flags |= NIU_FLAGS_PROMISC;
  5209. }
  5210. if (alt_cnt) {
  5211. int index = 0;
  5212. netdev_for_each_uc_addr(ha, dev) {
  5213. err = niu_set_alt_mac(np, index, ha->addr);
  5214. if (err)
  5215. netdev_warn(dev, "Error %d adding alt mac %d\n",
  5216. err, index);
  5217. err = niu_enable_alt_mac(np, index, 1);
  5218. if (err)
  5219. netdev_warn(dev, "Error %d enabling alt mac %d\n",
  5220. err, index);
  5221. index++;
  5222. }
  5223. } else {
  5224. int alt_start;
  5225. if (np->flags & NIU_FLAGS_XMAC)
  5226. alt_start = 0;
  5227. else
  5228. alt_start = 1;
  5229. for (i = alt_start; i < niu_num_alt_addr(np); i++) {
  5230. err = niu_enable_alt_mac(np, i, 0);
  5231. if (err)
  5232. netdev_warn(dev, "Error %d disabling alt mac %d\n",
  5233. err, i);
  5234. }
  5235. }
  5236. if (dev->flags & IFF_ALLMULTI) {
  5237. for (i = 0; i < 16; i++)
  5238. hash[i] = 0xffff;
  5239. } else if (!netdev_mc_empty(dev)) {
  5240. netdev_for_each_mc_addr(ha, dev) {
  5241. u32 crc = ether_crc_le(ETH_ALEN, ha->addr);
  5242. crc >>= 24;
  5243. hash[crc >> 4] |= (1 << (15 - (crc & 0xf)));
  5244. }
  5245. }
  5246. if (np->flags & NIU_FLAGS_MCAST)
  5247. niu_load_hash(np, hash);
  5248. niu_enable_rx_mac(np, 1);
  5249. spin_unlock_irqrestore(&np->lock, flags);
  5250. }
  5251. static int niu_set_mac_addr(struct net_device *dev, void *p)
  5252. {
  5253. struct niu *np = netdev_priv(dev);
  5254. struct sockaddr *addr = p;
  5255. unsigned long flags;
  5256. if (!is_valid_ether_addr(addr->sa_data))
  5257. return -EADDRNOTAVAIL;
  5258. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  5259. if (!netif_running(dev))
  5260. return 0;
  5261. spin_lock_irqsave(&np->lock, flags);
  5262. niu_enable_rx_mac(np, 0);
  5263. niu_set_primary_mac(np, dev->dev_addr);
  5264. niu_enable_rx_mac(np, 1);
  5265. spin_unlock_irqrestore(&np->lock, flags);
  5266. return 0;
  5267. }
  5268. static int niu_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  5269. {
  5270. return -EOPNOTSUPP;
  5271. }
  5272. static void niu_netif_stop(struct niu *np)
  5273. {
  5274. netif_trans_update(np->dev); /* prevent tx timeout */
  5275. niu_disable_napi(np);
  5276. netif_tx_disable(np->dev);
  5277. }
  5278. static void niu_netif_start(struct niu *np)
  5279. {
  5280. /* NOTE: unconditional netif_wake_queue is only appropriate
  5281. * so long as all callers are assured to have free tx slots
  5282. * (such as after niu_init_hw).
  5283. */
  5284. netif_tx_wake_all_queues(np->dev);
  5285. niu_enable_napi(np);
  5286. niu_enable_interrupts(np, 1);
  5287. }
  5288. static void niu_reset_buffers(struct niu *np)
  5289. {
  5290. int i, j, k, err;
  5291. if (np->rx_rings) {
  5292. for (i = 0; i < np->num_rx_rings; i++) {
  5293. struct rx_ring_info *rp = &np->rx_rings[i];
  5294. for (j = 0, k = 0; j < MAX_RBR_RING_SIZE; j++) {
  5295. struct page *page;
  5296. page = rp->rxhash[j];
  5297. while (page) {
  5298. struct page *next =
  5299. (struct page *) page->mapping;
  5300. u64 base = page->index;
  5301. base = base >> RBR_DESCR_ADDR_SHIFT;
  5302. rp->rbr[k++] = cpu_to_le32(base);
  5303. page = next;
  5304. }
  5305. }
  5306. for (; k < MAX_RBR_RING_SIZE; k++) {
  5307. err = niu_rbr_add_page(np, rp, GFP_ATOMIC, k);
  5308. if (unlikely(err))
  5309. break;
  5310. }
  5311. rp->rbr_index = rp->rbr_table_size - 1;
  5312. rp->rcr_index = 0;
  5313. rp->rbr_pending = 0;
  5314. rp->rbr_refill_pending = 0;
  5315. }
  5316. }
  5317. if (np->tx_rings) {
  5318. for (i = 0; i < np->num_tx_rings; i++) {
  5319. struct tx_ring_info *rp = &np->tx_rings[i];
  5320. for (j = 0; j < MAX_TX_RING_SIZE; j++) {
  5321. if (rp->tx_buffs[j].skb)
  5322. (void) release_tx_packet(np, rp, j);
  5323. }
  5324. rp->pending = MAX_TX_RING_SIZE;
  5325. rp->prod = 0;
  5326. rp->cons = 0;
  5327. rp->wrap_bit = 0;
  5328. }
  5329. }
  5330. }
  5331. static void niu_reset_task(struct work_struct *work)
  5332. {
  5333. struct niu *np = container_of(work, struct niu, reset_task);
  5334. unsigned long flags;
  5335. int err;
  5336. spin_lock_irqsave(&np->lock, flags);
  5337. if (!netif_running(np->dev)) {
  5338. spin_unlock_irqrestore(&np->lock, flags);
  5339. return;
  5340. }
  5341. spin_unlock_irqrestore(&np->lock, flags);
  5342. del_timer_sync(&np->timer);
  5343. niu_netif_stop(np);
  5344. spin_lock_irqsave(&np->lock, flags);
  5345. niu_stop_hw(np);
  5346. spin_unlock_irqrestore(&np->lock, flags);
  5347. niu_reset_buffers(np);
  5348. spin_lock_irqsave(&np->lock, flags);
  5349. err = niu_init_hw(np);
  5350. if (!err) {
  5351. np->timer.expires = jiffies + HZ;
  5352. add_timer(&np->timer);
  5353. niu_netif_start(np);
  5354. }
  5355. spin_unlock_irqrestore(&np->lock, flags);
  5356. }
  5357. static void niu_tx_timeout(struct net_device *dev)
  5358. {
  5359. struct niu *np = netdev_priv(dev);
  5360. dev_err(np->device, "%s: Transmit timed out, resetting\n",
  5361. dev->name);
  5362. schedule_work(&np->reset_task);
  5363. }
  5364. static void niu_set_txd(struct tx_ring_info *rp, int index,
  5365. u64 mapping, u64 len, u64 mark,
  5366. u64 n_frags)
  5367. {
  5368. __le64 *desc = &rp->descr[index];
  5369. *desc = cpu_to_le64(mark |
  5370. (n_frags << TX_DESC_NUM_PTR_SHIFT) |
  5371. (len << TX_DESC_TR_LEN_SHIFT) |
  5372. (mapping & TX_DESC_SAD));
  5373. }
  5374. static u64 niu_compute_tx_flags(struct sk_buff *skb, struct ethhdr *ehdr,
  5375. u64 pad_bytes, u64 len)
  5376. {
  5377. u16 eth_proto, eth_proto_inner;
  5378. u64 csum_bits, l3off, ihl, ret;
  5379. u8 ip_proto;
  5380. int ipv6;
  5381. eth_proto = be16_to_cpu(ehdr->h_proto);
  5382. eth_proto_inner = eth_proto;
  5383. if (eth_proto == ETH_P_8021Q) {
  5384. struct vlan_ethhdr *vp = (struct vlan_ethhdr *) ehdr;
  5385. __be16 val = vp->h_vlan_encapsulated_proto;
  5386. eth_proto_inner = be16_to_cpu(val);
  5387. }
  5388. ipv6 = ihl = 0;
  5389. switch (skb->protocol) {
  5390. case cpu_to_be16(ETH_P_IP):
  5391. ip_proto = ip_hdr(skb)->protocol;
  5392. ihl = ip_hdr(skb)->ihl;
  5393. break;
  5394. case cpu_to_be16(ETH_P_IPV6):
  5395. ip_proto = ipv6_hdr(skb)->nexthdr;
  5396. ihl = (40 >> 2);
  5397. ipv6 = 1;
  5398. break;
  5399. default:
  5400. ip_proto = ihl = 0;
  5401. break;
  5402. }
  5403. csum_bits = TXHDR_CSUM_NONE;
  5404. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  5405. u64 start, stuff;
  5406. csum_bits = (ip_proto == IPPROTO_TCP ?
  5407. TXHDR_CSUM_TCP :
  5408. (ip_proto == IPPROTO_UDP ?
  5409. TXHDR_CSUM_UDP : TXHDR_CSUM_SCTP));
  5410. start = skb_checksum_start_offset(skb) -
  5411. (pad_bytes + sizeof(struct tx_pkt_hdr));
  5412. stuff = start + skb->csum_offset;
  5413. csum_bits |= (start / 2) << TXHDR_L4START_SHIFT;
  5414. csum_bits |= (stuff / 2) << TXHDR_L4STUFF_SHIFT;
  5415. }
  5416. l3off = skb_network_offset(skb) -
  5417. (pad_bytes + sizeof(struct tx_pkt_hdr));
  5418. ret = (((pad_bytes / 2) << TXHDR_PAD_SHIFT) |
  5419. (len << TXHDR_LEN_SHIFT) |
  5420. ((l3off / 2) << TXHDR_L3START_SHIFT) |
  5421. (ihl << TXHDR_IHL_SHIFT) |
  5422. ((eth_proto_inner < ETH_P_802_3_MIN) ? TXHDR_LLC : 0) |
  5423. ((eth_proto == ETH_P_8021Q) ? TXHDR_VLAN : 0) |
  5424. (ipv6 ? TXHDR_IP_VER : 0) |
  5425. csum_bits);
  5426. return ret;
  5427. }
  5428. static netdev_tx_t niu_start_xmit(struct sk_buff *skb,
  5429. struct net_device *dev)
  5430. {
  5431. struct niu *np = netdev_priv(dev);
  5432. unsigned long align, headroom;
  5433. struct netdev_queue *txq;
  5434. struct tx_ring_info *rp;
  5435. struct tx_pkt_hdr *tp;
  5436. unsigned int len, nfg;
  5437. struct ethhdr *ehdr;
  5438. int prod, i, tlen;
  5439. u64 mapping, mrk;
  5440. i = skb_get_queue_mapping(skb);
  5441. rp = &np->tx_rings[i];
  5442. txq = netdev_get_tx_queue(dev, i);
  5443. if (niu_tx_avail(rp) <= (skb_shinfo(skb)->nr_frags + 1)) {
  5444. netif_tx_stop_queue(txq);
  5445. dev_err(np->device, "%s: BUG! Tx ring full when queue awake!\n", dev->name);
  5446. rp->tx_errors++;
  5447. return NETDEV_TX_BUSY;
  5448. }
  5449. if (eth_skb_pad(skb))
  5450. goto out;
  5451. len = sizeof(struct tx_pkt_hdr) + 15;
  5452. if (skb_headroom(skb) < len) {
  5453. struct sk_buff *skb_new;
  5454. skb_new = skb_realloc_headroom(skb, len);
  5455. if (!skb_new)
  5456. goto out_drop;
  5457. kfree_skb(skb);
  5458. skb = skb_new;
  5459. } else
  5460. skb_orphan(skb);
  5461. align = ((unsigned long) skb->data & (16 - 1));
  5462. headroom = align + sizeof(struct tx_pkt_hdr);
  5463. ehdr = (struct ethhdr *) skb->data;
  5464. tp = skb_push(skb, headroom);
  5465. len = skb->len - sizeof(struct tx_pkt_hdr);
  5466. tp->flags = cpu_to_le64(niu_compute_tx_flags(skb, ehdr, align, len));
  5467. tp->resv = 0;
  5468. len = skb_headlen(skb);
  5469. mapping = np->ops->map_single(np->device, skb->data,
  5470. len, DMA_TO_DEVICE);
  5471. prod = rp->prod;
  5472. rp->tx_buffs[prod].skb = skb;
  5473. rp->tx_buffs[prod].mapping = mapping;
  5474. mrk = TX_DESC_SOP;
  5475. if (++rp->mark_counter == rp->mark_freq) {
  5476. rp->mark_counter = 0;
  5477. mrk |= TX_DESC_MARK;
  5478. rp->mark_pending++;
  5479. }
  5480. tlen = len;
  5481. nfg = skb_shinfo(skb)->nr_frags;
  5482. while (tlen > 0) {
  5483. tlen -= MAX_TX_DESC_LEN;
  5484. nfg++;
  5485. }
  5486. while (len > 0) {
  5487. unsigned int this_len = len;
  5488. if (this_len > MAX_TX_DESC_LEN)
  5489. this_len = MAX_TX_DESC_LEN;
  5490. niu_set_txd(rp, prod, mapping, this_len, mrk, nfg);
  5491. mrk = nfg = 0;
  5492. prod = NEXT_TX(rp, prod);
  5493. mapping += this_len;
  5494. len -= this_len;
  5495. }
  5496. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5497. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5498. len = skb_frag_size(frag);
  5499. mapping = np->ops->map_page(np->device, skb_frag_page(frag),
  5500. frag->page_offset, len,
  5501. DMA_TO_DEVICE);
  5502. rp->tx_buffs[prod].skb = NULL;
  5503. rp->tx_buffs[prod].mapping = mapping;
  5504. niu_set_txd(rp, prod, mapping, len, 0, 0);
  5505. prod = NEXT_TX(rp, prod);
  5506. }
  5507. if (prod < rp->prod)
  5508. rp->wrap_bit ^= TX_RING_KICK_WRAP;
  5509. rp->prod = prod;
  5510. nw64(TX_RING_KICK(rp->tx_channel), rp->wrap_bit | (prod << 3));
  5511. if (unlikely(niu_tx_avail(rp) <= (MAX_SKB_FRAGS + 1))) {
  5512. netif_tx_stop_queue(txq);
  5513. if (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp))
  5514. netif_tx_wake_queue(txq);
  5515. }
  5516. out:
  5517. return NETDEV_TX_OK;
  5518. out_drop:
  5519. rp->tx_errors++;
  5520. kfree_skb(skb);
  5521. goto out;
  5522. }
  5523. static int niu_change_mtu(struct net_device *dev, int new_mtu)
  5524. {
  5525. struct niu *np = netdev_priv(dev);
  5526. int err, orig_jumbo, new_jumbo;
  5527. orig_jumbo = (dev->mtu > ETH_DATA_LEN);
  5528. new_jumbo = (new_mtu > ETH_DATA_LEN);
  5529. dev->mtu = new_mtu;
  5530. if (!netif_running(dev) ||
  5531. (orig_jumbo == new_jumbo))
  5532. return 0;
  5533. niu_full_shutdown(np, dev);
  5534. niu_free_channels(np);
  5535. niu_enable_napi(np);
  5536. err = niu_alloc_channels(np);
  5537. if (err)
  5538. return err;
  5539. spin_lock_irq(&np->lock);
  5540. err = niu_init_hw(np);
  5541. if (!err) {
  5542. timer_setup(&np->timer, niu_timer, 0);
  5543. np->timer.expires = jiffies + HZ;
  5544. err = niu_enable_interrupts(np, 1);
  5545. if (err)
  5546. niu_stop_hw(np);
  5547. }
  5548. spin_unlock_irq(&np->lock);
  5549. if (!err) {
  5550. netif_tx_start_all_queues(dev);
  5551. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  5552. netif_carrier_on(dev);
  5553. add_timer(&np->timer);
  5554. }
  5555. return err;
  5556. }
  5557. static void niu_get_drvinfo(struct net_device *dev,
  5558. struct ethtool_drvinfo *info)
  5559. {
  5560. struct niu *np = netdev_priv(dev);
  5561. struct niu_vpd *vpd = &np->vpd;
  5562. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  5563. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  5564. snprintf(info->fw_version, sizeof(info->fw_version), "%d.%d",
  5565. vpd->fcode_major, vpd->fcode_minor);
  5566. if (np->parent->plat_type != PLAT_TYPE_NIU)
  5567. strlcpy(info->bus_info, pci_name(np->pdev),
  5568. sizeof(info->bus_info));
  5569. }
  5570. static int niu_get_link_ksettings(struct net_device *dev,
  5571. struct ethtool_link_ksettings *cmd)
  5572. {
  5573. struct niu *np = netdev_priv(dev);
  5574. struct niu_link_config *lp;
  5575. lp = &np->link_config;
  5576. memset(cmd, 0, sizeof(*cmd));
  5577. cmd->base.phy_address = np->phy_addr;
  5578. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  5579. lp->supported);
  5580. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  5581. lp->active_advertising);
  5582. cmd->base.autoneg = lp->active_autoneg;
  5583. cmd->base.speed = lp->active_speed;
  5584. cmd->base.duplex = lp->active_duplex;
  5585. cmd->base.port = (np->flags & NIU_FLAGS_FIBER) ? PORT_FIBRE : PORT_TP;
  5586. return 0;
  5587. }
  5588. static int niu_set_link_ksettings(struct net_device *dev,
  5589. const struct ethtool_link_ksettings *cmd)
  5590. {
  5591. struct niu *np = netdev_priv(dev);
  5592. struct niu_link_config *lp = &np->link_config;
  5593. ethtool_convert_link_mode_to_legacy_u32(&lp->advertising,
  5594. cmd->link_modes.advertising);
  5595. lp->speed = cmd->base.speed;
  5596. lp->duplex = cmd->base.duplex;
  5597. lp->autoneg = cmd->base.autoneg;
  5598. return niu_init_link(np);
  5599. }
  5600. static u32 niu_get_msglevel(struct net_device *dev)
  5601. {
  5602. struct niu *np = netdev_priv(dev);
  5603. return np->msg_enable;
  5604. }
  5605. static void niu_set_msglevel(struct net_device *dev, u32 value)
  5606. {
  5607. struct niu *np = netdev_priv(dev);
  5608. np->msg_enable = value;
  5609. }
  5610. static int niu_nway_reset(struct net_device *dev)
  5611. {
  5612. struct niu *np = netdev_priv(dev);
  5613. if (np->link_config.autoneg)
  5614. return niu_init_link(np);
  5615. return 0;
  5616. }
  5617. static int niu_get_eeprom_len(struct net_device *dev)
  5618. {
  5619. struct niu *np = netdev_priv(dev);
  5620. return np->eeprom_len;
  5621. }
  5622. static int niu_get_eeprom(struct net_device *dev,
  5623. struct ethtool_eeprom *eeprom, u8 *data)
  5624. {
  5625. struct niu *np = netdev_priv(dev);
  5626. u32 offset, len, val;
  5627. offset = eeprom->offset;
  5628. len = eeprom->len;
  5629. if (offset + len < offset)
  5630. return -EINVAL;
  5631. if (offset >= np->eeprom_len)
  5632. return -EINVAL;
  5633. if (offset + len > np->eeprom_len)
  5634. len = eeprom->len = np->eeprom_len - offset;
  5635. if (offset & 3) {
  5636. u32 b_offset, b_count;
  5637. b_offset = offset & 3;
  5638. b_count = 4 - b_offset;
  5639. if (b_count > len)
  5640. b_count = len;
  5641. val = nr64(ESPC_NCR((offset - b_offset) / 4));
  5642. memcpy(data, ((char *)&val) + b_offset, b_count);
  5643. data += b_count;
  5644. len -= b_count;
  5645. offset += b_count;
  5646. }
  5647. while (len >= 4) {
  5648. val = nr64(ESPC_NCR(offset / 4));
  5649. memcpy(data, &val, 4);
  5650. data += 4;
  5651. len -= 4;
  5652. offset += 4;
  5653. }
  5654. if (len) {
  5655. val = nr64(ESPC_NCR(offset / 4));
  5656. memcpy(data, &val, len);
  5657. }
  5658. return 0;
  5659. }
  5660. static void niu_ethflow_to_l3proto(int flow_type, u8 *pid)
  5661. {
  5662. switch (flow_type) {
  5663. case TCP_V4_FLOW:
  5664. case TCP_V6_FLOW:
  5665. *pid = IPPROTO_TCP;
  5666. break;
  5667. case UDP_V4_FLOW:
  5668. case UDP_V6_FLOW:
  5669. *pid = IPPROTO_UDP;
  5670. break;
  5671. case SCTP_V4_FLOW:
  5672. case SCTP_V6_FLOW:
  5673. *pid = IPPROTO_SCTP;
  5674. break;
  5675. case AH_V4_FLOW:
  5676. case AH_V6_FLOW:
  5677. *pid = IPPROTO_AH;
  5678. break;
  5679. case ESP_V4_FLOW:
  5680. case ESP_V6_FLOW:
  5681. *pid = IPPROTO_ESP;
  5682. break;
  5683. default:
  5684. *pid = 0;
  5685. break;
  5686. }
  5687. }
  5688. static int niu_class_to_ethflow(u64 class, int *flow_type)
  5689. {
  5690. switch (class) {
  5691. case CLASS_CODE_TCP_IPV4:
  5692. *flow_type = TCP_V4_FLOW;
  5693. break;
  5694. case CLASS_CODE_UDP_IPV4:
  5695. *flow_type = UDP_V4_FLOW;
  5696. break;
  5697. case CLASS_CODE_AH_ESP_IPV4:
  5698. *flow_type = AH_V4_FLOW;
  5699. break;
  5700. case CLASS_CODE_SCTP_IPV4:
  5701. *flow_type = SCTP_V4_FLOW;
  5702. break;
  5703. case CLASS_CODE_TCP_IPV6:
  5704. *flow_type = TCP_V6_FLOW;
  5705. break;
  5706. case CLASS_CODE_UDP_IPV6:
  5707. *flow_type = UDP_V6_FLOW;
  5708. break;
  5709. case CLASS_CODE_AH_ESP_IPV6:
  5710. *flow_type = AH_V6_FLOW;
  5711. break;
  5712. case CLASS_CODE_SCTP_IPV6:
  5713. *flow_type = SCTP_V6_FLOW;
  5714. break;
  5715. case CLASS_CODE_USER_PROG1:
  5716. case CLASS_CODE_USER_PROG2:
  5717. case CLASS_CODE_USER_PROG3:
  5718. case CLASS_CODE_USER_PROG4:
  5719. *flow_type = IP_USER_FLOW;
  5720. break;
  5721. default:
  5722. return -EINVAL;
  5723. }
  5724. return 0;
  5725. }
  5726. static int niu_ethflow_to_class(int flow_type, u64 *class)
  5727. {
  5728. switch (flow_type) {
  5729. case TCP_V4_FLOW:
  5730. *class = CLASS_CODE_TCP_IPV4;
  5731. break;
  5732. case UDP_V4_FLOW:
  5733. *class = CLASS_CODE_UDP_IPV4;
  5734. break;
  5735. case AH_ESP_V4_FLOW:
  5736. case AH_V4_FLOW:
  5737. case ESP_V4_FLOW:
  5738. *class = CLASS_CODE_AH_ESP_IPV4;
  5739. break;
  5740. case SCTP_V4_FLOW:
  5741. *class = CLASS_CODE_SCTP_IPV4;
  5742. break;
  5743. case TCP_V6_FLOW:
  5744. *class = CLASS_CODE_TCP_IPV6;
  5745. break;
  5746. case UDP_V6_FLOW:
  5747. *class = CLASS_CODE_UDP_IPV6;
  5748. break;
  5749. case AH_ESP_V6_FLOW:
  5750. case AH_V6_FLOW:
  5751. case ESP_V6_FLOW:
  5752. *class = CLASS_CODE_AH_ESP_IPV6;
  5753. break;
  5754. case SCTP_V6_FLOW:
  5755. *class = CLASS_CODE_SCTP_IPV6;
  5756. break;
  5757. default:
  5758. return 0;
  5759. }
  5760. return 1;
  5761. }
  5762. static u64 niu_flowkey_to_ethflow(u64 flow_key)
  5763. {
  5764. u64 ethflow = 0;
  5765. if (flow_key & FLOW_KEY_L2DA)
  5766. ethflow |= RXH_L2DA;
  5767. if (flow_key & FLOW_KEY_VLAN)
  5768. ethflow |= RXH_VLAN;
  5769. if (flow_key & FLOW_KEY_IPSA)
  5770. ethflow |= RXH_IP_SRC;
  5771. if (flow_key & FLOW_KEY_IPDA)
  5772. ethflow |= RXH_IP_DST;
  5773. if (flow_key & FLOW_KEY_PROTO)
  5774. ethflow |= RXH_L3_PROTO;
  5775. if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT))
  5776. ethflow |= RXH_L4_B_0_1;
  5777. if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT))
  5778. ethflow |= RXH_L4_B_2_3;
  5779. return ethflow;
  5780. }
  5781. static int niu_ethflow_to_flowkey(u64 ethflow, u64 *flow_key)
  5782. {
  5783. u64 key = 0;
  5784. if (ethflow & RXH_L2DA)
  5785. key |= FLOW_KEY_L2DA;
  5786. if (ethflow & RXH_VLAN)
  5787. key |= FLOW_KEY_VLAN;
  5788. if (ethflow & RXH_IP_SRC)
  5789. key |= FLOW_KEY_IPSA;
  5790. if (ethflow & RXH_IP_DST)
  5791. key |= FLOW_KEY_IPDA;
  5792. if (ethflow & RXH_L3_PROTO)
  5793. key |= FLOW_KEY_PROTO;
  5794. if (ethflow & RXH_L4_B_0_1)
  5795. key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT);
  5796. if (ethflow & RXH_L4_B_2_3)
  5797. key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT);
  5798. *flow_key = key;
  5799. return 1;
  5800. }
  5801. static int niu_get_hash_opts(struct niu *np, struct ethtool_rxnfc *nfc)
  5802. {
  5803. u64 class;
  5804. nfc->data = 0;
  5805. if (!niu_ethflow_to_class(nfc->flow_type, &class))
  5806. return -EINVAL;
  5807. if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
  5808. TCAM_KEY_DISC)
  5809. nfc->data = RXH_DISCARD;
  5810. else
  5811. nfc->data = niu_flowkey_to_ethflow(np->parent->flow_key[class -
  5812. CLASS_CODE_USER_PROG1]);
  5813. return 0;
  5814. }
  5815. static void niu_get_ip4fs_from_tcam_key(struct niu_tcam_entry *tp,
  5816. struct ethtool_rx_flow_spec *fsp)
  5817. {
  5818. u32 tmp;
  5819. u16 prt;
  5820. tmp = (tp->key[3] & TCAM_V4KEY3_SADDR) >> TCAM_V4KEY3_SADDR_SHIFT;
  5821. fsp->h_u.tcp_ip4_spec.ip4src = cpu_to_be32(tmp);
  5822. tmp = (tp->key[3] & TCAM_V4KEY3_DADDR) >> TCAM_V4KEY3_DADDR_SHIFT;
  5823. fsp->h_u.tcp_ip4_spec.ip4dst = cpu_to_be32(tmp);
  5824. tmp = (tp->key_mask[3] & TCAM_V4KEY3_SADDR) >> TCAM_V4KEY3_SADDR_SHIFT;
  5825. fsp->m_u.tcp_ip4_spec.ip4src = cpu_to_be32(tmp);
  5826. tmp = (tp->key_mask[3] & TCAM_V4KEY3_DADDR) >> TCAM_V4KEY3_DADDR_SHIFT;
  5827. fsp->m_u.tcp_ip4_spec.ip4dst = cpu_to_be32(tmp);
  5828. fsp->h_u.tcp_ip4_spec.tos = (tp->key[2] & TCAM_V4KEY2_TOS) >>
  5829. TCAM_V4KEY2_TOS_SHIFT;
  5830. fsp->m_u.tcp_ip4_spec.tos = (tp->key_mask[2] & TCAM_V4KEY2_TOS) >>
  5831. TCAM_V4KEY2_TOS_SHIFT;
  5832. switch (fsp->flow_type) {
  5833. case TCP_V4_FLOW:
  5834. case UDP_V4_FLOW:
  5835. case SCTP_V4_FLOW:
  5836. prt = ((tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
  5837. TCAM_V4KEY2_PORT_SPI_SHIFT) >> 16;
  5838. fsp->h_u.tcp_ip4_spec.psrc = cpu_to_be16(prt);
  5839. prt = ((tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
  5840. TCAM_V4KEY2_PORT_SPI_SHIFT) & 0xffff;
  5841. fsp->h_u.tcp_ip4_spec.pdst = cpu_to_be16(prt);
  5842. prt = ((tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
  5843. TCAM_V4KEY2_PORT_SPI_SHIFT) >> 16;
  5844. fsp->m_u.tcp_ip4_spec.psrc = cpu_to_be16(prt);
  5845. prt = ((tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
  5846. TCAM_V4KEY2_PORT_SPI_SHIFT) & 0xffff;
  5847. fsp->m_u.tcp_ip4_spec.pdst = cpu_to_be16(prt);
  5848. break;
  5849. case AH_V4_FLOW:
  5850. case ESP_V4_FLOW:
  5851. tmp = (tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
  5852. TCAM_V4KEY2_PORT_SPI_SHIFT;
  5853. fsp->h_u.ah_ip4_spec.spi = cpu_to_be32(tmp);
  5854. tmp = (tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
  5855. TCAM_V4KEY2_PORT_SPI_SHIFT;
  5856. fsp->m_u.ah_ip4_spec.spi = cpu_to_be32(tmp);
  5857. break;
  5858. case IP_USER_FLOW:
  5859. tmp = (tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
  5860. TCAM_V4KEY2_PORT_SPI_SHIFT;
  5861. fsp->h_u.usr_ip4_spec.l4_4_bytes = cpu_to_be32(tmp);
  5862. tmp = (tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
  5863. TCAM_V4KEY2_PORT_SPI_SHIFT;
  5864. fsp->m_u.usr_ip4_spec.l4_4_bytes = cpu_to_be32(tmp);
  5865. fsp->h_u.usr_ip4_spec.proto =
  5866. (tp->key[2] & TCAM_V4KEY2_PROTO) >>
  5867. TCAM_V4KEY2_PROTO_SHIFT;
  5868. fsp->m_u.usr_ip4_spec.proto =
  5869. (tp->key_mask[2] & TCAM_V4KEY2_PROTO) >>
  5870. TCAM_V4KEY2_PROTO_SHIFT;
  5871. fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
  5872. break;
  5873. default:
  5874. break;
  5875. }
  5876. }
  5877. static int niu_get_ethtool_tcam_entry(struct niu *np,
  5878. struct ethtool_rxnfc *nfc)
  5879. {
  5880. struct niu_parent *parent = np->parent;
  5881. struct niu_tcam_entry *tp;
  5882. struct ethtool_rx_flow_spec *fsp = &nfc->fs;
  5883. u16 idx;
  5884. u64 class;
  5885. int ret = 0;
  5886. idx = tcam_get_index(np, (u16)nfc->fs.location);
  5887. tp = &parent->tcam[idx];
  5888. if (!tp->valid) {
  5889. netdev_info(np->dev, "niu%d: entry [%d] invalid for idx[%d]\n",
  5890. parent->index, (u16)nfc->fs.location, idx);
  5891. return -EINVAL;
  5892. }
  5893. /* fill the flow spec entry */
  5894. class = (tp->key[0] & TCAM_V4KEY0_CLASS_CODE) >>
  5895. TCAM_V4KEY0_CLASS_CODE_SHIFT;
  5896. ret = niu_class_to_ethflow(class, &fsp->flow_type);
  5897. if (ret < 0) {
  5898. netdev_info(np->dev, "niu%d: niu_class_to_ethflow failed\n",
  5899. parent->index);
  5900. goto out;
  5901. }
  5902. if (fsp->flow_type == AH_V4_FLOW || fsp->flow_type == AH_V6_FLOW) {
  5903. u32 proto = (tp->key[2] & TCAM_V4KEY2_PROTO) >>
  5904. TCAM_V4KEY2_PROTO_SHIFT;
  5905. if (proto == IPPROTO_ESP) {
  5906. if (fsp->flow_type == AH_V4_FLOW)
  5907. fsp->flow_type = ESP_V4_FLOW;
  5908. else
  5909. fsp->flow_type = ESP_V6_FLOW;
  5910. }
  5911. }
  5912. switch (fsp->flow_type) {
  5913. case TCP_V4_FLOW:
  5914. case UDP_V4_FLOW:
  5915. case SCTP_V4_FLOW:
  5916. case AH_V4_FLOW:
  5917. case ESP_V4_FLOW:
  5918. niu_get_ip4fs_from_tcam_key(tp, fsp);
  5919. break;
  5920. case TCP_V6_FLOW:
  5921. case UDP_V6_FLOW:
  5922. case SCTP_V6_FLOW:
  5923. case AH_V6_FLOW:
  5924. case ESP_V6_FLOW:
  5925. /* Not yet implemented */
  5926. ret = -EINVAL;
  5927. break;
  5928. case IP_USER_FLOW:
  5929. niu_get_ip4fs_from_tcam_key(tp, fsp);
  5930. break;
  5931. default:
  5932. ret = -EINVAL;
  5933. break;
  5934. }
  5935. if (ret < 0)
  5936. goto out;
  5937. if (tp->assoc_data & TCAM_ASSOCDATA_DISC)
  5938. fsp->ring_cookie = RX_CLS_FLOW_DISC;
  5939. else
  5940. fsp->ring_cookie = (tp->assoc_data & TCAM_ASSOCDATA_OFFSET) >>
  5941. TCAM_ASSOCDATA_OFFSET_SHIFT;
  5942. /* put the tcam size here */
  5943. nfc->data = tcam_get_size(np);
  5944. out:
  5945. return ret;
  5946. }
  5947. static int niu_get_ethtool_tcam_all(struct niu *np,
  5948. struct ethtool_rxnfc *nfc,
  5949. u32 *rule_locs)
  5950. {
  5951. struct niu_parent *parent = np->parent;
  5952. struct niu_tcam_entry *tp;
  5953. int i, idx, cnt;
  5954. unsigned long flags;
  5955. int ret = 0;
  5956. /* put the tcam size here */
  5957. nfc->data = tcam_get_size(np);
  5958. niu_lock_parent(np, flags);
  5959. for (cnt = 0, i = 0; i < nfc->data; i++) {
  5960. idx = tcam_get_index(np, i);
  5961. tp = &parent->tcam[idx];
  5962. if (!tp->valid)
  5963. continue;
  5964. if (cnt == nfc->rule_cnt) {
  5965. ret = -EMSGSIZE;
  5966. break;
  5967. }
  5968. rule_locs[cnt] = i;
  5969. cnt++;
  5970. }
  5971. niu_unlock_parent(np, flags);
  5972. nfc->rule_cnt = cnt;
  5973. return ret;
  5974. }
  5975. static int niu_get_nfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
  5976. u32 *rule_locs)
  5977. {
  5978. struct niu *np = netdev_priv(dev);
  5979. int ret = 0;
  5980. switch (cmd->cmd) {
  5981. case ETHTOOL_GRXFH:
  5982. ret = niu_get_hash_opts(np, cmd);
  5983. break;
  5984. case ETHTOOL_GRXRINGS:
  5985. cmd->data = np->num_rx_rings;
  5986. break;
  5987. case ETHTOOL_GRXCLSRLCNT:
  5988. cmd->rule_cnt = tcam_get_valid_entry_cnt(np);
  5989. break;
  5990. case ETHTOOL_GRXCLSRULE:
  5991. ret = niu_get_ethtool_tcam_entry(np, cmd);
  5992. break;
  5993. case ETHTOOL_GRXCLSRLALL:
  5994. ret = niu_get_ethtool_tcam_all(np, cmd, rule_locs);
  5995. break;
  5996. default:
  5997. ret = -EINVAL;
  5998. break;
  5999. }
  6000. return ret;
  6001. }
  6002. static int niu_set_hash_opts(struct niu *np, struct ethtool_rxnfc *nfc)
  6003. {
  6004. u64 class;
  6005. u64 flow_key = 0;
  6006. unsigned long flags;
  6007. if (!niu_ethflow_to_class(nfc->flow_type, &class))
  6008. return -EINVAL;
  6009. if (class < CLASS_CODE_USER_PROG1 ||
  6010. class > CLASS_CODE_SCTP_IPV6)
  6011. return -EINVAL;
  6012. if (nfc->data & RXH_DISCARD) {
  6013. niu_lock_parent(np, flags);
  6014. flow_key = np->parent->tcam_key[class -
  6015. CLASS_CODE_USER_PROG1];
  6016. flow_key |= TCAM_KEY_DISC;
  6017. nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
  6018. np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] = flow_key;
  6019. niu_unlock_parent(np, flags);
  6020. return 0;
  6021. } else {
  6022. /* Discard was set before, but is not set now */
  6023. if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
  6024. TCAM_KEY_DISC) {
  6025. niu_lock_parent(np, flags);
  6026. flow_key = np->parent->tcam_key[class -
  6027. CLASS_CODE_USER_PROG1];
  6028. flow_key &= ~TCAM_KEY_DISC;
  6029. nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1),
  6030. flow_key);
  6031. np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] =
  6032. flow_key;
  6033. niu_unlock_parent(np, flags);
  6034. }
  6035. }
  6036. if (!niu_ethflow_to_flowkey(nfc->data, &flow_key))
  6037. return -EINVAL;
  6038. niu_lock_parent(np, flags);
  6039. nw64(FLOW_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
  6040. np->parent->flow_key[class - CLASS_CODE_USER_PROG1] = flow_key;
  6041. niu_unlock_parent(np, flags);
  6042. return 0;
  6043. }
  6044. static void niu_get_tcamkey_from_ip4fs(struct ethtool_rx_flow_spec *fsp,
  6045. struct niu_tcam_entry *tp,
  6046. int l2_rdc_tab, u64 class)
  6047. {
  6048. u8 pid = 0;
  6049. u32 sip, dip, sipm, dipm, spi, spim;
  6050. u16 sport, dport, spm, dpm;
  6051. sip = be32_to_cpu(fsp->h_u.tcp_ip4_spec.ip4src);
  6052. sipm = be32_to_cpu(fsp->m_u.tcp_ip4_spec.ip4src);
  6053. dip = be32_to_cpu(fsp->h_u.tcp_ip4_spec.ip4dst);
  6054. dipm = be32_to_cpu(fsp->m_u.tcp_ip4_spec.ip4dst);
  6055. tp->key[0] = class << TCAM_V4KEY0_CLASS_CODE_SHIFT;
  6056. tp->key_mask[0] = TCAM_V4KEY0_CLASS_CODE;
  6057. tp->key[1] = (u64)l2_rdc_tab << TCAM_V4KEY1_L2RDCNUM_SHIFT;
  6058. tp->key_mask[1] = TCAM_V4KEY1_L2RDCNUM;
  6059. tp->key[3] = (u64)sip << TCAM_V4KEY3_SADDR_SHIFT;
  6060. tp->key[3] |= dip;
  6061. tp->key_mask[3] = (u64)sipm << TCAM_V4KEY3_SADDR_SHIFT;
  6062. tp->key_mask[3] |= dipm;
  6063. tp->key[2] |= ((u64)fsp->h_u.tcp_ip4_spec.tos <<
  6064. TCAM_V4KEY2_TOS_SHIFT);
  6065. tp->key_mask[2] |= ((u64)fsp->m_u.tcp_ip4_spec.tos <<
  6066. TCAM_V4KEY2_TOS_SHIFT);
  6067. switch (fsp->flow_type) {
  6068. case TCP_V4_FLOW:
  6069. case UDP_V4_FLOW:
  6070. case SCTP_V4_FLOW:
  6071. sport = be16_to_cpu(fsp->h_u.tcp_ip4_spec.psrc);
  6072. spm = be16_to_cpu(fsp->m_u.tcp_ip4_spec.psrc);
  6073. dport = be16_to_cpu(fsp->h_u.tcp_ip4_spec.pdst);
  6074. dpm = be16_to_cpu(fsp->m_u.tcp_ip4_spec.pdst);
  6075. tp->key[2] |= (((u64)sport << 16) | dport);
  6076. tp->key_mask[2] |= (((u64)spm << 16) | dpm);
  6077. niu_ethflow_to_l3proto(fsp->flow_type, &pid);
  6078. break;
  6079. case AH_V4_FLOW:
  6080. case ESP_V4_FLOW:
  6081. spi = be32_to_cpu(fsp->h_u.ah_ip4_spec.spi);
  6082. spim = be32_to_cpu(fsp->m_u.ah_ip4_spec.spi);
  6083. tp->key[2] |= spi;
  6084. tp->key_mask[2] |= spim;
  6085. niu_ethflow_to_l3proto(fsp->flow_type, &pid);
  6086. break;
  6087. case IP_USER_FLOW:
  6088. spi = be32_to_cpu(fsp->h_u.usr_ip4_spec.l4_4_bytes);
  6089. spim = be32_to_cpu(fsp->m_u.usr_ip4_spec.l4_4_bytes);
  6090. tp->key[2] |= spi;
  6091. tp->key_mask[2] |= spim;
  6092. pid = fsp->h_u.usr_ip4_spec.proto;
  6093. break;
  6094. default:
  6095. break;
  6096. }
  6097. tp->key[2] |= ((u64)pid << TCAM_V4KEY2_PROTO_SHIFT);
  6098. if (pid) {
  6099. tp->key_mask[2] |= TCAM_V4KEY2_PROTO;
  6100. }
  6101. }
  6102. static int niu_add_ethtool_tcam_entry(struct niu *np,
  6103. struct ethtool_rxnfc *nfc)
  6104. {
  6105. struct niu_parent *parent = np->parent;
  6106. struct niu_tcam_entry *tp;
  6107. struct ethtool_rx_flow_spec *fsp = &nfc->fs;
  6108. struct niu_rdc_tables *rdc_table = &parent->rdc_group_cfg[np->port];
  6109. int l2_rdc_table = rdc_table->first_table_num;
  6110. u16 idx;
  6111. u64 class;
  6112. unsigned long flags;
  6113. int err, ret;
  6114. ret = 0;
  6115. idx = nfc->fs.location;
  6116. if (idx >= tcam_get_size(np))
  6117. return -EINVAL;
  6118. if (fsp->flow_type == IP_USER_FLOW) {
  6119. int i;
  6120. int add_usr_cls = 0;
  6121. struct ethtool_usrip4_spec *uspec = &fsp->h_u.usr_ip4_spec;
  6122. struct ethtool_usrip4_spec *umask = &fsp->m_u.usr_ip4_spec;
  6123. if (uspec->ip_ver != ETH_RX_NFC_IP4)
  6124. return -EINVAL;
  6125. niu_lock_parent(np, flags);
  6126. for (i = 0; i < NIU_L3_PROG_CLS; i++) {
  6127. if (parent->l3_cls[i]) {
  6128. if (uspec->proto == parent->l3_cls_pid[i]) {
  6129. class = parent->l3_cls[i];
  6130. parent->l3_cls_refcnt[i]++;
  6131. add_usr_cls = 1;
  6132. break;
  6133. }
  6134. } else {
  6135. /* Program new user IP class */
  6136. switch (i) {
  6137. case 0:
  6138. class = CLASS_CODE_USER_PROG1;
  6139. break;
  6140. case 1:
  6141. class = CLASS_CODE_USER_PROG2;
  6142. break;
  6143. case 2:
  6144. class = CLASS_CODE_USER_PROG3;
  6145. break;
  6146. case 3:
  6147. class = CLASS_CODE_USER_PROG4;
  6148. break;
  6149. default:
  6150. break;
  6151. }
  6152. ret = tcam_user_ip_class_set(np, class, 0,
  6153. uspec->proto,
  6154. uspec->tos,
  6155. umask->tos);
  6156. if (ret)
  6157. goto out;
  6158. ret = tcam_user_ip_class_enable(np, class, 1);
  6159. if (ret)
  6160. goto out;
  6161. parent->l3_cls[i] = class;
  6162. parent->l3_cls_pid[i] = uspec->proto;
  6163. parent->l3_cls_refcnt[i]++;
  6164. add_usr_cls = 1;
  6165. break;
  6166. }
  6167. }
  6168. if (!add_usr_cls) {
  6169. netdev_info(np->dev, "niu%d: %s(): Could not find/insert class for pid %d\n",
  6170. parent->index, __func__, uspec->proto);
  6171. ret = -EINVAL;
  6172. goto out;
  6173. }
  6174. niu_unlock_parent(np, flags);
  6175. } else {
  6176. if (!niu_ethflow_to_class(fsp->flow_type, &class)) {
  6177. return -EINVAL;
  6178. }
  6179. }
  6180. niu_lock_parent(np, flags);
  6181. idx = tcam_get_index(np, idx);
  6182. tp = &parent->tcam[idx];
  6183. memset(tp, 0, sizeof(*tp));
  6184. /* fill in the tcam key and mask */
  6185. switch (fsp->flow_type) {
  6186. case TCP_V4_FLOW:
  6187. case UDP_V4_FLOW:
  6188. case SCTP_V4_FLOW:
  6189. case AH_V4_FLOW:
  6190. case ESP_V4_FLOW:
  6191. niu_get_tcamkey_from_ip4fs(fsp, tp, l2_rdc_table, class);
  6192. break;
  6193. case TCP_V6_FLOW:
  6194. case UDP_V6_FLOW:
  6195. case SCTP_V6_FLOW:
  6196. case AH_V6_FLOW:
  6197. case ESP_V6_FLOW:
  6198. /* Not yet implemented */
  6199. netdev_info(np->dev, "niu%d: In %s(): flow %d for IPv6 not implemented\n",
  6200. parent->index, __func__, fsp->flow_type);
  6201. ret = -EINVAL;
  6202. goto out;
  6203. case IP_USER_FLOW:
  6204. niu_get_tcamkey_from_ip4fs(fsp, tp, l2_rdc_table, class);
  6205. break;
  6206. default:
  6207. netdev_info(np->dev, "niu%d: In %s(): Unknown flow type %d\n",
  6208. parent->index, __func__, fsp->flow_type);
  6209. ret = -EINVAL;
  6210. goto out;
  6211. }
  6212. /* fill in the assoc data */
  6213. if (fsp->ring_cookie == RX_CLS_FLOW_DISC) {
  6214. tp->assoc_data = TCAM_ASSOCDATA_DISC;
  6215. } else {
  6216. if (fsp->ring_cookie >= np->num_rx_rings) {
  6217. netdev_info(np->dev, "niu%d: In %s(): Invalid RX ring %lld\n",
  6218. parent->index, __func__,
  6219. (long long)fsp->ring_cookie);
  6220. ret = -EINVAL;
  6221. goto out;
  6222. }
  6223. tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
  6224. (fsp->ring_cookie <<
  6225. TCAM_ASSOCDATA_OFFSET_SHIFT));
  6226. }
  6227. err = tcam_write(np, idx, tp->key, tp->key_mask);
  6228. if (err) {
  6229. ret = -EINVAL;
  6230. goto out;
  6231. }
  6232. err = tcam_assoc_write(np, idx, tp->assoc_data);
  6233. if (err) {
  6234. ret = -EINVAL;
  6235. goto out;
  6236. }
  6237. /* validate the entry */
  6238. tp->valid = 1;
  6239. np->clas.tcam_valid_entries++;
  6240. out:
  6241. niu_unlock_parent(np, flags);
  6242. return ret;
  6243. }
  6244. static int niu_del_ethtool_tcam_entry(struct niu *np, u32 loc)
  6245. {
  6246. struct niu_parent *parent = np->parent;
  6247. struct niu_tcam_entry *tp;
  6248. u16 idx;
  6249. unsigned long flags;
  6250. u64 class;
  6251. int ret = 0;
  6252. if (loc >= tcam_get_size(np))
  6253. return -EINVAL;
  6254. niu_lock_parent(np, flags);
  6255. idx = tcam_get_index(np, loc);
  6256. tp = &parent->tcam[idx];
  6257. /* if the entry is of a user defined class, then update*/
  6258. class = (tp->key[0] & TCAM_V4KEY0_CLASS_CODE) >>
  6259. TCAM_V4KEY0_CLASS_CODE_SHIFT;
  6260. if (class >= CLASS_CODE_USER_PROG1 && class <= CLASS_CODE_USER_PROG4) {
  6261. int i;
  6262. for (i = 0; i < NIU_L3_PROG_CLS; i++) {
  6263. if (parent->l3_cls[i] == class) {
  6264. parent->l3_cls_refcnt[i]--;
  6265. if (!parent->l3_cls_refcnt[i]) {
  6266. /* disable class */
  6267. ret = tcam_user_ip_class_enable(np,
  6268. class,
  6269. 0);
  6270. if (ret)
  6271. goto out;
  6272. parent->l3_cls[i] = 0;
  6273. parent->l3_cls_pid[i] = 0;
  6274. }
  6275. break;
  6276. }
  6277. }
  6278. if (i == NIU_L3_PROG_CLS) {
  6279. netdev_info(np->dev, "niu%d: In %s(): Usr class 0x%llx not found\n",
  6280. parent->index, __func__,
  6281. (unsigned long long)class);
  6282. ret = -EINVAL;
  6283. goto out;
  6284. }
  6285. }
  6286. ret = tcam_flush(np, idx);
  6287. if (ret)
  6288. goto out;
  6289. /* invalidate the entry */
  6290. tp->valid = 0;
  6291. np->clas.tcam_valid_entries--;
  6292. out:
  6293. niu_unlock_parent(np, flags);
  6294. return ret;
  6295. }
  6296. static int niu_set_nfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
  6297. {
  6298. struct niu *np = netdev_priv(dev);
  6299. int ret = 0;
  6300. switch (cmd->cmd) {
  6301. case ETHTOOL_SRXFH:
  6302. ret = niu_set_hash_opts(np, cmd);
  6303. break;
  6304. case ETHTOOL_SRXCLSRLINS:
  6305. ret = niu_add_ethtool_tcam_entry(np, cmd);
  6306. break;
  6307. case ETHTOOL_SRXCLSRLDEL:
  6308. ret = niu_del_ethtool_tcam_entry(np, cmd->fs.location);
  6309. break;
  6310. default:
  6311. ret = -EINVAL;
  6312. break;
  6313. }
  6314. return ret;
  6315. }
  6316. static const struct {
  6317. const char string[ETH_GSTRING_LEN];
  6318. } niu_xmac_stat_keys[] = {
  6319. { "tx_frames" },
  6320. { "tx_bytes" },
  6321. { "tx_fifo_errors" },
  6322. { "tx_overflow_errors" },
  6323. { "tx_max_pkt_size_errors" },
  6324. { "tx_underflow_errors" },
  6325. { "rx_local_faults" },
  6326. { "rx_remote_faults" },
  6327. { "rx_link_faults" },
  6328. { "rx_align_errors" },
  6329. { "rx_frags" },
  6330. { "rx_mcasts" },
  6331. { "rx_bcasts" },
  6332. { "rx_hist_cnt1" },
  6333. { "rx_hist_cnt2" },
  6334. { "rx_hist_cnt3" },
  6335. { "rx_hist_cnt4" },
  6336. { "rx_hist_cnt5" },
  6337. { "rx_hist_cnt6" },
  6338. { "rx_hist_cnt7" },
  6339. { "rx_octets" },
  6340. { "rx_code_violations" },
  6341. { "rx_len_errors" },
  6342. { "rx_crc_errors" },
  6343. { "rx_underflows" },
  6344. { "rx_overflows" },
  6345. { "pause_off_state" },
  6346. { "pause_on_state" },
  6347. { "pause_received" },
  6348. };
  6349. #define NUM_XMAC_STAT_KEYS ARRAY_SIZE(niu_xmac_stat_keys)
  6350. static const struct {
  6351. const char string[ETH_GSTRING_LEN];
  6352. } niu_bmac_stat_keys[] = {
  6353. { "tx_underflow_errors" },
  6354. { "tx_max_pkt_size_errors" },
  6355. { "tx_bytes" },
  6356. { "tx_frames" },
  6357. { "rx_overflows" },
  6358. { "rx_frames" },
  6359. { "rx_align_errors" },
  6360. { "rx_crc_errors" },
  6361. { "rx_len_errors" },
  6362. { "pause_off_state" },
  6363. { "pause_on_state" },
  6364. { "pause_received" },
  6365. };
  6366. #define NUM_BMAC_STAT_KEYS ARRAY_SIZE(niu_bmac_stat_keys)
  6367. static const struct {
  6368. const char string[ETH_GSTRING_LEN];
  6369. } niu_rxchan_stat_keys[] = {
  6370. { "rx_channel" },
  6371. { "rx_packets" },
  6372. { "rx_bytes" },
  6373. { "rx_dropped" },
  6374. { "rx_errors" },
  6375. };
  6376. #define NUM_RXCHAN_STAT_KEYS ARRAY_SIZE(niu_rxchan_stat_keys)
  6377. static const struct {
  6378. const char string[ETH_GSTRING_LEN];
  6379. } niu_txchan_stat_keys[] = {
  6380. { "tx_channel" },
  6381. { "tx_packets" },
  6382. { "tx_bytes" },
  6383. { "tx_errors" },
  6384. };
  6385. #define NUM_TXCHAN_STAT_KEYS ARRAY_SIZE(niu_txchan_stat_keys)
  6386. static void niu_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  6387. {
  6388. struct niu *np = netdev_priv(dev);
  6389. int i;
  6390. if (stringset != ETH_SS_STATS)
  6391. return;
  6392. if (np->flags & NIU_FLAGS_XMAC) {
  6393. memcpy(data, niu_xmac_stat_keys,
  6394. sizeof(niu_xmac_stat_keys));
  6395. data += sizeof(niu_xmac_stat_keys);
  6396. } else {
  6397. memcpy(data, niu_bmac_stat_keys,
  6398. sizeof(niu_bmac_stat_keys));
  6399. data += sizeof(niu_bmac_stat_keys);
  6400. }
  6401. for (i = 0; i < np->num_rx_rings; i++) {
  6402. memcpy(data, niu_rxchan_stat_keys,
  6403. sizeof(niu_rxchan_stat_keys));
  6404. data += sizeof(niu_rxchan_stat_keys);
  6405. }
  6406. for (i = 0; i < np->num_tx_rings; i++) {
  6407. memcpy(data, niu_txchan_stat_keys,
  6408. sizeof(niu_txchan_stat_keys));
  6409. data += sizeof(niu_txchan_stat_keys);
  6410. }
  6411. }
  6412. static int niu_get_sset_count(struct net_device *dev, int stringset)
  6413. {
  6414. struct niu *np = netdev_priv(dev);
  6415. if (stringset != ETH_SS_STATS)
  6416. return -EINVAL;
  6417. return (np->flags & NIU_FLAGS_XMAC ?
  6418. NUM_XMAC_STAT_KEYS :
  6419. NUM_BMAC_STAT_KEYS) +
  6420. (np->num_rx_rings * NUM_RXCHAN_STAT_KEYS) +
  6421. (np->num_tx_rings * NUM_TXCHAN_STAT_KEYS);
  6422. }
  6423. static void niu_get_ethtool_stats(struct net_device *dev,
  6424. struct ethtool_stats *stats, u64 *data)
  6425. {
  6426. struct niu *np = netdev_priv(dev);
  6427. int i;
  6428. niu_sync_mac_stats(np);
  6429. if (np->flags & NIU_FLAGS_XMAC) {
  6430. memcpy(data, &np->mac_stats.xmac,
  6431. sizeof(struct niu_xmac_stats));
  6432. data += (sizeof(struct niu_xmac_stats) / sizeof(u64));
  6433. } else {
  6434. memcpy(data, &np->mac_stats.bmac,
  6435. sizeof(struct niu_bmac_stats));
  6436. data += (sizeof(struct niu_bmac_stats) / sizeof(u64));
  6437. }
  6438. for (i = 0; i < np->num_rx_rings; i++) {
  6439. struct rx_ring_info *rp = &np->rx_rings[i];
  6440. niu_sync_rx_discard_stats(np, rp, 0);
  6441. data[0] = rp->rx_channel;
  6442. data[1] = rp->rx_packets;
  6443. data[2] = rp->rx_bytes;
  6444. data[3] = rp->rx_dropped;
  6445. data[4] = rp->rx_errors;
  6446. data += 5;
  6447. }
  6448. for (i = 0; i < np->num_tx_rings; i++) {
  6449. struct tx_ring_info *rp = &np->tx_rings[i];
  6450. data[0] = rp->tx_channel;
  6451. data[1] = rp->tx_packets;
  6452. data[2] = rp->tx_bytes;
  6453. data[3] = rp->tx_errors;
  6454. data += 4;
  6455. }
  6456. }
  6457. static u64 niu_led_state_save(struct niu *np)
  6458. {
  6459. if (np->flags & NIU_FLAGS_XMAC)
  6460. return nr64_mac(XMAC_CONFIG);
  6461. else
  6462. return nr64_mac(BMAC_XIF_CONFIG);
  6463. }
  6464. static void niu_led_state_restore(struct niu *np, u64 val)
  6465. {
  6466. if (np->flags & NIU_FLAGS_XMAC)
  6467. nw64_mac(XMAC_CONFIG, val);
  6468. else
  6469. nw64_mac(BMAC_XIF_CONFIG, val);
  6470. }
  6471. static void niu_force_led(struct niu *np, int on)
  6472. {
  6473. u64 val, reg, bit;
  6474. if (np->flags & NIU_FLAGS_XMAC) {
  6475. reg = XMAC_CONFIG;
  6476. bit = XMAC_CONFIG_FORCE_LED_ON;
  6477. } else {
  6478. reg = BMAC_XIF_CONFIG;
  6479. bit = BMAC_XIF_CONFIG_LINK_LED;
  6480. }
  6481. val = nr64_mac(reg);
  6482. if (on)
  6483. val |= bit;
  6484. else
  6485. val &= ~bit;
  6486. nw64_mac(reg, val);
  6487. }
  6488. static int niu_set_phys_id(struct net_device *dev,
  6489. enum ethtool_phys_id_state state)
  6490. {
  6491. struct niu *np = netdev_priv(dev);
  6492. if (!netif_running(dev))
  6493. return -EAGAIN;
  6494. switch (state) {
  6495. case ETHTOOL_ID_ACTIVE:
  6496. np->orig_led_state = niu_led_state_save(np);
  6497. return 1; /* cycle on/off once per second */
  6498. case ETHTOOL_ID_ON:
  6499. niu_force_led(np, 1);
  6500. break;
  6501. case ETHTOOL_ID_OFF:
  6502. niu_force_led(np, 0);
  6503. break;
  6504. case ETHTOOL_ID_INACTIVE:
  6505. niu_led_state_restore(np, np->orig_led_state);
  6506. }
  6507. return 0;
  6508. }
  6509. static const struct ethtool_ops niu_ethtool_ops = {
  6510. .get_drvinfo = niu_get_drvinfo,
  6511. .get_link = ethtool_op_get_link,
  6512. .get_msglevel = niu_get_msglevel,
  6513. .set_msglevel = niu_set_msglevel,
  6514. .nway_reset = niu_nway_reset,
  6515. .get_eeprom_len = niu_get_eeprom_len,
  6516. .get_eeprom = niu_get_eeprom,
  6517. .get_strings = niu_get_strings,
  6518. .get_sset_count = niu_get_sset_count,
  6519. .get_ethtool_stats = niu_get_ethtool_stats,
  6520. .set_phys_id = niu_set_phys_id,
  6521. .get_rxnfc = niu_get_nfc,
  6522. .set_rxnfc = niu_set_nfc,
  6523. .get_link_ksettings = niu_get_link_ksettings,
  6524. .set_link_ksettings = niu_set_link_ksettings,
  6525. };
  6526. static int niu_ldg_assign_ldn(struct niu *np, struct niu_parent *parent,
  6527. int ldg, int ldn)
  6528. {
  6529. if (ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX)
  6530. return -EINVAL;
  6531. if (ldn < 0 || ldn > LDN_MAX)
  6532. return -EINVAL;
  6533. parent->ldg_map[ldn] = ldg;
  6534. if (np->parent->plat_type == PLAT_TYPE_NIU) {
  6535. /* On N2 NIU, the ldn-->ldg assignments are setup and fixed by
  6536. * the firmware, and we're not supposed to change them.
  6537. * Validate the mapping, because if it's wrong we probably
  6538. * won't get any interrupts and that's painful to debug.
  6539. */
  6540. if (nr64(LDG_NUM(ldn)) != ldg) {
  6541. dev_err(np->device, "Port %u, mis-matched LDG assignment for ldn %d, should be %d is %llu\n",
  6542. np->port, ldn, ldg,
  6543. (unsigned long long) nr64(LDG_NUM(ldn)));
  6544. return -EINVAL;
  6545. }
  6546. } else
  6547. nw64(LDG_NUM(ldn), ldg);
  6548. return 0;
  6549. }
  6550. static int niu_set_ldg_timer_res(struct niu *np, int res)
  6551. {
  6552. if (res < 0 || res > LDG_TIMER_RES_VAL)
  6553. return -EINVAL;
  6554. nw64(LDG_TIMER_RES, res);
  6555. return 0;
  6556. }
  6557. static int niu_set_ldg_sid(struct niu *np, int ldg, int func, int vector)
  6558. {
  6559. if ((ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX) ||
  6560. (func < 0 || func > 3) ||
  6561. (vector < 0 || vector > 0x1f))
  6562. return -EINVAL;
  6563. nw64(SID(ldg), (func << SID_FUNC_SHIFT) | vector);
  6564. return 0;
  6565. }
  6566. static int niu_pci_eeprom_read(struct niu *np, u32 addr)
  6567. {
  6568. u64 frame, frame_base = (ESPC_PIO_STAT_READ_START |
  6569. (addr << ESPC_PIO_STAT_ADDR_SHIFT));
  6570. int limit;
  6571. if (addr > (ESPC_PIO_STAT_ADDR >> ESPC_PIO_STAT_ADDR_SHIFT))
  6572. return -EINVAL;
  6573. frame = frame_base;
  6574. nw64(ESPC_PIO_STAT, frame);
  6575. limit = 64;
  6576. do {
  6577. udelay(5);
  6578. frame = nr64(ESPC_PIO_STAT);
  6579. if (frame & ESPC_PIO_STAT_READ_END)
  6580. break;
  6581. } while (limit--);
  6582. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  6583. dev_err(np->device, "EEPROM read timeout frame[%llx]\n",
  6584. (unsigned long long) frame);
  6585. return -ENODEV;
  6586. }
  6587. frame = frame_base;
  6588. nw64(ESPC_PIO_STAT, frame);
  6589. limit = 64;
  6590. do {
  6591. udelay(5);
  6592. frame = nr64(ESPC_PIO_STAT);
  6593. if (frame & ESPC_PIO_STAT_READ_END)
  6594. break;
  6595. } while (limit--);
  6596. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  6597. dev_err(np->device, "EEPROM read timeout frame[%llx]\n",
  6598. (unsigned long long) frame);
  6599. return -ENODEV;
  6600. }
  6601. frame = nr64(ESPC_PIO_STAT);
  6602. return (frame & ESPC_PIO_STAT_DATA) >> ESPC_PIO_STAT_DATA_SHIFT;
  6603. }
  6604. static int niu_pci_eeprom_read16(struct niu *np, u32 off)
  6605. {
  6606. int err = niu_pci_eeprom_read(np, off);
  6607. u16 val;
  6608. if (err < 0)
  6609. return err;
  6610. val = (err << 8);
  6611. err = niu_pci_eeprom_read(np, off + 1);
  6612. if (err < 0)
  6613. return err;
  6614. val |= (err & 0xff);
  6615. return val;
  6616. }
  6617. static int niu_pci_eeprom_read16_swp(struct niu *np, u32 off)
  6618. {
  6619. int err = niu_pci_eeprom_read(np, off);
  6620. u16 val;
  6621. if (err < 0)
  6622. return err;
  6623. val = (err & 0xff);
  6624. err = niu_pci_eeprom_read(np, off + 1);
  6625. if (err < 0)
  6626. return err;
  6627. val |= (err & 0xff) << 8;
  6628. return val;
  6629. }
  6630. static int niu_pci_vpd_get_propname(struct niu *np, u32 off, char *namebuf,
  6631. int namebuf_len)
  6632. {
  6633. int i;
  6634. for (i = 0; i < namebuf_len; i++) {
  6635. int err = niu_pci_eeprom_read(np, off + i);
  6636. if (err < 0)
  6637. return err;
  6638. *namebuf++ = err;
  6639. if (!err)
  6640. break;
  6641. }
  6642. if (i >= namebuf_len)
  6643. return -EINVAL;
  6644. return i + 1;
  6645. }
  6646. static void niu_vpd_parse_version(struct niu *np)
  6647. {
  6648. struct niu_vpd *vpd = &np->vpd;
  6649. int len = strlen(vpd->version) + 1;
  6650. const char *s = vpd->version;
  6651. int i;
  6652. for (i = 0; i < len - 5; i++) {
  6653. if (!strncmp(s + i, "FCode ", 6))
  6654. break;
  6655. }
  6656. if (i >= len - 5)
  6657. return;
  6658. s += i + 5;
  6659. sscanf(s, "%d.%d", &vpd->fcode_major, &vpd->fcode_minor);
  6660. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6661. "VPD_SCAN: FCODE major(%d) minor(%d)\n",
  6662. vpd->fcode_major, vpd->fcode_minor);
  6663. if (vpd->fcode_major > NIU_VPD_MIN_MAJOR ||
  6664. (vpd->fcode_major == NIU_VPD_MIN_MAJOR &&
  6665. vpd->fcode_minor >= NIU_VPD_MIN_MINOR))
  6666. np->flags |= NIU_FLAGS_VPD_VALID;
  6667. }
  6668. /* ESPC_PIO_EN_ENABLE must be set */
  6669. static int niu_pci_vpd_scan_props(struct niu *np, u32 start, u32 end)
  6670. {
  6671. unsigned int found_mask = 0;
  6672. #define FOUND_MASK_MODEL 0x00000001
  6673. #define FOUND_MASK_BMODEL 0x00000002
  6674. #define FOUND_MASK_VERS 0x00000004
  6675. #define FOUND_MASK_MAC 0x00000008
  6676. #define FOUND_MASK_NMAC 0x00000010
  6677. #define FOUND_MASK_PHY 0x00000020
  6678. #define FOUND_MASK_ALL 0x0000003f
  6679. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6680. "VPD_SCAN: start[%x] end[%x]\n", start, end);
  6681. while (start < end) {
  6682. int len, err, prop_len;
  6683. char namebuf[64];
  6684. u8 *prop_buf;
  6685. int max_len;
  6686. if (found_mask == FOUND_MASK_ALL) {
  6687. niu_vpd_parse_version(np);
  6688. return 1;
  6689. }
  6690. err = niu_pci_eeprom_read(np, start + 2);
  6691. if (err < 0)
  6692. return err;
  6693. len = err;
  6694. start += 3;
  6695. prop_len = niu_pci_eeprom_read(np, start + 4);
  6696. err = niu_pci_vpd_get_propname(np, start + 5, namebuf, 64);
  6697. if (err < 0)
  6698. return err;
  6699. prop_buf = NULL;
  6700. max_len = 0;
  6701. if (!strcmp(namebuf, "model")) {
  6702. prop_buf = np->vpd.model;
  6703. max_len = NIU_VPD_MODEL_MAX;
  6704. found_mask |= FOUND_MASK_MODEL;
  6705. } else if (!strcmp(namebuf, "board-model")) {
  6706. prop_buf = np->vpd.board_model;
  6707. max_len = NIU_VPD_BD_MODEL_MAX;
  6708. found_mask |= FOUND_MASK_BMODEL;
  6709. } else if (!strcmp(namebuf, "version")) {
  6710. prop_buf = np->vpd.version;
  6711. max_len = NIU_VPD_VERSION_MAX;
  6712. found_mask |= FOUND_MASK_VERS;
  6713. } else if (!strcmp(namebuf, "local-mac-address")) {
  6714. prop_buf = np->vpd.local_mac;
  6715. max_len = ETH_ALEN;
  6716. found_mask |= FOUND_MASK_MAC;
  6717. } else if (!strcmp(namebuf, "num-mac-addresses")) {
  6718. prop_buf = &np->vpd.mac_num;
  6719. max_len = 1;
  6720. found_mask |= FOUND_MASK_NMAC;
  6721. } else if (!strcmp(namebuf, "phy-type")) {
  6722. prop_buf = np->vpd.phy_type;
  6723. max_len = NIU_VPD_PHY_TYPE_MAX;
  6724. found_mask |= FOUND_MASK_PHY;
  6725. }
  6726. if (max_len && prop_len > max_len) {
  6727. dev_err(np->device, "Property '%s' length (%d) is too long\n", namebuf, prop_len);
  6728. return -EINVAL;
  6729. }
  6730. if (prop_buf) {
  6731. u32 off = start + 5 + err;
  6732. int i;
  6733. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6734. "VPD_SCAN: Reading in property [%s] len[%d]\n",
  6735. namebuf, prop_len);
  6736. for (i = 0; i < prop_len; i++)
  6737. *prop_buf++ = niu_pci_eeprom_read(np, off + i);
  6738. }
  6739. start += len;
  6740. }
  6741. return 0;
  6742. }
  6743. /* ESPC_PIO_EN_ENABLE must be set */
  6744. static void niu_pci_vpd_fetch(struct niu *np, u32 start)
  6745. {
  6746. u32 offset;
  6747. int err;
  6748. err = niu_pci_eeprom_read16_swp(np, start + 1);
  6749. if (err < 0)
  6750. return;
  6751. offset = err + 3;
  6752. while (start + offset < ESPC_EEPROM_SIZE) {
  6753. u32 here = start + offset;
  6754. u32 end;
  6755. err = niu_pci_eeprom_read(np, here);
  6756. if (err != 0x90)
  6757. return;
  6758. err = niu_pci_eeprom_read16_swp(np, here + 1);
  6759. if (err < 0)
  6760. return;
  6761. here = start + offset + 3;
  6762. end = start + offset + err;
  6763. offset += err;
  6764. err = niu_pci_vpd_scan_props(np, here, end);
  6765. if (err < 0 || err == 1)
  6766. return;
  6767. }
  6768. }
  6769. /* ESPC_PIO_EN_ENABLE must be set */
  6770. static u32 niu_pci_vpd_offset(struct niu *np)
  6771. {
  6772. u32 start = 0, end = ESPC_EEPROM_SIZE, ret;
  6773. int err;
  6774. while (start < end) {
  6775. ret = start;
  6776. /* ROM header signature? */
  6777. err = niu_pci_eeprom_read16(np, start + 0);
  6778. if (err != 0x55aa)
  6779. return 0;
  6780. /* Apply offset to PCI data structure. */
  6781. err = niu_pci_eeprom_read16(np, start + 23);
  6782. if (err < 0)
  6783. return 0;
  6784. start += err;
  6785. /* Check for "PCIR" signature. */
  6786. err = niu_pci_eeprom_read16(np, start + 0);
  6787. if (err != 0x5043)
  6788. return 0;
  6789. err = niu_pci_eeprom_read16(np, start + 2);
  6790. if (err != 0x4952)
  6791. return 0;
  6792. /* Check for OBP image type. */
  6793. err = niu_pci_eeprom_read(np, start + 20);
  6794. if (err < 0)
  6795. return 0;
  6796. if (err != 0x01) {
  6797. err = niu_pci_eeprom_read(np, ret + 2);
  6798. if (err < 0)
  6799. return 0;
  6800. start = ret + (err * 512);
  6801. continue;
  6802. }
  6803. err = niu_pci_eeprom_read16_swp(np, start + 8);
  6804. if (err < 0)
  6805. return err;
  6806. ret += err;
  6807. err = niu_pci_eeprom_read(np, ret + 0);
  6808. if (err != 0x82)
  6809. return 0;
  6810. return ret;
  6811. }
  6812. return 0;
  6813. }
  6814. static int niu_phy_type_prop_decode(struct niu *np, const char *phy_prop)
  6815. {
  6816. if (!strcmp(phy_prop, "mif")) {
  6817. /* 1G copper, MII */
  6818. np->flags &= ~(NIU_FLAGS_FIBER |
  6819. NIU_FLAGS_10G);
  6820. np->mac_xcvr = MAC_XCVR_MII;
  6821. } else if (!strcmp(phy_prop, "xgf")) {
  6822. /* 10G fiber, XPCS */
  6823. np->flags |= (NIU_FLAGS_10G |
  6824. NIU_FLAGS_FIBER);
  6825. np->mac_xcvr = MAC_XCVR_XPCS;
  6826. } else if (!strcmp(phy_prop, "pcs")) {
  6827. /* 1G fiber, PCS */
  6828. np->flags &= ~NIU_FLAGS_10G;
  6829. np->flags |= NIU_FLAGS_FIBER;
  6830. np->mac_xcvr = MAC_XCVR_PCS;
  6831. } else if (!strcmp(phy_prop, "xgc")) {
  6832. /* 10G copper, XPCS */
  6833. np->flags |= NIU_FLAGS_10G;
  6834. np->flags &= ~NIU_FLAGS_FIBER;
  6835. np->mac_xcvr = MAC_XCVR_XPCS;
  6836. } else if (!strcmp(phy_prop, "xgsd") || !strcmp(phy_prop, "gsd")) {
  6837. /* 10G Serdes or 1G Serdes, default to 10G */
  6838. np->flags |= NIU_FLAGS_10G;
  6839. np->flags &= ~NIU_FLAGS_FIBER;
  6840. np->flags |= NIU_FLAGS_XCVR_SERDES;
  6841. np->mac_xcvr = MAC_XCVR_XPCS;
  6842. } else {
  6843. return -EINVAL;
  6844. }
  6845. return 0;
  6846. }
  6847. static int niu_pci_vpd_get_nports(struct niu *np)
  6848. {
  6849. int ports = 0;
  6850. if ((!strcmp(np->vpd.model, NIU_QGC_LP_MDL_STR)) ||
  6851. (!strcmp(np->vpd.model, NIU_QGC_PEM_MDL_STR)) ||
  6852. (!strcmp(np->vpd.model, NIU_MARAMBA_MDL_STR)) ||
  6853. (!strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) ||
  6854. (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR))) {
  6855. ports = 4;
  6856. } else if ((!strcmp(np->vpd.model, NIU_2XGF_LP_MDL_STR)) ||
  6857. (!strcmp(np->vpd.model, NIU_2XGF_PEM_MDL_STR)) ||
  6858. (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) ||
  6859. (!strcmp(np->vpd.model, NIU_2XGF_MRVL_MDL_STR))) {
  6860. ports = 2;
  6861. }
  6862. return ports;
  6863. }
  6864. static void niu_pci_vpd_validate(struct niu *np)
  6865. {
  6866. struct net_device *dev = np->dev;
  6867. struct niu_vpd *vpd = &np->vpd;
  6868. u8 val8;
  6869. if (!is_valid_ether_addr(&vpd->local_mac[0])) {
  6870. dev_err(np->device, "VPD MAC invalid, falling back to SPROM\n");
  6871. np->flags &= ~NIU_FLAGS_VPD_VALID;
  6872. return;
  6873. }
  6874. if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
  6875. !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
  6876. np->flags |= NIU_FLAGS_10G;
  6877. np->flags &= ~NIU_FLAGS_FIBER;
  6878. np->flags |= NIU_FLAGS_XCVR_SERDES;
  6879. np->mac_xcvr = MAC_XCVR_PCS;
  6880. if (np->port > 1) {
  6881. np->flags |= NIU_FLAGS_FIBER;
  6882. np->flags &= ~NIU_FLAGS_10G;
  6883. }
  6884. if (np->flags & NIU_FLAGS_10G)
  6885. np->mac_xcvr = MAC_XCVR_XPCS;
  6886. } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
  6887. np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER |
  6888. NIU_FLAGS_HOTPLUG_PHY);
  6889. } else if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  6890. dev_err(np->device, "Illegal phy string [%s]\n",
  6891. np->vpd.phy_type);
  6892. dev_err(np->device, "Falling back to SPROM\n");
  6893. np->flags &= ~NIU_FLAGS_VPD_VALID;
  6894. return;
  6895. }
  6896. memcpy(dev->dev_addr, vpd->local_mac, ETH_ALEN);
  6897. val8 = dev->dev_addr[5];
  6898. dev->dev_addr[5] += np->port;
  6899. if (dev->dev_addr[5] < val8)
  6900. dev->dev_addr[4]++;
  6901. }
  6902. static int niu_pci_probe_sprom(struct niu *np)
  6903. {
  6904. struct net_device *dev = np->dev;
  6905. int len, i;
  6906. u64 val, sum;
  6907. u8 val8;
  6908. val = (nr64(ESPC_VER_IMGSZ) & ESPC_VER_IMGSZ_IMGSZ);
  6909. val >>= ESPC_VER_IMGSZ_IMGSZ_SHIFT;
  6910. len = val / 4;
  6911. np->eeprom_len = len;
  6912. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6913. "SPROM: Image size %llu\n", (unsigned long long)val);
  6914. sum = 0;
  6915. for (i = 0; i < len; i++) {
  6916. val = nr64(ESPC_NCR(i));
  6917. sum += (val >> 0) & 0xff;
  6918. sum += (val >> 8) & 0xff;
  6919. sum += (val >> 16) & 0xff;
  6920. sum += (val >> 24) & 0xff;
  6921. }
  6922. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6923. "SPROM: Checksum %x\n", (int)(sum & 0xff));
  6924. if ((sum & 0xff) != 0xab) {
  6925. dev_err(np->device, "Bad SPROM checksum (%x, should be 0xab)\n", (int)(sum & 0xff));
  6926. return -EINVAL;
  6927. }
  6928. val = nr64(ESPC_PHY_TYPE);
  6929. switch (np->port) {
  6930. case 0:
  6931. val8 = (val & ESPC_PHY_TYPE_PORT0) >>
  6932. ESPC_PHY_TYPE_PORT0_SHIFT;
  6933. break;
  6934. case 1:
  6935. val8 = (val & ESPC_PHY_TYPE_PORT1) >>
  6936. ESPC_PHY_TYPE_PORT1_SHIFT;
  6937. break;
  6938. case 2:
  6939. val8 = (val & ESPC_PHY_TYPE_PORT2) >>
  6940. ESPC_PHY_TYPE_PORT2_SHIFT;
  6941. break;
  6942. case 3:
  6943. val8 = (val & ESPC_PHY_TYPE_PORT3) >>
  6944. ESPC_PHY_TYPE_PORT3_SHIFT;
  6945. break;
  6946. default:
  6947. dev_err(np->device, "Bogus port number %u\n",
  6948. np->port);
  6949. return -EINVAL;
  6950. }
  6951. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6952. "SPROM: PHY type %x\n", val8);
  6953. switch (val8) {
  6954. case ESPC_PHY_TYPE_1G_COPPER:
  6955. /* 1G copper, MII */
  6956. np->flags &= ~(NIU_FLAGS_FIBER |
  6957. NIU_FLAGS_10G);
  6958. np->mac_xcvr = MAC_XCVR_MII;
  6959. break;
  6960. case ESPC_PHY_TYPE_1G_FIBER:
  6961. /* 1G fiber, PCS */
  6962. np->flags &= ~NIU_FLAGS_10G;
  6963. np->flags |= NIU_FLAGS_FIBER;
  6964. np->mac_xcvr = MAC_XCVR_PCS;
  6965. break;
  6966. case ESPC_PHY_TYPE_10G_COPPER:
  6967. /* 10G copper, XPCS */
  6968. np->flags |= NIU_FLAGS_10G;
  6969. np->flags &= ~NIU_FLAGS_FIBER;
  6970. np->mac_xcvr = MAC_XCVR_XPCS;
  6971. break;
  6972. case ESPC_PHY_TYPE_10G_FIBER:
  6973. /* 10G fiber, XPCS */
  6974. np->flags |= (NIU_FLAGS_10G |
  6975. NIU_FLAGS_FIBER);
  6976. np->mac_xcvr = MAC_XCVR_XPCS;
  6977. break;
  6978. default:
  6979. dev_err(np->device, "Bogus SPROM phy type %u\n", val8);
  6980. return -EINVAL;
  6981. }
  6982. val = nr64(ESPC_MAC_ADDR0);
  6983. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6984. "SPROM: MAC_ADDR0[%08llx]\n", (unsigned long long)val);
  6985. dev->dev_addr[0] = (val >> 0) & 0xff;
  6986. dev->dev_addr[1] = (val >> 8) & 0xff;
  6987. dev->dev_addr[2] = (val >> 16) & 0xff;
  6988. dev->dev_addr[3] = (val >> 24) & 0xff;
  6989. val = nr64(ESPC_MAC_ADDR1);
  6990. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6991. "SPROM: MAC_ADDR1[%08llx]\n", (unsigned long long)val);
  6992. dev->dev_addr[4] = (val >> 0) & 0xff;
  6993. dev->dev_addr[5] = (val >> 8) & 0xff;
  6994. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  6995. dev_err(np->device, "SPROM MAC address invalid [ %pM ]\n",
  6996. dev->dev_addr);
  6997. return -EINVAL;
  6998. }
  6999. val8 = dev->dev_addr[5];
  7000. dev->dev_addr[5] += np->port;
  7001. if (dev->dev_addr[5] < val8)
  7002. dev->dev_addr[4]++;
  7003. val = nr64(ESPC_MOD_STR_LEN);
  7004. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7005. "SPROM: MOD_STR_LEN[%llu]\n", (unsigned long long)val);
  7006. if (val >= 8 * 4)
  7007. return -EINVAL;
  7008. for (i = 0; i < val; i += 4) {
  7009. u64 tmp = nr64(ESPC_NCR(5 + (i / 4)));
  7010. np->vpd.model[i + 3] = (tmp >> 0) & 0xff;
  7011. np->vpd.model[i + 2] = (tmp >> 8) & 0xff;
  7012. np->vpd.model[i + 1] = (tmp >> 16) & 0xff;
  7013. np->vpd.model[i + 0] = (tmp >> 24) & 0xff;
  7014. }
  7015. np->vpd.model[val] = '\0';
  7016. val = nr64(ESPC_BD_MOD_STR_LEN);
  7017. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7018. "SPROM: BD_MOD_STR_LEN[%llu]\n", (unsigned long long)val);
  7019. if (val >= 4 * 4)
  7020. return -EINVAL;
  7021. for (i = 0; i < val; i += 4) {
  7022. u64 tmp = nr64(ESPC_NCR(14 + (i / 4)));
  7023. np->vpd.board_model[i + 3] = (tmp >> 0) & 0xff;
  7024. np->vpd.board_model[i + 2] = (tmp >> 8) & 0xff;
  7025. np->vpd.board_model[i + 1] = (tmp >> 16) & 0xff;
  7026. np->vpd.board_model[i + 0] = (tmp >> 24) & 0xff;
  7027. }
  7028. np->vpd.board_model[val] = '\0';
  7029. np->vpd.mac_num =
  7030. nr64(ESPC_NUM_PORTS_MACS) & ESPC_NUM_PORTS_MACS_VAL;
  7031. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7032. "SPROM: NUM_PORTS_MACS[%d]\n", np->vpd.mac_num);
  7033. return 0;
  7034. }
  7035. static int niu_get_and_validate_port(struct niu *np)
  7036. {
  7037. struct niu_parent *parent = np->parent;
  7038. if (np->port <= 1)
  7039. np->flags |= NIU_FLAGS_XMAC;
  7040. if (!parent->num_ports) {
  7041. if (parent->plat_type == PLAT_TYPE_NIU) {
  7042. parent->num_ports = 2;
  7043. } else {
  7044. parent->num_ports = niu_pci_vpd_get_nports(np);
  7045. if (!parent->num_ports) {
  7046. /* Fall back to SPROM as last resort.
  7047. * This will fail on most cards.
  7048. */
  7049. parent->num_ports = nr64(ESPC_NUM_PORTS_MACS) &
  7050. ESPC_NUM_PORTS_MACS_VAL;
  7051. /* All of the current probing methods fail on
  7052. * Maramba on-board parts.
  7053. */
  7054. if (!parent->num_ports)
  7055. parent->num_ports = 4;
  7056. }
  7057. }
  7058. }
  7059. if (np->port >= parent->num_ports)
  7060. return -ENODEV;
  7061. return 0;
  7062. }
  7063. static int phy_record(struct niu_parent *parent, struct phy_probe_info *p,
  7064. int dev_id_1, int dev_id_2, u8 phy_port, int type)
  7065. {
  7066. u32 id = (dev_id_1 << 16) | dev_id_2;
  7067. u8 idx;
  7068. if (dev_id_1 < 0 || dev_id_2 < 0)
  7069. return 0;
  7070. if (type == PHY_TYPE_PMA_PMD || type == PHY_TYPE_PCS) {
  7071. /* Because of the NIU_PHY_ID_MASK being applied, the 8704
  7072. * test covers the 8706 as well.
  7073. */
  7074. if (((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8704) &&
  7075. ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_MRVL88X2011))
  7076. return 0;
  7077. } else {
  7078. if ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM5464R)
  7079. return 0;
  7080. }
  7081. pr_info("niu%d: Found PHY %08x type %s at phy_port %u\n",
  7082. parent->index, id,
  7083. type == PHY_TYPE_PMA_PMD ? "PMA/PMD" :
  7084. type == PHY_TYPE_PCS ? "PCS" : "MII",
  7085. phy_port);
  7086. if (p->cur[type] >= NIU_MAX_PORTS) {
  7087. pr_err("Too many PHY ports\n");
  7088. return -EINVAL;
  7089. }
  7090. idx = p->cur[type];
  7091. p->phy_id[type][idx] = id;
  7092. p->phy_port[type][idx] = phy_port;
  7093. p->cur[type] = idx + 1;
  7094. return 0;
  7095. }
  7096. static int port_has_10g(struct phy_probe_info *p, int port)
  7097. {
  7098. int i;
  7099. for (i = 0; i < p->cur[PHY_TYPE_PMA_PMD]; i++) {
  7100. if (p->phy_port[PHY_TYPE_PMA_PMD][i] == port)
  7101. return 1;
  7102. }
  7103. for (i = 0; i < p->cur[PHY_TYPE_PCS]; i++) {
  7104. if (p->phy_port[PHY_TYPE_PCS][i] == port)
  7105. return 1;
  7106. }
  7107. return 0;
  7108. }
  7109. static int count_10g_ports(struct phy_probe_info *p, int *lowest)
  7110. {
  7111. int port, cnt;
  7112. cnt = 0;
  7113. *lowest = 32;
  7114. for (port = 8; port < 32; port++) {
  7115. if (port_has_10g(p, port)) {
  7116. if (!cnt)
  7117. *lowest = port;
  7118. cnt++;
  7119. }
  7120. }
  7121. return cnt;
  7122. }
  7123. static int count_1g_ports(struct phy_probe_info *p, int *lowest)
  7124. {
  7125. *lowest = 32;
  7126. if (p->cur[PHY_TYPE_MII])
  7127. *lowest = p->phy_port[PHY_TYPE_MII][0];
  7128. return p->cur[PHY_TYPE_MII];
  7129. }
  7130. static void niu_n2_divide_channels(struct niu_parent *parent)
  7131. {
  7132. int num_ports = parent->num_ports;
  7133. int i;
  7134. for (i = 0; i < num_ports; i++) {
  7135. parent->rxchan_per_port[i] = (16 / num_ports);
  7136. parent->txchan_per_port[i] = (16 / num_ports);
  7137. pr_info("niu%d: Port %u [%u RX chans] [%u TX chans]\n",
  7138. parent->index, i,
  7139. parent->rxchan_per_port[i],
  7140. parent->txchan_per_port[i]);
  7141. }
  7142. }
  7143. static void niu_divide_channels(struct niu_parent *parent,
  7144. int num_10g, int num_1g)
  7145. {
  7146. int num_ports = parent->num_ports;
  7147. int rx_chans_per_10g, rx_chans_per_1g;
  7148. int tx_chans_per_10g, tx_chans_per_1g;
  7149. int i, tot_rx, tot_tx;
  7150. if (!num_10g || !num_1g) {
  7151. rx_chans_per_10g = rx_chans_per_1g =
  7152. (NIU_NUM_RXCHAN / num_ports);
  7153. tx_chans_per_10g = tx_chans_per_1g =
  7154. (NIU_NUM_TXCHAN / num_ports);
  7155. } else {
  7156. rx_chans_per_1g = NIU_NUM_RXCHAN / 8;
  7157. rx_chans_per_10g = (NIU_NUM_RXCHAN -
  7158. (rx_chans_per_1g * num_1g)) /
  7159. num_10g;
  7160. tx_chans_per_1g = NIU_NUM_TXCHAN / 6;
  7161. tx_chans_per_10g = (NIU_NUM_TXCHAN -
  7162. (tx_chans_per_1g * num_1g)) /
  7163. num_10g;
  7164. }
  7165. tot_rx = tot_tx = 0;
  7166. for (i = 0; i < num_ports; i++) {
  7167. int type = phy_decode(parent->port_phy, i);
  7168. if (type == PORT_TYPE_10G) {
  7169. parent->rxchan_per_port[i] = rx_chans_per_10g;
  7170. parent->txchan_per_port[i] = tx_chans_per_10g;
  7171. } else {
  7172. parent->rxchan_per_port[i] = rx_chans_per_1g;
  7173. parent->txchan_per_port[i] = tx_chans_per_1g;
  7174. }
  7175. pr_info("niu%d: Port %u [%u RX chans] [%u TX chans]\n",
  7176. parent->index, i,
  7177. parent->rxchan_per_port[i],
  7178. parent->txchan_per_port[i]);
  7179. tot_rx += parent->rxchan_per_port[i];
  7180. tot_tx += parent->txchan_per_port[i];
  7181. }
  7182. if (tot_rx > NIU_NUM_RXCHAN) {
  7183. pr_err("niu%d: Too many RX channels (%d), resetting to one per port\n",
  7184. parent->index, tot_rx);
  7185. for (i = 0; i < num_ports; i++)
  7186. parent->rxchan_per_port[i] = 1;
  7187. }
  7188. if (tot_tx > NIU_NUM_TXCHAN) {
  7189. pr_err("niu%d: Too many TX channels (%d), resetting to one per port\n",
  7190. parent->index, tot_tx);
  7191. for (i = 0; i < num_ports; i++)
  7192. parent->txchan_per_port[i] = 1;
  7193. }
  7194. if (tot_rx < NIU_NUM_RXCHAN || tot_tx < NIU_NUM_TXCHAN) {
  7195. pr_warn("niu%d: Driver bug, wasted channels, RX[%d] TX[%d]\n",
  7196. parent->index, tot_rx, tot_tx);
  7197. }
  7198. }
  7199. static void niu_divide_rdc_groups(struct niu_parent *parent,
  7200. int num_10g, int num_1g)
  7201. {
  7202. int i, num_ports = parent->num_ports;
  7203. int rdc_group, rdc_groups_per_port;
  7204. int rdc_channel_base;
  7205. rdc_group = 0;
  7206. rdc_groups_per_port = NIU_NUM_RDC_TABLES / num_ports;
  7207. rdc_channel_base = 0;
  7208. for (i = 0; i < num_ports; i++) {
  7209. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[i];
  7210. int grp, num_channels = parent->rxchan_per_port[i];
  7211. int this_channel_offset;
  7212. tp->first_table_num = rdc_group;
  7213. tp->num_tables = rdc_groups_per_port;
  7214. this_channel_offset = 0;
  7215. for (grp = 0; grp < tp->num_tables; grp++) {
  7216. struct rdc_table *rt = &tp->tables[grp];
  7217. int slot;
  7218. pr_info("niu%d: Port %d RDC tbl(%d) [ ",
  7219. parent->index, i, tp->first_table_num + grp);
  7220. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++) {
  7221. rt->rxdma_channel[slot] =
  7222. rdc_channel_base + this_channel_offset;
  7223. pr_cont("%d ", rt->rxdma_channel[slot]);
  7224. if (++this_channel_offset == num_channels)
  7225. this_channel_offset = 0;
  7226. }
  7227. pr_cont("]\n");
  7228. }
  7229. parent->rdc_default[i] = rdc_channel_base;
  7230. rdc_channel_base += num_channels;
  7231. rdc_group += rdc_groups_per_port;
  7232. }
  7233. }
  7234. static int fill_phy_probe_info(struct niu *np, struct niu_parent *parent,
  7235. struct phy_probe_info *info)
  7236. {
  7237. unsigned long flags;
  7238. int port, err;
  7239. memset(info, 0, sizeof(*info));
  7240. /* Port 0 to 7 are reserved for onboard Serdes, probe the rest. */
  7241. niu_lock_parent(np, flags);
  7242. err = 0;
  7243. for (port = 8; port < 32; port++) {
  7244. int dev_id_1, dev_id_2;
  7245. dev_id_1 = mdio_read(np, port,
  7246. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID1);
  7247. dev_id_2 = mdio_read(np, port,
  7248. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID2);
  7249. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  7250. PHY_TYPE_PMA_PMD);
  7251. if (err)
  7252. break;
  7253. dev_id_1 = mdio_read(np, port,
  7254. NIU_PCS_DEV_ADDR, MII_PHYSID1);
  7255. dev_id_2 = mdio_read(np, port,
  7256. NIU_PCS_DEV_ADDR, MII_PHYSID2);
  7257. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  7258. PHY_TYPE_PCS);
  7259. if (err)
  7260. break;
  7261. dev_id_1 = mii_read(np, port, MII_PHYSID1);
  7262. dev_id_2 = mii_read(np, port, MII_PHYSID2);
  7263. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  7264. PHY_TYPE_MII);
  7265. if (err)
  7266. break;
  7267. }
  7268. niu_unlock_parent(np, flags);
  7269. return err;
  7270. }
  7271. static int walk_phys(struct niu *np, struct niu_parent *parent)
  7272. {
  7273. struct phy_probe_info *info = &parent->phy_probe_info;
  7274. int lowest_10g, lowest_1g;
  7275. int num_10g, num_1g;
  7276. u32 val;
  7277. int err;
  7278. num_10g = num_1g = 0;
  7279. if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
  7280. !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
  7281. num_10g = 0;
  7282. num_1g = 2;
  7283. parent->plat_type = PLAT_TYPE_ATCA_CP3220;
  7284. parent->num_ports = 4;
  7285. val = (phy_encode(PORT_TYPE_1G, 0) |
  7286. phy_encode(PORT_TYPE_1G, 1) |
  7287. phy_encode(PORT_TYPE_1G, 2) |
  7288. phy_encode(PORT_TYPE_1G, 3));
  7289. } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
  7290. num_10g = 2;
  7291. num_1g = 0;
  7292. parent->num_ports = 2;
  7293. val = (phy_encode(PORT_TYPE_10G, 0) |
  7294. phy_encode(PORT_TYPE_10G, 1));
  7295. } else if ((np->flags & NIU_FLAGS_XCVR_SERDES) &&
  7296. (parent->plat_type == PLAT_TYPE_NIU)) {
  7297. /* this is the Monza case */
  7298. if (np->flags & NIU_FLAGS_10G) {
  7299. val = (phy_encode(PORT_TYPE_10G, 0) |
  7300. phy_encode(PORT_TYPE_10G, 1));
  7301. } else {
  7302. val = (phy_encode(PORT_TYPE_1G, 0) |
  7303. phy_encode(PORT_TYPE_1G, 1));
  7304. }
  7305. } else {
  7306. err = fill_phy_probe_info(np, parent, info);
  7307. if (err)
  7308. return err;
  7309. num_10g = count_10g_ports(info, &lowest_10g);
  7310. num_1g = count_1g_ports(info, &lowest_1g);
  7311. switch ((num_10g << 4) | num_1g) {
  7312. case 0x24:
  7313. if (lowest_1g == 10)
  7314. parent->plat_type = PLAT_TYPE_VF_P0;
  7315. else if (lowest_1g == 26)
  7316. parent->plat_type = PLAT_TYPE_VF_P1;
  7317. else
  7318. goto unknown_vg_1g_port;
  7319. /* fallthru */
  7320. case 0x22:
  7321. val = (phy_encode(PORT_TYPE_10G, 0) |
  7322. phy_encode(PORT_TYPE_10G, 1) |
  7323. phy_encode(PORT_TYPE_1G, 2) |
  7324. phy_encode(PORT_TYPE_1G, 3));
  7325. break;
  7326. case 0x20:
  7327. val = (phy_encode(PORT_TYPE_10G, 0) |
  7328. phy_encode(PORT_TYPE_10G, 1));
  7329. break;
  7330. case 0x10:
  7331. val = phy_encode(PORT_TYPE_10G, np->port);
  7332. break;
  7333. case 0x14:
  7334. if (lowest_1g == 10)
  7335. parent->plat_type = PLAT_TYPE_VF_P0;
  7336. else if (lowest_1g == 26)
  7337. parent->plat_type = PLAT_TYPE_VF_P1;
  7338. else
  7339. goto unknown_vg_1g_port;
  7340. /* fallthru */
  7341. case 0x13:
  7342. if ((lowest_10g & 0x7) == 0)
  7343. val = (phy_encode(PORT_TYPE_10G, 0) |
  7344. phy_encode(PORT_TYPE_1G, 1) |
  7345. phy_encode(PORT_TYPE_1G, 2) |
  7346. phy_encode(PORT_TYPE_1G, 3));
  7347. else
  7348. val = (phy_encode(PORT_TYPE_1G, 0) |
  7349. phy_encode(PORT_TYPE_10G, 1) |
  7350. phy_encode(PORT_TYPE_1G, 2) |
  7351. phy_encode(PORT_TYPE_1G, 3));
  7352. break;
  7353. case 0x04:
  7354. if (lowest_1g == 10)
  7355. parent->plat_type = PLAT_TYPE_VF_P0;
  7356. else if (lowest_1g == 26)
  7357. parent->plat_type = PLAT_TYPE_VF_P1;
  7358. else
  7359. goto unknown_vg_1g_port;
  7360. val = (phy_encode(PORT_TYPE_1G, 0) |
  7361. phy_encode(PORT_TYPE_1G, 1) |
  7362. phy_encode(PORT_TYPE_1G, 2) |
  7363. phy_encode(PORT_TYPE_1G, 3));
  7364. break;
  7365. default:
  7366. pr_err("Unsupported port config 10G[%d] 1G[%d]\n",
  7367. num_10g, num_1g);
  7368. return -EINVAL;
  7369. }
  7370. }
  7371. parent->port_phy = val;
  7372. if (parent->plat_type == PLAT_TYPE_NIU)
  7373. niu_n2_divide_channels(parent);
  7374. else
  7375. niu_divide_channels(parent, num_10g, num_1g);
  7376. niu_divide_rdc_groups(parent, num_10g, num_1g);
  7377. return 0;
  7378. unknown_vg_1g_port:
  7379. pr_err("Cannot identify platform type, 1gport=%d\n", lowest_1g);
  7380. return -EINVAL;
  7381. }
  7382. static int niu_probe_ports(struct niu *np)
  7383. {
  7384. struct niu_parent *parent = np->parent;
  7385. int err, i;
  7386. if (parent->port_phy == PORT_PHY_UNKNOWN) {
  7387. err = walk_phys(np, parent);
  7388. if (err)
  7389. return err;
  7390. niu_set_ldg_timer_res(np, 2);
  7391. for (i = 0; i <= LDN_MAX; i++)
  7392. niu_ldn_irq_enable(np, i, 0);
  7393. }
  7394. if (parent->port_phy == PORT_PHY_INVALID)
  7395. return -EINVAL;
  7396. return 0;
  7397. }
  7398. static int niu_classifier_swstate_init(struct niu *np)
  7399. {
  7400. struct niu_classifier *cp = &np->clas;
  7401. cp->tcam_top = (u16) np->port;
  7402. cp->tcam_sz = np->parent->tcam_num_entries / np->parent->num_ports;
  7403. cp->h1_init = 0xffffffff;
  7404. cp->h2_init = 0xffff;
  7405. return fflp_early_init(np);
  7406. }
  7407. static void niu_link_config_init(struct niu *np)
  7408. {
  7409. struct niu_link_config *lp = &np->link_config;
  7410. lp->advertising = (ADVERTISED_10baseT_Half |
  7411. ADVERTISED_10baseT_Full |
  7412. ADVERTISED_100baseT_Half |
  7413. ADVERTISED_100baseT_Full |
  7414. ADVERTISED_1000baseT_Half |
  7415. ADVERTISED_1000baseT_Full |
  7416. ADVERTISED_10000baseT_Full |
  7417. ADVERTISED_Autoneg);
  7418. lp->speed = lp->active_speed = SPEED_INVALID;
  7419. lp->duplex = DUPLEX_FULL;
  7420. lp->active_duplex = DUPLEX_INVALID;
  7421. lp->autoneg = 1;
  7422. #if 0
  7423. lp->loopback_mode = LOOPBACK_MAC;
  7424. lp->active_speed = SPEED_10000;
  7425. lp->active_duplex = DUPLEX_FULL;
  7426. #else
  7427. lp->loopback_mode = LOOPBACK_DISABLED;
  7428. #endif
  7429. }
  7430. static int niu_init_mac_ipp_pcs_base(struct niu *np)
  7431. {
  7432. switch (np->port) {
  7433. case 0:
  7434. np->mac_regs = np->regs + XMAC_PORT0_OFF;
  7435. np->ipp_off = 0x00000;
  7436. np->pcs_off = 0x04000;
  7437. np->xpcs_off = 0x02000;
  7438. break;
  7439. case 1:
  7440. np->mac_regs = np->regs + XMAC_PORT1_OFF;
  7441. np->ipp_off = 0x08000;
  7442. np->pcs_off = 0x0a000;
  7443. np->xpcs_off = 0x08000;
  7444. break;
  7445. case 2:
  7446. np->mac_regs = np->regs + BMAC_PORT2_OFF;
  7447. np->ipp_off = 0x04000;
  7448. np->pcs_off = 0x0e000;
  7449. np->xpcs_off = ~0UL;
  7450. break;
  7451. case 3:
  7452. np->mac_regs = np->regs + BMAC_PORT3_OFF;
  7453. np->ipp_off = 0x0c000;
  7454. np->pcs_off = 0x12000;
  7455. np->xpcs_off = ~0UL;
  7456. break;
  7457. default:
  7458. dev_err(np->device, "Port %u is invalid, cannot compute MAC block offset\n", np->port);
  7459. return -EINVAL;
  7460. }
  7461. return 0;
  7462. }
  7463. static void niu_try_msix(struct niu *np, u8 *ldg_num_map)
  7464. {
  7465. struct msix_entry msi_vec[NIU_NUM_LDG];
  7466. struct niu_parent *parent = np->parent;
  7467. struct pci_dev *pdev = np->pdev;
  7468. int i, num_irqs;
  7469. u8 first_ldg;
  7470. first_ldg = (NIU_NUM_LDG / parent->num_ports) * np->port;
  7471. for (i = 0; i < (NIU_NUM_LDG / parent->num_ports); i++)
  7472. ldg_num_map[i] = first_ldg + i;
  7473. num_irqs = (parent->rxchan_per_port[np->port] +
  7474. parent->txchan_per_port[np->port] +
  7475. (np->port == 0 ? 3 : 1));
  7476. BUG_ON(num_irqs > (NIU_NUM_LDG / parent->num_ports));
  7477. for (i = 0; i < num_irqs; i++) {
  7478. msi_vec[i].vector = 0;
  7479. msi_vec[i].entry = i;
  7480. }
  7481. num_irqs = pci_enable_msix_range(pdev, msi_vec, 1, num_irqs);
  7482. if (num_irqs < 0) {
  7483. np->flags &= ~NIU_FLAGS_MSIX;
  7484. return;
  7485. }
  7486. np->flags |= NIU_FLAGS_MSIX;
  7487. for (i = 0; i < num_irqs; i++)
  7488. np->ldg[i].irq = msi_vec[i].vector;
  7489. np->num_ldg = num_irqs;
  7490. }
  7491. static int niu_n2_irq_init(struct niu *np, u8 *ldg_num_map)
  7492. {
  7493. #ifdef CONFIG_SPARC64
  7494. struct platform_device *op = np->op;
  7495. const u32 *int_prop;
  7496. int i;
  7497. int_prop = of_get_property(op->dev.of_node, "interrupts", NULL);
  7498. if (!int_prop)
  7499. return -ENODEV;
  7500. for (i = 0; i < op->archdata.num_irqs; i++) {
  7501. ldg_num_map[i] = int_prop[i];
  7502. np->ldg[i].irq = op->archdata.irqs[i];
  7503. }
  7504. np->num_ldg = op->archdata.num_irqs;
  7505. return 0;
  7506. #else
  7507. return -EINVAL;
  7508. #endif
  7509. }
  7510. static int niu_ldg_init(struct niu *np)
  7511. {
  7512. struct niu_parent *parent = np->parent;
  7513. u8 ldg_num_map[NIU_NUM_LDG];
  7514. int first_chan, num_chan;
  7515. int i, err, ldg_rotor;
  7516. u8 port;
  7517. np->num_ldg = 1;
  7518. np->ldg[0].irq = np->dev->irq;
  7519. if (parent->plat_type == PLAT_TYPE_NIU) {
  7520. err = niu_n2_irq_init(np, ldg_num_map);
  7521. if (err)
  7522. return err;
  7523. } else
  7524. niu_try_msix(np, ldg_num_map);
  7525. port = np->port;
  7526. for (i = 0; i < np->num_ldg; i++) {
  7527. struct niu_ldg *lp = &np->ldg[i];
  7528. netif_napi_add(np->dev, &lp->napi, niu_poll, 64);
  7529. lp->np = np;
  7530. lp->ldg_num = ldg_num_map[i];
  7531. lp->timer = 2; /* XXX */
  7532. /* On N2 NIU the firmware has setup the SID mappings so they go
  7533. * to the correct values that will route the LDG to the proper
  7534. * interrupt in the NCU interrupt table.
  7535. */
  7536. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  7537. err = niu_set_ldg_sid(np, lp->ldg_num, port, i);
  7538. if (err)
  7539. return err;
  7540. }
  7541. }
  7542. /* We adopt the LDG assignment ordering used by the N2 NIU
  7543. * 'interrupt' properties because that simplifies a lot of
  7544. * things. This ordering is:
  7545. *
  7546. * MAC
  7547. * MIF (if port zero)
  7548. * SYSERR (if port zero)
  7549. * RX channels
  7550. * TX channels
  7551. */
  7552. ldg_rotor = 0;
  7553. err = niu_ldg_assign_ldn(np, parent, ldg_num_map[ldg_rotor],
  7554. LDN_MAC(port));
  7555. if (err)
  7556. return err;
  7557. ldg_rotor++;
  7558. if (ldg_rotor == np->num_ldg)
  7559. ldg_rotor = 0;
  7560. if (port == 0) {
  7561. err = niu_ldg_assign_ldn(np, parent,
  7562. ldg_num_map[ldg_rotor],
  7563. LDN_MIF);
  7564. if (err)
  7565. return err;
  7566. ldg_rotor++;
  7567. if (ldg_rotor == np->num_ldg)
  7568. ldg_rotor = 0;
  7569. err = niu_ldg_assign_ldn(np, parent,
  7570. ldg_num_map[ldg_rotor],
  7571. LDN_DEVICE_ERROR);
  7572. if (err)
  7573. return err;
  7574. ldg_rotor++;
  7575. if (ldg_rotor == np->num_ldg)
  7576. ldg_rotor = 0;
  7577. }
  7578. first_chan = 0;
  7579. for (i = 0; i < port; i++)
  7580. first_chan += parent->rxchan_per_port[i];
  7581. num_chan = parent->rxchan_per_port[port];
  7582. for (i = first_chan; i < (first_chan + num_chan); i++) {
  7583. err = niu_ldg_assign_ldn(np, parent,
  7584. ldg_num_map[ldg_rotor],
  7585. LDN_RXDMA(i));
  7586. if (err)
  7587. return err;
  7588. ldg_rotor++;
  7589. if (ldg_rotor == np->num_ldg)
  7590. ldg_rotor = 0;
  7591. }
  7592. first_chan = 0;
  7593. for (i = 0; i < port; i++)
  7594. first_chan += parent->txchan_per_port[i];
  7595. num_chan = parent->txchan_per_port[port];
  7596. for (i = first_chan; i < (first_chan + num_chan); i++) {
  7597. err = niu_ldg_assign_ldn(np, parent,
  7598. ldg_num_map[ldg_rotor],
  7599. LDN_TXDMA(i));
  7600. if (err)
  7601. return err;
  7602. ldg_rotor++;
  7603. if (ldg_rotor == np->num_ldg)
  7604. ldg_rotor = 0;
  7605. }
  7606. return 0;
  7607. }
  7608. static void niu_ldg_free(struct niu *np)
  7609. {
  7610. if (np->flags & NIU_FLAGS_MSIX)
  7611. pci_disable_msix(np->pdev);
  7612. }
  7613. static int niu_get_of_props(struct niu *np)
  7614. {
  7615. #ifdef CONFIG_SPARC64
  7616. struct net_device *dev = np->dev;
  7617. struct device_node *dp;
  7618. const char *phy_type;
  7619. const u8 *mac_addr;
  7620. const char *model;
  7621. int prop_len;
  7622. if (np->parent->plat_type == PLAT_TYPE_NIU)
  7623. dp = np->op->dev.of_node;
  7624. else
  7625. dp = pci_device_to_OF_node(np->pdev);
  7626. phy_type = of_get_property(dp, "phy-type", &prop_len);
  7627. if (!phy_type) {
  7628. netdev_err(dev, "%pOF: OF node lacks phy-type property\n", dp);
  7629. return -EINVAL;
  7630. }
  7631. if (!strcmp(phy_type, "none"))
  7632. return -ENODEV;
  7633. strcpy(np->vpd.phy_type, phy_type);
  7634. if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  7635. netdev_err(dev, "%pOF: Illegal phy string [%s]\n",
  7636. dp, np->vpd.phy_type);
  7637. return -EINVAL;
  7638. }
  7639. mac_addr = of_get_property(dp, "local-mac-address", &prop_len);
  7640. if (!mac_addr) {
  7641. netdev_err(dev, "%pOF: OF node lacks local-mac-address property\n",
  7642. dp);
  7643. return -EINVAL;
  7644. }
  7645. if (prop_len != dev->addr_len) {
  7646. netdev_err(dev, "%pOF: OF MAC address prop len (%d) is wrong\n",
  7647. dp, prop_len);
  7648. }
  7649. memcpy(dev->dev_addr, mac_addr, dev->addr_len);
  7650. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  7651. netdev_err(dev, "%pOF: OF MAC address is invalid\n", dp);
  7652. netdev_err(dev, "%pOF: [ %pM ]\n", dp, dev->dev_addr);
  7653. return -EINVAL;
  7654. }
  7655. model = of_get_property(dp, "model", &prop_len);
  7656. if (model)
  7657. strcpy(np->vpd.model, model);
  7658. if (of_find_property(dp, "hot-swappable-phy", &prop_len)) {
  7659. np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER |
  7660. NIU_FLAGS_HOTPLUG_PHY);
  7661. }
  7662. return 0;
  7663. #else
  7664. return -EINVAL;
  7665. #endif
  7666. }
  7667. static int niu_get_invariants(struct niu *np)
  7668. {
  7669. int err, have_props;
  7670. u32 offset;
  7671. err = niu_get_of_props(np);
  7672. if (err == -ENODEV)
  7673. return err;
  7674. have_props = !err;
  7675. err = niu_init_mac_ipp_pcs_base(np);
  7676. if (err)
  7677. return err;
  7678. if (have_props) {
  7679. err = niu_get_and_validate_port(np);
  7680. if (err)
  7681. return err;
  7682. } else {
  7683. if (np->parent->plat_type == PLAT_TYPE_NIU)
  7684. return -EINVAL;
  7685. nw64(ESPC_PIO_EN, ESPC_PIO_EN_ENABLE);
  7686. offset = niu_pci_vpd_offset(np);
  7687. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7688. "%s() VPD offset [%08x]\n", __func__, offset);
  7689. if (offset)
  7690. niu_pci_vpd_fetch(np, offset);
  7691. nw64(ESPC_PIO_EN, 0);
  7692. if (np->flags & NIU_FLAGS_VPD_VALID) {
  7693. niu_pci_vpd_validate(np);
  7694. err = niu_get_and_validate_port(np);
  7695. if (err)
  7696. return err;
  7697. }
  7698. if (!(np->flags & NIU_FLAGS_VPD_VALID)) {
  7699. err = niu_get_and_validate_port(np);
  7700. if (err)
  7701. return err;
  7702. err = niu_pci_probe_sprom(np);
  7703. if (err)
  7704. return err;
  7705. }
  7706. }
  7707. err = niu_probe_ports(np);
  7708. if (err)
  7709. return err;
  7710. niu_ldg_init(np);
  7711. niu_classifier_swstate_init(np);
  7712. niu_link_config_init(np);
  7713. err = niu_determine_phy_disposition(np);
  7714. if (!err)
  7715. err = niu_init_link(np);
  7716. return err;
  7717. }
  7718. static LIST_HEAD(niu_parent_list);
  7719. static DEFINE_MUTEX(niu_parent_lock);
  7720. static int niu_parent_index;
  7721. static ssize_t show_port_phy(struct device *dev,
  7722. struct device_attribute *attr, char *buf)
  7723. {
  7724. struct platform_device *plat_dev = to_platform_device(dev);
  7725. struct niu_parent *p = dev_get_platdata(&plat_dev->dev);
  7726. u32 port_phy = p->port_phy;
  7727. char *orig_buf = buf;
  7728. int i;
  7729. if (port_phy == PORT_PHY_UNKNOWN ||
  7730. port_phy == PORT_PHY_INVALID)
  7731. return 0;
  7732. for (i = 0; i < p->num_ports; i++) {
  7733. const char *type_str;
  7734. int type;
  7735. type = phy_decode(port_phy, i);
  7736. if (type == PORT_TYPE_10G)
  7737. type_str = "10G";
  7738. else
  7739. type_str = "1G";
  7740. buf += sprintf(buf,
  7741. (i == 0) ? "%s" : " %s",
  7742. type_str);
  7743. }
  7744. buf += sprintf(buf, "\n");
  7745. return buf - orig_buf;
  7746. }
  7747. static ssize_t show_plat_type(struct device *dev,
  7748. struct device_attribute *attr, char *buf)
  7749. {
  7750. struct platform_device *plat_dev = to_platform_device(dev);
  7751. struct niu_parent *p = dev_get_platdata(&plat_dev->dev);
  7752. const char *type_str;
  7753. switch (p->plat_type) {
  7754. case PLAT_TYPE_ATLAS:
  7755. type_str = "atlas";
  7756. break;
  7757. case PLAT_TYPE_NIU:
  7758. type_str = "niu";
  7759. break;
  7760. case PLAT_TYPE_VF_P0:
  7761. type_str = "vf_p0";
  7762. break;
  7763. case PLAT_TYPE_VF_P1:
  7764. type_str = "vf_p1";
  7765. break;
  7766. default:
  7767. type_str = "unknown";
  7768. break;
  7769. }
  7770. return sprintf(buf, "%s\n", type_str);
  7771. }
  7772. static ssize_t __show_chan_per_port(struct device *dev,
  7773. struct device_attribute *attr, char *buf,
  7774. int rx)
  7775. {
  7776. struct platform_device *plat_dev = to_platform_device(dev);
  7777. struct niu_parent *p = dev_get_platdata(&plat_dev->dev);
  7778. char *orig_buf = buf;
  7779. u8 *arr;
  7780. int i;
  7781. arr = (rx ? p->rxchan_per_port : p->txchan_per_port);
  7782. for (i = 0; i < p->num_ports; i++) {
  7783. buf += sprintf(buf,
  7784. (i == 0) ? "%d" : " %d",
  7785. arr[i]);
  7786. }
  7787. buf += sprintf(buf, "\n");
  7788. return buf - orig_buf;
  7789. }
  7790. static ssize_t show_rxchan_per_port(struct device *dev,
  7791. struct device_attribute *attr, char *buf)
  7792. {
  7793. return __show_chan_per_port(dev, attr, buf, 1);
  7794. }
  7795. static ssize_t show_txchan_per_port(struct device *dev,
  7796. struct device_attribute *attr, char *buf)
  7797. {
  7798. return __show_chan_per_port(dev, attr, buf, 1);
  7799. }
  7800. static ssize_t show_num_ports(struct device *dev,
  7801. struct device_attribute *attr, char *buf)
  7802. {
  7803. struct platform_device *plat_dev = to_platform_device(dev);
  7804. struct niu_parent *p = dev_get_platdata(&plat_dev->dev);
  7805. return sprintf(buf, "%d\n", p->num_ports);
  7806. }
  7807. static struct device_attribute niu_parent_attributes[] = {
  7808. __ATTR(port_phy, 0444, show_port_phy, NULL),
  7809. __ATTR(plat_type, 0444, show_plat_type, NULL),
  7810. __ATTR(rxchan_per_port, 0444, show_rxchan_per_port, NULL),
  7811. __ATTR(txchan_per_port, 0444, show_txchan_per_port, NULL),
  7812. __ATTR(num_ports, 0444, show_num_ports, NULL),
  7813. {}
  7814. };
  7815. static struct niu_parent *niu_new_parent(struct niu *np,
  7816. union niu_parent_id *id, u8 ptype)
  7817. {
  7818. struct platform_device *plat_dev;
  7819. struct niu_parent *p;
  7820. int i;
  7821. plat_dev = platform_device_register_simple("niu-board", niu_parent_index,
  7822. NULL, 0);
  7823. if (IS_ERR(plat_dev))
  7824. return NULL;
  7825. for (i = 0; niu_parent_attributes[i].attr.name; i++) {
  7826. int err = device_create_file(&plat_dev->dev,
  7827. &niu_parent_attributes[i]);
  7828. if (err)
  7829. goto fail_unregister;
  7830. }
  7831. p = kzalloc(sizeof(*p), GFP_KERNEL);
  7832. if (!p)
  7833. goto fail_unregister;
  7834. p->index = niu_parent_index++;
  7835. plat_dev->dev.platform_data = p;
  7836. p->plat_dev = plat_dev;
  7837. memcpy(&p->id, id, sizeof(*id));
  7838. p->plat_type = ptype;
  7839. INIT_LIST_HEAD(&p->list);
  7840. atomic_set(&p->refcnt, 0);
  7841. list_add(&p->list, &niu_parent_list);
  7842. spin_lock_init(&p->lock);
  7843. p->rxdma_clock_divider = 7500;
  7844. p->tcam_num_entries = NIU_PCI_TCAM_ENTRIES;
  7845. if (p->plat_type == PLAT_TYPE_NIU)
  7846. p->tcam_num_entries = NIU_NONPCI_TCAM_ENTRIES;
  7847. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  7848. int index = i - CLASS_CODE_USER_PROG1;
  7849. p->tcam_key[index] = TCAM_KEY_TSEL;
  7850. p->flow_key[index] = (FLOW_KEY_IPSA |
  7851. FLOW_KEY_IPDA |
  7852. FLOW_KEY_PROTO |
  7853. (FLOW_KEY_L4_BYTE12 <<
  7854. FLOW_KEY_L4_0_SHIFT) |
  7855. (FLOW_KEY_L4_BYTE12 <<
  7856. FLOW_KEY_L4_1_SHIFT));
  7857. }
  7858. for (i = 0; i < LDN_MAX + 1; i++)
  7859. p->ldg_map[i] = LDG_INVALID;
  7860. return p;
  7861. fail_unregister:
  7862. platform_device_unregister(plat_dev);
  7863. return NULL;
  7864. }
  7865. static struct niu_parent *niu_get_parent(struct niu *np,
  7866. union niu_parent_id *id, u8 ptype)
  7867. {
  7868. struct niu_parent *p, *tmp;
  7869. int port = np->port;
  7870. mutex_lock(&niu_parent_lock);
  7871. p = NULL;
  7872. list_for_each_entry(tmp, &niu_parent_list, list) {
  7873. if (!memcmp(id, &tmp->id, sizeof(*id))) {
  7874. p = tmp;
  7875. break;
  7876. }
  7877. }
  7878. if (!p)
  7879. p = niu_new_parent(np, id, ptype);
  7880. if (p) {
  7881. char port_name[8];
  7882. int err;
  7883. sprintf(port_name, "port%d", port);
  7884. err = sysfs_create_link(&p->plat_dev->dev.kobj,
  7885. &np->device->kobj,
  7886. port_name);
  7887. if (!err) {
  7888. p->ports[port] = np;
  7889. atomic_inc(&p->refcnt);
  7890. }
  7891. }
  7892. mutex_unlock(&niu_parent_lock);
  7893. return p;
  7894. }
  7895. static void niu_put_parent(struct niu *np)
  7896. {
  7897. struct niu_parent *p = np->parent;
  7898. u8 port = np->port;
  7899. char port_name[8];
  7900. BUG_ON(!p || p->ports[port] != np);
  7901. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7902. "%s() port[%u]\n", __func__, port);
  7903. sprintf(port_name, "port%d", port);
  7904. mutex_lock(&niu_parent_lock);
  7905. sysfs_remove_link(&p->plat_dev->dev.kobj, port_name);
  7906. p->ports[port] = NULL;
  7907. np->parent = NULL;
  7908. if (atomic_dec_and_test(&p->refcnt)) {
  7909. list_del(&p->list);
  7910. platform_device_unregister(p->plat_dev);
  7911. }
  7912. mutex_unlock(&niu_parent_lock);
  7913. }
  7914. static void *niu_pci_alloc_coherent(struct device *dev, size_t size,
  7915. u64 *handle, gfp_t flag)
  7916. {
  7917. dma_addr_t dh;
  7918. void *ret;
  7919. ret = dma_alloc_coherent(dev, size, &dh, flag);
  7920. if (ret)
  7921. *handle = dh;
  7922. return ret;
  7923. }
  7924. static void niu_pci_free_coherent(struct device *dev, size_t size,
  7925. void *cpu_addr, u64 handle)
  7926. {
  7927. dma_free_coherent(dev, size, cpu_addr, handle);
  7928. }
  7929. static u64 niu_pci_map_page(struct device *dev, struct page *page,
  7930. unsigned long offset, size_t size,
  7931. enum dma_data_direction direction)
  7932. {
  7933. return dma_map_page(dev, page, offset, size, direction);
  7934. }
  7935. static void niu_pci_unmap_page(struct device *dev, u64 dma_address,
  7936. size_t size, enum dma_data_direction direction)
  7937. {
  7938. dma_unmap_page(dev, dma_address, size, direction);
  7939. }
  7940. static u64 niu_pci_map_single(struct device *dev, void *cpu_addr,
  7941. size_t size,
  7942. enum dma_data_direction direction)
  7943. {
  7944. return dma_map_single(dev, cpu_addr, size, direction);
  7945. }
  7946. static void niu_pci_unmap_single(struct device *dev, u64 dma_address,
  7947. size_t size,
  7948. enum dma_data_direction direction)
  7949. {
  7950. dma_unmap_single(dev, dma_address, size, direction);
  7951. }
  7952. static const struct niu_ops niu_pci_ops = {
  7953. .alloc_coherent = niu_pci_alloc_coherent,
  7954. .free_coherent = niu_pci_free_coherent,
  7955. .map_page = niu_pci_map_page,
  7956. .unmap_page = niu_pci_unmap_page,
  7957. .map_single = niu_pci_map_single,
  7958. .unmap_single = niu_pci_unmap_single,
  7959. };
  7960. static void niu_driver_version(void)
  7961. {
  7962. static int niu_version_printed;
  7963. if (niu_version_printed++ == 0)
  7964. pr_info("%s", version);
  7965. }
  7966. static struct net_device *niu_alloc_and_init(struct device *gen_dev,
  7967. struct pci_dev *pdev,
  7968. struct platform_device *op,
  7969. const struct niu_ops *ops, u8 port)
  7970. {
  7971. struct net_device *dev;
  7972. struct niu *np;
  7973. dev = alloc_etherdev_mq(sizeof(struct niu), NIU_NUM_TXCHAN);
  7974. if (!dev)
  7975. return NULL;
  7976. SET_NETDEV_DEV(dev, gen_dev);
  7977. np = netdev_priv(dev);
  7978. np->dev = dev;
  7979. np->pdev = pdev;
  7980. np->op = op;
  7981. np->device = gen_dev;
  7982. np->ops = ops;
  7983. np->msg_enable = niu_debug;
  7984. spin_lock_init(&np->lock);
  7985. INIT_WORK(&np->reset_task, niu_reset_task);
  7986. np->port = port;
  7987. return dev;
  7988. }
  7989. static const struct net_device_ops niu_netdev_ops = {
  7990. .ndo_open = niu_open,
  7991. .ndo_stop = niu_close,
  7992. .ndo_start_xmit = niu_start_xmit,
  7993. .ndo_get_stats64 = niu_get_stats,
  7994. .ndo_set_rx_mode = niu_set_rx_mode,
  7995. .ndo_validate_addr = eth_validate_addr,
  7996. .ndo_set_mac_address = niu_set_mac_addr,
  7997. .ndo_do_ioctl = niu_ioctl,
  7998. .ndo_tx_timeout = niu_tx_timeout,
  7999. .ndo_change_mtu = niu_change_mtu,
  8000. };
  8001. static void niu_assign_netdev_ops(struct net_device *dev)
  8002. {
  8003. dev->netdev_ops = &niu_netdev_ops;
  8004. dev->ethtool_ops = &niu_ethtool_ops;
  8005. dev->watchdog_timeo = NIU_TX_TIMEOUT;
  8006. }
  8007. static void niu_device_announce(struct niu *np)
  8008. {
  8009. struct net_device *dev = np->dev;
  8010. pr_info("%s: NIU Ethernet %pM\n", dev->name, dev->dev_addr);
  8011. if (np->parent->plat_type == PLAT_TYPE_ATCA_CP3220) {
  8012. pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
  8013. dev->name,
  8014. (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
  8015. (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
  8016. (np->flags & NIU_FLAGS_FIBER ? "RGMII FIBER" : "SERDES"),
  8017. (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
  8018. (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
  8019. np->vpd.phy_type);
  8020. } else {
  8021. pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
  8022. dev->name,
  8023. (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
  8024. (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
  8025. (np->flags & NIU_FLAGS_FIBER ? "FIBER" :
  8026. (np->flags & NIU_FLAGS_XCVR_SERDES ? "SERDES" :
  8027. "COPPER")),
  8028. (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
  8029. (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
  8030. np->vpd.phy_type);
  8031. }
  8032. }
  8033. static void niu_set_basic_features(struct net_device *dev)
  8034. {
  8035. dev->hw_features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_RXHASH;
  8036. dev->features |= dev->hw_features | NETIF_F_RXCSUM;
  8037. }
  8038. static int niu_pci_init_one(struct pci_dev *pdev,
  8039. const struct pci_device_id *ent)
  8040. {
  8041. union niu_parent_id parent_id;
  8042. struct net_device *dev;
  8043. struct niu *np;
  8044. int err;
  8045. u64 dma_mask;
  8046. niu_driver_version();
  8047. err = pci_enable_device(pdev);
  8048. if (err) {
  8049. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  8050. return err;
  8051. }
  8052. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
  8053. !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  8054. dev_err(&pdev->dev, "Cannot find proper PCI device base addresses, aborting\n");
  8055. err = -ENODEV;
  8056. goto err_out_disable_pdev;
  8057. }
  8058. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  8059. if (err) {
  8060. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  8061. goto err_out_disable_pdev;
  8062. }
  8063. if (!pci_is_pcie(pdev)) {
  8064. dev_err(&pdev->dev, "Cannot find PCI Express capability, aborting\n");
  8065. err = -ENODEV;
  8066. goto err_out_free_res;
  8067. }
  8068. dev = niu_alloc_and_init(&pdev->dev, pdev, NULL,
  8069. &niu_pci_ops, PCI_FUNC(pdev->devfn));
  8070. if (!dev) {
  8071. err = -ENOMEM;
  8072. goto err_out_free_res;
  8073. }
  8074. np = netdev_priv(dev);
  8075. memset(&parent_id, 0, sizeof(parent_id));
  8076. parent_id.pci.domain = pci_domain_nr(pdev->bus);
  8077. parent_id.pci.bus = pdev->bus->number;
  8078. parent_id.pci.device = PCI_SLOT(pdev->devfn);
  8079. np->parent = niu_get_parent(np, &parent_id,
  8080. PLAT_TYPE_ATLAS);
  8081. if (!np->parent) {
  8082. err = -ENOMEM;
  8083. goto err_out_free_dev;
  8084. }
  8085. pcie_capability_clear_and_set_word(pdev, PCI_EXP_DEVCTL,
  8086. PCI_EXP_DEVCTL_NOSNOOP_EN,
  8087. PCI_EXP_DEVCTL_CERE | PCI_EXP_DEVCTL_NFERE |
  8088. PCI_EXP_DEVCTL_FERE | PCI_EXP_DEVCTL_URRE |
  8089. PCI_EXP_DEVCTL_RELAX_EN);
  8090. dma_mask = DMA_BIT_MASK(44);
  8091. err = pci_set_dma_mask(pdev, dma_mask);
  8092. if (!err) {
  8093. dev->features |= NETIF_F_HIGHDMA;
  8094. err = pci_set_consistent_dma_mask(pdev, dma_mask);
  8095. if (err) {
  8096. dev_err(&pdev->dev, "Unable to obtain 44 bit DMA for consistent allocations, aborting\n");
  8097. goto err_out_release_parent;
  8098. }
  8099. }
  8100. if (err) {
  8101. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  8102. if (err) {
  8103. dev_err(&pdev->dev, "No usable DMA configuration, aborting\n");
  8104. goto err_out_release_parent;
  8105. }
  8106. }
  8107. niu_set_basic_features(dev);
  8108. dev->priv_flags |= IFF_UNICAST_FLT;
  8109. np->regs = pci_ioremap_bar(pdev, 0);
  8110. if (!np->regs) {
  8111. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  8112. err = -ENOMEM;
  8113. goto err_out_release_parent;
  8114. }
  8115. pci_set_master(pdev);
  8116. pci_save_state(pdev);
  8117. dev->irq = pdev->irq;
  8118. /* MTU range: 68 - 9216 */
  8119. dev->min_mtu = ETH_MIN_MTU;
  8120. dev->max_mtu = NIU_MAX_MTU;
  8121. niu_assign_netdev_ops(dev);
  8122. err = niu_get_invariants(np);
  8123. if (err) {
  8124. if (err != -ENODEV)
  8125. dev_err(&pdev->dev, "Problem fetching invariants of chip, aborting\n");
  8126. goto err_out_iounmap;
  8127. }
  8128. err = register_netdev(dev);
  8129. if (err) {
  8130. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  8131. goto err_out_iounmap;
  8132. }
  8133. pci_set_drvdata(pdev, dev);
  8134. niu_device_announce(np);
  8135. return 0;
  8136. err_out_iounmap:
  8137. if (np->regs) {
  8138. iounmap(np->regs);
  8139. np->regs = NULL;
  8140. }
  8141. err_out_release_parent:
  8142. niu_put_parent(np);
  8143. err_out_free_dev:
  8144. free_netdev(dev);
  8145. err_out_free_res:
  8146. pci_release_regions(pdev);
  8147. err_out_disable_pdev:
  8148. pci_disable_device(pdev);
  8149. return err;
  8150. }
  8151. static void niu_pci_remove_one(struct pci_dev *pdev)
  8152. {
  8153. struct net_device *dev = pci_get_drvdata(pdev);
  8154. if (dev) {
  8155. struct niu *np = netdev_priv(dev);
  8156. unregister_netdev(dev);
  8157. if (np->regs) {
  8158. iounmap(np->regs);
  8159. np->regs = NULL;
  8160. }
  8161. niu_ldg_free(np);
  8162. niu_put_parent(np);
  8163. free_netdev(dev);
  8164. pci_release_regions(pdev);
  8165. pci_disable_device(pdev);
  8166. }
  8167. }
  8168. static int niu_suspend(struct pci_dev *pdev, pm_message_t state)
  8169. {
  8170. struct net_device *dev = pci_get_drvdata(pdev);
  8171. struct niu *np = netdev_priv(dev);
  8172. unsigned long flags;
  8173. if (!netif_running(dev))
  8174. return 0;
  8175. flush_work(&np->reset_task);
  8176. niu_netif_stop(np);
  8177. del_timer_sync(&np->timer);
  8178. spin_lock_irqsave(&np->lock, flags);
  8179. niu_enable_interrupts(np, 0);
  8180. spin_unlock_irqrestore(&np->lock, flags);
  8181. netif_device_detach(dev);
  8182. spin_lock_irqsave(&np->lock, flags);
  8183. niu_stop_hw(np);
  8184. spin_unlock_irqrestore(&np->lock, flags);
  8185. pci_save_state(pdev);
  8186. return 0;
  8187. }
  8188. static int niu_resume(struct pci_dev *pdev)
  8189. {
  8190. struct net_device *dev = pci_get_drvdata(pdev);
  8191. struct niu *np = netdev_priv(dev);
  8192. unsigned long flags;
  8193. int err;
  8194. if (!netif_running(dev))
  8195. return 0;
  8196. pci_restore_state(pdev);
  8197. netif_device_attach(dev);
  8198. spin_lock_irqsave(&np->lock, flags);
  8199. err = niu_init_hw(np);
  8200. if (!err) {
  8201. np->timer.expires = jiffies + HZ;
  8202. add_timer(&np->timer);
  8203. niu_netif_start(np);
  8204. }
  8205. spin_unlock_irqrestore(&np->lock, flags);
  8206. return err;
  8207. }
  8208. static struct pci_driver niu_pci_driver = {
  8209. .name = DRV_MODULE_NAME,
  8210. .id_table = niu_pci_tbl,
  8211. .probe = niu_pci_init_one,
  8212. .remove = niu_pci_remove_one,
  8213. .suspend = niu_suspend,
  8214. .resume = niu_resume,
  8215. };
  8216. #ifdef CONFIG_SPARC64
  8217. static void *niu_phys_alloc_coherent(struct device *dev, size_t size,
  8218. u64 *dma_addr, gfp_t flag)
  8219. {
  8220. unsigned long order = get_order(size);
  8221. unsigned long page = __get_free_pages(flag, order);
  8222. if (page == 0UL)
  8223. return NULL;
  8224. memset((char *)page, 0, PAGE_SIZE << order);
  8225. *dma_addr = __pa(page);
  8226. return (void *) page;
  8227. }
  8228. static void niu_phys_free_coherent(struct device *dev, size_t size,
  8229. void *cpu_addr, u64 handle)
  8230. {
  8231. unsigned long order = get_order(size);
  8232. free_pages((unsigned long) cpu_addr, order);
  8233. }
  8234. static u64 niu_phys_map_page(struct device *dev, struct page *page,
  8235. unsigned long offset, size_t size,
  8236. enum dma_data_direction direction)
  8237. {
  8238. return page_to_phys(page) + offset;
  8239. }
  8240. static void niu_phys_unmap_page(struct device *dev, u64 dma_address,
  8241. size_t size, enum dma_data_direction direction)
  8242. {
  8243. /* Nothing to do. */
  8244. }
  8245. static u64 niu_phys_map_single(struct device *dev, void *cpu_addr,
  8246. size_t size,
  8247. enum dma_data_direction direction)
  8248. {
  8249. return __pa(cpu_addr);
  8250. }
  8251. static void niu_phys_unmap_single(struct device *dev, u64 dma_address,
  8252. size_t size,
  8253. enum dma_data_direction direction)
  8254. {
  8255. /* Nothing to do. */
  8256. }
  8257. static const struct niu_ops niu_phys_ops = {
  8258. .alloc_coherent = niu_phys_alloc_coherent,
  8259. .free_coherent = niu_phys_free_coherent,
  8260. .map_page = niu_phys_map_page,
  8261. .unmap_page = niu_phys_unmap_page,
  8262. .map_single = niu_phys_map_single,
  8263. .unmap_single = niu_phys_unmap_single,
  8264. };
  8265. static int niu_of_probe(struct platform_device *op)
  8266. {
  8267. union niu_parent_id parent_id;
  8268. struct net_device *dev;
  8269. struct niu *np;
  8270. const u32 *reg;
  8271. int err;
  8272. niu_driver_version();
  8273. reg = of_get_property(op->dev.of_node, "reg", NULL);
  8274. if (!reg) {
  8275. dev_err(&op->dev, "%pOF: No 'reg' property, aborting\n",
  8276. op->dev.of_node);
  8277. return -ENODEV;
  8278. }
  8279. dev = niu_alloc_and_init(&op->dev, NULL, op,
  8280. &niu_phys_ops, reg[0] & 0x1);
  8281. if (!dev) {
  8282. err = -ENOMEM;
  8283. goto err_out;
  8284. }
  8285. np = netdev_priv(dev);
  8286. memset(&parent_id, 0, sizeof(parent_id));
  8287. parent_id.of = of_get_parent(op->dev.of_node);
  8288. np->parent = niu_get_parent(np, &parent_id,
  8289. PLAT_TYPE_NIU);
  8290. if (!np->parent) {
  8291. err = -ENOMEM;
  8292. goto err_out_free_dev;
  8293. }
  8294. niu_set_basic_features(dev);
  8295. np->regs = of_ioremap(&op->resource[1], 0,
  8296. resource_size(&op->resource[1]),
  8297. "niu regs");
  8298. if (!np->regs) {
  8299. dev_err(&op->dev, "Cannot map device registers, aborting\n");
  8300. err = -ENOMEM;
  8301. goto err_out_release_parent;
  8302. }
  8303. np->vir_regs_1 = of_ioremap(&op->resource[2], 0,
  8304. resource_size(&op->resource[2]),
  8305. "niu vregs-1");
  8306. if (!np->vir_regs_1) {
  8307. dev_err(&op->dev, "Cannot map device vir registers 1, aborting\n");
  8308. err = -ENOMEM;
  8309. goto err_out_iounmap;
  8310. }
  8311. np->vir_regs_2 = of_ioremap(&op->resource[3], 0,
  8312. resource_size(&op->resource[3]),
  8313. "niu vregs-2");
  8314. if (!np->vir_regs_2) {
  8315. dev_err(&op->dev, "Cannot map device vir registers 2, aborting\n");
  8316. err = -ENOMEM;
  8317. goto err_out_iounmap;
  8318. }
  8319. niu_assign_netdev_ops(dev);
  8320. err = niu_get_invariants(np);
  8321. if (err) {
  8322. if (err != -ENODEV)
  8323. dev_err(&op->dev, "Problem fetching invariants of chip, aborting\n");
  8324. goto err_out_iounmap;
  8325. }
  8326. err = register_netdev(dev);
  8327. if (err) {
  8328. dev_err(&op->dev, "Cannot register net device, aborting\n");
  8329. goto err_out_iounmap;
  8330. }
  8331. platform_set_drvdata(op, dev);
  8332. niu_device_announce(np);
  8333. return 0;
  8334. err_out_iounmap:
  8335. if (np->vir_regs_1) {
  8336. of_iounmap(&op->resource[2], np->vir_regs_1,
  8337. resource_size(&op->resource[2]));
  8338. np->vir_regs_1 = NULL;
  8339. }
  8340. if (np->vir_regs_2) {
  8341. of_iounmap(&op->resource[3], np->vir_regs_2,
  8342. resource_size(&op->resource[3]));
  8343. np->vir_regs_2 = NULL;
  8344. }
  8345. if (np->regs) {
  8346. of_iounmap(&op->resource[1], np->regs,
  8347. resource_size(&op->resource[1]));
  8348. np->regs = NULL;
  8349. }
  8350. err_out_release_parent:
  8351. niu_put_parent(np);
  8352. err_out_free_dev:
  8353. free_netdev(dev);
  8354. err_out:
  8355. return err;
  8356. }
  8357. static int niu_of_remove(struct platform_device *op)
  8358. {
  8359. struct net_device *dev = platform_get_drvdata(op);
  8360. if (dev) {
  8361. struct niu *np = netdev_priv(dev);
  8362. unregister_netdev(dev);
  8363. if (np->vir_regs_1) {
  8364. of_iounmap(&op->resource[2], np->vir_regs_1,
  8365. resource_size(&op->resource[2]));
  8366. np->vir_regs_1 = NULL;
  8367. }
  8368. if (np->vir_regs_2) {
  8369. of_iounmap(&op->resource[3], np->vir_regs_2,
  8370. resource_size(&op->resource[3]));
  8371. np->vir_regs_2 = NULL;
  8372. }
  8373. if (np->regs) {
  8374. of_iounmap(&op->resource[1], np->regs,
  8375. resource_size(&op->resource[1]));
  8376. np->regs = NULL;
  8377. }
  8378. niu_ldg_free(np);
  8379. niu_put_parent(np);
  8380. free_netdev(dev);
  8381. }
  8382. return 0;
  8383. }
  8384. static const struct of_device_id niu_match[] = {
  8385. {
  8386. .name = "network",
  8387. .compatible = "SUNW,niusl",
  8388. },
  8389. {},
  8390. };
  8391. MODULE_DEVICE_TABLE(of, niu_match);
  8392. static struct platform_driver niu_of_driver = {
  8393. .driver = {
  8394. .name = "niu",
  8395. .of_match_table = niu_match,
  8396. },
  8397. .probe = niu_of_probe,
  8398. .remove = niu_of_remove,
  8399. };
  8400. #endif /* CONFIG_SPARC64 */
  8401. static int __init niu_init(void)
  8402. {
  8403. int err = 0;
  8404. BUILD_BUG_ON(PAGE_SIZE < 4 * 1024);
  8405. niu_debug = netif_msg_init(debug, NIU_MSG_DEFAULT);
  8406. #ifdef CONFIG_SPARC64
  8407. err = platform_driver_register(&niu_of_driver);
  8408. #endif
  8409. if (!err) {
  8410. err = pci_register_driver(&niu_pci_driver);
  8411. #ifdef CONFIG_SPARC64
  8412. if (err)
  8413. platform_driver_unregister(&niu_of_driver);
  8414. #endif
  8415. }
  8416. return err;
  8417. }
  8418. static void __exit niu_exit(void)
  8419. {
  8420. pci_unregister_driver(&niu_pci_driver);
  8421. #ifdef CONFIG_SPARC64
  8422. platform_driver_unregister(&niu_of_driver);
  8423. #endif
  8424. }
  8425. module_init(niu_init);
  8426. module_exit(niu_exit);