dwmac-rk.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511
  1. /**
  2. * dwmac-rk.c - Rockchip RK3288 DWMAC specific glue layer
  3. *
  4. * Copyright (C) 2014 Chen-Zhi (Roger Chen)
  5. *
  6. * Chen-Zhi (Roger Chen) <roger.chen@rock-chips.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/stmmac.h>
  19. #include <linux/bitops.h>
  20. #include <linux/clk.h>
  21. #include <linux/phy.h>
  22. #include <linux/of_net.h>
  23. #include <linux/gpio.h>
  24. #include <linux/module.h>
  25. #include <linux/of_gpio.h>
  26. #include <linux/of_device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <linux/delay.h>
  30. #include <linux/mfd/syscon.h>
  31. #include <linux/regmap.h>
  32. #include <linux/pm_runtime.h>
  33. #include "stmmac_platform.h"
  34. struct rk_priv_data;
  35. struct rk_gmac_ops {
  36. void (*set_to_rgmii)(struct rk_priv_data *bsp_priv,
  37. int tx_delay, int rx_delay);
  38. void (*set_to_rmii)(struct rk_priv_data *bsp_priv);
  39. void (*set_rgmii_speed)(struct rk_priv_data *bsp_priv, int speed);
  40. void (*set_rmii_speed)(struct rk_priv_data *bsp_priv, int speed);
  41. void (*integrated_phy_powerup)(struct rk_priv_data *bsp_priv);
  42. };
  43. struct rk_priv_data {
  44. struct platform_device *pdev;
  45. int phy_iface;
  46. struct regulator *regulator;
  47. bool suspended;
  48. const struct rk_gmac_ops *ops;
  49. bool clk_enabled;
  50. bool clock_input;
  51. bool integrated_phy;
  52. struct clk *clk_mac;
  53. struct clk *gmac_clkin;
  54. struct clk *mac_clk_rx;
  55. struct clk *mac_clk_tx;
  56. struct clk *clk_mac_ref;
  57. struct clk *clk_mac_refout;
  58. struct clk *clk_mac_speed;
  59. struct clk *aclk_mac;
  60. struct clk *pclk_mac;
  61. struct clk *clk_phy;
  62. struct reset_control *phy_reset;
  63. int tx_delay;
  64. int rx_delay;
  65. struct regmap *grf;
  66. };
  67. #define HIWORD_UPDATE(val, mask, shift) \
  68. ((val) << (shift) | (mask) << ((shift) + 16))
  69. #define GRF_BIT(nr) (BIT(nr) | BIT(nr+16))
  70. #define GRF_CLR_BIT(nr) (BIT(nr+16))
  71. #define DELAY_ENABLE(soc, tx, rx) \
  72. (((tx) ? soc##_GMAC_TXCLK_DLY_ENABLE : soc##_GMAC_TXCLK_DLY_DISABLE) | \
  73. ((rx) ? soc##_GMAC_RXCLK_DLY_ENABLE : soc##_GMAC_RXCLK_DLY_DISABLE))
  74. #define PX30_GRF_GMAC_CON1 0x0904
  75. /* PX30_GRF_GMAC_CON1 */
  76. #define PX30_GMAC_PHY_INTF_SEL_RMII (GRF_CLR_BIT(4) | GRF_CLR_BIT(5) | \
  77. GRF_BIT(6))
  78. #define PX30_GMAC_SPEED_10M GRF_CLR_BIT(2)
  79. #define PX30_GMAC_SPEED_100M GRF_BIT(2)
  80. static void px30_set_to_rmii(struct rk_priv_data *bsp_priv)
  81. {
  82. struct device *dev = &bsp_priv->pdev->dev;
  83. if (IS_ERR(bsp_priv->grf)) {
  84. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  85. return;
  86. }
  87. regmap_write(bsp_priv->grf, PX30_GRF_GMAC_CON1,
  88. PX30_GMAC_PHY_INTF_SEL_RMII);
  89. }
  90. static void px30_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  91. {
  92. struct device *dev = &bsp_priv->pdev->dev;
  93. int ret;
  94. if (IS_ERR(bsp_priv->clk_mac_speed)) {
  95. dev_err(dev, "%s: Missing clk_mac_speed clock\n", __func__);
  96. return;
  97. }
  98. if (speed == 10) {
  99. regmap_write(bsp_priv->grf, PX30_GRF_GMAC_CON1,
  100. PX30_GMAC_SPEED_10M);
  101. ret = clk_set_rate(bsp_priv->clk_mac_speed, 2500000);
  102. if (ret)
  103. dev_err(dev, "%s: set clk_mac_speed rate 2500000 failed: %d\n",
  104. __func__, ret);
  105. } else if (speed == 100) {
  106. regmap_write(bsp_priv->grf, PX30_GRF_GMAC_CON1,
  107. PX30_GMAC_SPEED_100M);
  108. ret = clk_set_rate(bsp_priv->clk_mac_speed, 25000000);
  109. if (ret)
  110. dev_err(dev, "%s: set clk_mac_speed rate 25000000 failed: %d\n",
  111. __func__, ret);
  112. } else {
  113. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  114. }
  115. }
  116. static const struct rk_gmac_ops px30_ops = {
  117. .set_to_rmii = px30_set_to_rmii,
  118. .set_rmii_speed = px30_set_rmii_speed,
  119. };
  120. #define RK3128_GRF_MAC_CON0 0x0168
  121. #define RK3128_GRF_MAC_CON1 0x016c
  122. /* RK3128_GRF_MAC_CON0 */
  123. #define RK3128_GMAC_TXCLK_DLY_ENABLE GRF_BIT(14)
  124. #define RK3128_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(14)
  125. #define RK3128_GMAC_RXCLK_DLY_ENABLE GRF_BIT(15)
  126. #define RK3128_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(15)
  127. #define RK3128_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 7)
  128. #define RK3128_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
  129. /* RK3128_GRF_MAC_CON1 */
  130. #define RK3128_GMAC_PHY_INTF_SEL_RGMII \
  131. (GRF_BIT(6) | GRF_CLR_BIT(7) | GRF_CLR_BIT(8))
  132. #define RK3128_GMAC_PHY_INTF_SEL_RMII \
  133. (GRF_CLR_BIT(6) | GRF_CLR_BIT(7) | GRF_BIT(8))
  134. #define RK3128_GMAC_FLOW_CTRL GRF_BIT(9)
  135. #define RK3128_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(9)
  136. #define RK3128_GMAC_SPEED_10M GRF_CLR_BIT(10)
  137. #define RK3128_GMAC_SPEED_100M GRF_BIT(10)
  138. #define RK3128_GMAC_RMII_CLK_25M GRF_BIT(11)
  139. #define RK3128_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(11)
  140. #define RK3128_GMAC_CLK_125M (GRF_CLR_BIT(12) | GRF_CLR_BIT(13))
  141. #define RK3128_GMAC_CLK_25M (GRF_BIT(12) | GRF_BIT(13))
  142. #define RK3128_GMAC_CLK_2_5M (GRF_CLR_BIT(12) | GRF_BIT(13))
  143. #define RK3128_GMAC_RMII_MODE GRF_BIT(14)
  144. #define RK3128_GMAC_RMII_MODE_CLR GRF_CLR_BIT(14)
  145. static void rk3128_set_to_rgmii(struct rk_priv_data *bsp_priv,
  146. int tx_delay, int rx_delay)
  147. {
  148. struct device *dev = &bsp_priv->pdev->dev;
  149. if (IS_ERR(bsp_priv->grf)) {
  150. dev_err(dev, "Missing rockchip,grf property\n");
  151. return;
  152. }
  153. regmap_write(bsp_priv->grf, RK3128_GRF_MAC_CON1,
  154. RK3128_GMAC_PHY_INTF_SEL_RGMII |
  155. RK3128_GMAC_RMII_MODE_CLR);
  156. regmap_write(bsp_priv->grf, RK3128_GRF_MAC_CON0,
  157. DELAY_ENABLE(RK3128, tx_delay, rx_delay) |
  158. RK3128_GMAC_CLK_RX_DL_CFG(rx_delay) |
  159. RK3128_GMAC_CLK_TX_DL_CFG(tx_delay));
  160. }
  161. static void rk3128_set_to_rmii(struct rk_priv_data *bsp_priv)
  162. {
  163. struct device *dev = &bsp_priv->pdev->dev;
  164. if (IS_ERR(bsp_priv->grf)) {
  165. dev_err(dev, "Missing rockchip,grf property\n");
  166. return;
  167. }
  168. regmap_write(bsp_priv->grf, RK3128_GRF_MAC_CON1,
  169. RK3128_GMAC_PHY_INTF_SEL_RMII | RK3128_GMAC_RMII_MODE);
  170. }
  171. static void rk3128_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
  172. {
  173. struct device *dev = &bsp_priv->pdev->dev;
  174. if (IS_ERR(bsp_priv->grf)) {
  175. dev_err(dev, "Missing rockchip,grf property\n");
  176. return;
  177. }
  178. if (speed == 10)
  179. regmap_write(bsp_priv->grf, RK3128_GRF_MAC_CON1,
  180. RK3128_GMAC_CLK_2_5M);
  181. else if (speed == 100)
  182. regmap_write(bsp_priv->grf, RK3128_GRF_MAC_CON1,
  183. RK3128_GMAC_CLK_25M);
  184. else if (speed == 1000)
  185. regmap_write(bsp_priv->grf, RK3128_GRF_MAC_CON1,
  186. RK3128_GMAC_CLK_125M);
  187. else
  188. dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
  189. }
  190. static void rk3128_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  191. {
  192. struct device *dev = &bsp_priv->pdev->dev;
  193. if (IS_ERR(bsp_priv->grf)) {
  194. dev_err(dev, "Missing rockchip,grf property\n");
  195. return;
  196. }
  197. if (speed == 10) {
  198. regmap_write(bsp_priv->grf, RK3128_GRF_MAC_CON1,
  199. RK3128_GMAC_RMII_CLK_2_5M |
  200. RK3128_GMAC_SPEED_10M);
  201. } else if (speed == 100) {
  202. regmap_write(bsp_priv->grf, RK3128_GRF_MAC_CON1,
  203. RK3128_GMAC_RMII_CLK_25M |
  204. RK3128_GMAC_SPEED_100M);
  205. } else {
  206. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  207. }
  208. }
  209. static const struct rk_gmac_ops rk3128_ops = {
  210. .set_to_rgmii = rk3128_set_to_rgmii,
  211. .set_to_rmii = rk3128_set_to_rmii,
  212. .set_rgmii_speed = rk3128_set_rgmii_speed,
  213. .set_rmii_speed = rk3128_set_rmii_speed,
  214. };
  215. #define RK3228_GRF_MAC_CON0 0x0900
  216. #define RK3228_GRF_MAC_CON1 0x0904
  217. #define RK3228_GRF_CON_MUX 0x50
  218. /* RK3228_GRF_MAC_CON0 */
  219. #define RK3228_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 7)
  220. #define RK3228_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
  221. /* RK3228_GRF_MAC_CON1 */
  222. #define RK3228_GMAC_PHY_INTF_SEL_RGMII \
  223. (GRF_BIT(4) | GRF_CLR_BIT(5) | GRF_CLR_BIT(6))
  224. #define RK3228_GMAC_PHY_INTF_SEL_RMII \
  225. (GRF_CLR_BIT(4) | GRF_CLR_BIT(5) | GRF_BIT(6))
  226. #define RK3228_GMAC_FLOW_CTRL GRF_BIT(3)
  227. #define RK3228_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(3)
  228. #define RK3228_GMAC_SPEED_10M GRF_CLR_BIT(2)
  229. #define RK3228_GMAC_SPEED_100M GRF_BIT(2)
  230. #define RK3228_GMAC_RMII_CLK_25M GRF_BIT(7)
  231. #define RK3228_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(7)
  232. #define RK3228_GMAC_CLK_125M (GRF_CLR_BIT(8) | GRF_CLR_BIT(9))
  233. #define RK3228_GMAC_CLK_25M (GRF_BIT(8) | GRF_BIT(9))
  234. #define RK3228_GMAC_CLK_2_5M (GRF_CLR_BIT(8) | GRF_BIT(9))
  235. #define RK3228_GMAC_RMII_MODE GRF_BIT(10)
  236. #define RK3228_GMAC_RMII_MODE_CLR GRF_CLR_BIT(10)
  237. #define RK3228_GMAC_TXCLK_DLY_ENABLE GRF_BIT(0)
  238. #define RK3228_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(0)
  239. #define RK3228_GMAC_RXCLK_DLY_ENABLE GRF_BIT(1)
  240. #define RK3228_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(1)
  241. /* RK3228_GRF_COM_MUX */
  242. #define RK3228_GRF_CON_MUX_GMAC_INTEGRATED_PHY GRF_BIT(15)
  243. static void rk3228_set_to_rgmii(struct rk_priv_data *bsp_priv,
  244. int tx_delay, int rx_delay)
  245. {
  246. struct device *dev = &bsp_priv->pdev->dev;
  247. if (IS_ERR(bsp_priv->grf)) {
  248. dev_err(dev, "Missing rockchip,grf property\n");
  249. return;
  250. }
  251. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
  252. RK3228_GMAC_PHY_INTF_SEL_RGMII |
  253. RK3228_GMAC_RMII_MODE_CLR |
  254. DELAY_ENABLE(RK3228, tx_delay, rx_delay));
  255. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON0,
  256. RK3228_GMAC_CLK_RX_DL_CFG(rx_delay) |
  257. RK3228_GMAC_CLK_TX_DL_CFG(tx_delay));
  258. }
  259. static void rk3228_set_to_rmii(struct rk_priv_data *bsp_priv)
  260. {
  261. struct device *dev = &bsp_priv->pdev->dev;
  262. if (IS_ERR(bsp_priv->grf)) {
  263. dev_err(dev, "Missing rockchip,grf property\n");
  264. return;
  265. }
  266. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
  267. RK3228_GMAC_PHY_INTF_SEL_RMII |
  268. RK3228_GMAC_RMII_MODE);
  269. /* set MAC to RMII mode */
  270. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1, GRF_BIT(11));
  271. }
  272. static void rk3228_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
  273. {
  274. struct device *dev = &bsp_priv->pdev->dev;
  275. if (IS_ERR(bsp_priv->grf)) {
  276. dev_err(dev, "Missing rockchip,grf property\n");
  277. return;
  278. }
  279. if (speed == 10)
  280. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
  281. RK3228_GMAC_CLK_2_5M);
  282. else if (speed == 100)
  283. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
  284. RK3228_GMAC_CLK_25M);
  285. else if (speed == 1000)
  286. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
  287. RK3228_GMAC_CLK_125M);
  288. else
  289. dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
  290. }
  291. static void rk3228_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  292. {
  293. struct device *dev = &bsp_priv->pdev->dev;
  294. if (IS_ERR(bsp_priv->grf)) {
  295. dev_err(dev, "Missing rockchip,grf property\n");
  296. return;
  297. }
  298. if (speed == 10)
  299. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
  300. RK3228_GMAC_RMII_CLK_2_5M |
  301. RK3228_GMAC_SPEED_10M);
  302. else if (speed == 100)
  303. regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
  304. RK3228_GMAC_RMII_CLK_25M |
  305. RK3228_GMAC_SPEED_100M);
  306. else
  307. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  308. }
  309. static void rk3228_integrated_phy_powerup(struct rk_priv_data *priv)
  310. {
  311. regmap_write(priv->grf, RK3228_GRF_CON_MUX,
  312. RK3228_GRF_CON_MUX_GMAC_INTEGRATED_PHY);
  313. }
  314. static const struct rk_gmac_ops rk3228_ops = {
  315. .set_to_rgmii = rk3228_set_to_rgmii,
  316. .set_to_rmii = rk3228_set_to_rmii,
  317. .set_rgmii_speed = rk3228_set_rgmii_speed,
  318. .set_rmii_speed = rk3228_set_rmii_speed,
  319. .integrated_phy_powerup = rk3228_integrated_phy_powerup,
  320. };
  321. #define RK3288_GRF_SOC_CON1 0x0248
  322. #define RK3288_GRF_SOC_CON3 0x0250
  323. /*RK3288_GRF_SOC_CON1*/
  324. #define RK3288_GMAC_PHY_INTF_SEL_RGMII (GRF_BIT(6) | GRF_CLR_BIT(7) | \
  325. GRF_CLR_BIT(8))
  326. #define RK3288_GMAC_PHY_INTF_SEL_RMII (GRF_CLR_BIT(6) | GRF_CLR_BIT(7) | \
  327. GRF_BIT(8))
  328. #define RK3288_GMAC_FLOW_CTRL GRF_BIT(9)
  329. #define RK3288_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(9)
  330. #define RK3288_GMAC_SPEED_10M GRF_CLR_BIT(10)
  331. #define RK3288_GMAC_SPEED_100M GRF_BIT(10)
  332. #define RK3288_GMAC_RMII_CLK_25M GRF_BIT(11)
  333. #define RK3288_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(11)
  334. #define RK3288_GMAC_CLK_125M (GRF_CLR_BIT(12) | GRF_CLR_BIT(13))
  335. #define RK3288_GMAC_CLK_25M (GRF_BIT(12) | GRF_BIT(13))
  336. #define RK3288_GMAC_CLK_2_5M (GRF_CLR_BIT(12) | GRF_BIT(13))
  337. #define RK3288_GMAC_RMII_MODE GRF_BIT(14)
  338. #define RK3288_GMAC_RMII_MODE_CLR GRF_CLR_BIT(14)
  339. /*RK3288_GRF_SOC_CON3*/
  340. #define RK3288_GMAC_TXCLK_DLY_ENABLE GRF_BIT(14)
  341. #define RK3288_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(14)
  342. #define RK3288_GMAC_RXCLK_DLY_ENABLE GRF_BIT(15)
  343. #define RK3288_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(15)
  344. #define RK3288_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 7)
  345. #define RK3288_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
  346. static void rk3288_set_to_rgmii(struct rk_priv_data *bsp_priv,
  347. int tx_delay, int rx_delay)
  348. {
  349. struct device *dev = &bsp_priv->pdev->dev;
  350. if (IS_ERR(bsp_priv->grf)) {
  351. dev_err(dev, "Missing rockchip,grf property\n");
  352. return;
  353. }
  354. regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
  355. RK3288_GMAC_PHY_INTF_SEL_RGMII |
  356. RK3288_GMAC_RMII_MODE_CLR);
  357. regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON3,
  358. DELAY_ENABLE(RK3288, tx_delay, rx_delay) |
  359. RK3288_GMAC_CLK_RX_DL_CFG(rx_delay) |
  360. RK3288_GMAC_CLK_TX_DL_CFG(tx_delay));
  361. }
  362. static void rk3288_set_to_rmii(struct rk_priv_data *bsp_priv)
  363. {
  364. struct device *dev = &bsp_priv->pdev->dev;
  365. if (IS_ERR(bsp_priv->grf)) {
  366. dev_err(dev, "Missing rockchip,grf property\n");
  367. return;
  368. }
  369. regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
  370. RK3288_GMAC_PHY_INTF_SEL_RMII | RK3288_GMAC_RMII_MODE);
  371. }
  372. static void rk3288_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
  373. {
  374. struct device *dev = &bsp_priv->pdev->dev;
  375. if (IS_ERR(bsp_priv->grf)) {
  376. dev_err(dev, "Missing rockchip,grf property\n");
  377. return;
  378. }
  379. if (speed == 10)
  380. regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
  381. RK3288_GMAC_CLK_2_5M);
  382. else if (speed == 100)
  383. regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
  384. RK3288_GMAC_CLK_25M);
  385. else if (speed == 1000)
  386. regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
  387. RK3288_GMAC_CLK_125M);
  388. else
  389. dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
  390. }
  391. static void rk3288_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  392. {
  393. struct device *dev = &bsp_priv->pdev->dev;
  394. if (IS_ERR(bsp_priv->grf)) {
  395. dev_err(dev, "Missing rockchip,grf property\n");
  396. return;
  397. }
  398. if (speed == 10) {
  399. regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
  400. RK3288_GMAC_RMII_CLK_2_5M |
  401. RK3288_GMAC_SPEED_10M);
  402. } else if (speed == 100) {
  403. regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
  404. RK3288_GMAC_RMII_CLK_25M |
  405. RK3288_GMAC_SPEED_100M);
  406. } else {
  407. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  408. }
  409. }
  410. static const struct rk_gmac_ops rk3288_ops = {
  411. .set_to_rgmii = rk3288_set_to_rgmii,
  412. .set_to_rmii = rk3288_set_to_rmii,
  413. .set_rgmii_speed = rk3288_set_rgmii_speed,
  414. .set_rmii_speed = rk3288_set_rmii_speed,
  415. };
  416. #define RK3328_GRF_MAC_CON0 0x0900
  417. #define RK3328_GRF_MAC_CON1 0x0904
  418. #define RK3328_GRF_MAC_CON2 0x0908
  419. #define RK3328_GRF_MACPHY_CON1 0xb04
  420. /* RK3328_GRF_MAC_CON0 */
  421. #define RK3328_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 7)
  422. #define RK3328_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
  423. /* RK3328_GRF_MAC_CON1 */
  424. #define RK3328_GMAC_PHY_INTF_SEL_RGMII \
  425. (GRF_BIT(4) | GRF_CLR_BIT(5) | GRF_CLR_BIT(6))
  426. #define RK3328_GMAC_PHY_INTF_SEL_RMII \
  427. (GRF_CLR_BIT(4) | GRF_CLR_BIT(5) | GRF_BIT(6))
  428. #define RK3328_GMAC_FLOW_CTRL GRF_BIT(3)
  429. #define RK3328_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(3)
  430. #define RK3328_GMAC_SPEED_10M GRF_CLR_BIT(2)
  431. #define RK3328_GMAC_SPEED_100M GRF_BIT(2)
  432. #define RK3328_GMAC_RMII_CLK_25M GRF_BIT(7)
  433. #define RK3328_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(7)
  434. #define RK3328_GMAC_CLK_125M (GRF_CLR_BIT(11) | GRF_CLR_BIT(12))
  435. #define RK3328_GMAC_CLK_25M (GRF_BIT(11) | GRF_BIT(12))
  436. #define RK3328_GMAC_CLK_2_5M (GRF_CLR_BIT(11) | GRF_BIT(12))
  437. #define RK3328_GMAC_RMII_MODE GRF_BIT(9)
  438. #define RK3328_GMAC_RMII_MODE_CLR GRF_CLR_BIT(9)
  439. #define RK3328_GMAC_TXCLK_DLY_ENABLE GRF_BIT(0)
  440. #define RK3328_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(0)
  441. #define RK3328_GMAC_RXCLK_DLY_ENABLE GRF_BIT(1)
  442. #define RK3328_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(0)
  443. /* RK3328_GRF_MACPHY_CON1 */
  444. #define RK3328_MACPHY_RMII_MODE GRF_BIT(9)
  445. static void rk3328_set_to_rgmii(struct rk_priv_data *bsp_priv,
  446. int tx_delay, int rx_delay)
  447. {
  448. struct device *dev = &bsp_priv->pdev->dev;
  449. if (IS_ERR(bsp_priv->grf)) {
  450. dev_err(dev, "Missing rockchip,grf property\n");
  451. return;
  452. }
  453. regmap_write(bsp_priv->grf, RK3328_GRF_MAC_CON1,
  454. RK3328_GMAC_PHY_INTF_SEL_RGMII |
  455. RK3328_GMAC_RMII_MODE_CLR |
  456. RK3328_GMAC_RXCLK_DLY_ENABLE |
  457. RK3328_GMAC_TXCLK_DLY_ENABLE);
  458. regmap_write(bsp_priv->grf, RK3328_GRF_MAC_CON0,
  459. RK3328_GMAC_CLK_RX_DL_CFG(rx_delay) |
  460. RK3328_GMAC_CLK_TX_DL_CFG(tx_delay));
  461. }
  462. static void rk3328_set_to_rmii(struct rk_priv_data *bsp_priv)
  463. {
  464. struct device *dev = &bsp_priv->pdev->dev;
  465. unsigned int reg;
  466. if (IS_ERR(bsp_priv->grf)) {
  467. dev_err(dev, "Missing rockchip,grf property\n");
  468. return;
  469. }
  470. reg = bsp_priv->integrated_phy ? RK3328_GRF_MAC_CON2 :
  471. RK3328_GRF_MAC_CON1;
  472. regmap_write(bsp_priv->grf, reg,
  473. RK3328_GMAC_PHY_INTF_SEL_RMII |
  474. RK3328_GMAC_RMII_MODE);
  475. }
  476. static void rk3328_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
  477. {
  478. struct device *dev = &bsp_priv->pdev->dev;
  479. if (IS_ERR(bsp_priv->grf)) {
  480. dev_err(dev, "Missing rockchip,grf property\n");
  481. return;
  482. }
  483. if (speed == 10)
  484. regmap_write(bsp_priv->grf, RK3328_GRF_MAC_CON1,
  485. RK3328_GMAC_CLK_2_5M);
  486. else if (speed == 100)
  487. regmap_write(bsp_priv->grf, RK3328_GRF_MAC_CON1,
  488. RK3328_GMAC_CLK_25M);
  489. else if (speed == 1000)
  490. regmap_write(bsp_priv->grf, RK3328_GRF_MAC_CON1,
  491. RK3328_GMAC_CLK_125M);
  492. else
  493. dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
  494. }
  495. static void rk3328_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  496. {
  497. struct device *dev = &bsp_priv->pdev->dev;
  498. unsigned int reg;
  499. if (IS_ERR(bsp_priv->grf)) {
  500. dev_err(dev, "Missing rockchip,grf property\n");
  501. return;
  502. }
  503. reg = bsp_priv->integrated_phy ? RK3328_GRF_MAC_CON2 :
  504. RK3328_GRF_MAC_CON1;
  505. if (speed == 10)
  506. regmap_write(bsp_priv->grf, reg,
  507. RK3328_GMAC_RMII_CLK_2_5M |
  508. RK3328_GMAC_SPEED_10M);
  509. else if (speed == 100)
  510. regmap_write(bsp_priv->grf, reg,
  511. RK3328_GMAC_RMII_CLK_25M |
  512. RK3328_GMAC_SPEED_100M);
  513. else
  514. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  515. }
  516. static void rk3328_integrated_phy_powerup(struct rk_priv_data *priv)
  517. {
  518. regmap_write(priv->grf, RK3328_GRF_MACPHY_CON1,
  519. RK3328_MACPHY_RMII_MODE);
  520. }
  521. static const struct rk_gmac_ops rk3328_ops = {
  522. .set_to_rgmii = rk3328_set_to_rgmii,
  523. .set_to_rmii = rk3328_set_to_rmii,
  524. .set_rgmii_speed = rk3328_set_rgmii_speed,
  525. .set_rmii_speed = rk3328_set_rmii_speed,
  526. .integrated_phy_powerup = rk3328_integrated_phy_powerup,
  527. };
  528. #define RK3366_GRF_SOC_CON6 0x0418
  529. #define RK3366_GRF_SOC_CON7 0x041c
  530. /* RK3366_GRF_SOC_CON6 */
  531. #define RK3366_GMAC_PHY_INTF_SEL_RGMII (GRF_BIT(9) | GRF_CLR_BIT(10) | \
  532. GRF_CLR_BIT(11))
  533. #define RK3366_GMAC_PHY_INTF_SEL_RMII (GRF_CLR_BIT(9) | GRF_CLR_BIT(10) | \
  534. GRF_BIT(11))
  535. #define RK3366_GMAC_FLOW_CTRL GRF_BIT(8)
  536. #define RK3366_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(8)
  537. #define RK3366_GMAC_SPEED_10M GRF_CLR_BIT(7)
  538. #define RK3366_GMAC_SPEED_100M GRF_BIT(7)
  539. #define RK3366_GMAC_RMII_CLK_25M GRF_BIT(3)
  540. #define RK3366_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(3)
  541. #define RK3366_GMAC_CLK_125M (GRF_CLR_BIT(4) | GRF_CLR_BIT(5))
  542. #define RK3366_GMAC_CLK_25M (GRF_BIT(4) | GRF_BIT(5))
  543. #define RK3366_GMAC_CLK_2_5M (GRF_CLR_BIT(4) | GRF_BIT(5))
  544. #define RK3366_GMAC_RMII_MODE GRF_BIT(6)
  545. #define RK3366_GMAC_RMII_MODE_CLR GRF_CLR_BIT(6)
  546. /* RK3366_GRF_SOC_CON7 */
  547. #define RK3366_GMAC_TXCLK_DLY_ENABLE GRF_BIT(7)
  548. #define RK3366_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(7)
  549. #define RK3366_GMAC_RXCLK_DLY_ENABLE GRF_BIT(15)
  550. #define RK3366_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(15)
  551. #define RK3366_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 8)
  552. #define RK3366_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
  553. static void rk3366_set_to_rgmii(struct rk_priv_data *bsp_priv,
  554. int tx_delay, int rx_delay)
  555. {
  556. struct device *dev = &bsp_priv->pdev->dev;
  557. if (IS_ERR(bsp_priv->grf)) {
  558. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  559. return;
  560. }
  561. regmap_write(bsp_priv->grf, RK3366_GRF_SOC_CON6,
  562. RK3366_GMAC_PHY_INTF_SEL_RGMII |
  563. RK3366_GMAC_RMII_MODE_CLR);
  564. regmap_write(bsp_priv->grf, RK3366_GRF_SOC_CON7,
  565. DELAY_ENABLE(RK3366, tx_delay, rx_delay) |
  566. RK3366_GMAC_CLK_RX_DL_CFG(rx_delay) |
  567. RK3366_GMAC_CLK_TX_DL_CFG(tx_delay));
  568. }
  569. static void rk3366_set_to_rmii(struct rk_priv_data *bsp_priv)
  570. {
  571. struct device *dev = &bsp_priv->pdev->dev;
  572. if (IS_ERR(bsp_priv->grf)) {
  573. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  574. return;
  575. }
  576. regmap_write(bsp_priv->grf, RK3366_GRF_SOC_CON6,
  577. RK3366_GMAC_PHY_INTF_SEL_RMII | RK3366_GMAC_RMII_MODE);
  578. }
  579. static void rk3366_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
  580. {
  581. struct device *dev = &bsp_priv->pdev->dev;
  582. if (IS_ERR(bsp_priv->grf)) {
  583. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  584. return;
  585. }
  586. if (speed == 10)
  587. regmap_write(bsp_priv->grf, RK3366_GRF_SOC_CON6,
  588. RK3366_GMAC_CLK_2_5M);
  589. else if (speed == 100)
  590. regmap_write(bsp_priv->grf, RK3366_GRF_SOC_CON6,
  591. RK3366_GMAC_CLK_25M);
  592. else if (speed == 1000)
  593. regmap_write(bsp_priv->grf, RK3366_GRF_SOC_CON6,
  594. RK3366_GMAC_CLK_125M);
  595. else
  596. dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
  597. }
  598. static void rk3366_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  599. {
  600. struct device *dev = &bsp_priv->pdev->dev;
  601. if (IS_ERR(bsp_priv->grf)) {
  602. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  603. return;
  604. }
  605. if (speed == 10) {
  606. regmap_write(bsp_priv->grf, RK3366_GRF_SOC_CON6,
  607. RK3366_GMAC_RMII_CLK_2_5M |
  608. RK3366_GMAC_SPEED_10M);
  609. } else if (speed == 100) {
  610. regmap_write(bsp_priv->grf, RK3366_GRF_SOC_CON6,
  611. RK3366_GMAC_RMII_CLK_25M |
  612. RK3366_GMAC_SPEED_100M);
  613. } else {
  614. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  615. }
  616. }
  617. static const struct rk_gmac_ops rk3366_ops = {
  618. .set_to_rgmii = rk3366_set_to_rgmii,
  619. .set_to_rmii = rk3366_set_to_rmii,
  620. .set_rgmii_speed = rk3366_set_rgmii_speed,
  621. .set_rmii_speed = rk3366_set_rmii_speed,
  622. };
  623. #define RK3368_GRF_SOC_CON15 0x043c
  624. #define RK3368_GRF_SOC_CON16 0x0440
  625. /* RK3368_GRF_SOC_CON15 */
  626. #define RK3368_GMAC_PHY_INTF_SEL_RGMII (GRF_BIT(9) | GRF_CLR_BIT(10) | \
  627. GRF_CLR_BIT(11))
  628. #define RK3368_GMAC_PHY_INTF_SEL_RMII (GRF_CLR_BIT(9) | GRF_CLR_BIT(10) | \
  629. GRF_BIT(11))
  630. #define RK3368_GMAC_FLOW_CTRL GRF_BIT(8)
  631. #define RK3368_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(8)
  632. #define RK3368_GMAC_SPEED_10M GRF_CLR_BIT(7)
  633. #define RK3368_GMAC_SPEED_100M GRF_BIT(7)
  634. #define RK3368_GMAC_RMII_CLK_25M GRF_BIT(3)
  635. #define RK3368_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(3)
  636. #define RK3368_GMAC_CLK_125M (GRF_CLR_BIT(4) | GRF_CLR_BIT(5))
  637. #define RK3368_GMAC_CLK_25M (GRF_BIT(4) | GRF_BIT(5))
  638. #define RK3368_GMAC_CLK_2_5M (GRF_CLR_BIT(4) | GRF_BIT(5))
  639. #define RK3368_GMAC_RMII_MODE GRF_BIT(6)
  640. #define RK3368_GMAC_RMII_MODE_CLR GRF_CLR_BIT(6)
  641. /* RK3368_GRF_SOC_CON16 */
  642. #define RK3368_GMAC_TXCLK_DLY_ENABLE GRF_BIT(7)
  643. #define RK3368_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(7)
  644. #define RK3368_GMAC_RXCLK_DLY_ENABLE GRF_BIT(15)
  645. #define RK3368_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(15)
  646. #define RK3368_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 8)
  647. #define RK3368_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
  648. static void rk3368_set_to_rgmii(struct rk_priv_data *bsp_priv,
  649. int tx_delay, int rx_delay)
  650. {
  651. struct device *dev = &bsp_priv->pdev->dev;
  652. if (IS_ERR(bsp_priv->grf)) {
  653. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  654. return;
  655. }
  656. regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
  657. RK3368_GMAC_PHY_INTF_SEL_RGMII |
  658. RK3368_GMAC_RMII_MODE_CLR);
  659. regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON16,
  660. DELAY_ENABLE(RK3368, tx_delay, rx_delay) |
  661. RK3368_GMAC_CLK_RX_DL_CFG(rx_delay) |
  662. RK3368_GMAC_CLK_TX_DL_CFG(tx_delay));
  663. }
  664. static void rk3368_set_to_rmii(struct rk_priv_data *bsp_priv)
  665. {
  666. struct device *dev = &bsp_priv->pdev->dev;
  667. if (IS_ERR(bsp_priv->grf)) {
  668. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  669. return;
  670. }
  671. regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
  672. RK3368_GMAC_PHY_INTF_SEL_RMII | RK3368_GMAC_RMII_MODE);
  673. }
  674. static void rk3368_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
  675. {
  676. struct device *dev = &bsp_priv->pdev->dev;
  677. if (IS_ERR(bsp_priv->grf)) {
  678. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  679. return;
  680. }
  681. if (speed == 10)
  682. regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
  683. RK3368_GMAC_CLK_2_5M);
  684. else if (speed == 100)
  685. regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
  686. RK3368_GMAC_CLK_25M);
  687. else if (speed == 1000)
  688. regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
  689. RK3368_GMAC_CLK_125M);
  690. else
  691. dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
  692. }
  693. static void rk3368_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  694. {
  695. struct device *dev = &bsp_priv->pdev->dev;
  696. if (IS_ERR(bsp_priv->grf)) {
  697. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  698. return;
  699. }
  700. if (speed == 10) {
  701. regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
  702. RK3368_GMAC_RMII_CLK_2_5M |
  703. RK3368_GMAC_SPEED_10M);
  704. } else if (speed == 100) {
  705. regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
  706. RK3368_GMAC_RMII_CLK_25M |
  707. RK3368_GMAC_SPEED_100M);
  708. } else {
  709. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  710. }
  711. }
  712. static const struct rk_gmac_ops rk3368_ops = {
  713. .set_to_rgmii = rk3368_set_to_rgmii,
  714. .set_to_rmii = rk3368_set_to_rmii,
  715. .set_rgmii_speed = rk3368_set_rgmii_speed,
  716. .set_rmii_speed = rk3368_set_rmii_speed,
  717. };
  718. #define RK3399_GRF_SOC_CON5 0xc214
  719. #define RK3399_GRF_SOC_CON6 0xc218
  720. /* RK3399_GRF_SOC_CON5 */
  721. #define RK3399_GMAC_PHY_INTF_SEL_RGMII (GRF_BIT(9) | GRF_CLR_BIT(10) | \
  722. GRF_CLR_BIT(11))
  723. #define RK3399_GMAC_PHY_INTF_SEL_RMII (GRF_CLR_BIT(9) | GRF_CLR_BIT(10) | \
  724. GRF_BIT(11))
  725. #define RK3399_GMAC_FLOW_CTRL GRF_BIT(8)
  726. #define RK3399_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(8)
  727. #define RK3399_GMAC_SPEED_10M GRF_CLR_BIT(7)
  728. #define RK3399_GMAC_SPEED_100M GRF_BIT(7)
  729. #define RK3399_GMAC_RMII_CLK_25M GRF_BIT(3)
  730. #define RK3399_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(3)
  731. #define RK3399_GMAC_CLK_125M (GRF_CLR_BIT(4) | GRF_CLR_BIT(5))
  732. #define RK3399_GMAC_CLK_25M (GRF_BIT(4) | GRF_BIT(5))
  733. #define RK3399_GMAC_CLK_2_5M (GRF_CLR_BIT(4) | GRF_BIT(5))
  734. #define RK3399_GMAC_RMII_MODE GRF_BIT(6)
  735. #define RK3399_GMAC_RMII_MODE_CLR GRF_CLR_BIT(6)
  736. /* RK3399_GRF_SOC_CON6 */
  737. #define RK3399_GMAC_TXCLK_DLY_ENABLE GRF_BIT(7)
  738. #define RK3399_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(7)
  739. #define RK3399_GMAC_RXCLK_DLY_ENABLE GRF_BIT(15)
  740. #define RK3399_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(15)
  741. #define RK3399_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 8)
  742. #define RK3399_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
  743. static void rk3399_set_to_rgmii(struct rk_priv_data *bsp_priv,
  744. int tx_delay, int rx_delay)
  745. {
  746. struct device *dev = &bsp_priv->pdev->dev;
  747. if (IS_ERR(bsp_priv->grf)) {
  748. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  749. return;
  750. }
  751. regmap_write(bsp_priv->grf, RK3399_GRF_SOC_CON5,
  752. RK3399_GMAC_PHY_INTF_SEL_RGMII |
  753. RK3399_GMAC_RMII_MODE_CLR);
  754. regmap_write(bsp_priv->grf, RK3399_GRF_SOC_CON6,
  755. DELAY_ENABLE(RK3399, tx_delay, rx_delay) |
  756. RK3399_GMAC_CLK_RX_DL_CFG(rx_delay) |
  757. RK3399_GMAC_CLK_TX_DL_CFG(tx_delay));
  758. }
  759. static void rk3399_set_to_rmii(struct rk_priv_data *bsp_priv)
  760. {
  761. struct device *dev = &bsp_priv->pdev->dev;
  762. if (IS_ERR(bsp_priv->grf)) {
  763. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  764. return;
  765. }
  766. regmap_write(bsp_priv->grf, RK3399_GRF_SOC_CON5,
  767. RK3399_GMAC_PHY_INTF_SEL_RMII | RK3399_GMAC_RMII_MODE);
  768. }
  769. static void rk3399_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
  770. {
  771. struct device *dev = &bsp_priv->pdev->dev;
  772. if (IS_ERR(bsp_priv->grf)) {
  773. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  774. return;
  775. }
  776. if (speed == 10)
  777. regmap_write(bsp_priv->grf, RK3399_GRF_SOC_CON5,
  778. RK3399_GMAC_CLK_2_5M);
  779. else if (speed == 100)
  780. regmap_write(bsp_priv->grf, RK3399_GRF_SOC_CON5,
  781. RK3399_GMAC_CLK_25M);
  782. else if (speed == 1000)
  783. regmap_write(bsp_priv->grf, RK3399_GRF_SOC_CON5,
  784. RK3399_GMAC_CLK_125M);
  785. else
  786. dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
  787. }
  788. static void rk3399_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  789. {
  790. struct device *dev = &bsp_priv->pdev->dev;
  791. if (IS_ERR(bsp_priv->grf)) {
  792. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  793. return;
  794. }
  795. if (speed == 10) {
  796. regmap_write(bsp_priv->grf, RK3399_GRF_SOC_CON5,
  797. RK3399_GMAC_RMII_CLK_2_5M |
  798. RK3399_GMAC_SPEED_10M);
  799. } else if (speed == 100) {
  800. regmap_write(bsp_priv->grf, RK3399_GRF_SOC_CON5,
  801. RK3399_GMAC_RMII_CLK_25M |
  802. RK3399_GMAC_SPEED_100M);
  803. } else {
  804. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  805. }
  806. }
  807. static const struct rk_gmac_ops rk3399_ops = {
  808. .set_to_rgmii = rk3399_set_to_rgmii,
  809. .set_to_rmii = rk3399_set_to_rmii,
  810. .set_rgmii_speed = rk3399_set_rgmii_speed,
  811. .set_rmii_speed = rk3399_set_rmii_speed,
  812. };
  813. #define RV1108_GRF_GMAC_CON0 0X0900
  814. /* RV1108_GRF_GMAC_CON0 */
  815. #define RV1108_GMAC_PHY_INTF_SEL_RMII (GRF_CLR_BIT(4) | GRF_CLR_BIT(5) | \
  816. GRF_BIT(6))
  817. #define RV1108_GMAC_FLOW_CTRL GRF_BIT(3)
  818. #define RV1108_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(3)
  819. #define RV1108_GMAC_SPEED_10M GRF_CLR_BIT(2)
  820. #define RV1108_GMAC_SPEED_100M GRF_BIT(2)
  821. #define RV1108_GMAC_RMII_CLK_25M GRF_BIT(7)
  822. #define RV1108_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(7)
  823. static void rv1108_set_to_rmii(struct rk_priv_data *bsp_priv)
  824. {
  825. struct device *dev = &bsp_priv->pdev->dev;
  826. if (IS_ERR(bsp_priv->grf)) {
  827. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  828. return;
  829. }
  830. regmap_write(bsp_priv->grf, RV1108_GRF_GMAC_CON0,
  831. RV1108_GMAC_PHY_INTF_SEL_RMII);
  832. }
  833. static void rv1108_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
  834. {
  835. struct device *dev = &bsp_priv->pdev->dev;
  836. if (IS_ERR(bsp_priv->grf)) {
  837. dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
  838. return;
  839. }
  840. if (speed == 10) {
  841. regmap_write(bsp_priv->grf, RV1108_GRF_GMAC_CON0,
  842. RV1108_GMAC_RMII_CLK_2_5M |
  843. RV1108_GMAC_SPEED_10M);
  844. } else if (speed == 100) {
  845. regmap_write(bsp_priv->grf, RV1108_GRF_GMAC_CON0,
  846. RV1108_GMAC_RMII_CLK_25M |
  847. RV1108_GMAC_SPEED_100M);
  848. } else {
  849. dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
  850. }
  851. }
  852. static const struct rk_gmac_ops rv1108_ops = {
  853. .set_to_rmii = rv1108_set_to_rmii,
  854. .set_rmii_speed = rv1108_set_rmii_speed,
  855. };
  856. #define RK_GRF_MACPHY_CON0 0xb00
  857. #define RK_GRF_MACPHY_CON1 0xb04
  858. #define RK_GRF_MACPHY_CON2 0xb08
  859. #define RK_GRF_MACPHY_CON3 0xb0c
  860. #define RK_MACPHY_ENABLE GRF_BIT(0)
  861. #define RK_MACPHY_DISABLE GRF_CLR_BIT(0)
  862. #define RK_MACPHY_CFG_CLK_50M GRF_BIT(14)
  863. #define RK_GMAC2PHY_RMII_MODE (GRF_BIT(6) | GRF_CLR_BIT(7))
  864. #define RK_GRF_CON2_MACPHY_ID HIWORD_UPDATE(0x1234, 0xffff, 0)
  865. #define RK_GRF_CON3_MACPHY_ID HIWORD_UPDATE(0x35, 0x3f, 0)
  866. static void rk_gmac_integrated_phy_powerup(struct rk_priv_data *priv)
  867. {
  868. if (priv->ops->integrated_phy_powerup)
  869. priv->ops->integrated_phy_powerup(priv);
  870. regmap_write(priv->grf, RK_GRF_MACPHY_CON0, RK_MACPHY_CFG_CLK_50M);
  871. regmap_write(priv->grf, RK_GRF_MACPHY_CON0, RK_GMAC2PHY_RMII_MODE);
  872. regmap_write(priv->grf, RK_GRF_MACPHY_CON2, RK_GRF_CON2_MACPHY_ID);
  873. regmap_write(priv->grf, RK_GRF_MACPHY_CON3, RK_GRF_CON3_MACPHY_ID);
  874. if (priv->phy_reset) {
  875. /* PHY needs to be disabled before trying to reset it */
  876. regmap_write(priv->grf, RK_GRF_MACPHY_CON0, RK_MACPHY_DISABLE);
  877. if (priv->phy_reset)
  878. reset_control_assert(priv->phy_reset);
  879. usleep_range(10, 20);
  880. if (priv->phy_reset)
  881. reset_control_deassert(priv->phy_reset);
  882. usleep_range(10, 20);
  883. regmap_write(priv->grf, RK_GRF_MACPHY_CON0, RK_MACPHY_ENABLE);
  884. msleep(30);
  885. }
  886. }
  887. static void rk_gmac_integrated_phy_powerdown(struct rk_priv_data *priv)
  888. {
  889. regmap_write(priv->grf, RK_GRF_MACPHY_CON0, RK_MACPHY_DISABLE);
  890. if (priv->phy_reset)
  891. reset_control_assert(priv->phy_reset);
  892. }
  893. static int rk_gmac_clk_init(struct plat_stmmacenet_data *plat)
  894. {
  895. struct rk_priv_data *bsp_priv = plat->bsp_priv;
  896. struct device *dev = &bsp_priv->pdev->dev;
  897. int ret;
  898. bsp_priv->clk_enabled = false;
  899. bsp_priv->mac_clk_rx = devm_clk_get(dev, "mac_clk_rx");
  900. if (IS_ERR(bsp_priv->mac_clk_rx))
  901. dev_err(dev, "cannot get clock %s\n",
  902. "mac_clk_rx");
  903. bsp_priv->mac_clk_tx = devm_clk_get(dev, "mac_clk_tx");
  904. if (IS_ERR(bsp_priv->mac_clk_tx))
  905. dev_err(dev, "cannot get clock %s\n",
  906. "mac_clk_tx");
  907. bsp_priv->aclk_mac = devm_clk_get(dev, "aclk_mac");
  908. if (IS_ERR(bsp_priv->aclk_mac))
  909. dev_err(dev, "cannot get clock %s\n",
  910. "aclk_mac");
  911. bsp_priv->pclk_mac = devm_clk_get(dev, "pclk_mac");
  912. if (IS_ERR(bsp_priv->pclk_mac))
  913. dev_err(dev, "cannot get clock %s\n",
  914. "pclk_mac");
  915. bsp_priv->clk_mac = devm_clk_get(dev, "stmmaceth");
  916. if (IS_ERR(bsp_priv->clk_mac))
  917. dev_err(dev, "cannot get clock %s\n",
  918. "stmmaceth");
  919. if (bsp_priv->phy_iface == PHY_INTERFACE_MODE_RMII) {
  920. bsp_priv->clk_mac_ref = devm_clk_get(dev, "clk_mac_ref");
  921. if (IS_ERR(bsp_priv->clk_mac_ref))
  922. dev_err(dev, "cannot get clock %s\n",
  923. "clk_mac_ref");
  924. if (!bsp_priv->clock_input) {
  925. bsp_priv->clk_mac_refout =
  926. devm_clk_get(dev, "clk_mac_refout");
  927. if (IS_ERR(bsp_priv->clk_mac_refout))
  928. dev_err(dev, "cannot get clock %s\n",
  929. "clk_mac_refout");
  930. }
  931. }
  932. bsp_priv->clk_mac_speed = devm_clk_get(dev, "clk_mac_speed");
  933. if (IS_ERR(bsp_priv->clk_mac_speed))
  934. dev_err(dev, "cannot get clock %s\n", "clk_mac_speed");
  935. if (bsp_priv->clock_input) {
  936. dev_info(dev, "clock input from PHY\n");
  937. } else {
  938. if (bsp_priv->phy_iface == PHY_INTERFACE_MODE_RMII)
  939. clk_set_rate(bsp_priv->clk_mac, 50000000);
  940. }
  941. if (plat->phy_node && bsp_priv->integrated_phy) {
  942. bsp_priv->clk_phy = of_clk_get(plat->phy_node, 0);
  943. if (IS_ERR(bsp_priv->clk_phy)) {
  944. ret = PTR_ERR(bsp_priv->clk_phy);
  945. dev_err(dev, "Cannot get PHY clock: %d\n", ret);
  946. return -EINVAL;
  947. }
  948. clk_set_rate(bsp_priv->clk_phy, 50000000);
  949. }
  950. return 0;
  951. }
  952. static int gmac_clk_enable(struct rk_priv_data *bsp_priv, bool enable)
  953. {
  954. int phy_iface = bsp_priv->phy_iface;
  955. if (enable) {
  956. if (!bsp_priv->clk_enabled) {
  957. if (phy_iface == PHY_INTERFACE_MODE_RMII) {
  958. if (!IS_ERR(bsp_priv->mac_clk_rx))
  959. clk_prepare_enable(
  960. bsp_priv->mac_clk_rx);
  961. if (!IS_ERR(bsp_priv->clk_mac_ref))
  962. clk_prepare_enable(
  963. bsp_priv->clk_mac_ref);
  964. if (!IS_ERR(bsp_priv->clk_mac_refout))
  965. clk_prepare_enable(
  966. bsp_priv->clk_mac_refout);
  967. }
  968. if (!IS_ERR(bsp_priv->clk_phy))
  969. clk_prepare_enable(bsp_priv->clk_phy);
  970. if (!IS_ERR(bsp_priv->aclk_mac))
  971. clk_prepare_enable(bsp_priv->aclk_mac);
  972. if (!IS_ERR(bsp_priv->pclk_mac))
  973. clk_prepare_enable(bsp_priv->pclk_mac);
  974. if (!IS_ERR(bsp_priv->mac_clk_tx))
  975. clk_prepare_enable(bsp_priv->mac_clk_tx);
  976. if (!IS_ERR(bsp_priv->clk_mac_speed))
  977. clk_prepare_enable(bsp_priv->clk_mac_speed);
  978. /**
  979. * if (!IS_ERR(bsp_priv->clk_mac))
  980. * clk_prepare_enable(bsp_priv->clk_mac);
  981. */
  982. mdelay(5);
  983. bsp_priv->clk_enabled = true;
  984. }
  985. } else {
  986. if (bsp_priv->clk_enabled) {
  987. if (phy_iface == PHY_INTERFACE_MODE_RMII) {
  988. clk_disable_unprepare(bsp_priv->mac_clk_rx);
  989. clk_disable_unprepare(bsp_priv->clk_mac_ref);
  990. clk_disable_unprepare(bsp_priv->clk_mac_refout);
  991. }
  992. clk_disable_unprepare(bsp_priv->clk_phy);
  993. clk_disable_unprepare(bsp_priv->aclk_mac);
  994. clk_disable_unprepare(bsp_priv->pclk_mac);
  995. clk_disable_unprepare(bsp_priv->mac_clk_tx);
  996. clk_disable_unprepare(bsp_priv->clk_mac_speed);
  997. /**
  998. * if (!IS_ERR(bsp_priv->clk_mac))
  999. * clk_disable_unprepare(bsp_priv->clk_mac);
  1000. */
  1001. bsp_priv->clk_enabled = false;
  1002. }
  1003. }
  1004. return 0;
  1005. }
  1006. static int phy_power_on(struct rk_priv_data *bsp_priv, bool enable)
  1007. {
  1008. struct regulator *ldo = bsp_priv->regulator;
  1009. int ret;
  1010. struct device *dev = &bsp_priv->pdev->dev;
  1011. if (!ldo) {
  1012. dev_err(dev, "no regulator found\n");
  1013. return -1;
  1014. }
  1015. if (enable) {
  1016. ret = regulator_enable(ldo);
  1017. if (ret)
  1018. dev_err(dev, "fail to enable phy-supply\n");
  1019. } else {
  1020. ret = regulator_disable(ldo);
  1021. if (ret)
  1022. dev_err(dev, "fail to disable phy-supply\n");
  1023. }
  1024. return 0;
  1025. }
  1026. static struct rk_priv_data *rk_gmac_setup(struct platform_device *pdev,
  1027. struct plat_stmmacenet_data *plat,
  1028. const struct rk_gmac_ops *ops)
  1029. {
  1030. struct rk_priv_data *bsp_priv;
  1031. struct device *dev = &pdev->dev;
  1032. int ret;
  1033. const char *strings = NULL;
  1034. int value;
  1035. bsp_priv = devm_kzalloc(dev, sizeof(*bsp_priv), GFP_KERNEL);
  1036. if (!bsp_priv)
  1037. return ERR_PTR(-ENOMEM);
  1038. bsp_priv->phy_iface = of_get_phy_mode(dev->of_node);
  1039. bsp_priv->ops = ops;
  1040. bsp_priv->regulator = devm_regulator_get_optional(dev, "phy");
  1041. if (IS_ERR(bsp_priv->regulator)) {
  1042. if (PTR_ERR(bsp_priv->regulator) == -EPROBE_DEFER) {
  1043. dev_err(dev, "phy regulator is not available yet, deferred probing\n");
  1044. return ERR_PTR(-EPROBE_DEFER);
  1045. }
  1046. dev_err(dev, "no regulator found\n");
  1047. bsp_priv->regulator = NULL;
  1048. }
  1049. ret = of_property_read_string(dev->of_node, "clock_in_out", &strings);
  1050. if (ret) {
  1051. dev_err(dev, "Can not read property: clock_in_out.\n");
  1052. bsp_priv->clock_input = true;
  1053. } else {
  1054. dev_info(dev, "clock input or output? (%s).\n",
  1055. strings);
  1056. if (!strcmp(strings, "input"))
  1057. bsp_priv->clock_input = true;
  1058. else
  1059. bsp_priv->clock_input = false;
  1060. }
  1061. ret = of_property_read_u32(dev->of_node, "tx_delay", &value);
  1062. if (ret) {
  1063. bsp_priv->tx_delay = 0x30;
  1064. dev_err(dev, "Can not read property: tx_delay.");
  1065. dev_err(dev, "set tx_delay to 0x%x\n",
  1066. bsp_priv->tx_delay);
  1067. } else {
  1068. dev_info(dev, "TX delay(0x%x).\n", value);
  1069. bsp_priv->tx_delay = value;
  1070. }
  1071. ret = of_property_read_u32(dev->of_node, "rx_delay", &value);
  1072. if (ret) {
  1073. bsp_priv->rx_delay = 0x10;
  1074. dev_err(dev, "Can not read property: rx_delay.");
  1075. dev_err(dev, "set rx_delay to 0x%x\n",
  1076. bsp_priv->rx_delay);
  1077. } else {
  1078. dev_info(dev, "RX delay(0x%x).\n", value);
  1079. bsp_priv->rx_delay = value;
  1080. }
  1081. bsp_priv->grf = syscon_regmap_lookup_by_phandle(dev->of_node,
  1082. "rockchip,grf");
  1083. if (plat->phy_node) {
  1084. bsp_priv->integrated_phy = of_property_read_bool(plat->phy_node,
  1085. "phy-is-integrated");
  1086. if (bsp_priv->integrated_phy) {
  1087. bsp_priv->phy_reset = of_reset_control_get(plat->phy_node, NULL);
  1088. if (IS_ERR(bsp_priv->phy_reset)) {
  1089. dev_err(&pdev->dev, "No PHY reset control found.\n");
  1090. bsp_priv->phy_reset = NULL;
  1091. }
  1092. }
  1093. }
  1094. dev_info(dev, "integrated PHY? (%s).\n",
  1095. bsp_priv->integrated_phy ? "yes" : "no");
  1096. bsp_priv->pdev = pdev;
  1097. return bsp_priv;
  1098. }
  1099. static int rk_gmac_powerup(struct rk_priv_data *bsp_priv)
  1100. {
  1101. int ret;
  1102. struct device *dev = &bsp_priv->pdev->dev;
  1103. ret = gmac_clk_enable(bsp_priv, true);
  1104. if (ret)
  1105. return ret;
  1106. /*rmii or rgmii*/
  1107. switch (bsp_priv->phy_iface) {
  1108. case PHY_INTERFACE_MODE_RGMII:
  1109. dev_info(dev, "init for RGMII\n");
  1110. bsp_priv->ops->set_to_rgmii(bsp_priv, bsp_priv->tx_delay,
  1111. bsp_priv->rx_delay);
  1112. break;
  1113. case PHY_INTERFACE_MODE_RGMII_ID:
  1114. dev_info(dev, "init for RGMII_ID\n");
  1115. bsp_priv->ops->set_to_rgmii(bsp_priv, 0, 0);
  1116. break;
  1117. case PHY_INTERFACE_MODE_RGMII_RXID:
  1118. dev_info(dev, "init for RGMII_RXID\n");
  1119. bsp_priv->ops->set_to_rgmii(bsp_priv, bsp_priv->tx_delay, 0);
  1120. break;
  1121. case PHY_INTERFACE_MODE_RGMII_TXID:
  1122. dev_info(dev, "init for RGMII_TXID\n");
  1123. bsp_priv->ops->set_to_rgmii(bsp_priv, 0, bsp_priv->rx_delay);
  1124. break;
  1125. case PHY_INTERFACE_MODE_RMII:
  1126. dev_info(dev, "init for RMII\n");
  1127. bsp_priv->ops->set_to_rmii(bsp_priv);
  1128. break;
  1129. default:
  1130. dev_err(dev, "NO interface defined!\n");
  1131. }
  1132. ret = phy_power_on(bsp_priv, true);
  1133. if (ret)
  1134. return ret;
  1135. pm_runtime_enable(dev);
  1136. pm_runtime_get_sync(dev);
  1137. if (bsp_priv->integrated_phy)
  1138. rk_gmac_integrated_phy_powerup(bsp_priv);
  1139. return 0;
  1140. }
  1141. static void rk_gmac_powerdown(struct rk_priv_data *gmac)
  1142. {
  1143. struct device *dev = &gmac->pdev->dev;
  1144. if (gmac->integrated_phy)
  1145. rk_gmac_integrated_phy_powerdown(gmac);
  1146. pm_runtime_put_sync(dev);
  1147. pm_runtime_disable(dev);
  1148. phy_power_on(gmac, false);
  1149. gmac_clk_enable(gmac, false);
  1150. }
  1151. static void rk_fix_speed(void *priv, unsigned int speed)
  1152. {
  1153. struct rk_priv_data *bsp_priv = priv;
  1154. struct device *dev = &bsp_priv->pdev->dev;
  1155. switch (bsp_priv->phy_iface) {
  1156. case PHY_INTERFACE_MODE_RGMII:
  1157. case PHY_INTERFACE_MODE_RGMII_ID:
  1158. case PHY_INTERFACE_MODE_RGMII_RXID:
  1159. case PHY_INTERFACE_MODE_RGMII_TXID:
  1160. bsp_priv->ops->set_rgmii_speed(bsp_priv, speed);
  1161. break;
  1162. case PHY_INTERFACE_MODE_RMII:
  1163. bsp_priv->ops->set_rmii_speed(bsp_priv, speed);
  1164. break;
  1165. default:
  1166. dev_err(dev, "unsupported interface %d", bsp_priv->phy_iface);
  1167. }
  1168. }
  1169. static int rk_gmac_probe(struct platform_device *pdev)
  1170. {
  1171. struct plat_stmmacenet_data *plat_dat;
  1172. struct stmmac_resources stmmac_res;
  1173. const struct rk_gmac_ops *data;
  1174. int ret;
  1175. data = of_device_get_match_data(&pdev->dev);
  1176. if (!data) {
  1177. dev_err(&pdev->dev, "no of match data provided\n");
  1178. return -EINVAL;
  1179. }
  1180. ret = stmmac_get_platform_resources(pdev, &stmmac_res);
  1181. if (ret)
  1182. return ret;
  1183. plat_dat = stmmac_probe_config_dt(pdev, &stmmac_res.mac);
  1184. if (IS_ERR(plat_dat))
  1185. return PTR_ERR(plat_dat);
  1186. plat_dat->has_gmac = true;
  1187. plat_dat->fix_mac_speed = rk_fix_speed;
  1188. plat_dat->bsp_priv = rk_gmac_setup(pdev, plat_dat, data);
  1189. if (IS_ERR(plat_dat->bsp_priv)) {
  1190. ret = PTR_ERR(plat_dat->bsp_priv);
  1191. goto err_remove_config_dt;
  1192. }
  1193. ret = rk_gmac_clk_init(plat_dat);
  1194. if (ret)
  1195. return ret;
  1196. ret = rk_gmac_powerup(plat_dat->bsp_priv);
  1197. if (ret)
  1198. goto err_remove_config_dt;
  1199. ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
  1200. if (ret)
  1201. goto err_gmac_powerdown;
  1202. return 0;
  1203. err_gmac_powerdown:
  1204. rk_gmac_powerdown(plat_dat->bsp_priv);
  1205. err_remove_config_dt:
  1206. stmmac_remove_config_dt(pdev, plat_dat);
  1207. return ret;
  1208. }
  1209. static int rk_gmac_remove(struct platform_device *pdev)
  1210. {
  1211. struct rk_priv_data *bsp_priv = get_stmmac_bsp_priv(&pdev->dev);
  1212. int ret = stmmac_dvr_remove(&pdev->dev);
  1213. rk_gmac_powerdown(bsp_priv);
  1214. return ret;
  1215. }
  1216. #ifdef CONFIG_PM_SLEEP
  1217. static int rk_gmac_suspend(struct device *dev)
  1218. {
  1219. struct rk_priv_data *bsp_priv = get_stmmac_bsp_priv(dev);
  1220. int ret = stmmac_suspend(dev);
  1221. /* Keep the PHY up if we use Wake-on-Lan. */
  1222. if (!device_may_wakeup(dev)) {
  1223. rk_gmac_powerdown(bsp_priv);
  1224. bsp_priv->suspended = true;
  1225. }
  1226. return ret;
  1227. }
  1228. static int rk_gmac_resume(struct device *dev)
  1229. {
  1230. struct rk_priv_data *bsp_priv = get_stmmac_bsp_priv(dev);
  1231. /* The PHY was up for Wake-on-Lan. */
  1232. if (bsp_priv->suspended) {
  1233. rk_gmac_powerup(bsp_priv);
  1234. bsp_priv->suspended = false;
  1235. }
  1236. return stmmac_resume(dev);
  1237. }
  1238. #endif /* CONFIG_PM_SLEEP */
  1239. static SIMPLE_DEV_PM_OPS(rk_gmac_pm_ops, rk_gmac_suspend, rk_gmac_resume);
  1240. static const struct of_device_id rk_gmac_dwmac_match[] = {
  1241. { .compatible = "rockchip,px30-gmac", .data = &px30_ops },
  1242. { .compatible = "rockchip,rk3128-gmac", .data = &rk3128_ops },
  1243. { .compatible = "rockchip,rk3228-gmac", .data = &rk3228_ops },
  1244. { .compatible = "rockchip,rk3288-gmac", .data = &rk3288_ops },
  1245. { .compatible = "rockchip,rk3328-gmac", .data = &rk3328_ops },
  1246. { .compatible = "rockchip,rk3366-gmac", .data = &rk3366_ops },
  1247. { .compatible = "rockchip,rk3368-gmac", .data = &rk3368_ops },
  1248. { .compatible = "rockchip,rk3399-gmac", .data = &rk3399_ops },
  1249. { .compatible = "rockchip,rv1108-gmac", .data = &rv1108_ops },
  1250. { }
  1251. };
  1252. MODULE_DEVICE_TABLE(of, rk_gmac_dwmac_match);
  1253. static struct platform_driver rk_gmac_dwmac_driver = {
  1254. .probe = rk_gmac_probe,
  1255. .remove = rk_gmac_remove,
  1256. .driver = {
  1257. .name = "rk_gmac-dwmac",
  1258. .pm = &rk_gmac_pm_ops,
  1259. .of_match_table = rk_gmac_dwmac_match,
  1260. },
  1261. };
  1262. module_platform_driver(rk_gmac_dwmac_driver);
  1263. MODULE_AUTHOR("Chen-Zhi (Roger Chen) <roger.chen@rock-chips.com>");
  1264. MODULE_DESCRIPTION("Rockchip RK3288 DWMAC specific glue layer");
  1265. MODULE_LICENSE("GPL");