qed_mcp.c 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015-2017 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/types.h>
  33. #include <asm/byteorder.h>
  34. #include <linux/delay.h>
  35. #include <linux/errno.h>
  36. #include <linux/kernel.h>
  37. #include <linux/slab.h>
  38. #include <linux/spinlock.h>
  39. #include <linux/string.h>
  40. #include <linux/etherdevice.h>
  41. #include "qed.h"
  42. #include "qed_cxt.h"
  43. #include "qed_dcbx.h"
  44. #include "qed_hsi.h"
  45. #include "qed_hw.h"
  46. #include "qed_mcp.h"
  47. #include "qed_reg_addr.h"
  48. #include "qed_sriov.h"
  49. #define CHIP_MCP_RESP_ITER_US 10
  50. #define QED_DRV_MB_MAX_RETRIES (500 * 1000) /* Account for 5 sec */
  51. #define QED_MCP_RESET_RETRIES (50 * 1000) /* Account for 500 msec */
  52. #define DRV_INNER_WR(_p_hwfn, _p_ptt, _ptr, _offset, _val) \
  53. qed_wr(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset), \
  54. _val)
  55. #define DRV_INNER_RD(_p_hwfn, _p_ptt, _ptr, _offset) \
  56. qed_rd(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset))
  57. #define DRV_MB_WR(_p_hwfn, _p_ptt, _field, _val) \
  58. DRV_INNER_WR(p_hwfn, _p_ptt, drv_mb_addr, \
  59. offsetof(struct public_drv_mb, _field), _val)
  60. #define DRV_MB_RD(_p_hwfn, _p_ptt, _field) \
  61. DRV_INNER_RD(_p_hwfn, _p_ptt, drv_mb_addr, \
  62. offsetof(struct public_drv_mb, _field))
  63. #define PDA_COMP (((FW_MAJOR_VERSION) + (FW_MINOR_VERSION << 8)) << \
  64. DRV_ID_PDA_COMP_VER_SHIFT)
  65. #define MCP_BYTES_PER_MBIT_SHIFT 17
  66. bool qed_mcp_is_init(struct qed_hwfn *p_hwfn)
  67. {
  68. if (!p_hwfn->mcp_info || !p_hwfn->mcp_info->public_base)
  69. return false;
  70. return true;
  71. }
  72. void qed_mcp_cmd_port_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  73. {
  74. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  75. PUBLIC_PORT);
  76. u32 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt, addr);
  77. p_hwfn->mcp_info->port_addr = SECTION_ADDR(mfw_mb_offsize,
  78. MFW_PORT(p_hwfn));
  79. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  80. "port_addr = 0x%x, port_id 0x%02x\n",
  81. p_hwfn->mcp_info->port_addr, MFW_PORT(p_hwfn));
  82. }
  83. void qed_mcp_read_mb(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  84. {
  85. u32 length = MFW_DRV_MSG_MAX_DWORDS(p_hwfn->mcp_info->mfw_mb_length);
  86. u32 tmp, i;
  87. if (!p_hwfn->mcp_info->public_base)
  88. return;
  89. for (i = 0; i < length; i++) {
  90. tmp = qed_rd(p_hwfn, p_ptt,
  91. p_hwfn->mcp_info->mfw_mb_addr +
  92. (i << 2) + sizeof(u32));
  93. /* The MB data is actually BE; Need to force it to cpu */
  94. ((u32 *)p_hwfn->mcp_info->mfw_mb_cur)[i] =
  95. be32_to_cpu((__force __be32)tmp);
  96. }
  97. }
  98. struct qed_mcp_cmd_elem {
  99. struct list_head list;
  100. struct qed_mcp_mb_params *p_mb_params;
  101. u16 expected_seq_num;
  102. bool b_is_completed;
  103. };
  104. /* Must be called while cmd_lock is acquired */
  105. static struct qed_mcp_cmd_elem *
  106. qed_mcp_cmd_add_elem(struct qed_hwfn *p_hwfn,
  107. struct qed_mcp_mb_params *p_mb_params,
  108. u16 expected_seq_num)
  109. {
  110. struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
  111. p_cmd_elem = kzalloc(sizeof(*p_cmd_elem), GFP_ATOMIC);
  112. if (!p_cmd_elem)
  113. goto out;
  114. p_cmd_elem->p_mb_params = p_mb_params;
  115. p_cmd_elem->expected_seq_num = expected_seq_num;
  116. list_add(&p_cmd_elem->list, &p_hwfn->mcp_info->cmd_list);
  117. out:
  118. return p_cmd_elem;
  119. }
  120. /* Must be called while cmd_lock is acquired */
  121. static void qed_mcp_cmd_del_elem(struct qed_hwfn *p_hwfn,
  122. struct qed_mcp_cmd_elem *p_cmd_elem)
  123. {
  124. list_del(&p_cmd_elem->list);
  125. kfree(p_cmd_elem);
  126. }
  127. /* Must be called while cmd_lock is acquired */
  128. static struct qed_mcp_cmd_elem *qed_mcp_cmd_get_elem(struct qed_hwfn *p_hwfn,
  129. u16 seq_num)
  130. {
  131. struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
  132. list_for_each_entry(p_cmd_elem, &p_hwfn->mcp_info->cmd_list, list) {
  133. if (p_cmd_elem->expected_seq_num == seq_num)
  134. return p_cmd_elem;
  135. }
  136. return NULL;
  137. }
  138. int qed_mcp_free(struct qed_hwfn *p_hwfn)
  139. {
  140. if (p_hwfn->mcp_info) {
  141. struct qed_mcp_cmd_elem *p_cmd_elem, *p_tmp;
  142. kfree(p_hwfn->mcp_info->mfw_mb_cur);
  143. kfree(p_hwfn->mcp_info->mfw_mb_shadow);
  144. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  145. list_for_each_entry_safe(p_cmd_elem,
  146. p_tmp,
  147. &p_hwfn->mcp_info->cmd_list, list) {
  148. qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
  149. }
  150. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  151. }
  152. kfree(p_hwfn->mcp_info);
  153. p_hwfn->mcp_info = NULL;
  154. return 0;
  155. }
  156. static int qed_load_mcp_offsets(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  157. {
  158. struct qed_mcp_info *p_info = p_hwfn->mcp_info;
  159. u32 drv_mb_offsize, mfw_mb_offsize;
  160. u32 mcp_pf_id = MCP_PF_ID(p_hwfn);
  161. p_info->public_base = qed_rd(p_hwfn, p_ptt, MISC_REG_SHARED_MEM_ADDR);
  162. if (!p_info->public_base)
  163. return 0;
  164. p_info->public_base |= GRCBASE_MCP;
  165. /* Calculate the driver and MFW mailbox address */
  166. drv_mb_offsize = qed_rd(p_hwfn, p_ptt,
  167. SECTION_OFFSIZE_ADDR(p_info->public_base,
  168. PUBLIC_DRV_MB));
  169. p_info->drv_mb_addr = SECTION_ADDR(drv_mb_offsize, mcp_pf_id);
  170. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  171. "drv_mb_offsiz = 0x%x, drv_mb_addr = 0x%x mcp_pf_id = 0x%x\n",
  172. drv_mb_offsize, p_info->drv_mb_addr, mcp_pf_id);
  173. /* Set the MFW MB address */
  174. mfw_mb_offsize = qed_rd(p_hwfn, p_ptt,
  175. SECTION_OFFSIZE_ADDR(p_info->public_base,
  176. PUBLIC_MFW_MB));
  177. p_info->mfw_mb_addr = SECTION_ADDR(mfw_mb_offsize, mcp_pf_id);
  178. p_info->mfw_mb_length = (u16)qed_rd(p_hwfn, p_ptt, p_info->mfw_mb_addr);
  179. /* Get the current driver mailbox sequence before sending
  180. * the first command
  181. */
  182. p_info->drv_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
  183. DRV_MSG_SEQ_NUMBER_MASK;
  184. /* Get current FW pulse sequence */
  185. p_info->drv_pulse_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_pulse_mb) &
  186. DRV_PULSE_SEQ_MASK;
  187. p_info->mcp_hist = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
  188. return 0;
  189. }
  190. int qed_mcp_cmd_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  191. {
  192. struct qed_mcp_info *p_info;
  193. u32 size;
  194. /* Allocate mcp_info structure */
  195. p_hwfn->mcp_info = kzalloc(sizeof(*p_hwfn->mcp_info), GFP_KERNEL);
  196. if (!p_hwfn->mcp_info)
  197. goto err;
  198. p_info = p_hwfn->mcp_info;
  199. /* Initialize the MFW spinlock */
  200. spin_lock_init(&p_info->cmd_lock);
  201. spin_lock_init(&p_info->link_lock);
  202. INIT_LIST_HEAD(&p_info->cmd_list);
  203. if (qed_load_mcp_offsets(p_hwfn, p_ptt) != 0) {
  204. DP_NOTICE(p_hwfn, "MCP is not initialized\n");
  205. /* Do not free mcp_info here, since public_base indicate that
  206. * the MCP is not initialized
  207. */
  208. return 0;
  209. }
  210. size = MFW_DRV_MSG_MAX_DWORDS(p_info->mfw_mb_length) * sizeof(u32);
  211. p_info->mfw_mb_cur = kzalloc(size, GFP_KERNEL);
  212. p_info->mfw_mb_shadow = kzalloc(size, GFP_KERNEL);
  213. if (!p_info->mfw_mb_cur || !p_info->mfw_mb_shadow)
  214. goto err;
  215. return 0;
  216. err:
  217. qed_mcp_free(p_hwfn);
  218. return -ENOMEM;
  219. }
  220. static void qed_mcp_reread_offsets(struct qed_hwfn *p_hwfn,
  221. struct qed_ptt *p_ptt)
  222. {
  223. u32 generic_por_0 = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
  224. /* Use MCP history register to check if MCP reset occurred between init
  225. * time and now.
  226. */
  227. if (p_hwfn->mcp_info->mcp_hist != generic_por_0) {
  228. DP_VERBOSE(p_hwfn,
  229. QED_MSG_SP,
  230. "Rereading MCP offsets [mcp_hist 0x%08x, generic_por_0 0x%08x]\n",
  231. p_hwfn->mcp_info->mcp_hist, generic_por_0);
  232. qed_load_mcp_offsets(p_hwfn, p_ptt);
  233. qed_mcp_cmd_port_init(p_hwfn, p_ptt);
  234. }
  235. }
  236. int qed_mcp_reset(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  237. {
  238. u32 org_mcp_reset_seq, seq, delay = CHIP_MCP_RESP_ITER_US, cnt = 0;
  239. int rc = 0;
  240. /* Ensure that only a single thread is accessing the mailbox */
  241. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  242. org_mcp_reset_seq = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
  243. /* Set drv command along with the updated sequence */
  244. qed_mcp_reread_offsets(p_hwfn, p_ptt);
  245. seq = ++p_hwfn->mcp_info->drv_mb_seq;
  246. DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (DRV_MSG_CODE_MCP_RESET | seq));
  247. do {
  248. /* Wait for MFW response */
  249. udelay(delay);
  250. /* Give the FW up to 500 second (50*1000*10usec) */
  251. } while ((org_mcp_reset_seq == qed_rd(p_hwfn, p_ptt,
  252. MISCS_REG_GENERIC_POR_0)) &&
  253. (cnt++ < QED_MCP_RESET_RETRIES));
  254. if (org_mcp_reset_seq !=
  255. qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
  256. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  257. "MCP was reset after %d usec\n", cnt * delay);
  258. } else {
  259. DP_ERR(p_hwfn, "Failed to reset MCP\n");
  260. rc = -EAGAIN;
  261. }
  262. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  263. return rc;
  264. }
  265. /* Must be called while cmd_lock is acquired */
  266. static bool qed_mcp_has_pending_cmd(struct qed_hwfn *p_hwfn)
  267. {
  268. struct qed_mcp_cmd_elem *p_cmd_elem;
  269. /* There is at most one pending command at a certain time, and if it
  270. * exists - it is placed at the HEAD of the list.
  271. */
  272. if (!list_empty(&p_hwfn->mcp_info->cmd_list)) {
  273. p_cmd_elem = list_first_entry(&p_hwfn->mcp_info->cmd_list,
  274. struct qed_mcp_cmd_elem, list);
  275. return !p_cmd_elem->b_is_completed;
  276. }
  277. return false;
  278. }
  279. /* Must be called while cmd_lock is acquired */
  280. static int
  281. qed_mcp_update_pending_cmd(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  282. {
  283. struct qed_mcp_mb_params *p_mb_params;
  284. struct qed_mcp_cmd_elem *p_cmd_elem;
  285. u32 mcp_resp;
  286. u16 seq_num;
  287. mcp_resp = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_header);
  288. seq_num = (u16)(mcp_resp & FW_MSG_SEQ_NUMBER_MASK);
  289. /* Return if no new non-handled response has been received */
  290. if (seq_num != p_hwfn->mcp_info->drv_mb_seq)
  291. return -EAGAIN;
  292. p_cmd_elem = qed_mcp_cmd_get_elem(p_hwfn, seq_num);
  293. if (!p_cmd_elem) {
  294. DP_ERR(p_hwfn,
  295. "Failed to find a pending mailbox cmd that expects sequence number %d\n",
  296. seq_num);
  297. return -EINVAL;
  298. }
  299. p_mb_params = p_cmd_elem->p_mb_params;
  300. /* Get the MFW response along with the sequence number */
  301. p_mb_params->mcp_resp = mcp_resp;
  302. /* Get the MFW param */
  303. p_mb_params->mcp_param = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_param);
  304. /* Get the union data */
  305. if (p_mb_params->p_data_dst != NULL && p_mb_params->data_dst_size) {
  306. u32 union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
  307. offsetof(struct public_drv_mb,
  308. union_data);
  309. qed_memcpy_from(p_hwfn, p_ptt, p_mb_params->p_data_dst,
  310. union_data_addr, p_mb_params->data_dst_size);
  311. }
  312. p_cmd_elem->b_is_completed = true;
  313. return 0;
  314. }
  315. /* Must be called while cmd_lock is acquired */
  316. static void __qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
  317. struct qed_ptt *p_ptt,
  318. struct qed_mcp_mb_params *p_mb_params,
  319. u16 seq_num)
  320. {
  321. union drv_union_data union_data;
  322. u32 union_data_addr;
  323. /* Set the union data */
  324. union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
  325. offsetof(struct public_drv_mb, union_data);
  326. memset(&union_data, 0, sizeof(union_data));
  327. if (p_mb_params->p_data_src != NULL && p_mb_params->data_src_size)
  328. memcpy(&union_data, p_mb_params->p_data_src,
  329. p_mb_params->data_src_size);
  330. qed_memcpy_to(p_hwfn, p_ptt, union_data_addr, &union_data,
  331. sizeof(union_data));
  332. /* Set the drv param */
  333. DRV_MB_WR(p_hwfn, p_ptt, drv_mb_param, p_mb_params->param);
  334. /* Set the drv command along with the sequence number */
  335. DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (p_mb_params->cmd | seq_num));
  336. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  337. "MFW mailbox: command 0x%08x param 0x%08x\n",
  338. (p_mb_params->cmd | seq_num), p_mb_params->param);
  339. }
  340. static int
  341. _qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
  342. struct qed_ptt *p_ptt,
  343. struct qed_mcp_mb_params *p_mb_params,
  344. u32 max_retries, u32 delay)
  345. {
  346. struct qed_mcp_cmd_elem *p_cmd_elem;
  347. u32 cnt = 0;
  348. u16 seq_num;
  349. int rc = 0;
  350. /* Wait until the mailbox is non-occupied */
  351. do {
  352. /* Exit the loop if there is no pending command, or if the
  353. * pending command is completed during this iteration.
  354. * The spinlock stays locked until the command is sent.
  355. */
  356. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  357. if (!qed_mcp_has_pending_cmd(p_hwfn))
  358. break;
  359. rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
  360. if (!rc)
  361. break;
  362. else if (rc != -EAGAIN)
  363. goto err;
  364. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  365. udelay(delay);
  366. } while (++cnt < max_retries);
  367. if (cnt >= max_retries) {
  368. DP_NOTICE(p_hwfn,
  369. "The MFW mailbox is occupied by an uncompleted command. Failed to send command 0x%08x [param 0x%08x].\n",
  370. p_mb_params->cmd, p_mb_params->param);
  371. return -EAGAIN;
  372. }
  373. /* Send the mailbox command */
  374. qed_mcp_reread_offsets(p_hwfn, p_ptt);
  375. seq_num = ++p_hwfn->mcp_info->drv_mb_seq;
  376. p_cmd_elem = qed_mcp_cmd_add_elem(p_hwfn, p_mb_params, seq_num);
  377. if (!p_cmd_elem) {
  378. rc = -ENOMEM;
  379. goto err;
  380. }
  381. __qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, seq_num);
  382. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  383. /* Wait for the MFW response */
  384. do {
  385. /* Exit the loop if the command is already completed, or if the
  386. * command is completed during this iteration.
  387. * The spinlock stays locked until the list element is removed.
  388. */
  389. udelay(delay);
  390. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  391. if (p_cmd_elem->b_is_completed)
  392. break;
  393. rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
  394. if (!rc)
  395. break;
  396. else if (rc != -EAGAIN)
  397. goto err;
  398. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  399. } while (++cnt < max_retries);
  400. if (cnt >= max_retries) {
  401. DP_NOTICE(p_hwfn,
  402. "The MFW failed to respond to command 0x%08x [param 0x%08x].\n",
  403. p_mb_params->cmd, p_mb_params->param);
  404. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  405. qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
  406. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  407. return -EAGAIN;
  408. }
  409. qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
  410. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  411. DP_VERBOSE(p_hwfn,
  412. QED_MSG_SP,
  413. "MFW mailbox: response 0x%08x param 0x%08x [after %d.%03d ms]\n",
  414. p_mb_params->mcp_resp,
  415. p_mb_params->mcp_param,
  416. (cnt * delay) / 1000, (cnt * delay) % 1000);
  417. /* Clear the sequence number from the MFW response */
  418. p_mb_params->mcp_resp &= FW_MSG_CODE_MASK;
  419. return 0;
  420. err:
  421. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  422. return rc;
  423. }
  424. static int qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
  425. struct qed_ptt *p_ptt,
  426. struct qed_mcp_mb_params *p_mb_params)
  427. {
  428. size_t union_data_size = sizeof(union drv_union_data);
  429. u32 max_retries = QED_DRV_MB_MAX_RETRIES;
  430. u32 delay = CHIP_MCP_RESP_ITER_US;
  431. /* MCP not initialized */
  432. if (!qed_mcp_is_init(p_hwfn)) {
  433. DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
  434. return -EBUSY;
  435. }
  436. if (p_mb_params->data_src_size > union_data_size ||
  437. p_mb_params->data_dst_size > union_data_size) {
  438. DP_ERR(p_hwfn,
  439. "The provided size is larger than the union data size [src_size %u, dst_size %u, union_data_size %zu]\n",
  440. p_mb_params->data_src_size,
  441. p_mb_params->data_dst_size, union_data_size);
  442. return -EINVAL;
  443. }
  444. return _qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, max_retries,
  445. delay);
  446. }
  447. int qed_mcp_cmd(struct qed_hwfn *p_hwfn,
  448. struct qed_ptt *p_ptt,
  449. u32 cmd,
  450. u32 param,
  451. u32 *o_mcp_resp,
  452. u32 *o_mcp_param)
  453. {
  454. struct qed_mcp_mb_params mb_params;
  455. int rc;
  456. memset(&mb_params, 0, sizeof(mb_params));
  457. mb_params.cmd = cmd;
  458. mb_params.param = param;
  459. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  460. if (rc)
  461. return rc;
  462. *o_mcp_resp = mb_params.mcp_resp;
  463. *o_mcp_param = mb_params.mcp_param;
  464. return 0;
  465. }
  466. int qed_mcp_nvm_wr_cmd(struct qed_hwfn *p_hwfn,
  467. struct qed_ptt *p_ptt,
  468. u32 cmd,
  469. u32 param,
  470. u32 *o_mcp_resp,
  471. u32 *o_mcp_param, u32 i_txn_size, u32 *i_buf)
  472. {
  473. struct qed_mcp_mb_params mb_params;
  474. int rc;
  475. memset(&mb_params, 0, sizeof(mb_params));
  476. mb_params.cmd = cmd;
  477. mb_params.param = param;
  478. mb_params.p_data_src = i_buf;
  479. mb_params.data_src_size = (u8)i_txn_size;
  480. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  481. if (rc)
  482. return rc;
  483. *o_mcp_resp = mb_params.mcp_resp;
  484. *o_mcp_param = mb_params.mcp_param;
  485. return 0;
  486. }
  487. int qed_mcp_nvm_rd_cmd(struct qed_hwfn *p_hwfn,
  488. struct qed_ptt *p_ptt,
  489. u32 cmd,
  490. u32 param,
  491. u32 *o_mcp_resp,
  492. u32 *o_mcp_param, u32 *o_txn_size, u32 *o_buf)
  493. {
  494. struct qed_mcp_mb_params mb_params;
  495. u8 raw_data[MCP_DRV_NVM_BUF_LEN];
  496. int rc;
  497. memset(&mb_params, 0, sizeof(mb_params));
  498. mb_params.cmd = cmd;
  499. mb_params.param = param;
  500. mb_params.p_data_dst = raw_data;
  501. /* Use the maximal value since the actual one is part of the response */
  502. mb_params.data_dst_size = MCP_DRV_NVM_BUF_LEN;
  503. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  504. if (rc)
  505. return rc;
  506. *o_mcp_resp = mb_params.mcp_resp;
  507. *o_mcp_param = mb_params.mcp_param;
  508. *o_txn_size = *o_mcp_param;
  509. memcpy(o_buf, raw_data, *o_txn_size);
  510. return 0;
  511. }
  512. static bool
  513. qed_mcp_can_force_load(u8 drv_role,
  514. u8 exist_drv_role,
  515. enum qed_override_force_load override_force_load)
  516. {
  517. bool can_force_load = false;
  518. switch (override_force_load) {
  519. case QED_OVERRIDE_FORCE_LOAD_ALWAYS:
  520. can_force_load = true;
  521. break;
  522. case QED_OVERRIDE_FORCE_LOAD_NEVER:
  523. can_force_load = false;
  524. break;
  525. default:
  526. can_force_load = (drv_role == DRV_ROLE_OS &&
  527. exist_drv_role == DRV_ROLE_PREBOOT) ||
  528. (drv_role == DRV_ROLE_KDUMP &&
  529. exist_drv_role == DRV_ROLE_OS);
  530. break;
  531. }
  532. return can_force_load;
  533. }
  534. static int qed_mcp_cancel_load_req(struct qed_hwfn *p_hwfn,
  535. struct qed_ptt *p_ptt)
  536. {
  537. u32 resp = 0, param = 0;
  538. int rc;
  539. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CANCEL_LOAD_REQ, 0,
  540. &resp, &param);
  541. if (rc)
  542. DP_NOTICE(p_hwfn,
  543. "Failed to send cancel load request, rc = %d\n", rc);
  544. return rc;
  545. }
  546. #define CONFIG_QEDE_BITMAP_IDX BIT(0)
  547. #define CONFIG_QED_SRIOV_BITMAP_IDX BIT(1)
  548. #define CONFIG_QEDR_BITMAP_IDX BIT(2)
  549. #define CONFIG_QEDF_BITMAP_IDX BIT(4)
  550. #define CONFIG_QEDI_BITMAP_IDX BIT(5)
  551. #define CONFIG_QED_LL2_BITMAP_IDX BIT(6)
  552. static u32 qed_get_config_bitmap(void)
  553. {
  554. u32 config_bitmap = 0x0;
  555. if (IS_ENABLED(CONFIG_QEDE))
  556. config_bitmap |= CONFIG_QEDE_BITMAP_IDX;
  557. if (IS_ENABLED(CONFIG_QED_SRIOV))
  558. config_bitmap |= CONFIG_QED_SRIOV_BITMAP_IDX;
  559. if (IS_ENABLED(CONFIG_QED_RDMA))
  560. config_bitmap |= CONFIG_QEDR_BITMAP_IDX;
  561. if (IS_ENABLED(CONFIG_QED_FCOE))
  562. config_bitmap |= CONFIG_QEDF_BITMAP_IDX;
  563. if (IS_ENABLED(CONFIG_QED_ISCSI))
  564. config_bitmap |= CONFIG_QEDI_BITMAP_IDX;
  565. if (IS_ENABLED(CONFIG_QED_LL2))
  566. config_bitmap |= CONFIG_QED_LL2_BITMAP_IDX;
  567. return config_bitmap;
  568. }
  569. struct qed_load_req_in_params {
  570. u8 hsi_ver;
  571. #define QED_LOAD_REQ_HSI_VER_DEFAULT 0
  572. #define QED_LOAD_REQ_HSI_VER_1 1
  573. u32 drv_ver_0;
  574. u32 drv_ver_1;
  575. u32 fw_ver;
  576. u8 drv_role;
  577. u8 timeout_val;
  578. u8 force_cmd;
  579. bool avoid_eng_reset;
  580. };
  581. struct qed_load_req_out_params {
  582. u32 load_code;
  583. u32 exist_drv_ver_0;
  584. u32 exist_drv_ver_1;
  585. u32 exist_fw_ver;
  586. u8 exist_drv_role;
  587. u8 mfw_hsi_ver;
  588. bool drv_exists;
  589. };
  590. static int
  591. __qed_mcp_load_req(struct qed_hwfn *p_hwfn,
  592. struct qed_ptt *p_ptt,
  593. struct qed_load_req_in_params *p_in_params,
  594. struct qed_load_req_out_params *p_out_params)
  595. {
  596. struct qed_mcp_mb_params mb_params;
  597. struct load_req_stc load_req;
  598. struct load_rsp_stc load_rsp;
  599. u32 hsi_ver;
  600. int rc;
  601. memset(&load_req, 0, sizeof(load_req));
  602. load_req.drv_ver_0 = p_in_params->drv_ver_0;
  603. load_req.drv_ver_1 = p_in_params->drv_ver_1;
  604. load_req.fw_ver = p_in_params->fw_ver;
  605. QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_ROLE, p_in_params->drv_role);
  606. QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_LOCK_TO,
  607. p_in_params->timeout_val);
  608. QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_FORCE,
  609. p_in_params->force_cmd);
  610. QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_FLAGS0,
  611. p_in_params->avoid_eng_reset);
  612. hsi_ver = (p_in_params->hsi_ver == QED_LOAD_REQ_HSI_VER_DEFAULT) ?
  613. DRV_ID_MCP_HSI_VER_CURRENT :
  614. (p_in_params->hsi_ver << DRV_ID_MCP_HSI_VER_SHIFT);
  615. memset(&mb_params, 0, sizeof(mb_params));
  616. mb_params.cmd = DRV_MSG_CODE_LOAD_REQ;
  617. mb_params.param = PDA_COMP | hsi_ver | p_hwfn->cdev->drv_type;
  618. mb_params.p_data_src = &load_req;
  619. mb_params.data_src_size = sizeof(load_req);
  620. mb_params.p_data_dst = &load_rsp;
  621. mb_params.data_dst_size = sizeof(load_rsp);
  622. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  623. "Load Request: param 0x%08x [init_hw %d, drv_type %d, hsi_ver %d, pda 0x%04x]\n",
  624. mb_params.param,
  625. QED_MFW_GET_FIELD(mb_params.param, DRV_ID_DRV_INIT_HW),
  626. QED_MFW_GET_FIELD(mb_params.param, DRV_ID_DRV_TYPE),
  627. QED_MFW_GET_FIELD(mb_params.param, DRV_ID_MCP_HSI_VER),
  628. QED_MFW_GET_FIELD(mb_params.param, DRV_ID_PDA_COMP_VER));
  629. if (p_in_params->hsi_ver != QED_LOAD_REQ_HSI_VER_1) {
  630. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  631. "Load Request: drv_ver 0x%08x_0x%08x, fw_ver 0x%08x, misc0 0x%08x [role %d, timeout %d, force %d, flags0 0x%x]\n",
  632. load_req.drv_ver_0,
  633. load_req.drv_ver_1,
  634. load_req.fw_ver,
  635. load_req.misc0,
  636. QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_ROLE),
  637. QED_MFW_GET_FIELD(load_req.misc0,
  638. LOAD_REQ_LOCK_TO),
  639. QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_FORCE),
  640. QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_FLAGS0));
  641. }
  642. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  643. if (rc) {
  644. DP_NOTICE(p_hwfn, "Failed to send load request, rc = %d\n", rc);
  645. return rc;
  646. }
  647. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  648. "Load Response: resp 0x%08x\n", mb_params.mcp_resp);
  649. p_out_params->load_code = mb_params.mcp_resp;
  650. if (p_in_params->hsi_ver != QED_LOAD_REQ_HSI_VER_1 &&
  651. p_out_params->load_code != FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1) {
  652. DP_VERBOSE(p_hwfn,
  653. QED_MSG_SP,
  654. "Load Response: exist_drv_ver 0x%08x_0x%08x, exist_fw_ver 0x%08x, misc0 0x%08x [exist_role %d, mfw_hsi %d, flags0 0x%x]\n",
  655. load_rsp.drv_ver_0,
  656. load_rsp.drv_ver_1,
  657. load_rsp.fw_ver,
  658. load_rsp.misc0,
  659. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_ROLE),
  660. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_HSI),
  661. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_FLAGS0));
  662. p_out_params->exist_drv_ver_0 = load_rsp.drv_ver_0;
  663. p_out_params->exist_drv_ver_1 = load_rsp.drv_ver_1;
  664. p_out_params->exist_fw_ver = load_rsp.fw_ver;
  665. p_out_params->exist_drv_role =
  666. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_ROLE);
  667. p_out_params->mfw_hsi_ver =
  668. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_HSI);
  669. p_out_params->drv_exists =
  670. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_FLAGS0) &
  671. LOAD_RSP_FLAGS0_DRV_EXISTS;
  672. }
  673. return 0;
  674. }
  675. static int eocre_get_mfw_drv_role(struct qed_hwfn *p_hwfn,
  676. enum qed_drv_role drv_role,
  677. u8 *p_mfw_drv_role)
  678. {
  679. switch (drv_role) {
  680. case QED_DRV_ROLE_OS:
  681. *p_mfw_drv_role = DRV_ROLE_OS;
  682. break;
  683. case QED_DRV_ROLE_KDUMP:
  684. *p_mfw_drv_role = DRV_ROLE_KDUMP;
  685. break;
  686. default:
  687. DP_ERR(p_hwfn, "Unexpected driver role %d\n", drv_role);
  688. return -EINVAL;
  689. }
  690. return 0;
  691. }
  692. enum qed_load_req_force {
  693. QED_LOAD_REQ_FORCE_NONE,
  694. QED_LOAD_REQ_FORCE_PF,
  695. QED_LOAD_REQ_FORCE_ALL,
  696. };
  697. static void qed_get_mfw_force_cmd(struct qed_hwfn *p_hwfn,
  698. enum qed_load_req_force force_cmd,
  699. u8 *p_mfw_force_cmd)
  700. {
  701. switch (force_cmd) {
  702. case QED_LOAD_REQ_FORCE_NONE:
  703. *p_mfw_force_cmd = LOAD_REQ_FORCE_NONE;
  704. break;
  705. case QED_LOAD_REQ_FORCE_PF:
  706. *p_mfw_force_cmd = LOAD_REQ_FORCE_PF;
  707. break;
  708. case QED_LOAD_REQ_FORCE_ALL:
  709. *p_mfw_force_cmd = LOAD_REQ_FORCE_ALL;
  710. break;
  711. }
  712. }
  713. int qed_mcp_load_req(struct qed_hwfn *p_hwfn,
  714. struct qed_ptt *p_ptt,
  715. struct qed_load_req_params *p_params)
  716. {
  717. struct qed_load_req_out_params out_params;
  718. struct qed_load_req_in_params in_params;
  719. u8 mfw_drv_role, mfw_force_cmd;
  720. int rc;
  721. memset(&in_params, 0, sizeof(in_params));
  722. in_params.hsi_ver = QED_LOAD_REQ_HSI_VER_DEFAULT;
  723. in_params.drv_ver_0 = QED_VERSION;
  724. in_params.drv_ver_1 = qed_get_config_bitmap();
  725. in_params.fw_ver = STORM_FW_VERSION;
  726. rc = eocre_get_mfw_drv_role(p_hwfn, p_params->drv_role, &mfw_drv_role);
  727. if (rc)
  728. return rc;
  729. in_params.drv_role = mfw_drv_role;
  730. in_params.timeout_val = p_params->timeout_val;
  731. qed_get_mfw_force_cmd(p_hwfn,
  732. QED_LOAD_REQ_FORCE_NONE, &mfw_force_cmd);
  733. in_params.force_cmd = mfw_force_cmd;
  734. in_params.avoid_eng_reset = p_params->avoid_eng_reset;
  735. memset(&out_params, 0, sizeof(out_params));
  736. rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params, &out_params);
  737. if (rc)
  738. return rc;
  739. /* First handle cases where another load request should/might be sent:
  740. * - MFW expects the old interface [HSI version = 1]
  741. * - MFW responds that a force load request is required
  742. */
  743. if (out_params.load_code == FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1) {
  744. DP_INFO(p_hwfn,
  745. "MFW refused a load request due to HSI > 1. Resending with HSI = 1\n");
  746. in_params.hsi_ver = QED_LOAD_REQ_HSI_VER_1;
  747. memset(&out_params, 0, sizeof(out_params));
  748. rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params, &out_params);
  749. if (rc)
  750. return rc;
  751. } else if (out_params.load_code ==
  752. FW_MSG_CODE_DRV_LOAD_REFUSED_REQUIRES_FORCE) {
  753. if (qed_mcp_can_force_load(in_params.drv_role,
  754. out_params.exist_drv_role,
  755. p_params->override_force_load)) {
  756. DP_INFO(p_hwfn,
  757. "A force load is required [{role, fw_ver, drv_ver}: loading={%d, 0x%08x, x%08x_0x%08x}, existing={%d, 0x%08x, 0x%08x_0x%08x}]\n",
  758. in_params.drv_role, in_params.fw_ver,
  759. in_params.drv_ver_0, in_params.drv_ver_1,
  760. out_params.exist_drv_role,
  761. out_params.exist_fw_ver,
  762. out_params.exist_drv_ver_0,
  763. out_params.exist_drv_ver_1);
  764. qed_get_mfw_force_cmd(p_hwfn,
  765. QED_LOAD_REQ_FORCE_ALL,
  766. &mfw_force_cmd);
  767. in_params.force_cmd = mfw_force_cmd;
  768. memset(&out_params, 0, sizeof(out_params));
  769. rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params,
  770. &out_params);
  771. if (rc)
  772. return rc;
  773. } else {
  774. DP_NOTICE(p_hwfn,
  775. "A force load is required [{role, fw_ver, drv_ver}: loading={%d, 0x%08x, x%08x_0x%08x}, existing={%d, 0x%08x, 0x%08x_0x%08x}] - Avoid\n",
  776. in_params.drv_role, in_params.fw_ver,
  777. in_params.drv_ver_0, in_params.drv_ver_1,
  778. out_params.exist_drv_role,
  779. out_params.exist_fw_ver,
  780. out_params.exist_drv_ver_0,
  781. out_params.exist_drv_ver_1);
  782. DP_NOTICE(p_hwfn,
  783. "Avoid sending a force load request to prevent disruption of active PFs\n");
  784. qed_mcp_cancel_load_req(p_hwfn, p_ptt);
  785. return -EBUSY;
  786. }
  787. }
  788. /* Now handle the other types of responses.
  789. * The "REFUSED_HSI_1" and "REFUSED_REQUIRES_FORCE" responses are not
  790. * expected here after the additional revised load requests were sent.
  791. */
  792. switch (out_params.load_code) {
  793. case FW_MSG_CODE_DRV_LOAD_ENGINE:
  794. case FW_MSG_CODE_DRV_LOAD_PORT:
  795. case FW_MSG_CODE_DRV_LOAD_FUNCTION:
  796. if (out_params.mfw_hsi_ver != QED_LOAD_REQ_HSI_VER_1 &&
  797. out_params.drv_exists) {
  798. /* The role and fw/driver version match, but the PF is
  799. * already loaded and has not been unloaded gracefully.
  800. */
  801. DP_NOTICE(p_hwfn,
  802. "PF is already loaded\n");
  803. return -EINVAL;
  804. }
  805. break;
  806. default:
  807. DP_NOTICE(p_hwfn,
  808. "Unexpected refusal to load request [resp 0x%08x]. Aborting.\n",
  809. out_params.load_code);
  810. return -EBUSY;
  811. }
  812. p_params->load_code = out_params.load_code;
  813. return 0;
  814. }
  815. int qed_mcp_unload_req(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  816. {
  817. u32 wol_param, mcp_resp, mcp_param;
  818. switch (p_hwfn->cdev->wol_config) {
  819. case QED_OV_WOL_DISABLED:
  820. wol_param = DRV_MB_PARAM_UNLOAD_WOL_DISABLED;
  821. break;
  822. case QED_OV_WOL_ENABLED:
  823. wol_param = DRV_MB_PARAM_UNLOAD_WOL_ENABLED;
  824. break;
  825. default:
  826. DP_NOTICE(p_hwfn,
  827. "Unknown WoL configuration %02x\n",
  828. p_hwfn->cdev->wol_config);
  829. /* Fallthrough */
  830. case QED_OV_WOL_DEFAULT:
  831. wol_param = DRV_MB_PARAM_UNLOAD_WOL_MCP;
  832. }
  833. return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_UNLOAD_REQ, wol_param,
  834. &mcp_resp, &mcp_param);
  835. }
  836. int qed_mcp_unload_done(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  837. {
  838. struct qed_mcp_mb_params mb_params;
  839. struct mcp_mac wol_mac;
  840. memset(&mb_params, 0, sizeof(mb_params));
  841. mb_params.cmd = DRV_MSG_CODE_UNLOAD_DONE;
  842. /* Set the primary MAC if WoL is enabled */
  843. if (p_hwfn->cdev->wol_config == QED_OV_WOL_ENABLED) {
  844. u8 *p_mac = p_hwfn->cdev->wol_mac;
  845. memset(&wol_mac, 0, sizeof(wol_mac));
  846. wol_mac.mac_upper = p_mac[0] << 8 | p_mac[1];
  847. wol_mac.mac_lower = p_mac[2] << 24 | p_mac[3] << 16 |
  848. p_mac[4] << 8 | p_mac[5];
  849. DP_VERBOSE(p_hwfn,
  850. (QED_MSG_SP | NETIF_MSG_IFDOWN),
  851. "Setting WoL MAC: %pM --> [%08x,%08x]\n",
  852. p_mac, wol_mac.mac_upper, wol_mac.mac_lower);
  853. mb_params.p_data_src = &wol_mac;
  854. mb_params.data_src_size = sizeof(wol_mac);
  855. }
  856. return qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  857. }
  858. static void qed_mcp_handle_vf_flr(struct qed_hwfn *p_hwfn,
  859. struct qed_ptt *p_ptt)
  860. {
  861. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  862. PUBLIC_PATH);
  863. u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
  864. u32 path_addr = SECTION_ADDR(mfw_path_offsize,
  865. QED_PATH_ID(p_hwfn));
  866. u32 disabled_vfs[VF_MAX_STATIC / 32];
  867. int i;
  868. DP_VERBOSE(p_hwfn,
  869. QED_MSG_SP,
  870. "Reading Disabled VF information from [offset %08x], path_addr %08x\n",
  871. mfw_path_offsize, path_addr);
  872. for (i = 0; i < (VF_MAX_STATIC / 32); i++) {
  873. disabled_vfs[i] = qed_rd(p_hwfn, p_ptt,
  874. path_addr +
  875. offsetof(struct public_path,
  876. mcp_vf_disabled) +
  877. sizeof(u32) * i);
  878. DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
  879. "FLR-ed VFs [%08x,...,%08x] - %08x\n",
  880. i * 32, (i + 1) * 32 - 1, disabled_vfs[i]);
  881. }
  882. if (qed_iov_mark_vf_flr(p_hwfn, disabled_vfs))
  883. qed_schedule_iov(p_hwfn, QED_IOV_WQ_FLR_FLAG);
  884. }
  885. int qed_mcp_ack_vf_flr(struct qed_hwfn *p_hwfn,
  886. struct qed_ptt *p_ptt, u32 *vfs_to_ack)
  887. {
  888. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  889. PUBLIC_FUNC);
  890. u32 mfw_func_offsize = qed_rd(p_hwfn, p_ptt, addr);
  891. u32 func_addr = SECTION_ADDR(mfw_func_offsize,
  892. MCP_PF_ID(p_hwfn));
  893. struct qed_mcp_mb_params mb_params;
  894. int rc;
  895. int i;
  896. for (i = 0; i < (VF_MAX_STATIC / 32); i++)
  897. DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
  898. "Acking VFs [%08x,...,%08x] - %08x\n",
  899. i * 32, (i + 1) * 32 - 1, vfs_to_ack[i]);
  900. memset(&mb_params, 0, sizeof(mb_params));
  901. mb_params.cmd = DRV_MSG_CODE_VF_DISABLED_DONE;
  902. mb_params.p_data_src = vfs_to_ack;
  903. mb_params.data_src_size = VF_MAX_STATIC / 8;
  904. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  905. if (rc) {
  906. DP_NOTICE(p_hwfn, "Failed to pass ACK for VF flr to MFW\n");
  907. return -EBUSY;
  908. }
  909. /* Clear the ACK bits */
  910. for (i = 0; i < (VF_MAX_STATIC / 32); i++)
  911. qed_wr(p_hwfn, p_ptt,
  912. func_addr +
  913. offsetof(struct public_func, drv_ack_vf_disabled) +
  914. i * sizeof(u32), 0);
  915. return rc;
  916. }
  917. static void qed_mcp_handle_transceiver_change(struct qed_hwfn *p_hwfn,
  918. struct qed_ptt *p_ptt)
  919. {
  920. u32 transceiver_state;
  921. transceiver_state = qed_rd(p_hwfn, p_ptt,
  922. p_hwfn->mcp_info->port_addr +
  923. offsetof(struct public_port,
  924. transceiver_data));
  925. DP_VERBOSE(p_hwfn,
  926. (NETIF_MSG_HW | QED_MSG_SP),
  927. "Received transceiver state update [0x%08x] from mfw [Addr 0x%x]\n",
  928. transceiver_state,
  929. (u32)(p_hwfn->mcp_info->port_addr +
  930. offsetof(struct public_port, transceiver_data)));
  931. transceiver_state = GET_FIELD(transceiver_state,
  932. ETH_TRANSCEIVER_STATE);
  933. if (transceiver_state == ETH_TRANSCEIVER_STATE_PRESENT)
  934. DP_NOTICE(p_hwfn, "Transceiver is present.\n");
  935. else
  936. DP_NOTICE(p_hwfn, "Transceiver is unplugged.\n");
  937. }
  938. static void qed_mcp_read_eee_config(struct qed_hwfn *p_hwfn,
  939. struct qed_ptt *p_ptt,
  940. struct qed_mcp_link_state *p_link)
  941. {
  942. u32 eee_status, val;
  943. p_link->eee_adv_caps = 0;
  944. p_link->eee_lp_adv_caps = 0;
  945. eee_status = qed_rd(p_hwfn,
  946. p_ptt,
  947. p_hwfn->mcp_info->port_addr +
  948. offsetof(struct public_port, eee_status));
  949. p_link->eee_active = !!(eee_status & EEE_ACTIVE_BIT);
  950. val = (eee_status & EEE_LD_ADV_STATUS_MASK) >> EEE_LD_ADV_STATUS_OFFSET;
  951. if (val & EEE_1G_ADV)
  952. p_link->eee_adv_caps |= QED_EEE_1G_ADV;
  953. if (val & EEE_10G_ADV)
  954. p_link->eee_adv_caps |= QED_EEE_10G_ADV;
  955. val = (eee_status & EEE_LP_ADV_STATUS_MASK) >> EEE_LP_ADV_STATUS_OFFSET;
  956. if (val & EEE_1G_ADV)
  957. p_link->eee_lp_adv_caps |= QED_EEE_1G_ADV;
  958. if (val & EEE_10G_ADV)
  959. p_link->eee_lp_adv_caps |= QED_EEE_10G_ADV;
  960. }
  961. static void qed_mcp_handle_link_change(struct qed_hwfn *p_hwfn,
  962. struct qed_ptt *p_ptt, bool b_reset)
  963. {
  964. struct qed_mcp_link_state *p_link;
  965. u8 max_bw, min_bw;
  966. u32 status = 0;
  967. /* Prevent SW/attentions from doing this at the same time */
  968. spin_lock_bh(&p_hwfn->mcp_info->link_lock);
  969. p_link = &p_hwfn->mcp_info->link_output;
  970. memset(p_link, 0, sizeof(*p_link));
  971. if (!b_reset) {
  972. status = qed_rd(p_hwfn, p_ptt,
  973. p_hwfn->mcp_info->port_addr +
  974. offsetof(struct public_port, link_status));
  975. DP_VERBOSE(p_hwfn, (NETIF_MSG_LINK | QED_MSG_SP),
  976. "Received link update [0x%08x] from mfw [Addr 0x%x]\n",
  977. status,
  978. (u32)(p_hwfn->mcp_info->port_addr +
  979. offsetof(struct public_port, link_status)));
  980. } else {
  981. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  982. "Resetting link indications\n");
  983. goto out;
  984. }
  985. if (p_hwfn->b_drv_link_init)
  986. p_link->link_up = !!(status & LINK_STATUS_LINK_UP);
  987. else
  988. p_link->link_up = false;
  989. p_link->full_duplex = true;
  990. switch ((status & LINK_STATUS_SPEED_AND_DUPLEX_MASK)) {
  991. case LINK_STATUS_SPEED_AND_DUPLEX_100G:
  992. p_link->speed = 100000;
  993. break;
  994. case LINK_STATUS_SPEED_AND_DUPLEX_50G:
  995. p_link->speed = 50000;
  996. break;
  997. case LINK_STATUS_SPEED_AND_DUPLEX_40G:
  998. p_link->speed = 40000;
  999. break;
  1000. case LINK_STATUS_SPEED_AND_DUPLEX_25G:
  1001. p_link->speed = 25000;
  1002. break;
  1003. case LINK_STATUS_SPEED_AND_DUPLEX_20G:
  1004. p_link->speed = 20000;
  1005. break;
  1006. case LINK_STATUS_SPEED_AND_DUPLEX_10G:
  1007. p_link->speed = 10000;
  1008. break;
  1009. case LINK_STATUS_SPEED_AND_DUPLEX_1000THD:
  1010. p_link->full_duplex = false;
  1011. /* Fall-through */
  1012. case LINK_STATUS_SPEED_AND_DUPLEX_1000TFD:
  1013. p_link->speed = 1000;
  1014. break;
  1015. default:
  1016. p_link->speed = 0;
  1017. }
  1018. if (p_link->link_up && p_link->speed)
  1019. p_link->line_speed = p_link->speed;
  1020. else
  1021. p_link->line_speed = 0;
  1022. max_bw = p_hwfn->mcp_info->func_info.bandwidth_max;
  1023. min_bw = p_hwfn->mcp_info->func_info.bandwidth_min;
  1024. /* Max bandwidth configuration */
  1025. __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt, p_link, max_bw);
  1026. /* Min bandwidth configuration */
  1027. __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt, p_link, min_bw);
  1028. qed_configure_vp_wfq_on_link_change(p_hwfn->cdev, p_ptt,
  1029. p_link->min_pf_rate);
  1030. p_link->an = !!(status & LINK_STATUS_AUTO_NEGOTIATE_ENABLED);
  1031. p_link->an_complete = !!(status &
  1032. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE);
  1033. p_link->parallel_detection = !!(status &
  1034. LINK_STATUS_PARALLEL_DETECTION_USED);
  1035. p_link->pfc_enabled = !!(status & LINK_STATUS_PFC_ENABLED);
  1036. p_link->partner_adv_speed |=
  1037. (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) ?
  1038. QED_LINK_PARTNER_SPEED_1G_FD : 0;
  1039. p_link->partner_adv_speed |=
  1040. (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE) ?
  1041. QED_LINK_PARTNER_SPEED_1G_HD : 0;
  1042. p_link->partner_adv_speed |=
  1043. (status & LINK_STATUS_LINK_PARTNER_10G_CAPABLE) ?
  1044. QED_LINK_PARTNER_SPEED_10G : 0;
  1045. p_link->partner_adv_speed |=
  1046. (status & LINK_STATUS_LINK_PARTNER_20G_CAPABLE) ?
  1047. QED_LINK_PARTNER_SPEED_20G : 0;
  1048. p_link->partner_adv_speed |=
  1049. (status & LINK_STATUS_LINK_PARTNER_25G_CAPABLE) ?
  1050. QED_LINK_PARTNER_SPEED_25G : 0;
  1051. p_link->partner_adv_speed |=
  1052. (status & LINK_STATUS_LINK_PARTNER_40G_CAPABLE) ?
  1053. QED_LINK_PARTNER_SPEED_40G : 0;
  1054. p_link->partner_adv_speed |=
  1055. (status & LINK_STATUS_LINK_PARTNER_50G_CAPABLE) ?
  1056. QED_LINK_PARTNER_SPEED_50G : 0;
  1057. p_link->partner_adv_speed |=
  1058. (status & LINK_STATUS_LINK_PARTNER_100G_CAPABLE) ?
  1059. QED_LINK_PARTNER_SPEED_100G : 0;
  1060. p_link->partner_tx_flow_ctrl_en =
  1061. !!(status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED);
  1062. p_link->partner_rx_flow_ctrl_en =
  1063. !!(status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
  1064. switch (status & LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK) {
  1065. case LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE:
  1066. p_link->partner_adv_pause = QED_LINK_PARTNER_SYMMETRIC_PAUSE;
  1067. break;
  1068. case LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE:
  1069. p_link->partner_adv_pause = QED_LINK_PARTNER_ASYMMETRIC_PAUSE;
  1070. break;
  1071. case LINK_STATUS_LINK_PARTNER_BOTH_PAUSE:
  1072. p_link->partner_adv_pause = QED_LINK_PARTNER_BOTH_PAUSE;
  1073. break;
  1074. default:
  1075. p_link->partner_adv_pause = 0;
  1076. }
  1077. p_link->sfp_tx_fault = !!(status & LINK_STATUS_SFP_TX_FAULT);
  1078. if (p_hwfn->mcp_info->capabilities & FW_MB_PARAM_FEATURE_SUPPORT_EEE)
  1079. qed_mcp_read_eee_config(p_hwfn, p_ptt, p_link);
  1080. qed_link_update(p_hwfn);
  1081. out:
  1082. spin_unlock_bh(&p_hwfn->mcp_info->link_lock);
  1083. }
  1084. int qed_mcp_set_link(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, bool b_up)
  1085. {
  1086. struct qed_mcp_link_params *params = &p_hwfn->mcp_info->link_input;
  1087. struct qed_mcp_mb_params mb_params;
  1088. struct eth_phy_cfg phy_cfg;
  1089. int rc = 0;
  1090. u32 cmd;
  1091. /* Set the shmem configuration according to params */
  1092. memset(&phy_cfg, 0, sizeof(phy_cfg));
  1093. cmd = b_up ? DRV_MSG_CODE_INIT_PHY : DRV_MSG_CODE_LINK_RESET;
  1094. if (!params->speed.autoneg)
  1095. phy_cfg.speed = params->speed.forced_speed;
  1096. phy_cfg.pause |= (params->pause.autoneg) ? ETH_PAUSE_AUTONEG : 0;
  1097. phy_cfg.pause |= (params->pause.forced_rx) ? ETH_PAUSE_RX : 0;
  1098. phy_cfg.pause |= (params->pause.forced_tx) ? ETH_PAUSE_TX : 0;
  1099. phy_cfg.adv_speed = params->speed.advertised_speeds;
  1100. phy_cfg.loopback_mode = params->loopback_mode;
  1101. if (p_hwfn->mcp_info->capabilities & FW_MB_PARAM_FEATURE_SUPPORT_EEE) {
  1102. if (params->eee.enable)
  1103. phy_cfg.eee_cfg |= EEE_CFG_EEE_ENABLED;
  1104. if (params->eee.tx_lpi_enable)
  1105. phy_cfg.eee_cfg |= EEE_CFG_TX_LPI;
  1106. if (params->eee.adv_caps & QED_EEE_1G_ADV)
  1107. phy_cfg.eee_cfg |= EEE_CFG_ADV_SPEED_1G;
  1108. if (params->eee.adv_caps & QED_EEE_10G_ADV)
  1109. phy_cfg.eee_cfg |= EEE_CFG_ADV_SPEED_10G;
  1110. phy_cfg.eee_cfg |= (params->eee.tx_lpi_timer <<
  1111. EEE_TX_TIMER_USEC_OFFSET) &
  1112. EEE_TX_TIMER_USEC_MASK;
  1113. }
  1114. p_hwfn->b_drv_link_init = b_up;
  1115. if (b_up) {
  1116. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  1117. "Configuring Link: Speed 0x%08x, Pause 0x%08x, adv_speed 0x%08x, loopback 0x%08x, features 0x%08x\n",
  1118. phy_cfg.speed,
  1119. phy_cfg.pause,
  1120. phy_cfg.adv_speed,
  1121. phy_cfg.loopback_mode,
  1122. phy_cfg.feature_config_flags);
  1123. } else {
  1124. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  1125. "Resetting link\n");
  1126. }
  1127. memset(&mb_params, 0, sizeof(mb_params));
  1128. mb_params.cmd = cmd;
  1129. mb_params.p_data_src = &phy_cfg;
  1130. mb_params.data_src_size = sizeof(phy_cfg);
  1131. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1132. /* if mcp fails to respond we must abort */
  1133. if (rc) {
  1134. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1135. return rc;
  1136. }
  1137. /* Mimic link-change attention, done for several reasons:
  1138. * - On reset, there's no guarantee MFW would trigger
  1139. * an attention.
  1140. * - On initialization, older MFWs might not indicate link change
  1141. * during LFA, so we'll never get an UP indication.
  1142. */
  1143. qed_mcp_handle_link_change(p_hwfn, p_ptt, !b_up);
  1144. return 0;
  1145. }
  1146. static void qed_mcp_send_protocol_stats(struct qed_hwfn *p_hwfn,
  1147. struct qed_ptt *p_ptt,
  1148. enum MFW_DRV_MSG_TYPE type)
  1149. {
  1150. enum qed_mcp_protocol_type stats_type;
  1151. union qed_mcp_protocol_stats stats;
  1152. struct qed_mcp_mb_params mb_params;
  1153. u32 hsi_param;
  1154. switch (type) {
  1155. case MFW_DRV_MSG_GET_LAN_STATS:
  1156. stats_type = QED_MCP_LAN_STATS;
  1157. hsi_param = DRV_MSG_CODE_STATS_TYPE_LAN;
  1158. break;
  1159. case MFW_DRV_MSG_GET_FCOE_STATS:
  1160. stats_type = QED_MCP_FCOE_STATS;
  1161. hsi_param = DRV_MSG_CODE_STATS_TYPE_FCOE;
  1162. break;
  1163. case MFW_DRV_MSG_GET_ISCSI_STATS:
  1164. stats_type = QED_MCP_ISCSI_STATS;
  1165. hsi_param = DRV_MSG_CODE_STATS_TYPE_ISCSI;
  1166. break;
  1167. case MFW_DRV_MSG_GET_RDMA_STATS:
  1168. stats_type = QED_MCP_RDMA_STATS;
  1169. hsi_param = DRV_MSG_CODE_STATS_TYPE_RDMA;
  1170. break;
  1171. default:
  1172. DP_NOTICE(p_hwfn, "Invalid protocol type %d\n", type);
  1173. return;
  1174. }
  1175. qed_get_protocol_stats(p_hwfn->cdev, stats_type, &stats);
  1176. memset(&mb_params, 0, sizeof(mb_params));
  1177. mb_params.cmd = DRV_MSG_CODE_GET_STATS;
  1178. mb_params.param = hsi_param;
  1179. mb_params.p_data_src = &stats;
  1180. mb_params.data_src_size = sizeof(stats);
  1181. qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1182. }
  1183. static void qed_read_pf_bandwidth(struct qed_hwfn *p_hwfn,
  1184. struct public_func *p_shmem_info)
  1185. {
  1186. struct qed_mcp_function_info *p_info;
  1187. p_info = &p_hwfn->mcp_info->func_info;
  1188. p_info->bandwidth_min = (p_shmem_info->config &
  1189. FUNC_MF_CFG_MIN_BW_MASK) >>
  1190. FUNC_MF_CFG_MIN_BW_SHIFT;
  1191. if (p_info->bandwidth_min < 1 || p_info->bandwidth_min > 100) {
  1192. DP_INFO(p_hwfn,
  1193. "bandwidth minimum out of bounds [%02x]. Set to 1\n",
  1194. p_info->bandwidth_min);
  1195. p_info->bandwidth_min = 1;
  1196. }
  1197. p_info->bandwidth_max = (p_shmem_info->config &
  1198. FUNC_MF_CFG_MAX_BW_MASK) >>
  1199. FUNC_MF_CFG_MAX_BW_SHIFT;
  1200. if (p_info->bandwidth_max < 1 || p_info->bandwidth_max > 100) {
  1201. DP_INFO(p_hwfn,
  1202. "bandwidth maximum out of bounds [%02x]. Set to 100\n",
  1203. p_info->bandwidth_max);
  1204. p_info->bandwidth_max = 100;
  1205. }
  1206. }
  1207. static u32 qed_mcp_get_shmem_func(struct qed_hwfn *p_hwfn,
  1208. struct qed_ptt *p_ptt,
  1209. struct public_func *p_data, int pfid)
  1210. {
  1211. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  1212. PUBLIC_FUNC);
  1213. u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
  1214. u32 func_addr = SECTION_ADDR(mfw_path_offsize, pfid);
  1215. u32 i, size;
  1216. memset(p_data, 0, sizeof(*p_data));
  1217. size = min_t(u32, sizeof(*p_data), QED_SECTION_SIZE(mfw_path_offsize));
  1218. for (i = 0; i < size / sizeof(u32); i++)
  1219. ((u32 *)p_data)[i] = qed_rd(p_hwfn, p_ptt,
  1220. func_addr + (i << 2));
  1221. return size;
  1222. }
  1223. static void qed_mcp_update_bw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1224. {
  1225. struct qed_mcp_function_info *p_info;
  1226. struct public_func shmem_info;
  1227. u32 resp = 0, param = 0;
  1228. qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
  1229. qed_read_pf_bandwidth(p_hwfn, &shmem_info);
  1230. p_info = &p_hwfn->mcp_info->func_info;
  1231. qed_configure_pf_min_bandwidth(p_hwfn->cdev, p_info->bandwidth_min);
  1232. qed_configure_pf_max_bandwidth(p_hwfn->cdev, p_info->bandwidth_max);
  1233. /* Acknowledge the MFW */
  1234. qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BW_UPDATE_ACK, 0, &resp,
  1235. &param);
  1236. }
  1237. static void qed_mcp_update_stag(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1238. {
  1239. struct public_func shmem_info;
  1240. u32 resp = 0, param = 0;
  1241. qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
  1242. p_hwfn->mcp_info->func_info.ovlan = (u16)shmem_info.ovlan_stag &
  1243. FUNC_MF_CFG_OV_STAG_MASK;
  1244. p_hwfn->hw_info.ovlan = p_hwfn->mcp_info->func_info.ovlan;
  1245. if ((p_hwfn->hw_info.hw_mode & BIT(MODE_MF_SD)) &&
  1246. (p_hwfn->hw_info.ovlan != QED_MCP_VLAN_UNSET)) {
  1247. qed_wr(p_hwfn, p_ptt,
  1248. NIG_REG_LLH_FUNC_TAG_VALUE, p_hwfn->hw_info.ovlan);
  1249. qed_sp_pf_update_stag(p_hwfn);
  1250. }
  1251. /* Acknowledge the MFW */
  1252. qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_S_TAG_UPDATE_ACK, 0,
  1253. &resp, &param);
  1254. }
  1255. void qed_mcp_read_ufp_config(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1256. {
  1257. struct public_func shmem_info;
  1258. u32 port_cfg, val;
  1259. if (!test_bit(QED_MF_UFP_SPECIFIC, &p_hwfn->cdev->mf_bits))
  1260. return;
  1261. memset(&p_hwfn->ufp_info, 0, sizeof(p_hwfn->ufp_info));
  1262. port_cfg = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
  1263. offsetof(struct public_port, oem_cfg_port));
  1264. val = (port_cfg & OEM_CFG_CHANNEL_TYPE_MASK) >>
  1265. OEM_CFG_CHANNEL_TYPE_OFFSET;
  1266. if (val != OEM_CFG_CHANNEL_TYPE_STAGGED)
  1267. DP_NOTICE(p_hwfn, "Incorrect UFP Channel type %d\n", val);
  1268. val = (port_cfg & OEM_CFG_SCHED_TYPE_MASK) >> OEM_CFG_SCHED_TYPE_OFFSET;
  1269. if (val == OEM_CFG_SCHED_TYPE_ETS) {
  1270. p_hwfn->ufp_info.mode = QED_UFP_MODE_ETS;
  1271. } else if (val == OEM_CFG_SCHED_TYPE_VNIC_BW) {
  1272. p_hwfn->ufp_info.mode = QED_UFP_MODE_VNIC_BW;
  1273. } else {
  1274. p_hwfn->ufp_info.mode = QED_UFP_MODE_UNKNOWN;
  1275. DP_NOTICE(p_hwfn, "Unknown UFP scheduling mode %d\n", val);
  1276. }
  1277. qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
  1278. val = (shmem_info.oem_cfg_func & OEM_CFG_FUNC_TC_MASK) >>
  1279. OEM_CFG_FUNC_TC_OFFSET;
  1280. p_hwfn->ufp_info.tc = (u8)val;
  1281. val = (shmem_info.oem_cfg_func & OEM_CFG_FUNC_HOST_PRI_CTRL_MASK) >>
  1282. OEM_CFG_FUNC_HOST_PRI_CTRL_OFFSET;
  1283. if (val == OEM_CFG_FUNC_HOST_PRI_CTRL_VNIC) {
  1284. p_hwfn->ufp_info.pri_type = QED_UFP_PRI_VNIC;
  1285. } else if (val == OEM_CFG_FUNC_HOST_PRI_CTRL_OS) {
  1286. p_hwfn->ufp_info.pri_type = QED_UFP_PRI_OS;
  1287. } else {
  1288. p_hwfn->ufp_info.pri_type = QED_UFP_PRI_UNKNOWN;
  1289. DP_NOTICE(p_hwfn, "Unknown Host priority control %d\n", val);
  1290. }
  1291. DP_NOTICE(p_hwfn,
  1292. "UFP shmem config: mode = %d tc = %d pri_type = %d\n",
  1293. p_hwfn->ufp_info.mode,
  1294. p_hwfn->ufp_info.tc, p_hwfn->ufp_info.pri_type);
  1295. }
  1296. static int
  1297. qed_mcp_handle_ufp_event(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1298. {
  1299. qed_mcp_read_ufp_config(p_hwfn, p_ptt);
  1300. if (p_hwfn->ufp_info.mode == QED_UFP_MODE_VNIC_BW) {
  1301. p_hwfn->qm_info.ooo_tc = p_hwfn->ufp_info.tc;
  1302. p_hwfn->hw_info.offload_tc = p_hwfn->ufp_info.tc;
  1303. qed_qm_reconf(p_hwfn, p_ptt);
  1304. } else if (p_hwfn->ufp_info.mode == QED_UFP_MODE_ETS) {
  1305. /* Merge UFP TC with the dcbx TC data */
  1306. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  1307. QED_DCBX_OPERATIONAL_MIB);
  1308. } else {
  1309. DP_ERR(p_hwfn, "Invalid sched type, discard the UFP config\n");
  1310. return -EINVAL;
  1311. }
  1312. /* update storm FW with negotiation results */
  1313. qed_sp_pf_update_ufp(p_hwfn);
  1314. /* update stag pcp value */
  1315. qed_sp_pf_update_stag(p_hwfn);
  1316. return 0;
  1317. }
  1318. int qed_mcp_handle_events(struct qed_hwfn *p_hwfn,
  1319. struct qed_ptt *p_ptt)
  1320. {
  1321. struct qed_mcp_info *info = p_hwfn->mcp_info;
  1322. int rc = 0;
  1323. bool found = false;
  1324. u16 i;
  1325. DP_VERBOSE(p_hwfn, QED_MSG_SP, "Received message from MFW\n");
  1326. /* Read Messages from MFW */
  1327. qed_mcp_read_mb(p_hwfn, p_ptt);
  1328. /* Compare current messages to old ones */
  1329. for (i = 0; i < info->mfw_mb_length; i++) {
  1330. if (info->mfw_mb_cur[i] == info->mfw_mb_shadow[i])
  1331. continue;
  1332. found = true;
  1333. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  1334. "Msg [%d] - old CMD 0x%02x, new CMD 0x%02x\n",
  1335. i, info->mfw_mb_shadow[i], info->mfw_mb_cur[i]);
  1336. switch (i) {
  1337. case MFW_DRV_MSG_LINK_CHANGE:
  1338. qed_mcp_handle_link_change(p_hwfn, p_ptt, false);
  1339. break;
  1340. case MFW_DRV_MSG_VF_DISABLED:
  1341. qed_mcp_handle_vf_flr(p_hwfn, p_ptt);
  1342. break;
  1343. case MFW_DRV_MSG_LLDP_DATA_UPDATED:
  1344. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  1345. QED_DCBX_REMOTE_LLDP_MIB);
  1346. break;
  1347. case MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED:
  1348. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  1349. QED_DCBX_REMOTE_MIB);
  1350. break;
  1351. case MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED:
  1352. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  1353. QED_DCBX_OPERATIONAL_MIB);
  1354. break;
  1355. case MFW_DRV_MSG_OEM_CFG_UPDATE:
  1356. qed_mcp_handle_ufp_event(p_hwfn, p_ptt);
  1357. break;
  1358. case MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE:
  1359. qed_mcp_handle_transceiver_change(p_hwfn, p_ptt);
  1360. break;
  1361. case MFW_DRV_MSG_GET_LAN_STATS:
  1362. case MFW_DRV_MSG_GET_FCOE_STATS:
  1363. case MFW_DRV_MSG_GET_ISCSI_STATS:
  1364. case MFW_DRV_MSG_GET_RDMA_STATS:
  1365. qed_mcp_send_protocol_stats(p_hwfn, p_ptt, i);
  1366. break;
  1367. case MFW_DRV_MSG_BW_UPDATE:
  1368. qed_mcp_update_bw(p_hwfn, p_ptt);
  1369. break;
  1370. case MFW_DRV_MSG_S_TAG_UPDATE:
  1371. qed_mcp_update_stag(p_hwfn, p_ptt);
  1372. break;
  1373. case MFW_DRV_MSG_GET_TLV_REQ:
  1374. qed_mfw_tlv_req(p_hwfn);
  1375. break;
  1376. default:
  1377. DP_INFO(p_hwfn, "Unimplemented MFW message %d\n", i);
  1378. rc = -EINVAL;
  1379. }
  1380. }
  1381. /* ACK everything */
  1382. for (i = 0; i < MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length); i++) {
  1383. __be32 val = cpu_to_be32(((u32 *)info->mfw_mb_cur)[i]);
  1384. /* MFW expect answer in BE, so we force write in that format */
  1385. qed_wr(p_hwfn, p_ptt,
  1386. info->mfw_mb_addr + sizeof(u32) +
  1387. MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length) *
  1388. sizeof(u32) + i * sizeof(u32),
  1389. (__force u32)val);
  1390. }
  1391. if (!found) {
  1392. DP_NOTICE(p_hwfn,
  1393. "Received an MFW message indication but no new message!\n");
  1394. rc = -EINVAL;
  1395. }
  1396. /* Copy the new mfw messages into the shadow */
  1397. memcpy(info->mfw_mb_shadow, info->mfw_mb_cur, info->mfw_mb_length);
  1398. return rc;
  1399. }
  1400. int qed_mcp_get_mfw_ver(struct qed_hwfn *p_hwfn,
  1401. struct qed_ptt *p_ptt,
  1402. u32 *p_mfw_ver, u32 *p_running_bundle_id)
  1403. {
  1404. u32 global_offsize;
  1405. if (IS_VF(p_hwfn->cdev)) {
  1406. if (p_hwfn->vf_iov_info) {
  1407. struct pfvf_acquire_resp_tlv *p_resp;
  1408. p_resp = &p_hwfn->vf_iov_info->acquire_resp;
  1409. *p_mfw_ver = p_resp->pfdev_info.mfw_ver;
  1410. return 0;
  1411. } else {
  1412. DP_VERBOSE(p_hwfn,
  1413. QED_MSG_IOV,
  1414. "VF requested MFW version prior to ACQUIRE\n");
  1415. return -EINVAL;
  1416. }
  1417. }
  1418. global_offsize = qed_rd(p_hwfn, p_ptt,
  1419. SECTION_OFFSIZE_ADDR(p_hwfn->
  1420. mcp_info->public_base,
  1421. PUBLIC_GLOBAL));
  1422. *p_mfw_ver =
  1423. qed_rd(p_hwfn, p_ptt,
  1424. SECTION_ADDR(global_offsize,
  1425. 0) + offsetof(struct public_global, mfw_ver));
  1426. if (p_running_bundle_id != NULL) {
  1427. *p_running_bundle_id = qed_rd(p_hwfn, p_ptt,
  1428. SECTION_ADDR(global_offsize, 0) +
  1429. offsetof(struct public_global,
  1430. running_bundle_id));
  1431. }
  1432. return 0;
  1433. }
  1434. int qed_mcp_get_mbi_ver(struct qed_hwfn *p_hwfn,
  1435. struct qed_ptt *p_ptt, u32 *p_mbi_ver)
  1436. {
  1437. u32 nvm_cfg_addr, nvm_cfg1_offset, mbi_ver_addr;
  1438. if (IS_VF(p_hwfn->cdev))
  1439. return -EINVAL;
  1440. /* Read the address of the nvm_cfg */
  1441. nvm_cfg_addr = qed_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0);
  1442. if (!nvm_cfg_addr) {
  1443. DP_NOTICE(p_hwfn, "Shared memory not initialized\n");
  1444. return -EINVAL;
  1445. }
  1446. /* Read the offset of nvm_cfg1 */
  1447. nvm_cfg1_offset = qed_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4);
  1448. mbi_ver_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
  1449. offsetof(struct nvm_cfg1, glob) +
  1450. offsetof(struct nvm_cfg1_glob, mbi_version);
  1451. *p_mbi_ver = qed_rd(p_hwfn, p_ptt,
  1452. mbi_ver_addr) &
  1453. (NVM_CFG1_GLOB_MBI_VERSION_0_MASK |
  1454. NVM_CFG1_GLOB_MBI_VERSION_1_MASK |
  1455. NVM_CFG1_GLOB_MBI_VERSION_2_MASK);
  1456. return 0;
  1457. }
  1458. int qed_mcp_get_media_type(struct qed_dev *cdev, u32 *p_media_type)
  1459. {
  1460. struct qed_hwfn *p_hwfn = &cdev->hwfns[0];
  1461. struct qed_ptt *p_ptt;
  1462. if (IS_VF(cdev))
  1463. return -EINVAL;
  1464. if (!qed_mcp_is_init(p_hwfn)) {
  1465. DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
  1466. return -EBUSY;
  1467. }
  1468. *p_media_type = MEDIA_UNSPECIFIED;
  1469. p_ptt = qed_ptt_acquire(p_hwfn);
  1470. if (!p_ptt)
  1471. return -EBUSY;
  1472. *p_media_type = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
  1473. offsetof(struct public_port, media_type));
  1474. qed_ptt_release(p_hwfn, p_ptt);
  1475. return 0;
  1476. }
  1477. /* Old MFW has a global configuration for all PFs regarding RDMA support */
  1478. static void
  1479. qed_mcp_get_shmem_proto_legacy(struct qed_hwfn *p_hwfn,
  1480. enum qed_pci_personality *p_proto)
  1481. {
  1482. /* There wasn't ever a legacy MFW that published iwarp.
  1483. * So at this point, this is either plain l2 or RoCE.
  1484. */
  1485. if (test_bit(QED_DEV_CAP_ROCE, &p_hwfn->hw_info.device_capabilities))
  1486. *p_proto = QED_PCI_ETH_ROCE;
  1487. else
  1488. *p_proto = QED_PCI_ETH;
  1489. DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
  1490. "According to Legacy capabilities, L2 personality is %08x\n",
  1491. (u32) *p_proto);
  1492. }
  1493. static int
  1494. qed_mcp_get_shmem_proto_mfw(struct qed_hwfn *p_hwfn,
  1495. struct qed_ptt *p_ptt,
  1496. enum qed_pci_personality *p_proto)
  1497. {
  1498. u32 resp = 0, param = 0;
  1499. int rc;
  1500. rc = qed_mcp_cmd(p_hwfn, p_ptt,
  1501. DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL, 0, &resp, &param);
  1502. if (rc)
  1503. return rc;
  1504. if (resp != FW_MSG_CODE_OK) {
  1505. DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
  1506. "MFW lacks support for command; Returns %08x\n",
  1507. resp);
  1508. return -EINVAL;
  1509. }
  1510. switch (param) {
  1511. case FW_MB_PARAM_GET_PF_RDMA_NONE:
  1512. *p_proto = QED_PCI_ETH;
  1513. break;
  1514. case FW_MB_PARAM_GET_PF_RDMA_ROCE:
  1515. *p_proto = QED_PCI_ETH_ROCE;
  1516. break;
  1517. case FW_MB_PARAM_GET_PF_RDMA_IWARP:
  1518. *p_proto = QED_PCI_ETH_IWARP;
  1519. break;
  1520. case FW_MB_PARAM_GET_PF_RDMA_BOTH:
  1521. *p_proto = QED_PCI_ETH_RDMA;
  1522. break;
  1523. default:
  1524. DP_NOTICE(p_hwfn,
  1525. "MFW answers GET_PF_RDMA_PROTOCOL but param is %08x\n",
  1526. param);
  1527. return -EINVAL;
  1528. }
  1529. DP_VERBOSE(p_hwfn,
  1530. NETIF_MSG_IFUP,
  1531. "According to capabilities, L2 personality is %08x [resp %08x param %08x]\n",
  1532. (u32) *p_proto, resp, param);
  1533. return 0;
  1534. }
  1535. static int
  1536. qed_mcp_get_shmem_proto(struct qed_hwfn *p_hwfn,
  1537. struct public_func *p_info,
  1538. struct qed_ptt *p_ptt,
  1539. enum qed_pci_personality *p_proto)
  1540. {
  1541. int rc = 0;
  1542. switch (p_info->config & FUNC_MF_CFG_PROTOCOL_MASK) {
  1543. case FUNC_MF_CFG_PROTOCOL_ETHERNET:
  1544. if (!IS_ENABLED(CONFIG_QED_RDMA))
  1545. *p_proto = QED_PCI_ETH;
  1546. else if (qed_mcp_get_shmem_proto_mfw(p_hwfn, p_ptt, p_proto))
  1547. qed_mcp_get_shmem_proto_legacy(p_hwfn, p_proto);
  1548. break;
  1549. case FUNC_MF_CFG_PROTOCOL_ISCSI:
  1550. *p_proto = QED_PCI_ISCSI;
  1551. break;
  1552. case FUNC_MF_CFG_PROTOCOL_FCOE:
  1553. *p_proto = QED_PCI_FCOE;
  1554. break;
  1555. case FUNC_MF_CFG_PROTOCOL_ROCE:
  1556. DP_NOTICE(p_hwfn, "RoCE personality is not a valid value!\n");
  1557. /* Fallthrough */
  1558. default:
  1559. rc = -EINVAL;
  1560. }
  1561. return rc;
  1562. }
  1563. int qed_mcp_fill_shmem_func_info(struct qed_hwfn *p_hwfn,
  1564. struct qed_ptt *p_ptt)
  1565. {
  1566. struct qed_mcp_function_info *info;
  1567. struct public_func shmem_info;
  1568. qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
  1569. info = &p_hwfn->mcp_info->func_info;
  1570. info->pause_on_host = (shmem_info.config &
  1571. FUNC_MF_CFG_PAUSE_ON_HOST_RING) ? 1 : 0;
  1572. if (qed_mcp_get_shmem_proto(p_hwfn, &shmem_info, p_ptt,
  1573. &info->protocol)) {
  1574. DP_ERR(p_hwfn, "Unknown personality %08x\n",
  1575. (u32)(shmem_info.config & FUNC_MF_CFG_PROTOCOL_MASK));
  1576. return -EINVAL;
  1577. }
  1578. qed_read_pf_bandwidth(p_hwfn, &shmem_info);
  1579. if (shmem_info.mac_upper || shmem_info.mac_lower) {
  1580. info->mac[0] = (u8)(shmem_info.mac_upper >> 8);
  1581. info->mac[1] = (u8)(shmem_info.mac_upper);
  1582. info->mac[2] = (u8)(shmem_info.mac_lower >> 24);
  1583. info->mac[3] = (u8)(shmem_info.mac_lower >> 16);
  1584. info->mac[4] = (u8)(shmem_info.mac_lower >> 8);
  1585. info->mac[5] = (u8)(shmem_info.mac_lower);
  1586. /* Store primary MAC for later possible WoL */
  1587. memcpy(&p_hwfn->cdev->wol_mac, info->mac, ETH_ALEN);
  1588. } else {
  1589. DP_NOTICE(p_hwfn, "MAC is 0 in shmem\n");
  1590. }
  1591. info->wwn_port = (u64)shmem_info.fcoe_wwn_port_name_lower |
  1592. (((u64)shmem_info.fcoe_wwn_port_name_upper) << 32);
  1593. info->wwn_node = (u64)shmem_info.fcoe_wwn_node_name_lower |
  1594. (((u64)shmem_info.fcoe_wwn_node_name_upper) << 32);
  1595. info->ovlan = (u16)(shmem_info.ovlan_stag & FUNC_MF_CFG_OV_STAG_MASK);
  1596. info->mtu = (u16)shmem_info.mtu_size;
  1597. p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_NONE;
  1598. p_hwfn->cdev->wol_config = (u8)QED_OV_WOL_DEFAULT;
  1599. if (qed_mcp_is_init(p_hwfn)) {
  1600. u32 resp = 0, param = 0;
  1601. int rc;
  1602. rc = qed_mcp_cmd(p_hwfn, p_ptt,
  1603. DRV_MSG_CODE_OS_WOL, 0, &resp, &param);
  1604. if (rc)
  1605. return rc;
  1606. if (resp == FW_MSG_CODE_OS_WOL_SUPPORTED)
  1607. p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_PME;
  1608. }
  1609. DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_IFUP),
  1610. "Read configuration from shmem: pause_on_host %02x protocol %02x BW [%02x - %02x] MAC %02x:%02x:%02x:%02x:%02x:%02x wwn port %llx node %llx ovlan %04x wol %02x\n",
  1611. info->pause_on_host, info->protocol,
  1612. info->bandwidth_min, info->bandwidth_max,
  1613. info->mac[0], info->mac[1], info->mac[2],
  1614. info->mac[3], info->mac[4], info->mac[5],
  1615. info->wwn_port, info->wwn_node,
  1616. info->ovlan, (u8)p_hwfn->hw_info.b_wol_support);
  1617. return 0;
  1618. }
  1619. struct qed_mcp_link_params
  1620. *qed_mcp_get_link_params(struct qed_hwfn *p_hwfn)
  1621. {
  1622. if (!p_hwfn || !p_hwfn->mcp_info)
  1623. return NULL;
  1624. return &p_hwfn->mcp_info->link_input;
  1625. }
  1626. struct qed_mcp_link_state
  1627. *qed_mcp_get_link_state(struct qed_hwfn *p_hwfn)
  1628. {
  1629. if (!p_hwfn || !p_hwfn->mcp_info)
  1630. return NULL;
  1631. return &p_hwfn->mcp_info->link_output;
  1632. }
  1633. struct qed_mcp_link_capabilities
  1634. *qed_mcp_get_link_capabilities(struct qed_hwfn *p_hwfn)
  1635. {
  1636. if (!p_hwfn || !p_hwfn->mcp_info)
  1637. return NULL;
  1638. return &p_hwfn->mcp_info->link_capabilities;
  1639. }
  1640. int qed_mcp_drain(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1641. {
  1642. u32 resp = 0, param = 0;
  1643. int rc;
  1644. rc = qed_mcp_cmd(p_hwfn, p_ptt,
  1645. DRV_MSG_CODE_NIG_DRAIN, 1000, &resp, &param);
  1646. /* Wait for the drain to complete before returning */
  1647. msleep(1020);
  1648. return rc;
  1649. }
  1650. int qed_mcp_get_flash_size(struct qed_hwfn *p_hwfn,
  1651. struct qed_ptt *p_ptt, u32 *p_flash_size)
  1652. {
  1653. u32 flash_size;
  1654. if (IS_VF(p_hwfn->cdev))
  1655. return -EINVAL;
  1656. flash_size = qed_rd(p_hwfn, p_ptt, MCP_REG_NVM_CFG4);
  1657. flash_size = (flash_size & MCP_REG_NVM_CFG4_FLASH_SIZE) >>
  1658. MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT;
  1659. flash_size = (1 << (flash_size + MCP_BYTES_PER_MBIT_SHIFT));
  1660. *p_flash_size = flash_size;
  1661. return 0;
  1662. }
  1663. static int
  1664. qed_mcp_config_vf_msix_bb(struct qed_hwfn *p_hwfn,
  1665. struct qed_ptt *p_ptt, u8 vf_id, u8 num)
  1666. {
  1667. u32 resp = 0, param = 0, rc_param = 0;
  1668. int rc;
  1669. /* Only Leader can configure MSIX, and need to take CMT into account */
  1670. if (!IS_LEAD_HWFN(p_hwfn))
  1671. return 0;
  1672. num *= p_hwfn->cdev->num_hwfns;
  1673. param |= (vf_id << DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT) &
  1674. DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK;
  1675. param |= (num << DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT) &
  1676. DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK;
  1677. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_VF_MSIX, param,
  1678. &resp, &rc_param);
  1679. if (resp != FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE) {
  1680. DP_NOTICE(p_hwfn, "VF[%d]: MFW failed to set MSI-X\n", vf_id);
  1681. rc = -EINVAL;
  1682. } else {
  1683. DP_VERBOSE(p_hwfn, QED_MSG_IOV,
  1684. "Requested 0x%02x MSI-x interrupts from VF 0x%02x\n",
  1685. num, vf_id);
  1686. }
  1687. return rc;
  1688. }
  1689. static int
  1690. qed_mcp_config_vf_msix_ah(struct qed_hwfn *p_hwfn,
  1691. struct qed_ptt *p_ptt, u8 num)
  1692. {
  1693. u32 resp = 0, param = num, rc_param = 0;
  1694. int rc;
  1695. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_PF_VFS_MSIX,
  1696. param, &resp, &rc_param);
  1697. if (resp != FW_MSG_CODE_DRV_CFG_PF_VFS_MSIX_DONE) {
  1698. DP_NOTICE(p_hwfn, "MFW failed to set MSI-X for VFs\n");
  1699. rc = -EINVAL;
  1700. } else {
  1701. DP_VERBOSE(p_hwfn, QED_MSG_IOV,
  1702. "Requested 0x%02x MSI-x interrupts for VFs\n", num);
  1703. }
  1704. return rc;
  1705. }
  1706. int qed_mcp_config_vf_msix(struct qed_hwfn *p_hwfn,
  1707. struct qed_ptt *p_ptt, u8 vf_id, u8 num)
  1708. {
  1709. if (QED_IS_BB(p_hwfn->cdev))
  1710. return qed_mcp_config_vf_msix_bb(p_hwfn, p_ptt, vf_id, num);
  1711. else
  1712. return qed_mcp_config_vf_msix_ah(p_hwfn, p_ptt, num);
  1713. }
  1714. int
  1715. qed_mcp_send_drv_version(struct qed_hwfn *p_hwfn,
  1716. struct qed_ptt *p_ptt,
  1717. struct qed_mcp_drv_version *p_ver)
  1718. {
  1719. struct qed_mcp_mb_params mb_params;
  1720. struct drv_version_stc drv_version;
  1721. __be32 val;
  1722. u32 i;
  1723. int rc;
  1724. memset(&drv_version, 0, sizeof(drv_version));
  1725. drv_version.version = p_ver->version;
  1726. for (i = 0; i < (MCP_DRV_VER_STR_SIZE - 4) / sizeof(u32); i++) {
  1727. val = cpu_to_be32(*((u32 *)&p_ver->name[i * sizeof(u32)]));
  1728. *(__be32 *)&drv_version.name[i * sizeof(u32)] = val;
  1729. }
  1730. memset(&mb_params, 0, sizeof(mb_params));
  1731. mb_params.cmd = DRV_MSG_CODE_SET_VERSION;
  1732. mb_params.p_data_src = &drv_version;
  1733. mb_params.data_src_size = sizeof(drv_version);
  1734. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1735. if (rc)
  1736. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1737. return rc;
  1738. }
  1739. int qed_mcp_halt(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1740. {
  1741. u32 resp = 0, param = 0;
  1742. int rc;
  1743. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MCP_HALT, 0, &resp,
  1744. &param);
  1745. if (rc)
  1746. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1747. return rc;
  1748. }
  1749. int qed_mcp_resume(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1750. {
  1751. u32 value, cpu_mode;
  1752. qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_STATE, 0xffffffff);
  1753. value = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
  1754. value &= ~MCP_REG_CPU_MODE_SOFT_HALT;
  1755. qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_MODE, value);
  1756. cpu_mode = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
  1757. return (cpu_mode & MCP_REG_CPU_MODE_SOFT_HALT) ? -EAGAIN : 0;
  1758. }
  1759. int qed_mcp_ov_update_current_config(struct qed_hwfn *p_hwfn,
  1760. struct qed_ptt *p_ptt,
  1761. enum qed_ov_client client)
  1762. {
  1763. u32 resp = 0, param = 0;
  1764. u32 drv_mb_param;
  1765. int rc;
  1766. switch (client) {
  1767. case QED_OV_CLIENT_DRV:
  1768. drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OS;
  1769. break;
  1770. case QED_OV_CLIENT_USER:
  1771. drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OTHER;
  1772. break;
  1773. case QED_OV_CLIENT_VENDOR_SPEC:
  1774. drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC;
  1775. break;
  1776. default:
  1777. DP_NOTICE(p_hwfn, "Invalid client type %d\n", client);
  1778. return -EINVAL;
  1779. }
  1780. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_CURR_CFG,
  1781. drv_mb_param, &resp, &param);
  1782. if (rc)
  1783. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1784. return rc;
  1785. }
  1786. int qed_mcp_ov_update_driver_state(struct qed_hwfn *p_hwfn,
  1787. struct qed_ptt *p_ptt,
  1788. enum qed_ov_driver_state drv_state)
  1789. {
  1790. u32 resp = 0, param = 0;
  1791. u32 drv_mb_param;
  1792. int rc;
  1793. switch (drv_state) {
  1794. case QED_OV_DRIVER_STATE_NOT_LOADED:
  1795. drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED;
  1796. break;
  1797. case QED_OV_DRIVER_STATE_DISABLED:
  1798. drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED;
  1799. break;
  1800. case QED_OV_DRIVER_STATE_ACTIVE:
  1801. drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE;
  1802. break;
  1803. default:
  1804. DP_NOTICE(p_hwfn, "Invalid driver state %d\n", drv_state);
  1805. return -EINVAL;
  1806. }
  1807. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE,
  1808. drv_mb_param, &resp, &param);
  1809. if (rc)
  1810. DP_ERR(p_hwfn, "Failed to send driver state\n");
  1811. return rc;
  1812. }
  1813. int qed_mcp_ov_update_mtu(struct qed_hwfn *p_hwfn,
  1814. struct qed_ptt *p_ptt, u16 mtu)
  1815. {
  1816. u32 resp = 0, param = 0;
  1817. u32 drv_mb_param;
  1818. int rc;
  1819. drv_mb_param = (u32)mtu << DRV_MB_PARAM_OV_MTU_SIZE_SHIFT;
  1820. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_MTU,
  1821. drv_mb_param, &resp, &param);
  1822. if (rc)
  1823. DP_ERR(p_hwfn, "Failed to send mtu value, rc = %d\n", rc);
  1824. return rc;
  1825. }
  1826. int qed_mcp_ov_update_mac(struct qed_hwfn *p_hwfn,
  1827. struct qed_ptt *p_ptt, u8 *mac)
  1828. {
  1829. struct qed_mcp_mb_params mb_params;
  1830. u32 mfw_mac[2];
  1831. int rc;
  1832. memset(&mb_params, 0, sizeof(mb_params));
  1833. mb_params.cmd = DRV_MSG_CODE_SET_VMAC;
  1834. mb_params.param = DRV_MSG_CODE_VMAC_TYPE_MAC <<
  1835. DRV_MSG_CODE_VMAC_TYPE_SHIFT;
  1836. mb_params.param |= MCP_PF_ID(p_hwfn);
  1837. /* MCP is BE, and on LE platforms PCI would swap access to SHMEM
  1838. * in 32-bit granularity.
  1839. * So the MAC has to be set in native order [and not byte order],
  1840. * otherwise it would be read incorrectly by MFW after swap.
  1841. */
  1842. mfw_mac[0] = mac[0] << 24 | mac[1] << 16 | mac[2] << 8 | mac[3];
  1843. mfw_mac[1] = mac[4] << 24 | mac[5] << 16;
  1844. mb_params.p_data_src = (u8 *)mfw_mac;
  1845. mb_params.data_src_size = 8;
  1846. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1847. if (rc)
  1848. DP_ERR(p_hwfn, "Failed to send mac address, rc = %d\n", rc);
  1849. /* Store primary MAC for later possible WoL */
  1850. memcpy(p_hwfn->cdev->wol_mac, mac, ETH_ALEN);
  1851. return rc;
  1852. }
  1853. int qed_mcp_ov_update_wol(struct qed_hwfn *p_hwfn,
  1854. struct qed_ptt *p_ptt, enum qed_ov_wol wol)
  1855. {
  1856. u32 resp = 0, param = 0;
  1857. u32 drv_mb_param;
  1858. int rc;
  1859. if (p_hwfn->hw_info.b_wol_support == QED_WOL_SUPPORT_NONE) {
  1860. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  1861. "Can't change WoL configuration when WoL isn't supported\n");
  1862. return -EINVAL;
  1863. }
  1864. switch (wol) {
  1865. case QED_OV_WOL_DEFAULT:
  1866. drv_mb_param = DRV_MB_PARAM_WOL_DEFAULT;
  1867. break;
  1868. case QED_OV_WOL_DISABLED:
  1869. drv_mb_param = DRV_MB_PARAM_WOL_DISABLED;
  1870. break;
  1871. case QED_OV_WOL_ENABLED:
  1872. drv_mb_param = DRV_MB_PARAM_WOL_ENABLED;
  1873. break;
  1874. default:
  1875. DP_ERR(p_hwfn, "Invalid wol state %d\n", wol);
  1876. return -EINVAL;
  1877. }
  1878. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_WOL,
  1879. drv_mb_param, &resp, &param);
  1880. if (rc)
  1881. DP_ERR(p_hwfn, "Failed to send wol mode, rc = %d\n", rc);
  1882. /* Store the WoL update for a future unload */
  1883. p_hwfn->cdev->wol_config = (u8)wol;
  1884. return rc;
  1885. }
  1886. int qed_mcp_ov_update_eswitch(struct qed_hwfn *p_hwfn,
  1887. struct qed_ptt *p_ptt,
  1888. enum qed_ov_eswitch eswitch)
  1889. {
  1890. u32 resp = 0, param = 0;
  1891. u32 drv_mb_param;
  1892. int rc;
  1893. switch (eswitch) {
  1894. case QED_OV_ESWITCH_NONE:
  1895. drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_NONE;
  1896. break;
  1897. case QED_OV_ESWITCH_VEB:
  1898. drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEB;
  1899. break;
  1900. case QED_OV_ESWITCH_VEPA:
  1901. drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEPA;
  1902. break;
  1903. default:
  1904. DP_ERR(p_hwfn, "Invalid eswitch mode %d\n", eswitch);
  1905. return -EINVAL;
  1906. }
  1907. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE,
  1908. drv_mb_param, &resp, &param);
  1909. if (rc)
  1910. DP_ERR(p_hwfn, "Failed to send eswitch mode, rc = %d\n", rc);
  1911. return rc;
  1912. }
  1913. int qed_mcp_set_led(struct qed_hwfn *p_hwfn,
  1914. struct qed_ptt *p_ptt, enum qed_led_mode mode)
  1915. {
  1916. u32 resp = 0, param = 0, drv_mb_param;
  1917. int rc;
  1918. switch (mode) {
  1919. case QED_LED_MODE_ON:
  1920. drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_ON;
  1921. break;
  1922. case QED_LED_MODE_OFF:
  1923. drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OFF;
  1924. break;
  1925. case QED_LED_MODE_RESTORE:
  1926. drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OPER;
  1927. break;
  1928. default:
  1929. DP_NOTICE(p_hwfn, "Invalid LED mode %d\n", mode);
  1930. return -EINVAL;
  1931. }
  1932. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_SET_LED_MODE,
  1933. drv_mb_param, &resp, &param);
  1934. return rc;
  1935. }
  1936. int qed_mcp_mask_parities(struct qed_hwfn *p_hwfn,
  1937. struct qed_ptt *p_ptt, u32 mask_parities)
  1938. {
  1939. u32 resp = 0, param = 0;
  1940. int rc;
  1941. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MASK_PARITIES,
  1942. mask_parities, &resp, &param);
  1943. if (rc) {
  1944. DP_ERR(p_hwfn,
  1945. "MCP response failure for mask parities, aborting\n");
  1946. } else if (resp != FW_MSG_CODE_OK) {
  1947. DP_ERR(p_hwfn,
  1948. "MCP did not acknowledge mask parity request. Old MFW?\n");
  1949. rc = -EINVAL;
  1950. }
  1951. return rc;
  1952. }
  1953. int qed_mcp_nvm_read(struct qed_dev *cdev, u32 addr, u8 *p_buf, u32 len)
  1954. {
  1955. u32 bytes_left = len, offset = 0, bytes_to_copy, read_len = 0;
  1956. struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
  1957. u32 resp = 0, resp_param = 0;
  1958. struct qed_ptt *p_ptt;
  1959. int rc = 0;
  1960. p_ptt = qed_ptt_acquire(p_hwfn);
  1961. if (!p_ptt)
  1962. return -EBUSY;
  1963. while (bytes_left > 0) {
  1964. bytes_to_copy = min_t(u32, bytes_left, MCP_DRV_NVM_BUF_LEN);
  1965. rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
  1966. DRV_MSG_CODE_NVM_READ_NVRAM,
  1967. addr + offset +
  1968. (bytes_to_copy <<
  1969. DRV_MB_PARAM_NVM_LEN_OFFSET),
  1970. &resp, &resp_param,
  1971. &read_len,
  1972. (u32 *)(p_buf + offset));
  1973. if (rc || (resp != FW_MSG_CODE_NVM_OK)) {
  1974. DP_NOTICE(cdev, "MCP command rc = %d\n", rc);
  1975. break;
  1976. }
  1977. /* This can be a lengthy process, and it's possible scheduler
  1978. * isn't preemptable. Sleep a bit to prevent CPU hogging.
  1979. */
  1980. if (bytes_left % 0x1000 <
  1981. (bytes_left - read_len) % 0x1000)
  1982. usleep_range(1000, 2000);
  1983. offset += read_len;
  1984. bytes_left -= read_len;
  1985. }
  1986. cdev->mcp_nvm_resp = resp;
  1987. qed_ptt_release(p_hwfn, p_ptt);
  1988. return rc;
  1989. }
  1990. int qed_mcp_nvm_resp(struct qed_dev *cdev, u8 *p_buf)
  1991. {
  1992. struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
  1993. struct qed_ptt *p_ptt;
  1994. p_ptt = qed_ptt_acquire(p_hwfn);
  1995. if (!p_ptt)
  1996. return -EBUSY;
  1997. memcpy(p_buf, &cdev->mcp_nvm_resp, sizeof(cdev->mcp_nvm_resp));
  1998. qed_ptt_release(p_hwfn, p_ptt);
  1999. return 0;
  2000. }
  2001. int qed_mcp_nvm_put_file_begin(struct qed_dev *cdev, u32 addr)
  2002. {
  2003. struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
  2004. struct qed_ptt *p_ptt;
  2005. u32 resp, param;
  2006. int rc;
  2007. p_ptt = qed_ptt_acquire(p_hwfn);
  2008. if (!p_ptt)
  2009. return -EBUSY;
  2010. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_NVM_PUT_FILE_BEGIN, addr,
  2011. &resp, &param);
  2012. cdev->mcp_nvm_resp = resp;
  2013. qed_ptt_release(p_hwfn, p_ptt);
  2014. return rc;
  2015. }
  2016. int qed_mcp_nvm_write(struct qed_dev *cdev,
  2017. u32 cmd, u32 addr, u8 *p_buf, u32 len)
  2018. {
  2019. u32 buf_idx = 0, buf_size, nvm_cmd, nvm_offset, resp = 0, param;
  2020. struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
  2021. struct qed_ptt *p_ptt;
  2022. int rc = -EINVAL;
  2023. p_ptt = qed_ptt_acquire(p_hwfn);
  2024. if (!p_ptt)
  2025. return -EBUSY;
  2026. switch (cmd) {
  2027. case QED_PUT_FILE_DATA:
  2028. nvm_cmd = DRV_MSG_CODE_NVM_PUT_FILE_DATA;
  2029. break;
  2030. case QED_NVM_WRITE_NVRAM:
  2031. nvm_cmd = DRV_MSG_CODE_NVM_WRITE_NVRAM;
  2032. break;
  2033. default:
  2034. DP_NOTICE(p_hwfn, "Invalid nvm write command 0x%x\n", cmd);
  2035. rc = -EINVAL;
  2036. goto out;
  2037. }
  2038. while (buf_idx < len) {
  2039. buf_size = min_t(u32, (len - buf_idx), MCP_DRV_NVM_BUF_LEN);
  2040. nvm_offset = ((buf_size << DRV_MB_PARAM_NVM_LEN_OFFSET) |
  2041. addr) + buf_idx;
  2042. rc = qed_mcp_nvm_wr_cmd(p_hwfn, p_ptt, nvm_cmd, nvm_offset,
  2043. &resp, &param, buf_size,
  2044. (u32 *)&p_buf[buf_idx]);
  2045. if (rc) {
  2046. DP_NOTICE(cdev, "nvm write failed, rc = %d\n", rc);
  2047. resp = FW_MSG_CODE_ERROR;
  2048. break;
  2049. }
  2050. if (resp != FW_MSG_CODE_OK &&
  2051. resp != FW_MSG_CODE_NVM_OK &&
  2052. resp != FW_MSG_CODE_NVM_PUT_FILE_FINISH_OK) {
  2053. DP_NOTICE(cdev,
  2054. "nvm write failed, resp = 0x%08x\n", resp);
  2055. rc = -EINVAL;
  2056. break;
  2057. }
  2058. /* This can be a lengthy process, and it's possible scheduler
  2059. * isn't pre-emptable. Sleep a bit to prevent CPU hogging.
  2060. */
  2061. if (buf_idx % 0x1000 > (buf_idx + buf_size) % 0x1000)
  2062. usleep_range(1000, 2000);
  2063. buf_idx += buf_size;
  2064. }
  2065. cdev->mcp_nvm_resp = resp;
  2066. out:
  2067. qed_ptt_release(p_hwfn, p_ptt);
  2068. return rc;
  2069. }
  2070. int qed_mcp_phy_sfp_read(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
  2071. u32 port, u32 addr, u32 offset, u32 len, u8 *p_buf)
  2072. {
  2073. u32 bytes_left, bytes_to_copy, buf_size, nvm_offset = 0;
  2074. u32 resp, param;
  2075. int rc;
  2076. nvm_offset |= (port << DRV_MB_PARAM_TRANSCEIVER_PORT_OFFSET) &
  2077. DRV_MB_PARAM_TRANSCEIVER_PORT_MASK;
  2078. nvm_offset |= (addr << DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_OFFSET) &
  2079. DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_MASK;
  2080. addr = offset;
  2081. offset = 0;
  2082. bytes_left = len;
  2083. while (bytes_left > 0) {
  2084. bytes_to_copy = min_t(u32, bytes_left,
  2085. MAX_I2C_TRANSACTION_SIZE);
  2086. nvm_offset &= (DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_MASK |
  2087. DRV_MB_PARAM_TRANSCEIVER_PORT_MASK);
  2088. nvm_offset |= ((addr + offset) <<
  2089. DRV_MB_PARAM_TRANSCEIVER_OFFSET_OFFSET) &
  2090. DRV_MB_PARAM_TRANSCEIVER_OFFSET_MASK;
  2091. nvm_offset |= (bytes_to_copy <<
  2092. DRV_MB_PARAM_TRANSCEIVER_SIZE_OFFSET) &
  2093. DRV_MB_PARAM_TRANSCEIVER_SIZE_MASK;
  2094. rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
  2095. DRV_MSG_CODE_TRANSCEIVER_READ,
  2096. nvm_offset, &resp, &param, &buf_size,
  2097. (u32 *)(p_buf + offset));
  2098. if (rc) {
  2099. DP_NOTICE(p_hwfn,
  2100. "Failed to send a transceiver read command to the MFW. rc = %d.\n",
  2101. rc);
  2102. return rc;
  2103. }
  2104. if (resp == FW_MSG_CODE_TRANSCEIVER_NOT_PRESENT)
  2105. return -ENODEV;
  2106. else if (resp != FW_MSG_CODE_TRANSCEIVER_DIAG_OK)
  2107. return -EINVAL;
  2108. offset += buf_size;
  2109. bytes_left -= buf_size;
  2110. }
  2111. return 0;
  2112. }
  2113. int qed_mcp_bist_register_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2114. {
  2115. u32 drv_mb_param = 0, rsp, param;
  2116. int rc = 0;
  2117. drv_mb_param = (DRV_MB_PARAM_BIST_REGISTER_TEST <<
  2118. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
  2119. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
  2120. drv_mb_param, &rsp, &param);
  2121. if (rc)
  2122. return rc;
  2123. if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
  2124. (param != DRV_MB_PARAM_BIST_RC_PASSED))
  2125. rc = -EAGAIN;
  2126. return rc;
  2127. }
  2128. int qed_mcp_bist_clock_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2129. {
  2130. u32 drv_mb_param, rsp, param;
  2131. int rc = 0;
  2132. drv_mb_param = (DRV_MB_PARAM_BIST_CLOCK_TEST <<
  2133. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
  2134. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
  2135. drv_mb_param, &rsp, &param);
  2136. if (rc)
  2137. return rc;
  2138. if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
  2139. (param != DRV_MB_PARAM_BIST_RC_PASSED))
  2140. rc = -EAGAIN;
  2141. return rc;
  2142. }
  2143. int qed_mcp_bist_nvm_get_num_images(struct qed_hwfn *p_hwfn,
  2144. struct qed_ptt *p_ptt,
  2145. u32 *num_images)
  2146. {
  2147. u32 drv_mb_param = 0, rsp;
  2148. int rc = 0;
  2149. drv_mb_param = (DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES <<
  2150. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
  2151. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
  2152. drv_mb_param, &rsp, num_images);
  2153. if (rc)
  2154. return rc;
  2155. if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK))
  2156. rc = -EINVAL;
  2157. return rc;
  2158. }
  2159. int qed_mcp_bist_nvm_get_image_att(struct qed_hwfn *p_hwfn,
  2160. struct qed_ptt *p_ptt,
  2161. struct bist_nvm_image_att *p_image_att,
  2162. u32 image_index)
  2163. {
  2164. u32 buf_size = 0, param, resp = 0, resp_param = 0;
  2165. int rc;
  2166. param = DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX <<
  2167. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT;
  2168. param |= image_index << DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT;
  2169. rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
  2170. DRV_MSG_CODE_BIST_TEST, param,
  2171. &resp, &resp_param,
  2172. &buf_size,
  2173. (u32 *)p_image_att);
  2174. if (rc)
  2175. return rc;
  2176. if (((resp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
  2177. (p_image_att->return_code != 1))
  2178. rc = -EINVAL;
  2179. return rc;
  2180. }
  2181. int qed_mcp_nvm_info_populate(struct qed_hwfn *p_hwfn)
  2182. {
  2183. struct qed_nvm_image_info *nvm_info = &p_hwfn->nvm_info;
  2184. struct qed_ptt *p_ptt;
  2185. int rc;
  2186. u32 i;
  2187. p_ptt = qed_ptt_acquire(p_hwfn);
  2188. if (!p_ptt) {
  2189. DP_ERR(p_hwfn, "failed to acquire ptt\n");
  2190. return -EBUSY;
  2191. }
  2192. /* Acquire from MFW the amount of available images */
  2193. nvm_info->num_images = 0;
  2194. rc = qed_mcp_bist_nvm_get_num_images(p_hwfn,
  2195. p_ptt, &nvm_info->num_images);
  2196. if (rc == -EOPNOTSUPP) {
  2197. DP_INFO(p_hwfn, "DRV_MSG_CODE_BIST_TEST is not supported\n");
  2198. goto out;
  2199. } else if (rc || !nvm_info->num_images) {
  2200. DP_ERR(p_hwfn, "Failed getting number of images\n");
  2201. goto err0;
  2202. }
  2203. nvm_info->image_att = kmalloc_array(nvm_info->num_images,
  2204. sizeof(struct bist_nvm_image_att),
  2205. GFP_KERNEL);
  2206. if (!nvm_info->image_att) {
  2207. rc = -ENOMEM;
  2208. goto err0;
  2209. }
  2210. /* Iterate over images and get their attributes */
  2211. for (i = 0; i < nvm_info->num_images; i++) {
  2212. rc = qed_mcp_bist_nvm_get_image_att(p_hwfn, p_ptt,
  2213. &nvm_info->image_att[i], i);
  2214. if (rc) {
  2215. DP_ERR(p_hwfn,
  2216. "Failed getting image index %d attributes\n", i);
  2217. goto err1;
  2218. }
  2219. DP_VERBOSE(p_hwfn, QED_MSG_SP, "image index %d, size %x\n", i,
  2220. nvm_info->image_att[i].len);
  2221. }
  2222. out:
  2223. qed_ptt_release(p_hwfn, p_ptt);
  2224. return 0;
  2225. err1:
  2226. kfree(nvm_info->image_att);
  2227. err0:
  2228. qed_ptt_release(p_hwfn, p_ptt);
  2229. return rc;
  2230. }
  2231. int
  2232. qed_mcp_get_nvm_image_att(struct qed_hwfn *p_hwfn,
  2233. enum qed_nvm_images image_id,
  2234. struct qed_nvm_image_att *p_image_att)
  2235. {
  2236. enum nvm_image_type type;
  2237. u32 i;
  2238. /* Translate image_id into MFW definitions */
  2239. switch (image_id) {
  2240. case QED_NVM_IMAGE_ISCSI_CFG:
  2241. type = NVM_TYPE_ISCSI_CFG;
  2242. break;
  2243. case QED_NVM_IMAGE_FCOE_CFG:
  2244. type = NVM_TYPE_FCOE_CFG;
  2245. break;
  2246. case QED_NVM_IMAGE_NVM_CFG1:
  2247. type = NVM_TYPE_NVM_CFG1;
  2248. break;
  2249. case QED_NVM_IMAGE_DEFAULT_CFG:
  2250. type = NVM_TYPE_DEFAULT_CFG;
  2251. break;
  2252. case QED_NVM_IMAGE_NVM_META:
  2253. type = NVM_TYPE_META;
  2254. break;
  2255. default:
  2256. DP_NOTICE(p_hwfn, "Unknown request of image_id %08x\n",
  2257. image_id);
  2258. return -EINVAL;
  2259. }
  2260. for (i = 0; i < p_hwfn->nvm_info.num_images; i++)
  2261. if (type == p_hwfn->nvm_info.image_att[i].image_type)
  2262. break;
  2263. if (i == p_hwfn->nvm_info.num_images) {
  2264. DP_VERBOSE(p_hwfn, QED_MSG_STORAGE,
  2265. "Failed to find nvram image of type %08x\n",
  2266. image_id);
  2267. return -ENOENT;
  2268. }
  2269. p_image_att->start_addr = p_hwfn->nvm_info.image_att[i].nvm_start_addr;
  2270. p_image_att->length = p_hwfn->nvm_info.image_att[i].len;
  2271. return 0;
  2272. }
  2273. int qed_mcp_get_nvm_image(struct qed_hwfn *p_hwfn,
  2274. enum qed_nvm_images image_id,
  2275. u8 *p_buffer, u32 buffer_len)
  2276. {
  2277. struct qed_nvm_image_att image_att;
  2278. int rc;
  2279. memset(p_buffer, 0, buffer_len);
  2280. rc = qed_mcp_get_nvm_image_att(p_hwfn, image_id, &image_att);
  2281. if (rc)
  2282. return rc;
  2283. /* Validate sizes - both the image's and the supplied buffer's */
  2284. if (image_att.length <= 4) {
  2285. DP_VERBOSE(p_hwfn, QED_MSG_STORAGE,
  2286. "Image [%d] is too small - only %d bytes\n",
  2287. image_id, image_att.length);
  2288. return -EINVAL;
  2289. }
  2290. if (image_att.length > buffer_len) {
  2291. DP_VERBOSE(p_hwfn,
  2292. QED_MSG_STORAGE,
  2293. "Image [%d] is too big - %08x bytes where only %08x are available\n",
  2294. image_id, image_att.length, buffer_len);
  2295. return -ENOMEM;
  2296. }
  2297. return qed_mcp_nvm_read(p_hwfn->cdev, image_att.start_addr,
  2298. p_buffer, image_att.length);
  2299. }
  2300. static enum resource_id_enum qed_mcp_get_mfw_res_id(enum qed_resources res_id)
  2301. {
  2302. enum resource_id_enum mfw_res_id = RESOURCE_NUM_INVALID;
  2303. switch (res_id) {
  2304. case QED_SB:
  2305. mfw_res_id = RESOURCE_NUM_SB_E;
  2306. break;
  2307. case QED_L2_QUEUE:
  2308. mfw_res_id = RESOURCE_NUM_L2_QUEUE_E;
  2309. break;
  2310. case QED_VPORT:
  2311. mfw_res_id = RESOURCE_NUM_VPORT_E;
  2312. break;
  2313. case QED_RSS_ENG:
  2314. mfw_res_id = RESOURCE_NUM_RSS_ENGINES_E;
  2315. break;
  2316. case QED_PQ:
  2317. mfw_res_id = RESOURCE_NUM_PQ_E;
  2318. break;
  2319. case QED_RL:
  2320. mfw_res_id = RESOURCE_NUM_RL_E;
  2321. break;
  2322. case QED_MAC:
  2323. case QED_VLAN:
  2324. /* Each VFC resource can accommodate both a MAC and a VLAN */
  2325. mfw_res_id = RESOURCE_VFC_FILTER_E;
  2326. break;
  2327. case QED_ILT:
  2328. mfw_res_id = RESOURCE_ILT_E;
  2329. break;
  2330. case QED_LL2_QUEUE:
  2331. mfw_res_id = RESOURCE_LL2_QUEUE_E;
  2332. break;
  2333. case QED_RDMA_CNQ_RAM:
  2334. case QED_CMDQS_CQS:
  2335. /* CNQ/CMDQS are the same resource */
  2336. mfw_res_id = RESOURCE_CQS_E;
  2337. break;
  2338. case QED_RDMA_STATS_QUEUE:
  2339. mfw_res_id = RESOURCE_RDMA_STATS_QUEUE_E;
  2340. break;
  2341. case QED_BDQ:
  2342. mfw_res_id = RESOURCE_BDQ_E;
  2343. break;
  2344. default:
  2345. break;
  2346. }
  2347. return mfw_res_id;
  2348. }
  2349. #define QED_RESC_ALLOC_VERSION_MAJOR 2
  2350. #define QED_RESC_ALLOC_VERSION_MINOR 0
  2351. #define QED_RESC_ALLOC_VERSION \
  2352. ((QED_RESC_ALLOC_VERSION_MAJOR << \
  2353. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT) | \
  2354. (QED_RESC_ALLOC_VERSION_MINOR << \
  2355. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT))
  2356. struct qed_resc_alloc_in_params {
  2357. u32 cmd;
  2358. enum qed_resources res_id;
  2359. u32 resc_max_val;
  2360. };
  2361. struct qed_resc_alloc_out_params {
  2362. u32 mcp_resp;
  2363. u32 mcp_param;
  2364. u32 resc_num;
  2365. u32 resc_start;
  2366. u32 vf_resc_num;
  2367. u32 vf_resc_start;
  2368. u32 flags;
  2369. };
  2370. static int
  2371. qed_mcp_resc_allocation_msg(struct qed_hwfn *p_hwfn,
  2372. struct qed_ptt *p_ptt,
  2373. struct qed_resc_alloc_in_params *p_in_params,
  2374. struct qed_resc_alloc_out_params *p_out_params)
  2375. {
  2376. struct qed_mcp_mb_params mb_params;
  2377. struct resource_info mfw_resc_info;
  2378. int rc;
  2379. memset(&mfw_resc_info, 0, sizeof(mfw_resc_info));
  2380. mfw_resc_info.res_id = qed_mcp_get_mfw_res_id(p_in_params->res_id);
  2381. if (mfw_resc_info.res_id == RESOURCE_NUM_INVALID) {
  2382. DP_ERR(p_hwfn,
  2383. "Failed to match resource %d [%s] with the MFW resources\n",
  2384. p_in_params->res_id,
  2385. qed_hw_get_resc_name(p_in_params->res_id));
  2386. return -EINVAL;
  2387. }
  2388. switch (p_in_params->cmd) {
  2389. case DRV_MSG_SET_RESOURCE_VALUE_MSG:
  2390. mfw_resc_info.size = p_in_params->resc_max_val;
  2391. /* Fallthrough */
  2392. case DRV_MSG_GET_RESOURCE_ALLOC_MSG:
  2393. break;
  2394. default:
  2395. DP_ERR(p_hwfn, "Unexpected resource alloc command [0x%08x]\n",
  2396. p_in_params->cmd);
  2397. return -EINVAL;
  2398. }
  2399. memset(&mb_params, 0, sizeof(mb_params));
  2400. mb_params.cmd = p_in_params->cmd;
  2401. mb_params.param = QED_RESC_ALLOC_VERSION;
  2402. mb_params.p_data_src = &mfw_resc_info;
  2403. mb_params.data_src_size = sizeof(mfw_resc_info);
  2404. mb_params.p_data_dst = mb_params.p_data_src;
  2405. mb_params.data_dst_size = mb_params.data_src_size;
  2406. DP_VERBOSE(p_hwfn,
  2407. QED_MSG_SP,
  2408. "Resource message request: cmd 0x%08x, res_id %d [%s], hsi_version %d.%d, val 0x%x\n",
  2409. p_in_params->cmd,
  2410. p_in_params->res_id,
  2411. qed_hw_get_resc_name(p_in_params->res_id),
  2412. QED_MFW_GET_FIELD(mb_params.param,
  2413. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR),
  2414. QED_MFW_GET_FIELD(mb_params.param,
  2415. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR),
  2416. p_in_params->resc_max_val);
  2417. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  2418. if (rc)
  2419. return rc;
  2420. p_out_params->mcp_resp = mb_params.mcp_resp;
  2421. p_out_params->mcp_param = mb_params.mcp_param;
  2422. p_out_params->resc_num = mfw_resc_info.size;
  2423. p_out_params->resc_start = mfw_resc_info.offset;
  2424. p_out_params->vf_resc_num = mfw_resc_info.vf_size;
  2425. p_out_params->vf_resc_start = mfw_resc_info.vf_offset;
  2426. p_out_params->flags = mfw_resc_info.flags;
  2427. DP_VERBOSE(p_hwfn,
  2428. QED_MSG_SP,
  2429. "Resource message response: mfw_hsi_version %d.%d, num 0x%x, start 0x%x, vf_num 0x%x, vf_start 0x%x, flags 0x%08x\n",
  2430. QED_MFW_GET_FIELD(p_out_params->mcp_param,
  2431. FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR),
  2432. QED_MFW_GET_FIELD(p_out_params->mcp_param,
  2433. FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR),
  2434. p_out_params->resc_num,
  2435. p_out_params->resc_start,
  2436. p_out_params->vf_resc_num,
  2437. p_out_params->vf_resc_start, p_out_params->flags);
  2438. return 0;
  2439. }
  2440. int
  2441. qed_mcp_set_resc_max_val(struct qed_hwfn *p_hwfn,
  2442. struct qed_ptt *p_ptt,
  2443. enum qed_resources res_id,
  2444. u32 resc_max_val, u32 *p_mcp_resp)
  2445. {
  2446. struct qed_resc_alloc_out_params out_params;
  2447. struct qed_resc_alloc_in_params in_params;
  2448. int rc;
  2449. memset(&in_params, 0, sizeof(in_params));
  2450. in_params.cmd = DRV_MSG_SET_RESOURCE_VALUE_MSG;
  2451. in_params.res_id = res_id;
  2452. in_params.resc_max_val = resc_max_val;
  2453. memset(&out_params, 0, sizeof(out_params));
  2454. rc = qed_mcp_resc_allocation_msg(p_hwfn, p_ptt, &in_params,
  2455. &out_params);
  2456. if (rc)
  2457. return rc;
  2458. *p_mcp_resp = out_params.mcp_resp;
  2459. return 0;
  2460. }
  2461. int
  2462. qed_mcp_get_resc_info(struct qed_hwfn *p_hwfn,
  2463. struct qed_ptt *p_ptt,
  2464. enum qed_resources res_id,
  2465. u32 *p_mcp_resp, u32 *p_resc_num, u32 *p_resc_start)
  2466. {
  2467. struct qed_resc_alloc_out_params out_params;
  2468. struct qed_resc_alloc_in_params in_params;
  2469. int rc;
  2470. memset(&in_params, 0, sizeof(in_params));
  2471. in_params.cmd = DRV_MSG_GET_RESOURCE_ALLOC_MSG;
  2472. in_params.res_id = res_id;
  2473. memset(&out_params, 0, sizeof(out_params));
  2474. rc = qed_mcp_resc_allocation_msg(p_hwfn, p_ptt, &in_params,
  2475. &out_params);
  2476. if (rc)
  2477. return rc;
  2478. *p_mcp_resp = out_params.mcp_resp;
  2479. if (*p_mcp_resp == FW_MSG_CODE_RESOURCE_ALLOC_OK) {
  2480. *p_resc_num = out_params.resc_num;
  2481. *p_resc_start = out_params.resc_start;
  2482. }
  2483. return 0;
  2484. }
  2485. int qed_mcp_initiate_pf_flr(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2486. {
  2487. u32 mcp_resp, mcp_param;
  2488. return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_INITIATE_PF_FLR, 0,
  2489. &mcp_resp, &mcp_param);
  2490. }
  2491. static int qed_mcp_resource_cmd(struct qed_hwfn *p_hwfn,
  2492. struct qed_ptt *p_ptt,
  2493. u32 param, u32 *p_mcp_resp, u32 *p_mcp_param)
  2494. {
  2495. int rc;
  2496. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_RESOURCE_CMD, param,
  2497. p_mcp_resp, p_mcp_param);
  2498. if (rc)
  2499. return rc;
  2500. if (*p_mcp_resp == FW_MSG_CODE_UNSUPPORTED) {
  2501. DP_INFO(p_hwfn,
  2502. "The resource command is unsupported by the MFW\n");
  2503. return -EINVAL;
  2504. }
  2505. if (*p_mcp_param == RESOURCE_OPCODE_UNKNOWN_CMD) {
  2506. u8 opcode = QED_MFW_GET_FIELD(param, RESOURCE_CMD_REQ_OPCODE);
  2507. DP_NOTICE(p_hwfn,
  2508. "The resource command is unknown to the MFW [param 0x%08x, opcode %d]\n",
  2509. param, opcode);
  2510. return -EINVAL;
  2511. }
  2512. return rc;
  2513. }
  2514. int
  2515. __qed_mcp_resc_lock(struct qed_hwfn *p_hwfn,
  2516. struct qed_ptt *p_ptt,
  2517. struct qed_resc_lock_params *p_params)
  2518. {
  2519. u32 param = 0, mcp_resp, mcp_param;
  2520. u8 opcode;
  2521. int rc;
  2522. switch (p_params->timeout) {
  2523. case QED_MCP_RESC_LOCK_TO_DEFAULT:
  2524. opcode = RESOURCE_OPCODE_REQ;
  2525. p_params->timeout = 0;
  2526. break;
  2527. case QED_MCP_RESC_LOCK_TO_NONE:
  2528. opcode = RESOURCE_OPCODE_REQ_WO_AGING;
  2529. p_params->timeout = 0;
  2530. break;
  2531. default:
  2532. opcode = RESOURCE_OPCODE_REQ_W_AGING;
  2533. break;
  2534. }
  2535. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_RESC, p_params->resource);
  2536. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_OPCODE, opcode);
  2537. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_AGE, p_params->timeout);
  2538. DP_VERBOSE(p_hwfn,
  2539. QED_MSG_SP,
  2540. "Resource lock request: param 0x%08x [age %d, opcode %d, resource %d]\n",
  2541. param, p_params->timeout, opcode, p_params->resource);
  2542. /* Attempt to acquire the resource */
  2543. rc = qed_mcp_resource_cmd(p_hwfn, p_ptt, param, &mcp_resp, &mcp_param);
  2544. if (rc)
  2545. return rc;
  2546. /* Analyze the response */
  2547. p_params->owner = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OWNER);
  2548. opcode = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OPCODE);
  2549. DP_VERBOSE(p_hwfn,
  2550. QED_MSG_SP,
  2551. "Resource lock response: mcp_param 0x%08x [opcode %d, owner %d]\n",
  2552. mcp_param, opcode, p_params->owner);
  2553. switch (opcode) {
  2554. case RESOURCE_OPCODE_GNT:
  2555. p_params->b_granted = true;
  2556. break;
  2557. case RESOURCE_OPCODE_BUSY:
  2558. p_params->b_granted = false;
  2559. break;
  2560. default:
  2561. DP_NOTICE(p_hwfn,
  2562. "Unexpected opcode in resource lock response [mcp_param 0x%08x, opcode %d]\n",
  2563. mcp_param, opcode);
  2564. return -EINVAL;
  2565. }
  2566. return 0;
  2567. }
  2568. int
  2569. qed_mcp_resc_lock(struct qed_hwfn *p_hwfn,
  2570. struct qed_ptt *p_ptt, struct qed_resc_lock_params *p_params)
  2571. {
  2572. u32 retry_cnt = 0;
  2573. int rc;
  2574. do {
  2575. /* No need for an interval before the first iteration */
  2576. if (retry_cnt) {
  2577. if (p_params->sleep_b4_retry) {
  2578. u16 retry_interval_in_ms =
  2579. DIV_ROUND_UP(p_params->retry_interval,
  2580. 1000);
  2581. msleep(retry_interval_in_ms);
  2582. } else {
  2583. udelay(p_params->retry_interval);
  2584. }
  2585. }
  2586. rc = __qed_mcp_resc_lock(p_hwfn, p_ptt, p_params);
  2587. if (rc)
  2588. return rc;
  2589. if (p_params->b_granted)
  2590. break;
  2591. } while (retry_cnt++ < p_params->retry_num);
  2592. return 0;
  2593. }
  2594. int
  2595. qed_mcp_resc_unlock(struct qed_hwfn *p_hwfn,
  2596. struct qed_ptt *p_ptt,
  2597. struct qed_resc_unlock_params *p_params)
  2598. {
  2599. u32 param = 0, mcp_resp, mcp_param;
  2600. u8 opcode;
  2601. int rc;
  2602. opcode = p_params->b_force ? RESOURCE_OPCODE_FORCE_RELEASE
  2603. : RESOURCE_OPCODE_RELEASE;
  2604. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_RESC, p_params->resource);
  2605. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_OPCODE, opcode);
  2606. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  2607. "Resource unlock request: param 0x%08x [opcode %d, resource %d]\n",
  2608. param, opcode, p_params->resource);
  2609. /* Attempt to release the resource */
  2610. rc = qed_mcp_resource_cmd(p_hwfn, p_ptt, param, &mcp_resp, &mcp_param);
  2611. if (rc)
  2612. return rc;
  2613. /* Analyze the response */
  2614. opcode = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OPCODE);
  2615. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  2616. "Resource unlock response: mcp_param 0x%08x [opcode %d]\n",
  2617. mcp_param, opcode);
  2618. switch (opcode) {
  2619. case RESOURCE_OPCODE_RELEASED_PREVIOUS:
  2620. DP_INFO(p_hwfn,
  2621. "Resource unlock request for an already released resource [%d]\n",
  2622. p_params->resource);
  2623. /* Fallthrough */
  2624. case RESOURCE_OPCODE_RELEASED:
  2625. p_params->b_released = true;
  2626. break;
  2627. case RESOURCE_OPCODE_WRONG_OWNER:
  2628. p_params->b_released = false;
  2629. break;
  2630. default:
  2631. DP_NOTICE(p_hwfn,
  2632. "Unexpected opcode in resource unlock response [mcp_param 0x%08x, opcode %d]\n",
  2633. mcp_param, opcode);
  2634. return -EINVAL;
  2635. }
  2636. return 0;
  2637. }
  2638. void qed_mcp_resc_lock_default_init(struct qed_resc_lock_params *p_lock,
  2639. struct qed_resc_unlock_params *p_unlock,
  2640. enum qed_resc_lock
  2641. resource, bool b_is_permanent)
  2642. {
  2643. if (p_lock) {
  2644. memset(p_lock, 0, sizeof(*p_lock));
  2645. /* Permanent resources don't require aging, and there's no
  2646. * point in trying to acquire them more than once since it's
  2647. * unexpected another entity would release them.
  2648. */
  2649. if (b_is_permanent) {
  2650. p_lock->timeout = QED_MCP_RESC_LOCK_TO_NONE;
  2651. } else {
  2652. p_lock->retry_num = QED_MCP_RESC_LOCK_RETRY_CNT_DFLT;
  2653. p_lock->retry_interval =
  2654. QED_MCP_RESC_LOCK_RETRY_VAL_DFLT;
  2655. p_lock->sleep_b4_retry = true;
  2656. }
  2657. p_lock->resource = resource;
  2658. }
  2659. if (p_unlock) {
  2660. memset(p_unlock, 0, sizeof(*p_unlock));
  2661. p_unlock->resource = resource;
  2662. }
  2663. }
  2664. int qed_mcp_get_capabilities(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2665. {
  2666. u32 mcp_resp;
  2667. int rc;
  2668. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_GET_MFW_FEATURE_SUPPORT,
  2669. 0, &mcp_resp, &p_hwfn->mcp_info->capabilities);
  2670. if (!rc)
  2671. DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_PROBE),
  2672. "MFW supported features: %08x\n",
  2673. p_hwfn->mcp_info->capabilities);
  2674. return rc;
  2675. }
  2676. int qed_mcp_set_capabilities(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2677. {
  2678. u32 mcp_resp, mcp_param, features;
  2679. features = DRV_MB_PARAM_FEATURE_SUPPORT_PORT_EEE;
  2680. return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_FEATURE_SUPPORT,
  2681. features, &mcp_resp, &mcp_param);
  2682. }