i40e_adminq_cmd.h 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Copyright(c) 2013 - 2018 Intel Corporation. */
  3. #ifndef _I40E_ADMINQ_CMD_H_
  4. #define _I40E_ADMINQ_CMD_H_
  5. /* This header file defines the i40e Admin Queue commands and is shared between
  6. * i40e Firmware and Software.
  7. *
  8. * This file needs to comply with the Linux Kernel coding style.
  9. */
  10. #define I40E_FW_API_VERSION_MAJOR 0x0001
  11. #define I40E_FW_API_VERSION_MINOR_X722 0x0005
  12. #define I40E_FW_API_VERSION_MINOR_X710 0x0007
  13. #define I40E_FW_MINOR_VERSION(_h) ((_h)->mac.type == I40E_MAC_XL710 ? \
  14. I40E_FW_API_VERSION_MINOR_X710 : \
  15. I40E_FW_API_VERSION_MINOR_X722)
  16. /* API version 1.7 implements additional link and PHY-specific APIs */
  17. #define I40E_MINOR_VER_GET_LINK_INFO_XL710 0x0007
  18. struct i40e_aq_desc {
  19. __le16 flags;
  20. __le16 opcode;
  21. __le16 datalen;
  22. __le16 retval;
  23. __le32 cookie_high;
  24. __le32 cookie_low;
  25. union {
  26. struct {
  27. __le32 param0;
  28. __le32 param1;
  29. __le32 param2;
  30. __le32 param3;
  31. } internal;
  32. struct {
  33. __le32 param0;
  34. __le32 param1;
  35. __le32 addr_high;
  36. __le32 addr_low;
  37. } external;
  38. u8 raw[16];
  39. } params;
  40. };
  41. /* Flags sub-structure
  42. * |0 |1 |2 |3 |4 |5 |6 |7 |8 |9 |10 |11 |12 |13 |14 |15 |
  43. * |DD |CMP|ERR|VFE| * * RESERVED * * |LB |RD |VFC|BUF|SI |EI |FE |
  44. */
  45. /* command flags and offsets*/
  46. #define I40E_AQ_FLAG_DD_SHIFT 0
  47. #define I40E_AQ_FLAG_CMP_SHIFT 1
  48. #define I40E_AQ_FLAG_ERR_SHIFT 2
  49. #define I40E_AQ_FLAG_VFE_SHIFT 3
  50. #define I40E_AQ_FLAG_LB_SHIFT 9
  51. #define I40E_AQ_FLAG_RD_SHIFT 10
  52. #define I40E_AQ_FLAG_VFC_SHIFT 11
  53. #define I40E_AQ_FLAG_BUF_SHIFT 12
  54. #define I40E_AQ_FLAG_SI_SHIFT 13
  55. #define I40E_AQ_FLAG_EI_SHIFT 14
  56. #define I40E_AQ_FLAG_FE_SHIFT 15
  57. #define I40E_AQ_FLAG_DD BIT(I40E_AQ_FLAG_DD_SHIFT) /* 0x1 */
  58. #define I40E_AQ_FLAG_CMP BIT(I40E_AQ_FLAG_CMP_SHIFT) /* 0x2 */
  59. #define I40E_AQ_FLAG_ERR BIT(I40E_AQ_FLAG_ERR_SHIFT) /* 0x4 */
  60. #define I40E_AQ_FLAG_VFE BIT(I40E_AQ_FLAG_VFE_SHIFT) /* 0x8 */
  61. #define I40E_AQ_FLAG_LB BIT(I40E_AQ_FLAG_LB_SHIFT) /* 0x200 */
  62. #define I40E_AQ_FLAG_RD BIT(I40E_AQ_FLAG_RD_SHIFT) /* 0x400 */
  63. #define I40E_AQ_FLAG_VFC BIT(I40E_AQ_FLAG_VFC_SHIFT) /* 0x800 */
  64. #define I40E_AQ_FLAG_BUF BIT(I40E_AQ_FLAG_BUF_SHIFT) /* 0x1000 */
  65. #define I40E_AQ_FLAG_SI BIT(I40E_AQ_FLAG_SI_SHIFT) /* 0x2000 */
  66. #define I40E_AQ_FLAG_EI BIT(I40E_AQ_FLAG_EI_SHIFT) /* 0x4000 */
  67. #define I40E_AQ_FLAG_FE BIT(I40E_AQ_FLAG_FE_SHIFT) /* 0x8000 */
  68. /* error codes */
  69. enum i40e_admin_queue_err {
  70. I40E_AQ_RC_OK = 0, /* success */
  71. I40E_AQ_RC_EPERM = 1, /* Operation not permitted */
  72. I40E_AQ_RC_ENOENT = 2, /* No such element */
  73. I40E_AQ_RC_ESRCH = 3, /* Bad opcode */
  74. I40E_AQ_RC_EINTR = 4, /* operation interrupted */
  75. I40E_AQ_RC_EIO = 5, /* I/O error */
  76. I40E_AQ_RC_ENXIO = 6, /* No such resource */
  77. I40E_AQ_RC_E2BIG = 7, /* Arg too long */
  78. I40E_AQ_RC_EAGAIN = 8, /* Try again */
  79. I40E_AQ_RC_ENOMEM = 9, /* Out of memory */
  80. I40E_AQ_RC_EACCES = 10, /* Permission denied */
  81. I40E_AQ_RC_EFAULT = 11, /* Bad address */
  82. I40E_AQ_RC_EBUSY = 12, /* Device or resource busy */
  83. I40E_AQ_RC_EEXIST = 13, /* object already exists */
  84. I40E_AQ_RC_EINVAL = 14, /* Invalid argument */
  85. I40E_AQ_RC_ENOTTY = 15, /* Not a typewriter */
  86. I40E_AQ_RC_ENOSPC = 16, /* No space left or alloc failure */
  87. I40E_AQ_RC_ENOSYS = 17, /* Function not implemented */
  88. I40E_AQ_RC_ERANGE = 18, /* Parameter out of range */
  89. I40E_AQ_RC_EFLUSHED = 19, /* Cmd flushed due to prev cmd error */
  90. I40E_AQ_RC_BAD_ADDR = 20, /* Descriptor contains a bad pointer */
  91. I40E_AQ_RC_EMODE = 21, /* Op not allowed in current dev mode */
  92. I40E_AQ_RC_EFBIG = 22, /* File too large */
  93. };
  94. /* Admin Queue command opcodes */
  95. enum i40e_admin_queue_opc {
  96. /* aq commands */
  97. i40e_aqc_opc_get_version = 0x0001,
  98. i40e_aqc_opc_driver_version = 0x0002,
  99. i40e_aqc_opc_queue_shutdown = 0x0003,
  100. i40e_aqc_opc_set_pf_context = 0x0004,
  101. /* resource ownership */
  102. i40e_aqc_opc_request_resource = 0x0008,
  103. i40e_aqc_opc_release_resource = 0x0009,
  104. i40e_aqc_opc_list_func_capabilities = 0x000A,
  105. i40e_aqc_opc_list_dev_capabilities = 0x000B,
  106. /* Proxy commands */
  107. i40e_aqc_opc_set_proxy_config = 0x0104,
  108. i40e_aqc_opc_set_ns_proxy_table_entry = 0x0105,
  109. /* LAA */
  110. i40e_aqc_opc_mac_address_read = 0x0107,
  111. i40e_aqc_opc_mac_address_write = 0x0108,
  112. /* PXE */
  113. i40e_aqc_opc_clear_pxe_mode = 0x0110,
  114. /* WoL commands */
  115. i40e_aqc_opc_set_wol_filter = 0x0120,
  116. i40e_aqc_opc_get_wake_reason = 0x0121,
  117. /* internal switch commands */
  118. i40e_aqc_opc_get_switch_config = 0x0200,
  119. i40e_aqc_opc_add_statistics = 0x0201,
  120. i40e_aqc_opc_remove_statistics = 0x0202,
  121. i40e_aqc_opc_set_port_parameters = 0x0203,
  122. i40e_aqc_opc_get_switch_resource_alloc = 0x0204,
  123. i40e_aqc_opc_set_switch_config = 0x0205,
  124. i40e_aqc_opc_rx_ctl_reg_read = 0x0206,
  125. i40e_aqc_opc_rx_ctl_reg_write = 0x0207,
  126. i40e_aqc_opc_add_vsi = 0x0210,
  127. i40e_aqc_opc_update_vsi_parameters = 0x0211,
  128. i40e_aqc_opc_get_vsi_parameters = 0x0212,
  129. i40e_aqc_opc_add_pv = 0x0220,
  130. i40e_aqc_opc_update_pv_parameters = 0x0221,
  131. i40e_aqc_opc_get_pv_parameters = 0x0222,
  132. i40e_aqc_opc_add_veb = 0x0230,
  133. i40e_aqc_opc_update_veb_parameters = 0x0231,
  134. i40e_aqc_opc_get_veb_parameters = 0x0232,
  135. i40e_aqc_opc_delete_element = 0x0243,
  136. i40e_aqc_opc_add_macvlan = 0x0250,
  137. i40e_aqc_opc_remove_macvlan = 0x0251,
  138. i40e_aqc_opc_add_vlan = 0x0252,
  139. i40e_aqc_opc_remove_vlan = 0x0253,
  140. i40e_aqc_opc_set_vsi_promiscuous_modes = 0x0254,
  141. i40e_aqc_opc_add_tag = 0x0255,
  142. i40e_aqc_opc_remove_tag = 0x0256,
  143. i40e_aqc_opc_add_multicast_etag = 0x0257,
  144. i40e_aqc_opc_remove_multicast_etag = 0x0258,
  145. i40e_aqc_opc_update_tag = 0x0259,
  146. i40e_aqc_opc_add_control_packet_filter = 0x025A,
  147. i40e_aqc_opc_remove_control_packet_filter = 0x025B,
  148. i40e_aqc_opc_add_cloud_filters = 0x025C,
  149. i40e_aqc_opc_remove_cloud_filters = 0x025D,
  150. i40e_aqc_opc_clear_wol_switch_filters = 0x025E,
  151. i40e_aqc_opc_add_mirror_rule = 0x0260,
  152. i40e_aqc_opc_delete_mirror_rule = 0x0261,
  153. /* Dynamic Device Personalization */
  154. i40e_aqc_opc_write_personalization_profile = 0x0270,
  155. i40e_aqc_opc_get_personalization_profile_list = 0x0271,
  156. /* DCB commands */
  157. i40e_aqc_opc_dcb_ignore_pfc = 0x0301,
  158. i40e_aqc_opc_dcb_updated = 0x0302,
  159. i40e_aqc_opc_set_dcb_parameters = 0x0303,
  160. /* TX scheduler */
  161. i40e_aqc_opc_configure_vsi_bw_limit = 0x0400,
  162. i40e_aqc_opc_configure_vsi_ets_sla_bw_limit = 0x0406,
  163. i40e_aqc_opc_configure_vsi_tc_bw = 0x0407,
  164. i40e_aqc_opc_query_vsi_bw_config = 0x0408,
  165. i40e_aqc_opc_query_vsi_ets_sla_config = 0x040A,
  166. i40e_aqc_opc_configure_switching_comp_bw_limit = 0x0410,
  167. i40e_aqc_opc_enable_switching_comp_ets = 0x0413,
  168. i40e_aqc_opc_modify_switching_comp_ets = 0x0414,
  169. i40e_aqc_opc_disable_switching_comp_ets = 0x0415,
  170. i40e_aqc_opc_configure_switching_comp_ets_bw_limit = 0x0416,
  171. i40e_aqc_opc_configure_switching_comp_bw_config = 0x0417,
  172. i40e_aqc_opc_query_switching_comp_ets_config = 0x0418,
  173. i40e_aqc_opc_query_port_ets_config = 0x0419,
  174. i40e_aqc_opc_query_switching_comp_bw_config = 0x041A,
  175. i40e_aqc_opc_suspend_port_tx = 0x041B,
  176. i40e_aqc_opc_resume_port_tx = 0x041C,
  177. i40e_aqc_opc_configure_partition_bw = 0x041D,
  178. /* hmc */
  179. i40e_aqc_opc_query_hmc_resource_profile = 0x0500,
  180. i40e_aqc_opc_set_hmc_resource_profile = 0x0501,
  181. /* phy commands*/
  182. i40e_aqc_opc_get_phy_abilities = 0x0600,
  183. i40e_aqc_opc_set_phy_config = 0x0601,
  184. i40e_aqc_opc_set_mac_config = 0x0603,
  185. i40e_aqc_opc_set_link_restart_an = 0x0605,
  186. i40e_aqc_opc_get_link_status = 0x0607,
  187. i40e_aqc_opc_set_phy_int_mask = 0x0613,
  188. i40e_aqc_opc_get_local_advt_reg = 0x0614,
  189. i40e_aqc_opc_set_local_advt_reg = 0x0615,
  190. i40e_aqc_opc_get_partner_advt = 0x0616,
  191. i40e_aqc_opc_set_lb_modes = 0x0618,
  192. i40e_aqc_opc_get_phy_wol_caps = 0x0621,
  193. i40e_aqc_opc_set_phy_debug = 0x0622,
  194. i40e_aqc_opc_upload_ext_phy_fm = 0x0625,
  195. i40e_aqc_opc_run_phy_activity = 0x0626,
  196. i40e_aqc_opc_set_phy_register = 0x0628,
  197. i40e_aqc_opc_get_phy_register = 0x0629,
  198. /* NVM commands */
  199. i40e_aqc_opc_nvm_read = 0x0701,
  200. i40e_aqc_opc_nvm_erase = 0x0702,
  201. i40e_aqc_opc_nvm_update = 0x0703,
  202. i40e_aqc_opc_nvm_config_read = 0x0704,
  203. i40e_aqc_opc_nvm_config_write = 0x0705,
  204. i40e_aqc_opc_oem_post_update = 0x0720,
  205. i40e_aqc_opc_thermal_sensor = 0x0721,
  206. /* virtualization commands */
  207. i40e_aqc_opc_send_msg_to_pf = 0x0801,
  208. i40e_aqc_opc_send_msg_to_vf = 0x0802,
  209. i40e_aqc_opc_send_msg_to_peer = 0x0803,
  210. /* alternate structure */
  211. i40e_aqc_opc_alternate_write = 0x0900,
  212. i40e_aqc_opc_alternate_write_indirect = 0x0901,
  213. i40e_aqc_opc_alternate_read = 0x0902,
  214. i40e_aqc_opc_alternate_read_indirect = 0x0903,
  215. i40e_aqc_opc_alternate_write_done = 0x0904,
  216. i40e_aqc_opc_alternate_set_mode = 0x0905,
  217. i40e_aqc_opc_alternate_clear_port = 0x0906,
  218. /* LLDP commands */
  219. i40e_aqc_opc_lldp_get_mib = 0x0A00,
  220. i40e_aqc_opc_lldp_update_mib = 0x0A01,
  221. i40e_aqc_opc_lldp_add_tlv = 0x0A02,
  222. i40e_aqc_opc_lldp_update_tlv = 0x0A03,
  223. i40e_aqc_opc_lldp_delete_tlv = 0x0A04,
  224. i40e_aqc_opc_lldp_stop = 0x0A05,
  225. i40e_aqc_opc_lldp_start = 0x0A06,
  226. /* Tunnel commands */
  227. i40e_aqc_opc_add_udp_tunnel = 0x0B00,
  228. i40e_aqc_opc_del_udp_tunnel = 0x0B01,
  229. i40e_aqc_opc_set_rss_key = 0x0B02,
  230. i40e_aqc_opc_set_rss_lut = 0x0B03,
  231. i40e_aqc_opc_get_rss_key = 0x0B04,
  232. i40e_aqc_opc_get_rss_lut = 0x0B05,
  233. /* Async Events */
  234. i40e_aqc_opc_event_lan_overflow = 0x1001,
  235. /* OEM commands */
  236. i40e_aqc_opc_oem_parameter_change = 0xFE00,
  237. i40e_aqc_opc_oem_device_status_change = 0xFE01,
  238. i40e_aqc_opc_oem_ocsd_initialize = 0xFE02,
  239. i40e_aqc_opc_oem_ocbb_initialize = 0xFE03,
  240. /* debug commands */
  241. i40e_aqc_opc_debug_read_reg = 0xFF03,
  242. i40e_aqc_opc_debug_write_reg = 0xFF04,
  243. i40e_aqc_opc_debug_modify_reg = 0xFF07,
  244. i40e_aqc_opc_debug_dump_internals = 0xFF08,
  245. };
  246. /* command structures and indirect data structures */
  247. /* Structure naming conventions:
  248. * - no suffix for direct command descriptor structures
  249. * - _data for indirect sent data
  250. * - _resp for indirect return data (data which is both will use _data)
  251. * - _completion for direct return data
  252. * - _element_ for repeated elements (may also be _data or _resp)
  253. *
  254. * Command structures are expected to overlay the params.raw member of the basic
  255. * descriptor, and as such cannot exceed 16 bytes in length.
  256. */
  257. /* This macro is used to generate a compilation error if a structure
  258. * is not exactly the correct length. It gives a divide by zero error if the
  259. * structure is not of the correct size, otherwise it creates an enum that is
  260. * never used.
  261. */
  262. #define I40E_CHECK_STRUCT_LEN(n, X) enum i40e_static_assert_enum_##X \
  263. { i40e_static_assert_##X = (n)/((sizeof(struct X) == (n)) ? 1 : 0) }
  264. /* This macro is used extensively to ensure that command structures are 16
  265. * bytes in length as they have to map to the raw array of that size.
  266. */
  267. #define I40E_CHECK_CMD_LENGTH(X) I40E_CHECK_STRUCT_LEN(16, X)
  268. /* internal (0x00XX) commands */
  269. /* Get version (direct 0x0001) */
  270. struct i40e_aqc_get_version {
  271. __le32 rom_ver;
  272. __le32 fw_build;
  273. __le16 fw_major;
  274. __le16 fw_minor;
  275. __le16 api_major;
  276. __le16 api_minor;
  277. };
  278. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_version);
  279. /* Send driver version (indirect 0x0002) */
  280. struct i40e_aqc_driver_version {
  281. u8 driver_major_ver;
  282. u8 driver_minor_ver;
  283. u8 driver_build_ver;
  284. u8 driver_subbuild_ver;
  285. u8 reserved[4];
  286. __le32 address_high;
  287. __le32 address_low;
  288. };
  289. I40E_CHECK_CMD_LENGTH(i40e_aqc_driver_version);
  290. /* Queue Shutdown (direct 0x0003) */
  291. struct i40e_aqc_queue_shutdown {
  292. __le32 driver_unloading;
  293. #define I40E_AQ_DRIVER_UNLOADING 0x1
  294. u8 reserved[12];
  295. };
  296. I40E_CHECK_CMD_LENGTH(i40e_aqc_queue_shutdown);
  297. /* Set PF context (0x0004, direct) */
  298. struct i40e_aqc_set_pf_context {
  299. u8 pf_id;
  300. u8 reserved[15];
  301. };
  302. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_pf_context);
  303. /* Request resource ownership (direct 0x0008)
  304. * Release resource ownership (direct 0x0009)
  305. */
  306. #define I40E_AQ_RESOURCE_NVM 1
  307. #define I40E_AQ_RESOURCE_SDP 2
  308. #define I40E_AQ_RESOURCE_ACCESS_READ 1
  309. #define I40E_AQ_RESOURCE_ACCESS_WRITE 2
  310. #define I40E_AQ_RESOURCE_NVM_READ_TIMEOUT 3000
  311. #define I40E_AQ_RESOURCE_NVM_WRITE_TIMEOUT 180000
  312. struct i40e_aqc_request_resource {
  313. __le16 resource_id;
  314. __le16 access_type;
  315. __le32 timeout;
  316. __le32 resource_number;
  317. u8 reserved[4];
  318. };
  319. I40E_CHECK_CMD_LENGTH(i40e_aqc_request_resource);
  320. /* Get function capabilities (indirect 0x000A)
  321. * Get device capabilities (indirect 0x000B)
  322. */
  323. struct i40e_aqc_list_capabilites {
  324. u8 command_flags;
  325. #define I40E_AQ_LIST_CAP_PF_INDEX_EN 1
  326. u8 pf_index;
  327. u8 reserved[2];
  328. __le32 count;
  329. __le32 addr_high;
  330. __le32 addr_low;
  331. };
  332. I40E_CHECK_CMD_LENGTH(i40e_aqc_list_capabilites);
  333. struct i40e_aqc_list_capabilities_element_resp {
  334. __le16 id;
  335. u8 major_rev;
  336. u8 minor_rev;
  337. __le32 number;
  338. __le32 logical_id;
  339. __le32 phys_id;
  340. u8 reserved[16];
  341. };
  342. /* list of caps */
  343. #define I40E_AQ_CAP_ID_SWITCH_MODE 0x0001
  344. #define I40E_AQ_CAP_ID_MNG_MODE 0x0002
  345. #define I40E_AQ_CAP_ID_NPAR_ACTIVE 0x0003
  346. #define I40E_AQ_CAP_ID_OS2BMC_CAP 0x0004
  347. #define I40E_AQ_CAP_ID_FUNCTIONS_VALID 0x0005
  348. #define I40E_AQ_CAP_ID_ALTERNATE_RAM 0x0006
  349. #define I40E_AQ_CAP_ID_WOL_AND_PROXY 0x0008
  350. #define I40E_AQ_CAP_ID_SRIOV 0x0012
  351. #define I40E_AQ_CAP_ID_VF 0x0013
  352. #define I40E_AQ_CAP_ID_VMDQ 0x0014
  353. #define I40E_AQ_CAP_ID_8021QBG 0x0015
  354. #define I40E_AQ_CAP_ID_8021QBR 0x0016
  355. #define I40E_AQ_CAP_ID_VSI 0x0017
  356. #define I40E_AQ_CAP_ID_DCB 0x0018
  357. #define I40E_AQ_CAP_ID_FCOE 0x0021
  358. #define I40E_AQ_CAP_ID_ISCSI 0x0022
  359. #define I40E_AQ_CAP_ID_RSS 0x0040
  360. #define I40E_AQ_CAP_ID_RXQ 0x0041
  361. #define I40E_AQ_CAP_ID_TXQ 0x0042
  362. #define I40E_AQ_CAP_ID_MSIX 0x0043
  363. #define I40E_AQ_CAP_ID_VF_MSIX 0x0044
  364. #define I40E_AQ_CAP_ID_FLOW_DIRECTOR 0x0045
  365. #define I40E_AQ_CAP_ID_1588 0x0046
  366. #define I40E_AQ_CAP_ID_IWARP 0x0051
  367. #define I40E_AQ_CAP_ID_LED 0x0061
  368. #define I40E_AQ_CAP_ID_SDP 0x0062
  369. #define I40E_AQ_CAP_ID_MDIO 0x0063
  370. #define I40E_AQ_CAP_ID_WSR_PROT 0x0064
  371. #define I40E_AQ_CAP_ID_NVM_MGMT 0x0080
  372. #define I40E_AQ_CAP_ID_FLEX10 0x00F1
  373. #define I40E_AQ_CAP_ID_CEM 0x00F2
  374. /* Set CPPM Configuration (direct 0x0103) */
  375. struct i40e_aqc_cppm_configuration {
  376. __le16 command_flags;
  377. #define I40E_AQ_CPPM_EN_LTRC 0x0800
  378. #define I40E_AQ_CPPM_EN_DMCTH 0x1000
  379. #define I40E_AQ_CPPM_EN_DMCTLX 0x2000
  380. #define I40E_AQ_CPPM_EN_HPTC 0x4000
  381. #define I40E_AQ_CPPM_EN_DMARC 0x8000
  382. __le16 ttlx;
  383. __le32 dmacr;
  384. __le16 dmcth;
  385. u8 hptc;
  386. u8 reserved;
  387. __le32 pfltrc;
  388. };
  389. I40E_CHECK_CMD_LENGTH(i40e_aqc_cppm_configuration);
  390. /* Set ARP Proxy command / response (indirect 0x0104) */
  391. struct i40e_aqc_arp_proxy_data {
  392. __le16 command_flags;
  393. #define I40E_AQ_ARP_INIT_IPV4 0x0800
  394. #define I40E_AQ_ARP_UNSUP_CTL 0x1000
  395. #define I40E_AQ_ARP_ENA 0x2000
  396. #define I40E_AQ_ARP_ADD_IPV4 0x4000
  397. #define I40E_AQ_ARP_DEL_IPV4 0x8000
  398. __le16 table_id;
  399. __le32 enabled_offloads;
  400. #define I40E_AQ_ARP_DIRECTED_OFFLOAD_ENABLE 0x00000020
  401. #define I40E_AQ_ARP_OFFLOAD_ENABLE 0x00000800
  402. __le32 ip_addr;
  403. u8 mac_addr[6];
  404. u8 reserved[2];
  405. };
  406. I40E_CHECK_STRUCT_LEN(0x14, i40e_aqc_arp_proxy_data);
  407. /* Set NS Proxy Table Entry Command (indirect 0x0105) */
  408. struct i40e_aqc_ns_proxy_data {
  409. __le16 table_idx_mac_addr_0;
  410. __le16 table_idx_mac_addr_1;
  411. __le16 table_idx_ipv6_0;
  412. __le16 table_idx_ipv6_1;
  413. __le16 control;
  414. #define I40E_AQ_NS_PROXY_ADD_0 0x0001
  415. #define I40E_AQ_NS_PROXY_DEL_0 0x0002
  416. #define I40E_AQ_NS_PROXY_ADD_1 0x0004
  417. #define I40E_AQ_NS_PROXY_DEL_1 0x0008
  418. #define I40E_AQ_NS_PROXY_ADD_IPV6_0 0x0010
  419. #define I40E_AQ_NS_PROXY_DEL_IPV6_0 0x0020
  420. #define I40E_AQ_NS_PROXY_ADD_IPV6_1 0x0040
  421. #define I40E_AQ_NS_PROXY_DEL_IPV6_1 0x0080
  422. #define I40E_AQ_NS_PROXY_COMMAND_SEQ 0x0100
  423. #define I40E_AQ_NS_PROXY_INIT_IPV6_TBL 0x0200
  424. #define I40E_AQ_NS_PROXY_INIT_MAC_TBL 0x0400
  425. #define I40E_AQ_NS_PROXY_OFFLOAD_ENABLE 0x0800
  426. #define I40E_AQ_NS_PROXY_DIRECTED_OFFLOAD_ENABLE 0x1000
  427. u8 mac_addr_0[6];
  428. u8 mac_addr_1[6];
  429. u8 local_mac_addr[6];
  430. u8 ipv6_addr_0[16]; /* Warning! spec specifies BE byte order */
  431. u8 ipv6_addr_1[16];
  432. };
  433. I40E_CHECK_STRUCT_LEN(0x3c, i40e_aqc_ns_proxy_data);
  434. /* Manage LAA Command (0x0106) - obsolete */
  435. struct i40e_aqc_mng_laa {
  436. __le16 command_flags;
  437. #define I40E_AQ_LAA_FLAG_WR 0x8000
  438. u8 reserved[2];
  439. __le32 sal;
  440. __le16 sah;
  441. u8 reserved2[6];
  442. };
  443. I40E_CHECK_CMD_LENGTH(i40e_aqc_mng_laa);
  444. /* Manage MAC Address Read Command (indirect 0x0107) */
  445. struct i40e_aqc_mac_address_read {
  446. __le16 command_flags;
  447. #define I40E_AQC_LAN_ADDR_VALID 0x10
  448. #define I40E_AQC_SAN_ADDR_VALID 0x20
  449. #define I40E_AQC_PORT_ADDR_VALID 0x40
  450. #define I40E_AQC_WOL_ADDR_VALID 0x80
  451. #define I40E_AQC_MC_MAG_EN_VALID 0x100
  452. #define I40E_AQC_ADDR_VALID_MASK 0x3F0
  453. u8 reserved[6];
  454. __le32 addr_high;
  455. __le32 addr_low;
  456. };
  457. I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_read);
  458. struct i40e_aqc_mac_address_read_data {
  459. u8 pf_lan_mac[6];
  460. u8 pf_san_mac[6];
  461. u8 port_mac[6];
  462. u8 pf_wol_mac[6];
  463. };
  464. I40E_CHECK_STRUCT_LEN(24, i40e_aqc_mac_address_read_data);
  465. /* Manage MAC Address Write Command (0x0108) */
  466. struct i40e_aqc_mac_address_write {
  467. __le16 command_flags;
  468. #define I40E_AQC_WRITE_TYPE_LAA_ONLY 0x0000
  469. #define I40E_AQC_WRITE_TYPE_LAA_WOL 0x4000
  470. #define I40E_AQC_WRITE_TYPE_PORT 0x8000
  471. #define I40E_AQC_WRITE_TYPE_UPDATE_MC_MAG 0xC000
  472. #define I40E_AQC_WRITE_TYPE_MASK 0xC000
  473. __le16 mac_sah;
  474. __le32 mac_sal;
  475. u8 reserved[8];
  476. };
  477. I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_write);
  478. /* PXE commands (0x011x) */
  479. /* Clear PXE Command and response (direct 0x0110) */
  480. struct i40e_aqc_clear_pxe {
  481. u8 rx_cnt;
  482. u8 reserved[15];
  483. };
  484. I40E_CHECK_CMD_LENGTH(i40e_aqc_clear_pxe);
  485. /* Set WoL Filter (0x0120) */
  486. struct i40e_aqc_set_wol_filter {
  487. __le16 filter_index;
  488. #define I40E_AQC_MAX_NUM_WOL_FILTERS 8
  489. #define I40E_AQC_SET_WOL_FILTER_TYPE_MAGIC_SHIFT 15
  490. #define I40E_AQC_SET_WOL_FILTER_TYPE_MAGIC_MASK (0x1 << \
  491. I40E_AQC_SET_WOL_FILTER_TYPE_MAGIC_SHIFT)
  492. #define I40E_AQC_SET_WOL_FILTER_INDEX_SHIFT 0
  493. #define I40E_AQC_SET_WOL_FILTER_INDEX_MASK (0x7 << \
  494. I40E_AQC_SET_WOL_FILTER_INDEX_SHIFT)
  495. __le16 cmd_flags;
  496. #define I40E_AQC_SET_WOL_FILTER 0x8000
  497. #define I40E_AQC_SET_WOL_FILTER_NO_TCO_WOL 0x4000
  498. #define I40E_AQC_SET_WOL_FILTER_WOL_PRESERVE_ON_PFR 0x2000
  499. #define I40E_AQC_SET_WOL_FILTER_ACTION_CLEAR 0
  500. #define I40E_AQC_SET_WOL_FILTER_ACTION_SET 1
  501. __le16 valid_flags;
  502. #define I40E_AQC_SET_WOL_FILTER_ACTION_VALID 0x8000
  503. #define I40E_AQC_SET_WOL_FILTER_NO_TCO_ACTION_VALID 0x4000
  504. u8 reserved[2];
  505. __le32 address_high;
  506. __le32 address_low;
  507. };
  508. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_wol_filter);
  509. struct i40e_aqc_set_wol_filter_data {
  510. u8 filter[128];
  511. u8 mask[16];
  512. };
  513. I40E_CHECK_STRUCT_LEN(0x90, i40e_aqc_set_wol_filter_data);
  514. /* Get Wake Reason (0x0121) */
  515. struct i40e_aqc_get_wake_reason_completion {
  516. u8 reserved_1[2];
  517. __le16 wake_reason;
  518. #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_MATCHED_INDEX_SHIFT 0
  519. #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_MATCHED_INDEX_MASK (0xFF << \
  520. I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_MATCHED_INDEX_SHIFT)
  521. #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_RESERVED_SHIFT 8
  522. #define I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_RESERVED_MASK (0xFF << \
  523. I40E_AQC_GET_WAKE_UP_REASON_WOL_REASON_RESERVED_SHIFT)
  524. u8 reserved_2[12];
  525. };
  526. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_wake_reason_completion);
  527. /* Switch configuration commands (0x02xx) */
  528. /* Used by many indirect commands that only pass an seid and a buffer in the
  529. * command
  530. */
  531. struct i40e_aqc_switch_seid {
  532. __le16 seid;
  533. u8 reserved[6];
  534. __le32 addr_high;
  535. __le32 addr_low;
  536. };
  537. I40E_CHECK_CMD_LENGTH(i40e_aqc_switch_seid);
  538. /* Get Switch Configuration command (indirect 0x0200)
  539. * uses i40e_aqc_switch_seid for the descriptor
  540. */
  541. struct i40e_aqc_get_switch_config_header_resp {
  542. __le16 num_reported;
  543. __le16 num_total;
  544. u8 reserved[12];
  545. };
  546. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_config_header_resp);
  547. struct i40e_aqc_switch_config_element_resp {
  548. u8 element_type;
  549. #define I40E_AQ_SW_ELEM_TYPE_MAC 1
  550. #define I40E_AQ_SW_ELEM_TYPE_PF 2
  551. #define I40E_AQ_SW_ELEM_TYPE_VF 3
  552. #define I40E_AQ_SW_ELEM_TYPE_EMP 4
  553. #define I40E_AQ_SW_ELEM_TYPE_BMC 5
  554. #define I40E_AQ_SW_ELEM_TYPE_PV 16
  555. #define I40E_AQ_SW_ELEM_TYPE_VEB 17
  556. #define I40E_AQ_SW_ELEM_TYPE_PA 18
  557. #define I40E_AQ_SW_ELEM_TYPE_VSI 19
  558. u8 revision;
  559. #define I40E_AQ_SW_ELEM_REV_1 1
  560. __le16 seid;
  561. __le16 uplink_seid;
  562. __le16 downlink_seid;
  563. u8 reserved[3];
  564. u8 connection_type;
  565. #define I40E_AQ_CONN_TYPE_REGULAR 0x1
  566. #define I40E_AQ_CONN_TYPE_DEFAULT 0x2
  567. #define I40E_AQ_CONN_TYPE_CASCADED 0x3
  568. __le16 scheduler_id;
  569. __le16 element_info;
  570. };
  571. I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_config_element_resp);
  572. /* Get Switch Configuration (indirect 0x0200)
  573. * an array of elements are returned in the response buffer
  574. * the first in the array is the header, remainder are elements
  575. */
  576. struct i40e_aqc_get_switch_config_resp {
  577. struct i40e_aqc_get_switch_config_header_resp header;
  578. struct i40e_aqc_switch_config_element_resp element[1];
  579. };
  580. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_switch_config_resp);
  581. /* Add Statistics (direct 0x0201)
  582. * Remove Statistics (direct 0x0202)
  583. */
  584. struct i40e_aqc_add_remove_statistics {
  585. __le16 seid;
  586. __le16 vlan;
  587. __le16 stat_index;
  588. u8 reserved[10];
  589. };
  590. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_statistics);
  591. /* Set Port Parameters command (direct 0x0203) */
  592. struct i40e_aqc_set_port_parameters {
  593. __le16 command_flags;
  594. #define I40E_AQ_SET_P_PARAMS_SAVE_BAD_PACKETS 1
  595. #define I40E_AQ_SET_P_PARAMS_PAD_SHORT_PACKETS 2 /* must set! */
  596. #define I40E_AQ_SET_P_PARAMS_DOUBLE_VLAN_ENA 4
  597. __le16 bad_frame_vsi;
  598. #define I40E_AQ_SET_P_PARAMS_BFRAME_SEID_SHIFT 0x0
  599. #define I40E_AQ_SET_P_PARAMS_BFRAME_SEID_MASK 0x3FF
  600. __le16 default_seid; /* reserved for command */
  601. u8 reserved[10];
  602. };
  603. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_port_parameters);
  604. /* Get Switch Resource Allocation (indirect 0x0204) */
  605. struct i40e_aqc_get_switch_resource_alloc {
  606. u8 num_entries; /* reserved for command */
  607. u8 reserved[7];
  608. __le32 addr_high;
  609. __le32 addr_low;
  610. };
  611. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_resource_alloc);
  612. /* expect an array of these structs in the response buffer */
  613. struct i40e_aqc_switch_resource_alloc_element_resp {
  614. u8 resource_type;
  615. #define I40E_AQ_RESOURCE_TYPE_VEB 0x0
  616. #define I40E_AQ_RESOURCE_TYPE_VSI 0x1
  617. #define I40E_AQ_RESOURCE_TYPE_MACADDR 0x2
  618. #define I40E_AQ_RESOURCE_TYPE_STAG 0x3
  619. #define I40E_AQ_RESOURCE_TYPE_ETAG 0x4
  620. #define I40E_AQ_RESOURCE_TYPE_MULTICAST_HASH 0x5
  621. #define I40E_AQ_RESOURCE_TYPE_UNICAST_HASH 0x6
  622. #define I40E_AQ_RESOURCE_TYPE_VLAN 0x7
  623. #define I40E_AQ_RESOURCE_TYPE_VSI_LIST_ENTRY 0x8
  624. #define I40E_AQ_RESOURCE_TYPE_ETAG_LIST_ENTRY 0x9
  625. #define I40E_AQ_RESOURCE_TYPE_VLAN_STAT_POOL 0xA
  626. #define I40E_AQ_RESOURCE_TYPE_MIRROR_RULE 0xB
  627. #define I40E_AQ_RESOURCE_TYPE_QUEUE_SETS 0xC
  628. #define I40E_AQ_RESOURCE_TYPE_VLAN_FILTERS 0xD
  629. #define I40E_AQ_RESOURCE_TYPE_INNER_MAC_FILTERS 0xF
  630. #define I40E_AQ_RESOURCE_TYPE_IP_FILTERS 0x10
  631. #define I40E_AQ_RESOURCE_TYPE_GRE_VN_KEYS 0x11
  632. #define I40E_AQ_RESOURCE_TYPE_VN2_KEYS 0x12
  633. #define I40E_AQ_RESOURCE_TYPE_TUNNEL_PORTS 0x13
  634. u8 reserved1;
  635. __le16 guaranteed;
  636. __le16 total;
  637. __le16 used;
  638. __le16 total_unalloced;
  639. u8 reserved2[6];
  640. };
  641. I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_resource_alloc_element_resp);
  642. /* Set Switch Configuration (direct 0x0205) */
  643. struct i40e_aqc_set_switch_config {
  644. __le16 flags;
  645. /* flags used for both fields below */
  646. #define I40E_AQ_SET_SWITCH_CFG_PROMISC 0x0001
  647. #define I40E_AQ_SET_SWITCH_CFG_L2_FILTER 0x0002
  648. __le16 valid_flags;
  649. /* The ethertype in switch_tag is dropped on ingress and used
  650. * internally by the switch. Set this to zero for the default
  651. * of 0x88a8 (802.1ad). Should be zero for firmware API
  652. * versions lower than 1.7.
  653. */
  654. __le16 switch_tag;
  655. /* The ethertypes in first_tag and second_tag are used to
  656. * match the outer and inner VLAN tags (respectively) when HW
  657. * double VLAN tagging is enabled via the set port parameters
  658. * AQ command. Otherwise these are both ignored. Set them to
  659. * zero for their defaults of 0x8100 (802.1Q). Should be zero
  660. * for firmware API versions lower than 1.7.
  661. */
  662. __le16 first_tag;
  663. __le16 second_tag;
  664. u8 reserved[6];
  665. };
  666. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_switch_config);
  667. /* Read Receive control registers (direct 0x0206)
  668. * Write Receive control registers (direct 0x0207)
  669. * used for accessing Rx control registers that can be
  670. * slow and need special handling when under high Rx load
  671. */
  672. struct i40e_aqc_rx_ctl_reg_read_write {
  673. __le32 reserved1;
  674. __le32 address;
  675. __le32 reserved2;
  676. __le32 value;
  677. };
  678. I40E_CHECK_CMD_LENGTH(i40e_aqc_rx_ctl_reg_read_write);
  679. /* Add VSI (indirect 0x0210)
  680. * this indirect command uses struct i40e_aqc_vsi_properties_data
  681. * as the indirect buffer (128 bytes)
  682. *
  683. * Update VSI (indirect 0x211)
  684. * uses the same data structure as Add VSI
  685. *
  686. * Get VSI (indirect 0x0212)
  687. * uses the same completion and data structure as Add VSI
  688. */
  689. struct i40e_aqc_add_get_update_vsi {
  690. __le16 uplink_seid;
  691. u8 connection_type;
  692. #define I40E_AQ_VSI_CONN_TYPE_NORMAL 0x1
  693. #define I40E_AQ_VSI_CONN_TYPE_DEFAULT 0x2
  694. #define I40E_AQ_VSI_CONN_TYPE_CASCADED 0x3
  695. u8 reserved1;
  696. u8 vf_id;
  697. u8 reserved2;
  698. __le16 vsi_flags;
  699. #define I40E_AQ_VSI_TYPE_SHIFT 0x0
  700. #define I40E_AQ_VSI_TYPE_MASK (0x3 << I40E_AQ_VSI_TYPE_SHIFT)
  701. #define I40E_AQ_VSI_TYPE_VF 0x0
  702. #define I40E_AQ_VSI_TYPE_VMDQ2 0x1
  703. #define I40E_AQ_VSI_TYPE_PF 0x2
  704. #define I40E_AQ_VSI_TYPE_EMP_MNG 0x3
  705. #define I40E_AQ_VSI_FLAG_CASCADED_PV 0x4
  706. __le32 addr_high;
  707. __le32 addr_low;
  708. };
  709. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi);
  710. struct i40e_aqc_add_get_update_vsi_completion {
  711. __le16 seid;
  712. __le16 vsi_number;
  713. __le16 vsi_used;
  714. __le16 vsi_free;
  715. __le32 addr_high;
  716. __le32 addr_low;
  717. };
  718. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi_completion);
  719. struct i40e_aqc_vsi_properties_data {
  720. /* first 96 byte are written by SW */
  721. __le16 valid_sections;
  722. #define I40E_AQ_VSI_PROP_SWITCH_VALID 0x0001
  723. #define I40E_AQ_VSI_PROP_SECURITY_VALID 0x0002
  724. #define I40E_AQ_VSI_PROP_VLAN_VALID 0x0004
  725. #define I40E_AQ_VSI_PROP_CAS_PV_VALID 0x0008
  726. #define I40E_AQ_VSI_PROP_INGRESS_UP_VALID 0x0010
  727. #define I40E_AQ_VSI_PROP_EGRESS_UP_VALID 0x0020
  728. #define I40E_AQ_VSI_PROP_QUEUE_MAP_VALID 0x0040
  729. #define I40E_AQ_VSI_PROP_QUEUE_OPT_VALID 0x0080
  730. #define I40E_AQ_VSI_PROP_OUTER_UP_VALID 0x0100
  731. #define I40E_AQ_VSI_PROP_SCHED_VALID 0x0200
  732. /* switch section */
  733. __le16 switch_id; /* 12bit id combined with flags below */
  734. #define I40E_AQ_VSI_SW_ID_SHIFT 0x0000
  735. #define I40E_AQ_VSI_SW_ID_MASK (0xFFF << I40E_AQ_VSI_SW_ID_SHIFT)
  736. #define I40E_AQ_VSI_SW_ID_FLAG_NOT_STAG 0x1000
  737. #define I40E_AQ_VSI_SW_ID_FLAG_ALLOW_LB 0x2000
  738. #define I40E_AQ_VSI_SW_ID_FLAG_LOCAL_LB 0x4000
  739. u8 sw_reserved[2];
  740. /* security section */
  741. u8 sec_flags;
  742. #define I40E_AQ_VSI_SEC_FLAG_ALLOW_DEST_OVRD 0x01
  743. #define I40E_AQ_VSI_SEC_FLAG_ENABLE_VLAN_CHK 0x02
  744. #define I40E_AQ_VSI_SEC_FLAG_ENABLE_MAC_CHK 0x04
  745. u8 sec_reserved;
  746. /* VLAN section */
  747. __le16 pvid; /* VLANS include priority bits */
  748. __le16 fcoe_pvid;
  749. u8 port_vlan_flags;
  750. #define I40E_AQ_VSI_PVLAN_MODE_SHIFT 0x00
  751. #define I40E_AQ_VSI_PVLAN_MODE_MASK (0x03 << \
  752. I40E_AQ_VSI_PVLAN_MODE_SHIFT)
  753. #define I40E_AQ_VSI_PVLAN_MODE_TAGGED 0x01
  754. #define I40E_AQ_VSI_PVLAN_MODE_UNTAGGED 0x02
  755. #define I40E_AQ_VSI_PVLAN_MODE_ALL 0x03
  756. #define I40E_AQ_VSI_PVLAN_INSERT_PVID 0x04
  757. #define I40E_AQ_VSI_PVLAN_EMOD_SHIFT 0x03
  758. #define I40E_AQ_VSI_PVLAN_EMOD_MASK (0x3 << \
  759. I40E_AQ_VSI_PVLAN_EMOD_SHIFT)
  760. #define I40E_AQ_VSI_PVLAN_EMOD_STR_BOTH 0x0
  761. #define I40E_AQ_VSI_PVLAN_EMOD_STR_UP 0x08
  762. #define I40E_AQ_VSI_PVLAN_EMOD_STR 0x10
  763. #define I40E_AQ_VSI_PVLAN_EMOD_NOTHING 0x18
  764. u8 pvlan_reserved[3];
  765. /* ingress egress up sections */
  766. __le32 ingress_table; /* bitmap, 3 bits per up */
  767. #define I40E_AQ_VSI_UP_TABLE_UP0_SHIFT 0
  768. #define I40E_AQ_VSI_UP_TABLE_UP0_MASK (0x7 << \
  769. I40E_AQ_VSI_UP_TABLE_UP0_SHIFT)
  770. #define I40E_AQ_VSI_UP_TABLE_UP1_SHIFT 3
  771. #define I40E_AQ_VSI_UP_TABLE_UP1_MASK (0x7 << \
  772. I40E_AQ_VSI_UP_TABLE_UP1_SHIFT)
  773. #define I40E_AQ_VSI_UP_TABLE_UP2_SHIFT 6
  774. #define I40E_AQ_VSI_UP_TABLE_UP2_MASK (0x7 << \
  775. I40E_AQ_VSI_UP_TABLE_UP2_SHIFT)
  776. #define I40E_AQ_VSI_UP_TABLE_UP3_SHIFT 9
  777. #define I40E_AQ_VSI_UP_TABLE_UP3_MASK (0x7 << \
  778. I40E_AQ_VSI_UP_TABLE_UP3_SHIFT)
  779. #define I40E_AQ_VSI_UP_TABLE_UP4_SHIFT 12
  780. #define I40E_AQ_VSI_UP_TABLE_UP4_MASK (0x7 << \
  781. I40E_AQ_VSI_UP_TABLE_UP4_SHIFT)
  782. #define I40E_AQ_VSI_UP_TABLE_UP5_SHIFT 15
  783. #define I40E_AQ_VSI_UP_TABLE_UP5_MASK (0x7 << \
  784. I40E_AQ_VSI_UP_TABLE_UP5_SHIFT)
  785. #define I40E_AQ_VSI_UP_TABLE_UP6_SHIFT 18
  786. #define I40E_AQ_VSI_UP_TABLE_UP6_MASK (0x7 << \
  787. I40E_AQ_VSI_UP_TABLE_UP6_SHIFT)
  788. #define I40E_AQ_VSI_UP_TABLE_UP7_SHIFT 21
  789. #define I40E_AQ_VSI_UP_TABLE_UP7_MASK (0x7 << \
  790. I40E_AQ_VSI_UP_TABLE_UP7_SHIFT)
  791. __le32 egress_table; /* same defines as for ingress table */
  792. /* cascaded PV section */
  793. __le16 cas_pv_tag;
  794. u8 cas_pv_flags;
  795. #define I40E_AQ_VSI_CAS_PV_TAGX_SHIFT 0x00
  796. #define I40E_AQ_VSI_CAS_PV_TAGX_MASK (0x03 << \
  797. I40E_AQ_VSI_CAS_PV_TAGX_SHIFT)
  798. #define I40E_AQ_VSI_CAS_PV_TAGX_LEAVE 0x00
  799. #define I40E_AQ_VSI_CAS_PV_TAGX_REMOVE 0x01
  800. #define I40E_AQ_VSI_CAS_PV_TAGX_COPY 0x02
  801. #define I40E_AQ_VSI_CAS_PV_INSERT_TAG 0x10
  802. #define I40E_AQ_VSI_CAS_PV_ETAG_PRUNE 0x20
  803. #define I40E_AQ_VSI_CAS_PV_ACCEPT_HOST_TAG 0x40
  804. u8 cas_pv_reserved;
  805. /* queue mapping section */
  806. __le16 mapping_flags;
  807. #define I40E_AQ_VSI_QUE_MAP_CONTIG 0x0
  808. #define I40E_AQ_VSI_QUE_MAP_NONCONTIG 0x1
  809. __le16 queue_mapping[16];
  810. #define I40E_AQ_VSI_QUEUE_SHIFT 0x0
  811. #define I40E_AQ_VSI_QUEUE_MASK (0x7FF << I40E_AQ_VSI_QUEUE_SHIFT)
  812. __le16 tc_mapping[8];
  813. #define I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT 0
  814. #define I40E_AQ_VSI_TC_QUE_OFFSET_MASK (0x1FF << \
  815. I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT)
  816. #define I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT 9
  817. #define I40E_AQ_VSI_TC_QUE_NUMBER_MASK (0x7 << \
  818. I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT)
  819. /* queueing option section */
  820. u8 queueing_opt_flags;
  821. #define I40E_AQ_VSI_QUE_OPT_MULTICAST_UDP_ENA 0x04
  822. #define I40E_AQ_VSI_QUE_OPT_UNICAST_UDP_ENA 0x08
  823. #define I40E_AQ_VSI_QUE_OPT_TCP_ENA 0x10
  824. #define I40E_AQ_VSI_QUE_OPT_FCOE_ENA 0x20
  825. #define I40E_AQ_VSI_QUE_OPT_RSS_LUT_PF 0x00
  826. #define I40E_AQ_VSI_QUE_OPT_RSS_LUT_VSI 0x40
  827. u8 queueing_opt_reserved[3];
  828. /* scheduler section */
  829. u8 up_enable_bits;
  830. u8 sched_reserved;
  831. /* outer up section */
  832. __le32 outer_up_table; /* same structure and defines as ingress tbl */
  833. u8 cmd_reserved[8];
  834. /* last 32 bytes are written by FW */
  835. __le16 qs_handle[8];
  836. #define I40E_AQ_VSI_QS_HANDLE_INVALID 0xFFFF
  837. __le16 stat_counter_idx;
  838. __le16 sched_id;
  839. u8 resp_reserved[12];
  840. };
  841. I40E_CHECK_STRUCT_LEN(128, i40e_aqc_vsi_properties_data);
  842. /* Add Port Virtualizer (direct 0x0220)
  843. * also used for update PV (direct 0x0221) but only flags are used
  844. * (IS_CTRL_PORT only works on add PV)
  845. */
  846. struct i40e_aqc_add_update_pv {
  847. __le16 command_flags;
  848. #define I40E_AQC_PV_FLAG_PV_TYPE 0x1
  849. #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_STAG_EN 0x2
  850. #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_ETAG_EN 0x4
  851. #define I40E_AQC_PV_FLAG_IS_CTRL_PORT 0x8
  852. __le16 uplink_seid;
  853. __le16 connected_seid;
  854. u8 reserved[10];
  855. };
  856. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv);
  857. struct i40e_aqc_add_update_pv_completion {
  858. /* reserved for update; for add also encodes error if rc == ENOSPC */
  859. __le16 pv_seid;
  860. #define I40E_AQC_PV_ERR_FLAG_NO_PV 0x1
  861. #define I40E_AQC_PV_ERR_FLAG_NO_SCHED 0x2
  862. #define I40E_AQC_PV_ERR_FLAG_NO_COUNTER 0x4
  863. #define I40E_AQC_PV_ERR_FLAG_NO_ENTRY 0x8
  864. u8 reserved[14];
  865. };
  866. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv_completion);
  867. /* Get PV Params (direct 0x0222)
  868. * uses i40e_aqc_switch_seid for the descriptor
  869. */
  870. struct i40e_aqc_get_pv_params_completion {
  871. __le16 seid;
  872. __le16 default_stag;
  873. __le16 pv_flags; /* same flags as add_pv */
  874. #define I40E_AQC_GET_PV_PV_TYPE 0x1
  875. #define I40E_AQC_GET_PV_FRWD_UNKNOWN_STAG 0x2
  876. #define I40E_AQC_GET_PV_FRWD_UNKNOWN_ETAG 0x4
  877. u8 reserved[8];
  878. __le16 default_port_seid;
  879. };
  880. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_pv_params_completion);
  881. /* Add VEB (direct 0x0230) */
  882. struct i40e_aqc_add_veb {
  883. __le16 uplink_seid;
  884. __le16 downlink_seid;
  885. __le16 veb_flags;
  886. #define I40E_AQC_ADD_VEB_FLOATING 0x1
  887. #define I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT 1
  888. #define I40E_AQC_ADD_VEB_PORT_TYPE_MASK (0x3 << \
  889. I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT)
  890. #define I40E_AQC_ADD_VEB_PORT_TYPE_DEFAULT 0x2
  891. #define I40E_AQC_ADD_VEB_PORT_TYPE_DATA 0x4
  892. #define I40E_AQC_ADD_VEB_ENABLE_L2_FILTER 0x8 /* deprecated */
  893. #define I40E_AQC_ADD_VEB_ENABLE_DISABLE_STATS 0x10
  894. u8 enable_tcs;
  895. u8 reserved[9];
  896. };
  897. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb);
  898. struct i40e_aqc_add_veb_completion {
  899. u8 reserved[6];
  900. __le16 switch_seid;
  901. /* also encodes error if rc == ENOSPC; codes are the same as add_pv */
  902. __le16 veb_seid;
  903. #define I40E_AQC_VEB_ERR_FLAG_NO_VEB 0x1
  904. #define I40E_AQC_VEB_ERR_FLAG_NO_SCHED 0x2
  905. #define I40E_AQC_VEB_ERR_FLAG_NO_COUNTER 0x4
  906. #define I40E_AQC_VEB_ERR_FLAG_NO_ENTRY 0x8
  907. __le16 statistic_index;
  908. __le16 vebs_used;
  909. __le16 vebs_free;
  910. };
  911. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb_completion);
  912. /* Get VEB Parameters (direct 0x0232)
  913. * uses i40e_aqc_switch_seid for the descriptor
  914. */
  915. struct i40e_aqc_get_veb_parameters_completion {
  916. __le16 seid;
  917. __le16 switch_id;
  918. __le16 veb_flags; /* only the first/last flags from 0x0230 is valid */
  919. __le16 statistic_index;
  920. __le16 vebs_used;
  921. __le16 vebs_free;
  922. u8 reserved[4];
  923. };
  924. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_veb_parameters_completion);
  925. /* Delete Element (direct 0x0243)
  926. * uses the generic i40e_aqc_switch_seid
  927. */
  928. /* Add MAC-VLAN (indirect 0x0250) */
  929. /* used for the command for most vlan commands */
  930. struct i40e_aqc_macvlan {
  931. __le16 num_addresses;
  932. __le16 seid[3];
  933. #define I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT 0
  934. #define I40E_AQC_MACVLAN_CMD_SEID_NUM_MASK (0x3FF << \
  935. I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT)
  936. #define I40E_AQC_MACVLAN_CMD_SEID_VALID 0x8000
  937. __le32 addr_high;
  938. __le32 addr_low;
  939. };
  940. I40E_CHECK_CMD_LENGTH(i40e_aqc_macvlan);
  941. /* indirect data for command and response */
  942. struct i40e_aqc_add_macvlan_element_data {
  943. u8 mac_addr[6];
  944. __le16 vlan_tag;
  945. __le16 flags;
  946. #define I40E_AQC_MACVLAN_ADD_PERFECT_MATCH 0x0001
  947. #define I40E_AQC_MACVLAN_ADD_HASH_MATCH 0x0002
  948. #define I40E_AQC_MACVLAN_ADD_IGNORE_VLAN 0x0004
  949. #define I40E_AQC_MACVLAN_ADD_TO_QUEUE 0x0008
  950. #define I40E_AQC_MACVLAN_ADD_USE_SHARED_MAC 0x0010
  951. __le16 queue_number;
  952. #define I40E_AQC_MACVLAN_CMD_QUEUE_SHIFT 0
  953. #define I40E_AQC_MACVLAN_CMD_QUEUE_MASK (0x7FF << \
  954. I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT)
  955. /* response section */
  956. u8 match_method;
  957. #define I40E_AQC_MM_PERFECT_MATCH 0x01
  958. #define I40E_AQC_MM_HASH_MATCH 0x02
  959. #define I40E_AQC_MM_ERR_NO_RES 0xFF
  960. u8 reserved1[3];
  961. };
  962. struct i40e_aqc_add_remove_macvlan_completion {
  963. __le16 perfect_mac_used;
  964. __le16 perfect_mac_free;
  965. __le16 unicast_hash_free;
  966. __le16 multicast_hash_free;
  967. __le32 addr_high;
  968. __le32 addr_low;
  969. };
  970. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_macvlan_completion);
  971. /* Remove MAC-VLAN (indirect 0x0251)
  972. * uses i40e_aqc_macvlan for the descriptor
  973. * data points to an array of num_addresses of elements
  974. */
  975. struct i40e_aqc_remove_macvlan_element_data {
  976. u8 mac_addr[6];
  977. __le16 vlan_tag;
  978. u8 flags;
  979. #define I40E_AQC_MACVLAN_DEL_PERFECT_MATCH 0x01
  980. #define I40E_AQC_MACVLAN_DEL_HASH_MATCH 0x02
  981. #define I40E_AQC_MACVLAN_DEL_IGNORE_VLAN 0x08
  982. #define I40E_AQC_MACVLAN_DEL_ALL_VSIS 0x10
  983. u8 reserved[3];
  984. /* reply section */
  985. u8 error_code;
  986. #define I40E_AQC_REMOVE_MACVLAN_SUCCESS 0x0
  987. #define I40E_AQC_REMOVE_MACVLAN_FAIL 0xFF
  988. u8 reply_reserved[3];
  989. };
  990. /* Add VLAN (indirect 0x0252)
  991. * Remove VLAN (indirect 0x0253)
  992. * use the generic i40e_aqc_macvlan for the command
  993. */
  994. struct i40e_aqc_add_remove_vlan_element_data {
  995. __le16 vlan_tag;
  996. u8 vlan_flags;
  997. /* flags for add VLAN */
  998. #define I40E_AQC_ADD_VLAN_LOCAL 0x1
  999. #define I40E_AQC_ADD_PVLAN_TYPE_SHIFT 1
  1000. #define I40E_AQC_ADD_PVLAN_TYPE_MASK (0x3 << I40E_AQC_ADD_PVLAN_TYPE_SHIFT)
  1001. #define I40E_AQC_ADD_PVLAN_TYPE_REGULAR 0x0
  1002. #define I40E_AQC_ADD_PVLAN_TYPE_PRIMARY 0x2
  1003. #define I40E_AQC_ADD_PVLAN_TYPE_SECONDARY 0x4
  1004. #define I40E_AQC_VLAN_PTYPE_SHIFT 3
  1005. #define I40E_AQC_VLAN_PTYPE_MASK (0x3 << I40E_AQC_VLAN_PTYPE_SHIFT)
  1006. #define I40E_AQC_VLAN_PTYPE_REGULAR_VSI 0x0
  1007. #define I40E_AQC_VLAN_PTYPE_PROMISC_VSI 0x8
  1008. #define I40E_AQC_VLAN_PTYPE_COMMUNITY_VSI 0x10
  1009. #define I40E_AQC_VLAN_PTYPE_ISOLATED_VSI 0x18
  1010. /* flags for remove VLAN */
  1011. #define I40E_AQC_REMOVE_VLAN_ALL 0x1
  1012. u8 reserved;
  1013. u8 result;
  1014. /* flags for add VLAN */
  1015. #define I40E_AQC_ADD_VLAN_SUCCESS 0x0
  1016. #define I40E_AQC_ADD_VLAN_FAIL_REQUEST 0xFE
  1017. #define I40E_AQC_ADD_VLAN_FAIL_RESOURCE 0xFF
  1018. /* flags for remove VLAN */
  1019. #define I40E_AQC_REMOVE_VLAN_SUCCESS 0x0
  1020. #define I40E_AQC_REMOVE_VLAN_FAIL 0xFF
  1021. u8 reserved1[3];
  1022. };
  1023. struct i40e_aqc_add_remove_vlan_completion {
  1024. u8 reserved[4];
  1025. __le16 vlans_used;
  1026. __le16 vlans_free;
  1027. __le32 addr_high;
  1028. __le32 addr_low;
  1029. };
  1030. /* Set VSI Promiscuous Modes (direct 0x0254) */
  1031. struct i40e_aqc_set_vsi_promiscuous_modes {
  1032. __le16 promiscuous_flags;
  1033. __le16 valid_flags;
  1034. /* flags used for both fields above */
  1035. #define I40E_AQC_SET_VSI_PROMISC_UNICAST 0x01
  1036. #define I40E_AQC_SET_VSI_PROMISC_MULTICAST 0x02
  1037. #define I40E_AQC_SET_VSI_PROMISC_BROADCAST 0x04
  1038. #define I40E_AQC_SET_VSI_DEFAULT 0x08
  1039. #define I40E_AQC_SET_VSI_PROMISC_VLAN 0x10
  1040. #define I40E_AQC_SET_VSI_PROMISC_TX 0x8000
  1041. __le16 seid;
  1042. #define I40E_AQC_VSI_PROM_CMD_SEID_MASK 0x3FF
  1043. __le16 vlan_tag;
  1044. #define I40E_AQC_SET_VSI_VLAN_MASK 0x0FFF
  1045. #define I40E_AQC_SET_VSI_VLAN_VALID 0x8000
  1046. u8 reserved[8];
  1047. };
  1048. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_vsi_promiscuous_modes);
  1049. /* Add S/E-tag command (direct 0x0255)
  1050. * Uses generic i40e_aqc_add_remove_tag_completion for completion
  1051. */
  1052. struct i40e_aqc_add_tag {
  1053. __le16 flags;
  1054. #define I40E_AQC_ADD_TAG_FLAG_TO_QUEUE 0x0001
  1055. __le16 seid;
  1056. #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT 0
  1057. #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_MASK (0x3FF << \
  1058. I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT)
  1059. __le16 tag;
  1060. __le16 queue_number;
  1061. u8 reserved[8];
  1062. };
  1063. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_tag);
  1064. struct i40e_aqc_add_remove_tag_completion {
  1065. u8 reserved[12];
  1066. __le16 tags_used;
  1067. __le16 tags_free;
  1068. };
  1069. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_tag_completion);
  1070. /* Remove S/E-tag command (direct 0x0256)
  1071. * Uses generic i40e_aqc_add_remove_tag_completion for completion
  1072. */
  1073. struct i40e_aqc_remove_tag {
  1074. __le16 seid;
  1075. #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT 0
  1076. #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_MASK (0x3FF << \
  1077. I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT)
  1078. __le16 tag;
  1079. u8 reserved[12];
  1080. };
  1081. I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_tag);
  1082. /* Add multicast E-Tag (direct 0x0257)
  1083. * del multicast E-Tag (direct 0x0258) only uses pv_seid and etag fields
  1084. * and no external data
  1085. */
  1086. struct i40e_aqc_add_remove_mcast_etag {
  1087. __le16 pv_seid;
  1088. __le16 etag;
  1089. u8 num_unicast_etags;
  1090. u8 reserved[3];
  1091. __le32 addr_high; /* address of array of 2-byte s-tags */
  1092. __le32 addr_low;
  1093. };
  1094. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag);
  1095. struct i40e_aqc_add_remove_mcast_etag_completion {
  1096. u8 reserved[4];
  1097. __le16 mcast_etags_used;
  1098. __le16 mcast_etags_free;
  1099. __le32 addr_high;
  1100. __le32 addr_low;
  1101. };
  1102. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag_completion);
  1103. /* Update S/E-Tag (direct 0x0259) */
  1104. struct i40e_aqc_update_tag {
  1105. __le16 seid;
  1106. #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT 0
  1107. #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_MASK (0x3FF << \
  1108. I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT)
  1109. __le16 old_tag;
  1110. __le16 new_tag;
  1111. u8 reserved[10];
  1112. };
  1113. I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag);
  1114. struct i40e_aqc_update_tag_completion {
  1115. u8 reserved[12];
  1116. __le16 tags_used;
  1117. __le16 tags_free;
  1118. };
  1119. I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag_completion);
  1120. /* Add Control Packet filter (direct 0x025A)
  1121. * Remove Control Packet filter (direct 0x025B)
  1122. * uses the i40e_aqc_add_oveb_cloud,
  1123. * and the generic direct completion structure
  1124. */
  1125. struct i40e_aqc_add_remove_control_packet_filter {
  1126. u8 mac[6];
  1127. __le16 etype;
  1128. __le16 flags;
  1129. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_IGNORE_MAC 0x0001
  1130. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_DROP 0x0002
  1131. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TO_QUEUE 0x0004
  1132. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TX 0x0008
  1133. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_RX 0x0000
  1134. __le16 seid;
  1135. #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT 0
  1136. #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_MASK (0x3FF << \
  1137. I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT)
  1138. __le16 queue;
  1139. u8 reserved[2];
  1140. };
  1141. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter);
  1142. struct i40e_aqc_add_remove_control_packet_filter_completion {
  1143. __le16 mac_etype_used;
  1144. __le16 etype_used;
  1145. __le16 mac_etype_free;
  1146. __le16 etype_free;
  1147. u8 reserved[8];
  1148. };
  1149. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter_completion);
  1150. /* Add Cloud filters (indirect 0x025C)
  1151. * Remove Cloud filters (indirect 0x025D)
  1152. * uses the i40e_aqc_add_remove_cloud_filters,
  1153. * and the generic indirect completion structure
  1154. */
  1155. struct i40e_aqc_add_remove_cloud_filters {
  1156. u8 num_filters;
  1157. u8 reserved;
  1158. __le16 seid;
  1159. #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT 0
  1160. #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_MASK (0x3FF << \
  1161. I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT)
  1162. u8 big_buffer_flag;
  1163. #define I40E_AQC_ADD_CLOUD_CMD_BB 1
  1164. u8 reserved2[3];
  1165. __le32 addr_high;
  1166. __le32 addr_low;
  1167. };
  1168. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_cloud_filters);
  1169. struct i40e_aqc_cloud_filters_element_data {
  1170. u8 outer_mac[6];
  1171. u8 inner_mac[6];
  1172. __le16 inner_vlan;
  1173. union {
  1174. struct {
  1175. u8 reserved[12];
  1176. u8 data[4];
  1177. } v4;
  1178. struct {
  1179. u8 data[16];
  1180. } v6;
  1181. struct {
  1182. __le16 data[8];
  1183. } raw_v6;
  1184. } ipaddr;
  1185. __le16 flags;
  1186. #define I40E_AQC_ADD_CLOUD_FILTER_SHIFT 0
  1187. #define I40E_AQC_ADD_CLOUD_FILTER_MASK (0x3F << \
  1188. I40E_AQC_ADD_CLOUD_FILTER_SHIFT)
  1189. /* 0x0000 reserved */
  1190. #define I40E_AQC_ADD_CLOUD_FILTER_OIP 0x0001
  1191. /* 0x0002 reserved */
  1192. #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN 0x0003
  1193. #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN_TEN_ID 0x0004
  1194. /* 0x0005 reserved */
  1195. #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_TEN_ID 0x0006
  1196. /* 0x0007 reserved */
  1197. /* 0x0008 reserved */
  1198. #define I40E_AQC_ADD_CLOUD_FILTER_OMAC 0x0009
  1199. #define I40E_AQC_ADD_CLOUD_FILTER_IMAC 0x000A
  1200. #define I40E_AQC_ADD_CLOUD_FILTER_OMAC_TEN_ID_IMAC 0x000B
  1201. #define I40E_AQC_ADD_CLOUD_FILTER_IIP 0x000C
  1202. /* 0x0010 to 0x0017 is for custom filters */
  1203. #define I40E_AQC_ADD_CLOUD_FILTER_IP_PORT 0x0010 /* Dest IP + L4 Port */
  1204. #define I40E_AQC_ADD_CLOUD_FILTER_MAC_PORT 0x0011 /* Dest MAC + L4 Port */
  1205. #define I40E_AQC_ADD_CLOUD_FILTER_MAC_VLAN_PORT 0x0012 /* Dest MAC + VLAN + L4 Port */
  1206. #define I40E_AQC_ADD_CLOUD_FLAGS_TO_QUEUE 0x0080
  1207. #define I40E_AQC_ADD_CLOUD_VNK_SHIFT 6
  1208. #define I40E_AQC_ADD_CLOUD_VNK_MASK 0x00C0
  1209. #define I40E_AQC_ADD_CLOUD_FLAGS_IPV4 0
  1210. #define I40E_AQC_ADD_CLOUD_FLAGS_IPV6 0x0100
  1211. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_SHIFT 9
  1212. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_MASK 0x1E00
  1213. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN 0
  1214. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_NVGRE_OMAC 1
  1215. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_GENEVE 2
  1216. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_IP 3
  1217. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_RESERVED 4
  1218. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN_GPE 5
  1219. #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_OUTER_MAC 0x2000
  1220. #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_INNER_MAC 0x4000
  1221. #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_OUTER_IP 0x8000
  1222. __le32 tenant_id;
  1223. u8 reserved[4];
  1224. __le16 queue_number;
  1225. #define I40E_AQC_ADD_CLOUD_QUEUE_SHIFT 0
  1226. #define I40E_AQC_ADD_CLOUD_QUEUE_MASK (0x7FF << \
  1227. I40E_AQC_ADD_CLOUD_QUEUE_SHIFT)
  1228. u8 reserved2[14];
  1229. /* response section */
  1230. u8 allocation_result;
  1231. #define I40E_AQC_ADD_CLOUD_FILTER_SUCCESS 0x0
  1232. #define I40E_AQC_ADD_CLOUD_FILTER_FAIL 0xFF
  1233. u8 response_reserved[7];
  1234. };
  1235. I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_cloud_filters_element_data);
  1236. /* i40e_aqc_cloud_filters_element_bb is used when
  1237. * I40E_AQC_ADD_CLOUD_CMD_BB flag is set.
  1238. */
  1239. struct i40e_aqc_cloud_filters_element_bb {
  1240. struct i40e_aqc_cloud_filters_element_data element;
  1241. u16 general_fields[32];
  1242. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD0 0
  1243. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD1 1
  1244. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD2 2
  1245. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD0 3
  1246. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD1 4
  1247. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD2 5
  1248. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD0 6
  1249. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD1 7
  1250. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD2 8
  1251. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD0 9
  1252. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD1 10
  1253. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD2 11
  1254. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X14_WORD0 12
  1255. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X14_WORD1 13
  1256. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X14_WORD2 14
  1257. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD0 15
  1258. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD1 16
  1259. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD2 17
  1260. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD3 18
  1261. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD4 19
  1262. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD5 20
  1263. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD6 21
  1264. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X16_WORD7 22
  1265. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD0 23
  1266. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD1 24
  1267. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD2 25
  1268. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD3 26
  1269. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD4 27
  1270. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD5 28
  1271. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD6 29
  1272. #define I40E_AQC_ADD_CLOUD_FV_FLU_0X17_WORD7 30
  1273. };
  1274. I40E_CHECK_STRUCT_LEN(0x80, i40e_aqc_cloud_filters_element_bb);
  1275. struct i40e_aqc_remove_cloud_filters_completion {
  1276. __le16 perfect_ovlan_used;
  1277. __le16 perfect_ovlan_free;
  1278. __le16 vlan_used;
  1279. __le16 vlan_free;
  1280. __le32 addr_high;
  1281. __le32 addr_low;
  1282. };
  1283. I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_cloud_filters_completion);
  1284. /* Replace filter Command 0x025F
  1285. * uses the i40e_aqc_replace_cloud_filters,
  1286. * and the generic indirect completion structure
  1287. */
  1288. struct i40e_filter_data {
  1289. u8 filter_type;
  1290. u8 input[3];
  1291. };
  1292. I40E_CHECK_STRUCT_LEN(4, i40e_filter_data);
  1293. struct i40e_aqc_replace_cloud_filters_cmd {
  1294. u8 valid_flags;
  1295. #define I40E_AQC_REPLACE_L1_FILTER 0x0
  1296. #define I40E_AQC_REPLACE_CLOUD_FILTER 0x1
  1297. #define I40E_AQC_GET_CLOUD_FILTERS 0x2
  1298. #define I40E_AQC_MIRROR_CLOUD_FILTER 0x4
  1299. #define I40E_AQC_HIGH_PRIORITY_CLOUD_FILTER 0x8
  1300. u8 old_filter_type;
  1301. u8 new_filter_type;
  1302. u8 tr_bit;
  1303. u8 reserved[4];
  1304. __le32 addr_high;
  1305. __le32 addr_low;
  1306. };
  1307. I40E_CHECK_CMD_LENGTH(i40e_aqc_replace_cloud_filters_cmd);
  1308. struct i40e_aqc_replace_cloud_filters_cmd_buf {
  1309. u8 data[32];
  1310. /* Filter type INPUT codes*/
  1311. #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_ENTRIES_MAX 3
  1312. #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED BIT(7)
  1313. /* Field Vector offsets */
  1314. #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_MAC_DA 0
  1315. #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG_ETH 6
  1316. #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG 7
  1317. #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_VLAN 8
  1318. #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG_OVLAN 9
  1319. #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG_IVLAN 10
  1320. #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_TUNNLE_KEY 11
  1321. #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_IMAC 12
  1322. /* big FLU */
  1323. #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_IP_DA 14
  1324. /* big FLU */
  1325. #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_OIP_DA 15
  1326. #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_INNER_VLAN 37
  1327. struct i40e_filter_data filters[8];
  1328. };
  1329. I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_replace_cloud_filters_cmd_buf);
  1330. /* Add Mirror Rule (indirect or direct 0x0260)
  1331. * Delete Mirror Rule (indirect or direct 0x0261)
  1332. * note: some rule types (4,5) do not use an external buffer.
  1333. * take care to set the flags correctly.
  1334. */
  1335. struct i40e_aqc_add_delete_mirror_rule {
  1336. __le16 seid;
  1337. __le16 rule_type;
  1338. #define I40E_AQC_MIRROR_RULE_TYPE_SHIFT 0
  1339. #define I40E_AQC_MIRROR_RULE_TYPE_MASK (0x7 << \
  1340. I40E_AQC_MIRROR_RULE_TYPE_SHIFT)
  1341. #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_INGRESS 1
  1342. #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_EGRESS 2
  1343. #define I40E_AQC_MIRROR_RULE_TYPE_VLAN 3
  1344. #define I40E_AQC_MIRROR_RULE_TYPE_ALL_INGRESS 4
  1345. #define I40E_AQC_MIRROR_RULE_TYPE_ALL_EGRESS 5
  1346. __le16 num_entries;
  1347. __le16 destination; /* VSI for add, rule id for delete */
  1348. __le32 addr_high; /* address of array of 2-byte VSI or VLAN ids */
  1349. __le32 addr_low;
  1350. };
  1351. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule);
  1352. struct i40e_aqc_add_delete_mirror_rule_completion {
  1353. u8 reserved[2];
  1354. __le16 rule_id; /* only used on add */
  1355. __le16 mirror_rules_used;
  1356. __le16 mirror_rules_free;
  1357. __le32 addr_high;
  1358. __le32 addr_low;
  1359. };
  1360. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule_completion);
  1361. /* Dynamic Device Personalization */
  1362. struct i40e_aqc_write_personalization_profile {
  1363. u8 flags;
  1364. u8 reserved[3];
  1365. __le32 profile_track_id;
  1366. __le32 addr_high;
  1367. __le32 addr_low;
  1368. };
  1369. I40E_CHECK_CMD_LENGTH(i40e_aqc_write_personalization_profile);
  1370. struct i40e_aqc_write_ddp_resp {
  1371. __le32 error_offset;
  1372. __le32 error_info;
  1373. __le32 addr_high;
  1374. __le32 addr_low;
  1375. };
  1376. struct i40e_aqc_get_applied_profiles {
  1377. u8 flags;
  1378. #define I40E_AQC_GET_DDP_GET_CONF 0x1
  1379. #define I40E_AQC_GET_DDP_GET_RDPU_CONF 0x2
  1380. u8 rsv[3];
  1381. __le32 reserved;
  1382. __le32 addr_high;
  1383. __le32 addr_low;
  1384. };
  1385. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_applied_profiles);
  1386. /* DCB 0x03xx*/
  1387. /* PFC Ignore (direct 0x0301)
  1388. * the command and response use the same descriptor structure
  1389. */
  1390. struct i40e_aqc_pfc_ignore {
  1391. u8 tc_bitmap;
  1392. u8 command_flags; /* unused on response */
  1393. #define I40E_AQC_PFC_IGNORE_SET 0x80
  1394. #define I40E_AQC_PFC_IGNORE_CLEAR 0x0
  1395. u8 reserved[14];
  1396. };
  1397. I40E_CHECK_CMD_LENGTH(i40e_aqc_pfc_ignore);
  1398. /* DCB Update (direct 0x0302) uses the i40e_aq_desc structure
  1399. * with no parameters
  1400. */
  1401. /* TX scheduler 0x04xx */
  1402. /* Almost all the indirect commands use
  1403. * this generic struct to pass the SEID in param0
  1404. */
  1405. struct i40e_aqc_tx_sched_ind {
  1406. __le16 vsi_seid;
  1407. u8 reserved[6];
  1408. __le32 addr_high;
  1409. __le32 addr_low;
  1410. };
  1411. I40E_CHECK_CMD_LENGTH(i40e_aqc_tx_sched_ind);
  1412. /* Several commands respond with a set of queue set handles */
  1413. struct i40e_aqc_qs_handles_resp {
  1414. __le16 qs_handles[8];
  1415. };
  1416. /* Configure VSI BW limits (direct 0x0400) */
  1417. struct i40e_aqc_configure_vsi_bw_limit {
  1418. __le16 vsi_seid;
  1419. u8 reserved[2];
  1420. __le16 credit;
  1421. u8 reserved1[2];
  1422. u8 max_credit; /* 0-3, limit = 2^max */
  1423. u8 reserved2[7];
  1424. };
  1425. I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_vsi_bw_limit);
  1426. /* Configure VSI Bandwidth Limit per Traffic Type (indirect 0x0406)
  1427. * responds with i40e_aqc_qs_handles_resp
  1428. */
  1429. struct i40e_aqc_configure_vsi_ets_sla_bw_data {
  1430. u8 tc_valid_bits;
  1431. u8 reserved[15];
  1432. __le16 tc_bw_credits[8]; /* FW writesback QS handles here */
  1433. /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
  1434. __le16 tc_bw_max[2];
  1435. u8 reserved1[28];
  1436. };
  1437. I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_configure_vsi_ets_sla_bw_data);
  1438. /* Configure VSI Bandwidth Allocation per Traffic Type (indirect 0x0407)
  1439. * responds with i40e_aqc_qs_handles_resp
  1440. */
  1441. struct i40e_aqc_configure_vsi_tc_bw_data {
  1442. u8 tc_valid_bits;
  1443. u8 reserved[3];
  1444. u8 tc_bw_credits[8];
  1445. u8 reserved1[4];
  1446. __le16 qs_handles[8];
  1447. };
  1448. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_vsi_tc_bw_data);
  1449. /* Query vsi bw configuration (indirect 0x0408) */
  1450. struct i40e_aqc_query_vsi_bw_config_resp {
  1451. u8 tc_valid_bits;
  1452. u8 tc_suspended_bits;
  1453. u8 reserved[14];
  1454. __le16 qs_handles[8];
  1455. u8 reserved1[4];
  1456. __le16 port_bw_limit;
  1457. u8 reserved2[2];
  1458. u8 max_bw; /* 0-3, limit = 2^max */
  1459. u8 reserved3[23];
  1460. };
  1461. I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_vsi_bw_config_resp);
  1462. /* Query VSI Bandwidth Allocation per Traffic Type (indirect 0x040A) */
  1463. struct i40e_aqc_query_vsi_ets_sla_config_resp {
  1464. u8 tc_valid_bits;
  1465. u8 reserved[3];
  1466. u8 share_credits[8];
  1467. __le16 credits[8];
  1468. /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
  1469. __le16 tc_bw_max[2];
  1470. };
  1471. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_vsi_ets_sla_config_resp);
  1472. /* Configure Switching Component Bandwidth Limit (direct 0x0410) */
  1473. struct i40e_aqc_configure_switching_comp_bw_limit {
  1474. __le16 seid;
  1475. u8 reserved[2];
  1476. __le16 credit;
  1477. u8 reserved1[2];
  1478. u8 max_bw; /* 0-3, limit = 2^max */
  1479. u8 reserved2[7];
  1480. };
  1481. I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_switching_comp_bw_limit);
  1482. /* Enable Physical Port ETS (indirect 0x0413)
  1483. * Modify Physical Port ETS (indirect 0x0414)
  1484. * Disable Physical Port ETS (indirect 0x0415)
  1485. */
  1486. struct i40e_aqc_configure_switching_comp_ets_data {
  1487. u8 reserved[4];
  1488. u8 tc_valid_bits;
  1489. u8 seepage;
  1490. #define I40E_AQ_ETS_SEEPAGE_EN_MASK 0x1
  1491. u8 tc_strict_priority_flags;
  1492. u8 reserved1[17];
  1493. u8 tc_bw_share_credits[8];
  1494. u8 reserved2[96];
  1495. };
  1496. I40E_CHECK_STRUCT_LEN(0x80, i40e_aqc_configure_switching_comp_ets_data);
  1497. /* Configure Switching Component Bandwidth Limits per Tc (indirect 0x0416) */
  1498. struct i40e_aqc_configure_switching_comp_ets_bw_limit_data {
  1499. u8 tc_valid_bits;
  1500. u8 reserved[15];
  1501. __le16 tc_bw_credit[8];
  1502. /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
  1503. __le16 tc_bw_max[2];
  1504. u8 reserved1[28];
  1505. };
  1506. I40E_CHECK_STRUCT_LEN(0x40,
  1507. i40e_aqc_configure_switching_comp_ets_bw_limit_data);
  1508. /* Configure Switching Component Bandwidth Allocation per Tc
  1509. * (indirect 0x0417)
  1510. */
  1511. struct i40e_aqc_configure_switching_comp_bw_config_data {
  1512. u8 tc_valid_bits;
  1513. u8 reserved[2];
  1514. u8 absolute_credits; /* bool */
  1515. u8 tc_bw_share_credits[8];
  1516. u8 reserved1[20];
  1517. };
  1518. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_switching_comp_bw_config_data);
  1519. /* Query Switching Component Configuration (indirect 0x0418) */
  1520. struct i40e_aqc_query_switching_comp_ets_config_resp {
  1521. u8 tc_valid_bits;
  1522. u8 reserved[35];
  1523. __le16 port_bw_limit;
  1524. u8 reserved1[2];
  1525. u8 tc_bw_max; /* 0-3, limit = 2^max */
  1526. u8 reserved2[23];
  1527. };
  1528. I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_switching_comp_ets_config_resp);
  1529. /* Query PhysicalPort ETS Configuration (indirect 0x0419) */
  1530. struct i40e_aqc_query_port_ets_config_resp {
  1531. u8 reserved[4];
  1532. u8 tc_valid_bits;
  1533. u8 reserved1;
  1534. u8 tc_strict_priority_bits;
  1535. u8 reserved2;
  1536. u8 tc_bw_share_credits[8];
  1537. __le16 tc_bw_limits[8];
  1538. /* 4 bits per tc 0-7, 4th bit reserved, limit = 2^max */
  1539. __le16 tc_bw_max[2];
  1540. u8 reserved3[32];
  1541. };
  1542. I40E_CHECK_STRUCT_LEN(0x44, i40e_aqc_query_port_ets_config_resp);
  1543. /* Query Switching Component Bandwidth Allocation per Traffic Type
  1544. * (indirect 0x041A)
  1545. */
  1546. struct i40e_aqc_query_switching_comp_bw_config_resp {
  1547. u8 tc_valid_bits;
  1548. u8 reserved[2];
  1549. u8 absolute_credits_enable; /* bool */
  1550. u8 tc_bw_share_credits[8];
  1551. __le16 tc_bw_limits[8];
  1552. /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
  1553. __le16 tc_bw_max[2];
  1554. };
  1555. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_switching_comp_bw_config_resp);
  1556. /* Suspend/resume port TX traffic
  1557. * (direct 0x041B and 0x041C) uses the generic SEID struct
  1558. */
  1559. /* Configure partition BW
  1560. * (indirect 0x041D)
  1561. */
  1562. struct i40e_aqc_configure_partition_bw_data {
  1563. __le16 pf_valid_bits;
  1564. u8 min_bw[16]; /* guaranteed bandwidth */
  1565. u8 max_bw[16]; /* bandwidth limit */
  1566. };
  1567. I40E_CHECK_STRUCT_LEN(0x22, i40e_aqc_configure_partition_bw_data);
  1568. /* Get and set the active HMC resource profile and status.
  1569. * (direct 0x0500) and (direct 0x0501)
  1570. */
  1571. struct i40e_aq_get_set_hmc_resource_profile {
  1572. u8 pm_profile;
  1573. u8 pe_vf_enabled;
  1574. u8 reserved[14];
  1575. };
  1576. I40E_CHECK_CMD_LENGTH(i40e_aq_get_set_hmc_resource_profile);
  1577. enum i40e_aq_hmc_profile {
  1578. /* I40E_HMC_PROFILE_NO_CHANGE = 0, reserved */
  1579. I40E_HMC_PROFILE_DEFAULT = 1,
  1580. I40E_HMC_PROFILE_FAVOR_VF = 2,
  1581. I40E_HMC_PROFILE_EQUAL = 3,
  1582. };
  1583. /* Get PHY Abilities (indirect 0x0600) uses the generic indirect struct */
  1584. /* set in param0 for get phy abilities to report qualified modules */
  1585. #define I40E_AQ_PHY_REPORT_QUALIFIED_MODULES 0x0001
  1586. #define I40E_AQ_PHY_REPORT_INITIAL_VALUES 0x0002
  1587. enum i40e_aq_phy_type {
  1588. I40E_PHY_TYPE_SGMII = 0x0,
  1589. I40E_PHY_TYPE_1000BASE_KX = 0x1,
  1590. I40E_PHY_TYPE_10GBASE_KX4 = 0x2,
  1591. I40E_PHY_TYPE_10GBASE_KR = 0x3,
  1592. I40E_PHY_TYPE_40GBASE_KR4 = 0x4,
  1593. I40E_PHY_TYPE_XAUI = 0x5,
  1594. I40E_PHY_TYPE_XFI = 0x6,
  1595. I40E_PHY_TYPE_SFI = 0x7,
  1596. I40E_PHY_TYPE_XLAUI = 0x8,
  1597. I40E_PHY_TYPE_XLPPI = 0x9,
  1598. I40E_PHY_TYPE_40GBASE_CR4_CU = 0xA,
  1599. I40E_PHY_TYPE_10GBASE_CR1_CU = 0xB,
  1600. I40E_PHY_TYPE_10GBASE_AOC = 0xC,
  1601. I40E_PHY_TYPE_40GBASE_AOC = 0xD,
  1602. I40E_PHY_TYPE_UNRECOGNIZED = 0xE,
  1603. I40E_PHY_TYPE_UNSUPPORTED = 0xF,
  1604. I40E_PHY_TYPE_100BASE_TX = 0x11,
  1605. I40E_PHY_TYPE_1000BASE_T = 0x12,
  1606. I40E_PHY_TYPE_10GBASE_T = 0x13,
  1607. I40E_PHY_TYPE_10GBASE_SR = 0x14,
  1608. I40E_PHY_TYPE_10GBASE_LR = 0x15,
  1609. I40E_PHY_TYPE_10GBASE_SFPP_CU = 0x16,
  1610. I40E_PHY_TYPE_10GBASE_CR1 = 0x17,
  1611. I40E_PHY_TYPE_40GBASE_CR4 = 0x18,
  1612. I40E_PHY_TYPE_40GBASE_SR4 = 0x19,
  1613. I40E_PHY_TYPE_40GBASE_LR4 = 0x1A,
  1614. I40E_PHY_TYPE_1000BASE_SX = 0x1B,
  1615. I40E_PHY_TYPE_1000BASE_LX = 0x1C,
  1616. I40E_PHY_TYPE_1000BASE_T_OPTICAL = 0x1D,
  1617. I40E_PHY_TYPE_20GBASE_KR2 = 0x1E,
  1618. I40E_PHY_TYPE_25GBASE_KR = 0x1F,
  1619. I40E_PHY_TYPE_25GBASE_CR = 0x20,
  1620. I40E_PHY_TYPE_25GBASE_SR = 0x21,
  1621. I40E_PHY_TYPE_25GBASE_LR = 0x22,
  1622. I40E_PHY_TYPE_25GBASE_AOC = 0x23,
  1623. I40E_PHY_TYPE_25GBASE_ACC = 0x24,
  1624. I40E_PHY_TYPE_MAX,
  1625. I40E_PHY_TYPE_NOT_SUPPORTED_HIGH_TEMP = 0xFD,
  1626. I40E_PHY_TYPE_EMPTY = 0xFE,
  1627. I40E_PHY_TYPE_DEFAULT = 0xFF,
  1628. };
  1629. #define I40E_LINK_SPEED_100MB_SHIFT 0x1
  1630. #define I40E_LINK_SPEED_1000MB_SHIFT 0x2
  1631. #define I40E_LINK_SPEED_10GB_SHIFT 0x3
  1632. #define I40E_LINK_SPEED_40GB_SHIFT 0x4
  1633. #define I40E_LINK_SPEED_20GB_SHIFT 0x5
  1634. #define I40E_LINK_SPEED_25GB_SHIFT 0x6
  1635. enum i40e_aq_link_speed {
  1636. I40E_LINK_SPEED_UNKNOWN = 0,
  1637. I40E_LINK_SPEED_100MB = BIT(I40E_LINK_SPEED_100MB_SHIFT),
  1638. I40E_LINK_SPEED_1GB = BIT(I40E_LINK_SPEED_1000MB_SHIFT),
  1639. I40E_LINK_SPEED_10GB = BIT(I40E_LINK_SPEED_10GB_SHIFT),
  1640. I40E_LINK_SPEED_40GB = BIT(I40E_LINK_SPEED_40GB_SHIFT),
  1641. I40E_LINK_SPEED_20GB = BIT(I40E_LINK_SPEED_20GB_SHIFT),
  1642. I40E_LINK_SPEED_25GB = BIT(I40E_LINK_SPEED_25GB_SHIFT),
  1643. };
  1644. struct i40e_aqc_module_desc {
  1645. u8 oui[3];
  1646. u8 reserved1;
  1647. u8 part_number[16];
  1648. u8 revision[4];
  1649. u8 reserved2[8];
  1650. };
  1651. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_module_desc);
  1652. struct i40e_aq_get_phy_abilities_resp {
  1653. __le32 phy_type; /* bitmap using the above enum for offsets */
  1654. u8 link_speed; /* bitmap using the above enum bit patterns */
  1655. u8 abilities;
  1656. #define I40E_AQ_PHY_FLAG_PAUSE_TX 0x01
  1657. #define I40E_AQ_PHY_FLAG_PAUSE_RX 0x02
  1658. #define I40E_AQ_PHY_FLAG_LOW_POWER 0x04
  1659. #define I40E_AQ_PHY_LINK_ENABLED 0x08
  1660. #define I40E_AQ_PHY_AN_ENABLED 0x10
  1661. #define I40E_AQ_PHY_FLAG_MODULE_QUAL 0x20
  1662. #define I40E_AQ_PHY_FEC_ABILITY_KR 0x40
  1663. #define I40E_AQ_PHY_FEC_ABILITY_RS 0x80
  1664. __le16 eee_capability;
  1665. #define I40E_AQ_EEE_100BASE_TX 0x0002
  1666. #define I40E_AQ_EEE_1000BASE_T 0x0004
  1667. #define I40E_AQ_EEE_10GBASE_T 0x0008
  1668. #define I40E_AQ_EEE_1000BASE_KX 0x0010
  1669. #define I40E_AQ_EEE_10GBASE_KX4 0x0020
  1670. #define I40E_AQ_EEE_10GBASE_KR 0x0040
  1671. __le32 eeer_val;
  1672. u8 d3_lpan;
  1673. #define I40E_AQ_SET_PHY_D3_LPAN_ENA 0x01
  1674. u8 phy_type_ext;
  1675. #define I40E_AQ_PHY_TYPE_EXT_25G_KR 0X01
  1676. #define I40E_AQ_PHY_TYPE_EXT_25G_CR 0X02
  1677. #define I40E_AQ_PHY_TYPE_EXT_25G_SR 0x04
  1678. #define I40E_AQ_PHY_TYPE_EXT_25G_LR 0x08
  1679. #define I40E_AQ_PHY_TYPE_EXT_25G_AOC 0x10
  1680. #define I40E_AQ_PHY_TYPE_EXT_25G_ACC 0x20
  1681. u8 fec_cfg_curr_mod_ext_info;
  1682. #define I40E_AQ_ENABLE_FEC_KR 0x01
  1683. #define I40E_AQ_ENABLE_FEC_RS 0x02
  1684. #define I40E_AQ_REQUEST_FEC_KR 0x04
  1685. #define I40E_AQ_REQUEST_FEC_RS 0x08
  1686. #define I40E_AQ_ENABLE_FEC_AUTO 0x10
  1687. #define I40E_AQ_FEC
  1688. #define I40E_AQ_MODULE_TYPE_EXT_MASK 0xE0
  1689. #define I40E_AQ_MODULE_TYPE_EXT_SHIFT 5
  1690. u8 ext_comp_code;
  1691. u8 phy_id[4];
  1692. u8 module_type[3];
  1693. u8 qualified_module_count;
  1694. #define I40E_AQ_PHY_MAX_QMS 16
  1695. struct i40e_aqc_module_desc qualified_module[I40E_AQ_PHY_MAX_QMS];
  1696. };
  1697. I40E_CHECK_STRUCT_LEN(0x218, i40e_aq_get_phy_abilities_resp);
  1698. /* Set PHY Config (direct 0x0601) */
  1699. struct i40e_aq_set_phy_config { /* same bits as above in all */
  1700. __le32 phy_type;
  1701. u8 link_speed;
  1702. u8 abilities;
  1703. /* bits 0-2 use the values from get_phy_abilities_resp */
  1704. #define I40E_AQ_PHY_ENABLE_LINK 0x08
  1705. #define I40E_AQ_PHY_ENABLE_AN 0x10
  1706. #define I40E_AQ_PHY_ENABLE_ATOMIC_LINK 0x20
  1707. __le16 eee_capability;
  1708. __le32 eeer;
  1709. u8 low_power_ctrl;
  1710. u8 phy_type_ext;
  1711. #define I40E_AQ_PHY_TYPE_EXT_25G_KR 0X01
  1712. #define I40E_AQ_PHY_TYPE_EXT_25G_CR 0X02
  1713. #define I40E_AQ_PHY_TYPE_EXT_25G_SR 0x04
  1714. #define I40E_AQ_PHY_TYPE_EXT_25G_LR 0x08
  1715. u8 fec_config;
  1716. #define I40E_AQ_SET_FEC_ABILITY_KR BIT(0)
  1717. #define I40E_AQ_SET_FEC_ABILITY_RS BIT(1)
  1718. #define I40E_AQ_SET_FEC_REQUEST_KR BIT(2)
  1719. #define I40E_AQ_SET_FEC_REQUEST_RS BIT(3)
  1720. #define I40E_AQ_SET_FEC_AUTO BIT(4)
  1721. #define I40E_AQ_PHY_FEC_CONFIG_SHIFT 0x0
  1722. #define I40E_AQ_PHY_FEC_CONFIG_MASK (0x1F << I40E_AQ_PHY_FEC_CONFIG_SHIFT)
  1723. u8 reserved;
  1724. };
  1725. I40E_CHECK_CMD_LENGTH(i40e_aq_set_phy_config);
  1726. /* Set MAC Config command data structure (direct 0x0603) */
  1727. struct i40e_aq_set_mac_config {
  1728. __le16 max_frame_size;
  1729. u8 params;
  1730. #define I40E_AQ_SET_MAC_CONFIG_CRC_EN 0x04
  1731. #define I40E_AQ_SET_MAC_CONFIG_PACING_MASK 0x78
  1732. #define I40E_AQ_SET_MAC_CONFIG_PACING_SHIFT 3
  1733. #define I40E_AQ_SET_MAC_CONFIG_PACING_NONE 0x0
  1734. #define I40E_AQ_SET_MAC_CONFIG_PACING_1B_13TX 0xF
  1735. #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_9TX 0x9
  1736. #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_4TX 0x8
  1737. #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_7TX 0x7
  1738. #define I40E_AQ_SET_MAC_CONFIG_PACING_2DW_3TX 0x6
  1739. #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_1TX 0x5
  1740. #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_2TX 0x4
  1741. #define I40E_AQ_SET_MAC_CONFIG_PACING_7DW_3TX 0x3
  1742. #define I40E_AQ_SET_MAC_CONFIG_PACING_4DW_1TX 0x2
  1743. #define I40E_AQ_SET_MAC_CONFIG_PACING_9DW_1TX 0x1
  1744. u8 tx_timer_priority; /* bitmap */
  1745. __le16 tx_timer_value;
  1746. __le16 fc_refresh_threshold;
  1747. u8 reserved[8];
  1748. };
  1749. I40E_CHECK_CMD_LENGTH(i40e_aq_set_mac_config);
  1750. /* Restart Auto-Negotiation (direct 0x605) */
  1751. struct i40e_aqc_set_link_restart_an {
  1752. u8 command;
  1753. #define I40E_AQ_PHY_RESTART_AN 0x02
  1754. #define I40E_AQ_PHY_LINK_ENABLE 0x04
  1755. u8 reserved[15];
  1756. };
  1757. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_link_restart_an);
  1758. /* Get Link Status cmd & response data structure (direct 0x0607) */
  1759. struct i40e_aqc_get_link_status {
  1760. __le16 command_flags; /* only field set on command */
  1761. #define I40E_AQ_LSE_MASK 0x3
  1762. #define I40E_AQ_LSE_NOP 0x0
  1763. #define I40E_AQ_LSE_DISABLE 0x2
  1764. #define I40E_AQ_LSE_ENABLE 0x3
  1765. /* only response uses this flag */
  1766. #define I40E_AQ_LSE_IS_ENABLED 0x1
  1767. u8 phy_type; /* i40e_aq_phy_type */
  1768. u8 link_speed; /* i40e_aq_link_speed */
  1769. u8 link_info;
  1770. #define I40E_AQ_LINK_UP 0x01 /* obsolete */
  1771. #define I40E_AQ_LINK_UP_FUNCTION 0x01
  1772. #define I40E_AQ_LINK_FAULT 0x02
  1773. #define I40E_AQ_LINK_FAULT_TX 0x04
  1774. #define I40E_AQ_LINK_FAULT_RX 0x08
  1775. #define I40E_AQ_LINK_FAULT_REMOTE 0x10
  1776. #define I40E_AQ_LINK_UP_PORT 0x20
  1777. #define I40E_AQ_MEDIA_AVAILABLE 0x40
  1778. #define I40E_AQ_SIGNAL_DETECT 0x80
  1779. u8 an_info;
  1780. #define I40E_AQ_AN_COMPLETED 0x01
  1781. #define I40E_AQ_LP_AN_ABILITY 0x02
  1782. #define I40E_AQ_PD_FAULT 0x04
  1783. #define I40E_AQ_FEC_EN 0x08
  1784. #define I40E_AQ_PHY_LOW_POWER 0x10
  1785. #define I40E_AQ_LINK_PAUSE_TX 0x20
  1786. #define I40E_AQ_LINK_PAUSE_RX 0x40
  1787. #define I40E_AQ_QUALIFIED_MODULE 0x80
  1788. u8 ext_info;
  1789. #define I40E_AQ_LINK_PHY_TEMP_ALARM 0x01
  1790. #define I40E_AQ_LINK_XCESSIVE_ERRORS 0x02
  1791. #define I40E_AQ_LINK_TX_SHIFT 0x02
  1792. #define I40E_AQ_LINK_TX_MASK (0x03 << I40E_AQ_LINK_TX_SHIFT)
  1793. #define I40E_AQ_LINK_TX_ACTIVE 0x00
  1794. #define I40E_AQ_LINK_TX_DRAINED 0x01
  1795. #define I40E_AQ_LINK_TX_FLUSHED 0x03
  1796. #define I40E_AQ_LINK_FORCED_40G 0x10
  1797. /* 25G Error Codes */
  1798. #define I40E_AQ_25G_NO_ERR 0X00
  1799. #define I40E_AQ_25G_NOT_PRESENT 0X01
  1800. #define I40E_AQ_25G_NVM_CRC_ERR 0X02
  1801. #define I40E_AQ_25G_SBUS_UCODE_ERR 0X03
  1802. #define I40E_AQ_25G_SERDES_UCODE_ERR 0X04
  1803. #define I40E_AQ_25G_NIMB_UCODE_ERR 0X05
  1804. u8 loopback; /* use defines from i40e_aqc_set_lb_mode */
  1805. /* Since firmware API 1.7 loopback field keeps power class info as well */
  1806. #define I40E_AQ_LOOPBACK_MASK 0x07
  1807. #define I40E_AQ_PWR_CLASS_SHIFT_LB 6
  1808. #define I40E_AQ_PWR_CLASS_MASK_LB (0x03 << I40E_AQ_PWR_CLASS_SHIFT_LB)
  1809. __le16 max_frame_size;
  1810. u8 config;
  1811. #define I40E_AQ_CONFIG_FEC_KR_ENA 0x01
  1812. #define I40E_AQ_CONFIG_FEC_RS_ENA 0x02
  1813. #define I40E_AQ_CONFIG_CRC_ENA 0x04
  1814. #define I40E_AQ_CONFIG_PACING_MASK 0x78
  1815. union {
  1816. struct {
  1817. u8 power_desc;
  1818. #define I40E_AQ_LINK_POWER_CLASS_1 0x00
  1819. #define I40E_AQ_LINK_POWER_CLASS_2 0x01
  1820. #define I40E_AQ_LINK_POWER_CLASS_3 0x02
  1821. #define I40E_AQ_LINK_POWER_CLASS_4 0x03
  1822. #define I40E_AQ_PWR_CLASS_MASK 0x03
  1823. u8 reserved[4];
  1824. };
  1825. struct {
  1826. u8 link_type[4];
  1827. u8 link_type_ext;
  1828. };
  1829. };
  1830. };
  1831. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_link_status);
  1832. /* Set event mask command (direct 0x613) */
  1833. struct i40e_aqc_set_phy_int_mask {
  1834. u8 reserved[8];
  1835. __le16 event_mask;
  1836. #define I40E_AQ_EVENT_LINK_UPDOWN 0x0002
  1837. #define I40E_AQ_EVENT_MEDIA_NA 0x0004
  1838. #define I40E_AQ_EVENT_LINK_FAULT 0x0008
  1839. #define I40E_AQ_EVENT_PHY_TEMP_ALARM 0x0010
  1840. #define I40E_AQ_EVENT_EXCESSIVE_ERRORS 0x0020
  1841. #define I40E_AQ_EVENT_SIGNAL_DETECT 0x0040
  1842. #define I40E_AQ_EVENT_AN_COMPLETED 0x0080
  1843. #define I40E_AQ_EVENT_MODULE_QUAL_FAIL 0x0100
  1844. #define I40E_AQ_EVENT_PORT_TX_SUSPENDED 0x0200
  1845. u8 reserved1[6];
  1846. };
  1847. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_int_mask);
  1848. /* Get Local AN advt register (direct 0x0614)
  1849. * Set Local AN advt register (direct 0x0615)
  1850. * Get Link Partner AN advt register (direct 0x0616)
  1851. */
  1852. struct i40e_aqc_an_advt_reg {
  1853. __le32 local_an_reg0;
  1854. __le16 local_an_reg1;
  1855. u8 reserved[10];
  1856. };
  1857. I40E_CHECK_CMD_LENGTH(i40e_aqc_an_advt_reg);
  1858. /* Set Loopback mode (0x0618) */
  1859. struct i40e_aqc_set_lb_mode {
  1860. __le16 lb_mode;
  1861. #define I40E_AQ_LB_PHY_LOCAL 0x01
  1862. #define I40E_AQ_LB_PHY_REMOTE 0x02
  1863. #define I40E_AQ_LB_MAC_LOCAL 0x04
  1864. u8 reserved[14];
  1865. };
  1866. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_lb_mode);
  1867. /* Set PHY Debug command (0x0622) */
  1868. struct i40e_aqc_set_phy_debug {
  1869. u8 command_flags;
  1870. #define I40E_AQ_PHY_DEBUG_RESET_INTERNAL 0x02
  1871. #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT 2
  1872. #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_MASK (0x03 << \
  1873. I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT)
  1874. #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_NONE 0x00
  1875. #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_HARD 0x01
  1876. #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SOFT 0x02
  1877. #define I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW 0x10
  1878. u8 reserved[15];
  1879. };
  1880. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_debug);
  1881. enum i40e_aq_phy_reg_type {
  1882. I40E_AQC_PHY_REG_INTERNAL = 0x1,
  1883. I40E_AQC_PHY_REG_EXERNAL_BASET = 0x2,
  1884. I40E_AQC_PHY_REG_EXERNAL_MODULE = 0x3
  1885. };
  1886. /* Run PHY Activity (0x0626) */
  1887. struct i40e_aqc_run_phy_activity {
  1888. __le16 activity_id;
  1889. u8 flags;
  1890. u8 reserved1;
  1891. __le32 control;
  1892. __le32 data;
  1893. u8 reserved2[4];
  1894. };
  1895. I40E_CHECK_CMD_LENGTH(i40e_aqc_run_phy_activity);
  1896. /* Set PHY Register command (0x0628) */
  1897. /* Get PHY Register command (0x0629) */
  1898. struct i40e_aqc_phy_register_access {
  1899. u8 phy_interface;
  1900. #define I40E_AQ_PHY_REG_ACCESS_INTERNAL 0
  1901. #define I40E_AQ_PHY_REG_ACCESS_EXTERNAL 1
  1902. #define I40E_AQ_PHY_REG_ACCESS_EXTERNAL_MODULE 2
  1903. u8 dev_address;
  1904. u8 reserved1[2];
  1905. __le32 reg_address;
  1906. __le32 reg_value;
  1907. u8 reserved2[4];
  1908. };
  1909. I40E_CHECK_CMD_LENGTH(i40e_aqc_phy_register_access);
  1910. /* NVM Read command (indirect 0x0701)
  1911. * NVM Erase commands (direct 0x0702)
  1912. * NVM Update commands (indirect 0x0703)
  1913. */
  1914. struct i40e_aqc_nvm_update {
  1915. u8 command_flags;
  1916. #define I40E_AQ_NVM_LAST_CMD 0x01
  1917. #define I40E_AQ_NVM_FLASH_ONLY 0x80
  1918. #define I40E_AQ_NVM_PRESERVATION_FLAGS_SHIFT 1
  1919. #define I40E_AQ_NVM_PRESERVATION_FLAGS_MASK 0x03
  1920. #define I40E_AQ_NVM_PRESERVATION_FLAGS_SELECTED 0x03
  1921. #define I40E_AQ_NVM_PRESERVATION_FLAGS_ALL 0x01
  1922. u8 module_pointer;
  1923. __le16 length;
  1924. __le32 offset;
  1925. __le32 addr_high;
  1926. __le32 addr_low;
  1927. };
  1928. I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_update);
  1929. /* NVM Config Read (indirect 0x0704) */
  1930. struct i40e_aqc_nvm_config_read {
  1931. __le16 cmd_flags;
  1932. #define I40E_AQ_ANVM_SINGLE_OR_MULTIPLE_FEATURES_MASK 1
  1933. #define I40E_AQ_ANVM_READ_SINGLE_FEATURE 0
  1934. #define I40E_AQ_ANVM_READ_MULTIPLE_FEATURES 1
  1935. __le16 element_count;
  1936. __le16 element_id; /* Feature/field ID */
  1937. __le16 element_id_msw; /* MSWord of field ID */
  1938. __le32 address_high;
  1939. __le32 address_low;
  1940. };
  1941. I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_read);
  1942. /* NVM Config Write (indirect 0x0705) */
  1943. struct i40e_aqc_nvm_config_write {
  1944. __le16 cmd_flags;
  1945. __le16 element_count;
  1946. u8 reserved[4];
  1947. __le32 address_high;
  1948. __le32 address_low;
  1949. };
  1950. I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_write);
  1951. /* Used for 0x0704 as well as for 0x0705 commands */
  1952. #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT 1
  1953. #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_MASK \
  1954. BIT(I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT)
  1955. #define I40E_AQ_ANVM_FEATURE 0
  1956. #define I40E_AQ_ANVM_IMMEDIATE_FIELD BIT(FEATURE_OR_IMMEDIATE_SHIFT)
  1957. struct i40e_aqc_nvm_config_data_feature {
  1958. __le16 feature_id;
  1959. #define I40E_AQ_ANVM_FEATURE_OPTION_OEM_ONLY 0x01
  1960. #define I40E_AQ_ANVM_FEATURE_OPTION_DWORD_MAP 0x08
  1961. #define I40E_AQ_ANVM_FEATURE_OPTION_POR_CSR 0x10
  1962. __le16 feature_options;
  1963. __le16 feature_selection;
  1964. };
  1965. I40E_CHECK_STRUCT_LEN(0x6, i40e_aqc_nvm_config_data_feature);
  1966. struct i40e_aqc_nvm_config_data_immediate_field {
  1967. __le32 field_id;
  1968. __le32 field_value;
  1969. __le16 field_options;
  1970. __le16 reserved;
  1971. };
  1972. I40E_CHECK_STRUCT_LEN(0xc, i40e_aqc_nvm_config_data_immediate_field);
  1973. /* OEM Post Update (indirect 0x0720)
  1974. * no command data struct used
  1975. */
  1976. struct i40e_aqc_nvm_oem_post_update {
  1977. #define I40E_AQ_NVM_OEM_POST_UPDATE_EXTERNAL_DATA 0x01
  1978. u8 sel_data;
  1979. u8 reserved[7];
  1980. };
  1981. I40E_CHECK_STRUCT_LEN(0x8, i40e_aqc_nvm_oem_post_update);
  1982. struct i40e_aqc_nvm_oem_post_update_buffer {
  1983. u8 str_len;
  1984. u8 dev_addr;
  1985. __le16 eeprom_addr;
  1986. u8 data[36];
  1987. };
  1988. I40E_CHECK_STRUCT_LEN(0x28, i40e_aqc_nvm_oem_post_update_buffer);
  1989. /* Thermal Sensor (indirect 0x0721)
  1990. * read or set thermal sensor configs and values
  1991. * takes a sensor and command specific data buffer, not detailed here
  1992. */
  1993. struct i40e_aqc_thermal_sensor {
  1994. u8 sensor_action;
  1995. #define I40E_AQ_THERMAL_SENSOR_READ_CONFIG 0
  1996. #define I40E_AQ_THERMAL_SENSOR_SET_CONFIG 1
  1997. #define I40E_AQ_THERMAL_SENSOR_READ_TEMP 2
  1998. u8 reserved[7];
  1999. __le32 addr_high;
  2000. __le32 addr_low;
  2001. };
  2002. I40E_CHECK_CMD_LENGTH(i40e_aqc_thermal_sensor);
  2003. /* Send to PF command (indirect 0x0801) id is only used by PF
  2004. * Send to VF command (indirect 0x0802) id is only used by PF
  2005. * Send to Peer PF command (indirect 0x0803)
  2006. */
  2007. struct i40e_aqc_pf_vf_message {
  2008. __le32 id;
  2009. u8 reserved[4];
  2010. __le32 addr_high;
  2011. __le32 addr_low;
  2012. };
  2013. I40E_CHECK_CMD_LENGTH(i40e_aqc_pf_vf_message);
  2014. /* Alternate structure */
  2015. /* Direct write (direct 0x0900)
  2016. * Direct read (direct 0x0902)
  2017. */
  2018. struct i40e_aqc_alternate_write {
  2019. __le32 address0;
  2020. __le32 data0;
  2021. __le32 address1;
  2022. __le32 data1;
  2023. };
  2024. I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write);
  2025. /* Indirect write (indirect 0x0901)
  2026. * Indirect read (indirect 0x0903)
  2027. */
  2028. struct i40e_aqc_alternate_ind_write {
  2029. __le32 address;
  2030. __le32 length;
  2031. __le32 addr_high;
  2032. __le32 addr_low;
  2033. };
  2034. I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_ind_write);
  2035. /* Done alternate write (direct 0x0904)
  2036. * uses i40e_aq_desc
  2037. */
  2038. struct i40e_aqc_alternate_write_done {
  2039. __le16 cmd_flags;
  2040. #define I40E_AQ_ALTERNATE_MODE_BIOS_MASK 1
  2041. #define I40E_AQ_ALTERNATE_MODE_BIOS_LEGACY 0
  2042. #define I40E_AQ_ALTERNATE_MODE_BIOS_UEFI 1
  2043. #define I40E_AQ_ALTERNATE_RESET_NEEDED 2
  2044. u8 reserved[14];
  2045. };
  2046. I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write_done);
  2047. /* Set OEM mode (direct 0x0905) */
  2048. struct i40e_aqc_alternate_set_mode {
  2049. __le32 mode;
  2050. #define I40E_AQ_ALTERNATE_MODE_NONE 0
  2051. #define I40E_AQ_ALTERNATE_MODE_OEM 1
  2052. u8 reserved[12];
  2053. };
  2054. I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_set_mode);
  2055. /* Clear port Alternate RAM (direct 0x0906) uses i40e_aq_desc */
  2056. /* async events 0x10xx */
  2057. /* Lan Queue Overflow Event (direct, 0x1001) */
  2058. struct i40e_aqc_lan_overflow {
  2059. __le32 prtdcb_rupto;
  2060. __le32 otx_ctl;
  2061. u8 reserved[8];
  2062. };
  2063. I40E_CHECK_CMD_LENGTH(i40e_aqc_lan_overflow);
  2064. /* Get LLDP MIB (indirect 0x0A00) */
  2065. struct i40e_aqc_lldp_get_mib {
  2066. u8 type;
  2067. u8 reserved1;
  2068. #define I40E_AQ_LLDP_MIB_TYPE_MASK 0x3
  2069. #define I40E_AQ_LLDP_MIB_LOCAL 0x0
  2070. #define I40E_AQ_LLDP_MIB_REMOTE 0x1
  2071. #define I40E_AQ_LLDP_MIB_LOCAL_AND_REMOTE 0x2
  2072. #define I40E_AQ_LLDP_BRIDGE_TYPE_MASK 0xC
  2073. #define I40E_AQ_LLDP_BRIDGE_TYPE_SHIFT 0x2
  2074. #define I40E_AQ_LLDP_BRIDGE_TYPE_NEAREST_BRIDGE 0x0
  2075. #define I40E_AQ_LLDP_BRIDGE_TYPE_NON_TPMR 0x1
  2076. #define I40E_AQ_LLDP_TX_SHIFT 0x4
  2077. #define I40E_AQ_LLDP_TX_MASK (0x03 << I40E_AQ_LLDP_TX_SHIFT)
  2078. /* TX pause flags use I40E_AQ_LINK_TX_* above */
  2079. __le16 local_len;
  2080. __le16 remote_len;
  2081. u8 reserved2[2];
  2082. __le32 addr_high;
  2083. __le32 addr_low;
  2084. };
  2085. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_get_mib);
  2086. /* Configure LLDP MIB Change Event (direct 0x0A01)
  2087. * also used for the event (with type in the command field)
  2088. */
  2089. struct i40e_aqc_lldp_update_mib {
  2090. u8 command;
  2091. #define I40E_AQ_LLDP_MIB_UPDATE_ENABLE 0x0
  2092. #define I40E_AQ_LLDP_MIB_UPDATE_DISABLE 0x1
  2093. u8 reserved[7];
  2094. __le32 addr_high;
  2095. __le32 addr_low;
  2096. };
  2097. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_mib);
  2098. /* Add LLDP TLV (indirect 0x0A02)
  2099. * Delete LLDP TLV (indirect 0x0A04)
  2100. */
  2101. struct i40e_aqc_lldp_add_tlv {
  2102. u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */
  2103. u8 reserved1[1];
  2104. __le16 len;
  2105. u8 reserved2[4];
  2106. __le32 addr_high;
  2107. __le32 addr_low;
  2108. };
  2109. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_add_tlv);
  2110. /* Update LLDP TLV (indirect 0x0A03) */
  2111. struct i40e_aqc_lldp_update_tlv {
  2112. u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */
  2113. u8 reserved;
  2114. __le16 old_len;
  2115. __le16 new_offset;
  2116. __le16 new_len;
  2117. __le32 addr_high;
  2118. __le32 addr_low;
  2119. };
  2120. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_tlv);
  2121. /* Stop LLDP (direct 0x0A05) */
  2122. struct i40e_aqc_lldp_stop {
  2123. u8 command;
  2124. #define I40E_AQ_LLDP_AGENT_STOP 0x0
  2125. #define I40E_AQ_LLDP_AGENT_SHUTDOWN 0x1
  2126. u8 reserved[15];
  2127. };
  2128. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop);
  2129. /* Start LLDP (direct 0x0A06) */
  2130. struct i40e_aqc_lldp_start {
  2131. u8 command;
  2132. #define I40E_AQ_LLDP_AGENT_START 0x1
  2133. u8 reserved[15];
  2134. };
  2135. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_start);
  2136. /* Set DCB (direct 0x0303) */
  2137. struct i40e_aqc_set_dcb_parameters {
  2138. u8 command;
  2139. #define I40E_AQ_DCB_SET_AGENT 0x1
  2140. #define I40E_DCB_VALID 0x1
  2141. u8 valid_flags;
  2142. u8 reserved[14];
  2143. };
  2144. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_dcb_parameters);
  2145. /* Apply MIB changes (0x0A07)
  2146. * uses the generic struc as it contains no data
  2147. */
  2148. /* Add Udp Tunnel command and completion (direct 0x0B00) */
  2149. struct i40e_aqc_add_udp_tunnel {
  2150. __le16 udp_port;
  2151. u8 reserved0[3];
  2152. u8 protocol_type;
  2153. #define I40E_AQC_TUNNEL_TYPE_VXLAN 0x00
  2154. #define I40E_AQC_TUNNEL_TYPE_NGE 0x01
  2155. #define I40E_AQC_TUNNEL_TYPE_TEREDO 0x10
  2156. #define I40E_AQC_TUNNEL_TYPE_VXLAN_GPE 0x11
  2157. u8 reserved1[10];
  2158. };
  2159. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel);
  2160. struct i40e_aqc_add_udp_tunnel_completion {
  2161. __le16 udp_port;
  2162. u8 filter_entry_index;
  2163. u8 multiple_pfs;
  2164. #define I40E_AQC_SINGLE_PF 0x0
  2165. #define I40E_AQC_MULTIPLE_PFS 0x1
  2166. u8 total_filters;
  2167. u8 reserved[11];
  2168. };
  2169. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel_completion);
  2170. /* remove UDP Tunnel command (0x0B01) */
  2171. struct i40e_aqc_remove_udp_tunnel {
  2172. u8 reserved[2];
  2173. u8 index; /* 0 to 15 */
  2174. u8 reserved2[13];
  2175. };
  2176. I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_udp_tunnel);
  2177. struct i40e_aqc_del_udp_tunnel_completion {
  2178. __le16 udp_port;
  2179. u8 index; /* 0 to 15 */
  2180. u8 multiple_pfs;
  2181. u8 total_filters_used;
  2182. u8 reserved1[11];
  2183. };
  2184. I40E_CHECK_CMD_LENGTH(i40e_aqc_del_udp_tunnel_completion);
  2185. struct i40e_aqc_get_set_rss_key {
  2186. #define I40E_AQC_SET_RSS_KEY_VSI_VALID BIT(15)
  2187. #define I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT 0
  2188. #define I40E_AQC_SET_RSS_KEY_VSI_ID_MASK (0x3FF << \
  2189. I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT)
  2190. __le16 vsi_id;
  2191. u8 reserved[6];
  2192. __le32 addr_high;
  2193. __le32 addr_low;
  2194. };
  2195. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_set_rss_key);
  2196. struct i40e_aqc_get_set_rss_key_data {
  2197. u8 standard_rss_key[0x28];
  2198. u8 extended_hash_key[0xc];
  2199. };
  2200. I40E_CHECK_STRUCT_LEN(0x34, i40e_aqc_get_set_rss_key_data);
  2201. struct i40e_aqc_get_set_rss_lut {
  2202. #define I40E_AQC_SET_RSS_LUT_VSI_VALID BIT(15)
  2203. #define I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT 0
  2204. #define I40E_AQC_SET_RSS_LUT_VSI_ID_MASK (0x3FF << \
  2205. I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT)
  2206. __le16 vsi_id;
  2207. #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT 0
  2208. #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_MASK \
  2209. BIT(I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT)
  2210. #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_VSI 0
  2211. #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_PF 1
  2212. __le16 flags;
  2213. u8 reserved[4];
  2214. __le32 addr_high;
  2215. __le32 addr_low;
  2216. };
  2217. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_set_rss_lut);
  2218. /* tunnel key structure 0x0B10 */
  2219. struct i40e_aqc_tunnel_key_structure_A0 {
  2220. __le16 key1_off;
  2221. __le16 key1_len;
  2222. __le16 key2_off;
  2223. __le16 key2_len;
  2224. __le16 flags;
  2225. #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDE 0x01
  2226. /* response flags */
  2227. #define I40E_AQC_TUNNEL_KEY_STRUCT_SUCCESS 0x01
  2228. #define I40E_AQC_TUNNEL_KEY_STRUCT_MODIFIED 0x02
  2229. #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDDEN 0x03
  2230. u8 resreved[6];
  2231. };
  2232. I40E_CHECK_CMD_LENGTH(i40e_aqc_tunnel_key_structure_A0);
  2233. struct i40e_aqc_tunnel_key_structure {
  2234. u8 key1_off;
  2235. u8 key2_off;
  2236. u8 key1_len; /* 0 to 15 */
  2237. u8 key2_len; /* 0 to 15 */
  2238. u8 flags;
  2239. #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDE 0x01
  2240. /* response flags */
  2241. #define I40E_AQC_TUNNEL_KEY_STRUCT_SUCCESS 0x01
  2242. #define I40E_AQC_TUNNEL_KEY_STRUCT_MODIFIED 0x02
  2243. #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDDEN 0x03
  2244. u8 network_key_index;
  2245. #define I40E_AQC_NETWORK_KEY_INDEX_VXLAN 0x0
  2246. #define I40E_AQC_NETWORK_KEY_INDEX_NGE 0x1
  2247. #define I40E_AQC_NETWORK_KEY_INDEX_FLEX_MAC_IN_UDP 0x2
  2248. #define I40E_AQC_NETWORK_KEY_INDEX_GRE 0x3
  2249. u8 reserved[10];
  2250. };
  2251. I40E_CHECK_CMD_LENGTH(i40e_aqc_tunnel_key_structure);
  2252. /* OEM mode commands (direct 0xFE0x) */
  2253. struct i40e_aqc_oem_param_change {
  2254. __le32 param_type;
  2255. #define I40E_AQ_OEM_PARAM_TYPE_PF_CTL 0
  2256. #define I40E_AQ_OEM_PARAM_TYPE_BW_CTL 1
  2257. #define I40E_AQ_OEM_PARAM_MAC 2
  2258. __le32 param_value1;
  2259. __le16 param_value2;
  2260. u8 reserved[6];
  2261. };
  2262. I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_param_change);
  2263. struct i40e_aqc_oem_state_change {
  2264. __le32 state;
  2265. #define I40E_AQ_OEM_STATE_LINK_DOWN 0x0
  2266. #define I40E_AQ_OEM_STATE_LINK_UP 0x1
  2267. u8 reserved[12];
  2268. };
  2269. I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_state_change);
  2270. /* Initialize OCSD (0xFE02, direct) */
  2271. struct i40e_aqc_opc_oem_ocsd_initialize {
  2272. u8 type_status;
  2273. u8 reserved1[3];
  2274. __le32 ocsd_memory_block_addr_high;
  2275. __le32 ocsd_memory_block_addr_low;
  2276. __le32 requested_update_interval;
  2277. };
  2278. I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocsd_initialize);
  2279. /* Initialize OCBB (0xFE03, direct) */
  2280. struct i40e_aqc_opc_oem_ocbb_initialize {
  2281. u8 type_status;
  2282. u8 reserved1[3];
  2283. __le32 ocbb_memory_block_addr_high;
  2284. __le32 ocbb_memory_block_addr_low;
  2285. u8 reserved2[4];
  2286. };
  2287. I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocbb_initialize);
  2288. /* debug commands */
  2289. /* get device id (0xFF00) uses the generic structure */
  2290. /* set test more (0xFF01, internal) */
  2291. struct i40e_acq_set_test_mode {
  2292. u8 mode;
  2293. #define I40E_AQ_TEST_PARTIAL 0
  2294. #define I40E_AQ_TEST_FULL 1
  2295. #define I40E_AQ_TEST_NVM 2
  2296. u8 reserved[3];
  2297. u8 command;
  2298. #define I40E_AQ_TEST_OPEN 0
  2299. #define I40E_AQ_TEST_CLOSE 1
  2300. #define I40E_AQ_TEST_INC 2
  2301. u8 reserved2[3];
  2302. __le32 address_high;
  2303. __le32 address_low;
  2304. };
  2305. I40E_CHECK_CMD_LENGTH(i40e_acq_set_test_mode);
  2306. /* Debug Read Register command (0xFF03)
  2307. * Debug Write Register command (0xFF04)
  2308. */
  2309. struct i40e_aqc_debug_reg_read_write {
  2310. __le32 reserved;
  2311. __le32 address;
  2312. __le32 value_high;
  2313. __le32 value_low;
  2314. };
  2315. I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_reg_read_write);
  2316. /* Scatter/gather Reg Read (indirect 0xFF05)
  2317. * Scatter/gather Reg Write (indirect 0xFF06)
  2318. */
  2319. /* i40e_aq_desc is used for the command */
  2320. struct i40e_aqc_debug_reg_sg_element_data {
  2321. __le32 address;
  2322. __le32 value;
  2323. };
  2324. /* Debug Modify register (direct 0xFF07) */
  2325. struct i40e_aqc_debug_modify_reg {
  2326. __le32 address;
  2327. __le32 value;
  2328. __le32 clear_mask;
  2329. __le32 set_mask;
  2330. };
  2331. I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_reg);
  2332. /* dump internal data (0xFF08, indirect) */
  2333. #define I40E_AQ_CLUSTER_ID_AUX 0
  2334. #define I40E_AQ_CLUSTER_ID_SWITCH_FLU 1
  2335. #define I40E_AQ_CLUSTER_ID_TXSCHED 2
  2336. #define I40E_AQ_CLUSTER_ID_HMC 3
  2337. #define I40E_AQ_CLUSTER_ID_MAC0 4
  2338. #define I40E_AQ_CLUSTER_ID_MAC1 5
  2339. #define I40E_AQ_CLUSTER_ID_MAC2 6
  2340. #define I40E_AQ_CLUSTER_ID_MAC3 7
  2341. #define I40E_AQ_CLUSTER_ID_DCB 8
  2342. #define I40E_AQ_CLUSTER_ID_EMP_MEM 9
  2343. #define I40E_AQ_CLUSTER_ID_PKT_BUF 10
  2344. #define I40E_AQ_CLUSTER_ID_ALTRAM 11
  2345. struct i40e_aqc_debug_dump_internals {
  2346. u8 cluster_id;
  2347. u8 table_id;
  2348. __le16 data_size;
  2349. __le32 idx;
  2350. __le32 address_high;
  2351. __le32 address_low;
  2352. };
  2353. I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_dump_internals);
  2354. struct i40e_aqc_debug_modify_internals {
  2355. u8 cluster_id;
  2356. u8 cluster_specific_params[7];
  2357. __le32 address_high;
  2358. __le32 address_low;
  2359. };
  2360. I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_internals);
  2361. #endif /* _I40E_ADMINQ_CMD_H_ */