tg3.c 468 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867168681686916870168711687216873168741687516876168771687816879168801688116882168831688416885168861688716888168891689016891168921689316894168951689616897168981689916900169011690216903169041690516906169071690816909169101691116912169131691416915169161691716918169191692016921169221692316924169251692616927169281692916930169311693216933169341693516936169371693816939169401694116942169431694416945169461694716948169491695016951169521695316954169551695616957169581695916960169611696216963169641696516966169671696816969169701697116972169731697416975169761697716978169791698016981169821698316984169851698616987169881698916990169911699216993169941699516996169971699816999170001700117002170031700417005170061700717008170091701017011170121701317014170151701617017170181701917020170211702217023170241702517026170271702817029170301703117032170331703417035170361703717038170391704017041170421704317044170451704617047170481704917050170511705217053170541705517056170571705817059170601706117062170631706417065170661706717068170691707017071170721707317074170751707617077170781707917080170811708217083170841708517086170871708817089170901709117092170931709417095170961709717098170991710017101171021710317104171051710617107171081710917110171111711217113171141711517116171171711817119171201712117122171231712417125171261712717128171291713017131171321713317134171351713617137171381713917140171411714217143171441714517146171471714817149171501715117152171531715417155171561715717158171591716017161171621716317164171651716617167171681716917170171711717217173171741717517176171771717817179171801718117182171831718417185171861718717188171891719017191171921719317194171951719617197171981719917200172011720217203172041720517206172071720817209172101721117212172131721417215172161721717218172191722017221172221722317224172251722617227172281722917230172311723217233172341723517236172371723817239172401724117242172431724417245172461724717248172491725017251172521725317254172551725617257172581725917260172611726217263172641726517266172671726817269172701727117272172731727417275172761727717278172791728017281172821728317284172851728617287172881728917290172911729217293172941729517296172971729817299173001730117302173031730417305173061730717308173091731017311173121731317314173151731617317173181731917320173211732217323173241732517326173271732817329173301733117332173331733417335173361733717338173391734017341173421734317344173451734617347173481734917350173511735217353173541735517356173571735817359173601736117362173631736417365173661736717368173691737017371173721737317374173751737617377173781737917380173811738217383173841738517386173871738817389173901739117392173931739417395173961739717398173991740017401174021740317404174051740617407174081740917410174111741217413174141741517416174171741817419174201742117422174231742417425174261742717428174291743017431174321743317434174351743617437174381743917440174411744217443174441744517446174471744817449174501745117452174531745417455174561745717458174591746017461174621746317464174651746617467174681746917470174711747217473174741747517476174771747817479174801748117482174831748417485174861748717488174891749017491174921749317494174951749617497174981749917500175011750217503175041750517506175071750817509175101751117512175131751417515175161751717518175191752017521175221752317524175251752617527175281752917530175311753217533175341753517536175371753817539175401754117542175431754417545175461754717548175491755017551175521755317554175551755617557175581755917560175611756217563175641756517566175671756817569175701757117572175731757417575175761757717578175791758017581175821758317584175851758617587175881758917590175911759217593175941759517596175971759817599176001760117602176031760417605176061760717608176091761017611176121761317614176151761617617176181761917620176211762217623176241762517626176271762817629176301763117632176331763417635176361763717638176391764017641176421764317644176451764617647176481764917650176511765217653176541765517656176571765817659176601766117662176631766417665176661766717668176691767017671176721767317674176751767617677176781767917680176811768217683176841768517686176871768817689176901769117692176931769417695176961769717698176991770017701177021770317704177051770617707177081770917710177111771217713177141771517716177171771817719177201772117722177231772417725177261772717728177291773017731177321773317734177351773617737177381773917740177411774217743177441774517746177471774817749177501775117752177531775417755177561775717758177591776017761177621776317764177651776617767177681776917770177711777217773177741777517776177771777817779177801778117782177831778417785177861778717788177891779017791177921779317794177951779617797177981779917800178011780217803178041780517806178071780817809178101781117812178131781417815178161781717818178191782017821178221782317824178251782617827178281782917830178311783217833178341783517836178371783817839178401784117842178431784417845178461784717848178491785017851178521785317854178551785617857178581785917860178611786217863178641786517866178671786817869178701787117872178731787417875178761787717878178791788017881178821788317884178851788617887178881788917890178911789217893178941789517896178971789817899179001790117902179031790417905179061790717908179091791017911179121791317914179151791617917179181791917920179211792217923179241792517926179271792817929179301793117932179331793417935179361793717938179391794017941179421794317944179451794617947179481794917950179511795217953179541795517956179571795817959179601796117962179631796417965179661796717968179691797017971179721797317974179751797617977179781797917980179811798217983179841798517986179871798817989179901799117992179931799417995179961799717998179991800018001180021800318004180051800618007180081800918010180111801218013180141801518016180171801818019180201802118022180231802418025180261802718028180291803018031180321803318034180351803618037180381803918040180411804218043180441804518046180471804818049180501805118052180531805418055180561805718058180591806018061180621806318064180651806618067180681806918070180711807218073180741807518076180771807818079180801808118082180831808418085180861808718088180891809018091180921809318094180951809618097180981809918100181011810218103181041810518106181071810818109181101811118112181131811418115181161811718118181191812018121181221812318124181251812618127181281812918130181311813218133181341813518136181371813818139181401814118142181431814418145181461814718148181491815018151181521815318154181551815618157181581815918160181611816218163181641816518166181671816818169181701817118172181731817418175181761817718178181791818018181181821818318184181851818618187181881818918190181911819218193181941819518196181971819818199182001820118202182031820418205182061820718208182091821018211182121821318214182151821618217182181821918220182211822218223182241822518226182271822818229182301823118232182331823418235182361823718238182391824018241182421824318244182451824618247182481824918250182511825218253182541825518256182571825818259182601826118262182631826418265182661826718268182691827018271182721827318274182751827618277182781827918280182811828218283182841828518286182871828818289182901829118292182931829418295182961829718298182991830018301183021830318304183051830618307183081830918310183111831218313183141831518316183171831818319183201832118322183231832418325183261832718328183291833018331183321833318334183351833618337183381833918340183411834218343183441834518346183471834818349183501835118352
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2016 Broadcom Corporation.
  8. * Copyright (C) 2016-2017 Broadcom Limited.
  9. *
  10. * Firmware is:
  11. * Derived from proprietary unpublished source code,
  12. * Copyright (C) 2000-2016 Broadcom Corporation.
  13. * Copyright (C) 2016-2017 Broadcom Ltd.
  14. *
  15. * Permission is hereby granted for the distribution of this firmware
  16. * data in hexadecimal or equivalent format, provided this copyright
  17. * notice is accompanying it.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/moduleparam.h>
  21. #include <linux/stringify.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sched/signal.h>
  24. #include <linux/types.h>
  25. #include <linux/compiler.h>
  26. #include <linux/slab.h>
  27. #include <linux/delay.h>
  28. #include <linux/in.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/ioport.h>
  31. #include <linux/pci.h>
  32. #include <linux/netdevice.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/mdio.h>
  37. #include <linux/mii.h>
  38. #include <linux/phy.h>
  39. #include <linux/brcmphy.h>
  40. #include <linux/if.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/ip.h>
  43. #include <linux/tcp.h>
  44. #include <linux/workqueue.h>
  45. #include <linux/prefetch.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/firmware.h>
  48. #include <linux/ssb/ssb_driver_gige.h>
  49. #include <linux/hwmon.h>
  50. #include <linux/hwmon-sysfs.h>
  51. #include <net/checksum.h>
  52. #include <net/ip.h>
  53. #include <linux/io.h>
  54. #include <asm/byteorder.h>
  55. #include <linux/uaccess.h>
  56. #include <uapi/linux/net_tstamp.h>
  57. #include <linux/ptp_clock_kernel.h>
  58. #ifdef CONFIG_SPARC
  59. #include <asm/idprom.h>
  60. #include <asm/prom.h>
  61. #endif
  62. #define BAR_0 0
  63. #define BAR_2 2
  64. #include "tg3.h"
  65. /* Functions & macros to verify TG3_FLAGS types */
  66. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. return test_bit(flag, bits);
  69. }
  70. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  71. {
  72. set_bit(flag, bits);
  73. }
  74. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  75. {
  76. clear_bit(flag, bits);
  77. }
  78. #define tg3_flag(tp, flag) \
  79. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  80. #define tg3_flag_set(tp, flag) \
  81. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  82. #define tg3_flag_clear(tp, flag) \
  83. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  84. #define DRV_MODULE_NAME "tg3"
  85. #define TG3_MAJ_NUM 3
  86. #define TG3_MIN_NUM 137
  87. #define DRV_MODULE_VERSION \
  88. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  89. #define DRV_MODULE_RELDATE "May 11, 2014"
  90. #define RESET_KIND_SHUTDOWN 0
  91. #define RESET_KIND_INIT 1
  92. #define RESET_KIND_SUSPEND 2
  93. #define TG3_DEF_RX_MODE 0
  94. #define TG3_DEF_TX_MODE 0
  95. #define TG3_DEF_MSG_ENABLE \
  96. (NETIF_MSG_DRV | \
  97. NETIF_MSG_PROBE | \
  98. NETIF_MSG_LINK | \
  99. NETIF_MSG_TIMER | \
  100. NETIF_MSG_IFDOWN | \
  101. NETIF_MSG_IFUP | \
  102. NETIF_MSG_RX_ERR | \
  103. NETIF_MSG_TX_ERR)
  104. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  105. /* length of time before we decide the hardware is borked,
  106. * and dev->tx_timeout() should be called to fix the problem
  107. */
  108. #define TG3_TX_TIMEOUT (5 * HZ)
  109. /* hardware minimum and maximum for a single frame's data payload */
  110. #define TG3_MIN_MTU ETH_ZLEN
  111. #define TG3_MAX_MTU(tp) \
  112. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  113. /* These numbers seem to be hard coded in the NIC firmware somehow.
  114. * You can't change the ring sizes, but you can change where you place
  115. * them in the NIC onboard memory.
  116. */
  117. #define TG3_RX_STD_RING_SIZE(tp) \
  118. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  119. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  120. #define TG3_DEF_RX_RING_PENDING 200
  121. #define TG3_RX_JMB_RING_SIZE(tp) \
  122. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  123. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  124. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  125. /* Do not place this n-ring entries value into the tp struct itself,
  126. * we really want to expose these constants to GCC so that modulo et
  127. * al. operations are done with shifts and masks instead of with
  128. * hw multiply/modulo instructions. Another solution would be to
  129. * replace things like '% foo' with '& (foo - 1)'.
  130. */
  131. #define TG3_TX_RING_SIZE 512
  132. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  133. #define TG3_RX_STD_RING_BYTES(tp) \
  134. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  135. #define TG3_RX_JMB_RING_BYTES(tp) \
  136. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  137. #define TG3_RX_RCB_RING_BYTES(tp) \
  138. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  139. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  140. TG3_TX_RING_SIZE)
  141. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  142. #define TG3_DMA_BYTE_ENAB 64
  143. #define TG3_RX_STD_DMA_SZ 1536
  144. #define TG3_RX_JMB_DMA_SZ 9046
  145. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  146. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  147. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  148. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  149. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  150. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  151. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  152. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  153. * that are at least dword aligned when used in PCIX mode. The driver
  154. * works around this bug by double copying the packet. This workaround
  155. * is built into the normal double copy length check for efficiency.
  156. *
  157. * However, the double copy is only necessary on those architectures
  158. * where unaligned memory accesses are inefficient. For those architectures
  159. * where unaligned memory accesses incur little penalty, we can reintegrate
  160. * the 5701 in the normal rx path. Doing so saves a device structure
  161. * dereference by hardcoding the double copy threshold in place.
  162. */
  163. #define TG3_RX_COPY_THRESHOLD 256
  164. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  165. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  166. #else
  167. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  168. #endif
  169. #if (NET_IP_ALIGN != 0)
  170. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  171. #else
  172. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  173. #endif
  174. /* minimum number of free TX descriptors required to wake up TX process */
  175. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  176. #define TG3_TX_BD_DMA_MAX_2K 2048
  177. #define TG3_TX_BD_DMA_MAX_4K 4096
  178. #define TG3_RAW_IP_ALIGN 2
  179. #define TG3_MAX_UCAST_ADDR(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 3)
  180. #define TG3_UCAST_ADDR_IDX(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 1)
  181. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  182. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  183. #define FIRMWARE_TG3 "tigon/tg3.bin"
  184. #define FIRMWARE_TG357766 "tigon/tg357766.bin"
  185. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  186. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  187. static char version[] =
  188. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  189. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  190. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  191. MODULE_LICENSE("GPL");
  192. MODULE_VERSION(DRV_MODULE_VERSION);
  193. MODULE_FIRMWARE(FIRMWARE_TG3);
  194. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  195. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  196. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  197. module_param(tg3_debug, int, 0);
  198. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  199. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  200. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  201. static const struct pci_device_id tg3_pci_tbl[] = {
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  221. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  222. TG3_DRV_DATA_FLAG_5705_10_100},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  224. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  225. TG3_DRV_DATA_FLAG_5705_10_100},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  228. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  229. TG3_DRV_DATA_FLAG_5705_10_100},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  236. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  242. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  250. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  251. PCI_VENDOR_ID_LENOVO,
  252. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  253. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  256. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  270. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  271. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  272. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  273. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  274. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  275. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  276. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  277. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  278. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  279. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  280. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  284. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  288. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  291. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  294. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  296. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57764)},
  305. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57767)},
  306. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57787)},
  307. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57782)},
  308. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57786)},
  309. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  310. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  311. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  312. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  313. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  314. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  315. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  316. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  317. {}
  318. };
  319. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  320. static const struct {
  321. const char string[ETH_GSTRING_LEN];
  322. } ethtool_stats_keys[] = {
  323. { "rx_octets" },
  324. { "rx_fragments" },
  325. { "rx_ucast_packets" },
  326. { "rx_mcast_packets" },
  327. { "rx_bcast_packets" },
  328. { "rx_fcs_errors" },
  329. { "rx_align_errors" },
  330. { "rx_xon_pause_rcvd" },
  331. { "rx_xoff_pause_rcvd" },
  332. { "rx_mac_ctrl_rcvd" },
  333. { "rx_xoff_entered" },
  334. { "rx_frame_too_long_errors" },
  335. { "rx_jabbers" },
  336. { "rx_undersize_packets" },
  337. { "rx_in_length_errors" },
  338. { "rx_out_length_errors" },
  339. { "rx_64_or_less_octet_packets" },
  340. { "rx_65_to_127_octet_packets" },
  341. { "rx_128_to_255_octet_packets" },
  342. { "rx_256_to_511_octet_packets" },
  343. { "rx_512_to_1023_octet_packets" },
  344. { "rx_1024_to_1522_octet_packets" },
  345. { "rx_1523_to_2047_octet_packets" },
  346. { "rx_2048_to_4095_octet_packets" },
  347. { "rx_4096_to_8191_octet_packets" },
  348. { "rx_8192_to_9022_octet_packets" },
  349. { "tx_octets" },
  350. { "tx_collisions" },
  351. { "tx_xon_sent" },
  352. { "tx_xoff_sent" },
  353. { "tx_flow_control" },
  354. { "tx_mac_errors" },
  355. { "tx_single_collisions" },
  356. { "tx_mult_collisions" },
  357. { "tx_deferred" },
  358. { "tx_excessive_collisions" },
  359. { "tx_late_collisions" },
  360. { "tx_collide_2times" },
  361. { "tx_collide_3times" },
  362. { "tx_collide_4times" },
  363. { "tx_collide_5times" },
  364. { "tx_collide_6times" },
  365. { "tx_collide_7times" },
  366. { "tx_collide_8times" },
  367. { "tx_collide_9times" },
  368. { "tx_collide_10times" },
  369. { "tx_collide_11times" },
  370. { "tx_collide_12times" },
  371. { "tx_collide_13times" },
  372. { "tx_collide_14times" },
  373. { "tx_collide_15times" },
  374. { "tx_ucast_packets" },
  375. { "tx_mcast_packets" },
  376. { "tx_bcast_packets" },
  377. { "tx_carrier_sense_errors" },
  378. { "tx_discards" },
  379. { "tx_errors" },
  380. { "dma_writeq_full" },
  381. { "dma_write_prioq_full" },
  382. { "rxbds_empty" },
  383. { "rx_discards" },
  384. { "rx_errors" },
  385. { "rx_threshold_hit" },
  386. { "dma_readq_full" },
  387. { "dma_read_prioq_full" },
  388. { "tx_comp_queue_full" },
  389. { "ring_set_send_prod_index" },
  390. { "ring_status_update" },
  391. { "nic_irqs" },
  392. { "nic_avoided_irqs" },
  393. { "nic_tx_threshold_hit" },
  394. { "mbuf_lwm_thresh_hit" },
  395. };
  396. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  397. #define TG3_NVRAM_TEST 0
  398. #define TG3_LINK_TEST 1
  399. #define TG3_REGISTER_TEST 2
  400. #define TG3_MEMORY_TEST 3
  401. #define TG3_MAC_LOOPB_TEST 4
  402. #define TG3_PHY_LOOPB_TEST 5
  403. #define TG3_EXT_LOOPB_TEST 6
  404. #define TG3_INTERRUPT_TEST 7
  405. static const struct {
  406. const char string[ETH_GSTRING_LEN];
  407. } ethtool_test_keys[] = {
  408. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  409. [TG3_LINK_TEST] = { "link test (online) " },
  410. [TG3_REGISTER_TEST] = { "register test (offline)" },
  411. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  412. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  413. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  414. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  415. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  416. };
  417. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  418. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  419. {
  420. writel(val, tp->regs + off);
  421. }
  422. static u32 tg3_read32(struct tg3 *tp, u32 off)
  423. {
  424. return readl(tp->regs + off);
  425. }
  426. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  427. {
  428. writel(val, tp->aperegs + off);
  429. }
  430. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  431. {
  432. return readl(tp->aperegs + off);
  433. }
  434. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  435. {
  436. unsigned long flags;
  437. spin_lock_irqsave(&tp->indirect_lock, flags);
  438. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  439. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  440. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  441. }
  442. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  443. {
  444. writel(val, tp->regs + off);
  445. readl(tp->regs + off);
  446. }
  447. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  448. {
  449. unsigned long flags;
  450. u32 val;
  451. spin_lock_irqsave(&tp->indirect_lock, flags);
  452. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  453. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  454. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  455. return val;
  456. }
  457. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  458. {
  459. unsigned long flags;
  460. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  461. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  462. TG3_64BIT_REG_LOW, val);
  463. return;
  464. }
  465. if (off == TG3_RX_STD_PROD_IDX_REG) {
  466. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  467. TG3_64BIT_REG_LOW, val);
  468. return;
  469. }
  470. spin_lock_irqsave(&tp->indirect_lock, flags);
  471. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  472. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  473. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  474. /* In indirect mode when disabling interrupts, we also need
  475. * to clear the interrupt bit in the GRC local ctrl register.
  476. */
  477. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  478. (val == 0x1)) {
  479. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  480. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  481. }
  482. }
  483. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  484. {
  485. unsigned long flags;
  486. u32 val;
  487. spin_lock_irqsave(&tp->indirect_lock, flags);
  488. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  489. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  490. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  491. return val;
  492. }
  493. /* usec_wait specifies the wait time in usec when writing to certain registers
  494. * where it is unsafe to read back the register without some delay.
  495. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  496. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  497. */
  498. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  499. {
  500. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  501. /* Non-posted methods */
  502. tp->write32(tp, off, val);
  503. else {
  504. /* Posted method */
  505. tg3_write32(tp, off, val);
  506. if (usec_wait)
  507. udelay(usec_wait);
  508. tp->read32(tp, off);
  509. }
  510. /* Wait again after the read for the posted method to guarantee that
  511. * the wait time is met.
  512. */
  513. if (usec_wait)
  514. udelay(usec_wait);
  515. }
  516. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  517. {
  518. tp->write32_mbox(tp, off, val);
  519. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  520. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  521. !tg3_flag(tp, ICH_WORKAROUND)))
  522. tp->read32_mbox(tp, off);
  523. }
  524. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  525. {
  526. void __iomem *mbox = tp->regs + off;
  527. writel(val, mbox);
  528. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  529. writel(val, mbox);
  530. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  531. tg3_flag(tp, FLUSH_POSTED_WRITES))
  532. readl(mbox);
  533. }
  534. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  535. {
  536. return readl(tp->regs + off + GRCMBOX_BASE);
  537. }
  538. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  539. {
  540. writel(val, tp->regs + off + GRCMBOX_BASE);
  541. }
  542. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  543. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  544. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  545. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  546. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  547. #define tw32(reg, val) tp->write32(tp, reg, val)
  548. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  549. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  550. #define tr32(reg) tp->read32(tp, reg)
  551. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  552. {
  553. unsigned long flags;
  554. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  555. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  556. return;
  557. spin_lock_irqsave(&tp->indirect_lock, flags);
  558. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  559. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  560. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  561. /* Always leave this as zero. */
  562. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  563. } else {
  564. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  565. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  566. /* Always leave this as zero. */
  567. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  568. }
  569. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  570. }
  571. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  572. {
  573. unsigned long flags;
  574. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  575. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  576. *val = 0;
  577. return;
  578. }
  579. spin_lock_irqsave(&tp->indirect_lock, flags);
  580. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  581. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  582. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  583. /* Always leave this as zero. */
  584. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  585. } else {
  586. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  587. *val = tr32(TG3PCI_MEM_WIN_DATA);
  588. /* Always leave this as zero. */
  589. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  590. }
  591. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  592. }
  593. static void tg3_ape_lock_init(struct tg3 *tp)
  594. {
  595. int i;
  596. u32 regbase, bit;
  597. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  598. regbase = TG3_APE_LOCK_GRANT;
  599. else
  600. regbase = TG3_APE_PER_LOCK_GRANT;
  601. /* Make sure the driver hasn't any stale locks. */
  602. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  603. switch (i) {
  604. case TG3_APE_LOCK_PHY0:
  605. case TG3_APE_LOCK_PHY1:
  606. case TG3_APE_LOCK_PHY2:
  607. case TG3_APE_LOCK_PHY3:
  608. bit = APE_LOCK_GRANT_DRIVER;
  609. break;
  610. default:
  611. if (!tp->pci_fn)
  612. bit = APE_LOCK_GRANT_DRIVER;
  613. else
  614. bit = 1 << tp->pci_fn;
  615. }
  616. tg3_ape_write32(tp, regbase + 4 * i, bit);
  617. }
  618. }
  619. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  620. {
  621. int i, off;
  622. int ret = 0;
  623. u32 status, req, gnt, bit;
  624. if (!tg3_flag(tp, ENABLE_APE))
  625. return 0;
  626. switch (locknum) {
  627. case TG3_APE_LOCK_GPIO:
  628. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  629. return 0;
  630. /* else: fall through */
  631. case TG3_APE_LOCK_GRC:
  632. case TG3_APE_LOCK_MEM:
  633. if (!tp->pci_fn)
  634. bit = APE_LOCK_REQ_DRIVER;
  635. else
  636. bit = 1 << tp->pci_fn;
  637. break;
  638. case TG3_APE_LOCK_PHY0:
  639. case TG3_APE_LOCK_PHY1:
  640. case TG3_APE_LOCK_PHY2:
  641. case TG3_APE_LOCK_PHY3:
  642. bit = APE_LOCK_REQ_DRIVER;
  643. break;
  644. default:
  645. return -EINVAL;
  646. }
  647. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  648. req = TG3_APE_LOCK_REQ;
  649. gnt = TG3_APE_LOCK_GRANT;
  650. } else {
  651. req = TG3_APE_PER_LOCK_REQ;
  652. gnt = TG3_APE_PER_LOCK_GRANT;
  653. }
  654. off = 4 * locknum;
  655. tg3_ape_write32(tp, req + off, bit);
  656. /* Wait for up to 1 millisecond to acquire lock. */
  657. for (i = 0; i < 100; i++) {
  658. status = tg3_ape_read32(tp, gnt + off);
  659. if (status == bit)
  660. break;
  661. if (pci_channel_offline(tp->pdev))
  662. break;
  663. udelay(10);
  664. }
  665. if (status != bit) {
  666. /* Revoke the lock request. */
  667. tg3_ape_write32(tp, gnt + off, bit);
  668. ret = -EBUSY;
  669. }
  670. return ret;
  671. }
  672. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  673. {
  674. u32 gnt, bit;
  675. if (!tg3_flag(tp, ENABLE_APE))
  676. return;
  677. switch (locknum) {
  678. case TG3_APE_LOCK_GPIO:
  679. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  680. return;
  681. /* else: fall through */
  682. case TG3_APE_LOCK_GRC:
  683. case TG3_APE_LOCK_MEM:
  684. if (!tp->pci_fn)
  685. bit = APE_LOCK_GRANT_DRIVER;
  686. else
  687. bit = 1 << tp->pci_fn;
  688. break;
  689. case TG3_APE_LOCK_PHY0:
  690. case TG3_APE_LOCK_PHY1:
  691. case TG3_APE_LOCK_PHY2:
  692. case TG3_APE_LOCK_PHY3:
  693. bit = APE_LOCK_GRANT_DRIVER;
  694. break;
  695. default:
  696. return;
  697. }
  698. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  699. gnt = TG3_APE_LOCK_GRANT;
  700. else
  701. gnt = TG3_APE_PER_LOCK_GRANT;
  702. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  703. }
  704. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  705. {
  706. u32 apedata;
  707. while (timeout_us) {
  708. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  709. return -EBUSY;
  710. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  711. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  712. break;
  713. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  714. udelay(10);
  715. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  716. }
  717. return timeout_us ? 0 : -EBUSY;
  718. }
  719. #ifdef CONFIG_TIGON3_HWMON
  720. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  721. {
  722. u32 i, apedata;
  723. for (i = 0; i < timeout_us / 10; i++) {
  724. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  725. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  726. break;
  727. udelay(10);
  728. }
  729. return i == timeout_us / 10;
  730. }
  731. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  732. u32 len)
  733. {
  734. int err;
  735. u32 i, bufoff, msgoff, maxlen, apedata;
  736. if (!tg3_flag(tp, APE_HAS_NCSI))
  737. return 0;
  738. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  739. if (apedata != APE_SEG_SIG_MAGIC)
  740. return -ENODEV;
  741. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  742. if (!(apedata & APE_FW_STATUS_READY))
  743. return -EAGAIN;
  744. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  745. TG3_APE_SHMEM_BASE;
  746. msgoff = bufoff + 2 * sizeof(u32);
  747. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  748. while (len) {
  749. u32 length;
  750. /* Cap xfer sizes to scratchpad limits. */
  751. length = (len > maxlen) ? maxlen : len;
  752. len -= length;
  753. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  754. if (!(apedata & APE_FW_STATUS_READY))
  755. return -EAGAIN;
  756. /* Wait for up to 1 msec for APE to service previous event. */
  757. err = tg3_ape_event_lock(tp, 1000);
  758. if (err)
  759. return err;
  760. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  761. APE_EVENT_STATUS_SCRTCHPD_READ |
  762. APE_EVENT_STATUS_EVENT_PENDING;
  763. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  764. tg3_ape_write32(tp, bufoff, base_off);
  765. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  766. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  767. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  768. base_off += length;
  769. if (tg3_ape_wait_for_event(tp, 30000))
  770. return -EAGAIN;
  771. for (i = 0; length; i += 4, length -= 4) {
  772. u32 val = tg3_ape_read32(tp, msgoff + i);
  773. memcpy(data, &val, sizeof(u32));
  774. data++;
  775. }
  776. }
  777. return 0;
  778. }
  779. #endif
  780. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  781. {
  782. int err;
  783. u32 apedata;
  784. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  785. if (apedata != APE_SEG_SIG_MAGIC)
  786. return -EAGAIN;
  787. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  788. if (!(apedata & APE_FW_STATUS_READY))
  789. return -EAGAIN;
  790. /* Wait for up to 20 millisecond for APE to service previous event. */
  791. err = tg3_ape_event_lock(tp, 20000);
  792. if (err)
  793. return err;
  794. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  795. event | APE_EVENT_STATUS_EVENT_PENDING);
  796. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  797. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  798. return 0;
  799. }
  800. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  801. {
  802. u32 event;
  803. u32 apedata;
  804. if (!tg3_flag(tp, ENABLE_APE))
  805. return;
  806. switch (kind) {
  807. case RESET_KIND_INIT:
  808. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_COUNT, tp->ape_hb++);
  809. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  810. APE_HOST_SEG_SIG_MAGIC);
  811. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  812. APE_HOST_SEG_LEN_MAGIC);
  813. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  814. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  815. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  816. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  817. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  818. APE_HOST_BEHAV_NO_PHYLOCK);
  819. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  820. TG3_APE_HOST_DRVR_STATE_START);
  821. event = APE_EVENT_STATUS_STATE_START;
  822. break;
  823. case RESET_KIND_SHUTDOWN:
  824. if (device_may_wakeup(&tp->pdev->dev) &&
  825. tg3_flag(tp, WOL_ENABLE)) {
  826. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  827. TG3_APE_HOST_WOL_SPEED_AUTO);
  828. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  829. } else
  830. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  831. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  832. event = APE_EVENT_STATUS_STATE_UNLOAD;
  833. break;
  834. default:
  835. return;
  836. }
  837. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  838. tg3_ape_send_event(tp, event);
  839. }
  840. static void tg3_send_ape_heartbeat(struct tg3 *tp,
  841. unsigned long interval)
  842. {
  843. /* Check if hb interval has exceeded */
  844. if (!tg3_flag(tp, ENABLE_APE) ||
  845. time_before(jiffies, tp->ape_hb_jiffies + interval))
  846. return;
  847. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_COUNT, tp->ape_hb++);
  848. tp->ape_hb_jiffies = jiffies;
  849. }
  850. static void tg3_disable_ints(struct tg3 *tp)
  851. {
  852. int i;
  853. tw32(TG3PCI_MISC_HOST_CTRL,
  854. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  855. for (i = 0; i < tp->irq_max; i++)
  856. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  857. }
  858. static void tg3_enable_ints(struct tg3 *tp)
  859. {
  860. int i;
  861. tp->irq_sync = 0;
  862. wmb();
  863. tw32(TG3PCI_MISC_HOST_CTRL,
  864. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  865. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  866. for (i = 0; i < tp->irq_cnt; i++) {
  867. struct tg3_napi *tnapi = &tp->napi[i];
  868. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  869. if (tg3_flag(tp, 1SHOT_MSI))
  870. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  871. tp->coal_now |= tnapi->coal_now;
  872. }
  873. /* Force an initial interrupt */
  874. if (!tg3_flag(tp, TAGGED_STATUS) &&
  875. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  876. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  877. else
  878. tw32(HOSTCC_MODE, tp->coal_now);
  879. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  880. }
  881. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  882. {
  883. struct tg3 *tp = tnapi->tp;
  884. struct tg3_hw_status *sblk = tnapi->hw_status;
  885. unsigned int work_exists = 0;
  886. /* check for phy events */
  887. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  888. if (sblk->status & SD_STATUS_LINK_CHG)
  889. work_exists = 1;
  890. }
  891. /* check for TX work to do */
  892. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  893. work_exists = 1;
  894. /* check for RX work to do */
  895. if (tnapi->rx_rcb_prod_idx &&
  896. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  897. work_exists = 1;
  898. return work_exists;
  899. }
  900. /* tg3_int_reenable
  901. * similar to tg3_enable_ints, but it accurately determines whether there
  902. * is new work pending and can return without flushing the PIO write
  903. * which reenables interrupts
  904. */
  905. static void tg3_int_reenable(struct tg3_napi *tnapi)
  906. {
  907. struct tg3 *tp = tnapi->tp;
  908. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  909. mmiowb();
  910. /* When doing tagged status, this work check is unnecessary.
  911. * The last_tag we write above tells the chip which piece of
  912. * work we've completed.
  913. */
  914. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  915. tw32(HOSTCC_MODE, tp->coalesce_mode |
  916. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  917. }
  918. static void tg3_switch_clocks(struct tg3 *tp)
  919. {
  920. u32 clock_ctrl;
  921. u32 orig_clock_ctrl;
  922. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  923. return;
  924. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  925. orig_clock_ctrl = clock_ctrl;
  926. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  927. CLOCK_CTRL_CLKRUN_OENABLE |
  928. 0x1f);
  929. tp->pci_clock_ctrl = clock_ctrl;
  930. if (tg3_flag(tp, 5705_PLUS)) {
  931. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  932. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  933. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  934. }
  935. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  936. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  937. clock_ctrl |
  938. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  939. 40);
  940. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  941. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  942. 40);
  943. }
  944. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  945. }
  946. #define PHY_BUSY_LOOPS 5000
  947. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  948. u32 *val)
  949. {
  950. u32 frame_val;
  951. unsigned int loops;
  952. int ret;
  953. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  954. tw32_f(MAC_MI_MODE,
  955. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  956. udelay(80);
  957. }
  958. tg3_ape_lock(tp, tp->phy_ape_lock);
  959. *val = 0x0;
  960. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  961. MI_COM_PHY_ADDR_MASK);
  962. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  963. MI_COM_REG_ADDR_MASK);
  964. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  965. tw32_f(MAC_MI_COM, frame_val);
  966. loops = PHY_BUSY_LOOPS;
  967. while (loops != 0) {
  968. udelay(10);
  969. frame_val = tr32(MAC_MI_COM);
  970. if ((frame_val & MI_COM_BUSY) == 0) {
  971. udelay(5);
  972. frame_val = tr32(MAC_MI_COM);
  973. break;
  974. }
  975. loops -= 1;
  976. }
  977. ret = -EBUSY;
  978. if (loops != 0) {
  979. *val = frame_val & MI_COM_DATA_MASK;
  980. ret = 0;
  981. }
  982. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  983. tw32_f(MAC_MI_MODE, tp->mi_mode);
  984. udelay(80);
  985. }
  986. tg3_ape_unlock(tp, tp->phy_ape_lock);
  987. return ret;
  988. }
  989. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  990. {
  991. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  992. }
  993. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  994. u32 val)
  995. {
  996. u32 frame_val;
  997. unsigned int loops;
  998. int ret;
  999. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  1000. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  1001. return 0;
  1002. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1003. tw32_f(MAC_MI_MODE,
  1004. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  1005. udelay(80);
  1006. }
  1007. tg3_ape_lock(tp, tp->phy_ape_lock);
  1008. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  1009. MI_COM_PHY_ADDR_MASK);
  1010. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  1011. MI_COM_REG_ADDR_MASK);
  1012. frame_val |= (val & MI_COM_DATA_MASK);
  1013. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  1014. tw32_f(MAC_MI_COM, frame_val);
  1015. loops = PHY_BUSY_LOOPS;
  1016. while (loops != 0) {
  1017. udelay(10);
  1018. frame_val = tr32(MAC_MI_COM);
  1019. if ((frame_val & MI_COM_BUSY) == 0) {
  1020. udelay(5);
  1021. frame_val = tr32(MAC_MI_COM);
  1022. break;
  1023. }
  1024. loops -= 1;
  1025. }
  1026. ret = -EBUSY;
  1027. if (loops != 0)
  1028. ret = 0;
  1029. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1030. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1031. udelay(80);
  1032. }
  1033. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1034. return ret;
  1035. }
  1036. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1037. {
  1038. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1039. }
  1040. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1041. {
  1042. int err;
  1043. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1044. if (err)
  1045. goto done;
  1046. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1047. if (err)
  1048. goto done;
  1049. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1050. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1051. if (err)
  1052. goto done;
  1053. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1054. done:
  1055. return err;
  1056. }
  1057. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1058. {
  1059. int err;
  1060. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1061. if (err)
  1062. goto done;
  1063. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1064. if (err)
  1065. goto done;
  1066. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1067. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1068. if (err)
  1069. goto done;
  1070. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1071. done:
  1072. return err;
  1073. }
  1074. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1075. {
  1076. int err;
  1077. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1078. if (!err)
  1079. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1080. return err;
  1081. }
  1082. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1083. {
  1084. int err;
  1085. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1086. if (!err)
  1087. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1088. return err;
  1089. }
  1090. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1091. {
  1092. int err;
  1093. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1094. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1095. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1096. if (!err)
  1097. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1098. return err;
  1099. }
  1100. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1101. {
  1102. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1103. set |= MII_TG3_AUXCTL_MISC_WREN;
  1104. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1105. }
  1106. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1107. {
  1108. u32 val;
  1109. int err;
  1110. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1111. if (err)
  1112. return err;
  1113. if (enable)
  1114. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1115. else
  1116. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1117. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1118. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1119. return err;
  1120. }
  1121. static int tg3_phy_shdw_write(struct tg3 *tp, int reg, u32 val)
  1122. {
  1123. return tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1124. reg | val | MII_TG3_MISC_SHDW_WREN);
  1125. }
  1126. static int tg3_bmcr_reset(struct tg3 *tp)
  1127. {
  1128. u32 phy_control;
  1129. int limit, err;
  1130. /* OK, reset it, and poll the BMCR_RESET bit until it
  1131. * clears or we time out.
  1132. */
  1133. phy_control = BMCR_RESET;
  1134. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1135. if (err != 0)
  1136. return -EBUSY;
  1137. limit = 5000;
  1138. while (limit--) {
  1139. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1140. if (err != 0)
  1141. return -EBUSY;
  1142. if ((phy_control & BMCR_RESET) == 0) {
  1143. udelay(40);
  1144. break;
  1145. }
  1146. udelay(10);
  1147. }
  1148. if (limit < 0)
  1149. return -EBUSY;
  1150. return 0;
  1151. }
  1152. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1153. {
  1154. struct tg3 *tp = bp->priv;
  1155. u32 val;
  1156. spin_lock_bh(&tp->lock);
  1157. if (__tg3_readphy(tp, mii_id, reg, &val))
  1158. val = -EIO;
  1159. spin_unlock_bh(&tp->lock);
  1160. return val;
  1161. }
  1162. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1163. {
  1164. struct tg3 *tp = bp->priv;
  1165. u32 ret = 0;
  1166. spin_lock_bh(&tp->lock);
  1167. if (__tg3_writephy(tp, mii_id, reg, val))
  1168. ret = -EIO;
  1169. spin_unlock_bh(&tp->lock);
  1170. return ret;
  1171. }
  1172. static void tg3_mdio_config_5785(struct tg3 *tp)
  1173. {
  1174. u32 val;
  1175. struct phy_device *phydev;
  1176. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1177. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1178. case PHY_ID_BCM50610:
  1179. case PHY_ID_BCM50610M:
  1180. val = MAC_PHYCFG2_50610_LED_MODES;
  1181. break;
  1182. case PHY_ID_BCMAC131:
  1183. val = MAC_PHYCFG2_AC131_LED_MODES;
  1184. break;
  1185. case PHY_ID_RTL8211C:
  1186. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1187. break;
  1188. case PHY_ID_RTL8201E:
  1189. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1190. break;
  1191. default:
  1192. return;
  1193. }
  1194. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1195. tw32(MAC_PHYCFG2, val);
  1196. val = tr32(MAC_PHYCFG1);
  1197. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1198. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1199. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1200. tw32(MAC_PHYCFG1, val);
  1201. return;
  1202. }
  1203. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1204. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1205. MAC_PHYCFG2_FMODE_MASK_MASK |
  1206. MAC_PHYCFG2_GMODE_MASK_MASK |
  1207. MAC_PHYCFG2_ACT_MASK_MASK |
  1208. MAC_PHYCFG2_QUAL_MASK_MASK |
  1209. MAC_PHYCFG2_INBAND_ENABLE;
  1210. tw32(MAC_PHYCFG2, val);
  1211. val = tr32(MAC_PHYCFG1);
  1212. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1213. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1214. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1215. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1216. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1217. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1218. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1219. }
  1220. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1221. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1222. tw32(MAC_PHYCFG1, val);
  1223. val = tr32(MAC_EXT_RGMII_MODE);
  1224. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1225. MAC_RGMII_MODE_RX_QUALITY |
  1226. MAC_RGMII_MODE_RX_ACTIVITY |
  1227. MAC_RGMII_MODE_RX_ENG_DET |
  1228. MAC_RGMII_MODE_TX_ENABLE |
  1229. MAC_RGMII_MODE_TX_LOWPWR |
  1230. MAC_RGMII_MODE_TX_RESET);
  1231. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1232. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1233. val |= MAC_RGMII_MODE_RX_INT_B |
  1234. MAC_RGMII_MODE_RX_QUALITY |
  1235. MAC_RGMII_MODE_RX_ACTIVITY |
  1236. MAC_RGMII_MODE_RX_ENG_DET;
  1237. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1238. val |= MAC_RGMII_MODE_TX_ENABLE |
  1239. MAC_RGMII_MODE_TX_LOWPWR |
  1240. MAC_RGMII_MODE_TX_RESET;
  1241. }
  1242. tw32(MAC_EXT_RGMII_MODE, val);
  1243. }
  1244. static void tg3_mdio_start(struct tg3 *tp)
  1245. {
  1246. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1247. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1248. udelay(80);
  1249. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1250. tg3_asic_rev(tp) == ASIC_REV_5785)
  1251. tg3_mdio_config_5785(tp);
  1252. }
  1253. static int tg3_mdio_init(struct tg3 *tp)
  1254. {
  1255. int i;
  1256. u32 reg;
  1257. struct phy_device *phydev;
  1258. if (tg3_flag(tp, 5717_PLUS)) {
  1259. u32 is_serdes;
  1260. tp->phy_addr = tp->pci_fn + 1;
  1261. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1262. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1263. else
  1264. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1265. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1266. if (is_serdes)
  1267. tp->phy_addr += 7;
  1268. } else if (tg3_flag(tp, IS_SSB_CORE) && tg3_flag(tp, ROBOSWITCH)) {
  1269. int addr;
  1270. addr = ssb_gige_get_phyaddr(tp->pdev);
  1271. if (addr < 0)
  1272. return addr;
  1273. tp->phy_addr = addr;
  1274. } else
  1275. tp->phy_addr = TG3_PHY_MII_ADDR;
  1276. tg3_mdio_start(tp);
  1277. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1278. return 0;
  1279. tp->mdio_bus = mdiobus_alloc();
  1280. if (tp->mdio_bus == NULL)
  1281. return -ENOMEM;
  1282. tp->mdio_bus->name = "tg3 mdio bus";
  1283. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1284. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1285. tp->mdio_bus->priv = tp;
  1286. tp->mdio_bus->parent = &tp->pdev->dev;
  1287. tp->mdio_bus->read = &tg3_mdio_read;
  1288. tp->mdio_bus->write = &tg3_mdio_write;
  1289. tp->mdio_bus->phy_mask = ~(1 << tp->phy_addr);
  1290. /* The bus registration will look for all the PHYs on the mdio bus.
  1291. * Unfortunately, it does not ensure the PHY is powered up before
  1292. * accessing the PHY ID registers. A chip reset is the
  1293. * quickest way to bring the device back to an operational state..
  1294. */
  1295. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1296. tg3_bmcr_reset(tp);
  1297. i = mdiobus_register(tp->mdio_bus);
  1298. if (i) {
  1299. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1300. mdiobus_free(tp->mdio_bus);
  1301. return i;
  1302. }
  1303. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1304. if (!phydev || !phydev->drv) {
  1305. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1306. mdiobus_unregister(tp->mdio_bus);
  1307. mdiobus_free(tp->mdio_bus);
  1308. return -ENODEV;
  1309. }
  1310. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1311. case PHY_ID_BCM57780:
  1312. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1313. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1314. break;
  1315. case PHY_ID_BCM50610:
  1316. case PHY_ID_BCM50610M:
  1317. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1318. PHY_BRCM_RX_REFCLK_UNUSED |
  1319. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1320. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1321. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1322. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1323. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1324. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1325. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1326. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1327. /* fallthru */
  1328. case PHY_ID_RTL8211C:
  1329. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1330. break;
  1331. case PHY_ID_RTL8201E:
  1332. case PHY_ID_BCMAC131:
  1333. phydev->interface = PHY_INTERFACE_MODE_MII;
  1334. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1335. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1336. break;
  1337. }
  1338. tg3_flag_set(tp, MDIOBUS_INITED);
  1339. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1340. tg3_mdio_config_5785(tp);
  1341. return 0;
  1342. }
  1343. static void tg3_mdio_fini(struct tg3 *tp)
  1344. {
  1345. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1346. tg3_flag_clear(tp, MDIOBUS_INITED);
  1347. mdiobus_unregister(tp->mdio_bus);
  1348. mdiobus_free(tp->mdio_bus);
  1349. }
  1350. }
  1351. /* tp->lock is held. */
  1352. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1353. {
  1354. u32 val;
  1355. val = tr32(GRC_RX_CPU_EVENT);
  1356. val |= GRC_RX_CPU_DRIVER_EVENT;
  1357. tw32_f(GRC_RX_CPU_EVENT, val);
  1358. tp->last_event_jiffies = jiffies;
  1359. }
  1360. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1361. /* tp->lock is held. */
  1362. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1363. {
  1364. int i;
  1365. unsigned int delay_cnt;
  1366. long time_remain;
  1367. /* If enough time has passed, no wait is necessary. */
  1368. time_remain = (long)(tp->last_event_jiffies + 1 +
  1369. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1370. (long)jiffies;
  1371. if (time_remain < 0)
  1372. return;
  1373. /* Check if we can shorten the wait time. */
  1374. delay_cnt = jiffies_to_usecs(time_remain);
  1375. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1376. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1377. delay_cnt = (delay_cnt >> 3) + 1;
  1378. for (i = 0; i < delay_cnt; i++) {
  1379. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1380. break;
  1381. if (pci_channel_offline(tp->pdev))
  1382. break;
  1383. udelay(8);
  1384. }
  1385. }
  1386. /* tp->lock is held. */
  1387. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1388. {
  1389. u32 reg, val;
  1390. val = 0;
  1391. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1392. val = reg << 16;
  1393. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1394. val |= (reg & 0xffff);
  1395. *data++ = val;
  1396. val = 0;
  1397. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1398. val = reg << 16;
  1399. if (!tg3_readphy(tp, MII_LPA, &reg))
  1400. val |= (reg & 0xffff);
  1401. *data++ = val;
  1402. val = 0;
  1403. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1404. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1405. val = reg << 16;
  1406. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1407. val |= (reg & 0xffff);
  1408. }
  1409. *data++ = val;
  1410. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1411. val = reg << 16;
  1412. else
  1413. val = 0;
  1414. *data++ = val;
  1415. }
  1416. /* tp->lock is held. */
  1417. static void tg3_ump_link_report(struct tg3 *tp)
  1418. {
  1419. u32 data[4];
  1420. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1421. return;
  1422. tg3_phy_gather_ump_data(tp, data);
  1423. tg3_wait_for_event_ack(tp);
  1424. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1425. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1426. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1427. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1428. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1429. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1430. tg3_generate_fw_event(tp);
  1431. }
  1432. /* tp->lock is held. */
  1433. static void tg3_stop_fw(struct tg3 *tp)
  1434. {
  1435. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1436. /* Wait for RX cpu to ACK the previous event. */
  1437. tg3_wait_for_event_ack(tp);
  1438. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1439. tg3_generate_fw_event(tp);
  1440. /* Wait for RX cpu to ACK this event. */
  1441. tg3_wait_for_event_ack(tp);
  1442. }
  1443. }
  1444. /* tp->lock is held. */
  1445. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1446. {
  1447. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1448. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1449. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1450. switch (kind) {
  1451. case RESET_KIND_INIT:
  1452. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1453. DRV_STATE_START);
  1454. break;
  1455. case RESET_KIND_SHUTDOWN:
  1456. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1457. DRV_STATE_UNLOAD);
  1458. break;
  1459. case RESET_KIND_SUSPEND:
  1460. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1461. DRV_STATE_SUSPEND);
  1462. break;
  1463. default:
  1464. break;
  1465. }
  1466. }
  1467. }
  1468. /* tp->lock is held. */
  1469. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1470. {
  1471. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1472. switch (kind) {
  1473. case RESET_KIND_INIT:
  1474. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1475. DRV_STATE_START_DONE);
  1476. break;
  1477. case RESET_KIND_SHUTDOWN:
  1478. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1479. DRV_STATE_UNLOAD_DONE);
  1480. break;
  1481. default:
  1482. break;
  1483. }
  1484. }
  1485. }
  1486. /* tp->lock is held. */
  1487. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1488. {
  1489. if (tg3_flag(tp, ENABLE_ASF)) {
  1490. switch (kind) {
  1491. case RESET_KIND_INIT:
  1492. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1493. DRV_STATE_START);
  1494. break;
  1495. case RESET_KIND_SHUTDOWN:
  1496. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1497. DRV_STATE_UNLOAD);
  1498. break;
  1499. case RESET_KIND_SUSPEND:
  1500. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1501. DRV_STATE_SUSPEND);
  1502. break;
  1503. default:
  1504. break;
  1505. }
  1506. }
  1507. }
  1508. static int tg3_poll_fw(struct tg3 *tp)
  1509. {
  1510. int i;
  1511. u32 val;
  1512. if (tg3_flag(tp, NO_FWARE_REPORTED))
  1513. return 0;
  1514. if (tg3_flag(tp, IS_SSB_CORE)) {
  1515. /* We don't use firmware. */
  1516. return 0;
  1517. }
  1518. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1519. /* Wait up to 20ms for init done. */
  1520. for (i = 0; i < 200; i++) {
  1521. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1522. return 0;
  1523. if (pci_channel_offline(tp->pdev))
  1524. return -ENODEV;
  1525. udelay(100);
  1526. }
  1527. return -ENODEV;
  1528. }
  1529. /* Wait for firmware initialization to complete. */
  1530. for (i = 0; i < 100000; i++) {
  1531. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1532. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1533. break;
  1534. if (pci_channel_offline(tp->pdev)) {
  1535. if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
  1536. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1537. netdev_info(tp->dev, "No firmware running\n");
  1538. }
  1539. break;
  1540. }
  1541. udelay(10);
  1542. }
  1543. /* Chip might not be fitted with firmware. Some Sun onboard
  1544. * parts are configured like that. So don't signal the timeout
  1545. * of the above loop as an error, but do report the lack of
  1546. * running firmware once.
  1547. */
  1548. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1549. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1550. netdev_info(tp->dev, "No firmware running\n");
  1551. }
  1552. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1553. /* The 57765 A0 needs a little more
  1554. * time to do some important work.
  1555. */
  1556. mdelay(10);
  1557. }
  1558. return 0;
  1559. }
  1560. static void tg3_link_report(struct tg3 *tp)
  1561. {
  1562. if (!netif_carrier_ok(tp->dev)) {
  1563. netif_info(tp, link, tp->dev, "Link is down\n");
  1564. tg3_ump_link_report(tp);
  1565. } else if (netif_msg_link(tp)) {
  1566. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1567. (tp->link_config.active_speed == SPEED_1000 ?
  1568. 1000 :
  1569. (tp->link_config.active_speed == SPEED_100 ?
  1570. 100 : 10)),
  1571. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1572. "full" : "half"));
  1573. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1574. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1575. "on" : "off",
  1576. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1577. "on" : "off");
  1578. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1579. netdev_info(tp->dev, "EEE is %s\n",
  1580. tp->setlpicnt ? "enabled" : "disabled");
  1581. tg3_ump_link_report(tp);
  1582. }
  1583. tp->link_up = netif_carrier_ok(tp->dev);
  1584. }
  1585. static u32 tg3_decode_flowctrl_1000T(u32 adv)
  1586. {
  1587. u32 flowctrl = 0;
  1588. if (adv & ADVERTISE_PAUSE_CAP) {
  1589. flowctrl |= FLOW_CTRL_RX;
  1590. if (!(adv & ADVERTISE_PAUSE_ASYM))
  1591. flowctrl |= FLOW_CTRL_TX;
  1592. } else if (adv & ADVERTISE_PAUSE_ASYM)
  1593. flowctrl |= FLOW_CTRL_TX;
  1594. return flowctrl;
  1595. }
  1596. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1597. {
  1598. u16 miireg;
  1599. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1600. miireg = ADVERTISE_1000XPAUSE;
  1601. else if (flow_ctrl & FLOW_CTRL_TX)
  1602. miireg = ADVERTISE_1000XPSE_ASYM;
  1603. else if (flow_ctrl & FLOW_CTRL_RX)
  1604. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1605. else
  1606. miireg = 0;
  1607. return miireg;
  1608. }
  1609. static u32 tg3_decode_flowctrl_1000X(u32 adv)
  1610. {
  1611. u32 flowctrl = 0;
  1612. if (adv & ADVERTISE_1000XPAUSE) {
  1613. flowctrl |= FLOW_CTRL_RX;
  1614. if (!(adv & ADVERTISE_1000XPSE_ASYM))
  1615. flowctrl |= FLOW_CTRL_TX;
  1616. } else if (adv & ADVERTISE_1000XPSE_ASYM)
  1617. flowctrl |= FLOW_CTRL_TX;
  1618. return flowctrl;
  1619. }
  1620. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1621. {
  1622. u8 cap = 0;
  1623. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1624. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1625. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1626. if (lcladv & ADVERTISE_1000XPAUSE)
  1627. cap = FLOW_CTRL_RX;
  1628. if (rmtadv & ADVERTISE_1000XPAUSE)
  1629. cap = FLOW_CTRL_TX;
  1630. }
  1631. return cap;
  1632. }
  1633. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1634. {
  1635. u8 autoneg;
  1636. u8 flowctrl = 0;
  1637. u32 old_rx_mode = tp->rx_mode;
  1638. u32 old_tx_mode = tp->tx_mode;
  1639. if (tg3_flag(tp, USE_PHYLIB))
  1640. autoneg = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr)->autoneg;
  1641. else
  1642. autoneg = tp->link_config.autoneg;
  1643. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1644. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1645. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1646. else
  1647. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1648. } else
  1649. flowctrl = tp->link_config.flowctrl;
  1650. tp->link_config.active_flowctrl = flowctrl;
  1651. if (flowctrl & FLOW_CTRL_RX)
  1652. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1653. else
  1654. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1655. if (old_rx_mode != tp->rx_mode)
  1656. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1657. if (flowctrl & FLOW_CTRL_TX)
  1658. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1659. else
  1660. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1661. if (old_tx_mode != tp->tx_mode)
  1662. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1663. }
  1664. static void tg3_adjust_link(struct net_device *dev)
  1665. {
  1666. u8 oldflowctrl, linkmesg = 0;
  1667. u32 mac_mode, lcl_adv, rmt_adv;
  1668. struct tg3 *tp = netdev_priv(dev);
  1669. struct phy_device *phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1670. spin_lock_bh(&tp->lock);
  1671. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1672. MAC_MODE_HALF_DUPLEX);
  1673. oldflowctrl = tp->link_config.active_flowctrl;
  1674. if (phydev->link) {
  1675. lcl_adv = 0;
  1676. rmt_adv = 0;
  1677. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1678. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1679. else if (phydev->speed == SPEED_1000 ||
  1680. tg3_asic_rev(tp) != ASIC_REV_5785)
  1681. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1682. else
  1683. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1684. if (phydev->duplex == DUPLEX_HALF)
  1685. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1686. else {
  1687. lcl_adv = mii_advertise_flowctrl(
  1688. tp->link_config.flowctrl);
  1689. if (phydev->pause)
  1690. rmt_adv = LPA_PAUSE_CAP;
  1691. if (phydev->asym_pause)
  1692. rmt_adv |= LPA_PAUSE_ASYM;
  1693. }
  1694. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1695. } else
  1696. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1697. if (mac_mode != tp->mac_mode) {
  1698. tp->mac_mode = mac_mode;
  1699. tw32_f(MAC_MODE, tp->mac_mode);
  1700. udelay(40);
  1701. }
  1702. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1703. if (phydev->speed == SPEED_10)
  1704. tw32(MAC_MI_STAT,
  1705. MAC_MI_STAT_10MBPS_MODE |
  1706. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1707. else
  1708. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1709. }
  1710. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1711. tw32(MAC_TX_LENGTHS,
  1712. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1713. (6 << TX_LENGTHS_IPG_SHIFT) |
  1714. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1715. else
  1716. tw32(MAC_TX_LENGTHS,
  1717. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1718. (6 << TX_LENGTHS_IPG_SHIFT) |
  1719. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1720. if (phydev->link != tp->old_link ||
  1721. phydev->speed != tp->link_config.active_speed ||
  1722. phydev->duplex != tp->link_config.active_duplex ||
  1723. oldflowctrl != tp->link_config.active_flowctrl)
  1724. linkmesg = 1;
  1725. tp->old_link = phydev->link;
  1726. tp->link_config.active_speed = phydev->speed;
  1727. tp->link_config.active_duplex = phydev->duplex;
  1728. spin_unlock_bh(&tp->lock);
  1729. if (linkmesg)
  1730. tg3_link_report(tp);
  1731. }
  1732. static int tg3_phy_init(struct tg3 *tp)
  1733. {
  1734. struct phy_device *phydev;
  1735. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1736. return 0;
  1737. /* Bring the PHY back to a known state. */
  1738. tg3_bmcr_reset(tp);
  1739. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1740. /* Attach the MAC to the PHY. */
  1741. phydev = phy_connect(tp->dev, phydev_name(phydev),
  1742. tg3_adjust_link, phydev->interface);
  1743. if (IS_ERR(phydev)) {
  1744. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1745. return PTR_ERR(phydev);
  1746. }
  1747. /* Mask with MAC supported features. */
  1748. switch (phydev->interface) {
  1749. case PHY_INTERFACE_MODE_GMII:
  1750. case PHY_INTERFACE_MODE_RGMII:
  1751. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1752. phydev->supported &= (PHY_GBIT_FEATURES |
  1753. SUPPORTED_Pause |
  1754. SUPPORTED_Asym_Pause);
  1755. break;
  1756. }
  1757. /* fallthru */
  1758. case PHY_INTERFACE_MODE_MII:
  1759. phydev->supported &= (PHY_BASIC_FEATURES |
  1760. SUPPORTED_Pause |
  1761. SUPPORTED_Asym_Pause);
  1762. break;
  1763. default:
  1764. phy_disconnect(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  1765. return -EINVAL;
  1766. }
  1767. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1768. phydev->advertising = phydev->supported;
  1769. phy_attached_info(phydev);
  1770. return 0;
  1771. }
  1772. static void tg3_phy_start(struct tg3 *tp)
  1773. {
  1774. struct phy_device *phydev;
  1775. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1776. return;
  1777. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1778. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1779. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1780. phydev->speed = tp->link_config.speed;
  1781. phydev->duplex = tp->link_config.duplex;
  1782. phydev->autoneg = tp->link_config.autoneg;
  1783. phydev->advertising = tp->link_config.advertising;
  1784. }
  1785. phy_start(phydev);
  1786. phy_start_aneg(phydev);
  1787. }
  1788. static void tg3_phy_stop(struct tg3 *tp)
  1789. {
  1790. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1791. return;
  1792. phy_stop(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  1793. }
  1794. static void tg3_phy_fini(struct tg3 *tp)
  1795. {
  1796. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1797. phy_disconnect(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  1798. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1799. }
  1800. }
  1801. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1802. {
  1803. int err;
  1804. u32 val;
  1805. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1806. return 0;
  1807. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1808. /* Cannot do read-modify-write on 5401 */
  1809. err = tg3_phy_auxctl_write(tp,
  1810. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1811. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1812. 0x4c20);
  1813. goto done;
  1814. }
  1815. err = tg3_phy_auxctl_read(tp,
  1816. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1817. if (err)
  1818. return err;
  1819. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1820. err = tg3_phy_auxctl_write(tp,
  1821. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1822. done:
  1823. return err;
  1824. }
  1825. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1826. {
  1827. u32 phytest;
  1828. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1829. u32 phy;
  1830. tg3_writephy(tp, MII_TG3_FET_TEST,
  1831. phytest | MII_TG3_FET_SHADOW_EN);
  1832. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1833. if (enable)
  1834. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1835. else
  1836. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1837. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1838. }
  1839. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1840. }
  1841. }
  1842. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1843. {
  1844. u32 reg;
  1845. if (!tg3_flag(tp, 5705_PLUS) ||
  1846. (tg3_flag(tp, 5717_PLUS) &&
  1847. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1848. return;
  1849. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1850. tg3_phy_fet_toggle_apd(tp, enable);
  1851. return;
  1852. }
  1853. reg = MII_TG3_MISC_SHDW_SCR5_LPED |
  1854. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1855. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1856. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1857. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1858. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1859. tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_SCR5_SEL, reg);
  1860. reg = MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1861. if (enable)
  1862. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1863. tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_APD_SEL, reg);
  1864. }
  1865. static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
  1866. {
  1867. u32 phy;
  1868. if (!tg3_flag(tp, 5705_PLUS) ||
  1869. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1870. return;
  1871. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1872. u32 ephy;
  1873. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1874. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1875. tg3_writephy(tp, MII_TG3_FET_TEST,
  1876. ephy | MII_TG3_FET_SHADOW_EN);
  1877. if (!tg3_readphy(tp, reg, &phy)) {
  1878. if (enable)
  1879. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1880. else
  1881. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1882. tg3_writephy(tp, reg, phy);
  1883. }
  1884. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1885. }
  1886. } else {
  1887. int ret;
  1888. ret = tg3_phy_auxctl_read(tp,
  1889. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1890. if (!ret) {
  1891. if (enable)
  1892. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1893. else
  1894. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1895. tg3_phy_auxctl_write(tp,
  1896. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1897. }
  1898. }
  1899. }
  1900. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1901. {
  1902. int ret;
  1903. u32 val;
  1904. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1905. return;
  1906. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1907. if (!ret)
  1908. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1909. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1910. }
  1911. static void tg3_phy_apply_otp(struct tg3 *tp)
  1912. {
  1913. u32 otp, phy;
  1914. if (!tp->phy_otp)
  1915. return;
  1916. otp = tp->phy_otp;
  1917. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1918. return;
  1919. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1920. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1921. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1922. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1923. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1924. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1925. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1926. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1927. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1928. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1929. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1930. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1931. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1932. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1933. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1934. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1935. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1936. }
  1937. static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
  1938. {
  1939. u32 val;
  1940. struct ethtool_eee *dest = &tp->eee;
  1941. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1942. return;
  1943. if (eee)
  1944. dest = eee;
  1945. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
  1946. return;
  1947. /* Pull eee_active */
  1948. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1949. val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
  1950. dest->eee_active = 1;
  1951. } else
  1952. dest->eee_active = 0;
  1953. /* Pull lp advertised settings */
  1954. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
  1955. return;
  1956. dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1957. /* Pull advertised and eee_enabled settings */
  1958. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
  1959. return;
  1960. dest->eee_enabled = !!val;
  1961. dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1962. /* Pull tx_lpi_enabled */
  1963. val = tr32(TG3_CPMU_EEE_MODE);
  1964. dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
  1965. /* Pull lpi timer value */
  1966. dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
  1967. }
  1968. static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
  1969. {
  1970. u32 val;
  1971. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1972. return;
  1973. tp->setlpicnt = 0;
  1974. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1975. current_link_up &&
  1976. tp->link_config.active_duplex == DUPLEX_FULL &&
  1977. (tp->link_config.active_speed == SPEED_100 ||
  1978. tp->link_config.active_speed == SPEED_1000)) {
  1979. u32 eeectl;
  1980. if (tp->link_config.active_speed == SPEED_1000)
  1981. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1982. else
  1983. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1984. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1985. tg3_eee_pull_config(tp, NULL);
  1986. if (tp->eee.eee_active)
  1987. tp->setlpicnt = 2;
  1988. }
  1989. if (!tp->setlpicnt) {
  1990. if (current_link_up &&
  1991. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1992. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1993. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1994. }
  1995. val = tr32(TG3_CPMU_EEE_MODE);
  1996. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1997. }
  1998. }
  1999. static void tg3_phy_eee_enable(struct tg3 *tp)
  2000. {
  2001. u32 val;
  2002. if (tp->link_config.active_speed == SPEED_1000 &&
  2003. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2004. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2005. tg3_flag(tp, 57765_CLASS)) &&
  2006. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2007. val = MII_TG3_DSP_TAP26_ALNOKO |
  2008. MII_TG3_DSP_TAP26_RMRXSTO;
  2009. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2010. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2011. }
  2012. val = tr32(TG3_CPMU_EEE_MODE);
  2013. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  2014. }
  2015. static int tg3_wait_macro_done(struct tg3 *tp)
  2016. {
  2017. int limit = 100;
  2018. while (limit--) {
  2019. u32 tmp32;
  2020. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  2021. if ((tmp32 & 0x1000) == 0)
  2022. break;
  2023. }
  2024. }
  2025. if (limit < 0)
  2026. return -EBUSY;
  2027. return 0;
  2028. }
  2029. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  2030. {
  2031. static const u32 test_pat[4][6] = {
  2032. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  2033. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  2034. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  2035. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  2036. };
  2037. int chan;
  2038. for (chan = 0; chan < 4; chan++) {
  2039. int i;
  2040. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2041. (chan * 0x2000) | 0x0200);
  2042. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2043. for (i = 0; i < 6; i++)
  2044. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  2045. test_pat[chan][i]);
  2046. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2047. if (tg3_wait_macro_done(tp)) {
  2048. *resetp = 1;
  2049. return -EBUSY;
  2050. }
  2051. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2052. (chan * 0x2000) | 0x0200);
  2053. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  2054. if (tg3_wait_macro_done(tp)) {
  2055. *resetp = 1;
  2056. return -EBUSY;
  2057. }
  2058. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  2059. if (tg3_wait_macro_done(tp)) {
  2060. *resetp = 1;
  2061. return -EBUSY;
  2062. }
  2063. for (i = 0; i < 6; i += 2) {
  2064. u32 low, high;
  2065. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  2066. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  2067. tg3_wait_macro_done(tp)) {
  2068. *resetp = 1;
  2069. return -EBUSY;
  2070. }
  2071. low &= 0x7fff;
  2072. high &= 0x000f;
  2073. if (low != test_pat[chan][i] ||
  2074. high != test_pat[chan][i+1]) {
  2075. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  2076. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  2077. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  2078. return -EBUSY;
  2079. }
  2080. }
  2081. }
  2082. return 0;
  2083. }
  2084. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2085. {
  2086. int chan;
  2087. for (chan = 0; chan < 4; chan++) {
  2088. int i;
  2089. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2090. (chan * 0x2000) | 0x0200);
  2091. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2092. for (i = 0; i < 6; i++)
  2093. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2094. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2095. if (tg3_wait_macro_done(tp))
  2096. return -EBUSY;
  2097. }
  2098. return 0;
  2099. }
  2100. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2101. {
  2102. u32 reg32, phy9_orig;
  2103. int retries, do_phy_reset, err;
  2104. retries = 10;
  2105. do_phy_reset = 1;
  2106. do {
  2107. if (do_phy_reset) {
  2108. err = tg3_bmcr_reset(tp);
  2109. if (err)
  2110. return err;
  2111. do_phy_reset = 0;
  2112. }
  2113. /* Disable transmitter and interrupt. */
  2114. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2115. continue;
  2116. reg32 |= 0x3000;
  2117. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2118. /* Set full-duplex, 1000 mbps. */
  2119. tg3_writephy(tp, MII_BMCR,
  2120. BMCR_FULLDPLX | BMCR_SPEED1000);
  2121. /* Set to master mode. */
  2122. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2123. continue;
  2124. tg3_writephy(tp, MII_CTRL1000,
  2125. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2126. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2127. if (err)
  2128. return err;
  2129. /* Block the PHY control access. */
  2130. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2131. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2132. if (!err)
  2133. break;
  2134. } while (--retries);
  2135. err = tg3_phy_reset_chanpat(tp);
  2136. if (err)
  2137. return err;
  2138. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2139. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2140. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2141. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2142. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2143. err = tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32);
  2144. if (err)
  2145. return err;
  2146. reg32 &= ~0x3000;
  2147. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2148. return 0;
  2149. }
  2150. static void tg3_carrier_off(struct tg3 *tp)
  2151. {
  2152. netif_carrier_off(tp->dev);
  2153. tp->link_up = false;
  2154. }
  2155. static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
  2156. {
  2157. if (tg3_flag(tp, ENABLE_ASF))
  2158. netdev_warn(tp->dev,
  2159. "Management side-band traffic will be interrupted during phy settings change\n");
  2160. }
  2161. /* This will reset the tigon3 PHY if there is no valid
  2162. * link unless the FORCE argument is non-zero.
  2163. */
  2164. static int tg3_phy_reset(struct tg3 *tp)
  2165. {
  2166. u32 val, cpmuctrl;
  2167. int err;
  2168. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2169. val = tr32(GRC_MISC_CFG);
  2170. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2171. udelay(40);
  2172. }
  2173. err = tg3_readphy(tp, MII_BMSR, &val);
  2174. err |= tg3_readphy(tp, MII_BMSR, &val);
  2175. if (err != 0)
  2176. return -EBUSY;
  2177. if (netif_running(tp->dev) && tp->link_up) {
  2178. netif_carrier_off(tp->dev);
  2179. tg3_link_report(tp);
  2180. }
  2181. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2182. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2183. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2184. err = tg3_phy_reset_5703_4_5(tp);
  2185. if (err)
  2186. return err;
  2187. goto out;
  2188. }
  2189. cpmuctrl = 0;
  2190. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2191. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2192. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2193. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2194. tw32(TG3_CPMU_CTRL,
  2195. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2196. }
  2197. err = tg3_bmcr_reset(tp);
  2198. if (err)
  2199. return err;
  2200. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2201. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2202. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2203. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2204. }
  2205. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2206. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2207. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2208. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2209. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2210. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2211. udelay(40);
  2212. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2213. }
  2214. }
  2215. if (tg3_flag(tp, 5717_PLUS) &&
  2216. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2217. return 0;
  2218. tg3_phy_apply_otp(tp);
  2219. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2220. tg3_phy_toggle_apd(tp, true);
  2221. else
  2222. tg3_phy_toggle_apd(tp, false);
  2223. out:
  2224. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2225. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2226. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2227. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2228. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2229. }
  2230. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2231. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2232. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2233. }
  2234. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2235. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2236. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2237. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2238. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2239. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2240. }
  2241. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2242. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2243. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2244. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2245. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2246. tg3_writephy(tp, MII_TG3_TEST1,
  2247. MII_TG3_TEST1_TRIM_EN | 0x4);
  2248. } else
  2249. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2250. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2251. }
  2252. }
  2253. /* Set Extended packet length bit (bit 14) on all chips that */
  2254. /* support jumbo frames */
  2255. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2256. /* Cannot do read-modify-write on 5401 */
  2257. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2258. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2259. /* Set bit 14 with read-modify-write to preserve other bits */
  2260. err = tg3_phy_auxctl_read(tp,
  2261. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2262. if (!err)
  2263. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2264. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2265. }
  2266. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2267. * jumbo frames transmission.
  2268. */
  2269. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2270. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2271. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2272. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2273. }
  2274. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2275. /* adjust output voltage */
  2276. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2277. }
  2278. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2279. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2280. tg3_phy_toggle_automdix(tp, true);
  2281. tg3_phy_set_wirespeed(tp);
  2282. return 0;
  2283. }
  2284. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2285. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2286. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2287. TG3_GPIO_MSG_NEED_VAUX)
  2288. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2289. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2290. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2291. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2292. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2293. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2294. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2295. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2296. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2297. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2298. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2299. {
  2300. u32 status, shift;
  2301. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2302. tg3_asic_rev(tp) == ASIC_REV_5719)
  2303. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2304. else
  2305. status = tr32(TG3_CPMU_DRV_STATUS);
  2306. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2307. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2308. status |= (newstat << shift);
  2309. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2310. tg3_asic_rev(tp) == ASIC_REV_5719)
  2311. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2312. else
  2313. tw32(TG3_CPMU_DRV_STATUS, status);
  2314. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2315. }
  2316. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2317. {
  2318. if (!tg3_flag(tp, IS_NIC))
  2319. return 0;
  2320. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2321. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2322. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2323. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2324. return -EIO;
  2325. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2326. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2327. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2328. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2329. } else {
  2330. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2331. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2332. }
  2333. return 0;
  2334. }
  2335. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2336. {
  2337. u32 grc_local_ctrl;
  2338. if (!tg3_flag(tp, IS_NIC) ||
  2339. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2340. tg3_asic_rev(tp) == ASIC_REV_5701)
  2341. return;
  2342. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2343. tw32_wait_f(GRC_LOCAL_CTRL,
  2344. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2345. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2346. tw32_wait_f(GRC_LOCAL_CTRL,
  2347. grc_local_ctrl,
  2348. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2349. tw32_wait_f(GRC_LOCAL_CTRL,
  2350. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2351. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2352. }
  2353. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2354. {
  2355. if (!tg3_flag(tp, IS_NIC))
  2356. return;
  2357. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2358. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2359. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2360. (GRC_LCLCTRL_GPIO_OE0 |
  2361. GRC_LCLCTRL_GPIO_OE1 |
  2362. GRC_LCLCTRL_GPIO_OE2 |
  2363. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2364. GRC_LCLCTRL_GPIO_OUTPUT1),
  2365. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2366. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2367. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2368. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2369. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2370. GRC_LCLCTRL_GPIO_OE1 |
  2371. GRC_LCLCTRL_GPIO_OE2 |
  2372. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2373. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2374. tp->grc_local_ctrl;
  2375. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2376. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2377. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2378. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2379. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2380. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2381. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2382. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2383. } else {
  2384. u32 no_gpio2;
  2385. u32 grc_local_ctrl = 0;
  2386. /* Workaround to prevent overdrawing Amps. */
  2387. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2388. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2389. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2390. grc_local_ctrl,
  2391. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2392. }
  2393. /* On 5753 and variants, GPIO2 cannot be used. */
  2394. no_gpio2 = tp->nic_sram_data_cfg &
  2395. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2396. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2397. GRC_LCLCTRL_GPIO_OE1 |
  2398. GRC_LCLCTRL_GPIO_OE2 |
  2399. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2400. GRC_LCLCTRL_GPIO_OUTPUT2;
  2401. if (no_gpio2) {
  2402. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2403. GRC_LCLCTRL_GPIO_OUTPUT2);
  2404. }
  2405. tw32_wait_f(GRC_LOCAL_CTRL,
  2406. tp->grc_local_ctrl | grc_local_ctrl,
  2407. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2408. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2409. tw32_wait_f(GRC_LOCAL_CTRL,
  2410. tp->grc_local_ctrl | grc_local_ctrl,
  2411. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2412. if (!no_gpio2) {
  2413. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2414. tw32_wait_f(GRC_LOCAL_CTRL,
  2415. tp->grc_local_ctrl | grc_local_ctrl,
  2416. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2417. }
  2418. }
  2419. }
  2420. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2421. {
  2422. u32 msg = 0;
  2423. /* Serialize power state transitions */
  2424. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2425. return;
  2426. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2427. msg = TG3_GPIO_MSG_NEED_VAUX;
  2428. msg = tg3_set_function_status(tp, msg);
  2429. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2430. goto done;
  2431. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2432. tg3_pwrsrc_switch_to_vaux(tp);
  2433. else
  2434. tg3_pwrsrc_die_with_vmain(tp);
  2435. done:
  2436. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2437. }
  2438. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2439. {
  2440. bool need_vaux = false;
  2441. /* The GPIOs do something completely different on 57765. */
  2442. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2443. return;
  2444. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2445. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2446. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2447. tg3_frob_aux_power_5717(tp, include_wol ?
  2448. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2449. return;
  2450. }
  2451. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2452. struct net_device *dev_peer;
  2453. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2454. /* remove_one() may have been run on the peer. */
  2455. if (dev_peer) {
  2456. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2457. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2458. return;
  2459. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2460. tg3_flag(tp_peer, ENABLE_ASF))
  2461. need_vaux = true;
  2462. }
  2463. }
  2464. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2465. tg3_flag(tp, ENABLE_ASF))
  2466. need_vaux = true;
  2467. if (need_vaux)
  2468. tg3_pwrsrc_switch_to_vaux(tp);
  2469. else
  2470. tg3_pwrsrc_die_with_vmain(tp);
  2471. }
  2472. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2473. {
  2474. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2475. return 1;
  2476. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2477. if (speed != SPEED_10)
  2478. return 1;
  2479. } else if (speed == SPEED_10)
  2480. return 1;
  2481. return 0;
  2482. }
  2483. static bool tg3_phy_power_bug(struct tg3 *tp)
  2484. {
  2485. switch (tg3_asic_rev(tp)) {
  2486. case ASIC_REV_5700:
  2487. case ASIC_REV_5704:
  2488. return true;
  2489. case ASIC_REV_5780:
  2490. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2491. return true;
  2492. return false;
  2493. case ASIC_REV_5717:
  2494. if (!tp->pci_fn)
  2495. return true;
  2496. return false;
  2497. case ASIC_REV_5719:
  2498. case ASIC_REV_5720:
  2499. if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  2500. !tp->pci_fn)
  2501. return true;
  2502. return false;
  2503. }
  2504. return false;
  2505. }
  2506. static bool tg3_phy_led_bug(struct tg3 *tp)
  2507. {
  2508. switch (tg3_asic_rev(tp)) {
  2509. case ASIC_REV_5719:
  2510. case ASIC_REV_5720:
  2511. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  2512. !tp->pci_fn)
  2513. return true;
  2514. return false;
  2515. }
  2516. return false;
  2517. }
  2518. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2519. {
  2520. u32 val;
  2521. if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
  2522. return;
  2523. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2524. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2525. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2526. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2527. sg_dig_ctrl |=
  2528. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2529. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2530. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2531. }
  2532. return;
  2533. }
  2534. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2535. tg3_bmcr_reset(tp);
  2536. val = tr32(GRC_MISC_CFG);
  2537. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2538. udelay(40);
  2539. return;
  2540. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2541. u32 phytest;
  2542. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2543. u32 phy;
  2544. tg3_writephy(tp, MII_ADVERTISE, 0);
  2545. tg3_writephy(tp, MII_BMCR,
  2546. BMCR_ANENABLE | BMCR_ANRESTART);
  2547. tg3_writephy(tp, MII_TG3_FET_TEST,
  2548. phytest | MII_TG3_FET_SHADOW_EN);
  2549. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2550. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2551. tg3_writephy(tp,
  2552. MII_TG3_FET_SHDW_AUXMODE4,
  2553. phy);
  2554. }
  2555. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2556. }
  2557. return;
  2558. } else if (do_low_power) {
  2559. if (!tg3_phy_led_bug(tp))
  2560. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2561. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2562. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2563. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2564. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2565. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2566. }
  2567. /* The PHY should not be powered down on some chips because
  2568. * of bugs.
  2569. */
  2570. if (tg3_phy_power_bug(tp))
  2571. return;
  2572. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2573. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2574. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2575. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2576. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2577. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2578. }
  2579. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2580. }
  2581. /* tp->lock is held. */
  2582. static int tg3_nvram_lock(struct tg3 *tp)
  2583. {
  2584. if (tg3_flag(tp, NVRAM)) {
  2585. int i;
  2586. if (tp->nvram_lock_cnt == 0) {
  2587. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2588. for (i = 0; i < 8000; i++) {
  2589. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2590. break;
  2591. udelay(20);
  2592. }
  2593. if (i == 8000) {
  2594. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2595. return -ENODEV;
  2596. }
  2597. }
  2598. tp->nvram_lock_cnt++;
  2599. }
  2600. return 0;
  2601. }
  2602. /* tp->lock is held. */
  2603. static void tg3_nvram_unlock(struct tg3 *tp)
  2604. {
  2605. if (tg3_flag(tp, NVRAM)) {
  2606. if (tp->nvram_lock_cnt > 0)
  2607. tp->nvram_lock_cnt--;
  2608. if (tp->nvram_lock_cnt == 0)
  2609. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2610. }
  2611. }
  2612. /* tp->lock is held. */
  2613. static void tg3_enable_nvram_access(struct tg3 *tp)
  2614. {
  2615. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2616. u32 nvaccess = tr32(NVRAM_ACCESS);
  2617. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2618. }
  2619. }
  2620. /* tp->lock is held. */
  2621. static void tg3_disable_nvram_access(struct tg3 *tp)
  2622. {
  2623. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2624. u32 nvaccess = tr32(NVRAM_ACCESS);
  2625. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2626. }
  2627. }
  2628. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2629. u32 offset, u32 *val)
  2630. {
  2631. u32 tmp;
  2632. int i;
  2633. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2634. return -EINVAL;
  2635. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2636. EEPROM_ADDR_DEVID_MASK |
  2637. EEPROM_ADDR_READ);
  2638. tw32(GRC_EEPROM_ADDR,
  2639. tmp |
  2640. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2641. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2642. EEPROM_ADDR_ADDR_MASK) |
  2643. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2644. for (i = 0; i < 1000; i++) {
  2645. tmp = tr32(GRC_EEPROM_ADDR);
  2646. if (tmp & EEPROM_ADDR_COMPLETE)
  2647. break;
  2648. msleep(1);
  2649. }
  2650. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2651. return -EBUSY;
  2652. tmp = tr32(GRC_EEPROM_DATA);
  2653. /*
  2654. * The data will always be opposite the native endian
  2655. * format. Perform a blind byteswap to compensate.
  2656. */
  2657. *val = swab32(tmp);
  2658. return 0;
  2659. }
  2660. #define NVRAM_CMD_TIMEOUT 10000
  2661. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2662. {
  2663. int i;
  2664. tw32(NVRAM_CMD, nvram_cmd);
  2665. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2666. usleep_range(10, 40);
  2667. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2668. udelay(10);
  2669. break;
  2670. }
  2671. }
  2672. if (i == NVRAM_CMD_TIMEOUT)
  2673. return -EBUSY;
  2674. return 0;
  2675. }
  2676. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2677. {
  2678. if (tg3_flag(tp, NVRAM) &&
  2679. tg3_flag(tp, NVRAM_BUFFERED) &&
  2680. tg3_flag(tp, FLASH) &&
  2681. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2682. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2683. addr = ((addr / tp->nvram_pagesize) <<
  2684. ATMEL_AT45DB0X1B_PAGE_POS) +
  2685. (addr % tp->nvram_pagesize);
  2686. return addr;
  2687. }
  2688. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2689. {
  2690. if (tg3_flag(tp, NVRAM) &&
  2691. tg3_flag(tp, NVRAM_BUFFERED) &&
  2692. tg3_flag(tp, FLASH) &&
  2693. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2694. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2695. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2696. tp->nvram_pagesize) +
  2697. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2698. return addr;
  2699. }
  2700. /* NOTE: Data read in from NVRAM is byteswapped according to
  2701. * the byteswapping settings for all other register accesses.
  2702. * tg3 devices are BE devices, so on a BE machine, the data
  2703. * returned will be exactly as it is seen in NVRAM. On a LE
  2704. * machine, the 32-bit value will be byteswapped.
  2705. */
  2706. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2707. {
  2708. int ret;
  2709. if (!tg3_flag(tp, NVRAM))
  2710. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2711. offset = tg3_nvram_phys_addr(tp, offset);
  2712. if (offset > NVRAM_ADDR_MSK)
  2713. return -EINVAL;
  2714. ret = tg3_nvram_lock(tp);
  2715. if (ret)
  2716. return ret;
  2717. tg3_enable_nvram_access(tp);
  2718. tw32(NVRAM_ADDR, offset);
  2719. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2720. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2721. if (ret == 0)
  2722. *val = tr32(NVRAM_RDDATA);
  2723. tg3_disable_nvram_access(tp);
  2724. tg3_nvram_unlock(tp);
  2725. return ret;
  2726. }
  2727. /* Ensures NVRAM data is in bytestream format. */
  2728. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2729. {
  2730. u32 v;
  2731. int res = tg3_nvram_read(tp, offset, &v);
  2732. if (!res)
  2733. *val = cpu_to_be32(v);
  2734. return res;
  2735. }
  2736. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2737. u32 offset, u32 len, u8 *buf)
  2738. {
  2739. int i, j, rc = 0;
  2740. u32 val;
  2741. for (i = 0; i < len; i += 4) {
  2742. u32 addr;
  2743. __be32 data;
  2744. addr = offset + i;
  2745. memcpy(&data, buf + i, 4);
  2746. /*
  2747. * The SEEPROM interface expects the data to always be opposite
  2748. * the native endian format. We accomplish this by reversing
  2749. * all the operations that would have been performed on the
  2750. * data from a call to tg3_nvram_read_be32().
  2751. */
  2752. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2753. val = tr32(GRC_EEPROM_ADDR);
  2754. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2755. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2756. EEPROM_ADDR_READ);
  2757. tw32(GRC_EEPROM_ADDR, val |
  2758. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2759. (addr & EEPROM_ADDR_ADDR_MASK) |
  2760. EEPROM_ADDR_START |
  2761. EEPROM_ADDR_WRITE);
  2762. for (j = 0; j < 1000; j++) {
  2763. val = tr32(GRC_EEPROM_ADDR);
  2764. if (val & EEPROM_ADDR_COMPLETE)
  2765. break;
  2766. msleep(1);
  2767. }
  2768. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2769. rc = -EBUSY;
  2770. break;
  2771. }
  2772. }
  2773. return rc;
  2774. }
  2775. /* offset and length are dword aligned */
  2776. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2777. u8 *buf)
  2778. {
  2779. int ret = 0;
  2780. u32 pagesize = tp->nvram_pagesize;
  2781. u32 pagemask = pagesize - 1;
  2782. u32 nvram_cmd;
  2783. u8 *tmp;
  2784. tmp = kmalloc(pagesize, GFP_KERNEL);
  2785. if (tmp == NULL)
  2786. return -ENOMEM;
  2787. while (len) {
  2788. int j;
  2789. u32 phy_addr, page_off, size;
  2790. phy_addr = offset & ~pagemask;
  2791. for (j = 0; j < pagesize; j += 4) {
  2792. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2793. (__be32 *) (tmp + j));
  2794. if (ret)
  2795. break;
  2796. }
  2797. if (ret)
  2798. break;
  2799. page_off = offset & pagemask;
  2800. size = pagesize;
  2801. if (len < size)
  2802. size = len;
  2803. len -= size;
  2804. memcpy(tmp + page_off, buf, size);
  2805. offset = offset + (pagesize - page_off);
  2806. tg3_enable_nvram_access(tp);
  2807. /*
  2808. * Before we can erase the flash page, we need
  2809. * to issue a special "write enable" command.
  2810. */
  2811. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2812. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2813. break;
  2814. /* Erase the target page */
  2815. tw32(NVRAM_ADDR, phy_addr);
  2816. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2817. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2818. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2819. break;
  2820. /* Issue another write enable to start the write. */
  2821. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2822. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2823. break;
  2824. for (j = 0; j < pagesize; j += 4) {
  2825. __be32 data;
  2826. data = *((__be32 *) (tmp + j));
  2827. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2828. tw32(NVRAM_ADDR, phy_addr + j);
  2829. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2830. NVRAM_CMD_WR;
  2831. if (j == 0)
  2832. nvram_cmd |= NVRAM_CMD_FIRST;
  2833. else if (j == (pagesize - 4))
  2834. nvram_cmd |= NVRAM_CMD_LAST;
  2835. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2836. if (ret)
  2837. break;
  2838. }
  2839. if (ret)
  2840. break;
  2841. }
  2842. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2843. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2844. kfree(tmp);
  2845. return ret;
  2846. }
  2847. /* offset and length are dword aligned */
  2848. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2849. u8 *buf)
  2850. {
  2851. int i, ret = 0;
  2852. for (i = 0; i < len; i += 4, offset += 4) {
  2853. u32 page_off, phy_addr, nvram_cmd;
  2854. __be32 data;
  2855. memcpy(&data, buf + i, 4);
  2856. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2857. page_off = offset % tp->nvram_pagesize;
  2858. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2859. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2860. if (page_off == 0 || i == 0)
  2861. nvram_cmd |= NVRAM_CMD_FIRST;
  2862. if (page_off == (tp->nvram_pagesize - 4))
  2863. nvram_cmd |= NVRAM_CMD_LAST;
  2864. if (i == (len - 4))
  2865. nvram_cmd |= NVRAM_CMD_LAST;
  2866. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2867. !tg3_flag(tp, FLASH) ||
  2868. !tg3_flag(tp, 57765_PLUS))
  2869. tw32(NVRAM_ADDR, phy_addr);
  2870. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2871. !tg3_flag(tp, 5755_PLUS) &&
  2872. (tp->nvram_jedecnum == JEDEC_ST) &&
  2873. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2874. u32 cmd;
  2875. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2876. ret = tg3_nvram_exec_cmd(tp, cmd);
  2877. if (ret)
  2878. break;
  2879. }
  2880. if (!tg3_flag(tp, FLASH)) {
  2881. /* We always do complete word writes to eeprom. */
  2882. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2883. }
  2884. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2885. if (ret)
  2886. break;
  2887. }
  2888. return ret;
  2889. }
  2890. /* offset and length are dword aligned */
  2891. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2892. {
  2893. int ret;
  2894. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2895. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2896. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2897. udelay(40);
  2898. }
  2899. if (!tg3_flag(tp, NVRAM)) {
  2900. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2901. } else {
  2902. u32 grc_mode;
  2903. ret = tg3_nvram_lock(tp);
  2904. if (ret)
  2905. return ret;
  2906. tg3_enable_nvram_access(tp);
  2907. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2908. tw32(NVRAM_WRITE1, 0x406);
  2909. grc_mode = tr32(GRC_MODE);
  2910. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2911. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2912. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2913. buf);
  2914. } else {
  2915. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2916. buf);
  2917. }
  2918. grc_mode = tr32(GRC_MODE);
  2919. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2920. tg3_disable_nvram_access(tp);
  2921. tg3_nvram_unlock(tp);
  2922. }
  2923. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2924. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2925. udelay(40);
  2926. }
  2927. return ret;
  2928. }
  2929. #define RX_CPU_SCRATCH_BASE 0x30000
  2930. #define RX_CPU_SCRATCH_SIZE 0x04000
  2931. #define TX_CPU_SCRATCH_BASE 0x34000
  2932. #define TX_CPU_SCRATCH_SIZE 0x04000
  2933. /* tp->lock is held. */
  2934. static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
  2935. {
  2936. int i;
  2937. const int iters = 10000;
  2938. for (i = 0; i < iters; i++) {
  2939. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2940. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2941. if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
  2942. break;
  2943. if (pci_channel_offline(tp->pdev))
  2944. return -EBUSY;
  2945. }
  2946. return (i == iters) ? -EBUSY : 0;
  2947. }
  2948. /* tp->lock is held. */
  2949. static int tg3_rxcpu_pause(struct tg3 *tp)
  2950. {
  2951. int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
  2952. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2953. tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2954. udelay(10);
  2955. return rc;
  2956. }
  2957. /* tp->lock is held. */
  2958. static int tg3_txcpu_pause(struct tg3 *tp)
  2959. {
  2960. return tg3_pause_cpu(tp, TX_CPU_BASE);
  2961. }
  2962. /* tp->lock is held. */
  2963. static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
  2964. {
  2965. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2966. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2967. }
  2968. /* tp->lock is held. */
  2969. static void tg3_rxcpu_resume(struct tg3 *tp)
  2970. {
  2971. tg3_resume_cpu(tp, RX_CPU_BASE);
  2972. }
  2973. /* tp->lock is held. */
  2974. static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
  2975. {
  2976. int rc;
  2977. BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2978. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2979. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2980. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2981. return 0;
  2982. }
  2983. if (cpu_base == RX_CPU_BASE) {
  2984. rc = tg3_rxcpu_pause(tp);
  2985. } else {
  2986. /*
  2987. * There is only an Rx CPU for the 5750 derivative in the
  2988. * BCM4785.
  2989. */
  2990. if (tg3_flag(tp, IS_SSB_CORE))
  2991. return 0;
  2992. rc = tg3_txcpu_pause(tp);
  2993. }
  2994. if (rc) {
  2995. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2996. __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
  2997. return -ENODEV;
  2998. }
  2999. /* Clear firmware's nvram arbitration. */
  3000. if (tg3_flag(tp, NVRAM))
  3001. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  3002. return 0;
  3003. }
  3004. static int tg3_fw_data_len(struct tg3 *tp,
  3005. const struct tg3_firmware_hdr *fw_hdr)
  3006. {
  3007. int fw_len;
  3008. /* Non fragmented firmware have one firmware header followed by a
  3009. * contiguous chunk of data to be written. The length field in that
  3010. * header is not the length of data to be written but the complete
  3011. * length of the bss. The data length is determined based on
  3012. * tp->fw->size minus headers.
  3013. *
  3014. * Fragmented firmware have a main header followed by multiple
  3015. * fragments. Each fragment is identical to non fragmented firmware
  3016. * with a firmware header followed by a contiguous chunk of data. In
  3017. * the main header, the length field is unused and set to 0xffffffff.
  3018. * In each fragment header the length is the entire size of that
  3019. * fragment i.e. fragment data + header length. Data length is
  3020. * therefore length field in the header minus TG3_FW_HDR_LEN.
  3021. */
  3022. if (tp->fw_len == 0xffffffff)
  3023. fw_len = be32_to_cpu(fw_hdr->len);
  3024. else
  3025. fw_len = tp->fw->size;
  3026. return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
  3027. }
  3028. /* tp->lock is held. */
  3029. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  3030. u32 cpu_scratch_base, int cpu_scratch_size,
  3031. const struct tg3_firmware_hdr *fw_hdr)
  3032. {
  3033. int err, i;
  3034. void (*write_op)(struct tg3 *, u32, u32);
  3035. int total_len = tp->fw->size;
  3036. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  3037. netdev_err(tp->dev,
  3038. "%s: Trying to load TX cpu firmware which is 5705\n",
  3039. __func__);
  3040. return -EINVAL;
  3041. }
  3042. if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
  3043. write_op = tg3_write_mem;
  3044. else
  3045. write_op = tg3_write_indirect_reg32;
  3046. if (tg3_asic_rev(tp) != ASIC_REV_57766) {
  3047. /* It is possible that bootcode is still loading at this point.
  3048. * Get the nvram lock first before halting the cpu.
  3049. */
  3050. int lock_err = tg3_nvram_lock(tp);
  3051. err = tg3_halt_cpu(tp, cpu_base);
  3052. if (!lock_err)
  3053. tg3_nvram_unlock(tp);
  3054. if (err)
  3055. goto out;
  3056. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3057. write_op(tp, cpu_scratch_base + i, 0);
  3058. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3059. tw32(cpu_base + CPU_MODE,
  3060. tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
  3061. } else {
  3062. /* Subtract additional main header for fragmented firmware and
  3063. * advance to the first fragment
  3064. */
  3065. total_len -= TG3_FW_HDR_LEN;
  3066. fw_hdr++;
  3067. }
  3068. do {
  3069. u32 *fw_data = (u32 *)(fw_hdr + 1);
  3070. for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
  3071. write_op(tp, cpu_scratch_base +
  3072. (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
  3073. (i * sizeof(u32)),
  3074. be32_to_cpu(fw_data[i]));
  3075. total_len -= be32_to_cpu(fw_hdr->len);
  3076. /* Advance to next fragment */
  3077. fw_hdr = (struct tg3_firmware_hdr *)
  3078. ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
  3079. } while (total_len > 0);
  3080. err = 0;
  3081. out:
  3082. return err;
  3083. }
  3084. /* tp->lock is held. */
  3085. static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
  3086. {
  3087. int i;
  3088. const int iters = 5;
  3089. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3090. tw32_f(cpu_base + CPU_PC, pc);
  3091. for (i = 0; i < iters; i++) {
  3092. if (tr32(cpu_base + CPU_PC) == pc)
  3093. break;
  3094. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3095. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  3096. tw32_f(cpu_base + CPU_PC, pc);
  3097. udelay(1000);
  3098. }
  3099. return (i == iters) ? -EBUSY : 0;
  3100. }
  3101. /* tp->lock is held. */
  3102. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3103. {
  3104. const struct tg3_firmware_hdr *fw_hdr;
  3105. int err;
  3106. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3107. /* Firmware blob starts with version numbers, followed by
  3108. start address and length. We are setting complete length.
  3109. length = end_address_of_bss - start_address_of_text.
  3110. Remainder is the blob to be loaded contiguously
  3111. from start address. */
  3112. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3113. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3114. fw_hdr);
  3115. if (err)
  3116. return err;
  3117. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3118. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3119. fw_hdr);
  3120. if (err)
  3121. return err;
  3122. /* Now startup only the RX cpu. */
  3123. err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
  3124. be32_to_cpu(fw_hdr->base_addr));
  3125. if (err) {
  3126. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  3127. "should be %08x\n", __func__,
  3128. tr32(RX_CPU_BASE + CPU_PC),
  3129. be32_to_cpu(fw_hdr->base_addr));
  3130. return -ENODEV;
  3131. }
  3132. tg3_rxcpu_resume(tp);
  3133. return 0;
  3134. }
  3135. static int tg3_validate_rxcpu_state(struct tg3 *tp)
  3136. {
  3137. const int iters = 1000;
  3138. int i;
  3139. u32 val;
  3140. /* Wait for boot code to complete initialization and enter service
  3141. * loop. It is then safe to download service patches
  3142. */
  3143. for (i = 0; i < iters; i++) {
  3144. if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
  3145. break;
  3146. udelay(10);
  3147. }
  3148. if (i == iters) {
  3149. netdev_err(tp->dev, "Boot code not ready for service patches\n");
  3150. return -EBUSY;
  3151. }
  3152. val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
  3153. if (val & 0xff) {
  3154. netdev_warn(tp->dev,
  3155. "Other patches exist. Not downloading EEE patch\n");
  3156. return -EEXIST;
  3157. }
  3158. return 0;
  3159. }
  3160. /* tp->lock is held. */
  3161. static void tg3_load_57766_firmware(struct tg3 *tp)
  3162. {
  3163. struct tg3_firmware_hdr *fw_hdr;
  3164. if (!tg3_flag(tp, NO_NVRAM))
  3165. return;
  3166. if (tg3_validate_rxcpu_state(tp))
  3167. return;
  3168. if (!tp->fw)
  3169. return;
  3170. /* This firmware blob has a different format than older firmware
  3171. * releases as given below. The main difference is we have fragmented
  3172. * data to be written to non-contiguous locations.
  3173. *
  3174. * In the beginning we have a firmware header identical to other
  3175. * firmware which consists of version, base addr and length. The length
  3176. * here is unused and set to 0xffffffff.
  3177. *
  3178. * This is followed by a series of firmware fragments which are
  3179. * individually identical to previous firmware. i.e. they have the
  3180. * firmware header and followed by data for that fragment. The version
  3181. * field of the individual fragment header is unused.
  3182. */
  3183. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3184. if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
  3185. return;
  3186. if (tg3_rxcpu_pause(tp))
  3187. return;
  3188. /* tg3_load_firmware_cpu() will always succeed for the 57766 */
  3189. tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
  3190. tg3_rxcpu_resume(tp);
  3191. }
  3192. /* tp->lock is held. */
  3193. static int tg3_load_tso_firmware(struct tg3 *tp)
  3194. {
  3195. const struct tg3_firmware_hdr *fw_hdr;
  3196. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  3197. int err;
  3198. if (!tg3_flag(tp, FW_TSO))
  3199. return 0;
  3200. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3201. /* Firmware blob starts with version numbers, followed by
  3202. start address and length. We are setting complete length.
  3203. length = end_address_of_bss - start_address_of_text.
  3204. Remainder is the blob to be loaded contiguously
  3205. from start address. */
  3206. cpu_scratch_size = tp->fw_len;
  3207. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  3208. cpu_base = RX_CPU_BASE;
  3209. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  3210. } else {
  3211. cpu_base = TX_CPU_BASE;
  3212. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  3213. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  3214. }
  3215. err = tg3_load_firmware_cpu(tp, cpu_base,
  3216. cpu_scratch_base, cpu_scratch_size,
  3217. fw_hdr);
  3218. if (err)
  3219. return err;
  3220. /* Now startup the cpu. */
  3221. err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
  3222. be32_to_cpu(fw_hdr->base_addr));
  3223. if (err) {
  3224. netdev_err(tp->dev,
  3225. "%s fails to set CPU PC, is %08x should be %08x\n",
  3226. __func__, tr32(cpu_base + CPU_PC),
  3227. be32_to_cpu(fw_hdr->base_addr));
  3228. return -ENODEV;
  3229. }
  3230. tg3_resume_cpu(tp, cpu_base);
  3231. return 0;
  3232. }
  3233. /* tp->lock is held. */
  3234. static void __tg3_set_one_mac_addr(struct tg3 *tp, u8 *mac_addr, int index)
  3235. {
  3236. u32 addr_high, addr_low;
  3237. addr_high = ((mac_addr[0] << 8) | mac_addr[1]);
  3238. addr_low = ((mac_addr[2] << 24) | (mac_addr[3] << 16) |
  3239. (mac_addr[4] << 8) | mac_addr[5]);
  3240. if (index < 4) {
  3241. tw32(MAC_ADDR_0_HIGH + (index * 8), addr_high);
  3242. tw32(MAC_ADDR_0_LOW + (index * 8), addr_low);
  3243. } else {
  3244. index -= 4;
  3245. tw32(MAC_EXTADDR_0_HIGH + (index * 8), addr_high);
  3246. tw32(MAC_EXTADDR_0_LOW + (index * 8), addr_low);
  3247. }
  3248. }
  3249. /* tp->lock is held. */
  3250. static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
  3251. {
  3252. u32 addr_high;
  3253. int i;
  3254. for (i = 0; i < 4; i++) {
  3255. if (i == 1 && skip_mac_1)
  3256. continue;
  3257. __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
  3258. }
  3259. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3260. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3261. for (i = 4; i < 16; i++)
  3262. __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
  3263. }
  3264. addr_high = (tp->dev->dev_addr[0] +
  3265. tp->dev->dev_addr[1] +
  3266. tp->dev->dev_addr[2] +
  3267. tp->dev->dev_addr[3] +
  3268. tp->dev->dev_addr[4] +
  3269. tp->dev->dev_addr[5]) &
  3270. TX_BACKOFF_SEED_MASK;
  3271. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3272. }
  3273. static void tg3_enable_register_access(struct tg3 *tp)
  3274. {
  3275. /*
  3276. * Make sure register accesses (indirect or otherwise) will function
  3277. * correctly.
  3278. */
  3279. pci_write_config_dword(tp->pdev,
  3280. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3281. }
  3282. static int tg3_power_up(struct tg3 *tp)
  3283. {
  3284. int err;
  3285. tg3_enable_register_access(tp);
  3286. err = pci_set_power_state(tp->pdev, PCI_D0);
  3287. if (!err) {
  3288. /* Switch out of Vaux if it is a NIC */
  3289. tg3_pwrsrc_switch_to_vmain(tp);
  3290. } else {
  3291. netdev_err(tp->dev, "Transition to D0 failed\n");
  3292. }
  3293. return err;
  3294. }
  3295. static int tg3_setup_phy(struct tg3 *, bool);
  3296. static int tg3_power_down_prepare(struct tg3 *tp)
  3297. {
  3298. u32 misc_host_ctrl;
  3299. bool device_should_wake, do_low_power;
  3300. tg3_enable_register_access(tp);
  3301. /* Restore the CLKREQ setting. */
  3302. if (tg3_flag(tp, CLKREQ_BUG))
  3303. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3304. PCI_EXP_LNKCTL_CLKREQ_EN);
  3305. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3306. tw32(TG3PCI_MISC_HOST_CTRL,
  3307. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3308. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3309. tg3_flag(tp, WOL_ENABLE);
  3310. if (tg3_flag(tp, USE_PHYLIB)) {
  3311. do_low_power = false;
  3312. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3313. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3314. struct phy_device *phydev;
  3315. u32 phyid, advertising;
  3316. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  3317. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3318. tp->link_config.speed = phydev->speed;
  3319. tp->link_config.duplex = phydev->duplex;
  3320. tp->link_config.autoneg = phydev->autoneg;
  3321. tp->link_config.advertising = phydev->advertising;
  3322. advertising = ADVERTISED_TP |
  3323. ADVERTISED_Pause |
  3324. ADVERTISED_Autoneg |
  3325. ADVERTISED_10baseT_Half;
  3326. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3327. if (tg3_flag(tp, WOL_SPEED_100MB))
  3328. advertising |=
  3329. ADVERTISED_100baseT_Half |
  3330. ADVERTISED_100baseT_Full |
  3331. ADVERTISED_10baseT_Full;
  3332. else
  3333. advertising |= ADVERTISED_10baseT_Full;
  3334. }
  3335. phydev->advertising = advertising;
  3336. phy_start_aneg(phydev);
  3337. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3338. if (phyid != PHY_ID_BCMAC131) {
  3339. phyid &= PHY_BCM_OUI_MASK;
  3340. if (phyid == PHY_BCM_OUI_1 ||
  3341. phyid == PHY_BCM_OUI_2 ||
  3342. phyid == PHY_BCM_OUI_3)
  3343. do_low_power = true;
  3344. }
  3345. }
  3346. } else {
  3347. do_low_power = true;
  3348. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3349. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3350. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3351. tg3_setup_phy(tp, false);
  3352. }
  3353. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3354. u32 val;
  3355. val = tr32(GRC_VCPU_EXT_CTRL);
  3356. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3357. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3358. int i;
  3359. u32 val;
  3360. for (i = 0; i < 200; i++) {
  3361. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3362. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3363. break;
  3364. msleep(1);
  3365. }
  3366. }
  3367. if (tg3_flag(tp, WOL_CAP))
  3368. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3369. WOL_DRV_STATE_SHUTDOWN |
  3370. WOL_DRV_WOL |
  3371. WOL_SET_MAGIC_PKT);
  3372. if (device_should_wake) {
  3373. u32 mac_mode;
  3374. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3375. if (do_low_power &&
  3376. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3377. tg3_phy_auxctl_write(tp,
  3378. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3379. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3380. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3381. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3382. udelay(40);
  3383. }
  3384. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3385. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3386. else if (tp->phy_flags &
  3387. TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
  3388. if (tp->link_config.active_speed == SPEED_1000)
  3389. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3390. else
  3391. mac_mode = MAC_MODE_PORT_MODE_MII;
  3392. } else
  3393. mac_mode = MAC_MODE_PORT_MODE_MII;
  3394. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3395. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3396. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3397. SPEED_100 : SPEED_10;
  3398. if (tg3_5700_link_polarity(tp, speed))
  3399. mac_mode |= MAC_MODE_LINK_POLARITY;
  3400. else
  3401. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3402. }
  3403. } else {
  3404. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3405. }
  3406. if (!tg3_flag(tp, 5750_PLUS))
  3407. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3408. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3409. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3410. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3411. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3412. if (tg3_flag(tp, ENABLE_APE))
  3413. mac_mode |= MAC_MODE_APE_TX_EN |
  3414. MAC_MODE_APE_RX_EN |
  3415. MAC_MODE_TDE_ENABLE;
  3416. tw32_f(MAC_MODE, mac_mode);
  3417. udelay(100);
  3418. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3419. udelay(10);
  3420. }
  3421. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3422. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3423. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3424. u32 base_val;
  3425. base_val = tp->pci_clock_ctrl;
  3426. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3427. CLOCK_CTRL_TXCLK_DISABLE);
  3428. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3429. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3430. } else if (tg3_flag(tp, 5780_CLASS) ||
  3431. tg3_flag(tp, CPMU_PRESENT) ||
  3432. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3433. /* do nothing */
  3434. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3435. u32 newbits1, newbits2;
  3436. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3437. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3438. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3439. CLOCK_CTRL_TXCLK_DISABLE |
  3440. CLOCK_CTRL_ALTCLK);
  3441. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3442. } else if (tg3_flag(tp, 5705_PLUS)) {
  3443. newbits1 = CLOCK_CTRL_625_CORE;
  3444. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3445. } else {
  3446. newbits1 = CLOCK_CTRL_ALTCLK;
  3447. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3448. }
  3449. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3450. 40);
  3451. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3452. 40);
  3453. if (!tg3_flag(tp, 5705_PLUS)) {
  3454. u32 newbits3;
  3455. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3456. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3457. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3458. CLOCK_CTRL_TXCLK_DISABLE |
  3459. CLOCK_CTRL_44MHZ_CORE);
  3460. } else {
  3461. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3462. }
  3463. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3464. tp->pci_clock_ctrl | newbits3, 40);
  3465. }
  3466. }
  3467. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3468. tg3_power_down_phy(tp, do_low_power);
  3469. tg3_frob_aux_power(tp, true);
  3470. /* Workaround for unstable PLL clock */
  3471. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3472. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3473. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3474. u32 val = tr32(0x7d00);
  3475. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3476. tw32(0x7d00, val);
  3477. if (!tg3_flag(tp, ENABLE_ASF)) {
  3478. int err;
  3479. err = tg3_nvram_lock(tp);
  3480. tg3_halt_cpu(tp, RX_CPU_BASE);
  3481. if (!err)
  3482. tg3_nvram_unlock(tp);
  3483. }
  3484. }
  3485. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3486. tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
  3487. return 0;
  3488. }
  3489. static void tg3_power_down(struct tg3 *tp)
  3490. {
  3491. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3492. pci_set_power_state(tp->pdev, PCI_D3hot);
  3493. }
  3494. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3495. {
  3496. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3497. case MII_TG3_AUX_STAT_10HALF:
  3498. *speed = SPEED_10;
  3499. *duplex = DUPLEX_HALF;
  3500. break;
  3501. case MII_TG3_AUX_STAT_10FULL:
  3502. *speed = SPEED_10;
  3503. *duplex = DUPLEX_FULL;
  3504. break;
  3505. case MII_TG3_AUX_STAT_100HALF:
  3506. *speed = SPEED_100;
  3507. *duplex = DUPLEX_HALF;
  3508. break;
  3509. case MII_TG3_AUX_STAT_100FULL:
  3510. *speed = SPEED_100;
  3511. *duplex = DUPLEX_FULL;
  3512. break;
  3513. case MII_TG3_AUX_STAT_1000HALF:
  3514. *speed = SPEED_1000;
  3515. *duplex = DUPLEX_HALF;
  3516. break;
  3517. case MII_TG3_AUX_STAT_1000FULL:
  3518. *speed = SPEED_1000;
  3519. *duplex = DUPLEX_FULL;
  3520. break;
  3521. default:
  3522. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3523. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3524. SPEED_10;
  3525. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3526. DUPLEX_HALF;
  3527. break;
  3528. }
  3529. *speed = SPEED_UNKNOWN;
  3530. *duplex = DUPLEX_UNKNOWN;
  3531. break;
  3532. }
  3533. }
  3534. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3535. {
  3536. int err = 0;
  3537. u32 val, new_adv;
  3538. new_adv = ADVERTISE_CSMA;
  3539. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3540. new_adv |= mii_advertise_flowctrl(flowctrl);
  3541. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3542. if (err)
  3543. goto done;
  3544. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3545. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3546. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3547. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3548. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3549. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3550. if (err)
  3551. goto done;
  3552. }
  3553. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3554. goto done;
  3555. tw32(TG3_CPMU_EEE_MODE,
  3556. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3557. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3558. if (!err) {
  3559. u32 err2;
  3560. val = 0;
  3561. /* Advertise 100-BaseTX EEE ability */
  3562. if (advertise & ADVERTISED_100baseT_Full)
  3563. val |= MDIO_AN_EEE_ADV_100TX;
  3564. /* Advertise 1000-BaseT EEE ability */
  3565. if (advertise & ADVERTISED_1000baseT_Full)
  3566. val |= MDIO_AN_EEE_ADV_1000T;
  3567. if (!tp->eee.eee_enabled) {
  3568. val = 0;
  3569. tp->eee.advertised = 0;
  3570. } else {
  3571. tp->eee.advertised = advertise &
  3572. (ADVERTISED_100baseT_Full |
  3573. ADVERTISED_1000baseT_Full);
  3574. }
  3575. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3576. if (err)
  3577. val = 0;
  3578. switch (tg3_asic_rev(tp)) {
  3579. case ASIC_REV_5717:
  3580. case ASIC_REV_57765:
  3581. case ASIC_REV_57766:
  3582. case ASIC_REV_5719:
  3583. /* If we advertised any eee advertisements above... */
  3584. if (val)
  3585. val = MII_TG3_DSP_TAP26_ALNOKO |
  3586. MII_TG3_DSP_TAP26_RMRXSTO |
  3587. MII_TG3_DSP_TAP26_OPCSINPT;
  3588. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3589. /* Fall through */
  3590. case ASIC_REV_5720:
  3591. case ASIC_REV_5762:
  3592. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3593. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3594. MII_TG3_DSP_CH34TP2_HIBW01);
  3595. }
  3596. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3597. if (!err)
  3598. err = err2;
  3599. }
  3600. done:
  3601. return err;
  3602. }
  3603. static void tg3_phy_copper_begin(struct tg3 *tp)
  3604. {
  3605. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3606. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3607. u32 adv, fc;
  3608. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3609. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3610. adv = ADVERTISED_10baseT_Half |
  3611. ADVERTISED_10baseT_Full;
  3612. if (tg3_flag(tp, WOL_SPEED_100MB))
  3613. adv |= ADVERTISED_100baseT_Half |
  3614. ADVERTISED_100baseT_Full;
  3615. if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK) {
  3616. if (!(tp->phy_flags &
  3617. TG3_PHYFLG_DISABLE_1G_HD_ADV))
  3618. adv |= ADVERTISED_1000baseT_Half;
  3619. adv |= ADVERTISED_1000baseT_Full;
  3620. }
  3621. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3622. } else {
  3623. adv = tp->link_config.advertising;
  3624. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3625. adv &= ~(ADVERTISED_1000baseT_Half |
  3626. ADVERTISED_1000baseT_Full);
  3627. fc = tp->link_config.flowctrl;
  3628. }
  3629. tg3_phy_autoneg_cfg(tp, adv, fc);
  3630. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3631. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3632. /* Normally during power down we want to autonegotiate
  3633. * the lowest possible speed for WOL. However, to avoid
  3634. * link flap, we leave it untouched.
  3635. */
  3636. return;
  3637. }
  3638. tg3_writephy(tp, MII_BMCR,
  3639. BMCR_ANENABLE | BMCR_ANRESTART);
  3640. } else {
  3641. int i;
  3642. u32 bmcr, orig_bmcr;
  3643. tp->link_config.active_speed = tp->link_config.speed;
  3644. tp->link_config.active_duplex = tp->link_config.duplex;
  3645. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  3646. /* With autoneg disabled, 5715 only links up when the
  3647. * advertisement register has the configured speed
  3648. * enabled.
  3649. */
  3650. tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
  3651. }
  3652. bmcr = 0;
  3653. switch (tp->link_config.speed) {
  3654. default:
  3655. case SPEED_10:
  3656. break;
  3657. case SPEED_100:
  3658. bmcr |= BMCR_SPEED100;
  3659. break;
  3660. case SPEED_1000:
  3661. bmcr |= BMCR_SPEED1000;
  3662. break;
  3663. }
  3664. if (tp->link_config.duplex == DUPLEX_FULL)
  3665. bmcr |= BMCR_FULLDPLX;
  3666. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3667. (bmcr != orig_bmcr)) {
  3668. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3669. for (i = 0; i < 1500; i++) {
  3670. u32 tmp;
  3671. udelay(10);
  3672. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3673. tg3_readphy(tp, MII_BMSR, &tmp))
  3674. continue;
  3675. if (!(tmp & BMSR_LSTATUS)) {
  3676. udelay(40);
  3677. break;
  3678. }
  3679. }
  3680. tg3_writephy(tp, MII_BMCR, bmcr);
  3681. udelay(40);
  3682. }
  3683. }
  3684. }
  3685. static int tg3_phy_pull_config(struct tg3 *tp)
  3686. {
  3687. int err;
  3688. u32 val;
  3689. err = tg3_readphy(tp, MII_BMCR, &val);
  3690. if (err)
  3691. goto done;
  3692. if (!(val & BMCR_ANENABLE)) {
  3693. tp->link_config.autoneg = AUTONEG_DISABLE;
  3694. tp->link_config.advertising = 0;
  3695. tg3_flag_clear(tp, PAUSE_AUTONEG);
  3696. err = -EIO;
  3697. switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
  3698. case 0:
  3699. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3700. goto done;
  3701. tp->link_config.speed = SPEED_10;
  3702. break;
  3703. case BMCR_SPEED100:
  3704. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3705. goto done;
  3706. tp->link_config.speed = SPEED_100;
  3707. break;
  3708. case BMCR_SPEED1000:
  3709. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3710. tp->link_config.speed = SPEED_1000;
  3711. break;
  3712. }
  3713. /* Fall through */
  3714. default:
  3715. goto done;
  3716. }
  3717. if (val & BMCR_FULLDPLX)
  3718. tp->link_config.duplex = DUPLEX_FULL;
  3719. else
  3720. tp->link_config.duplex = DUPLEX_HALF;
  3721. tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  3722. err = 0;
  3723. goto done;
  3724. }
  3725. tp->link_config.autoneg = AUTONEG_ENABLE;
  3726. tp->link_config.advertising = ADVERTISED_Autoneg;
  3727. tg3_flag_set(tp, PAUSE_AUTONEG);
  3728. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3729. u32 adv;
  3730. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3731. if (err)
  3732. goto done;
  3733. adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
  3734. tp->link_config.advertising |= adv | ADVERTISED_TP;
  3735. tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
  3736. } else {
  3737. tp->link_config.advertising |= ADVERTISED_FIBRE;
  3738. }
  3739. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3740. u32 adv;
  3741. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3742. err = tg3_readphy(tp, MII_CTRL1000, &val);
  3743. if (err)
  3744. goto done;
  3745. adv = mii_ctrl1000_to_ethtool_adv_t(val);
  3746. } else {
  3747. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3748. if (err)
  3749. goto done;
  3750. adv = tg3_decode_flowctrl_1000X(val);
  3751. tp->link_config.flowctrl = adv;
  3752. val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
  3753. adv = mii_adv_to_ethtool_adv_x(val);
  3754. }
  3755. tp->link_config.advertising |= adv;
  3756. }
  3757. done:
  3758. return err;
  3759. }
  3760. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3761. {
  3762. int err;
  3763. /* Turn off tap power management. */
  3764. /* Set Extended packet length bit */
  3765. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3766. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3767. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3768. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3769. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3770. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3771. udelay(40);
  3772. return err;
  3773. }
  3774. static bool tg3_phy_eee_config_ok(struct tg3 *tp)
  3775. {
  3776. struct ethtool_eee eee;
  3777. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3778. return true;
  3779. tg3_eee_pull_config(tp, &eee);
  3780. if (tp->eee.eee_enabled) {
  3781. if (tp->eee.advertised != eee.advertised ||
  3782. tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
  3783. tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
  3784. return false;
  3785. } else {
  3786. /* EEE is disabled but we're advertising */
  3787. if (eee.advertised)
  3788. return false;
  3789. }
  3790. return true;
  3791. }
  3792. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3793. {
  3794. u32 advmsk, tgtadv, advertising;
  3795. advertising = tp->link_config.advertising;
  3796. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3797. advmsk = ADVERTISE_ALL;
  3798. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3799. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3800. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3801. }
  3802. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3803. return false;
  3804. if ((*lcladv & advmsk) != tgtadv)
  3805. return false;
  3806. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3807. u32 tg3_ctrl;
  3808. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3809. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3810. return false;
  3811. if (tgtadv &&
  3812. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3813. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3814. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3815. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3816. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3817. } else {
  3818. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3819. }
  3820. if (tg3_ctrl != tgtadv)
  3821. return false;
  3822. }
  3823. return true;
  3824. }
  3825. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3826. {
  3827. u32 lpeth = 0;
  3828. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3829. u32 val;
  3830. if (tg3_readphy(tp, MII_STAT1000, &val))
  3831. return false;
  3832. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3833. }
  3834. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3835. return false;
  3836. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3837. tp->link_config.rmt_adv = lpeth;
  3838. return true;
  3839. }
  3840. static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
  3841. {
  3842. if (curr_link_up != tp->link_up) {
  3843. if (curr_link_up) {
  3844. netif_carrier_on(tp->dev);
  3845. } else {
  3846. netif_carrier_off(tp->dev);
  3847. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3848. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3849. }
  3850. tg3_link_report(tp);
  3851. return true;
  3852. }
  3853. return false;
  3854. }
  3855. static void tg3_clear_mac_status(struct tg3 *tp)
  3856. {
  3857. tw32(MAC_EVENT, 0);
  3858. tw32_f(MAC_STATUS,
  3859. MAC_STATUS_SYNC_CHANGED |
  3860. MAC_STATUS_CFG_CHANGED |
  3861. MAC_STATUS_MI_COMPLETION |
  3862. MAC_STATUS_LNKSTATE_CHANGED);
  3863. udelay(40);
  3864. }
  3865. static void tg3_setup_eee(struct tg3 *tp)
  3866. {
  3867. u32 val;
  3868. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  3869. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  3870. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  3871. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  3872. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  3873. tw32_f(TG3_CPMU_EEE_CTRL,
  3874. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  3875. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  3876. (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
  3877. TG3_CPMU_EEEMD_LPI_IN_RX |
  3878. TG3_CPMU_EEEMD_EEE_ENABLE;
  3879. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  3880. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  3881. if (tg3_flag(tp, ENABLE_APE))
  3882. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  3883. tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
  3884. tw32_f(TG3_CPMU_EEE_DBTMR1,
  3885. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  3886. (tp->eee.tx_lpi_timer & 0xffff));
  3887. tw32_f(TG3_CPMU_EEE_DBTMR2,
  3888. TG3_CPMU_DBTMR2_APE_TX_2047US |
  3889. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  3890. }
  3891. static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
  3892. {
  3893. bool current_link_up;
  3894. u32 bmsr, val;
  3895. u32 lcl_adv, rmt_adv;
  3896. u16 current_speed;
  3897. u8 current_duplex;
  3898. int i, err;
  3899. tg3_clear_mac_status(tp);
  3900. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3901. tw32_f(MAC_MI_MODE,
  3902. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3903. udelay(80);
  3904. }
  3905. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3906. /* Some third-party PHYs need to be reset on link going
  3907. * down.
  3908. */
  3909. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3910. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3911. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3912. tp->link_up) {
  3913. tg3_readphy(tp, MII_BMSR, &bmsr);
  3914. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3915. !(bmsr & BMSR_LSTATUS))
  3916. force_reset = true;
  3917. }
  3918. if (force_reset)
  3919. tg3_phy_reset(tp);
  3920. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3921. tg3_readphy(tp, MII_BMSR, &bmsr);
  3922. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3923. !tg3_flag(tp, INIT_COMPLETE))
  3924. bmsr = 0;
  3925. if (!(bmsr & BMSR_LSTATUS)) {
  3926. err = tg3_init_5401phy_dsp(tp);
  3927. if (err)
  3928. return err;
  3929. tg3_readphy(tp, MII_BMSR, &bmsr);
  3930. for (i = 0; i < 1000; i++) {
  3931. udelay(10);
  3932. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3933. (bmsr & BMSR_LSTATUS)) {
  3934. udelay(40);
  3935. break;
  3936. }
  3937. }
  3938. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3939. TG3_PHY_REV_BCM5401_B0 &&
  3940. !(bmsr & BMSR_LSTATUS) &&
  3941. tp->link_config.active_speed == SPEED_1000) {
  3942. err = tg3_phy_reset(tp);
  3943. if (!err)
  3944. err = tg3_init_5401phy_dsp(tp);
  3945. if (err)
  3946. return err;
  3947. }
  3948. }
  3949. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3950. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3951. /* 5701 {A0,B0} CRC bug workaround */
  3952. tg3_writephy(tp, 0x15, 0x0a75);
  3953. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3954. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3955. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3956. }
  3957. /* Clear pending interrupts... */
  3958. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3959. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3960. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3961. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3962. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3963. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3964. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3965. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3966. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3967. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3968. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3969. else
  3970. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3971. }
  3972. current_link_up = false;
  3973. current_speed = SPEED_UNKNOWN;
  3974. current_duplex = DUPLEX_UNKNOWN;
  3975. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3976. tp->link_config.rmt_adv = 0;
  3977. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3978. err = tg3_phy_auxctl_read(tp,
  3979. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3980. &val);
  3981. if (!err && !(val & (1 << 10))) {
  3982. tg3_phy_auxctl_write(tp,
  3983. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3984. val | (1 << 10));
  3985. goto relink;
  3986. }
  3987. }
  3988. bmsr = 0;
  3989. for (i = 0; i < 100; i++) {
  3990. tg3_readphy(tp, MII_BMSR, &bmsr);
  3991. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3992. (bmsr & BMSR_LSTATUS))
  3993. break;
  3994. udelay(40);
  3995. }
  3996. if (bmsr & BMSR_LSTATUS) {
  3997. u32 aux_stat, bmcr;
  3998. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3999. for (i = 0; i < 2000; i++) {
  4000. udelay(10);
  4001. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  4002. aux_stat)
  4003. break;
  4004. }
  4005. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  4006. &current_speed,
  4007. &current_duplex);
  4008. bmcr = 0;
  4009. for (i = 0; i < 200; i++) {
  4010. tg3_readphy(tp, MII_BMCR, &bmcr);
  4011. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  4012. continue;
  4013. if (bmcr && bmcr != 0x7fff)
  4014. break;
  4015. udelay(10);
  4016. }
  4017. lcl_adv = 0;
  4018. rmt_adv = 0;
  4019. tp->link_config.active_speed = current_speed;
  4020. tp->link_config.active_duplex = current_duplex;
  4021. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4022. bool eee_config_ok = tg3_phy_eee_config_ok(tp);
  4023. if ((bmcr & BMCR_ANENABLE) &&
  4024. eee_config_ok &&
  4025. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  4026. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  4027. current_link_up = true;
  4028. /* EEE settings changes take effect only after a phy
  4029. * reset. If we have skipped a reset due to Link Flap
  4030. * Avoidance being enabled, do it now.
  4031. */
  4032. if (!eee_config_ok &&
  4033. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  4034. !force_reset) {
  4035. tg3_setup_eee(tp);
  4036. tg3_phy_reset(tp);
  4037. }
  4038. } else {
  4039. if (!(bmcr & BMCR_ANENABLE) &&
  4040. tp->link_config.speed == current_speed &&
  4041. tp->link_config.duplex == current_duplex) {
  4042. current_link_up = true;
  4043. }
  4044. }
  4045. if (current_link_up &&
  4046. tp->link_config.active_duplex == DUPLEX_FULL) {
  4047. u32 reg, bit;
  4048. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  4049. reg = MII_TG3_FET_GEN_STAT;
  4050. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  4051. } else {
  4052. reg = MII_TG3_EXT_STAT;
  4053. bit = MII_TG3_EXT_STAT_MDIX;
  4054. }
  4055. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  4056. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  4057. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  4058. }
  4059. }
  4060. relink:
  4061. if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  4062. tg3_phy_copper_begin(tp);
  4063. if (tg3_flag(tp, ROBOSWITCH)) {
  4064. current_link_up = true;
  4065. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  4066. current_speed = SPEED_1000;
  4067. current_duplex = DUPLEX_FULL;
  4068. tp->link_config.active_speed = current_speed;
  4069. tp->link_config.active_duplex = current_duplex;
  4070. }
  4071. tg3_readphy(tp, MII_BMSR, &bmsr);
  4072. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  4073. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  4074. current_link_up = true;
  4075. }
  4076. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4077. if (current_link_up) {
  4078. if (tp->link_config.active_speed == SPEED_100 ||
  4079. tp->link_config.active_speed == SPEED_10)
  4080. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4081. else
  4082. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4083. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  4084. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4085. else
  4086. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4087. /* In order for the 5750 core in BCM4785 chip to work properly
  4088. * in RGMII mode, the Led Control Register must be set up.
  4089. */
  4090. if (tg3_flag(tp, RGMII_MODE)) {
  4091. u32 led_ctrl = tr32(MAC_LED_CTRL);
  4092. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  4093. if (tp->link_config.active_speed == SPEED_10)
  4094. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  4095. else if (tp->link_config.active_speed == SPEED_100)
  4096. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4097. LED_CTRL_100MBPS_ON);
  4098. else if (tp->link_config.active_speed == SPEED_1000)
  4099. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4100. LED_CTRL_1000MBPS_ON);
  4101. tw32(MAC_LED_CTRL, led_ctrl);
  4102. udelay(40);
  4103. }
  4104. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4105. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4106. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4107. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  4108. if (current_link_up &&
  4109. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  4110. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  4111. else
  4112. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  4113. }
  4114. /* ??? Without this setting Netgear GA302T PHY does not
  4115. * ??? send/receive packets...
  4116. */
  4117. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  4118. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  4119. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  4120. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4121. udelay(80);
  4122. }
  4123. tw32_f(MAC_MODE, tp->mac_mode);
  4124. udelay(40);
  4125. tg3_phy_eee_adjust(tp, current_link_up);
  4126. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  4127. /* Polled via timer. */
  4128. tw32_f(MAC_EVENT, 0);
  4129. } else {
  4130. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4131. }
  4132. udelay(40);
  4133. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  4134. current_link_up &&
  4135. tp->link_config.active_speed == SPEED_1000 &&
  4136. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  4137. udelay(120);
  4138. tw32_f(MAC_STATUS,
  4139. (MAC_STATUS_SYNC_CHANGED |
  4140. MAC_STATUS_CFG_CHANGED));
  4141. udelay(40);
  4142. tg3_write_mem(tp,
  4143. NIC_SRAM_FIRMWARE_MBOX,
  4144. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  4145. }
  4146. /* Prevent send BD corruption. */
  4147. if (tg3_flag(tp, CLKREQ_BUG)) {
  4148. if (tp->link_config.active_speed == SPEED_100 ||
  4149. tp->link_config.active_speed == SPEED_10)
  4150. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  4151. PCI_EXP_LNKCTL_CLKREQ_EN);
  4152. else
  4153. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  4154. PCI_EXP_LNKCTL_CLKREQ_EN);
  4155. }
  4156. tg3_test_and_report_link_chg(tp, current_link_up);
  4157. return 0;
  4158. }
  4159. struct tg3_fiber_aneginfo {
  4160. int state;
  4161. #define ANEG_STATE_UNKNOWN 0
  4162. #define ANEG_STATE_AN_ENABLE 1
  4163. #define ANEG_STATE_RESTART_INIT 2
  4164. #define ANEG_STATE_RESTART 3
  4165. #define ANEG_STATE_DISABLE_LINK_OK 4
  4166. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  4167. #define ANEG_STATE_ABILITY_DETECT 6
  4168. #define ANEG_STATE_ACK_DETECT_INIT 7
  4169. #define ANEG_STATE_ACK_DETECT 8
  4170. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  4171. #define ANEG_STATE_COMPLETE_ACK 10
  4172. #define ANEG_STATE_IDLE_DETECT_INIT 11
  4173. #define ANEG_STATE_IDLE_DETECT 12
  4174. #define ANEG_STATE_LINK_OK 13
  4175. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  4176. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  4177. u32 flags;
  4178. #define MR_AN_ENABLE 0x00000001
  4179. #define MR_RESTART_AN 0x00000002
  4180. #define MR_AN_COMPLETE 0x00000004
  4181. #define MR_PAGE_RX 0x00000008
  4182. #define MR_NP_LOADED 0x00000010
  4183. #define MR_TOGGLE_TX 0x00000020
  4184. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  4185. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  4186. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  4187. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  4188. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  4189. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  4190. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  4191. #define MR_TOGGLE_RX 0x00002000
  4192. #define MR_NP_RX 0x00004000
  4193. #define MR_LINK_OK 0x80000000
  4194. unsigned long link_time, cur_time;
  4195. u32 ability_match_cfg;
  4196. int ability_match_count;
  4197. char ability_match, idle_match, ack_match;
  4198. u32 txconfig, rxconfig;
  4199. #define ANEG_CFG_NP 0x00000080
  4200. #define ANEG_CFG_ACK 0x00000040
  4201. #define ANEG_CFG_RF2 0x00000020
  4202. #define ANEG_CFG_RF1 0x00000010
  4203. #define ANEG_CFG_PS2 0x00000001
  4204. #define ANEG_CFG_PS1 0x00008000
  4205. #define ANEG_CFG_HD 0x00004000
  4206. #define ANEG_CFG_FD 0x00002000
  4207. #define ANEG_CFG_INVAL 0x00001f06
  4208. };
  4209. #define ANEG_OK 0
  4210. #define ANEG_DONE 1
  4211. #define ANEG_TIMER_ENAB 2
  4212. #define ANEG_FAILED -1
  4213. #define ANEG_STATE_SETTLE_TIME 10000
  4214. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  4215. struct tg3_fiber_aneginfo *ap)
  4216. {
  4217. u16 flowctrl;
  4218. unsigned long delta;
  4219. u32 rx_cfg_reg;
  4220. int ret;
  4221. if (ap->state == ANEG_STATE_UNKNOWN) {
  4222. ap->rxconfig = 0;
  4223. ap->link_time = 0;
  4224. ap->cur_time = 0;
  4225. ap->ability_match_cfg = 0;
  4226. ap->ability_match_count = 0;
  4227. ap->ability_match = 0;
  4228. ap->idle_match = 0;
  4229. ap->ack_match = 0;
  4230. }
  4231. ap->cur_time++;
  4232. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  4233. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  4234. if (rx_cfg_reg != ap->ability_match_cfg) {
  4235. ap->ability_match_cfg = rx_cfg_reg;
  4236. ap->ability_match = 0;
  4237. ap->ability_match_count = 0;
  4238. } else {
  4239. if (++ap->ability_match_count > 1) {
  4240. ap->ability_match = 1;
  4241. ap->ability_match_cfg = rx_cfg_reg;
  4242. }
  4243. }
  4244. if (rx_cfg_reg & ANEG_CFG_ACK)
  4245. ap->ack_match = 1;
  4246. else
  4247. ap->ack_match = 0;
  4248. ap->idle_match = 0;
  4249. } else {
  4250. ap->idle_match = 1;
  4251. ap->ability_match_cfg = 0;
  4252. ap->ability_match_count = 0;
  4253. ap->ability_match = 0;
  4254. ap->ack_match = 0;
  4255. rx_cfg_reg = 0;
  4256. }
  4257. ap->rxconfig = rx_cfg_reg;
  4258. ret = ANEG_OK;
  4259. switch (ap->state) {
  4260. case ANEG_STATE_UNKNOWN:
  4261. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  4262. ap->state = ANEG_STATE_AN_ENABLE;
  4263. /* fallthru */
  4264. case ANEG_STATE_AN_ENABLE:
  4265. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  4266. if (ap->flags & MR_AN_ENABLE) {
  4267. ap->link_time = 0;
  4268. ap->cur_time = 0;
  4269. ap->ability_match_cfg = 0;
  4270. ap->ability_match_count = 0;
  4271. ap->ability_match = 0;
  4272. ap->idle_match = 0;
  4273. ap->ack_match = 0;
  4274. ap->state = ANEG_STATE_RESTART_INIT;
  4275. } else {
  4276. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  4277. }
  4278. break;
  4279. case ANEG_STATE_RESTART_INIT:
  4280. ap->link_time = ap->cur_time;
  4281. ap->flags &= ~(MR_NP_LOADED);
  4282. ap->txconfig = 0;
  4283. tw32(MAC_TX_AUTO_NEG, 0);
  4284. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4285. tw32_f(MAC_MODE, tp->mac_mode);
  4286. udelay(40);
  4287. ret = ANEG_TIMER_ENAB;
  4288. ap->state = ANEG_STATE_RESTART;
  4289. /* fallthru */
  4290. case ANEG_STATE_RESTART:
  4291. delta = ap->cur_time - ap->link_time;
  4292. if (delta > ANEG_STATE_SETTLE_TIME)
  4293. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  4294. else
  4295. ret = ANEG_TIMER_ENAB;
  4296. break;
  4297. case ANEG_STATE_DISABLE_LINK_OK:
  4298. ret = ANEG_DONE;
  4299. break;
  4300. case ANEG_STATE_ABILITY_DETECT_INIT:
  4301. ap->flags &= ~(MR_TOGGLE_TX);
  4302. ap->txconfig = ANEG_CFG_FD;
  4303. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4304. if (flowctrl & ADVERTISE_1000XPAUSE)
  4305. ap->txconfig |= ANEG_CFG_PS1;
  4306. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4307. ap->txconfig |= ANEG_CFG_PS2;
  4308. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4309. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4310. tw32_f(MAC_MODE, tp->mac_mode);
  4311. udelay(40);
  4312. ap->state = ANEG_STATE_ABILITY_DETECT;
  4313. break;
  4314. case ANEG_STATE_ABILITY_DETECT:
  4315. if (ap->ability_match != 0 && ap->rxconfig != 0)
  4316. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  4317. break;
  4318. case ANEG_STATE_ACK_DETECT_INIT:
  4319. ap->txconfig |= ANEG_CFG_ACK;
  4320. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4321. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4322. tw32_f(MAC_MODE, tp->mac_mode);
  4323. udelay(40);
  4324. ap->state = ANEG_STATE_ACK_DETECT;
  4325. /* fallthru */
  4326. case ANEG_STATE_ACK_DETECT:
  4327. if (ap->ack_match != 0) {
  4328. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  4329. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  4330. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  4331. } else {
  4332. ap->state = ANEG_STATE_AN_ENABLE;
  4333. }
  4334. } else if (ap->ability_match != 0 &&
  4335. ap->rxconfig == 0) {
  4336. ap->state = ANEG_STATE_AN_ENABLE;
  4337. }
  4338. break;
  4339. case ANEG_STATE_COMPLETE_ACK_INIT:
  4340. if (ap->rxconfig & ANEG_CFG_INVAL) {
  4341. ret = ANEG_FAILED;
  4342. break;
  4343. }
  4344. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  4345. MR_LP_ADV_HALF_DUPLEX |
  4346. MR_LP_ADV_SYM_PAUSE |
  4347. MR_LP_ADV_ASYM_PAUSE |
  4348. MR_LP_ADV_REMOTE_FAULT1 |
  4349. MR_LP_ADV_REMOTE_FAULT2 |
  4350. MR_LP_ADV_NEXT_PAGE |
  4351. MR_TOGGLE_RX |
  4352. MR_NP_RX);
  4353. if (ap->rxconfig & ANEG_CFG_FD)
  4354. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  4355. if (ap->rxconfig & ANEG_CFG_HD)
  4356. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  4357. if (ap->rxconfig & ANEG_CFG_PS1)
  4358. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  4359. if (ap->rxconfig & ANEG_CFG_PS2)
  4360. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  4361. if (ap->rxconfig & ANEG_CFG_RF1)
  4362. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  4363. if (ap->rxconfig & ANEG_CFG_RF2)
  4364. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  4365. if (ap->rxconfig & ANEG_CFG_NP)
  4366. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  4367. ap->link_time = ap->cur_time;
  4368. ap->flags ^= (MR_TOGGLE_TX);
  4369. if (ap->rxconfig & 0x0008)
  4370. ap->flags |= MR_TOGGLE_RX;
  4371. if (ap->rxconfig & ANEG_CFG_NP)
  4372. ap->flags |= MR_NP_RX;
  4373. ap->flags |= MR_PAGE_RX;
  4374. ap->state = ANEG_STATE_COMPLETE_ACK;
  4375. ret = ANEG_TIMER_ENAB;
  4376. break;
  4377. case ANEG_STATE_COMPLETE_ACK:
  4378. if (ap->ability_match != 0 &&
  4379. ap->rxconfig == 0) {
  4380. ap->state = ANEG_STATE_AN_ENABLE;
  4381. break;
  4382. }
  4383. delta = ap->cur_time - ap->link_time;
  4384. if (delta > ANEG_STATE_SETTLE_TIME) {
  4385. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  4386. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4387. } else {
  4388. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  4389. !(ap->flags & MR_NP_RX)) {
  4390. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4391. } else {
  4392. ret = ANEG_FAILED;
  4393. }
  4394. }
  4395. }
  4396. break;
  4397. case ANEG_STATE_IDLE_DETECT_INIT:
  4398. ap->link_time = ap->cur_time;
  4399. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4400. tw32_f(MAC_MODE, tp->mac_mode);
  4401. udelay(40);
  4402. ap->state = ANEG_STATE_IDLE_DETECT;
  4403. ret = ANEG_TIMER_ENAB;
  4404. break;
  4405. case ANEG_STATE_IDLE_DETECT:
  4406. if (ap->ability_match != 0 &&
  4407. ap->rxconfig == 0) {
  4408. ap->state = ANEG_STATE_AN_ENABLE;
  4409. break;
  4410. }
  4411. delta = ap->cur_time - ap->link_time;
  4412. if (delta > ANEG_STATE_SETTLE_TIME) {
  4413. /* XXX another gem from the Broadcom driver :( */
  4414. ap->state = ANEG_STATE_LINK_OK;
  4415. }
  4416. break;
  4417. case ANEG_STATE_LINK_OK:
  4418. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4419. ret = ANEG_DONE;
  4420. break;
  4421. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4422. /* ??? unimplemented */
  4423. break;
  4424. case ANEG_STATE_NEXT_PAGE_WAIT:
  4425. /* ??? unimplemented */
  4426. break;
  4427. default:
  4428. ret = ANEG_FAILED;
  4429. break;
  4430. }
  4431. return ret;
  4432. }
  4433. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4434. {
  4435. int res = 0;
  4436. struct tg3_fiber_aneginfo aninfo;
  4437. int status = ANEG_FAILED;
  4438. unsigned int tick;
  4439. u32 tmp;
  4440. tw32_f(MAC_TX_AUTO_NEG, 0);
  4441. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4442. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4443. udelay(40);
  4444. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4445. udelay(40);
  4446. memset(&aninfo, 0, sizeof(aninfo));
  4447. aninfo.flags |= MR_AN_ENABLE;
  4448. aninfo.state = ANEG_STATE_UNKNOWN;
  4449. aninfo.cur_time = 0;
  4450. tick = 0;
  4451. while (++tick < 195000) {
  4452. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4453. if (status == ANEG_DONE || status == ANEG_FAILED)
  4454. break;
  4455. udelay(1);
  4456. }
  4457. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4458. tw32_f(MAC_MODE, tp->mac_mode);
  4459. udelay(40);
  4460. *txflags = aninfo.txconfig;
  4461. *rxflags = aninfo.flags;
  4462. if (status == ANEG_DONE &&
  4463. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4464. MR_LP_ADV_FULL_DUPLEX)))
  4465. res = 1;
  4466. return res;
  4467. }
  4468. static void tg3_init_bcm8002(struct tg3 *tp)
  4469. {
  4470. u32 mac_status = tr32(MAC_STATUS);
  4471. int i;
  4472. /* Reset when initting first time or we have a link. */
  4473. if (tg3_flag(tp, INIT_COMPLETE) &&
  4474. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4475. return;
  4476. /* Set PLL lock range. */
  4477. tg3_writephy(tp, 0x16, 0x8007);
  4478. /* SW reset */
  4479. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4480. /* Wait for reset to complete. */
  4481. /* XXX schedule_timeout() ... */
  4482. for (i = 0; i < 500; i++)
  4483. udelay(10);
  4484. /* Config mode; select PMA/Ch 1 regs. */
  4485. tg3_writephy(tp, 0x10, 0x8411);
  4486. /* Enable auto-lock and comdet, select txclk for tx. */
  4487. tg3_writephy(tp, 0x11, 0x0a10);
  4488. tg3_writephy(tp, 0x18, 0x00a0);
  4489. tg3_writephy(tp, 0x16, 0x41ff);
  4490. /* Assert and deassert POR. */
  4491. tg3_writephy(tp, 0x13, 0x0400);
  4492. udelay(40);
  4493. tg3_writephy(tp, 0x13, 0x0000);
  4494. tg3_writephy(tp, 0x11, 0x0a50);
  4495. udelay(40);
  4496. tg3_writephy(tp, 0x11, 0x0a10);
  4497. /* Wait for signal to stabilize */
  4498. /* XXX schedule_timeout() ... */
  4499. for (i = 0; i < 15000; i++)
  4500. udelay(10);
  4501. /* Deselect the channel register so we can read the PHYID
  4502. * later.
  4503. */
  4504. tg3_writephy(tp, 0x10, 0x8011);
  4505. }
  4506. static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4507. {
  4508. u16 flowctrl;
  4509. bool current_link_up;
  4510. u32 sg_dig_ctrl, sg_dig_status;
  4511. u32 serdes_cfg, expected_sg_dig_ctrl;
  4512. int workaround, port_a;
  4513. serdes_cfg = 0;
  4514. expected_sg_dig_ctrl = 0;
  4515. workaround = 0;
  4516. port_a = 1;
  4517. current_link_up = false;
  4518. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4519. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4520. workaround = 1;
  4521. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4522. port_a = 0;
  4523. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4524. /* preserve bits 20-23 for voltage regulator */
  4525. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4526. }
  4527. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4528. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4529. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4530. if (workaround) {
  4531. u32 val = serdes_cfg;
  4532. if (port_a)
  4533. val |= 0xc010000;
  4534. else
  4535. val |= 0x4010000;
  4536. tw32_f(MAC_SERDES_CFG, val);
  4537. }
  4538. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4539. }
  4540. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4541. tg3_setup_flow_control(tp, 0, 0);
  4542. current_link_up = true;
  4543. }
  4544. goto out;
  4545. }
  4546. /* Want auto-negotiation. */
  4547. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4548. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4549. if (flowctrl & ADVERTISE_1000XPAUSE)
  4550. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4551. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4552. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4553. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4554. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4555. tp->serdes_counter &&
  4556. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4557. MAC_STATUS_RCVD_CFG)) ==
  4558. MAC_STATUS_PCS_SYNCED)) {
  4559. tp->serdes_counter--;
  4560. current_link_up = true;
  4561. goto out;
  4562. }
  4563. restart_autoneg:
  4564. if (workaround)
  4565. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4566. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4567. udelay(5);
  4568. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4569. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4570. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4571. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4572. MAC_STATUS_SIGNAL_DET)) {
  4573. sg_dig_status = tr32(SG_DIG_STATUS);
  4574. mac_status = tr32(MAC_STATUS);
  4575. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4576. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4577. u32 local_adv = 0, remote_adv = 0;
  4578. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4579. local_adv |= ADVERTISE_1000XPAUSE;
  4580. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4581. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4582. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4583. remote_adv |= LPA_1000XPAUSE;
  4584. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4585. remote_adv |= LPA_1000XPAUSE_ASYM;
  4586. tp->link_config.rmt_adv =
  4587. mii_adv_to_ethtool_adv_x(remote_adv);
  4588. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4589. current_link_up = true;
  4590. tp->serdes_counter = 0;
  4591. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4592. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4593. if (tp->serdes_counter)
  4594. tp->serdes_counter--;
  4595. else {
  4596. if (workaround) {
  4597. u32 val = serdes_cfg;
  4598. if (port_a)
  4599. val |= 0xc010000;
  4600. else
  4601. val |= 0x4010000;
  4602. tw32_f(MAC_SERDES_CFG, val);
  4603. }
  4604. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4605. udelay(40);
  4606. /* Link parallel detection - link is up */
  4607. /* only if we have PCS_SYNC and not */
  4608. /* receiving config code words */
  4609. mac_status = tr32(MAC_STATUS);
  4610. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4611. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4612. tg3_setup_flow_control(tp, 0, 0);
  4613. current_link_up = true;
  4614. tp->phy_flags |=
  4615. TG3_PHYFLG_PARALLEL_DETECT;
  4616. tp->serdes_counter =
  4617. SERDES_PARALLEL_DET_TIMEOUT;
  4618. } else
  4619. goto restart_autoneg;
  4620. }
  4621. }
  4622. } else {
  4623. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4624. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4625. }
  4626. out:
  4627. return current_link_up;
  4628. }
  4629. static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4630. {
  4631. bool current_link_up = false;
  4632. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4633. goto out;
  4634. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4635. u32 txflags, rxflags;
  4636. int i;
  4637. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4638. u32 local_adv = 0, remote_adv = 0;
  4639. if (txflags & ANEG_CFG_PS1)
  4640. local_adv |= ADVERTISE_1000XPAUSE;
  4641. if (txflags & ANEG_CFG_PS2)
  4642. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4643. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4644. remote_adv |= LPA_1000XPAUSE;
  4645. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4646. remote_adv |= LPA_1000XPAUSE_ASYM;
  4647. tp->link_config.rmt_adv =
  4648. mii_adv_to_ethtool_adv_x(remote_adv);
  4649. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4650. current_link_up = true;
  4651. }
  4652. for (i = 0; i < 30; i++) {
  4653. udelay(20);
  4654. tw32_f(MAC_STATUS,
  4655. (MAC_STATUS_SYNC_CHANGED |
  4656. MAC_STATUS_CFG_CHANGED));
  4657. udelay(40);
  4658. if ((tr32(MAC_STATUS) &
  4659. (MAC_STATUS_SYNC_CHANGED |
  4660. MAC_STATUS_CFG_CHANGED)) == 0)
  4661. break;
  4662. }
  4663. mac_status = tr32(MAC_STATUS);
  4664. if (!current_link_up &&
  4665. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4666. !(mac_status & MAC_STATUS_RCVD_CFG))
  4667. current_link_up = true;
  4668. } else {
  4669. tg3_setup_flow_control(tp, 0, 0);
  4670. /* Forcing 1000FD link up. */
  4671. current_link_up = true;
  4672. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4673. udelay(40);
  4674. tw32_f(MAC_MODE, tp->mac_mode);
  4675. udelay(40);
  4676. }
  4677. out:
  4678. return current_link_up;
  4679. }
  4680. static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
  4681. {
  4682. u32 orig_pause_cfg;
  4683. u16 orig_active_speed;
  4684. u8 orig_active_duplex;
  4685. u32 mac_status;
  4686. bool current_link_up;
  4687. int i;
  4688. orig_pause_cfg = tp->link_config.active_flowctrl;
  4689. orig_active_speed = tp->link_config.active_speed;
  4690. orig_active_duplex = tp->link_config.active_duplex;
  4691. if (!tg3_flag(tp, HW_AUTONEG) &&
  4692. tp->link_up &&
  4693. tg3_flag(tp, INIT_COMPLETE)) {
  4694. mac_status = tr32(MAC_STATUS);
  4695. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4696. MAC_STATUS_SIGNAL_DET |
  4697. MAC_STATUS_CFG_CHANGED |
  4698. MAC_STATUS_RCVD_CFG);
  4699. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4700. MAC_STATUS_SIGNAL_DET)) {
  4701. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4702. MAC_STATUS_CFG_CHANGED));
  4703. return 0;
  4704. }
  4705. }
  4706. tw32_f(MAC_TX_AUTO_NEG, 0);
  4707. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4708. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4709. tw32_f(MAC_MODE, tp->mac_mode);
  4710. udelay(40);
  4711. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4712. tg3_init_bcm8002(tp);
  4713. /* Enable link change event even when serdes polling. */
  4714. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4715. udelay(40);
  4716. current_link_up = false;
  4717. tp->link_config.rmt_adv = 0;
  4718. mac_status = tr32(MAC_STATUS);
  4719. if (tg3_flag(tp, HW_AUTONEG))
  4720. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4721. else
  4722. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4723. tp->napi[0].hw_status->status =
  4724. (SD_STATUS_UPDATED |
  4725. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4726. for (i = 0; i < 100; i++) {
  4727. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4728. MAC_STATUS_CFG_CHANGED));
  4729. udelay(5);
  4730. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4731. MAC_STATUS_CFG_CHANGED |
  4732. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4733. break;
  4734. }
  4735. mac_status = tr32(MAC_STATUS);
  4736. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4737. current_link_up = false;
  4738. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4739. tp->serdes_counter == 0) {
  4740. tw32_f(MAC_MODE, (tp->mac_mode |
  4741. MAC_MODE_SEND_CONFIGS));
  4742. udelay(1);
  4743. tw32_f(MAC_MODE, tp->mac_mode);
  4744. }
  4745. }
  4746. if (current_link_up) {
  4747. tp->link_config.active_speed = SPEED_1000;
  4748. tp->link_config.active_duplex = DUPLEX_FULL;
  4749. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4750. LED_CTRL_LNKLED_OVERRIDE |
  4751. LED_CTRL_1000MBPS_ON));
  4752. } else {
  4753. tp->link_config.active_speed = SPEED_UNKNOWN;
  4754. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4755. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4756. LED_CTRL_LNKLED_OVERRIDE |
  4757. LED_CTRL_TRAFFIC_OVERRIDE));
  4758. }
  4759. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4760. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4761. if (orig_pause_cfg != now_pause_cfg ||
  4762. orig_active_speed != tp->link_config.active_speed ||
  4763. orig_active_duplex != tp->link_config.active_duplex)
  4764. tg3_link_report(tp);
  4765. }
  4766. return 0;
  4767. }
  4768. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
  4769. {
  4770. int err = 0;
  4771. u32 bmsr, bmcr;
  4772. u16 current_speed = SPEED_UNKNOWN;
  4773. u8 current_duplex = DUPLEX_UNKNOWN;
  4774. bool current_link_up = false;
  4775. u32 local_adv, remote_adv, sgsr;
  4776. if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
  4777. tg3_asic_rev(tp) == ASIC_REV_5720) &&
  4778. !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
  4779. (sgsr & SERDES_TG3_SGMII_MODE)) {
  4780. if (force_reset)
  4781. tg3_phy_reset(tp);
  4782. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4783. if (!(sgsr & SERDES_TG3_LINK_UP)) {
  4784. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4785. } else {
  4786. current_link_up = true;
  4787. if (sgsr & SERDES_TG3_SPEED_1000) {
  4788. current_speed = SPEED_1000;
  4789. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4790. } else if (sgsr & SERDES_TG3_SPEED_100) {
  4791. current_speed = SPEED_100;
  4792. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4793. } else {
  4794. current_speed = SPEED_10;
  4795. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4796. }
  4797. if (sgsr & SERDES_TG3_FULL_DUPLEX)
  4798. current_duplex = DUPLEX_FULL;
  4799. else
  4800. current_duplex = DUPLEX_HALF;
  4801. }
  4802. tw32_f(MAC_MODE, tp->mac_mode);
  4803. udelay(40);
  4804. tg3_clear_mac_status(tp);
  4805. goto fiber_setup_done;
  4806. }
  4807. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4808. tw32_f(MAC_MODE, tp->mac_mode);
  4809. udelay(40);
  4810. tg3_clear_mac_status(tp);
  4811. if (force_reset)
  4812. tg3_phy_reset(tp);
  4813. tp->link_config.rmt_adv = 0;
  4814. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4815. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4816. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4817. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4818. bmsr |= BMSR_LSTATUS;
  4819. else
  4820. bmsr &= ~BMSR_LSTATUS;
  4821. }
  4822. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4823. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4824. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4825. /* do nothing, just check for link up at the end */
  4826. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4827. u32 adv, newadv;
  4828. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4829. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4830. ADVERTISE_1000XPAUSE |
  4831. ADVERTISE_1000XPSE_ASYM |
  4832. ADVERTISE_SLCT);
  4833. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4834. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4835. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4836. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4837. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4838. tg3_writephy(tp, MII_BMCR, bmcr);
  4839. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4840. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4841. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4842. return err;
  4843. }
  4844. } else {
  4845. u32 new_bmcr;
  4846. bmcr &= ~BMCR_SPEED1000;
  4847. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4848. if (tp->link_config.duplex == DUPLEX_FULL)
  4849. new_bmcr |= BMCR_FULLDPLX;
  4850. if (new_bmcr != bmcr) {
  4851. /* BMCR_SPEED1000 is a reserved bit that needs
  4852. * to be set on write.
  4853. */
  4854. new_bmcr |= BMCR_SPEED1000;
  4855. /* Force a linkdown */
  4856. if (tp->link_up) {
  4857. u32 adv;
  4858. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4859. adv &= ~(ADVERTISE_1000XFULL |
  4860. ADVERTISE_1000XHALF |
  4861. ADVERTISE_SLCT);
  4862. tg3_writephy(tp, MII_ADVERTISE, adv);
  4863. tg3_writephy(tp, MII_BMCR, bmcr |
  4864. BMCR_ANRESTART |
  4865. BMCR_ANENABLE);
  4866. udelay(10);
  4867. tg3_carrier_off(tp);
  4868. }
  4869. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4870. bmcr = new_bmcr;
  4871. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4872. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4873. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4874. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4875. bmsr |= BMSR_LSTATUS;
  4876. else
  4877. bmsr &= ~BMSR_LSTATUS;
  4878. }
  4879. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4880. }
  4881. }
  4882. if (bmsr & BMSR_LSTATUS) {
  4883. current_speed = SPEED_1000;
  4884. current_link_up = true;
  4885. if (bmcr & BMCR_FULLDPLX)
  4886. current_duplex = DUPLEX_FULL;
  4887. else
  4888. current_duplex = DUPLEX_HALF;
  4889. local_adv = 0;
  4890. remote_adv = 0;
  4891. if (bmcr & BMCR_ANENABLE) {
  4892. u32 common;
  4893. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4894. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4895. common = local_adv & remote_adv;
  4896. if (common & (ADVERTISE_1000XHALF |
  4897. ADVERTISE_1000XFULL)) {
  4898. if (common & ADVERTISE_1000XFULL)
  4899. current_duplex = DUPLEX_FULL;
  4900. else
  4901. current_duplex = DUPLEX_HALF;
  4902. tp->link_config.rmt_adv =
  4903. mii_adv_to_ethtool_adv_x(remote_adv);
  4904. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4905. /* Link is up via parallel detect */
  4906. } else {
  4907. current_link_up = false;
  4908. }
  4909. }
  4910. }
  4911. fiber_setup_done:
  4912. if (current_link_up && current_duplex == DUPLEX_FULL)
  4913. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4914. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4915. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4916. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4917. tw32_f(MAC_MODE, tp->mac_mode);
  4918. udelay(40);
  4919. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4920. tp->link_config.active_speed = current_speed;
  4921. tp->link_config.active_duplex = current_duplex;
  4922. tg3_test_and_report_link_chg(tp, current_link_up);
  4923. return err;
  4924. }
  4925. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4926. {
  4927. if (tp->serdes_counter) {
  4928. /* Give autoneg time to complete. */
  4929. tp->serdes_counter--;
  4930. return;
  4931. }
  4932. if (!tp->link_up &&
  4933. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4934. u32 bmcr;
  4935. tg3_readphy(tp, MII_BMCR, &bmcr);
  4936. if (bmcr & BMCR_ANENABLE) {
  4937. u32 phy1, phy2;
  4938. /* Select shadow register 0x1f */
  4939. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4940. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4941. /* Select expansion interrupt status register */
  4942. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4943. MII_TG3_DSP_EXP1_INT_STAT);
  4944. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4945. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4946. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4947. /* We have signal detect and not receiving
  4948. * config code words, link is up by parallel
  4949. * detection.
  4950. */
  4951. bmcr &= ~BMCR_ANENABLE;
  4952. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4953. tg3_writephy(tp, MII_BMCR, bmcr);
  4954. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4955. }
  4956. }
  4957. } else if (tp->link_up &&
  4958. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4959. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4960. u32 phy2;
  4961. /* Select expansion interrupt status register */
  4962. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4963. MII_TG3_DSP_EXP1_INT_STAT);
  4964. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4965. if (phy2 & 0x20) {
  4966. u32 bmcr;
  4967. /* Config code words received, turn on autoneg. */
  4968. tg3_readphy(tp, MII_BMCR, &bmcr);
  4969. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4970. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4971. }
  4972. }
  4973. }
  4974. static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
  4975. {
  4976. u32 val;
  4977. int err;
  4978. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4979. err = tg3_setup_fiber_phy(tp, force_reset);
  4980. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4981. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4982. else
  4983. err = tg3_setup_copper_phy(tp, force_reset);
  4984. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4985. u32 scale;
  4986. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4987. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4988. scale = 65;
  4989. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4990. scale = 6;
  4991. else
  4992. scale = 12;
  4993. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4994. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4995. tw32(GRC_MISC_CFG, val);
  4996. }
  4997. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4998. (6 << TX_LENGTHS_IPG_SHIFT);
  4999. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  5000. tg3_asic_rev(tp) == ASIC_REV_5762)
  5001. val |= tr32(MAC_TX_LENGTHS) &
  5002. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  5003. TX_LENGTHS_CNT_DWN_VAL_MSK);
  5004. if (tp->link_config.active_speed == SPEED_1000 &&
  5005. tp->link_config.active_duplex == DUPLEX_HALF)
  5006. tw32(MAC_TX_LENGTHS, val |
  5007. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  5008. else
  5009. tw32(MAC_TX_LENGTHS, val |
  5010. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5011. if (!tg3_flag(tp, 5705_PLUS)) {
  5012. if (tp->link_up) {
  5013. tw32(HOSTCC_STAT_COAL_TICKS,
  5014. tp->coal.stats_block_coalesce_usecs);
  5015. } else {
  5016. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  5017. }
  5018. }
  5019. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  5020. val = tr32(PCIE_PWR_MGMT_THRESH);
  5021. if (!tp->link_up)
  5022. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  5023. tp->pwrmgmt_thresh;
  5024. else
  5025. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  5026. tw32(PCIE_PWR_MGMT_THRESH, val);
  5027. }
  5028. return err;
  5029. }
  5030. /* tp->lock must be held */
  5031. static u64 tg3_refclk_read(struct tg3 *tp)
  5032. {
  5033. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  5034. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  5035. }
  5036. /* tp->lock must be held */
  5037. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  5038. {
  5039. u32 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5040. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP);
  5041. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  5042. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  5043. tw32_f(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_RESUME);
  5044. }
  5045. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  5046. static inline void tg3_full_unlock(struct tg3 *tp);
  5047. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  5048. {
  5049. struct tg3 *tp = netdev_priv(dev);
  5050. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  5051. SOF_TIMESTAMPING_RX_SOFTWARE |
  5052. SOF_TIMESTAMPING_SOFTWARE;
  5053. if (tg3_flag(tp, PTP_CAPABLE)) {
  5054. info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
  5055. SOF_TIMESTAMPING_RX_HARDWARE |
  5056. SOF_TIMESTAMPING_RAW_HARDWARE;
  5057. }
  5058. if (tp->ptp_clock)
  5059. info->phc_index = ptp_clock_index(tp->ptp_clock);
  5060. else
  5061. info->phc_index = -1;
  5062. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  5063. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  5064. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  5065. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  5066. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  5067. return 0;
  5068. }
  5069. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  5070. {
  5071. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5072. bool neg_adj = false;
  5073. u32 correction = 0;
  5074. if (ppb < 0) {
  5075. neg_adj = true;
  5076. ppb = -ppb;
  5077. }
  5078. /* Frequency adjustment is performed using hardware with a 24 bit
  5079. * accumulator and a programmable correction value. On each clk, the
  5080. * correction value gets added to the accumulator and when it
  5081. * overflows, the time counter is incremented/decremented.
  5082. *
  5083. * So conversion from ppb to correction value is
  5084. * ppb * (1 << 24) / 1000000000
  5085. */
  5086. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  5087. TG3_EAV_REF_CLK_CORRECT_MASK;
  5088. tg3_full_lock(tp, 0);
  5089. if (correction)
  5090. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  5091. TG3_EAV_REF_CLK_CORRECT_EN |
  5092. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  5093. else
  5094. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  5095. tg3_full_unlock(tp);
  5096. return 0;
  5097. }
  5098. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  5099. {
  5100. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5101. tg3_full_lock(tp, 0);
  5102. tp->ptp_adjust += delta;
  5103. tg3_full_unlock(tp);
  5104. return 0;
  5105. }
  5106. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
  5107. {
  5108. u64 ns;
  5109. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5110. tg3_full_lock(tp, 0);
  5111. ns = tg3_refclk_read(tp);
  5112. ns += tp->ptp_adjust;
  5113. tg3_full_unlock(tp);
  5114. *ts = ns_to_timespec64(ns);
  5115. return 0;
  5116. }
  5117. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  5118. const struct timespec64 *ts)
  5119. {
  5120. u64 ns;
  5121. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5122. ns = timespec64_to_ns(ts);
  5123. tg3_full_lock(tp, 0);
  5124. tg3_refclk_write(tp, ns);
  5125. tp->ptp_adjust = 0;
  5126. tg3_full_unlock(tp);
  5127. return 0;
  5128. }
  5129. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  5130. struct ptp_clock_request *rq, int on)
  5131. {
  5132. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5133. u32 clock_ctl;
  5134. int rval = 0;
  5135. switch (rq->type) {
  5136. case PTP_CLK_REQ_PEROUT:
  5137. if (rq->perout.index != 0)
  5138. return -EINVAL;
  5139. tg3_full_lock(tp, 0);
  5140. clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5141. clock_ctl &= ~TG3_EAV_CTL_TSYNC_GPIO_MASK;
  5142. if (on) {
  5143. u64 nsec;
  5144. nsec = rq->perout.start.sec * 1000000000ULL +
  5145. rq->perout.start.nsec;
  5146. if (rq->perout.period.sec || rq->perout.period.nsec) {
  5147. netdev_warn(tp->dev,
  5148. "Device supports only a one-shot timesync output, period must be 0\n");
  5149. rval = -EINVAL;
  5150. goto err_out;
  5151. }
  5152. if (nsec & (1ULL << 63)) {
  5153. netdev_warn(tp->dev,
  5154. "Start value (nsec) is over limit. Maximum size of start is only 63 bits\n");
  5155. rval = -EINVAL;
  5156. goto err_out;
  5157. }
  5158. tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff));
  5159. tw32(TG3_EAV_WATCHDOG0_MSB,
  5160. TG3_EAV_WATCHDOG0_EN |
  5161. ((nsec >> 32) & TG3_EAV_WATCHDOG_MSB_MASK));
  5162. tw32(TG3_EAV_REF_CLCK_CTL,
  5163. clock_ctl | TG3_EAV_CTL_TSYNC_WDOG0);
  5164. } else {
  5165. tw32(TG3_EAV_WATCHDOG0_MSB, 0);
  5166. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl);
  5167. }
  5168. err_out:
  5169. tg3_full_unlock(tp);
  5170. return rval;
  5171. default:
  5172. break;
  5173. }
  5174. return -EOPNOTSUPP;
  5175. }
  5176. static const struct ptp_clock_info tg3_ptp_caps = {
  5177. .owner = THIS_MODULE,
  5178. .name = "tg3 clock",
  5179. .max_adj = 250000000,
  5180. .n_alarm = 0,
  5181. .n_ext_ts = 0,
  5182. .n_per_out = 1,
  5183. .n_pins = 0,
  5184. .pps = 0,
  5185. .adjfreq = tg3_ptp_adjfreq,
  5186. .adjtime = tg3_ptp_adjtime,
  5187. .gettime64 = tg3_ptp_gettime,
  5188. .settime64 = tg3_ptp_settime,
  5189. .enable = tg3_ptp_enable,
  5190. };
  5191. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  5192. struct skb_shared_hwtstamps *timestamp)
  5193. {
  5194. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  5195. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  5196. tp->ptp_adjust);
  5197. }
  5198. /* tp->lock must be held */
  5199. static void tg3_ptp_init(struct tg3 *tp)
  5200. {
  5201. if (!tg3_flag(tp, PTP_CAPABLE))
  5202. return;
  5203. /* Initialize the hardware clock to the system time. */
  5204. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  5205. tp->ptp_adjust = 0;
  5206. tp->ptp_info = tg3_ptp_caps;
  5207. }
  5208. /* tp->lock must be held */
  5209. static void tg3_ptp_resume(struct tg3 *tp)
  5210. {
  5211. if (!tg3_flag(tp, PTP_CAPABLE))
  5212. return;
  5213. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  5214. tp->ptp_adjust = 0;
  5215. }
  5216. static void tg3_ptp_fini(struct tg3 *tp)
  5217. {
  5218. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  5219. return;
  5220. ptp_clock_unregister(tp->ptp_clock);
  5221. tp->ptp_clock = NULL;
  5222. tp->ptp_adjust = 0;
  5223. }
  5224. static inline int tg3_irq_sync(struct tg3 *tp)
  5225. {
  5226. return tp->irq_sync;
  5227. }
  5228. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  5229. {
  5230. int i;
  5231. dst = (u32 *)((u8 *)dst + off);
  5232. for (i = 0; i < len; i += sizeof(u32))
  5233. *dst++ = tr32(off + i);
  5234. }
  5235. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  5236. {
  5237. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  5238. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  5239. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  5240. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  5241. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  5242. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  5243. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  5244. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  5245. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  5246. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  5247. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  5248. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  5249. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  5250. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  5251. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  5252. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  5253. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  5254. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  5255. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  5256. if (tg3_flag(tp, SUPPORT_MSIX))
  5257. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  5258. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  5259. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  5260. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  5261. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  5262. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  5263. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  5264. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  5265. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  5266. if (!tg3_flag(tp, 5705_PLUS)) {
  5267. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  5268. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  5269. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  5270. }
  5271. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  5272. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  5273. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  5274. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  5275. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  5276. if (tg3_flag(tp, NVRAM))
  5277. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  5278. }
  5279. static void tg3_dump_state(struct tg3 *tp)
  5280. {
  5281. int i;
  5282. u32 *regs;
  5283. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  5284. if (!regs)
  5285. return;
  5286. if (tg3_flag(tp, PCI_EXPRESS)) {
  5287. /* Read up to but not including private PCI registers */
  5288. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  5289. regs[i / sizeof(u32)] = tr32(i);
  5290. } else
  5291. tg3_dump_legacy_regs(tp, regs);
  5292. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  5293. if (!regs[i + 0] && !regs[i + 1] &&
  5294. !regs[i + 2] && !regs[i + 3])
  5295. continue;
  5296. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  5297. i * 4,
  5298. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  5299. }
  5300. kfree(regs);
  5301. for (i = 0; i < tp->irq_cnt; i++) {
  5302. struct tg3_napi *tnapi = &tp->napi[i];
  5303. /* SW status block */
  5304. netdev_err(tp->dev,
  5305. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5306. i,
  5307. tnapi->hw_status->status,
  5308. tnapi->hw_status->status_tag,
  5309. tnapi->hw_status->rx_jumbo_consumer,
  5310. tnapi->hw_status->rx_consumer,
  5311. tnapi->hw_status->rx_mini_consumer,
  5312. tnapi->hw_status->idx[0].rx_producer,
  5313. tnapi->hw_status->idx[0].tx_consumer);
  5314. netdev_err(tp->dev,
  5315. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  5316. i,
  5317. tnapi->last_tag, tnapi->last_irq_tag,
  5318. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  5319. tnapi->rx_rcb_ptr,
  5320. tnapi->prodring.rx_std_prod_idx,
  5321. tnapi->prodring.rx_std_cons_idx,
  5322. tnapi->prodring.rx_jmb_prod_idx,
  5323. tnapi->prodring.rx_jmb_cons_idx);
  5324. }
  5325. }
  5326. /* This is called whenever we suspect that the system chipset is re-
  5327. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  5328. * is bogus tx completions. We try to recover by setting the
  5329. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  5330. * in the workqueue.
  5331. */
  5332. static void tg3_tx_recover(struct tg3 *tp)
  5333. {
  5334. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  5335. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  5336. netdev_warn(tp->dev,
  5337. "The system may be re-ordering memory-mapped I/O "
  5338. "cycles to the network device, attempting to recover. "
  5339. "Please report the problem to the driver maintainer "
  5340. "and include system chipset information.\n");
  5341. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  5342. }
  5343. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  5344. {
  5345. /* Tell compiler to fetch tx indices from memory. */
  5346. barrier();
  5347. return tnapi->tx_pending -
  5348. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  5349. }
  5350. /* Tigon3 never reports partial packet sends. So we do not
  5351. * need special logic to handle SKBs that have not had all
  5352. * of their frags sent yet, like SunGEM does.
  5353. */
  5354. static void tg3_tx(struct tg3_napi *tnapi)
  5355. {
  5356. struct tg3 *tp = tnapi->tp;
  5357. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  5358. u32 sw_idx = tnapi->tx_cons;
  5359. struct netdev_queue *txq;
  5360. int index = tnapi - tp->napi;
  5361. unsigned int pkts_compl = 0, bytes_compl = 0;
  5362. if (tg3_flag(tp, ENABLE_TSS))
  5363. index--;
  5364. txq = netdev_get_tx_queue(tp->dev, index);
  5365. while (sw_idx != hw_idx) {
  5366. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  5367. struct sk_buff *skb = ri->skb;
  5368. int i, tx_bug = 0;
  5369. if (unlikely(skb == NULL)) {
  5370. tg3_tx_recover(tp);
  5371. return;
  5372. }
  5373. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  5374. struct skb_shared_hwtstamps timestamp;
  5375. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  5376. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  5377. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  5378. skb_tstamp_tx(skb, &timestamp);
  5379. }
  5380. pci_unmap_single(tp->pdev,
  5381. dma_unmap_addr(ri, mapping),
  5382. skb_headlen(skb),
  5383. PCI_DMA_TODEVICE);
  5384. ri->skb = NULL;
  5385. while (ri->fragmented) {
  5386. ri->fragmented = false;
  5387. sw_idx = NEXT_TX(sw_idx);
  5388. ri = &tnapi->tx_buffers[sw_idx];
  5389. }
  5390. sw_idx = NEXT_TX(sw_idx);
  5391. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5392. ri = &tnapi->tx_buffers[sw_idx];
  5393. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  5394. tx_bug = 1;
  5395. pci_unmap_page(tp->pdev,
  5396. dma_unmap_addr(ri, mapping),
  5397. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5398. PCI_DMA_TODEVICE);
  5399. while (ri->fragmented) {
  5400. ri->fragmented = false;
  5401. sw_idx = NEXT_TX(sw_idx);
  5402. ri = &tnapi->tx_buffers[sw_idx];
  5403. }
  5404. sw_idx = NEXT_TX(sw_idx);
  5405. }
  5406. pkts_compl++;
  5407. bytes_compl += skb->len;
  5408. dev_consume_skb_any(skb);
  5409. if (unlikely(tx_bug)) {
  5410. tg3_tx_recover(tp);
  5411. return;
  5412. }
  5413. }
  5414. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  5415. tnapi->tx_cons = sw_idx;
  5416. /* Need to make the tx_cons update visible to tg3_start_xmit()
  5417. * before checking for netif_queue_stopped(). Without the
  5418. * memory barrier, there is a small possibility that tg3_start_xmit()
  5419. * will miss it and cause the queue to be stopped forever.
  5420. */
  5421. smp_mb();
  5422. if (unlikely(netif_tx_queue_stopped(txq) &&
  5423. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  5424. __netif_tx_lock(txq, smp_processor_id());
  5425. if (netif_tx_queue_stopped(txq) &&
  5426. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  5427. netif_tx_wake_queue(txq);
  5428. __netif_tx_unlock(txq);
  5429. }
  5430. }
  5431. static void tg3_frag_free(bool is_frag, void *data)
  5432. {
  5433. if (is_frag)
  5434. skb_free_frag(data);
  5435. else
  5436. kfree(data);
  5437. }
  5438. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  5439. {
  5440. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  5441. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5442. if (!ri->data)
  5443. return;
  5444. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  5445. map_sz, PCI_DMA_FROMDEVICE);
  5446. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  5447. ri->data = NULL;
  5448. }
  5449. /* Returns size of skb allocated or < 0 on error.
  5450. *
  5451. * We only need to fill in the address because the other members
  5452. * of the RX descriptor are invariant, see tg3_init_rings.
  5453. *
  5454. * Note the purposeful assymetry of cpu vs. chip accesses. For
  5455. * posting buffers we only dirty the first cache line of the RX
  5456. * descriptor (containing the address). Whereas for the RX status
  5457. * buffers the cpu only reads the last cacheline of the RX descriptor
  5458. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  5459. */
  5460. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  5461. u32 opaque_key, u32 dest_idx_unmasked,
  5462. unsigned int *frag_size)
  5463. {
  5464. struct tg3_rx_buffer_desc *desc;
  5465. struct ring_info *map;
  5466. u8 *data;
  5467. dma_addr_t mapping;
  5468. int skb_size, data_size, dest_idx;
  5469. switch (opaque_key) {
  5470. case RXD_OPAQUE_RING_STD:
  5471. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5472. desc = &tpr->rx_std[dest_idx];
  5473. map = &tpr->rx_std_buffers[dest_idx];
  5474. data_size = tp->rx_pkt_map_sz;
  5475. break;
  5476. case RXD_OPAQUE_RING_JUMBO:
  5477. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5478. desc = &tpr->rx_jmb[dest_idx].std;
  5479. map = &tpr->rx_jmb_buffers[dest_idx];
  5480. data_size = TG3_RX_JMB_MAP_SZ;
  5481. break;
  5482. default:
  5483. return -EINVAL;
  5484. }
  5485. /* Do not overwrite any of the map or rp information
  5486. * until we are sure we can commit to a new buffer.
  5487. *
  5488. * Callers depend upon this behavior and assume that
  5489. * we leave everything unchanged if we fail.
  5490. */
  5491. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5492. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5493. if (skb_size <= PAGE_SIZE) {
  5494. data = netdev_alloc_frag(skb_size);
  5495. *frag_size = skb_size;
  5496. } else {
  5497. data = kmalloc(skb_size, GFP_ATOMIC);
  5498. *frag_size = 0;
  5499. }
  5500. if (!data)
  5501. return -ENOMEM;
  5502. mapping = pci_map_single(tp->pdev,
  5503. data + TG3_RX_OFFSET(tp),
  5504. data_size,
  5505. PCI_DMA_FROMDEVICE);
  5506. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5507. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5508. return -EIO;
  5509. }
  5510. map->data = data;
  5511. dma_unmap_addr_set(map, mapping, mapping);
  5512. desc->addr_hi = ((u64)mapping >> 32);
  5513. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5514. return data_size;
  5515. }
  5516. /* We only need to move over in the address because the other
  5517. * members of the RX descriptor are invariant. See notes above
  5518. * tg3_alloc_rx_data for full details.
  5519. */
  5520. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5521. struct tg3_rx_prodring_set *dpr,
  5522. u32 opaque_key, int src_idx,
  5523. u32 dest_idx_unmasked)
  5524. {
  5525. struct tg3 *tp = tnapi->tp;
  5526. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5527. struct ring_info *src_map, *dest_map;
  5528. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5529. int dest_idx;
  5530. switch (opaque_key) {
  5531. case RXD_OPAQUE_RING_STD:
  5532. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5533. dest_desc = &dpr->rx_std[dest_idx];
  5534. dest_map = &dpr->rx_std_buffers[dest_idx];
  5535. src_desc = &spr->rx_std[src_idx];
  5536. src_map = &spr->rx_std_buffers[src_idx];
  5537. break;
  5538. case RXD_OPAQUE_RING_JUMBO:
  5539. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5540. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5541. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5542. src_desc = &spr->rx_jmb[src_idx].std;
  5543. src_map = &spr->rx_jmb_buffers[src_idx];
  5544. break;
  5545. default:
  5546. return;
  5547. }
  5548. dest_map->data = src_map->data;
  5549. dma_unmap_addr_set(dest_map, mapping,
  5550. dma_unmap_addr(src_map, mapping));
  5551. dest_desc->addr_hi = src_desc->addr_hi;
  5552. dest_desc->addr_lo = src_desc->addr_lo;
  5553. /* Ensure that the update to the skb happens after the physical
  5554. * addresses have been transferred to the new BD location.
  5555. */
  5556. smp_wmb();
  5557. src_map->data = NULL;
  5558. }
  5559. /* The RX ring scheme is composed of multiple rings which post fresh
  5560. * buffers to the chip, and one special ring the chip uses to report
  5561. * status back to the host.
  5562. *
  5563. * The special ring reports the status of received packets to the
  5564. * host. The chip does not write into the original descriptor the
  5565. * RX buffer was obtained from. The chip simply takes the original
  5566. * descriptor as provided by the host, updates the status and length
  5567. * field, then writes this into the next status ring entry.
  5568. *
  5569. * Each ring the host uses to post buffers to the chip is described
  5570. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5571. * it is first placed into the on-chip ram. When the packet's length
  5572. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5573. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5574. * which is within the range of the new packet's length is chosen.
  5575. *
  5576. * The "separate ring for rx status" scheme may sound queer, but it makes
  5577. * sense from a cache coherency perspective. If only the host writes
  5578. * to the buffer post rings, and only the chip writes to the rx status
  5579. * rings, then cache lines never move beyond shared-modified state.
  5580. * If both the host and chip were to write into the same ring, cache line
  5581. * eviction could occur since both entities want it in an exclusive state.
  5582. */
  5583. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5584. {
  5585. struct tg3 *tp = tnapi->tp;
  5586. u32 work_mask, rx_std_posted = 0;
  5587. u32 std_prod_idx, jmb_prod_idx;
  5588. u32 sw_idx = tnapi->rx_rcb_ptr;
  5589. u16 hw_idx;
  5590. int received;
  5591. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5592. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5593. /*
  5594. * We need to order the read of hw_idx and the read of
  5595. * the opaque cookie.
  5596. */
  5597. rmb();
  5598. work_mask = 0;
  5599. received = 0;
  5600. std_prod_idx = tpr->rx_std_prod_idx;
  5601. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5602. while (sw_idx != hw_idx && budget > 0) {
  5603. struct ring_info *ri;
  5604. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5605. unsigned int len;
  5606. struct sk_buff *skb;
  5607. dma_addr_t dma_addr;
  5608. u32 opaque_key, desc_idx, *post_ptr;
  5609. u8 *data;
  5610. u64 tstamp = 0;
  5611. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5612. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5613. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5614. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5615. dma_addr = dma_unmap_addr(ri, mapping);
  5616. data = ri->data;
  5617. post_ptr = &std_prod_idx;
  5618. rx_std_posted++;
  5619. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5620. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5621. dma_addr = dma_unmap_addr(ri, mapping);
  5622. data = ri->data;
  5623. post_ptr = &jmb_prod_idx;
  5624. } else
  5625. goto next_pkt_nopost;
  5626. work_mask |= opaque_key;
  5627. if (desc->err_vlan & RXD_ERR_MASK) {
  5628. drop_it:
  5629. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5630. desc_idx, *post_ptr);
  5631. drop_it_no_recycle:
  5632. /* Other statistics kept track of by card. */
  5633. tp->rx_dropped++;
  5634. goto next_pkt;
  5635. }
  5636. prefetch(data + TG3_RX_OFFSET(tp));
  5637. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5638. ETH_FCS_LEN;
  5639. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5640. RXD_FLAG_PTPSTAT_PTPV1 ||
  5641. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5642. RXD_FLAG_PTPSTAT_PTPV2) {
  5643. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5644. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5645. }
  5646. if (len > TG3_RX_COPY_THRESH(tp)) {
  5647. int skb_size;
  5648. unsigned int frag_size;
  5649. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5650. *post_ptr, &frag_size);
  5651. if (skb_size < 0)
  5652. goto drop_it;
  5653. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5654. PCI_DMA_FROMDEVICE);
  5655. /* Ensure that the update to the data happens
  5656. * after the usage of the old DMA mapping.
  5657. */
  5658. smp_wmb();
  5659. ri->data = NULL;
  5660. skb = build_skb(data, frag_size);
  5661. if (!skb) {
  5662. tg3_frag_free(frag_size != 0, data);
  5663. goto drop_it_no_recycle;
  5664. }
  5665. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5666. } else {
  5667. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5668. desc_idx, *post_ptr);
  5669. skb = netdev_alloc_skb(tp->dev,
  5670. len + TG3_RAW_IP_ALIGN);
  5671. if (skb == NULL)
  5672. goto drop_it_no_recycle;
  5673. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5674. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5675. memcpy(skb->data,
  5676. data + TG3_RX_OFFSET(tp),
  5677. len);
  5678. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5679. }
  5680. skb_put(skb, len);
  5681. if (tstamp)
  5682. tg3_hwclock_to_timestamp(tp, tstamp,
  5683. skb_hwtstamps(skb));
  5684. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5685. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5686. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5687. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5688. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5689. else
  5690. skb_checksum_none_assert(skb);
  5691. skb->protocol = eth_type_trans(skb, tp->dev);
  5692. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5693. skb->protocol != htons(ETH_P_8021Q) &&
  5694. skb->protocol != htons(ETH_P_8021AD)) {
  5695. dev_kfree_skb_any(skb);
  5696. goto drop_it_no_recycle;
  5697. }
  5698. if (desc->type_flags & RXD_FLAG_VLAN &&
  5699. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5700. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
  5701. desc->err_vlan & RXD_VLAN_MASK);
  5702. napi_gro_receive(&tnapi->napi, skb);
  5703. received++;
  5704. budget--;
  5705. next_pkt:
  5706. (*post_ptr)++;
  5707. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5708. tpr->rx_std_prod_idx = std_prod_idx &
  5709. tp->rx_std_ring_mask;
  5710. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5711. tpr->rx_std_prod_idx);
  5712. work_mask &= ~RXD_OPAQUE_RING_STD;
  5713. rx_std_posted = 0;
  5714. }
  5715. next_pkt_nopost:
  5716. sw_idx++;
  5717. sw_idx &= tp->rx_ret_ring_mask;
  5718. /* Refresh hw_idx to see if there is new work */
  5719. if (sw_idx == hw_idx) {
  5720. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5721. rmb();
  5722. }
  5723. }
  5724. /* ACK the status ring. */
  5725. tnapi->rx_rcb_ptr = sw_idx;
  5726. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5727. /* Refill RX ring(s). */
  5728. if (!tg3_flag(tp, ENABLE_RSS)) {
  5729. /* Sync BD data before updating mailbox */
  5730. wmb();
  5731. if (work_mask & RXD_OPAQUE_RING_STD) {
  5732. tpr->rx_std_prod_idx = std_prod_idx &
  5733. tp->rx_std_ring_mask;
  5734. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5735. tpr->rx_std_prod_idx);
  5736. }
  5737. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5738. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5739. tp->rx_jmb_ring_mask;
  5740. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5741. tpr->rx_jmb_prod_idx);
  5742. }
  5743. mmiowb();
  5744. } else if (work_mask) {
  5745. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5746. * updated before the producer indices can be updated.
  5747. */
  5748. smp_wmb();
  5749. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5750. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5751. if (tnapi != &tp->napi[1]) {
  5752. tp->rx_refill = true;
  5753. napi_schedule(&tp->napi[1].napi);
  5754. }
  5755. }
  5756. return received;
  5757. }
  5758. static void tg3_poll_link(struct tg3 *tp)
  5759. {
  5760. /* handle link change and other phy events */
  5761. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5762. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5763. if (sblk->status & SD_STATUS_LINK_CHG) {
  5764. sblk->status = SD_STATUS_UPDATED |
  5765. (sblk->status & ~SD_STATUS_LINK_CHG);
  5766. spin_lock(&tp->lock);
  5767. if (tg3_flag(tp, USE_PHYLIB)) {
  5768. tw32_f(MAC_STATUS,
  5769. (MAC_STATUS_SYNC_CHANGED |
  5770. MAC_STATUS_CFG_CHANGED |
  5771. MAC_STATUS_MI_COMPLETION |
  5772. MAC_STATUS_LNKSTATE_CHANGED));
  5773. udelay(40);
  5774. } else
  5775. tg3_setup_phy(tp, false);
  5776. spin_unlock(&tp->lock);
  5777. }
  5778. }
  5779. }
  5780. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5781. struct tg3_rx_prodring_set *dpr,
  5782. struct tg3_rx_prodring_set *spr)
  5783. {
  5784. u32 si, di, cpycnt, src_prod_idx;
  5785. int i, err = 0;
  5786. while (1) {
  5787. src_prod_idx = spr->rx_std_prod_idx;
  5788. /* Make sure updates to the rx_std_buffers[] entries and the
  5789. * standard producer index are seen in the correct order.
  5790. */
  5791. smp_rmb();
  5792. if (spr->rx_std_cons_idx == src_prod_idx)
  5793. break;
  5794. if (spr->rx_std_cons_idx < src_prod_idx)
  5795. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5796. else
  5797. cpycnt = tp->rx_std_ring_mask + 1 -
  5798. spr->rx_std_cons_idx;
  5799. cpycnt = min(cpycnt,
  5800. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5801. si = spr->rx_std_cons_idx;
  5802. di = dpr->rx_std_prod_idx;
  5803. for (i = di; i < di + cpycnt; i++) {
  5804. if (dpr->rx_std_buffers[i].data) {
  5805. cpycnt = i - di;
  5806. err = -ENOSPC;
  5807. break;
  5808. }
  5809. }
  5810. if (!cpycnt)
  5811. break;
  5812. /* Ensure that updates to the rx_std_buffers ring and the
  5813. * shadowed hardware producer ring from tg3_recycle_skb() are
  5814. * ordered correctly WRT the skb check above.
  5815. */
  5816. smp_rmb();
  5817. memcpy(&dpr->rx_std_buffers[di],
  5818. &spr->rx_std_buffers[si],
  5819. cpycnt * sizeof(struct ring_info));
  5820. for (i = 0; i < cpycnt; i++, di++, si++) {
  5821. struct tg3_rx_buffer_desc *sbd, *dbd;
  5822. sbd = &spr->rx_std[si];
  5823. dbd = &dpr->rx_std[di];
  5824. dbd->addr_hi = sbd->addr_hi;
  5825. dbd->addr_lo = sbd->addr_lo;
  5826. }
  5827. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5828. tp->rx_std_ring_mask;
  5829. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5830. tp->rx_std_ring_mask;
  5831. }
  5832. while (1) {
  5833. src_prod_idx = spr->rx_jmb_prod_idx;
  5834. /* Make sure updates to the rx_jmb_buffers[] entries and
  5835. * the jumbo producer index are seen in the correct order.
  5836. */
  5837. smp_rmb();
  5838. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5839. break;
  5840. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5841. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5842. else
  5843. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5844. spr->rx_jmb_cons_idx;
  5845. cpycnt = min(cpycnt,
  5846. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5847. si = spr->rx_jmb_cons_idx;
  5848. di = dpr->rx_jmb_prod_idx;
  5849. for (i = di; i < di + cpycnt; i++) {
  5850. if (dpr->rx_jmb_buffers[i].data) {
  5851. cpycnt = i - di;
  5852. err = -ENOSPC;
  5853. break;
  5854. }
  5855. }
  5856. if (!cpycnt)
  5857. break;
  5858. /* Ensure that updates to the rx_jmb_buffers ring and the
  5859. * shadowed hardware producer ring from tg3_recycle_skb() are
  5860. * ordered correctly WRT the skb check above.
  5861. */
  5862. smp_rmb();
  5863. memcpy(&dpr->rx_jmb_buffers[di],
  5864. &spr->rx_jmb_buffers[si],
  5865. cpycnt * sizeof(struct ring_info));
  5866. for (i = 0; i < cpycnt; i++, di++, si++) {
  5867. struct tg3_rx_buffer_desc *sbd, *dbd;
  5868. sbd = &spr->rx_jmb[si].std;
  5869. dbd = &dpr->rx_jmb[di].std;
  5870. dbd->addr_hi = sbd->addr_hi;
  5871. dbd->addr_lo = sbd->addr_lo;
  5872. }
  5873. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5874. tp->rx_jmb_ring_mask;
  5875. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5876. tp->rx_jmb_ring_mask;
  5877. }
  5878. return err;
  5879. }
  5880. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5881. {
  5882. struct tg3 *tp = tnapi->tp;
  5883. /* run TX completion thread */
  5884. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5885. tg3_tx(tnapi);
  5886. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5887. return work_done;
  5888. }
  5889. if (!tnapi->rx_rcb_prod_idx)
  5890. return work_done;
  5891. /* run RX thread, within the bounds set by NAPI.
  5892. * All RX "locking" is done by ensuring outside
  5893. * code synchronizes with tg3->napi.poll()
  5894. */
  5895. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5896. work_done += tg3_rx(tnapi, budget - work_done);
  5897. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5898. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5899. int i, err = 0;
  5900. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5901. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5902. tp->rx_refill = false;
  5903. for (i = 1; i <= tp->rxq_cnt; i++)
  5904. err |= tg3_rx_prodring_xfer(tp, dpr,
  5905. &tp->napi[i].prodring);
  5906. wmb();
  5907. if (std_prod_idx != dpr->rx_std_prod_idx)
  5908. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5909. dpr->rx_std_prod_idx);
  5910. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5911. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5912. dpr->rx_jmb_prod_idx);
  5913. mmiowb();
  5914. if (err)
  5915. tw32_f(HOSTCC_MODE, tp->coal_now);
  5916. }
  5917. return work_done;
  5918. }
  5919. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5920. {
  5921. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5922. schedule_work(&tp->reset_task);
  5923. }
  5924. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5925. {
  5926. cancel_work_sync(&tp->reset_task);
  5927. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5928. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5929. }
  5930. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5931. {
  5932. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5933. struct tg3 *tp = tnapi->tp;
  5934. int work_done = 0;
  5935. struct tg3_hw_status *sblk = tnapi->hw_status;
  5936. while (1) {
  5937. work_done = tg3_poll_work(tnapi, work_done, budget);
  5938. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5939. goto tx_recovery;
  5940. if (unlikely(work_done >= budget))
  5941. break;
  5942. /* tp->last_tag is used in tg3_int_reenable() below
  5943. * to tell the hw how much work has been processed,
  5944. * so we must read it before checking for more work.
  5945. */
  5946. tnapi->last_tag = sblk->status_tag;
  5947. tnapi->last_irq_tag = tnapi->last_tag;
  5948. rmb();
  5949. /* check for RX/TX work to do */
  5950. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5951. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5952. /* This test here is not race free, but will reduce
  5953. * the number of interrupts by looping again.
  5954. */
  5955. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5956. continue;
  5957. napi_complete_done(napi, work_done);
  5958. /* Reenable interrupts. */
  5959. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5960. /* This test here is synchronized by napi_schedule()
  5961. * and napi_complete() to close the race condition.
  5962. */
  5963. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5964. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5965. HOSTCC_MODE_ENABLE |
  5966. tnapi->coal_now);
  5967. }
  5968. mmiowb();
  5969. break;
  5970. }
  5971. }
  5972. tg3_send_ape_heartbeat(tp, TG3_APE_HB_INTERVAL << 1);
  5973. return work_done;
  5974. tx_recovery:
  5975. /* work_done is guaranteed to be less than budget. */
  5976. napi_complete(napi);
  5977. tg3_reset_task_schedule(tp);
  5978. return work_done;
  5979. }
  5980. static void tg3_process_error(struct tg3 *tp)
  5981. {
  5982. u32 val;
  5983. bool real_error = false;
  5984. if (tg3_flag(tp, ERROR_PROCESSED))
  5985. return;
  5986. /* Check Flow Attention register */
  5987. val = tr32(HOSTCC_FLOW_ATTN);
  5988. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5989. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5990. real_error = true;
  5991. }
  5992. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5993. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5994. real_error = true;
  5995. }
  5996. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5997. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5998. real_error = true;
  5999. }
  6000. if (!real_error)
  6001. return;
  6002. tg3_dump_state(tp);
  6003. tg3_flag_set(tp, ERROR_PROCESSED);
  6004. tg3_reset_task_schedule(tp);
  6005. }
  6006. static int tg3_poll(struct napi_struct *napi, int budget)
  6007. {
  6008. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  6009. struct tg3 *tp = tnapi->tp;
  6010. int work_done = 0;
  6011. struct tg3_hw_status *sblk = tnapi->hw_status;
  6012. while (1) {
  6013. if (sblk->status & SD_STATUS_ERROR)
  6014. tg3_process_error(tp);
  6015. tg3_poll_link(tp);
  6016. work_done = tg3_poll_work(tnapi, work_done, budget);
  6017. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  6018. goto tx_recovery;
  6019. if (unlikely(work_done >= budget))
  6020. break;
  6021. if (tg3_flag(tp, TAGGED_STATUS)) {
  6022. /* tp->last_tag is used in tg3_int_reenable() below
  6023. * to tell the hw how much work has been processed,
  6024. * so we must read it before checking for more work.
  6025. */
  6026. tnapi->last_tag = sblk->status_tag;
  6027. tnapi->last_irq_tag = tnapi->last_tag;
  6028. rmb();
  6029. } else
  6030. sblk->status &= ~SD_STATUS_UPDATED;
  6031. if (likely(!tg3_has_work(tnapi))) {
  6032. napi_complete_done(napi, work_done);
  6033. tg3_int_reenable(tnapi);
  6034. break;
  6035. }
  6036. }
  6037. tg3_send_ape_heartbeat(tp, TG3_APE_HB_INTERVAL << 1);
  6038. return work_done;
  6039. tx_recovery:
  6040. /* work_done is guaranteed to be less than budget. */
  6041. napi_complete(napi);
  6042. tg3_reset_task_schedule(tp);
  6043. return work_done;
  6044. }
  6045. static void tg3_napi_disable(struct tg3 *tp)
  6046. {
  6047. int i;
  6048. for (i = tp->irq_cnt - 1; i >= 0; i--)
  6049. napi_disable(&tp->napi[i].napi);
  6050. }
  6051. static void tg3_napi_enable(struct tg3 *tp)
  6052. {
  6053. int i;
  6054. for (i = 0; i < tp->irq_cnt; i++)
  6055. napi_enable(&tp->napi[i].napi);
  6056. }
  6057. static void tg3_napi_init(struct tg3 *tp)
  6058. {
  6059. int i;
  6060. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  6061. for (i = 1; i < tp->irq_cnt; i++)
  6062. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  6063. }
  6064. static void tg3_napi_fini(struct tg3 *tp)
  6065. {
  6066. int i;
  6067. for (i = 0; i < tp->irq_cnt; i++)
  6068. netif_napi_del(&tp->napi[i].napi);
  6069. }
  6070. static inline void tg3_netif_stop(struct tg3 *tp)
  6071. {
  6072. netif_trans_update(tp->dev); /* prevent tx timeout */
  6073. tg3_napi_disable(tp);
  6074. netif_carrier_off(tp->dev);
  6075. netif_tx_disable(tp->dev);
  6076. }
  6077. /* tp->lock must be held */
  6078. static inline void tg3_netif_start(struct tg3 *tp)
  6079. {
  6080. tg3_ptp_resume(tp);
  6081. /* NOTE: unconditional netif_tx_wake_all_queues is only
  6082. * appropriate so long as all callers are assured to
  6083. * have free tx slots (such as after tg3_init_hw)
  6084. */
  6085. netif_tx_wake_all_queues(tp->dev);
  6086. if (tp->link_up)
  6087. netif_carrier_on(tp->dev);
  6088. tg3_napi_enable(tp);
  6089. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  6090. tg3_enable_ints(tp);
  6091. }
  6092. static void tg3_irq_quiesce(struct tg3 *tp)
  6093. __releases(tp->lock)
  6094. __acquires(tp->lock)
  6095. {
  6096. int i;
  6097. BUG_ON(tp->irq_sync);
  6098. tp->irq_sync = 1;
  6099. smp_mb();
  6100. spin_unlock_bh(&tp->lock);
  6101. for (i = 0; i < tp->irq_cnt; i++)
  6102. synchronize_irq(tp->napi[i].irq_vec);
  6103. spin_lock_bh(&tp->lock);
  6104. }
  6105. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  6106. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  6107. * with as well. Most of the time, this is not necessary except when
  6108. * shutting down the device.
  6109. */
  6110. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  6111. {
  6112. spin_lock_bh(&tp->lock);
  6113. if (irq_sync)
  6114. tg3_irq_quiesce(tp);
  6115. }
  6116. static inline void tg3_full_unlock(struct tg3 *tp)
  6117. {
  6118. spin_unlock_bh(&tp->lock);
  6119. }
  6120. /* One-shot MSI handler - Chip automatically disables interrupt
  6121. * after sending MSI so driver doesn't have to do it.
  6122. */
  6123. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  6124. {
  6125. struct tg3_napi *tnapi = dev_id;
  6126. struct tg3 *tp = tnapi->tp;
  6127. prefetch(tnapi->hw_status);
  6128. if (tnapi->rx_rcb)
  6129. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6130. if (likely(!tg3_irq_sync(tp)))
  6131. napi_schedule(&tnapi->napi);
  6132. return IRQ_HANDLED;
  6133. }
  6134. /* MSI ISR - No need to check for interrupt sharing and no need to
  6135. * flush status block and interrupt mailbox. PCI ordering rules
  6136. * guarantee that MSI will arrive after the status block.
  6137. */
  6138. static irqreturn_t tg3_msi(int irq, void *dev_id)
  6139. {
  6140. struct tg3_napi *tnapi = dev_id;
  6141. struct tg3 *tp = tnapi->tp;
  6142. prefetch(tnapi->hw_status);
  6143. if (tnapi->rx_rcb)
  6144. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6145. /*
  6146. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6147. * chip-internal interrupt pending events.
  6148. * Writing non-zero to intr-mbox-0 additional tells the
  6149. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6150. * event coalescing.
  6151. */
  6152. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  6153. if (likely(!tg3_irq_sync(tp)))
  6154. napi_schedule(&tnapi->napi);
  6155. return IRQ_RETVAL(1);
  6156. }
  6157. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  6158. {
  6159. struct tg3_napi *tnapi = dev_id;
  6160. struct tg3 *tp = tnapi->tp;
  6161. struct tg3_hw_status *sblk = tnapi->hw_status;
  6162. unsigned int handled = 1;
  6163. /* In INTx mode, it is possible for the interrupt to arrive at
  6164. * the CPU before the status block posted prior to the interrupt.
  6165. * Reading the PCI State register will confirm whether the
  6166. * interrupt is ours and will flush the status block.
  6167. */
  6168. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  6169. if (tg3_flag(tp, CHIP_RESETTING) ||
  6170. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6171. handled = 0;
  6172. goto out;
  6173. }
  6174. }
  6175. /*
  6176. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6177. * chip-internal interrupt pending events.
  6178. * Writing non-zero to intr-mbox-0 additional tells the
  6179. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6180. * event coalescing.
  6181. *
  6182. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6183. * spurious interrupts. The flush impacts performance but
  6184. * excessive spurious interrupts can be worse in some cases.
  6185. */
  6186. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6187. if (tg3_irq_sync(tp))
  6188. goto out;
  6189. sblk->status &= ~SD_STATUS_UPDATED;
  6190. if (likely(tg3_has_work(tnapi))) {
  6191. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6192. napi_schedule(&tnapi->napi);
  6193. } else {
  6194. /* No work, shared interrupt perhaps? re-enable
  6195. * interrupts, and flush that PCI write
  6196. */
  6197. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  6198. 0x00000000);
  6199. }
  6200. out:
  6201. return IRQ_RETVAL(handled);
  6202. }
  6203. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  6204. {
  6205. struct tg3_napi *tnapi = dev_id;
  6206. struct tg3 *tp = tnapi->tp;
  6207. struct tg3_hw_status *sblk = tnapi->hw_status;
  6208. unsigned int handled = 1;
  6209. /* In INTx mode, it is possible for the interrupt to arrive at
  6210. * the CPU before the status block posted prior to the interrupt.
  6211. * Reading the PCI State register will confirm whether the
  6212. * interrupt is ours and will flush the status block.
  6213. */
  6214. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  6215. if (tg3_flag(tp, CHIP_RESETTING) ||
  6216. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6217. handled = 0;
  6218. goto out;
  6219. }
  6220. }
  6221. /*
  6222. * writing any value to intr-mbox-0 clears PCI INTA# and
  6223. * chip-internal interrupt pending events.
  6224. * writing non-zero to intr-mbox-0 additional tells the
  6225. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6226. * event coalescing.
  6227. *
  6228. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6229. * spurious interrupts. The flush impacts performance but
  6230. * excessive spurious interrupts can be worse in some cases.
  6231. */
  6232. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6233. /*
  6234. * In a shared interrupt configuration, sometimes other devices'
  6235. * interrupts will scream. We record the current status tag here
  6236. * so that the above check can report that the screaming interrupts
  6237. * are unhandled. Eventually they will be silenced.
  6238. */
  6239. tnapi->last_irq_tag = sblk->status_tag;
  6240. if (tg3_irq_sync(tp))
  6241. goto out;
  6242. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6243. napi_schedule(&tnapi->napi);
  6244. out:
  6245. return IRQ_RETVAL(handled);
  6246. }
  6247. /* ISR for interrupt test */
  6248. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  6249. {
  6250. struct tg3_napi *tnapi = dev_id;
  6251. struct tg3 *tp = tnapi->tp;
  6252. struct tg3_hw_status *sblk = tnapi->hw_status;
  6253. if ((sblk->status & SD_STATUS_UPDATED) ||
  6254. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6255. tg3_disable_ints(tp);
  6256. return IRQ_RETVAL(1);
  6257. }
  6258. return IRQ_RETVAL(0);
  6259. }
  6260. #ifdef CONFIG_NET_POLL_CONTROLLER
  6261. static void tg3_poll_controller(struct net_device *dev)
  6262. {
  6263. int i;
  6264. struct tg3 *tp = netdev_priv(dev);
  6265. if (tg3_irq_sync(tp))
  6266. return;
  6267. for (i = 0; i < tp->irq_cnt; i++)
  6268. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  6269. }
  6270. #endif
  6271. static void tg3_tx_timeout(struct net_device *dev)
  6272. {
  6273. struct tg3 *tp = netdev_priv(dev);
  6274. if (netif_msg_tx_err(tp)) {
  6275. netdev_err(dev, "transmit timed out, resetting\n");
  6276. tg3_dump_state(tp);
  6277. }
  6278. tg3_reset_task_schedule(tp);
  6279. }
  6280. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  6281. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  6282. {
  6283. u32 base = (u32) mapping & 0xffffffff;
  6284. return base + len + 8 < base;
  6285. }
  6286. /* Test for TSO DMA buffers that cross into regions which are within MSS bytes
  6287. * of any 4GB boundaries: 4G, 8G, etc
  6288. */
  6289. static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6290. u32 len, u32 mss)
  6291. {
  6292. if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
  6293. u32 base = (u32) mapping & 0xffffffff;
  6294. return ((base + len + (mss & 0x3fff)) < base);
  6295. }
  6296. return 0;
  6297. }
  6298. /* Test for DMA addresses > 40-bit */
  6299. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6300. int len)
  6301. {
  6302. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  6303. if (tg3_flag(tp, 40BIT_DMA_BUG))
  6304. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  6305. return 0;
  6306. #else
  6307. return 0;
  6308. #endif
  6309. }
  6310. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  6311. dma_addr_t mapping, u32 len, u32 flags,
  6312. u32 mss, u32 vlan)
  6313. {
  6314. txbd->addr_hi = ((u64) mapping >> 32);
  6315. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  6316. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  6317. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  6318. }
  6319. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  6320. dma_addr_t map, u32 len, u32 flags,
  6321. u32 mss, u32 vlan)
  6322. {
  6323. struct tg3 *tp = tnapi->tp;
  6324. bool hwbug = false;
  6325. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  6326. hwbug = true;
  6327. if (tg3_4g_overflow_test(map, len))
  6328. hwbug = true;
  6329. if (tg3_4g_tso_overflow_test(tp, map, len, mss))
  6330. hwbug = true;
  6331. if (tg3_40bit_overflow_test(tp, map, len))
  6332. hwbug = true;
  6333. if (tp->dma_limit) {
  6334. u32 prvidx = *entry;
  6335. u32 tmp_flag = flags & ~TXD_FLAG_END;
  6336. while (len > tp->dma_limit && *budget) {
  6337. u32 frag_len = tp->dma_limit;
  6338. len -= tp->dma_limit;
  6339. /* Avoid the 8byte DMA problem */
  6340. if (len <= 8) {
  6341. len += tp->dma_limit / 2;
  6342. frag_len = tp->dma_limit / 2;
  6343. }
  6344. tnapi->tx_buffers[*entry].fragmented = true;
  6345. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6346. frag_len, tmp_flag, mss, vlan);
  6347. *budget -= 1;
  6348. prvidx = *entry;
  6349. *entry = NEXT_TX(*entry);
  6350. map += frag_len;
  6351. }
  6352. if (len) {
  6353. if (*budget) {
  6354. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6355. len, flags, mss, vlan);
  6356. *budget -= 1;
  6357. *entry = NEXT_TX(*entry);
  6358. } else {
  6359. hwbug = true;
  6360. tnapi->tx_buffers[prvidx].fragmented = false;
  6361. }
  6362. }
  6363. } else {
  6364. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6365. len, flags, mss, vlan);
  6366. *entry = NEXT_TX(*entry);
  6367. }
  6368. return hwbug;
  6369. }
  6370. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  6371. {
  6372. int i;
  6373. struct sk_buff *skb;
  6374. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  6375. skb = txb->skb;
  6376. txb->skb = NULL;
  6377. pci_unmap_single(tnapi->tp->pdev,
  6378. dma_unmap_addr(txb, mapping),
  6379. skb_headlen(skb),
  6380. PCI_DMA_TODEVICE);
  6381. while (txb->fragmented) {
  6382. txb->fragmented = false;
  6383. entry = NEXT_TX(entry);
  6384. txb = &tnapi->tx_buffers[entry];
  6385. }
  6386. for (i = 0; i <= last; i++) {
  6387. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6388. entry = NEXT_TX(entry);
  6389. txb = &tnapi->tx_buffers[entry];
  6390. pci_unmap_page(tnapi->tp->pdev,
  6391. dma_unmap_addr(txb, mapping),
  6392. skb_frag_size(frag), PCI_DMA_TODEVICE);
  6393. while (txb->fragmented) {
  6394. txb->fragmented = false;
  6395. entry = NEXT_TX(entry);
  6396. txb = &tnapi->tx_buffers[entry];
  6397. }
  6398. }
  6399. }
  6400. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  6401. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  6402. struct sk_buff **pskb,
  6403. u32 *entry, u32 *budget,
  6404. u32 base_flags, u32 mss, u32 vlan)
  6405. {
  6406. struct tg3 *tp = tnapi->tp;
  6407. struct sk_buff *new_skb, *skb = *pskb;
  6408. dma_addr_t new_addr = 0;
  6409. int ret = 0;
  6410. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  6411. new_skb = skb_copy(skb, GFP_ATOMIC);
  6412. else {
  6413. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  6414. new_skb = skb_copy_expand(skb,
  6415. skb_headroom(skb) + more_headroom,
  6416. skb_tailroom(skb), GFP_ATOMIC);
  6417. }
  6418. if (!new_skb) {
  6419. ret = -1;
  6420. } else {
  6421. /* New SKB is guaranteed to be linear. */
  6422. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  6423. PCI_DMA_TODEVICE);
  6424. /* Make sure the mapping succeeded */
  6425. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  6426. dev_kfree_skb_any(new_skb);
  6427. ret = -1;
  6428. } else {
  6429. u32 save_entry = *entry;
  6430. base_flags |= TXD_FLAG_END;
  6431. tnapi->tx_buffers[*entry].skb = new_skb;
  6432. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  6433. mapping, new_addr);
  6434. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  6435. new_skb->len, base_flags,
  6436. mss, vlan)) {
  6437. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  6438. dev_kfree_skb_any(new_skb);
  6439. ret = -1;
  6440. }
  6441. }
  6442. }
  6443. dev_consume_skb_any(skb);
  6444. *pskb = new_skb;
  6445. return ret;
  6446. }
  6447. static bool tg3_tso_bug_gso_check(struct tg3_napi *tnapi, struct sk_buff *skb)
  6448. {
  6449. /* Check if we will never have enough descriptors,
  6450. * as gso_segs can be more than current ring size
  6451. */
  6452. return skb_shinfo(skb)->gso_segs < tnapi->tx_pending / 3;
  6453. }
  6454. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  6455. /* Use GSO to workaround all TSO packets that meet HW bug conditions
  6456. * indicated in tg3_tx_frag_set()
  6457. */
  6458. static int tg3_tso_bug(struct tg3 *tp, struct tg3_napi *tnapi,
  6459. struct netdev_queue *txq, struct sk_buff *skb)
  6460. {
  6461. struct sk_buff *segs, *nskb;
  6462. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  6463. /* Estimate the number of fragments in the worst case */
  6464. if (unlikely(tg3_tx_avail(tnapi) <= frag_cnt_est)) {
  6465. netif_tx_stop_queue(txq);
  6466. /* netif_tx_stop_queue() must be done before checking
  6467. * checking tx index in tg3_tx_avail() below, because in
  6468. * tg3_tx(), we update tx index before checking for
  6469. * netif_tx_queue_stopped().
  6470. */
  6471. smp_mb();
  6472. if (tg3_tx_avail(tnapi) <= frag_cnt_est)
  6473. return NETDEV_TX_BUSY;
  6474. netif_tx_wake_queue(txq);
  6475. }
  6476. segs = skb_gso_segment(skb, tp->dev->features &
  6477. ~(NETIF_F_TSO | NETIF_F_TSO6));
  6478. if (IS_ERR(segs) || !segs)
  6479. goto tg3_tso_bug_end;
  6480. do {
  6481. nskb = segs;
  6482. segs = segs->next;
  6483. nskb->next = NULL;
  6484. tg3_start_xmit(nskb, tp->dev);
  6485. } while (segs);
  6486. tg3_tso_bug_end:
  6487. dev_consume_skb_any(skb);
  6488. return NETDEV_TX_OK;
  6489. }
  6490. /* hard_start_xmit for all devices */
  6491. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6492. {
  6493. struct tg3 *tp = netdev_priv(dev);
  6494. u32 len, entry, base_flags, mss, vlan = 0;
  6495. u32 budget;
  6496. int i = -1, would_hit_hwbug;
  6497. dma_addr_t mapping;
  6498. struct tg3_napi *tnapi;
  6499. struct netdev_queue *txq;
  6500. unsigned int last;
  6501. struct iphdr *iph = NULL;
  6502. struct tcphdr *tcph = NULL;
  6503. __sum16 tcp_csum = 0, ip_csum = 0;
  6504. __be16 ip_tot_len = 0;
  6505. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6506. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6507. if (tg3_flag(tp, ENABLE_TSS))
  6508. tnapi++;
  6509. budget = tg3_tx_avail(tnapi);
  6510. /* We are running in BH disabled context with netif_tx_lock
  6511. * and TX reclaim runs via tp->napi.poll inside of a software
  6512. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6513. * no IRQ context deadlocks to worry about either. Rejoice!
  6514. */
  6515. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6516. if (!netif_tx_queue_stopped(txq)) {
  6517. netif_tx_stop_queue(txq);
  6518. /* This is a hard error, log it. */
  6519. netdev_err(dev,
  6520. "BUG! Tx Ring full when queue awake!\n");
  6521. }
  6522. return NETDEV_TX_BUSY;
  6523. }
  6524. entry = tnapi->tx_prod;
  6525. base_flags = 0;
  6526. mss = skb_shinfo(skb)->gso_size;
  6527. if (mss) {
  6528. u32 tcp_opt_len, hdr_len;
  6529. if (skb_cow_head(skb, 0))
  6530. goto drop;
  6531. iph = ip_hdr(skb);
  6532. tcp_opt_len = tcp_optlen(skb);
  6533. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6534. /* HW/FW can not correctly segment packets that have been
  6535. * vlan encapsulated.
  6536. */
  6537. if (skb->protocol == htons(ETH_P_8021Q) ||
  6538. skb->protocol == htons(ETH_P_8021AD)) {
  6539. if (tg3_tso_bug_gso_check(tnapi, skb))
  6540. return tg3_tso_bug(tp, tnapi, txq, skb);
  6541. goto drop;
  6542. }
  6543. if (!skb_is_gso_v6(skb)) {
  6544. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6545. tg3_flag(tp, TSO_BUG)) {
  6546. if (tg3_tso_bug_gso_check(tnapi, skb))
  6547. return tg3_tso_bug(tp, tnapi, txq, skb);
  6548. goto drop;
  6549. }
  6550. ip_csum = iph->check;
  6551. ip_tot_len = iph->tot_len;
  6552. iph->check = 0;
  6553. iph->tot_len = htons(mss + hdr_len);
  6554. }
  6555. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6556. TXD_FLAG_CPU_POST_DMA);
  6557. tcph = tcp_hdr(skb);
  6558. tcp_csum = tcph->check;
  6559. if (tg3_flag(tp, HW_TSO_1) ||
  6560. tg3_flag(tp, HW_TSO_2) ||
  6561. tg3_flag(tp, HW_TSO_3)) {
  6562. tcph->check = 0;
  6563. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6564. } else {
  6565. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
  6566. 0, IPPROTO_TCP, 0);
  6567. }
  6568. if (tg3_flag(tp, HW_TSO_3)) {
  6569. mss |= (hdr_len & 0xc) << 12;
  6570. if (hdr_len & 0x10)
  6571. base_flags |= 0x00000010;
  6572. base_flags |= (hdr_len & 0x3e0) << 5;
  6573. } else if (tg3_flag(tp, HW_TSO_2))
  6574. mss |= hdr_len << 9;
  6575. else if (tg3_flag(tp, HW_TSO_1) ||
  6576. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6577. if (tcp_opt_len || iph->ihl > 5) {
  6578. int tsflags;
  6579. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6580. mss |= (tsflags << 11);
  6581. }
  6582. } else {
  6583. if (tcp_opt_len || iph->ihl > 5) {
  6584. int tsflags;
  6585. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6586. base_flags |= tsflags << 12;
  6587. }
  6588. }
  6589. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  6590. /* HW/FW can not correctly checksum packets that have been
  6591. * vlan encapsulated.
  6592. */
  6593. if (skb->protocol == htons(ETH_P_8021Q) ||
  6594. skb->protocol == htons(ETH_P_8021AD)) {
  6595. if (skb_checksum_help(skb))
  6596. goto drop;
  6597. } else {
  6598. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6599. }
  6600. }
  6601. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6602. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6603. base_flags |= TXD_FLAG_JMB_PKT;
  6604. if (skb_vlan_tag_present(skb)) {
  6605. base_flags |= TXD_FLAG_VLAN;
  6606. vlan = skb_vlan_tag_get(skb);
  6607. }
  6608. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6609. tg3_flag(tp, TX_TSTAMP_EN)) {
  6610. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6611. base_flags |= TXD_FLAG_HWTSTAMP;
  6612. }
  6613. len = skb_headlen(skb);
  6614. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6615. if (pci_dma_mapping_error(tp->pdev, mapping))
  6616. goto drop;
  6617. tnapi->tx_buffers[entry].skb = skb;
  6618. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6619. would_hit_hwbug = 0;
  6620. if (tg3_flag(tp, 5701_DMA_BUG))
  6621. would_hit_hwbug = 1;
  6622. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6623. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6624. mss, vlan)) {
  6625. would_hit_hwbug = 1;
  6626. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6627. u32 tmp_mss = mss;
  6628. if (!tg3_flag(tp, HW_TSO_1) &&
  6629. !tg3_flag(tp, HW_TSO_2) &&
  6630. !tg3_flag(tp, HW_TSO_3))
  6631. tmp_mss = 0;
  6632. /* Now loop through additional data
  6633. * fragments, and queue them.
  6634. */
  6635. last = skb_shinfo(skb)->nr_frags - 1;
  6636. for (i = 0; i <= last; i++) {
  6637. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6638. len = skb_frag_size(frag);
  6639. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6640. len, DMA_TO_DEVICE);
  6641. tnapi->tx_buffers[entry].skb = NULL;
  6642. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6643. mapping);
  6644. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6645. goto dma_error;
  6646. if (!budget ||
  6647. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6648. len, base_flags |
  6649. ((i == last) ? TXD_FLAG_END : 0),
  6650. tmp_mss, vlan)) {
  6651. would_hit_hwbug = 1;
  6652. break;
  6653. }
  6654. }
  6655. }
  6656. if (would_hit_hwbug) {
  6657. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6658. if (mss && tg3_tso_bug_gso_check(tnapi, skb)) {
  6659. /* If it's a TSO packet, do GSO instead of
  6660. * allocating and copying to a large linear SKB
  6661. */
  6662. if (ip_tot_len) {
  6663. iph->check = ip_csum;
  6664. iph->tot_len = ip_tot_len;
  6665. }
  6666. tcph->check = tcp_csum;
  6667. return tg3_tso_bug(tp, tnapi, txq, skb);
  6668. }
  6669. /* If the workaround fails due to memory/mapping
  6670. * failure, silently drop this packet.
  6671. */
  6672. entry = tnapi->tx_prod;
  6673. budget = tg3_tx_avail(tnapi);
  6674. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6675. base_flags, mss, vlan))
  6676. goto drop_nofree;
  6677. }
  6678. skb_tx_timestamp(skb);
  6679. netdev_tx_sent_queue(txq, skb->len);
  6680. /* Sync BD data before updating mailbox */
  6681. wmb();
  6682. tnapi->tx_prod = entry;
  6683. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6684. netif_tx_stop_queue(txq);
  6685. /* netif_tx_stop_queue() must be done before checking
  6686. * checking tx index in tg3_tx_avail() below, because in
  6687. * tg3_tx(), we update tx index before checking for
  6688. * netif_tx_queue_stopped().
  6689. */
  6690. smp_mb();
  6691. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6692. netif_tx_wake_queue(txq);
  6693. }
  6694. if (!skb->xmit_more || netif_xmit_stopped(txq)) {
  6695. /* Packets are ready, update Tx producer idx on card. */
  6696. tw32_tx_mbox(tnapi->prodmbox, entry);
  6697. mmiowb();
  6698. }
  6699. return NETDEV_TX_OK;
  6700. dma_error:
  6701. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6702. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6703. drop:
  6704. dev_kfree_skb_any(skb);
  6705. drop_nofree:
  6706. tp->tx_dropped++;
  6707. return NETDEV_TX_OK;
  6708. }
  6709. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6710. {
  6711. if (enable) {
  6712. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6713. MAC_MODE_PORT_MODE_MASK);
  6714. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6715. if (!tg3_flag(tp, 5705_PLUS))
  6716. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6717. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6718. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6719. else
  6720. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6721. } else {
  6722. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6723. if (tg3_flag(tp, 5705_PLUS) ||
  6724. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6725. tg3_asic_rev(tp) == ASIC_REV_5700)
  6726. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6727. }
  6728. tw32(MAC_MODE, tp->mac_mode);
  6729. udelay(40);
  6730. }
  6731. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6732. {
  6733. u32 val, bmcr, mac_mode, ptest = 0;
  6734. tg3_phy_toggle_apd(tp, false);
  6735. tg3_phy_toggle_automdix(tp, false);
  6736. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6737. return -EIO;
  6738. bmcr = BMCR_FULLDPLX;
  6739. switch (speed) {
  6740. case SPEED_10:
  6741. break;
  6742. case SPEED_100:
  6743. bmcr |= BMCR_SPEED100;
  6744. break;
  6745. case SPEED_1000:
  6746. default:
  6747. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6748. speed = SPEED_100;
  6749. bmcr |= BMCR_SPEED100;
  6750. } else {
  6751. speed = SPEED_1000;
  6752. bmcr |= BMCR_SPEED1000;
  6753. }
  6754. }
  6755. if (extlpbk) {
  6756. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6757. tg3_readphy(tp, MII_CTRL1000, &val);
  6758. val |= CTL1000_AS_MASTER |
  6759. CTL1000_ENABLE_MASTER;
  6760. tg3_writephy(tp, MII_CTRL1000, val);
  6761. } else {
  6762. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6763. MII_TG3_FET_PTEST_TRIM_2;
  6764. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6765. }
  6766. } else
  6767. bmcr |= BMCR_LOOPBACK;
  6768. tg3_writephy(tp, MII_BMCR, bmcr);
  6769. /* The write needs to be flushed for the FETs */
  6770. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6771. tg3_readphy(tp, MII_BMCR, &bmcr);
  6772. udelay(40);
  6773. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6774. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6775. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6776. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6777. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6778. /* The write needs to be flushed for the AC131 */
  6779. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6780. }
  6781. /* Reset to prevent losing 1st rx packet intermittently */
  6782. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6783. tg3_flag(tp, 5780_CLASS)) {
  6784. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6785. udelay(10);
  6786. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6787. }
  6788. mac_mode = tp->mac_mode &
  6789. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6790. if (speed == SPEED_1000)
  6791. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6792. else
  6793. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6794. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6795. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6796. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6797. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6798. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6799. mac_mode |= MAC_MODE_LINK_POLARITY;
  6800. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6801. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6802. }
  6803. tw32(MAC_MODE, mac_mode);
  6804. udelay(40);
  6805. return 0;
  6806. }
  6807. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6808. {
  6809. struct tg3 *tp = netdev_priv(dev);
  6810. if (features & NETIF_F_LOOPBACK) {
  6811. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6812. return;
  6813. spin_lock_bh(&tp->lock);
  6814. tg3_mac_loopback(tp, true);
  6815. netif_carrier_on(tp->dev);
  6816. spin_unlock_bh(&tp->lock);
  6817. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6818. } else {
  6819. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6820. return;
  6821. spin_lock_bh(&tp->lock);
  6822. tg3_mac_loopback(tp, false);
  6823. /* Force link status check */
  6824. tg3_setup_phy(tp, true);
  6825. spin_unlock_bh(&tp->lock);
  6826. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6827. }
  6828. }
  6829. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6830. netdev_features_t features)
  6831. {
  6832. struct tg3 *tp = netdev_priv(dev);
  6833. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6834. features &= ~NETIF_F_ALL_TSO;
  6835. return features;
  6836. }
  6837. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6838. {
  6839. netdev_features_t changed = dev->features ^ features;
  6840. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6841. tg3_set_loopback(dev, features);
  6842. return 0;
  6843. }
  6844. static void tg3_rx_prodring_free(struct tg3 *tp,
  6845. struct tg3_rx_prodring_set *tpr)
  6846. {
  6847. int i;
  6848. if (tpr != &tp->napi[0].prodring) {
  6849. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6850. i = (i + 1) & tp->rx_std_ring_mask)
  6851. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6852. tp->rx_pkt_map_sz);
  6853. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6854. for (i = tpr->rx_jmb_cons_idx;
  6855. i != tpr->rx_jmb_prod_idx;
  6856. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6857. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6858. TG3_RX_JMB_MAP_SZ);
  6859. }
  6860. }
  6861. return;
  6862. }
  6863. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6864. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6865. tp->rx_pkt_map_sz);
  6866. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6867. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6868. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6869. TG3_RX_JMB_MAP_SZ);
  6870. }
  6871. }
  6872. /* Initialize rx rings for packet processing.
  6873. *
  6874. * The chip has been shut down and the driver detached from
  6875. * the networking, so no interrupts or new tx packets will
  6876. * end up in the driver. tp->{tx,}lock are held and thus
  6877. * we may not sleep.
  6878. */
  6879. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6880. struct tg3_rx_prodring_set *tpr)
  6881. {
  6882. u32 i, rx_pkt_dma_sz;
  6883. tpr->rx_std_cons_idx = 0;
  6884. tpr->rx_std_prod_idx = 0;
  6885. tpr->rx_jmb_cons_idx = 0;
  6886. tpr->rx_jmb_prod_idx = 0;
  6887. if (tpr != &tp->napi[0].prodring) {
  6888. memset(&tpr->rx_std_buffers[0], 0,
  6889. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6890. if (tpr->rx_jmb_buffers)
  6891. memset(&tpr->rx_jmb_buffers[0], 0,
  6892. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6893. goto done;
  6894. }
  6895. /* Zero out all descriptors. */
  6896. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6897. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6898. if (tg3_flag(tp, 5780_CLASS) &&
  6899. tp->dev->mtu > ETH_DATA_LEN)
  6900. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6901. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6902. /* Initialize invariants of the rings, we only set this
  6903. * stuff once. This works because the card does not
  6904. * write into the rx buffer posting rings.
  6905. */
  6906. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6907. struct tg3_rx_buffer_desc *rxd;
  6908. rxd = &tpr->rx_std[i];
  6909. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6910. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6911. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6912. (i << RXD_OPAQUE_INDEX_SHIFT));
  6913. }
  6914. /* Now allocate fresh SKBs for each rx ring. */
  6915. for (i = 0; i < tp->rx_pending; i++) {
  6916. unsigned int frag_size;
  6917. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6918. &frag_size) < 0) {
  6919. netdev_warn(tp->dev,
  6920. "Using a smaller RX standard ring. Only "
  6921. "%d out of %d buffers were allocated "
  6922. "successfully\n", i, tp->rx_pending);
  6923. if (i == 0)
  6924. goto initfail;
  6925. tp->rx_pending = i;
  6926. break;
  6927. }
  6928. }
  6929. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6930. goto done;
  6931. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6932. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6933. goto done;
  6934. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6935. struct tg3_rx_buffer_desc *rxd;
  6936. rxd = &tpr->rx_jmb[i].std;
  6937. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6938. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6939. RXD_FLAG_JUMBO;
  6940. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6941. (i << RXD_OPAQUE_INDEX_SHIFT));
  6942. }
  6943. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6944. unsigned int frag_size;
  6945. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6946. &frag_size) < 0) {
  6947. netdev_warn(tp->dev,
  6948. "Using a smaller RX jumbo ring. Only %d "
  6949. "out of %d buffers were allocated "
  6950. "successfully\n", i, tp->rx_jumbo_pending);
  6951. if (i == 0)
  6952. goto initfail;
  6953. tp->rx_jumbo_pending = i;
  6954. break;
  6955. }
  6956. }
  6957. done:
  6958. return 0;
  6959. initfail:
  6960. tg3_rx_prodring_free(tp, tpr);
  6961. return -ENOMEM;
  6962. }
  6963. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6964. struct tg3_rx_prodring_set *tpr)
  6965. {
  6966. kfree(tpr->rx_std_buffers);
  6967. tpr->rx_std_buffers = NULL;
  6968. kfree(tpr->rx_jmb_buffers);
  6969. tpr->rx_jmb_buffers = NULL;
  6970. if (tpr->rx_std) {
  6971. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6972. tpr->rx_std, tpr->rx_std_mapping);
  6973. tpr->rx_std = NULL;
  6974. }
  6975. if (tpr->rx_jmb) {
  6976. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6977. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6978. tpr->rx_jmb = NULL;
  6979. }
  6980. }
  6981. static int tg3_rx_prodring_init(struct tg3 *tp,
  6982. struct tg3_rx_prodring_set *tpr)
  6983. {
  6984. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6985. GFP_KERNEL);
  6986. if (!tpr->rx_std_buffers)
  6987. return -ENOMEM;
  6988. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6989. TG3_RX_STD_RING_BYTES(tp),
  6990. &tpr->rx_std_mapping,
  6991. GFP_KERNEL);
  6992. if (!tpr->rx_std)
  6993. goto err_out;
  6994. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6995. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6996. GFP_KERNEL);
  6997. if (!tpr->rx_jmb_buffers)
  6998. goto err_out;
  6999. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  7000. TG3_RX_JMB_RING_BYTES(tp),
  7001. &tpr->rx_jmb_mapping,
  7002. GFP_KERNEL);
  7003. if (!tpr->rx_jmb)
  7004. goto err_out;
  7005. }
  7006. return 0;
  7007. err_out:
  7008. tg3_rx_prodring_fini(tp, tpr);
  7009. return -ENOMEM;
  7010. }
  7011. /* Free up pending packets in all rx/tx rings.
  7012. *
  7013. * The chip has been shut down and the driver detached from
  7014. * the networking, so no interrupts or new tx packets will
  7015. * end up in the driver. tp->{tx,}lock is not held and we are not
  7016. * in an interrupt context and thus may sleep.
  7017. */
  7018. static void tg3_free_rings(struct tg3 *tp)
  7019. {
  7020. int i, j;
  7021. for (j = 0; j < tp->irq_cnt; j++) {
  7022. struct tg3_napi *tnapi = &tp->napi[j];
  7023. tg3_rx_prodring_free(tp, &tnapi->prodring);
  7024. if (!tnapi->tx_buffers)
  7025. continue;
  7026. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  7027. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  7028. if (!skb)
  7029. continue;
  7030. tg3_tx_skb_unmap(tnapi, i,
  7031. skb_shinfo(skb)->nr_frags - 1);
  7032. dev_consume_skb_any(skb);
  7033. }
  7034. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  7035. }
  7036. }
  7037. /* Initialize tx/rx rings for packet processing.
  7038. *
  7039. * The chip has been shut down and the driver detached from
  7040. * the networking, so no interrupts or new tx packets will
  7041. * end up in the driver. tp->{tx,}lock are held and thus
  7042. * we may not sleep.
  7043. */
  7044. static int tg3_init_rings(struct tg3 *tp)
  7045. {
  7046. int i;
  7047. /* Free up all the SKBs. */
  7048. tg3_free_rings(tp);
  7049. for (i = 0; i < tp->irq_cnt; i++) {
  7050. struct tg3_napi *tnapi = &tp->napi[i];
  7051. tnapi->last_tag = 0;
  7052. tnapi->last_irq_tag = 0;
  7053. tnapi->hw_status->status = 0;
  7054. tnapi->hw_status->status_tag = 0;
  7055. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7056. tnapi->tx_prod = 0;
  7057. tnapi->tx_cons = 0;
  7058. if (tnapi->tx_ring)
  7059. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  7060. tnapi->rx_rcb_ptr = 0;
  7061. if (tnapi->rx_rcb)
  7062. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  7063. if (tnapi->prodring.rx_std &&
  7064. tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  7065. tg3_free_rings(tp);
  7066. return -ENOMEM;
  7067. }
  7068. }
  7069. return 0;
  7070. }
  7071. static void tg3_mem_tx_release(struct tg3 *tp)
  7072. {
  7073. int i;
  7074. for (i = 0; i < tp->irq_max; i++) {
  7075. struct tg3_napi *tnapi = &tp->napi[i];
  7076. if (tnapi->tx_ring) {
  7077. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  7078. tnapi->tx_ring, tnapi->tx_desc_mapping);
  7079. tnapi->tx_ring = NULL;
  7080. }
  7081. kfree(tnapi->tx_buffers);
  7082. tnapi->tx_buffers = NULL;
  7083. }
  7084. }
  7085. static int tg3_mem_tx_acquire(struct tg3 *tp)
  7086. {
  7087. int i;
  7088. struct tg3_napi *tnapi = &tp->napi[0];
  7089. /* If multivector TSS is enabled, vector 0 does not handle
  7090. * tx interrupts. Don't allocate any resources for it.
  7091. */
  7092. if (tg3_flag(tp, ENABLE_TSS))
  7093. tnapi++;
  7094. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  7095. tnapi->tx_buffers = kcalloc(TG3_TX_RING_SIZE,
  7096. sizeof(struct tg3_tx_ring_info),
  7097. GFP_KERNEL);
  7098. if (!tnapi->tx_buffers)
  7099. goto err_out;
  7100. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  7101. TG3_TX_RING_BYTES,
  7102. &tnapi->tx_desc_mapping,
  7103. GFP_KERNEL);
  7104. if (!tnapi->tx_ring)
  7105. goto err_out;
  7106. }
  7107. return 0;
  7108. err_out:
  7109. tg3_mem_tx_release(tp);
  7110. return -ENOMEM;
  7111. }
  7112. static void tg3_mem_rx_release(struct tg3 *tp)
  7113. {
  7114. int i;
  7115. for (i = 0; i < tp->irq_max; i++) {
  7116. struct tg3_napi *tnapi = &tp->napi[i];
  7117. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  7118. if (!tnapi->rx_rcb)
  7119. continue;
  7120. dma_free_coherent(&tp->pdev->dev,
  7121. TG3_RX_RCB_RING_BYTES(tp),
  7122. tnapi->rx_rcb,
  7123. tnapi->rx_rcb_mapping);
  7124. tnapi->rx_rcb = NULL;
  7125. }
  7126. }
  7127. static int tg3_mem_rx_acquire(struct tg3 *tp)
  7128. {
  7129. unsigned int i, limit;
  7130. limit = tp->rxq_cnt;
  7131. /* If RSS is enabled, we need a (dummy) producer ring
  7132. * set on vector zero. This is the true hw prodring.
  7133. */
  7134. if (tg3_flag(tp, ENABLE_RSS))
  7135. limit++;
  7136. for (i = 0; i < limit; i++) {
  7137. struct tg3_napi *tnapi = &tp->napi[i];
  7138. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  7139. goto err_out;
  7140. /* If multivector RSS is enabled, vector 0
  7141. * does not handle rx or tx interrupts.
  7142. * Don't allocate any resources for it.
  7143. */
  7144. if (!i && tg3_flag(tp, ENABLE_RSS))
  7145. continue;
  7146. tnapi->rx_rcb = dma_zalloc_coherent(&tp->pdev->dev,
  7147. TG3_RX_RCB_RING_BYTES(tp),
  7148. &tnapi->rx_rcb_mapping,
  7149. GFP_KERNEL);
  7150. if (!tnapi->rx_rcb)
  7151. goto err_out;
  7152. }
  7153. return 0;
  7154. err_out:
  7155. tg3_mem_rx_release(tp);
  7156. return -ENOMEM;
  7157. }
  7158. /*
  7159. * Must not be invoked with interrupt sources disabled and
  7160. * the hardware shutdown down.
  7161. */
  7162. static void tg3_free_consistent(struct tg3 *tp)
  7163. {
  7164. int i;
  7165. for (i = 0; i < tp->irq_cnt; i++) {
  7166. struct tg3_napi *tnapi = &tp->napi[i];
  7167. if (tnapi->hw_status) {
  7168. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  7169. tnapi->hw_status,
  7170. tnapi->status_mapping);
  7171. tnapi->hw_status = NULL;
  7172. }
  7173. }
  7174. tg3_mem_rx_release(tp);
  7175. tg3_mem_tx_release(tp);
  7176. /* tp->hw_stats can be referenced safely:
  7177. * 1. under rtnl_lock
  7178. * 2. or under tp->lock if TG3_FLAG_INIT_COMPLETE is set.
  7179. */
  7180. if (tp->hw_stats) {
  7181. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  7182. tp->hw_stats, tp->stats_mapping);
  7183. tp->hw_stats = NULL;
  7184. }
  7185. }
  7186. /*
  7187. * Must not be invoked with interrupt sources disabled and
  7188. * the hardware shutdown down. Can sleep.
  7189. */
  7190. static int tg3_alloc_consistent(struct tg3 *tp)
  7191. {
  7192. int i;
  7193. tp->hw_stats = dma_zalloc_coherent(&tp->pdev->dev,
  7194. sizeof(struct tg3_hw_stats),
  7195. &tp->stats_mapping, GFP_KERNEL);
  7196. if (!tp->hw_stats)
  7197. goto err_out;
  7198. for (i = 0; i < tp->irq_cnt; i++) {
  7199. struct tg3_napi *tnapi = &tp->napi[i];
  7200. struct tg3_hw_status *sblk;
  7201. tnapi->hw_status = dma_zalloc_coherent(&tp->pdev->dev,
  7202. TG3_HW_STATUS_SIZE,
  7203. &tnapi->status_mapping,
  7204. GFP_KERNEL);
  7205. if (!tnapi->hw_status)
  7206. goto err_out;
  7207. sblk = tnapi->hw_status;
  7208. if (tg3_flag(tp, ENABLE_RSS)) {
  7209. u16 *prodptr = NULL;
  7210. /*
  7211. * When RSS is enabled, the status block format changes
  7212. * slightly. The "rx_jumbo_consumer", "reserved",
  7213. * and "rx_mini_consumer" members get mapped to the
  7214. * other three rx return ring producer indexes.
  7215. */
  7216. switch (i) {
  7217. case 1:
  7218. prodptr = &sblk->idx[0].rx_producer;
  7219. break;
  7220. case 2:
  7221. prodptr = &sblk->rx_jumbo_consumer;
  7222. break;
  7223. case 3:
  7224. prodptr = &sblk->reserved;
  7225. break;
  7226. case 4:
  7227. prodptr = &sblk->rx_mini_consumer;
  7228. break;
  7229. }
  7230. tnapi->rx_rcb_prod_idx = prodptr;
  7231. } else {
  7232. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  7233. }
  7234. }
  7235. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  7236. goto err_out;
  7237. return 0;
  7238. err_out:
  7239. tg3_free_consistent(tp);
  7240. return -ENOMEM;
  7241. }
  7242. #define MAX_WAIT_CNT 1000
  7243. /* To stop a block, clear the enable bit and poll till it
  7244. * clears. tp->lock is held.
  7245. */
  7246. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
  7247. {
  7248. unsigned int i;
  7249. u32 val;
  7250. if (tg3_flag(tp, 5705_PLUS)) {
  7251. switch (ofs) {
  7252. case RCVLSC_MODE:
  7253. case DMAC_MODE:
  7254. case MBFREE_MODE:
  7255. case BUFMGR_MODE:
  7256. case MEMARB_MODE:
  7257. /* We can't enable/disable these bits of the
  7258. * 5705/5750, just say success.
  7259. */
  7260. return 0;
  7261. default:
  7262. break;
  7263. }
  7264. }
  7265. val = tr32(ofs);
  7266. val &= ~enable_bit;
  7267. tw32_f(ofs, val);
  7268. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7269. if (pci_channel_offline(tp->pdev)) {
  7270. dev_err(&tp->pdev->dev,
  7271. "tg3_stop_block device offline, "
  7272. "ofs=%lx enable_bit=%x\n",
  7273. ofs, enable_bit);
  7274. return -ENODEV;
  7275. }
  7276. udelay(100);
  7277. val = tr32(ofs);
  7278. if ((val & enable_bit) == 0)
  7279. break;
  7280. }
  7281. if (i == MAX_WAIT_CNT && !silent) {
  7282. dev_err(&tp->pdev->dev,
  7283. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  7284. ofs, enable_bit);
  7285. return -ENODEV;
  7286. }
  7287. return 0;
  7288. }
  7289. /* tp->lock is held. */
  7290. static int tg3_abort_hw(struct tg3 *tp, bool silent)
  7291. {
  7292. int i, err;
  7293. tg3_disable_ints(tp);
  7294. if (pci_channel_offline(tp->pdev)) {
  7295. tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
  7296. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7297. err = -ENODEV;
  7298. goto err_no_dev;
  7299. }
  7300. tp->rx_mode &= ~RX_MODE_ENABLE;
  7301. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7302. udelay(10);
  7303. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  7304. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  7305. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  7306. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  7307. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  7308. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  7309. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  7310. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  7311. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  7312. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  7313. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  7314. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  7315. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  7316. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7317. tw32_f(MAC_MODE, tp->mac_mode);
  7318. udelay(40);
  7319. tp->tx_mode &= ~TX_MODE_ENABLE;
  7320. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7321. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7322. udelay(100);
  7323. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  7324. break;
  7325. }
  7326. if (i >= MAX_WAIT_CNT) {
  7327. dev_err(&tp->pdev->dev,
  7328. "%s timed out, TX_MODE_ENABLE will not clear "
  7329. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  7330. err |= -ENODEV;
  7331. }
  7332. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  7333. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  7334. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  7335. tw32(FTQ_RESET, 0xffffffff);
  7336. tw32(FTQ_RESET, 0x00000000);
  7337. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  7338. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  7339. err_no_dev:
  7340. for (i = 0; i < tp->irq_cnt; i++) {
  7341. struct tg3_napi *tnapi = &tp->napi[i];
  7342. if (tnapi->hw_status)
  7343. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7344. }
  7345. return err;
  7346. }
  7347. /* Save PCI command register before chip reset */
  7348. static void tg3_save_pci_state(struct tg3 *tp)
  7349. {
  7350. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  7351. }
  7352. /* Restore PCI state after chip reset */
  7353. static void tg3_restore_pci_state(struct tg3 *tp)
  7354. {
  7355. u32 val;
  7356. /* Re-enable indirect register accesses. */
  7357. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7358. tp->misc_host_ctrl);
  7359. /* Set MAX PCI retry to zero. */
  7360. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  7361. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7362. tg3_flag(tp, PCIX_MODE))
  7363. val |= PCISTATE_RETRY_SAME_DMA;
  7364. /* Allow reads and writes to the APE register and memory space. */
  7365. if (tg3_flag(tp, ENABLE_APE))
  7366. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7367. PCISTATE_ALLOW_APE_SHMEM_WR |
  7368. PCISTATE_ALLOW_APE_PSPACE_WR;
  7369. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  7370. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  7371. if (!tg3_flag(tp, PCI_EXPRESS)) {
  7372. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  7373. tp->pci_cacheline_sz);
  7374. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  7375. tp->pci_lat_timer);
  7376. }
  7377. /* Make sure PCI-X relaxed ordering bit is clear. */
  7378. if (tg3_flag(tp, PCIX_MODE)) {
  7379. u16 pcix_cmd;
  7380. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7381. &pcix_cmd);
  7382. pcix_cmd &= ~PCI_X_CMD_ERO;
  7383. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7384. pcix_cmd);
  7385. }
  7386. if (tg3_flag(tp, 5780_CLASS)) {
  7387. /* Chip reset on 5780 will reset MSI enable bit,
  7388. * so need to restore it.
  7389. */
  7390. if (tg3_flag(tp, USING_MSI)) {
  7391. u16 ctrl;
  7392. pci_read_config_word(tp->pdev,
  7393. tp->msi_cap + PCI_MSI_FLAGS,
  7394. &ctrl);
  7395. pci_write_config_word(tp->pdev,
  7396. tp->msi_cap + PCI_MSI_FLAGS,
  7397. ctrl | PCI_MSI_FLAGS_ENABLE);
  7398. val = tr32(MSGINT_MODE);
  7399. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  7400. }
  7401. }
  7402. }
  7403. static void tg3_override_clk(struct tg3 *tp)
  7404. {
  7405. u32 val;
  7406. switch (tg3_asic_rev(tp)) {
  7407. case ASIC_REV_5717:
  7408. val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
  7409. tw32(TG3_CPMU_CLCK_ORIDE_ENABLE, val |
  7410. TG3_CPMU_MAC_ORIDE_ENABLE);
  7411. break;
  7412. case ASIC_REV_5719:
  7413. case ASIC_REV_5720:
  7414. tw32(TG3_CPMU_CLCK_ORIDE, CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7415. break;
  7416. default:
  7417. return;
  7418. }
  7419. }
  7420. static void tg3_restore_clk(struct tg3 *tp)
  7421. {
  7422. u32 val;
  7423. switch (tg3_asic_rev(tp)) {
  7424. case ASIC_REV_5717:
  7425. val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
  7426. tw32(TG3_CPMU_CLCK_ORIDE_ENABLE,
  7427. val & ~TG3_CPMU_MAC_ORIDE_ENABLE);
  7428. break;
  7429. case ASIC_REV_5719:
  7430. case ASIC_REV_5720:
  7431. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7432. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7433. break;
  7434. default:
  7435. return;
  7436. }
  7437. }
  7438. /* tp->lock is held. */
  7439. static int tg3_chip_reset(struct tg3 *tp)
  7440. __releases(tp->lock)
  7441. __acquires(tp->lock)
  7442. {
  7443. u32 val;
  7444. void (*write_op)(struct tg3 *, u32, u32);
  7445. int i, err;
  7446. if (!pci_device_is_present(tp->pdev))
  7447. return -ENODEV;
  7448. tg3_nvram_lock(tp);
  7449. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  7450. /* No matching tg3_nvram_unlock() after this because
  7451. * chip reset below will undo the nvram lock.
  7452. */
  7453. tp->nvram_lock_cnt = 0;
  7454. /* GRC_MISC_CFG core clock reset will clear the memory
  7455. * enable bit in PCI register 4 and the MSI enable bit
  7456. * on some chips, so we save relevant registers here.
  7457. */
  7458. tg3_save_pci_state(tp);
  7459. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7460. tg3_flag(tp, 5755_PLUS))
  7461. tw32(GRC_FASTBOOT_PC, 0);
  7462. /*
  7463. * We must avoid the readl() that normally takes place.
  7464. * It locks machines, causes machine checks, and other
  7465. * fun things. So, temporarily disable the 5701
  7466. * hardware workaround, while we do the reset.
  7467. */
  7468. write_op = tp->write32;
  7469. if (write_op == tg3_write_flush_reg32)
  7470. tp->write32 = tg3_write32;
  7471. /* Prevent the irq handler from reading or writing PCI registers
  7472. * during chip reset when the memory enable bit in the PCI command
  7473. * register may be cleared. The chip does not generate interrupt
  7474. * at this time, but the irq handler may still be called due to irq
  7475. * sharing or irqpoll.
  7476. */
  7477. tg3_flag_set(tp, CHIP_RESETTING);
  7478. for (i = 0; i < tp->irq_cnt; i++) {
  7479. struct tg3_napi *tnapi = &tp->napi[i];
  7480. if (tnapi->hw_status) {
  7481. tnapi->hw_status->status = 0;
  7482. tnapi->hw_status->status_tag = 0;
  7483. }
  7484. tnapi->last_tag = 0;
  7485. tnapi->last_irq_tag = 0;
  7486. }
  7487. smp_mb();
  7488. tg3_full_unlock(tp);
  7489. for (i = 0; i < tp->irq_cnt; i++)
  7490. synchronize_irq(tp->napi[i].irq_vec);
  7491. tg3_full_lock(tp, 0);
  7492. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7493. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7494. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7495. }
  7496. /* do the reset */
  7497. val = GRC_MISC_CFG_CORECLK_RESET;
  7498. if (tg3_flag(tp, PCI_EXPRESS)) {
  7499. /* Force PCIe 1.0a mode */
  7500. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7501. !tg3_flag(tp, 57765_PLUS) &&
  7502. tr32(TG3_PCIE_PHY_TSTCTL) ==
  7503. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  7504. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  7505. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  7506. tw32(GRC_MISC_CFG, (1 << 29));
  7507. val |= (1 << 29);
  7508. }
  7509. }
  7510. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  7511. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  7512. tw32(GRC_VCPU_EXT_CTRL,
  7513. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  7514. }
  7515. /* Set the clock to the highest frequency to avoid timeouts. With link
  7516. * aware mode, the clock speed could be slow and bootcode does not
  7517. * complete within the expected time. Override the clock to allow the
  7518. * bootcode to finish sooner and then restore it.
  7519. */
  7520. tg3_override_clk(tp);
  7521. /* Manage gphy power for all CPMU absent PCIe devices. */
  7522. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  7523. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  7524. tw32(GRC_MISC_CFG, val);
  7525. /* restore 5701 hardware bug workaround write method */
  7526. tp->write32 = write_op;
  7527. /* Unfortunately, we have to delay before the PCI read back.
  7528. * Some 575X chips even will not respond to a PCI cfg access
  7529. * when the reset command is given to the chip.
  7530. *
  7531. * How do these hardware designers expect things to work
  7532. * properly if the PCI write is posted for a long period
  7533. * of time? It is always necessary to have some method by
  7534. * which a register read back can occur to push the write
  7535. * out which does the reset.
  7536. *
  7537. * For most tg3 variants the trick below was working.
  7538. * Ho hum...
  7539. */
  7540. udelay(120);
  7541. /* Flush PCI posted writes. The normal MMIO registers
  7542. * are inaccessible at this time so this is the only
  7543. * way to make this reliably (actually, this is no longer
  7544. * the case, see above). I tried to use indirect
  7545. * register read/write but this upset some 5701 variants.
  7546. */
  7547. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  7548. udelay(120);
  7549. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  7550. u16 val16;
  7551. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  7552. int j;
  7553. u32 cfg_val;
  7554. /* Wait for link training to complete. */
  7555. for (j = 0; j < 5000; j++)
  7556. udelay(100);
  7557. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  7558. pci_write_config_dword(tp->pdev, 0xc4,
  7559. cfg_val | (1 << 15));
  7560. }
  7561. /* Clear the "no snoop" and "relaxed ordering" bits. */
  7562. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  7563. /*
  7564. * Older PCIe devices only support the 128 byte
  7565. * MPS setting. Enforce the restriction.
  7566. */
  7567. if (!tg3_flag(tp, CPMU_PRESENT))
  7568. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  7569. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  7570. /* Clear error status */
  7571. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  7572. PCI_EXP_DEVSTA_CED |
  7573. PCI_EXP_DEVSTA_NFED |
  7574. PCI_EXP_DEVSTA_FED |
  7575. PCI_EXP_DEVSTA_URD);
  7576. }
  7577. tg3_restore_pci_state(tp);
  7578. tg3_flag_clear(tp, CHIP_RESETTING);
  7579. tg3_flag_clear(tp, ERROR_PROCESSED);
  7580. val = 0;
  7581. if (tg3_flag(tp, 5780_CLASS))
  7582. val = tr32(MEMARB_MODE);
  7583. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  7584. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  7585. tg3_stop_fw(tp);
  7586. tw32(0x5000, 0x400);
  7587. }
  7588. if (tg3_flag(tp, IS_SSB_CORE)) {
  7589. /*
  7590. * BCM4785: In order to avoid repercussions from using
  7591. * potentially defective internal ROM, stop the Rx RISC CPU,
  7592. * which is not required.
  7593. */
  7594. tg3_stop_fw(tp);
  7595. tg3_halt_cpu(tp, RX_CPU_BASE);
  7596. }
  7597. err = tg3_poll_fw(tp);
  7598. if (err)
  7599. return err;
  7600. tw32(GRC_MODE, tp->grc_mode);
  7601. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7602. val = tr32(0xc4);
  7603. tw32(0xc4, val | (1 << 15));
  7604. }
  7605. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7606. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7607. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7608. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7609. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7610. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7611. }
  7612. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7613. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7614. val = tp->mac_mode;
  7615. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7616. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7617. val = tp->mac_mode;
  7618. } else
  7619. val = 0;
  7620. tw32_f(MAC_MODE, val);
  7621. udelay(40);
  7622. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7623. tg3_mdio_start(tp);
  7624. if (tg3_flag(tp, PCI_EXPRESS) &&
  7625. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7626. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7627. !tg3_flag(tp, 57765_PLUS)) {
  7628. val = tr32(0x7c00);
  7629. tw32(0x7c00, val | (1 << 25));
  7630. }
  7631. tg3_restore_clk(tp);
  7632. /* Reprobe ASF enable state. */
  7633. tg3_flag_clear(tp, ENABLE_ASF);
  7634. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  7635. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  7636. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7637. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7638. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7639. u32 nic_cfg;
  7640. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7641. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7642. tg3_flag_set(tp, ENABLE_ASF);
  7643. tp->last_event_jiffies = jiffies;
  7644. if (tg3_flag(tp, 5750_PLUS))
  7645. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7646. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
  7647. if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
  7648. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  7649. if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
  7650. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  7651. }
  7652. }
  7653. return 0;
  7654. }
  7655. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7656. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7657. static void __tg3_set_rx_mode(struct net_device *);
  7658. /* tp->lock is held. */
  7659. static int tg3_halt(struct tg3 *tp, int kind, bool silent)
  7660. {
  7661. int err;
  7662. tg3_stop_fw(tp);
  7663. tg3_write_sig_pre_reset(tp, kind);
  7664. tg3_abort_hw(tp, silent);
  7665. err = tg3_chip_reset(tp);
  7666. __tg3_set_mac_addr(tp, false);
  7667. tg3_write_sig_legacy(tp, kind);
  7668. tg3_write_sig_post_reset(tp, kind);
  7669. if (tp->hw_stats) {
  7670. /* Save the stats across chip resets... */
  7671. tg3_get_nstats(tp, &tp->net_stats_prev);
  7672. tg3_get_estats(tp, &tp->estats_prev);
  7673. /* And make sure the next sample is new data */
  7674. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7675. }
  7676. return err;
  7677. }
  7678. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7679. {
  7680. struct tg3 *tp = netdev_priv(dev);
  7681. struct sockaddr *addr = p;
  7682. int err = 0;
  7683. bool skip_mac_1 = false;
  7684. if (!is_valid_ether_addr(addr->sa_data))
  7685. return -EADDRNOTAVAIL;
  7686. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7687. if (!netif_running(dev))
  7688. return 0;
  7689. if (tg3_flag(tp, ENABLE_ASF)) {
  7690. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7691. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7692. addr0_low = tr32(MAC_ADDR_0_LOW);
  7693. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7694. addr1_low = tr32(MAC_ADDR_1_LOW);
  7695. /* Skip MAC addr 1 if ASF is using it. */
  7696. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7697. !(addr1_high == 0 && addr1_low == 0))
  7698. skip_mac_1 = true;
  7699. }
  7700. spin_lock_bh(&tp->lock);
  7701. __tg3_set_mac_addr(tp, skip_mac_1);
  7702. __tg3_set_rx_mode(dev);
  7703. spin_unlock_bh(&tp->lock);
  7704. return err;
  7705. }
  7706. /* tp->lock is held. */
  7707. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7708. dma_addr_t mapping, u32 maxlen_flags,
  7709. u32 nic_addr)
  7710. {
  7711. tg3_write_mem(tp,
  7712. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7713. ((u64) mapping >> 32));
  7714. tg3_write_mem(tp,
  7715. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7716. ((u64) mapping & 0xffffffff));
  7717. tg3_write_mem(tp,
  7718. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7719. maxlen_flags);
  7720. if (!tg3_flag(tp, 5705_PLUS))
  7721. tg3_write_mem(tp,
  7722. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7723. nic_addr);
  7724. }
  7725. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7726. {
  7727. int i = 0;
  7728. if (!tg3_flag(tp, ENABLE_TSS)) {
  7729. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7730. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7731. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7732. } else {
  7733. tw32(HOSTCC_TXCOL_TICKS, 0);
  7734. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7735. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7736. for (; i < tp->txq_cnt; i++) {
  7737. u32 reg;
  7738. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7739. tw32(reg, ec->tx_coalesce_usecs);
  7740. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7741. tw32(reg, ec->tx_max_coalesced_frames);
  7742. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7743. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7744. }
  7745. }
  7746. for (; i < tp->irq_max - 1; i++) {
  7747. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7748. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7749. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7750. }
  7751. }
  7752. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7753. {
  7754. int i = 0;
  7755. u32 limit = tp->rxq_cnt;
  7756. if (!tg3_flag(tp, ENABLE_RSS)) {
  7757. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7758. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7759. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7760. limit--;
  7761. } else {
  7762. tw32(HOSTCC_RXCOL_TICKS, 0);
  7763. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7764. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7765. }
  7766. for (; i < limit; i++) {
  7767. u32 reg;
  7768. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7769. tw32(reg, ec->rx_coalesce_usecs);
  7770. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7771. tw32(reg, ec->rx_max_coalesced_frames);
  7772. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7773. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7774. }
  7775. for (; i < tp->irq_max - 1; i++) {
  7776. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7777. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7778. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7779. }
  7780. }
  7781. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7782. {
  7783. tg3_coal_tx_init(tp, ec);
  7784. tg3_coal_rx_init(tp, ec);
  7785. if (!tg3_flag(tp, 5705_PLUS)) {
  7786. u32 val = ec->stats_block_coalesce_usecs;
  7787. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7788. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7789. if (!tp->link_up)
  7790. val = 0;
  7791. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7792. }
  7793. }
  7794. /* tp->lock is held. */
  7795. static void tg3_tx_rcbs_disable(struct tg3 *tp)
  7796. {
  7797. u32 txrcb, limit;
  7798. /* Disable all transmit rings but the first. */
  7799. if (!tg3_flag(tp, 5705_PLUS))
  7800. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7801. else if (tg3_flag(tp, 5717_PLUS))
  7802. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7803. else if (tg3_flag(tp, 57765_CLASS) ||
  7804. tg3_asic_rev(tp) == ASIC_REV_5762)
  7805. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7806. else
  7807. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7808. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7809. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7810. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7811. BDINFO_FLAGS_DISABLED);
  7812. }
  7813. /* tp->lock is held. */
  7814. static void tg3_tx_rcbs_init(struct tg3 *tp)
  7815. {
  7816. int i = 0;
  7817. u32 txrcb = NIC_SRAM_SEND_RCB;
  7818. if (tg3_flag(tp, ENABLE_TSS))
  7819. i++;
  7820. for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
  7821. struct tg3_napi *tnapi = &tp->napi[i];
  7822. if (!tnapi->tx_ring)
  7823. continue;
  7824. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7825. (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
  7826. NIC_SRAM_TX_BUFFER_DESC);
  7827. }
  7828. }
  7829. /* tp->lock is held. */
  7830. static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
  7831. {
  7832. u32 rxrcb, limit;
  7833. /* Disable all receive return rings but the first. */
  7834. if (tg3_flag(tp, 5717_PLUS))
  7835. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7836. else if (!tg3_flag(tp, 5705_PLUS))
  7837. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7838. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7839. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7840. tg3_flag(tp, 57765_CLASS))
  7841. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7842. else
  7843. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7844. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7845. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7846. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7847. BDINFO_FLAGS_DISABLED);
  7848. }
  7849. /* tp->lock is held. */
  7850. static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
  7851. {
  7852. int i = 0;
  7853. u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
  7854. if (tg3_flag(tp, ENABLE_RSS))
  7855. i++;
  7856. for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
  7857. struct tg3_napi *tnapi = &tp->napi[i];
  7858. if (!tnapi->rx_rcb)
  7859. continue;
  7860. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7861. (tp->rx_ret_ring_mask + 1) <<
  7862. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7863. }
  7864. }
  7865. /* tp->lock is held. */
  7866. static void tg3_rings_reset(struct tg3 *tp)
  7867. {
  7868. int i;
  7869. u32 stblk;
  7870. struct tg3_napi *tnapi = &tp->napi[0];
  7871. tg3_tx_rcbs_disable(tp);
  7872. tg3_rx_ret_rcbs_disable(tp);
  7873. /* Disable interrupts */
  7874. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7875. tp->napi[0].chk_msi_cnt = 0;
  7876. tp->napi[0].last_rx_cons = 0;
  7877. tp->napi[0].last_tx_cons = 0;
  7878. /* Zero mailbox registers. */
  7879. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7880. for (i = 1; i < tp->irq_max; i++) {
  7881. tp->napi[i].tx_prod = 0;
  7882. tp->napi[i].tx_cons = 0;
  7883. if (tg3_flag(tp, ENABLE_TSS))
  7884. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7885. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7886. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7887. tp->napi[i].chk_msi_cnt = 0;
  7888. tp->napi[i].last_rx_cons = 0;
  7889. tp->napi[i].last_tx_cons = 0;
  7890. }
  7891. if (!tg3_flag(tp, ENABLE_TSS))
  7892. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7893. } else {
  7894. tp->napi[0].tx_prod = 0;
  7895. tp->napi[0].tx_cons = 0;
  7896. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7897. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7898. }
  7899. /* Make sure the NIC-based send BD rings are disabled. */
  7900. if (!tg3_flag(tp, 5705_PLUS)) {
  7901. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7902. for (i = 0; i < 16; i++)
  7903. tw32_tx_mbox(mbox + i * 8, 0);
  7904. }
  7905. /* Clear status block in ram. */
  7906. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7907. /* Set status block DMA address */
  7908. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7909. ((u64) tnapi->status_mapping >> 32));
  7910. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7911. ((u64) tnapi->status_mapping & 0xffffffff));
  7912. stblk = HOSTCC_STATBLCK_RING1;
  7913. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7914. u64 mapping = (u64)tnapi->status_mapping;
  7915. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7916. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7917. stblk += 8;
  7918. /* Clear status block in ram. */
  7919. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7920. }
  7921. tg3_tx_rcbs_init(tp);
  7922. tg3_rx_ret_rcbs_init(tp);
  7923. }
  7924. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7925. {
  7926. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7927. if (!tg3_flag(tp, 5750_PLUS) ||
  7928. tg3_flag(tp, 5780_CLASS) ||
  7929. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7930. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7931. tg3_flag(tp, 57765_PLUS))
  7932. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7933. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7934. tg3_asic_rev(tp) == ASIC_REV_5787)
  7935. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7936. else
  7937. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7938. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7939. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7940. val = min(nic_rep_thresh, host_rep_thresh);
  7941. tw32(RCVBDI_STD_THRESH, val);
  7942. if (tg3_flag(tp, 57765_PLUS))
  7943. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7944. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7945. return;
  7946. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7947. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7948. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7949. tw32(RCVBDI_JUMBO_THRESH, val);
  7950. if (tg3_flag(tp, 57765_PLUS))
  7951. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7952. }
  7953. static inline u32 calc_crc(unsigned char *buf, int len)
  7954. {
  7955. u32 reg;
  7956. u32 tmp;
  7957. int j, k;
  7958. reg = 0xffffffff;
  7959. for (j = 0; j < len; j++) {
  7960. reg ^= buf[j];
  7961. for (k = 0; k < 8; k++) {
  7962. tmp = reg & 0x01;
  7963. reg >>= 1;
  7964. if (tmp)
  7965. reg ^= 0xedb88320;
  7966. }
  7967. }
  7968. return ~reg;
  7969. }
  7970. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7971. {
  7972. /* accept or reject all multicast frames */
  7973. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7974. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7975. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7976. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7977. }
  7978. static void __tg3_set_rx_mode(struct net_device *dev)
  7979. {
  7980. struct tg3 *tp = netdev_priv(dev);
  7981. u32 rx_mode;
  7982. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7983. RX_MODE_KEEP_VLAN_TAG);
  7984. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7985. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7986. * flag clear.
  7987. */
  7988. if (!tg3_flag(tp, ENABLE_ASF))
  7989. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7990. #endif
  7991. if (dev->flags & IFF_PROMISC) {
  7992. /* Promiscuous mode. */
  7993. rx_mode |= RX_MODE_PROMISC;
  7994. } else if (dev->flags & IFF_ALLMULTI) {
  7995. /* Accept all multicast. */
  7996. tg3_set_multi(tp, 1);
  7997. } else if (netdev_mc_empty(dev)) {
  7998. /* Reject all multicast. */
  7999. tg3_set_multi(tp, 0);
  8000. } else {
  8001. /* Accept one or more multicast(s). */
  8002. struct netdev_hw_addr *ha;
  8003. u32 mc_filter[4] = { 0, };
  8004. u32 regidx;
  8005. u32 bit;
  8006. u32 crc;
  8007. netdev_for_each_mc_addr(ha, dev) {
  8008. crc = calc_crc(ha->addr, ETH_ALEN);
  8009. bit = ~crc & 0x7f;
  8010. regidx = (bit & 0x60) >> 5;
  8011. bit &= 0x1f;
  8012. mc_filter[regidx] |= (1 << bit);
  8013. }
  8014. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8015. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8016. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8017. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8018. }
  8019. if (netdev_uc_count(dev) > TG3_MAX_UCAST_ADDR(tp)) {
  8020. rx_mode |= RX_MODE_PROMISC;
  8021. } else if (!(dev->flags & IFF_PROMISC)) {
  8022. /* Add all entries into to the mac addr filter list */
  8023. int i = 0;
  8024. struct netdev_hw_addr *ha;
  8025. netdev_for_each_uc_addr(ha, dev) {
  8026. __tg3_set_one_mac_addr(tp, ha->addr,
  8027. i + TG3_UCAST_ADDR_IDX(tp));
  8028. i++;
  8029. }
  8030. }
  8031. if (rx_mode != tp->rx_mode) {
  8032. tp->rx_mode = rx_mode;
  8033. tw32_f(MAC_RX_MODE, rx_mode);
  8034. udelay(10);
  8035. }
  8036. }
  8037. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  8038. {
  8039. int i;
  8040. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  8041. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  8042. }
  8043. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  8044. {
  8045. int i;
  8046. if (!tg3_flag(tp, SUPPORT_MSIX))
  8047. return;
  8048. if (tp->rxq_cnt == 1) {
  8049. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  8050. return;
  8051. }
  8052. /* Validate table against current IRQ count */
  8053. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  8054. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  8055. break;
  8056. }
  8057. if (i != TG3_RSS_INDIR_TBL_SIZE)
  8058. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  8059. }
  8060. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  8061. {
  8062. int i = 0;
  8063. u32 reg = MAC_RSS_INDIR_TBL_0;
  8064. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  8065. u32 val = tp->rss_ind_tbl[i];
  8066. i++;
  8067. for (; i % 8; i++) {
  8068. val <<= 4;
  8069. val |= tp->rss_ind_tbl[i];
  8070. }
  8071. tw32(reg, val);
  8072. reg += 4;
  8073. }
  8074. }
  8075. static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
  8076. {
  8077. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8078. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
  8079. else
  8080. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
  8081. }
  8082. /* tp->lock is held. */
  8083. static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
  8084. {
  8085. u32 val, rdmac_mode;
  8086. int i, err, limit;
  8087. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  8088. tg3_disable_ints(tp);
  8089. tg3_stop_fw(tp);
  8090. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  8091. if (tg3_flag(tp, INIT_COMPLETE))
  8092. tg3_abort_hw(tp, 1);
  8093. if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  8094. !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
  8095. tg3_phy_pull_config(tp);
  8096. tg3_eee_pull_config(tp, NULL);
  8097. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  8098. }
  8099. /* Enable MAC control of LPI */
  8100. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  8101. tg3_setup_eee(tp);
  8102. if (reset_phy)
  8103. tg3_phy_reset(tp);
  8104. err = tg3_chip_reset(tp);
  8105. if (err)
  8106. return err;
  8107. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  8108. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  8109. val = tr32(TG3_CPMU_CTRL);
  8110. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  8111. tw32(TG3_CPMU_CTRL, val);
  8112. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8113. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8114. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8115. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8116. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  8117. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  8118. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  8119. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  8120. val = tr32(TG3_CPMU_HST_ACC);
  8121. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  8122. val |= CPMU_HST_ACC_MACCLK_6_25;
  8123. tw32(TG3_CPMU_HST_ACC, val);
  8124. }
  8125. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  8126. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  8127. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  8128. PCIE_PWR_MGMT_L1_THRESH_4MS;
  8129. tw32(PCIE_PWR_MGMT_THRESH, val);
  8130. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  8131. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  8132. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  8133. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  8134. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  8135. }
  8136. if (tg3_flag(tp, L1PLLPD_EN)) {
  8137. u32 grc_mode = tr32(GRC_MODE);
  8138. /* Access the lower 1K of PL PCIE block registers. */
  8139. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8140. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8141. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  8142. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  8143. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  8144. tw32(GRC_MODE, grc_mode);
  8145. }
  8146. if (tg3_flag(tp, 57765_CLASS)) {
  8147. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  8148. u32 grc_mode = tr32(GRC_MODE);
  8149. /* Access the lower 1K of PL PCIE block registers. */
  8150. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8151. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8152. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8153. TG3_PCIE_PL_LO_PHYCTL5);
  8154. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  8155. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  8156. tw32(GRC_MODE, grc_mode);
  8157. }
  8158. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  8159. u32 grc_mode;
  8160. /* Fix transmit hangs */
  8161. val = tr32(TG3_CPMU_PADRNG_CTL);
  8162. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  8163. tw32(TG3_CPMU_PADRNG_CTL, val);
  8164. grc_mode = tr32(GRC_MODE);
  8165. /* Access the lower 1K of DL PCIE block registers. */
  8166. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8167. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  8168. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8169. TG3_PCIE_DL_LO_FTSMAX);
  8170. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  8171. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  8172. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  8173. tw32(GRC_MODE, grc_mode);
  8174. }
  8175. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8176. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8177. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8178. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8179. }
  8180. /* This works around an issue with Athlon chipsets on
  8181. * B3 tigon3 silicon. This bit has no effect on any
  8182. * other revision. But do not set this on PCI Express
  8183. * chips and don't even touch the clocks if the CPMU is present.
  8184. */
  8185. if (!tg3_flag(tp, CPMU_PRESENT)) {
  8186. if (!tg3_flag(tp, PCI_EXPRESS))
  8187. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  8188. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  8189. }
  8190. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  8191. tg3_flag(tp, PCIX_MODE)) {
  8192. val = tr32(TG3PCI_PCISTATE);
  8193. val |= PCISTATE_RETRY_SAME_DMA;
  8194. tw32(TG3PCI_PCISTATE, val);
  8195. }
  8196. if (tg3_flag(tp, ENABLE_APE)) {
  8197. /* Allow reads and writes to the
  8198. * APE register and memory space.
  8199. */
  8200. val = tr32(TG3PCI_PCISTATE);
  8201. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  8202. PCISTATE_ALLOW_APE_SHMEM_WR |
  8203. PCISTATE_ALLOW_APE_PSPACE_WR;
  8204. tw32(TG3PCI_PCISTATE, val);
  8205. }
  8206. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  8207. /* Enable some hw fixes. */
  8208. val = tr32(TG3PCI_MSI_DATA);
  8209. val |= (1 << 26) | (1 << 28) | (1 << 29);
  8210. tw32(TG3PCI_MSI_DATA, val);
  8211. }
  8212. /* Descriptor ring init may make accesses to the
  8213. * NIC SRAM area to setup the TX descriptors, so we
  8214. * can only do this after the hardware has been
  8215. * successfully reset.
  8216. */
  8217. err = tg3_init_rings(tp);
  8218. if (err)
  8219. return err;
  8220. if (tg3_flag(tp, 57765_PLUS)) {
  8221. val = tr32(TG3PCI_DMA_RW_CTRL) &
  8222. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  8223. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  8224. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  8225. if (!tg3_flag(tp, 57765_CLASS) &&
  8226. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8227. tg3_asic_rev(tp) != ASIC_REV_5762)
  8228. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  8229. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  8230. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  8231. tg3_asic_rev(tp) != ASIC_REV_5761) {
  8232. /* This value is determined during the probe time DMA
  8233. * engine test, tg3_test_dma.
  8234. */
  8235. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8236. }
  8237. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  8238. GRC_MODE_4X_NIC_SEND_RINGS |
  8239. GRC_MODE_NO_TX_PHDR_CSUM |
  8240. GRC_MODE_NO_RX_PHDR_CSUM);
  8241. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  8242. /* Pseudo-header checksum is done by hardware logic and not
  8243. * the offload processers, so make the chip do the pseudo-
  8244. * header checksums on receive. For transmit it is more
  8245. * convenient to do the pseudo-header checksum in software
  8246. * as Linux does that on transmit for us in all cases.
  8247. */
  8248. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  8249. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  8250. if (tp->rxptpctl)
  8251. tw32(TG3_RX_PTP_CTL,
  8252. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  8253. if (tg3_flag(tp, PTP_CAPABLE))
  8254. val |= GRC_MODE_TIME_SYNC_ENABLE;
  8255. tw32(GRC_MODE, tp->grc_mode | val);
  8256. /* On one of the AMD platform, MRRS is restricted to 4000 because of
  8257. * south bridge limitation. As a workaround, Driver is setting MRRS
  8258. * to 2048 instead of default 4096.
  8259. */
  8260. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  8261. tp->pdev->subsystem_device == TG3PCI_SUBDEVICE_ID_DELL_5762) {
  8262. val = tr32(TG3PCI_DEV_STATUS_CTRL) & ~MAX_READ_REQ_MASK;
  8263. tw32(TG3PCI_DEV_STATUS_CTRL, val | MAX_READ_REQ_SIZE_2048);
  8264. }
  8265. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  8266. val = tr32(GRC_MISC_CFG);
  8267. val &= ~0xff;
  8268. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  8269. tw32(GRC_MISC_CFG, val);
  8270. /* Initialize MBUF/DESC pool. */
  8271. if (tg3_flag(tp, 5750_PLUS)) {
  8272. /* Do nothing. */
  8273. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  8274. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  8275. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  8276. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  8277. else
  8278. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  8279. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  8280. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  8281. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  8282. int fw_len;
  8283. fw_len = tp->fw_len;
  8284. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  8285. tw32(BUFMGR_MB_POOL_ADDR,
  8286. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  8287. tw32(BUFMGR_MB_POOL_SIZE,
  8288. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  8289. }
  8290. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8291. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8292. tp->bufmgr_config.mbuf_read_dma_low_water);
  8293. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8294. tp->bufmgr_config.mbuf_mac_rx_low_water);
  8295. tw32(BUFMGR_MB_HIGH_WATER,
  8296. tp->bufmgr_config.mbuf_high_water);
  8297. } else {
  8298. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8299. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  8300. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8301. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  8302. tw32(BUFMGR_MB_HIGH_WATER,
  8303. tp->bufmgr_config.mbuf_high_water_jumbo);
  8304. }
  8305. tw32(BUFMGR_DMA_LOW_WATER,
  8306. tp->bufmgr_config.dma_low_water);
  8307. tw32(BUFMGR_DMA_HIGH_WATER,
  8308. tp->bufmgr_config.dma_high_water);
  8309. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  8310. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8311. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  8312. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8313. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  8314. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8315. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  8316. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  8317. tw32(BUFMGR_MODE, val);
  8318. for (i = 0; i < 2000; i++) {
  8319. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  8320. break;
  8321. udelay(10);
  8322. }
  8323. if (i >= 2000) {
  8324. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  8325. return -ENODEV;
  8326. }
  8327. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  8328. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  8329. tg3_setup_rxbd_thresholds(tp);
  8330. /* Initialize TG3_BDINFO's at:
  8331. * RCVDBDI_STD_BD: standard eth size rx ring
  8332. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  8333. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  8334. *
  8335. * like so:
  8336. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  8337. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  8338. * ring attribute flags
  8339. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  8340. *
  8341. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  8342. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  8343. *
  8344. * The size of each ring is fixed in the firmware, but the location is
  8345. * configurable.
  8346. */
  8347. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8348. ((u64) tpr->rx_std_mapping >> 32));
  8349. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8350. ((u64) tpr->rx_std_mapping & 0xffffffff));
  8351. if (!tg3_flag(tp, 5717_PLUS))
  8352. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  8353. NIC_SRAM_RX_BUFFER_DESC);
  8354. /* Disable the mini ring */
  8355. if (!tg3_flag(tp, 5705_PLUS))
  8356. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8357. BDINFO_FLAGS_DISABLED);
  8358. /* Program the jumbo buffer descriptor ring control
  8359. * blocks on those devices that have them.
  8360. */
  8361. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8362. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  8363. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  8364. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8365. ((u64) tpr->rx_jmb_mapping >> 32));
  8366. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8367. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  8368. val = TG3_RX_JMB_RING_SIZE(tp) <<
  8369. BDINFO_FLAGS_MAXLEN_SHIFT;
  8370. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8371. val | BDINFO_FLAGS_USE_EXT_RECV);
  8372. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  8373. tg3_flag(tp, 57765_CLASS) ||
  8374. tg3_asic_rev(tp) == ASIC_REV_5762)
  8375. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  8376. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  8377. } else {
  8378. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8379. BDINFO_FLAGS_DISABLED);
  8380. }
  8381. if (tg3_flag(tp, 57765_PLUS)) {
  8382. val = TG3_RX_STD_RING_SIZE(tp);
  8383. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  8384. val |= (TG3_RX_STD_DMA_SZ << 2);
  8385. } else
  8386. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  8387. } else
  8388. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  8389. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  8390. tpr->rx_std_prod_idx = tp->rx_pending;
  8391. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  8392. tpr->rx_jmb_prod_idx =
  8393. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  8394. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  8395. tg3_rings_reset(tp);
  8396. /* Initialize MAC address and backoff seed. */
  8397. __tg3_set_mac_addr(tp, false);
  8398. /* MTU + ethernet header + FCS + optional VLAN tag */
  8399. tw32(MAC_RX_MTU_SIZE,
  8400. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  8401. /* The slot time is changed by tg3_setup_phy if we
  8402. * run at gigabit with half duplex.
  8403. */
  8404. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  8405. (6 << TX_LENGTHS_IPG_SHIFT) |
  8406. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  8407. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8408. tg3_asic_rev(tp) == ASIC_REV_5762)
  8409. val |= tr32(MAC_TX_LENGTHS) &
  8410. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  8411. TX_LENGTHS_CNT_DWN_VAL_MSK);
  8412. tw32(MAC_TX_LENGTHS, val);
  8413. /* Receive rules. */
  8414. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  8415. tw32(RCVLPC_CONFIG, 0x0181);
  8416. /* Calculate RDMAC_MODE setting early, we need it to determine
  8417. * the RCVLPC_STATE_ENABLE mask.
  8418. */
  8419. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  8420. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  8421. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  8422. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  8423. RDMAC_MODE_LNGREAD_ENAB);
  8424. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  8425. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  8426. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8427. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8428. tg3_asic_rev(tp) == ASIC_REV_57780)
  8429. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  8430. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  8431. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  8432. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8433. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8434. if (tg3_flag(tp, TSO_CAPABLE) &&
  8435. tg3_asic_rev(tp) == ASIC_REV_5705) {
  8436. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  8437. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8438. !tg3_flag(tp, IS_5788)) {
  8439. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8440. }
  8441. }
  8442. if (tg3_flag(tp, PCI_EXPRESS))
  8443. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8444. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8445. tp->dma_limit = 0;
  8446. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8447. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  8448. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  8449. }
  8450. }
  8451. if (tg3_flag(tp, HW_TSO_1) ||
  8452. tg3_flag(tp, HW_TSO_2) ||
  8453. tg3_flag(tp, HW_TSO_3))
  8454. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  8455. if (tg3_flag(tp, 57765_PLUS) ||
  8456. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8457. tg3_asic_rev(tp) == ASIC_REV_57780)
  8458. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  8459. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8460. tg3_asic_rev(tp) == ASIC_REV_5762)
  8461. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  8462. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  8463. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8464. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8465. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  8466. tg3_flag(tp, 57765_PLUS)) {
  8467. u32 tgtreg;
  8468. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8469. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  8470. else
  8471. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  8472. val = tr32(tgtreg);
  8473. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8474. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8475. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  8476. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  8477. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  8478. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  8479. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  8480. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  8481. }
  8482. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  8483. }
  8484. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8485. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8486. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8487. u32 tgtreg;
  8488. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8489. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  8490. else
  8491. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  8492. val = tr32(tgtreg);
  8493. tw32(tgtreg, val |
  8494. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  8495. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  8496. }
  8497. /* Receive/send statistics. */
  8498. if (tg3_flag(tp, 5750_PLUS)) {
  8499. val = tr32(RCVLPC_STATS_ENABLE);
  8500. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  8501. tw32(RCVLPC_STATS_ENABLE, val);
  8502. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  8503. tg3_flag(tp, TSO_CAPABLE)) {
  8504. val = tr32(RCVLPC_STATS_ENABLE);
  8505. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  8506. tw32(RCVLPC_STATS_ENABLE, val);
  8507. } else {
  8508. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  8509. }
  8510. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  8511. tw32(SNDDATAI_STATSENAB, 0xffffff);
  8512. tw32(SNDDATAI_STATSCTRL,
  8513. (SNDDATAI_SCTRL_ENABLE |
  8514. SNDDATAI_SCTRL_FASTUPD));
  8515. /* Setup host coalescing engine. */
  8516. tw32(HOSTCC_MODE, 0);
  8517. for (i = 0; i < 2000; i++) {
  8518. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  8519. break;
  8520. udelay(10);
  8521. }
  8522. __tg3_set_coalesce(tp, &tp->coal);
  8523. if (!tg3_flag(tp, 5705_PLUS)) {
  8524. /* Status/statistics block address. See tg3_timer,
  8525. * the tg3_periodic_fetch_stats call there, and
  8526. * tg3_get_stats to see how this works for 5705/5750 chips.
  8527. */
  8528. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8529. ((u64) tp->stats_mapping >> 32));
  8530. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  8531. ((u64) tp->stats_mapping & 0xffffffff));
  8532. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  8533. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  8534. /* Clear statistics and status block memory areas */
  8535. for (i = NIC_SRAM_STATS_BLK;
  8536. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  8537. i += sizeof(u32)) {
  8538. tg3_write_mem(tp, i, 0);
  8539. udelay(40);
  8540. }
  8541. }
  8542. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  8543. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  8544. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  8545. if (!tg3_flag(tp, 5705_PLUS))
  8546. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  8547. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  8548. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  8549. /* reset to prevent losing 1st rx packet intermittently */
  8550. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8551. udelay(10);
  8552. }
  8553. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  8554. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  8555. MAC_MODE_FHDE_ENABLE;
  8556. if (tg3_flag(tp, ENABLE_APE))
  8557. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  8558. if (!tg3_flag(tp, 5705_PLUS) &&
  8559. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8560. tg3_asic_rev(tp) != ASIC_REV_5700)
  8561. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  8562. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  8563. udelay(40);
  8564. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  8565. * If TG3_FLAG_IS_NIC is zero, we should read the
  8566. * register to preserve the GPIO settings for LOMs. The GPIOs,
  8567. * whether used as inputs or outputs, are set by boot code after
  8568. * reset.
  8569. */
  8570. if (!tg3_flag(tp, IS_NIC)) {
  8571. u32 gpio_mask;
  8572. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  8573. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  8574. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  8575. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  8576. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  8577. GRC_LCLCTRL_GPIO_OUTPUT3;
  8578. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  8579. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  8580. tp->grc_local_ctrl &= ~gpio_mask;
  8581. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  8582. /* GPIO1 must be driven high for eeprom write protect */
  8583. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  8584. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8585. GRC_LCLCTRL_GPIO_OUTPUT1);
  8586. }
  8587. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8588. udelay(100);
  8589. if (tg3_flag(tp, USING_MSIX)) {
  8590. val = tr32(MSGINT_MODE);
  8591. val |= MSGINT_MODE_ENABLE;
  8592. if (tp->irq_cnt > 1)
  8593. val |= MSGINT_MODE_MULTIVEC_EN;
  8594. if (!tg3_flag(tp, 1SHOT_MSI))
  8595. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8596. tw32(MSGINT_MODE, val);
  8597. }
  8598. if (!tg3_flag(tp, 5705_PLUS)) {
  8599. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  8600. udelay(40);
  8601. }
  8602. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  8603. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  8604. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  8605. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  8606. WDMAC_MODE_LNGREAD_ENAB);
  8607. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8608. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8609. if (tg3_flag(tp, TSO_CAPABLE) &&
  8610. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  8611. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  8612. /* nothing */
  8613. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8614. !tg3_flag(tp, IS_5788)) {
  8615. val |= WDMAC_MODE_RX_ACCEL;
  8616. }
  8617. }
  8618. /* Enable host coalescing bug fix */
  8619. if (tg3_flag(tp, 5755_PLUS))
  8620. val |= WDMAC_MODE_STATUS_TAG_FIX;
  8621. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  8622. val |= WDMAC_MODE_BURST_ALL_DATA;
  8623. tw32_f(WDMAC_MODE, val);
  8624. udelay(40);
  8625. if (tg3_flag(tp, PCIX_MODE)) {
  8626. u16 pcix_cmd;
  8627. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8628. &pcix_cmd);
  8629. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8630. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8631. pcix_cmd |= PCI_X_CMD_READ_2K;
  8632. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8633. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8634. pcix_cmd |= PCI_X_CMD_READ_2K;
  8635. }
  8636. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8637. pcix_cmd);
  8638. }
  8639. tw32_f(RDMAC_MODE, rdmac_mode);
  8640. udelay(40);
  8641. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8642. tg3_asic_rev(tp) == ASIC_REV_5720) {
  8643. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8644. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8645. break;
  8646. }
  8647. if (i < TG3_NUM_RDMA_CHANNELS) {
  8648. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8649. val |= tg3_lso_rd_dma_workaround_bit(tp);
  8650. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8651. tg3_flag_set(tp, 5719_5720_RDMA_BUG);
  8652. }
  8653. }
  8654. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8655. if (!tg3_flag(tp, 5705_PLUS))
  8656. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8657. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8658. tw32(SNDDATAC_MODE,
  8659. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8660. else
  8661. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8662. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8663. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8664. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8665. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8666. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8667. tw32(RCVDBDI_MODE, val);
  8668. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8669. if (tg3_flag(tp, HW_TSO_1) ||
  8670. tg3_flag(tp, HW_TSO_2) ||
  8671. tg3_flag(tp, HW_TSO_3))
  8672. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8673. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8674. if (tg3_flag(tp, ENABLE_TSS))
  8675. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8676. tw32(SNDBDI_MODE, val);
  8677. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8678. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8679. err = tg3_load_5701_a0_firmware_fix(tp);
  8680. if (err)
  8681. return err;
  8682. }
  8683. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8684. /* Ignore any errors for the firmware download. If download
  8685. * fails, the device will operate with EEE disabled
  8686. */
  8687. tg3_load_57766_firmware(tp);
  8688. }
  8689. if (tg3_flag(tp, TSO_CAPABLE)) {
  8690. err = tg3_load_tso_firmware(tp);
  8691. if (err)
  8692. return err;
  8693. }
  8694. tp->tx_mode = TX_MODE_ENABLE;
  8695. if (tg3_flag(tp, 5755_PLUS) ||
  8696. tg3_asic_rev(tp) == ASIC_REV_5906)
  8697. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8698. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8699. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8700. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8701. tp->tx_mode &= ~val;
  8702. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8703. }
  8704. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8705. udelay(100);
  8706. if (tg3_flag(tp, ENABLE_RSS)) {
  8707. u32 rss_key[10];
  8708. tg3_rss_write_indir_tbl(tp);
  8709. netdev_rss_key_fill(rss_key, 10 * sizeof(u32));
  8710. for (i = 0; i < 10 ; i++)
  8711. tw32(MAC_RSS_HASH_KEY_0 + i*4, rss_key[i]);
  8712. }
  8713. tp->rx_mode = RX_MODE_ENABLE;
  8714. if (tg3_flag(tp, 5755_PLUS))
  8715. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8716. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8717. tp->rx_mode |= RX_MODE_IPV4_FRAG_FIX;
  8718. if (tg3_flag(tp, ENABLE_RSS))
  8719. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8720. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8721. RX_MODE_RSS_IPV6_HASH_EN |
  8722. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8723. RX_MODE_RSS_IPV4_HASH_EN |
  8724. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8725. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8726. udelay(10);
  8727. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8728. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8729. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8730. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8731. udelay(10);
  8732. }
  8733. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8734. udelay(10);
  8735. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8736. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8737. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8738. /* Set drive transmission level to 1.2V */
  8739. /* only if the signal pre-emphasis bit is not set */
  8740. val = tr32(MAC_SERDES_CFG);
  8741. val &= 0xfffff000;
  8742. val |= 0x880;
  8743. tw32(MAC_SERDES_CFG, val);
  8744. }
  8745. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8746. tw32(MAC_SERDES_CFG, 0x616000);
  8747. }
  8748. /* Prevent chip from dropping frames when flow control
  8749. * is enabled.
  8750. */
  8751. if (tg3_flag(tp, 57765_CLASS))
  8752. val = 1;
  8753. else
  8754. val = 2;
  8755. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8756. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8757. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8758. /* Use hardware link auto-negotiation */
  8759. tg3_flag_set(tp, HW_AUTONEG);
  8760. }
  8761. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8762. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8763. u32 tmp;
  8764. tmp = tr32(SERDES_RX_CTRL);
  8765. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8766. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8767. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8768. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8769. }
  8770. if (!tg3_flag(tp, USE_PHYLIB)) {
  8771. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8772. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8773. err = tg3_setup_phy(tp, false);
  8774. if (err)
  8775. return err;
  8776. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8777. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8778. u32 tmp;
  8779. /* Clear CRC stats. */
  8780. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8781. tg3_writephy(tp, MII_TG3_TEST1,
  8782. tmp | MII_TG3_TEST1_CRC_EN);
  8783. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8784. }
  8785. }
  8786. }
  8787. __tg3_set_rx_mode(tp->dev);
  8788. /* Initialize receive rules. */
  8789. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8790. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8791. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8792. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8793. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8794. limit = 8;
  8795. else
  8796. limit = 16;
  8797. if (tg3_flag(tp, ENABLE_ASF))
  8798. limit -= 4;
  8799. switch (limit) {
  8800. case 16:
  8801. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8802. /* fall through */
  8803. case 15:
  8804. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8805. /* fall through */
  8806. case 14:
  8807. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8808. /* fall through */
  8809. case 13:
  8810. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8811. /* fall through */
  8812. case 12:
  8813. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8814. /* fall through */
  8815. case 11:
  8816. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8817. /* fall through */
  8818. case 10:
  8819. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8820. /* fall through */
  8821. case 9:
  8822. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8823. /* fall through */
  8824. case 8:
  8825. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8826. /* fall through */
  8827. case 7:
  8828. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8829. /* fall through */
  8830. case 6:
  8831. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8832. /* fall through */
  8833. case 5:
  8834. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8835. /* fall through */
  8836. case 4:
  8837. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8838. case 3:
  8839. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8840. case 2:
  8841. case 1:
  8842. default:
  8843. break;
  8844. }
  8845. if (tg3_flag(tp, ENABLE_APE))
  8846. /* Write our heartbeat update interval to APE. */
  8847. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8848. APE_HOST_HEARTBEAT_INT_5SEC);
  8849. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8850. return 0;
  8851. }
  8852. /* Called at device open time to get the chip ready for
  8853. * packet processing. Invoked with tp->lock held.
  8854. */
  8855. static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
  8856. {
  8857. /* Chip may have been just powered on. If so, the boot code may still
  8858. * be running initialization. Wait for it to finish to avoid races in
  8859. * accessing the hardware.
  8860. */
  8861. tg3_enable_register_access(tp);
  8862. tg3_poll_fw(tp);
  8863. tg3_switch_clocks(tp);
  8864. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8865. return tg3_reset_hw(tp, reset_phy);
  8866. }
  8867. #ifdef CONFIG_TIGON3_HWMON
  8868. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8869. {
  8870. int i;
  8871. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8872. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8873. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8874. off += len;
  8875. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8876. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8877. memset(ocir, 0, TG3_OCIR_LEN);
  8878. }
  8879. }
  8880. /* sysfs attributes for hwmon */
  8881. static ssize_t tg3_show_temp(struct device *dev,
  8882. struct device_attribute *devattr, char *buf)
  8883. {
  8884. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8885. struct tg3 *tp = dev_get_drvdata(dev);
  8886. u32 temperature;
  8887. spin_lock_bh(&tp->lock);
  8888. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8889. sizeof(temperature));
  8890. spin_unlock_bh(&tp->lock);
  8891. return sprintf(buf, "%u\n", temperature * 1000);
  8892. }
  8893. static SENSOR_DEVICE_ATTR(temp1_input, 0444, tg3_show_temp, NULL,
  8894. TG3_TEMP_SENSOR_OFFSET);
  8895. static SENSOR_DEVICE_ATTR(temp1_crit, 0444, tg3_show_temp, NULL,
  8896. TG3_TEMP_CAUTION_OFFSET);
  8897. static SENSOR_DEVICE_ATTR(temp1_max, 0444, tg3_show_temp, NULL,
  8898. TG3_TEMP_MAX_OFFSET);
  8899. static struct attribute *tg3_attrs[] = {
  8900. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8901. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8902. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8903. NULL
  8904. };
  8905. ATTRIBUTE_GROUPS(tg3);
  8906. static void tg3_hwmon_close(struct tg3 *tp)
  8907. {
  8908. if (tp->hwmon_dev) {
  8909. hwmon_device_unregister(tp->hwmon_dev);
  8910. tp->hwmon_dev = NULL;
  8911. }
  8912. }
  8913. static void tg3_hwmon_open(struct tg3 *tp)
  8914. {
  8915. int i;
  8916. u32 size = 0;
  8917. struct pci_dev *pdev = tp->pdev;
  8918. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8919. tg3_sd_scan_scratchpad(tp, ocirs);
  8920. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8921. if (!ocirs[i].src_data_length)
  8922. continue;
  8923. size += ocirs[i].src_hdr_length;
  8924. size += ocirs[i].src_data_length;
  8925. }
  8926. if (!size)
  8927. return;
  8928. tp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev, "tg3",
  8929. tp, tg3_groups);
  8930. if (IS_ERR(tp->hwmon_dev)) {
  8931. tp->hwmon_dev = NULL;
  8932. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8933. }
  8934. }
  8935. #else
  8936. static inline void tg3_hwmon_close(struct tg3 *tp) { }
  8937. static inline void tg3_hwmon_open(struct tg3 *tp) { }
  8938. #endif /* CONFIG_TIGON3_HWMON */
  8939. #define TG3_STAT_ADD32(PSTAT, REG) \
  8940. do { u32 __val = tr32(REG); \
  8941. (PSTAT)->low += __val; \
  8942. if ((PSTAT)->low < __val) \
  8943. (PSTAT)->high += 1; \
  8944. } while (0)
  8945. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8946. {
  8947. struct tg3_hw_stats *sp = tp->hw_stats;
  8948. if (!tp->link_up)
  8949. return;
  8950. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8951. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8952. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8953. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8954. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8955. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8956. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8957. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8958. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8959. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8960. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8961. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8962. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8963. if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
  8964. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8965. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8966. u32 val;
  8967. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8968. val &= ~tg3_lso_rd_dma_workaround_bit(tp);
  8969. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8970. tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
  8971. }
  8972. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8973. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8974. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8975. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8976. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8977. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8978. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8979. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8980. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8981. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8982. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8983. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8984. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8985. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8986. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8987. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8988. tg3_asic_rev(tp) != ASIC_REV_5762 &&
  8989. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8990. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8991. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8992. } else {
  8993. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8994. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8995. if (val) {
  8996. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8997. sp->rx_discards.low += val;
  8998. if (sp->rx_discards.low < val)
  8999. sp->rx_discards.high += 1;
  9000. }
  9001. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  9002. }
  9003. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  9004. }
  9005. static void tg3_chk_missed_msi(struct tg3 *tp)
  9006. {
  9007. u32 i;
  9008. for (i = 0; i < tp->irq_cnt; i++) {
  9009. struct tg3_napi *tnapi = &tp->napi[i];
  9010. if (tg3_has_work(tnapi)) {
  9011. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  9012. tnapi->last_tx_cons == tnapi->tx_cons) {
  9013. if (tnapi->chk_msi_cnt < 1) {
  9014. tnapi->chk_msi_cnt++;
  9015. return;
  9016. }
  9017. tg3_msi(0, tnapi);
  9018. }
  9019. }
  9020. tnapi->chk_msi_cnt = 0;
  9021. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  9022. tnapi->last_tx_cons = tnapi->tx_cons;
  9023. }
  9024. }
  9025. static void tg3_timer(struct timer_list *t)
  9026. {
  9027. struct tg3 *tp = from_timer(tp, t, timer);
  9028. spin_lock(&tp->lock);
  9029. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING)) {
  9030. spin_unlock(&tp->lock);
  9031. goto restart_timer;
  9032. }
  9033. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  9034. tg3_flag(tp, 57765_CLASS))
  9035. tg3_chk_missed_msi(tp);
  9036. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  9037. /* BCM4785: Flush posted writes from GbE to host memory. */
  9038. tr32(HOSTCC_MODE);
  9039. }
  9040. if (!tg3_flag(tp, TAGGED_STATUS)) {
  9041. /* All of this garbage is because when using non-tagged
  9042. * IRQ status the mailbox/status_block protocol the chip
  9043. * uses with the cpu is race prone.
  9044. */
  9045. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  9046. tw32(GRC_LOCAL_CTRL,
  9047. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  9048. } else {
  9049. tw32(HOSTCC_MODE, tp->coalesce_mode |
  9050. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  9051. }
  9052. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  9053. spin_unlock(&tp->lock);
  9054. tg3_reset_task_schedule(tp);
  9055. goto restart_timer;
  9056. }
  9057. }
  9058. /* This part only runs once per second. */
  9059. if (!--tp->timer_counter) {
  9060. if (tg3_flag(tp, 5705_PLUS))
  9061. tg3_periodic_fetch_stats(tp);
  9062. if (tp->setlpicnt && !--tp->setlpicnt)
  9063. tg3_phy_eee_enable(tp);
  9064. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  9065. u32 mac_stat;
  9066. int phy_event;
  9067. mac_stat = tr32(MAC_STATUS);
  9068. phy_event = 0;
  9069. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  9070. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  9071. phy_event = 1;
  9072. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  9073. phy_event = 1;
  9074. if (phy_event)
  9075. tg3_setup_phy(tp, false);
  9076. } else if (tg3_flag(tp, POLL_SERDES)) {
  9077. u32 mac_stat = tr32(MAC_STATUS);
  9078. int need_setup = 0;
  9079. if (tp->link_up &&
  9080. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  9081. need_setup = 1;
  9082. }
  9083. if (!tp->link_up &&
  9084. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  9085. MAC_STATUS_SIGNAL_DET))) {
  9086. need_setup = 1;
  9087. }
  9088. if (need_setup) {
  9089. if (!tp->serdes_counter) {
  9090. tw32_f(MAC_MODE,
  9091. (tp->mac_mode &
  9092. ~MAC_MODE_PORT_MODE_MASK));
  9093. udelay(40);
  9094. tw32_f(MAC_MODE, tp->mac_mode);
  9095. udelay(40);
  9096. }
  9097. tg3_setup_phy(tp, false);
  9098. }
  9099. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  9100. tg3_flag(tp, 5780_CLASS)) {
  9101. tg3_serdes_parallel_detect(tp);
  9102. } else if (tg3_flag(tp, POLL_CPMU_LINK)) {
  9103. u32 cpmu = tr32(TG3_CPMU_STATUS);
  9104. bool link_up = !((cpmu & TG3_CPMU_STATUS_LINK_MASK) ==
  9105. TG3_CPMU_STATUS_LINK_MASK);
  9106. if (link_up != tp->link_up)
  9107. tg3_setup_phy(tp, false);
  9108. }
  9109. tp->timer_counter = tp->timer_multiplier;
  9110. }
  9111. /* Heartbeat is only sent once every 2 seconds.
  9112. *
  9113. * The heartbeat is to tell the ASF firmware that the host
  9114. * driver is still alive. In the event that the OS crashes,
  9115. * ASF needs to reset the hardware to free up the FIFO space
  9116. * that may be filled with rx packets destined for the host.
  9117. * If the FIFO is full, ASF will no longer function properly.
  9118. *
  9119. * Unintended resets have been reported on real time kernels
  9120. * where the timer doesn't run on time. Netpoll will also have
  9121. * same problem.
  9122. *
  9123. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  9124. * to check the ring condition when the heartbeat is expiring
  9125. * before doing the reset. This will prevent most unintended
  9126. * resets.
  9127. */
  9128. if (!--tp->asf_counter) {
  9129. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  9130. tg3_wait_for_event_ack(tp);
  9131. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  9132. FWCMD_NICDRV_ALIVE3);
  9133. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  9134. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  9135. TG3_FW_UPDATE_TIMEOUT_SEC);
  9136. tg3_generate_fw_event(tp);
  9137. }
  9138. tp->asf_counter = tp->asf_multiplier;
  9139. }
  9140. /* Update the APE heartbeat every 5 seconds.*/
  9141. tg3_send_ape_heartbeat(tp, TG3_APE_HB_INTERVAL);
  9142. spin_unlock(&tp->lock);
  9143. restart_timer:
  9144. tp->timer.expires = jiffies + tp->timer_offset;
  9145. add_timer(&tp->timer);
  9146. }
  9147. static void tg3_timer_init(struct tg3 *tp)
  9148. {
  9149. if (tg3_flag(tp, TAGGED_STATUS) &&
  9150. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  9151. !tg3_flag(tp, 57765_CLASS))
  9152. tp->timer_offset = HZ;
  9153. else
  9154. tp->timer_offset = HZ / 10;
  9155. BUG_ON(tp->timer_offset > HZ);
  9156. tp->timer_multiplier = (HZ / tp->timer_offset);
  9157. tp->asf_multiplier = (HZ / tp->timer_offset) *
  9158. TG3_FW_UPDATE_FREQ_SEC;
  9159. timer_setup(&tp->timer, tg3_timer, 0);
  9160. }
  9161. static void tg3_timer_start(struct tg3 *tp)
  9162. {
  9163. tp->asf_counter = tp->asf_multiplier;
  9164. tp->timer_counter = tp->timer_multiplier;
  9165. tp->timer.expires = jiffies + tp->timer_offset;
  9166. add_timer(&tp->timer);
  9167. }
  9168. static void tg3_timer_stop(struct tg3 *tp)
  9169. {
  9170. del_timer_sync(&tp->timer);
  9171. }
  9172. /* Restart hardware after configuration changes, self-test, etc.
  9173. * Invoked with tp->lock held.
  9174. */
  9175. static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
  9176. __releases(tp->lock)
  9177. __acquires(tp->lock)
  9178. {
  9179. int err;
  9180. err = tg3_init_hw(tp, reset_phy);
  9181. if (err) {
  9182. netdev_err(tp->dev,
  9183. "Failed to re-initialize device, aborting\n");
  9184. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9185. tg3_full_unlock(tp);
  9186. tg3_timer_stop(tp);
  9187. tp->irq_sync = 0;
  9188. tg3_napi_enable(tp);
  9189. dev_close(tp->dev);
  9190. tg3_full_lock(tp, 0);
  9191. }
  9192. return err;
  9193. }
  9194. static void tg3_reset_task(struct work_struct *work)
  9195. {
  9196. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  9197. int err;
  9198. rtnl_lock();
  9199. tg3_full_lock(tp, 0);
  9200. if (!netif_running(tp->dev)) {
  9201. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9202. tg3_full_unlock(tp);
  9203. rtnl_unlock();
  9204. return;
  9205. }
  9206. tg3_full_unlock(tp);
  9207. tg3_phy_stop(tp);
  9208. tg3_netif_stop(tp);
  9209. tg3_full_lock(tp, 1);
  9210. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  9211. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9212. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9213. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  9214. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  9215. }
  9216. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  9217. err = tg3_init_hw(tp, true);
  9218. if (err)
  9219. goto out;
  9220. tg3_netif_start(tp);
  9221. out:
  9222. tg3_full_unlock(tp);
  9223. if (!err)
  9224. tg3_phy_start(tp);
  9225. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9226. rtnl_unlock();
  9227. }
  9228. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  9229. {
  9230. irq_handler_t fn;
  9231. unsigned long flags;
  9232. char *name;
  9233. struct tg3_napi *tnapi = &tp->napi[irq_num];
  9234. if (tp->irq_cnt == 1)
  9235. name = tp->dev->name;
  9236. else {
  9237. name = &tnapi->irq_lbl[0];
  9238. if (tnapi->tx_buffers && tnapi->rx_rcb)
  9239. snprintf(name, IFNAMSIZ,
  9240. "%s-txrx-%d", tp->dev->name, irq_num);
  9241. else if (tnapi->tx_buffers)
  9242. snprintf(name, IFNAMSIZ,
  9243. "%s-tx-%d", tp->dev->name, irq_num);
  9244. else if (tnapi->rx_rcb)
  9245. snprintf(name, IFNAMSIZ,
  9246. "%s-rx-%d", tp->dev->name, irq_num);
  9247. else
  9248. snprintf(name, IFNAMSIZ,
  9249. "%s-%d", tp->dev->name, irq_num);
  9250. name[IFNAMSIZ-1] = 0;
  9251. }
  9252. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9253. fn = tg3_msi;
  9254. if (tg3_flag(tp, 1SHOT_MSI))
  9255. fn = tg3_msi_1shot;
  9256. flags = 0;
  9257. } else {
  9258. fn = tg3_interrupt;
  9259. if (tg3_flag(tp, TAGGED_STATUS))
  9260. fn = tg3_interrupt_tagged;
  9261. flags = IRQF_SHARED;
  9262. }
  9263. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  9264. }
  9265. static int tg3_test_interrupt(struct tg3 *tp)
  9266. {
  9267. struct tg3_napi *tnapi = &tp->napi[0];
  9268. struct net_device *dev = tp->dev;
  9269. int err, i, intr_ok = 0;
  9270. u32 val;
  9271. if (!netif_running(dev))
  9272. return -ENODEV;
  9273. tg3_disable_ints(tp);
  9274. free_irq(tnapi->irq_vec, tnapi);
  9275. /*
  9276. * Turn off MSI one shot mode. Otherwise this test has no
  9277. * observable way to know whether the interrupt was delivered.
  9278. */
  9279. if (tg3_flag(tp, 57765_PLUS)) {
  9280. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  9281. tw32(MSGINT_MODE, val);
  9282. }
  9283. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  9284. IRQF_SHARED, dev->name, tnapi);
  9285. if (err)
  9286. return err;
  9287. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  9288. tg3_enable_ints(tp);
  9289. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9290. tnapi->coal_now);
  9291. for (i = 0; i < 5; i++) {
  9292. u32 int_mbox, misc_host_ctrl;
  9293. int_mbox = tr32_mailbox(tnapi->int_mbox);
  9294. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  9295. if ((int_mbox != 0) ||
  9296. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  9297. intr_ok = 1;
  9298. break;
  9299. }
  9300. if (tg3_flag(tp, 57765_PLUS) &&
  9301. tnapi->hw_status->status_tag != tnapi->last_tag)
  9302. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  9303. msleep(10);
  9304. }
  9305. tg3_disable_ints(tp);
  9306. free_irq(tnapi->irq_vec, tnapi);
  9307. err = tg3_request_irq(tp, 0);
  9308. if (err)
  9309. return err;
  9310. if (intr_ok) {
  9311. /* Reenable MSI one shot mode. */
  9312. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  9313. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  9314. tw32(MSGINT_MODE, val);
  9315. }
  9316. return 0;
  9317. }
  9318. return -EIO;
  9319. }
  9320. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  9321. * successfully restored
  9322. */
  9323. static int tg3_test_msi(struct tg3 *tp)
  9324. {
  9325. int err;
  9326. u16 pci_cmd;
  9327. if (!tg3_flag(tp, USING_MSI))
  9328. return 0;
  9329. /* Turn off SERR reporting in case MSI terminates with Master
  9330. * Abort.
  9331. */
  9332. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9333. pci_write_config_word(tp->pdev, PCI_COMMAND,
  9334. pci_cmd & ~PCI_COMMAND_SERR);
  9335. err = tg3_test_interrupt(tp);
  9336. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9337. if (!err)
  9338. return 0;
  9339. /* other failures */
  9340. if (err != -EIO)
  9341. return err;
  9342. /* MSI test failed, go back to INTx mode */
  9343. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  9344. "to INTx mode. Please report this failure to the PCI "
  9345. "maintainer and include system chipset information\n");
  9346. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9347. pci_disable_msi(tp->pdev);
  9348. tg3_flag_clear(tp, USING_MSI);
  9349. tp->napi[0].irq_vec = tp->pdev->irq;
  9350. err = tg3_request_irq(tp, 0);
  9351. if (err)
  9352. return err;
  9353. /* Need to reset the chip because the MSI cycle may have terminated
  9354. * with Master Abort.
  9355. */
  9356. tg3_full_lock(tp, 1);
  9357. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9358. err = tg3_init_hw(tp, true);
  9359. tg3_full_unlock(tp);
  9360. if (err)
  9361. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9362. return err;
  9363. }
  9364. static int tg3_request_firmware(struct tg3 *tp)
  9365. {
  9366. const struct tg3_firmware_hdr *fw_hdr;
  9367. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  9368. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  9369. tp->fw_needed);
  9370. return -ENOENT;
  9371. }
  9372. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  9373. /* Firmware blob starts with version numbers, followed by
  9374. * start address and _full_ length including BSS sections
  9375. * (which must be longer than the actual data, of course
  9376. */
  9377. tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
  9378. if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
  9379. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  9380. tp->fw_len, tp->fw_needed);
  9381. release_firmware(tp->fw);
  9382. tp->fw = NULL;
  9383. return -EINVAL;
  9384. }
  9385. /* We no longer need firmware; we have it. */
  9386. tp->fw_needed = NULL;
  9387. return 0;
  9388. }
  9389. static u32 tg3_irq_count(struct tg3 *tp)
  9390. {
  9391. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  9392. if (irq_cnt > 1) {
  9393. /* We want as many rx rings enabled as there are cpus.
  9394. * In multiqueue MSI-X mode, the first MSI-X vector
  9395. * only deals with link interrupts, etc, so we add
  9396. * one to the number of vectors we are requesting.
  9397. */
  9398. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  9399. }
  9400. return irq_cnt;
  9401. }
  9402. static bool tg3_enable_msix(struct tg3 *tp)
  9403. {
  9404. int i, rc;
  9405. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  9406. tp->txq_cnt = tp->txq_req;
  9407. tp->rxq_cnt = tp->rxq_req;
  9408. if (!tp->rxq_cnt)
  9409. tp->rxq_cnt = netif_get_num_default_rss_queues();
  9410. if (tp->rxq_cnt > tp->rxq_max)
  9411. tp->rxq_cnt = tp->rxq_max;
  9412. /* Disable multiple TX rings by default. Simple round-robin hardware
  9413. * scheduling of the TX rings can cause starvation of rings with
  9414. * small packets when other rings have TSO or jumbo packets.
  9415. */
  9416. if (!tp->txq_req)
  9417. tp->txq_cnt = 1;
  9418. tp->irq_cnt = tg3_irq_count(tp);
  9419. for (i = 0; i < tp->irq_max; i++) {
  9420. msix_ent[i].entry = i;
  9421. msix_ent[i].vector = 0;
  9422. }
  9423. rc = pci_enable_msix_range(tp->pdev, msix_ent, 1, tp->irq_cnt);
  9424. if (rc < 0) {
  9425. return false;
  9426. } else if (rc < tp->irq_cnt) {
  9427. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  9428. tp->irq_cnt, rc);
  9429. tp->irq_cnt = rc;
  9430. tp->rxq_cnt = max(rc - 1, 1);
  9431. if (tp->txq_cnt)
  9432. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  9433. }
  9434. for (i = 0; i < tp->irq_max; i++)
  9435. tp->napi[i].irq_vec = msix_ent[i].vector;
  9436. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  9437. pci_disable_msix(tp->pdev);
  9438. return false;
  9439. }
  9440. if (tp->irq_cnt == 1)
  9441. return true;
  9442. tg3_flag_set(tp, ENABLE_RSS);
  9443. if (tp->txq_cnt > 1)
  9444. tg3_flag_set(tp, ENABLE_TSS);
  9445. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  9446. return true;
  9447. }
  9448. static void tg3_ints_init(struct tg3 *tp)
  9449. {
  9450. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  9451. !tg3_flag(tp, TAGGED_STATUS)) {
  9452. /* All MSI supporting chips should support tagged
  9453. * status. Assert that this is the case.
  9454. */
  9455. netdev_warn(tp->dev,
  9456. "MSI without TAGGED_STATUS? Not using MSI\n");
  9457. goto defcfg;
  9458. }
  9459. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  9460. tg3_flag_set(tp, USING_MSIX);
  9461. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  9462. tg3_flag_set(tp, USING_MSI);
  9463. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9464. u32 msi_mode = tr32(MSGINT_MODE);
  9465. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  9466. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  9467. if (!tg3_flag(tp, 1SHOT_MSI))
  9468. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  9469. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  9470. }
  9471. defcfg:
  9472. if (!tg3_flag(tp, USING_MSIX)) {
  9473. tp->irq_cnt = 1;
  9474. tp->napi[0].irq_vec = tp->pdev->irq;
  9475. }
  9476. if (tp->irq_cnt == 1) {
  9477. tp->txq_cnt = 1;
  9478. tp->rxq_cnt = 1;
  9479. netif_set_real_num_tx_queues(tp->dev, 1);
  9480. netif_set_real_num_rx_queues(tp->dev, 1);
  9481. }
  9482. }
  9483. static void tg3_ints_fini(struct tg3 *tp)
  9484. {
  9485. if (tg3_flag(tp, USING_MSIX))
  9486. pci_disable_msix(tp->pdev);
  9487. else if (tg3_flag(tp, USING_MSI))
  9488. pci_disable_msi(tp->pdev);
  9489. tg3_flag_clear(tp, USING_MSI);
  9490. tg3_flag_clear(tp, USING_MSIX);
  9491. tg3_flag_clear(tp, ENABLE_RSS);
  9492. tg3_flag_clear(tp, ENABLE_TSS);
  9493. }
  9494. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  9495. bool init)
  9496. {
  9497. struct net_device *dev = tp->dev;
  9498. int i, err;
  9499. /*
  9500. * Setup interrupts first so we know how
  9501. * many NAPI resources to allocate
  9502. */
  9503. tg3_ints_init(tp);
  9504. tg3_rss_check_indir_tbl(tp);
  9505. /* The placement of this call is tied
  9506. * to the setup and use of Host TX descriptors.
  9507. */
  9508. err = tg3_alloc_consistent(tp);
  9509. if (err)
  9510. goto out_ints_fini;
  9511. tg3_napi_init(tp);
  9512. tg3_napi_enable(tp);
  9513. for (i = 0; i < tp->irq_cnt; i++) {
  9514. err = tg3_request_irq(tp, i);
  9515. if (err) {
  9516. for (i--; i >= 0; i--) {
  9517. struct tg3_napi *tnapi = &tp->napi[i];
  9518. free_irq(tnapi->irq_vec, tnapi);
  9519. }
  9520. goto out_napi_fini;
  9521. }
  9522. }
  9523. tg3_full_lock(tp, 0);
  9524. if (init)
  9525. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  9526. err = tg3_init_hw(tp, reset_phy);
  9527. if (err) {
  9528. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9529. tg3_free_rings(tp);
  9530. }
  9531. tg3_full_unlock(tp);
  9532. if (err)
  9533. goto out_free_irq;
  9534. if (test_irq && tg3_flag(tp, USING_MSI)) {
  9535. err = tg3_test_msi(tp);
  9536. if (err) {
  9537. tg3_full_lock(tp, 0);
  9538. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9539. tg3_free_rings(tp);
  9540. tg3_full_unlock(tp);
  9541. goto out_napi_fini;
  9542. }
  9543. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  9544. u32 val = tr32(PCIE_TRANSACTION_CFG);
  9545. tw32(PCIE_TRANSACTION_CFG,
  9546. val | PCIE_TRANS_CFG_1SHOT_MSI);
  9547. }
  9548. }
  9549. tg3_phy_start(tp);
  9550. tg3_hwmon_open(tp);
  9551. tg3_full_lock(tp, 0);
  9552. tg3_timer_start(tp);
  9553. tg3_flag_set(tp, INIT_COMPLETE);
  9554. tg3_enable_ints(tp);
  9555. tg3_ptp_resume(tp);
  9556. tg3_full_unlock(tp);
  9557. netif_tx_start_all_queues(dev);
  9558. /*
  9559. * Reset loopback feature if it was turned on while the device was down
  9560. * make sure that it's installed properly now.
  9561. */
  9562. if (dev->features & NETIF_F_LOOPBACK)
  9563. tg3_set_loopback(dev, dev->features);
  9564. return 0;
  9565. out_free_irq:
  9566. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9567. struct tg3_napi *tnapi = &tp->napi[i];
  9568. free_irq(tnapi->irq_vec, tnapi);
  9569. }
  9570. out_napi_fini:
  9571. tg3_napi_disable(tp);
  9572. tg3_napi_fini(tp);
  9573. tg3_free_consistent(tp);
  9574. out_ints_fini:
  9575. tg3_ints_fini(tp);
  9576. return err;
  9577. }
  9578. static void tg3_stop(struct tg3 *tp)
  9579. {
  9580. int i;
  9581. tg3_reset_task_cancel(tp);
  9582. tg3_netif_stop(tp);
  9583. tg3_timer_stop(tp);
  9584. tg3_hwmon_close(tp);
  9585. tg3_phy_stop(tp);
  9586. tg3_full_lock(tp, 1);
  9587. tg3_disable_ints(tp);
  9588. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9589. tg3_free_rings(tp);
  9590. tg3_flag_clear(tp, INIT_COMPLETE);
  9591. tg3_full_unlock(tp);
  9592. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9593. struct tg3_napi *tnapi = &tp->napi[i];
  9594. free_irq(tnapi->irq_vec, tnapi);
  9595. }
  9596. tg3_ints_fini(tp);
  9597. tg3_napi_fini(tp);
  9598. tg3_free_consistent(tp);
  9599. }
  9600. static int tg3_open(struct net_device *dev)
  9601. {
  9602. struct tg3 *tp = netdev_priv(dev);
  9603. int err;
  9604. if (tp->pcierr_recovery) {
  9605. netdev_err(dev, "Failed to open device. PCI error recovery "
  9606. "in progress\n");
  9607. return -EAGAIN;
  9608. }
  9609. if (tp->fw_needed) {
  9610. err = tg3_request_firmware(tp);
  9611. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  9612. if (err) {
  9613. netdev_warn(tp->dev, "EEE capability disabled\n");
  9614. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9615. } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  9616. netdev_warn(tp->dev, "EEE capability restored\n");
  9617. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  9618. }
  9619. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  9620. if (err)
  9621. return err;
  9622. } else if (err) {
  9623. netdev_warn(tp->dev, "TSO capability disabled\n");
  9624. tg3_flag_clear(tp, TSO_CAPABLE);
  9625. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  9626. netdev_notice(tp->dev, "TSO capability restored\n");
  9627. tg3_flag_set(tp, TSO_CAPABLE);
  9628. }
  9629. }
  9630. tg3_carrier_off(tp);
  9631. err = tg3_power_up(tp);
  9632. if (err)
  9633. return err;
  9634. tg3_full_lock(tp, 0);
  9635. tg3_disable_ints(tp);
  9636. tg3_flag_clear(tp, INIT_COMPLETE);
  9637. tg3_full_unlock(tp);
  9638. err = tg3_start(tp,
  9639. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
  9640. true, true);
  9641. if (err) {
  9642. tg3_frob_aux_power(tp, false);
  9643. pci_set_power_state(tp->pdev, PCI_D3hot);
  9644. }
  9645. return err;
  9646. }
  9647. static int tg3_close(struct net_device *dev)
  9648. {
  9649. struct tg3 *tp = netdev_priv(dev);
  9650. if (tp->pcierr_recovery) {
  9651. netdev_err(dev, "Failed to close device. PCI error recovery "
  9652. "in progress\n");
  9653. return -EAGAIN;
  9654. }
  9655. tg3_stop(tp);
  9656. if (pci_device_is_present(tp->pdev)) {
  9657. tg3_power_down_prepare(tp);
  9658. tg3_carrier_off(tp);
  9659. }
  9660. return 0;
  9661. }
  9662. static inline u64 get_stat64(tg3_stat64_t *val)
  9663. {
  9664. return ((u64)val->high << 32) | ((u64)val->low);
  9665. }
  9666. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  9667. {
  9668. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9669. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9670. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  9671. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  9672. u32 val;
  9673. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  9674. tg3_writephy(tp, MII_TG3_TEST1,
  9675. val | MII_TG3_TEST1_CRC_EN);
  9676. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9677. } else
  9678. val = 0;
  9679. tp->phy_crc_errors += val;
  9680. return tp->phy_crc_errors;
  9681. }
  9682. return get_stat64(&hw_stats->rx_fcs_errors);
  9683. }
  9684. #define ESTAT_ADD(member) \
  9685. estats->member = old_estats->member + \
  9686. get_stat64(&hw_stats->member)
  9687. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9688. {
  9689. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9690. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9691. ESTAT_ADD(rx_octets);
  9692. ESTAT_ADD(rx_fragments);
  9693. ESTAT_ADD(rx_ucast_packets);
  9694. ESTAT_ADD(rx_mcast_packets);
  9695. ESTAT_ADD(rx_bcast_packets);
  9696. ESTAT_ADD(rx_fcs_errors);
  9697. ESTAT_ADD(rx_align_errors);
  9698. ESTAT_ADD(rx_xon_pause_rcvd);
  9699. ESTAT_ADD(rx_xoff_pause_rcvd);
  9700. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9701. ESTAT_ADD(rx_xoff_entered);
  9702. ESTAT_ADD(rx_frame_too_long_errors);
  9703. ESTAT_ADD(rx_jabbers);
  9704. ESTAT_ADD(rx_undersize_packets);
  9705. ESTAT_ADD(rx_in_length_errors);
  9706. ESTAT_ADD(rx_out_length_errors);
  9707. ESTAT_ADD(rx_64_or_less_octet_packets);
  9708. ESTAT_ADD(rx_65_to_127_octet_packets);
  9709. ESTAT_ADD(rx_128_to_255_octet_packets);
  9710. ESTAT_ADD(rx_256_to_511_octet_packets);
  9711. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9712. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9713. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9714. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9715. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9716. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9717. ESTAT_ADD(tx_octets);
  9718. ESTAT_ADD(tx_collisions);
  9719. ESTAT_ADD(tx_xon_sent);
  9720. ESTAT_ADD(tx_xoff_sent);
  9721. ESTAT_ADD(tx_flow_control);
  9722. ESTAT_ADD(tx_mac_errors);
  9723. ESTAT_ADD(tx_single_collisions);
  9724. ESTAT_ADD(tx_mult_collisions);
  9725. ESTAT_ADD(tx_deferred);
  9726. ESTAT_ADD(tx_excessive_collisions);
  9727. ESTAT_ADD(tx_late_collisions);
  9728. ESTAT_ADD(tx_collide_2times);
  9729. ESTAT_ADD(tx_collide_3times);
  9730. ESTAT_ADD(tx_collide_4times);
  9731. ESTAT_ADD(tx_collide_5times);
  9732. ESTAT_ADD(tx_collide_6times);
  9733. ESTAT_ADD(tx_collide_7times);
  9734. ESTAT_ADD(tx_collide_8times);
  9735. ESTAT_ADD(tx_collide_9times);
  9736. ESTAT_ADD(tx_collide_10times);
  9737. ESTAT_ADD(tx_collide_11times);
  9738. ESTAT_ADD(tx_collide_12times);
  9739. ESTAT_ADD(tx_collide_13times);
  9740. ESTAT_ADD(tx_collide_14times);
  9741. ESTAT_ADD(tx_collide_15times);
  9742. ESTAT_ADD(tx_ucast_packets);
  9743. ESTAT_ADD(tx_mcast_packets);
  9744. ESTAT_ADD(tx_bcast_packets);
  9745. ESTAT_ADD(tx_carrier_sense_errors);
  9746. ESTAT_ADD(tx_discards);
  9747. ESTAT_ADD(tx_errors);
  9748. ESTAT_ADD(dma_writeq_full);
  9749. ESTAT_ADD(dma_write_prioq_full);
  9750. ESTAT_ADD(rxbds_empty);
  9751. ESTAT_ADD(rx_discards);
  9752. ESTAT_ADD(rx_errors);
  9753. ESTAT_ADD(rx_threshold_hit);
  9754. ESTAT_ADD(dma_readq_full);
  9755. ESTAT_ADD(dma_read_prioq_full);
  9756. ESTAT_ADD(tx_comp_queue_full);
  9757. ESTAT_ADD(ring_set_send_prod_index);
  9758. ESTAT_ADD(ring_status_update);
  9759. ESTAT_ADD(nic_irqs);
  9760. ESTAT_ADD(nic_avoided_irqs);
  9761. ESTAT_ADD(nic_tx_threshold_hit);
  9762. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9763. }
  9764. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9765. {
  9766. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9767. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9768. stats->rx_packets = old_stats->rx_packets +
  9769. get_stat64(&hw_stats->rx_ucast_packets) +
  9770. get_stat64(&hw_stats->rx_mcast_packets) +
  9771. get_stat64(&hw_stats->rx_bcast_packets);
  9772. stats->tx_packets = old_stats->tx_packets +
  9773. get_stat64(&hw_stats->tx_ucast_packets) +
  9774. get_stat64(&hw_stats->tx_mcast_packets) +
  9775. get_stat64(&hw_stats->tx_bcast_packets);
  9776. stats->rx_bytes = old_stats->rx_bytes +
  9777. get_stat64(&hw_stats->rx_octets);
  9778. stats->tx_bytes = old_stats->tx_bytes +
  9779. get_stat64(&hw_stats->tx_octets);
  9780. stats->rx_errors = old_stats->rx_errors +
  9781. get_stat64(&hw_stats->rx_errors);
  9782. stats->tx_errors = old_stats->tx_errors +
  9783. get_stat64(&hw_stats->tx_errors) +
  9784. get_stat64(&hw_stats->tx_mac_errors) +
  9785. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9786. get_stat64(&hw_stats->tx_discards);
  9787. stats->multicast = old_stats->multicast +
  9788. get_stat64(&hw_stats->rx_mcast_packets);
  9789. stats->collisions = old_stats->collisions +
  9790. get_stat64(&hw_stats->tx_collisions);
  9791. stats->rx_length_errors = old_stats->rx_length_errors +
  9792. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9793. get_stat64(&hw_stats->rx_undersize_packets);
  9794. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9795. get_stat64(&hw_stats->rx_align_errors);
  9796. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9797. get_stat64(&hw_stats->tx_discards);
  9798. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9799. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9800. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9801. tg3_calc_crc_errors(tp);
  9802. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9803. get_stat64(&hw_stats->rx_discards);
  9804. stats->rx_dropped = tp->rx_dropped;
  9805. stats->tx_dropped = tp->tx_dropped;
  9806. }
  9807. static int tg3_get_regs_len(struct net_device *dev)
  9808. {
  9809. return TG3_REG_BLK_SIZE;
  9810. }
  9811. static void tg3_get_regs(struct net_device *dev,
  9812. struct ethtool_regs *regs, void *_p)
  9813. {
  9814. struct tg3 *tp = netdev_priv(dev);
  9815. regs->version = 0;
  9816. memset(_p, 0, TG3_REG_BLK_SIZE);
  9817. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9818. return;
  9819. tg3_full_lock(tp, 0);
  9820. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9821. tg3_full_unlock(tp);
  9822. }
  9823. static int tg3_get_eeprom_len(struct net_device *dev)
  9824. {
  9825. struct tg3 *tp = netdev_priv(dev);
  9826. return tp->nvram_size;
  9827. }
  9828. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9829. {
  9830. struct tg3 *tp = netdev_priv(dev);
  9831. int ret, cpmu_restore = 0;
  9832. u8 *pd;
  9833. u32 i, offset, len, b_offset, b_count, cpmu_val = 0;
  9834. __be32 val;
  9835. if (tg3_flag(tp, NO_NVRAM))
  9836. return -EINVAL;
  9837. offset = eeprom->offset;
  9838. len = eeprom->len;
  9839. eeprom->len = 0;
  9840. eeprom->magic = TG3_EEPROM_MAGIC;
  9841. /* Override clock, link aware and link idle modes */
  9842. if (tg3_flag(tp, CPMU_PRESENT)) {
  9843. cpmu_val = tr32(TG3_CPMU_CTRL);
  9844. if (cpmu_val & (CPMU_CTRL_LINK_AWARE_MODE |
  9845. CPMU_CTRL_LINK_IDLE_MODE)) {
  9846. tw32(TG3_CPMU_CTRL, cpmu_val &
  9847. ~(CPMU_CTRL_LINK_AWARE_MODE |
  9848. CPMU_CTRL_LINK_IDLE_MODE));
  9849. cpmu_restore = 1;
  9850. }
  9851. }
  9852. tg3_override_clk(tp);
  9853. if (offset & 3) {
  9854. /* adjustments to start on required 4 byte boundary */
  9855. b_offset = offset & 3;
  9856. b_count = 4 - b_offset;
  9857. if (b_count > len) {
  9858. /* i.e. offset=1 len=2 */
  9859. b_count = len;
  9860. }
  9861. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9862. if (ret)
  9863. goto eeprom_done;
  9864. memcpy(data, ((char *)&val) + b_offset, b_count);
  9865. len -= b_count;
  9866. offset += b_count;
  9867. eeprom->len += b_count;
  9868. }
  9869. /* read bytes up to the last 4 byte boundary */
  9870. pd = &data[eeprom->len];
  9871. for (i = 0; i < (len - (len & 3)); i += 4) {
  9872. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9873. if (ret) {
  9874. if (i)
  9875. i -= 4;
  9876. eeprom->len += i;
  9877. goto eeprom_done;
  9878. }
  9879. memcpy(pd + i, &val, 4);
  9880. if (need_resched()) {
  9881. if (signal_pending(current)) {
  9882. eeprom->len += i;
  9883. ret = -EINTR;
  9884. goto eeprom_done;
  9885. }
  9886. cond_resched();
  9887. }
  9888. }
  9889. eeprom->len += i;
  9890. if (len & 3) {
  9891. /* read last bytes not ending on 4 byte boundary */
  9892. pd = &data[eeprom->len];
  9893. b_count = len & 3;
  9894. b_offset = offset + len - b_count;
  9895. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9896. if (ret)
  9897. goto eeprom_done;
  9898. memcpy(pd, &val, b_count);
  9899. eeprom->len += b_count;
  9900. }
  9901. ret = 0;
  9902. eeprom_done:
  9903. /* Restore clock, link aware and link idle modes */
  9904. tg3_restore_clk(tp);
  9905. if (cpmu_restore)
  9906. tw32(TG3_CPMU_CTRL, cpmu_val);
  9907. return ret;
  9908. }
  9909. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9910. {
  9911. struct tg3 *tp = netdev_priv(dev);
  9912. int ret;
  9913. u32 offset, len, b_offset, odd_len;
  9914. u8 *buf;
  9915. __be32 start = 0, end;
  9916. if (tg3_flag(tp, NO_NVRAM) ||
  9917. eeprom->magic != TG3_EEPROM_MAGIC)
  9918. return -EINVAL;
  9919. offset = eeprom->offset;
  9920. len = eeprom->len;
  9921. if ((b_offset = (offset & 3))) {
  9922. /* adjustments to start on required 4 byte boundary */
  9923. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9924. if (ret)
  9925. return ret;
  9926. len += b_offset;
  9927. offset &= ~3;
  9928. if (len < 4)
  9929. len = 4;
  9930. }
  9931. odd_len = 0;
  9932. if (len & 3) {
  9933. /* adjustments to end on required 4 byte boundary */
  9934. odd_len = 1;
  9935. len = (len + 3) & ~3;
  9936. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9937. if (ret)
  9938. return ret;
  9939. }
  9940. buf = data;
  9941. if (b_offset || odd_len) {
  9942. buf = kmalloc(len, GFP_KERNEL);
  9943. if (!buf)
  9944. return -ENOMEM;
  9945. if (b_offset)
  9946. memcpy(buf, &start, 4);
  9947. if (odd_len)
  9948. memcpy(buf+len-4, &end, 4);
  9949. memcpy(buf + b_offset, data, eeprom->len);
  9950. }
  9951. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9952. if (buf != data)
  9953. kfree(buf);
  9954. return ret;
  9955. }
  9956. static int tg3_get_link_ksettings(struct net_device *dev,
  9957. struct ethtool_link_ksettings *cmd)
  9958. {
  9959. struct tg3 *tp = netdev_priv(dev);
  9960. u32 supported, advertising;
  9961. if (tg3_flag(tp, USE_PHYLIB)) {
  9962. struct phy_device *phydev;
  9963. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9964. return -EAGAIN;
  9965. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  9966. phy_ethtool_ksettings_get(phydev, cmd);
  9967. return 0;
  9968. }
  9969. supported = (SUPPORTED_Autoneg);
  9970. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9971. supported |= (SUPPORTED_1000baseT_Half |
  9972. SUPPORTED_1000baseT_Full);
  9973. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9974. supported |= (SUPPORTED_100baseT_Half |
  9975. SUPPORTED_100baseT_Full |
  9976. SUPPORTED_10baseT_Half |
  9977. SUPPORTED_10baseT_Full |
  9978. SUPPORTED_TP);
  9979. cmd->base.port = PORT_TP;
  9980. } else {
  9981. supported |= SUPPORTED_FIBRE;
  9982. cmd->base.port = PORT_FIBRE;
  9983. }
  9984. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  9985. supported);
  9986. advertising = tp->link_config.advertising;
  9987. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9988. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9989. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9990. advertising |= ADVERTISED_Pause;
  9991. } else {
  9992. advertising |= ADVERTISED_Pause |
  9993. ADVERTISED_Asym_Pause;
  9994. }
  9995. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9996. advertising |= ADVERTISED_Asym_Pause;
  9997. }
  9998. }
  9999. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  10000. advertising);
  10001. if (netif_running(dev) && tp->link_up) {
  10002. cmd->base.speed = tp->link_config.active_speed;
  10003. cmd->base.duplex = tp->link_config.active_duplex;
  10004. ethtool_convert_legacy_u32_to_link_mode(
  10005. cmd->link_modes.lp_advertising,
  10006. tp->link_config.rmt_adv);
  10007. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  10008. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  10009. cmd->base.eth_tp_mdix = ETH_TP_MDI_X;
  10010. else
  10011. cmd->base.eth_tp_mdix = ETH_TP_MDI;
  10012. }
  10013. } else {
  10014. cmd->base.speed = SPEED_UNKNOWN;
  10015. cmd->base.duplex = DUPLEX_UNKNOWN;
  10016. cmd->base.eth_tp_mdix = ETH_TP_MDI_INVALID;
  10017. }
  10018. cmd->base.phy_address = tp->phy_addr;
  10019. cmd->base.autoneg = tp->link_config.autoneg;
  10020. return 0;
  10021. }
  10022. static int tg3_set_link_ksettings(struct net_device *dev,
  10023. const struct ethtool_link_ksettings *cmd)
  10024. {
  10025. struct tg3 *tp = netdev_priv(dev);
  10026. u32 speed = cmd->base.speed;
  10027. u32 advertising;
  10028. if (tg3_flag(tp, USE_PHYLIB)) {
  10029. struct phy_device *phydev;
  10030. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10031. return -EAGAIN;
  10032. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  10033. return phy_ethtool_ksettings_set(phydev, cmd);
  10034. }
  10035. if (cmd->base.autoneg != AUTONEG_ENABLE &&
  10036. cmd->base.autoneg != AUTONEG_DISABLE)
  10037. return -EINVAL;
  10038. if (cmd->base.autoneg == AUTONEG_DISABLE &&
  10039. cmd->base.duplex != DUPLEX_FULL &&
  10040. cmd->base.duplex != DUPLEX_HALF)
  10041. return -EINVAL;
  10042. ethtool_convert_link_mode_to_legacy_u32(&advertising,
  10043. cmd->link_modes.advertising);
  10044. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  10045. u32 mask = ADVERTISED_Autoneg |
  10046. ADVERTISED_Pause |
  10047. ADVERTISED_Asym_Pause;
  10048. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10049. mask |= ADVERTISED_1000baseT_Half |
  10050. ADVERTISED_1000baseT_Full;
  10051. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10052. mask |= ADVERTISED_100baseT_Half |
  10053. ADVERTISED_100baseT_Full |
  10054. ADVERTISED_10baseT_Half |
  10055. ADVERTISED_10baseT_Full |
  10056. ADVERTISED_TP;
  10057. else
  10058. mask |= ADVERTISED_FIBRE;
  10059. if (advertising & ~mask)
  10060. return -EINVAL;
  10061. mask &= (ADVERTISED_1000baseT_Half |
  10062. ADVERTISED_1000baseT_Full |
  10063. ADVERTISED_100baseT_Half |
  10064. ADVERTISED_100baseT_Full |
  10065. ADVERTISED_10baseT_Half |
  10066. ADVERTISED_10baseT_Full);
  10067. advertising &= mask;
  10068. } else {
  10069. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  10070. if (speed != SPEED_1000)
  10071. return -EINVAL;
  10072. if (cmd->base.duplex != DUPLEX_FULL)
  10073. return -EINVAL;
  10074. } else {
  10075. if (speed != SPEED_100 &&
  10076. speed != SPEED_10)
  10077. return -EINVAL;
  10078. }
  10079. }
  10080. tg3_full_lock(tp, 0);
  10081. tp->link_config.autoneg = cmd->base.autoneg;
  10082. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  10083. tp->link_config.advertising = (advertising |
  10084. ADVERTISED_Autoneg);
  10085. tp->link_config.speed = SPEED_UNKNOWN;
  10086. tp->link_config.duplex = DUPLEX_UNKNOWN;
  10087. } else {
  10088. tp->link_config.advertising = 0;
  10089. tp->link_config.speed = speed;
  10090. tp->link_config.duplex = cmd->base.duplex;
  10091. }
  10092. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10093. tg3_warn_mgmt_link_flap(tp);
  10094. if (netif_running(dev))
  10095. tg3_setup_phy(tp, true);
  10096. tg3_full_unlock(tp);
  10097. return 0;
  10098. }
  10099. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  10100. {
  10101. struct tg3 *tp = netdev_priv(dev);
  10102. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  10103. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  10104. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  10105. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  10106. }
  10107. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  10108. {
  10109. struct tg3 *tp = netdev_priv(dev);
  10110. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  10111. wol->supported = WAKE_MAGIC;
  10112. else
  10113. wol->supported = 0;
  10114. wol->wolopts = 0;
  10115. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  10116. wol->wolopts = WAKE_MAGIC;
  10117. memset(&wol->sopass, 0, sizeof(wol->sopass));
  10118. }
  10119. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  10120. {
  10121. struct tg3 *tp = netdev_priv(dev);
  10122. struct device *dp = &tp->pdev->dev;
  10123. if (wol->wolopts & ~WAKE_MAGIC)
  10124. return -EINVAL;
  10125. if ((wol->wolopts & WAKE_MAGIC) &&
  10126. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  10127. return -EINVAL;
  10128. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  10129. if (device_may_wakeup(dp))
  10130. tg3_flag_set(tp, WOL_ENABLE);
  10131. else
  10132. tg3_flag_clear(tp, WOL_ENABLE);
  10133. return 0;
  10134. }
  10135. static u32 tg3_get_msglevel(struct net_device *dev)
  10136. {
  10137. struct tg3 *tp = netdev_priv(dev);
  10138. return tp->msg_enable;
  10139. }
  10140. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  10141. {
  10142. struct tg3 *tp = netdev_priv(dev);
  10143. tp->msg_enable = value;
  10144. }
  10145. static int tg3_nway_reset(struct net_device *dev)
  10146. {
  10147. struct tg3 *tp = netdev_priv(dev);
  10148. int r;
  10149. if (!netif_running(dev))
  10150. return -EAGAIN;
  10151. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10152. return -EINVAL;
  10153. tg3_warn_mgmt_link_flap(tp);
  10154. if (tg3_flag(tp, USE_PHYLIB)) {
  10155. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10156. return -EAGAIN;
  10157. r = phy_start_aneg(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  10158. } else {
  10159. u32 bmcr;
  10160. spin_lock_bh(&tp->lock);
  10161. r = -EINVAL;
  10162. tg3_readphy(tp, MII_BMCR, &bmcr);
  10163. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  10164. ((bmcr & BMCR_ANENABLE) ||
  10165. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  10166. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  10167. BMCR_ANENABLE);
  10168. r = 0;
  10169. }
  10170. spin_unlock_bh(&tp->lock);
  10171. }
  10172. return r;
  10173. }
  10174. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  10175. {
  10176. struct tg3 *tp = netdev_priv(dev);
  10177. ering->rx_max_pending = tp->rx_std_ring_mask;
  10178. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10179. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  10180. else
  10181. ering->rx_jumbo_max_pending = 0;
  10182. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  10183. ering->rx_pending = tp->rx_pending;
  10184. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10185. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  10186. else
  10187. ering->rx_jumbo_pending = 0;
  10188. ering->tx_pending = tp->napi[0].tx_pending;
  10189. }
  10190. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  10191. {
  10192. struct tg3 *tp = netdev_priv(dev);
  10193. int i, irq_sync = 0, err = 0;
  10194. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  10195. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  10196. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  10197. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  10198. (tg3_flag(tp, TSO_BUG) &&
  10199. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  10200. return -EINVAL;
  10201. if (netif_running(dev)) {
  10202. tg3_phy_stop(tp);
  10203. tg3_netif_stop(tp);
  10204. irq_sync = 1;
  10205. }
  10206. tg3_full_lock(tp, irq_sync);
  10207. tp->rx_pending = ering->rx_pending;
  10208. if (tg3_flag(tp, MAX_RXPEND_64) &&
  10209. tp->rx_pending > 63)
  10210. tp->rx_pending = 63;
  10211. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10212. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  10213. for (i = 0; i < tp->irq_max; i++)
  10214. tp->napi[i].tx_pending = ering->tx_pending;
  10215. if (netif_running(dev)) {
  10216. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10217. err = tg3_restart_hw(tp, false);
  10218. if (!err)
  10219. tg3_netif_start(tp);
  10220. }
  10221. tg3_full_unlock(tp);
  10222. if (irq_sync && !err)
  10223. tg3_phy_start(tp);
  10224. return err;
  10225. }
  10226. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10227. {
  10228. struct tg3 *tp = netdev_priv(dev);
  10229. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  10230. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  10231. epause->rx_pause = 1;
  10232. else
  10233. epause->rx_pause = 0;
  10234. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  10235. epause->tx_pause = 1;
  10236. else
  10237. epause->tx_pause = 0;
  10238. }
  10239. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10240. {
  10241. struct tg3 *tp = netdev_priv(dev);
  10242. int err = 0;
  10243. if (tp->link_config.autoneg == AUTONEG_ENABLE)
  10244. tg3_warn_mgmt_link_flap(tp);
  10245. if (tg3_flag(tp, USE_PHYLIB)) {
  10246. u32 newadv;
  10247. struct phy_device *phydev;
  10248. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  10249. if (!(phydev->supported & SUPPORTED_Pause) ||
  10250. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  10251. (epause->rx_pause != epause->tx_pause)))
  10252. return -EINVAL;
  10253. tp->link_config.flowctrl = 0;
  10254. if (epause->rx_pause) {
  10255. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10256. if (epause->tx_pause) {
  10257. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10258. newadv = ADVERTISED_Pause;
  10259. } else
  10260. newadv = ADVERTISED_Pause |
  10261. ADVERTISED_Asym_Pause;
  10262. } else if (epause->tx_pause) {
  10263. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10264. newadv = ADVERTISED_Asym_Pause;
  10265. } else
  10266. newadv = 0;
  10267. if (epause->autoneg)
  10268. tg3_flag_set(tp, PAUSE_AUTONEG);
  10269. else
  10270. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10271. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  10272. u32 oldadv = phydev->advertising &
  10273. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  10274. if (oldadv != newadv) {
  10275. phydev->advertising &=
  10276. ~(ADVERTISED_Pause |
  10277. ADVERTISED_Asym_Pause);
  10278. phydev->advertising |= newadv;
  10279. if (phydev->autoneg) {
  10280. /*
  10281. * Always renegotiate the link to
  10282. * inform our link partner of our
  10283. * flow control settings, even if the
  10284. * flow control is forced. Let
  10285. * tg3_adjust_link() do the final
  10286. * flow control setup.
  10287. */
  10288. return phy_start_aneg(phydev);
  10289. }
  10290. }
  10291. if (!epause->autoneg)
  10292. tg3_setup_flow_control(tp, 0, 0);
  10293. } else {
  10294. tp->link_config.advertising &=
  10295. ~(ADVERTISED_Pause |
  10296. ADVERTISED_Asym_Pause);
  10297. tp->link_config.advertising |= newadv;
  10298. }
  10299. } else {
  10300. int irq_sync = 0;
  10301. if (netif_running(dev)) {
  10302. tg3_netif_stop(tp);
  10303. irq_sync = 1;
  10304. }
  10305. tg3_full_lock(tp, irq_sync);
  10306. if (epause->autoneg)
  10307. tg3_flag_set(tp, PAUSE_AUTONEG);
  10308. else
  10309. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10310. if (epause->rx_pause)
  10311. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10312. else
  10313. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  10314. if (epause->tx_pause)
  10315. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10316. else
  10317. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  10318. if (netif_running(dev)) {
  10319. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10320. err = tg3_restart_hw(tp, false);
  10321. if (!err)
  10322. tg3_netif_start(tp);
  10323. }
  10324. tg3_full_unlock(tp);
  10325. }
  10326. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10327. return err;
  10328. }
  10329. static int tg3_get_sset_count(struct net_device *dev, int sset)
  10330. {
  10331. switch (sset) {
  10332. case ETH_SS_TEST:
  10333. return TG3_NUM_TEST;
  10334. case ETH_SS_STATS:
  10335. return TG3_NUM_STATS;
  10336. default:
  10337. return -EOPNOTSUPP;
  10338. }
  10339. }
  10340. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  10341. u32 *rules __always_unused)
  10342. {
  10343. struct tg3 *tp = netdev_priv(dev);
  10344. if (!tg3_flag(tp, SUPPORT_MSIX))
  10345. return -EOPNOTSUPP;
  10346. switch (info->cmd) {
  10347. case ETHTOOL_GRXRINGS:
  10348. if (netif_running(tp->dev))
  10349. info->data = tp->rxq_cnt;
  10350. else {
  10351. info->data = num_online_cpus();
  10352. if (info->data > TG3_RSS_MAX_NUM_QS)
  10353. info->data = TG3_RSS_MAX_NUM_QS;
  10354. }
  10355. return 0;
  10356. default:
  10357. return -EOPNOTSUPP;
  10358. }
  10359. }
  10360. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  10361. {
  10362. u32 size = 0;
  10363. struct tg3 *tp = netdev_priv(dev);
  10364. if (tg3_flag(tp, SUPPORT_MSIX))
  10365. size = TG3_RSS_INDIR_TBL_SIZE;
  10366. return size;
  10367. }
  10368. static int tg3_get_rxfh(struct net_device *dev, u32 *indir, u8 *key, u8 *hfunc)
  10369. {
  10370. struct tg3 *tp = netdev_priv(dev);
  10371. int i;
  10372. if (hfunc)
  10373. *hfunc = ETH_RSS_HASH_TOP;
  10374. if (!indir)
  10375. return 0;
  10376. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10377. indir[i] = tp->rss_ind_tbl[i];
  10378. return 0;
  10379. }
  10380. static int tg3_set_rxfh(struct net_device *dev, const u32 *indir, const u8 *key,
  10381. const u8 hfunc)
  10382. {
  10383. struct tg3 *tp = netdev_priv(dev);
  10384. size_t i;
  10385. /* We require at least one supported parameter to be changed and no
  10386. * change in any of the unsupported parameters
  10387. */
  10388. if (key ||
  10389. (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
  10390. return -EOPNOTSUPP;
  10391. if (!indir)
  10392. return 0;
  10393. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10394. tp->rss_ind_tbl[i] = indir[i];
  10395. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  10396. return 0;
  10397. /* It is legal to write the indirection
  10398. * table while the device is running.
  10399. */
  10400. tg3_full_lock(tp, 0);
  10401. tg3_rss_write_indir_tbl(tp);
  10402. tg3_full_unlock(tp);
  10403. return 0;
  10404. }
  10405. static void tg3_get_channels(struct net_device *dev,
  10406. struct ethtool_channels *channel)
  10407. {
  10408. struct tg3 *tp = netdev_priv(dev);
  10409. u32 deflt_qs = netif_get_num_default_rss_queues();
  10410. channel->max_rx = tp->rxq_max;
  10411. channel->max_tx = tp->txq_max;
  10412. if (netif_running(dev)) {
  10413. channel->rx_count = tp->rxq_cnt;
  10414. channel->tx_count = tp->txq_cnt;
  10415. } else {
  10416. if (tp->rxq_req)
  10417. channel->rx_count = tp->rxq_req;
  10418. else
  10419. channel->rx_count = min(deflt_qs, tp->rxq_max);
  10420. if (tp->txq_req)
  10421. channel->tx_count = tp->txq_req;
  10422. else
  10423. channel->tx_count = min(deflt_qs, tp->txq_max);
  10424. }
  10425. }
  10426. static int tg3_set_channels(struct net_device *dev,
  10427. struct ethtool_channels *channel)
  10428. {
  10429. struct tg3 *tp = netdev_priv(dev);
  10430. if (!tg3_flag(tp, SUPPORT_MSIX))
  10431. return -EOPNOTSUPP;
  10432. if (channel->rx_count > tp->rxq_max ||
  10433. channel->tx_count > tp->txq_max)
  10434. return -EINVAL;
  10435. tp->rxq_req = channel->rx_count;
  10436. tp->txq_req = channel->tx_count;
  10437. if (!netif_running(dev))
  10438. return 0;
  10439. tg3_stop(tp);
  10440. tg3_carrier_off(tp);
  10441. tg3_start(tp, true, false, false);
  10442. return 0;
  10443. }
  10444. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  10445. {
  10446. switch (stringset) {
  10447. case ETH_SS_STATS:
  10448. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  10449. break;
  10450. case ETH_SS_TEST:
  10451. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  10452. break;
  10453. default:
  10454. WARN_ON(1); /* we need a WARN() */
  10455. break;
  10456. }
  10457. }
  10458. static int tg3_set_phys_id(struct net_device *dev,
  10459. enum ethtool_phys_id_state state)
  10460. {
  10461. struct tg3 *tp = netdev_priv(dev);
  10462. if (!netif_running(tp->dev))
  10463. return -EAGAIN;
  10464. switch (state) {
  10465. case ETHTOOL_ID_ACTIVE:
  10466. return 1; /* cycle on/off once per second */
  10467. case ETHTOOL_ID_ON:
  10468. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10469. LED_CTRL_1000MBPS_ON |
  10470. LED_CTRL_100MBPS_ON |
  10471. LED_CTRL_10MBPS_ON |
  10472. LED_CTRL_TRAFFIC_OVERRIDE |
  10473. LED_CTRL_TRAFFIC_BLINK |
  10474. LED_CTRL_TRAFFIC_LED);
  10475. break;
  10476. case ETHTOOL_ID_OFF:
  10477. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10478. LED_CTRL_TRAFFIC_OVERRIDE);
  10479. break;
  10480. case ETHTOOL_ID_INACTIVE:
  10481. tw32(MAC_LED_CTRL, tp->led_ctrl);
  10482. break;
  10483. }
  10484. return 0;
  10485. }
  10486. static void tg3_get_ethtool_stats(struct net_device *dev,
  10487. struct ethtool_stats *estats, u64 *tmp_stats)
  10488. {
  10489. struct tg3 *tp = netdev_priv(dev);
  10490. if (tp->hw_stats)
  10491. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  10492. else
  10493. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  10494. }
  10495. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  10496. {
  10497. int i;
  10498. __be32 *buf;
  10499. u32 offset = 0, len = 0;
  10500. u32 magic, val;
  10501. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  10502. return NULL;
  10503. if (magic == TG3_EEPROM_MAGIC) {
  10504. for (offset = TG3_NVM_DIR_START;
  10505. offset < TG3_NVM_DIR_END;
  10506. offset += TG3_NVM_DIRENT_SIZE) {
  10507. if (tg3_nvram_read(tp, offset, &val))
  10508. return NULL;
  10509. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  10510. TG3_NVM_DIRTYPE_EXTVPD)
  10511. break;
  10512. }
  10513. if (offset != TG3_NVM_DIR_END) {
  10514. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  10515. if (tg3_nvram_read(tp, offset + 4, &offset))
  10516. return NULL;
  10517. offset = tg3_nvram_logical_addr(tp, offset);
  10518. }
  10519. }
  10520. if (!offset || !len) {
  10521. offset = TG3_NVM_VPD_OFF;
  10522. len = TG3_NVM_VPD_LEN;
  10523. }
  10524. buf = kmalloc(len, GFP_KERNEL);
  10525. if (buf == NULL)
  10526. return NULL;
  10527. if (magic == TG3_EEPROM_MAGIC) {
  10528. for (i = 0; i < len; i += 4) {
  10529. /* The data is in little-endian format in NVRAM.
  10530. * Use the big-endian read routines to preserve
  10531. * the byte order as it exists in NVRAM.
  10532. */
  10533. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  10534. goto error;
  10535. }
  10536. } else {
  10537. u8 *ptr;
  10538. ssize_t cnt;
  10539. unsigned int pos = 0;
  10540. ptr = (u8 *)&buf[0];
  10541. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  10542. cnt = pci_read_vpd(tp->pdev, pos,
  10543. len - pos, ptr);
  10544. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10545. cnt = 0;
  10546. else if (cnt < 0)
  10547. goto error;
  10548. }
  10549. if (pos != len)
  10550. goto error;
  10551. }
  10552. *vpdlen = len;
  10553. return buf;
  10554. error:
  10555. kfree(buf);
  10556. return NULL;
  10557. }
  10558. #define NVRAM_TEST_SIZE 0x100
  10559. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  10560. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  10561. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  10562. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  10563. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  10564. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  10565. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  10566. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  10567. static int tg3_test_nvram(struct tg3 *tp)
  10568. {
  10569. u32 csum, magic, len;
  10570. __be32 *buf;
  10571. int i, j, k, err = 0, size;
  10572. if (tg3_flag(tp, NO_NVRAM))
  10573. return 0;
  10574. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10575. return -EIO;
  10576. if (magic == TG3_EEPROM_MAGIC)
  10577. size = NVRAM_TEST_SIZE;
  10578. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  10579. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  10580. TG3_EEPROM_SB_FORMAT_1) {
  10581. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  10582. case TG3_EEPROM_SB_REVISION_0:
  10583. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  10584. break;
  10585. case TG3_EEPROM_SB_REVISION_2:
  10586. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  10587. break;
  10588. case TG3_EEPROM_SB_REVISION_3:
  10589. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  10590. break;
  10591. case TG3_EEPROM_SB_REVISION_4:
  10592. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  10593. break;
  10594. case TG3_EEPROM_SB_REVISION_5:
  10595. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  10596. break;
  10597. case TG3_EEPROM_SB_REVISION_6:
  10598. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  10599. break;
  10600. default:
  10601. return -EIO;
  10602. }
  10603. } else
  10604. return 0;
  10605. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10606. size = NVRAM_SELFBOOT_HW_SIZE;
  10607. else
  10608. return -EIO;
  10609. buf = kmalloc(size, GFP_KERNEL);
  10610. if (buf == NULL)
  10611. return -ENOMEM;
  10612. err = -EIO;
  10613. for (i = 0, j = 0; i < size; i += 4, j++) {
  10614. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  10615. if (err)
  10616. break;
  10617. }
  10618. if (i < size)
  10619. goto out;
  10620. /* Selfboot format */
  10621. magic = be32_to_cpu(buf[0]);
  10622. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  10623. TG3_EEPROM_MAGIC_FW) {
  10624. u8 *buf8 = (u8 *) buf, csum8 = 0;
  10625. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  10626. TG3_EEPROM_SB_REVISION_2) {
  10627. /* For rev 2, the csum doesn't include the MBA. */
  10628. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  10629. csum8 += buf8[i];
  10630. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  10631. csum8 += buf8[i];
  10632. } else {
  10633. for (i = 0; i < size; i++)
  10634. csum8 += buf8[i];
  10635. }
  10636. if (csum8 == 0) {
  10637. err = 0;
  10638. goto out;
  10639. }
  10640. err = -EIO;
  10641. goto out;
  10642. }
  10643. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  10644. TG3_EEPROM_MAGIC_HW) {
  10645. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  10646. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  10647. u8 *buf8 = (u8 *) buf;
  10648. /* Separate the parity bits and the data bytes. */
  10649. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  10650. if ((i == 0) || (i == 8)) {
  10651. int l;
  10652. u8 msk;
  10653. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  10654. parity[k++] = buf8[i] & msk;
  10655. i++;
  10656. } else if (i == 16) {
  10657. int l;
  10658. u8 msk;
  10659. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  10660. parity[k++] = buf8[i] & msk;
  10661. i++;
  10662. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  10663. parity[k++] = buf8[i] & msk;
  10664. i++;
  10665. }
  10666. data[j++] = buf8[i];
  10667. }
  10668. err = -EIO;
  10669. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  10670. u8 hw8 = hweight8(data[i]);
  10671. if ((hw8 & 0x1) && parity[i])
  10672. goto out;
  10673. else if (!(hw8 & 0x1) && !parity[i])
  10674. goto out;
  10675. }
  10676. err = 0;
  10677. goto out;
  10678. }
  10679. err = -EIO;
  10680. /* Bootstrap checksum at offset 0x10 */
  10681. csum = calc_crc((unsigned char *) buf, 0x10);
  10682. if (csum != le32_to_cpu(buf[0x10/4]))
  10683. goto out;
  10684. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  10685. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  10686. if (csum != le32_to_cpu(buf[0xfc/4]))
  10687. goto out;
  10688. kfree(buf);
  10689. buf = tg3_vpd_readblock(tp, &len);
  10690. if (!buf)
  10691. return -ENOMEM;
  10692. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  10693. if (i > 0) {
  10694. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  10695. if (j < 0)
  10696. goto out;
  10697. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  10698. goto out;
  10699. i += PCI_VPD_LRDT_TAG_SIZE;
  10700. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  10701. PCI_VPD_RO_KEYWORD_CHKSUM);
  10702. if (j > 0) {
  10703. u8 csum8 = 0;
  10704. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10705. for (i = 0; i <= j; i++)
  10706. csum8 += ((u8 *)buf)[i];
  10707. if (csum8)
  10708. goto out;
  10709. }
  10710. }
  10711. err = 0;
  10712. out:
  10713. kfree(buf);
  10714. return err;
  10715. }
  10716. #define TG3_SERDES_TIMEOUT_SEC 2
  10717. #define TG3_COPPER_TIMEOUT_SEC 6
  10718. static int tg3_test_link(struct tg3 *tp)
  10719. {
  10720. int i, max;
  10721. if (!netif_running(tp->dev))
  10722. return -ENODEV;
  10723. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10724. max = TG3_SERDES_TIMEOUT_SEC;
  10725. else
  10726. max = TG3_COPPER_TIMEOUT_SEC;
  10727. for (i = 0; i < max; i++) {
  10728. if (tp->link_up)
  10729. return 0;
  10730. if (msleep_interruptible(1000))
  10731. break;
  10732. }
  10733. return -EIO;
  10734. }
  10735. /* Only test the commonly used registers */
  10736. static int tg3_test_registers(struct tg3 *tp)
  10737. {
  10738. int i, is_5705, is_5750;
  10739. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10740. static struct {
  10741. u16 offset;
  10742. u16 flags;
  10743. #define TG3_FL_5705 0x1
  10744. #define TG3_FL_NOT_5705 0x2
  10745. #define TG3_FL_NOT_5788 0x4
  10746. #define TG3_FL_NOT_5750 0x8
  10747. u32 read_mask;
  10748. u32 write_mask;
  10749. } reg_tbl[] = {
  10750. /* MAC Control Registers */
  10751. { MAC_MODE, TG3_FL_NOT_5705,
  10752. 0x00000000, 0x00ef6f8c },
  10753. { MAC_MODE, TG3_FL_5705,
  10754. 0x00000000, 0x01ef6b8c },
  10755. { MAC_STATUS, TG3_FL_NOT_5705,
  10756. 0x03800107, 0x00000000 },
  10757. { MAC_STATUS, TG3_FL_5705,
  10758. 0x03800100, 0x00000000 },
  10759. { MAC_ADDR_0_HIGH, 0x0000,
  10760. 0x00000000, 0x0000ffff },
  10761. { MAC_ADDR_0_LOW, 0x0000,
  10762. 0x00000000, 0xffffffff },
  10763. { MAC_RX_MTU_SIZE, 0x0000,
  10764. 0x00000000, 0x0000ffff },
  10765. { MAC_TX_MODE, 0x0000,
  10766. 0x00000000, 0x00000070 },
  10767. { MAC_TX_LENGTHS, 0x0000,
  10768. 0x00000000, 0x00003fff },
  10769. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10770. 0x00000000, 0x000007fc },
  10771. { MAC_RX_MODE, TG3_FL_5705,
  10772. 0x00000000, 0x000007dc },
  10773. { MAC_HASH_REG_0, 0x0000,
  10774. 0x00000000, 0xffffffff },
  10775. { MAC_HASH_REG_1, 0x0000,
  10776. 0x00000000, 0xffffffff },
  10777. { MAC_HASH_REG_2, 0x0000,
  10778. 0x00000000, 0xffffffff },
  10779. { MAC_HASH_REG_3, 0x0000,
  10780. 0x00000000, 0xffffffff },
  10781. /* Receive Data and Receive BD Initiator Control Registers. */
  10782. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10783. 0x00000000, 0xffffffff },
  10784. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10785. 0x00000000, 0xffffffff },
  10786. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10787. 0x00000000, 0x00000003 },
  10788. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10789. 0x00000000, 0xffffffff },
  10790. { RCVDBDI_STD_BD+0, 0x0000,
  10791. 0x00000000, 0xffffffff },
  10792. { RCVDBDI_STD_BD+4, 0x0000,
  10793. 0x00000000, 0xffffffff },
  10794. { RCVDBDI_STD_BD+8, 0x0000,
  10795. 0x00000000, 0xffff0002 },
  10796. { RCVDBDI_STD_BD+0xc, 0x0000,
  10797. 0x00000000, 0xffffffff },
  10798. /* Receive BD Initiator Control Registers. */
  10799. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10800. 0x00000000, 0xffffffff },
  10801. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10802. 0x00000000, 0x000003ff },
  10803. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10804. 0x00000000, 0xffffffff },
  10805. /* Host Coalescing Control Registers. */
  10806. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10807. 0x00000000, 0x00000004 },
  10808. { HOSTCC_MODE, TG3_FL_5705,
  10809. 0x00000000, 0x000000f6 },
  10810. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10811. 0x00000000, 0xffffffff },
  10812. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10813. 0x00000000, 0x000003ff },
  10814. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10815. 0x00000000, 0xffffffff },
  10816. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10817. 0x00000000, 0x000003ff },
  10818. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10819. 0x00000000, 0xffffffff },
  10820. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10821. 0x00000000, 0x000000ff },
  10822. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10823. 0x00000000, 0xffffffff },
  10824. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10825. 0x00000000, 0x000000ff },
  10826. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10827. 0x00000000, 0xffffffff },
  10828. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10829. 0x00000000, 0xffffffff },
  10830. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10831. 0x00000000, 0xffffffff },
  10832. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10833. 0x00000000, 0x000000ff },
  10834. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10835. 0x00000000, 0xffffffff },
  10836. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10837. 0x00000000, 0x000000ff },
  10838. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10839. 0x00000000, 0xffffffff },
  10840. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10841. 0x00000000, 0xffffffff },
  10842. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10843. 0x00000000, 0xffffffff },
  10844. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10845. 0x00000000, 0xffffffff },
  10846. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10847. 0x00000000, 0xffffffff },
  10848. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10849. 0xffffffff, 0x00000000 },
  10850. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10851. 0xffffffff, 0x00000000 },
  10852. /* Buffer Manager Control Registers. */
  10853. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10854. 0x00000000, 0x007fff80 },
  10855. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10856. 0x00000000, 0x007fffff },
  10857. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10858. 0x00000000, 0x0000003f },
  10859. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10860. 0x00000000, 0x000001ff },
  10861. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10862. 0x00000000, 0x000001ff },
  10863. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10864. 0xffffffff, 0x00000000 },
  10865. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10866. 0xffffffff, 0x00000000 },
  10867. /* Mailbox Registers */
  10868. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10869. 0x00000000, 0x000001ff },
  10870. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10871. 0x00000000, 0x000001ff },
  10872. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10873. 0x00000000, 0x000007ff },
  10874. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10875. 0x00000000, 0x000001ff },
  10876. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10877. };
  10878. is_5705 = is_5750 = 0;
  10879. if (tg3_flag(tp, 5705_PLUS)) {
  10880. is_5705 = 1;
  10881. if (tg3_flag(tp, 5750_PLUS))
  10882. is_5750 = 1;
  10883. }
  10884. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10885. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10886. continue;
  10887. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10888. continue;
  10889. if (tg3_flag(tp, IS_5788) &&
  10890. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10891. continue;
  10892. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10893. continue;
  10894. offset = (u32) reg_tbl[i].offset;
  10895. read_mask = reg_tbl[i].read_mask;
  10896. write_mask = reg_tbl[i].write_mask;
  10897. /* Save the original register content */
  10898. save_val = tr32(offset);
  10899. /* Determine the read-only value. */
  10900. read_val = save_val & read_mask;
  10901. /* Write zero to the register, then make sure the read-only bits
  10902. * are not changed and the read/write bits are all zeros.
  10903. */
  10904. tw32(offset, 0);
  10905. val = tr32(offset);
  10906. /* Test the read-only and read/write bits. */
  10907. if (((val & read_mask) != read_val) || (val & write_mask))
  10908. goto out;
  10909. /* Write ones to all the bits defined by RdMask and WrMask, then
  10910. * make sure the read-only bits are not changed and the
  10911. * read/write bits are all ones.
  10912. */
  10913. tw32(offset, read_mask | write_mask);
  10914. val = tr32(offset);
  10915. /* Test the read-only bits. */
  10916. if ((val & read_mask) != read_val)
  10917. goto out;
  10918. /* Test the read/write bits. */
  10919. if ((val & write_mask) != write_mask)
  10920. goto out;
  10921. tw32(offset, save_val);
  10922. }
  10923. return 0;
  10924. out:
  10925. if (netif_msg_hw(tp))
  10926. netdev_err(tp->dev,
  10927. "Register test failed at offset %x\n", offset);
  10928. tw32(offset, save_val);
  10929. return -EIO;
  10930. }
  10931. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10932. {
  10933. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10934. int i;
  10935. u32 j;
  10936. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10937. for (j = 0; j < len; j += 4) {
  10938. u32 val;
  10939. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10940. tg3_read_mem(tp, offset + j, &val);
  10941. if (val != test_pattern[i])
  10942. return -EIO;
  10943. }
  10944. }
  10945. return 0;
  10946. }
  10947. static int tg3_test_memory(struct tg3 *tp)
  10948. {
  10949. static struct mem_entry {
  10950. u32 offset;
  10951. u32 len;
  10952. } mem_tbl_570x[] = {
  10953. { 0x00000000, 0x00b50},
  10954. { 0x00002000, 0x1c000},
  10955. { 0xffffffff, 0x00000}
  10956. }, mem_tbl_5705[] = {
  10957. { 0x00000100, 0x0000c},
  10958. { 0x00000200, 0x00008},
  10959. { 0x00004000, 0x00800},
  10960. { 0x00006000, 0x01000},
  10961. { 0x00008000, 0x02000},
  10962. { 0x00010000, 0x0e000},
  10963. { 0xffffffff, 0x00000}
  10964. }, mem_tbl_5755[] = {
  10965. { 0x00000200, 0x00008},
  10966. { 0x00004000, 0x00800},
  10967. { 0x00006000, 0x00800},
  10968. { 0x00008000, 0x02000},
  10969. { 0x00010000, 0x0c000},
  10970. { 0xffffffff, 0x00000}
  10971. }, mem_tbl_5906[] = {
  10972. { 0x00000200, 0x00008},
  10973. { 0x00004000, 0x00400},
  10974. { 0x00006000, 0x00400},
  10975. { 0x00008000, 0x01000},
  10976. { 0x00010000, 0x01000},
  10977. { 0xffffffff, 0x00000}
  10978. }, mem_tbl_5717[] = {
  10979. { 0x00000200, 0x00008},
  10980. { 0x00010000, 0x0a000},
  10981. { 0x00020000, 0x13c00},
  10982. { 0xffffffff, 0x00000}
  10983. }, mem_tbl_57765[] = {
  10984. { 0x00000200, 0x00008},
  10985. { 0x00004000, 0x00800},
  10986. { 0x00006000, 0x09800},
  10987. { 0x00010000, 0x0a000},
  10988. { 0xffffffff, 0x00000}
  10989. };
  10990. struct mem_entry *mem_tbl;
  10991. int err = 0;
  10992. int i;
  10993. if (tg3_flag(tp, 5717_PLUS))
  10994. mem_tbl = mem_tbl_5717;
  10995. else if (tg3_flag(tp, 57765_CLASS) ||
  10996. tg3_asic_rev(tp) == ASIC_REV_5762)
  10997. mem_tbl = mem_tbl_57765;
  10998. else if (tg3_flag(tp, 5755_PLUS))
  10999. mem_tbl = mem_tbl_5755;
  11000. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  11001. mem_tbl = mem_tbl_5906;
  11002. else if (tg3_flag(tp, 5705_PLUS))
  11003. mem_tbl = mem_tbl_5705;
  11004. else
  11005. mem_tbl = mem_tbl_570x;
  11006. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  11007. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  11008. if (err)
  11009. break;
  11010. }
  11011. return err;
  11012. }
  11013. #define TG3_TSO_MSS 500
  11014. #define TG3_TSO_IP_HDR_LEN 20
  11015. #define TG3_TSO_TCP_HDR_LEN 20
  11016. #define TG3_TSO_TCP_OPT_LEN 12
  11017. static const u8 tg3_tso_header[] = {
  11018. 0x08, 0x00,
  11019. 0x45, 0x00, 0x00, 0x00,
  11020. 0x00, 0x00, 0x40, 0x00,
  11021. 0x40, 0x06, 0x00, 0x00,
  11022. 0x0a, 0x00, 0x00, 0x01,
  11023. 0x0a, 0x00, 0x00, 0x02,
  11024. 0x0d, 0x00, 0xe0, 0x00,
  11025. 0x00, 0x00, 0x01, 0x00,
  11026. 0x00, 0x00, 0x02, 0x00,
  11027. 0x80, 0x10, 0x10, 0x00,
  11028. 0x14, 0x09, 0x00, 0x00,
  11029. 0x01, 0x01, 0x08, 0x0a,
  11030. 0x11, 0x11, 0x11, 0x11,
  11031. 0x11, 0x11, 0x11, 0x11,
  11032. };
  11033. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  11034. {
  11035. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  11036. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  11037. u32 budget;
  11038. struct sk_buff *skb;
  11039. u8 *tx_data, *rx_data;
  11040. dma_addr_t map;
  11041. int num_pkts, tx_len, rx_len, i, err;
  11042. struct tg3_rx_buffer_desc *desc;
  11043. struct tg3_napi *tnapi, *rnapi;
  11044. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  11045. tnapi = &tp->napi[0];
  11046. rnapi = &tp->napi[0];
  11047. if (tp->irq_cnt > 1) {
  11048. if (tg3_flag(tp, ENABLE_RSS))
  11049. rnapi = &tp->napi[1];
  11050. if (tg3_flag(tp, ENABLE_TSS))
  11051. tnapi = &tp->napi[1];
  11052. }
  11053. coal_now = tnapi->coal_now | rnapi->coal_now;
  11054. err = -EIO;
  11055. tx_len = pktsz;
  11056. skb = netdev_alloc_skb(tp->dev, tx_len);
  11057. if (!skb)
  11058. return -ENOMEM;
  11059. tx_data = skb_put(skb, tx_len);
  11060. memcpy(tx_data, tp->dev->dev_addr, ETH_ALEN);
  11061. memset(tx_data + ETH_ALEN, 0x0, 8);
  11062. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  11063. if (tso_loopback) {
  11064. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  11065. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  11066. TG3_TSO_TCP_OPT_LEN;
  11067. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  11068. sizeof(tg3_tso_header));
  11069. mss = TG3_TSO_MSS;
  11070. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  11071. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  11072. /* Set the total length field in the IP header */
  11073. iph->tot_len = htons((u16)(mss + hdr_len));
  11074. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  11075. TXD_FLAG_CPU_POST_DMA);
  11076. if (tg3_flag(tp, HW_TSO_1) ||
  11077. tg3_flag(tp, HW_TSO_2) ||
  11078. tg3_flag(tp, HW_TSO_3)) {
  11079. struct tcphdr *th;
  11080. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  11081. th = (struct tcphdr *)&tx_data[val];
  11082. th->check = 0;
  11083. } else
  11084. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  11085. if (tg3_flag(tp, HW_TSO_3)) {
  11086. mss |= (hdr_len & 0xc) << 12;
  11087. if (hdr_len & 0x10)
  11088. base_flags |= 0x00000010;
  11089. base_flags |= (hdr_len & 0x3e0) << 5;
  11090. } else if (tg3_flag(tp, HW_TSO_2))
  11091. mss |= hdr_len << 9;
  11092. else if (tg3_flag(tp, HW_TSO_1) ||
  11093. tg3_asic_rev(tp) == ASIC_REV_5705) {
  11094. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  11095. } else {
  11096. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  11097. }
  11098. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  11099. } else {
  11100. num_pkts = 1;
  11101. data_off = ETH_HLEN;
  11102. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  11103. tx_len > VLAN_ETH_FRAME_LEN)
  11104. base_flags |= TXD_FLAG_JMB_PKT;
  11105. }
  11106. for (i = data_off; i < tx_len; i++)
  11107. tx_data[i] = (u8) (i & 0xff);
  11108. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  11109. if (pci_dma_mapping_error(tp->pdev, map)) {
  11110. dev_kfree_skb(skb);
  11111. return -EIO;
  11112. }
  11113. val = tnapi->tx_prod;
  11114. tnapi->tx_buffers[val].skb = skb;
  11115. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  11116. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  11117. rnapi->coal_now);
  11118. udelay(10);
  11119. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  11120. budget = tg3_tx_avail(tnapi);
  11121. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  11122. base_flags | TXD_FLAG_END, mss, 0)) {
  11123. tnapi->tx_buffers[val].skb = NULL;
  11124. dev_kfree_skb(skb);
  11125. return -EIO;
  11126. }
  11127. tnapi->tx_prod++;
  11128. /* Sync BD data before updating mailbox */
  11129. wmb();
  11130. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  11131. tr32_mailbox(tnapi->prodmbox);
  11132. udelay(10);
  11133. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  11134. for (i = 0; i < 35; i++) {
  11135. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  11136. coal_now);
  11137. udelay(10);
  11138. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  11139. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  11140. if ((tx_idx == tnapi->tx_prod) &&
  11141. (rx_idx == (rx_start_idx + num_pkts)))
  11142. break;
  11143. }
  11144. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  11145. dev_kfree_skb(skb);
  11146. if (tx_idx != tnapi->tx_prod)
  11147. goto out;
  11148. if (rx_idx != rx_start_idx + num_pkts)
  11149. goto out;
  11150. val = data_off;
  11151. while (rx_idx != rx_start_idx) {
  11152. desc = &rnapi->rx_rcb[rx_start_idx++];
  11153. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  11154. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  11155. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  11156. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  11157. goto out;
  11158. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  11159. - ETH_FCS_LEN;
  11160. if (!tso_loopback) {
  11161. if (rx_len != tx_len)
  11162. goto out;
  11163. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  11164. if (opaque_key != RXD_OPAQUE_RING_STD)
  11165. goto out;
  11166. } else {
  11167. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  11168. goto out;
  11169. }
  11170. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  11171. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  11172. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  11173. goto out;
  11174. }
  11175. if (opaque_key == RXD_OPAQUE_RING_STD) {
  11176. rx_data = tpr->rx_std_buffers[desc_idx].data;
  11177. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  11178. mapping);
  11179. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  11180. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  11181. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  11182. mapping);
  11183. } else
  11184. goto out;
  11185. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  11186. PCI_DMA_FROMDEVICE);
  11187. rx_data += TG3_RX_OFFSET(tp);
  11188. for (i = data_off; i < rx_len; i++, val++) {
  11189. if (*(rx_data + i) != (u8) (val & 0xff))
  11190. goto out;
  11191. }
  11192. }
  11193. err = 0;
  11194. /* tg3_free_rings will unmap and free the rx_data */
  11195. out:
  11196. return err;
  11197. }
  11198. #define TG3_STD_LOOPBACK_FAILED 1
  11199. #define TG3_JMB_LOOPBACK_FAILED 2
  11200. #define TG3_TSO_LOOPBACK_FAILED 4
  11201. #define TG3_LOOPBACK_FAILED \
  11202. (TG3_STD_LOOPBACK_FAILED | \
  11203. TG3_JMB_LOOPBACK_FAILED | \
  11204. TG3_TSO_LOOPBACK_FAILED)
  11205. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  11206. {
  11207. int err = -EIO;
  11208. u32 eee_cap;
  11209. u32 jmb_pkt_sz = 9000;
  11210. if (tp->dma_limit)
  11211. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  11212. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  11213. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  11214. if (!netif_running(tp->dev)) {
  11215. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11216. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11217. if (do_extlpbk)
  11218. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11219. goto done;
  11220. }
  11221. err = tg3_reset_hw(tp, true);
  11222. if (err) {
  11223. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11224. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11225. if (do_extlpbk)
  11226. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11227. goto done;
  11228. }
  11229. if (tg3_flag(tp, ENABLE_RSS)) {
  11230. int i;
  11231. /* Reroute all rx packets to the 1st queue */
  11232. for (i = MAC_RSS_INDIR_TBL_0;
  11233. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  11234. tw32(i, 0x0);
  11235. }
  11236. /* HW errata - mac loopback fails in some cases on 5780.
  11237. * Normal traffic and PHY loopback are not affected by
  11238. * errata. Also, the MAC loopback test is deprecated for
  11239. * all newer ASIC revisions.
  11240. */
  11241. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  11242. !tg3_flag(tp, CPMU_PRESENT)) {
  11243. tg3_mac_loopback(tp, true);
  11244. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11245. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11246. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11247. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11248. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11249. tg3_mac_loopback(tp, false);
  11250. }
  11251. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  11252. !tg3_flag(tp, USE_PHYLIB)) {
  11253. int i;
  11254. tg3_phy_lpbk_set(tp, 0, false);
  11255. /* Wait for link */
  11256. for (i = 0; i < 100; i++) {
  11257. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  11258. break;
  11259. mdelay(1);
  11260. }
  11261. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11262. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11263. if (tg3_flag(tp, TSO_CAPABLE) &&
  11264. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11265. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  11266. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11267. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11268. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11269. if (do_extlpbk) {
  11270. tg3_phy_lpbk_set(tp, 0, true);
  11271. /* All link indications report up, but the hardware
  11272. * isn't really ready for about 20 msec. Double it
  11273. * to be sure.
  11274. */
  11275. mdelay(40);
  11276. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11277. data[TG3_EXT_LOOPB_TEST] |=
  11278. TG3_STD_LOOPBACK_FAILED;
  11279. if (tg3_flag(tp, TSO_CAPABLE) &&
  11280. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11281. data[TG3_EXT_LOOPB_TEST] |=
  11282. TG3_TSO_LOOPBACK_FAILED;
  11283. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11284. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11285. data[TG3_EXT_LOOPB_TEST] |=
  11286. TG3_JMB_LOOPBACK_FAILED;
  11287. }
  11288. /* Re-enable gphy autopowerdown. */
  11289. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  11290. tg3_phy_toggle_apd(tp, true);
  11291. }
  11292. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  11293. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  11294. done:
  11295. tp->phy_flags |= eee_cap;
  11296. return err;
  11297. }
  11298. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  11299. u64 *data)
  11300. {
  11301. struct tg3 *tp = netdev_priv(dev);
  11302. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  11303. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  11304. if (tg3_power_up(tp)) {
  11305. etest->flags |= ETH_TEST_FL_FAILED;
  11306. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  11307. return;
  11308. }
  11309. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  11310. }
  11311. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  11312. if (tg3_test_nvram(tp) != 0) {
  11313. etest->flags |= ETH_TEST_FL_FAILED;
  11314. data[TG3_NVRAM_TEST] = 1;
  11315. }
  11316. if (!doextlpbk && tg3_test_link(tp)) {
  11317. etest->flags |= ETH_TEST_FL_FAILED;
  11318. data[TG3_LINK_TEST] = 1;
  11319. }
  11320. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  11321. int err, err2 = 0, irq_sync = 0;
  11322. if (netif_running(dev)) {
  11323. tg3_phy_stop(tp);
  11324. tg3_netif_stop(tp);
  11325. irq_sync = 1;
  11326. }
  11327. tg3_full_lock(tp, irq_sync);
  11328. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  11329. err = tg3_nvram_lock(tp);
  11330. tg3_halt_cpu(tp, RX_CPU_BASE);
  11331. if (!tg3_flag(tp, 5705_PLUS))
  11332. tg3_halt_cpu(tp, TX_CPU_BASE);
  11333. if (!err)
  11334. tg3_nvram_unlock(tp);
  11335. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  11336. tg3_phy_reset(tp);
  11337. if (tg3_test_registers(tp) != 0) {
  11338. etest->flags |= ETH_TEST_FL_FAILED;
  11339. data[TG3_REGISTER_TEST] = 1;
  11340. }
  11341. if (tg3_test_memory(tp) != 0) {
  11342. etest->flags |= ETH_TEST_FL_FAILED;
  11343. data[TG3_MEMORY_TEST] = 1;
  11344. }
  11345. if (doextlpbk)
  11346. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  11347. if (tg3_test_loopback(tp, data, doextlpbk))
  11348. etest->flags |= ETH_TEST_FL_FAILED;
  11349. tg3_full_unlock(tp);
  11350. if (tg3_test_interrupt(tp) != 0) {
  11351. etest->flags |= ETH_TEST_FL_FAILED;
  11352. data[TG3_INTERRUPT_TEST] = 1;
  11353. }
  11354. tg3_full_lock(tp, 0);
  11355. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11356. if (netif_running(dev)) {
  11357. tg3_flag_set(tp, INIT_COMPLETE);
  11358. err2 = tg3_restart_hw(tp, true);
  11359. if (!err2)
  11360. tg3_netif_start(tp);
  11361. }
  11362. tg3_full_unlock(tp);
  11363. if (irq_sync && !err2)
  11364. tg3_phy_start(tp);
  11365. }
  11366. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  11367. tg3_power_down_prepare(tp);
  11368. }
  11369. static int tg3_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
  11370. {
  11371. struct tg3 *tp = netdev_priv(dev);
  11372. struct hwtstamp_config stmpconf;
  11373. if (!tg3_flag(tp, PTP_CAPABLE))
  11374. return -EOPNOTSUPP;
  11375. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  11376. return -EFAULT;
  11377. if (stmpconf.flags)
  11378. return -EINVAL;
  11379. if (stmpconf.tx_type != HWTSTAMP_TX_ON &&
  11380. stmpconf.tx_type != HWTSTAMP_TX_OFF)
  11381. return -ERANGE;
  11382. switch (stmpconf.rx_filter) {
  11383. case HWTSTAMP_FILTER_NONE:
  11384. tp->rxptpctl = 0;
  11385. break;
  11386. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  11387. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11388. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  11389. break;
  11390. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  11391. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11392. TG3_RX_PTP_CTL_SYNC_EVNT;
  11393. break;
  11394. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  11395. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11396. TG3_RX_PTP_CTL_DELAY_REQ;
  11397. break;
  11398. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  11399. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11400. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11401. break;
  11402. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  11403. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11404. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11405. break;
  11406. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  11407. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11408. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11409. break;
  11410. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  11411. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11412. TG3_RX_PTP_CTL_SYNC_EVNT;
  11413. break;
  11414. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  11415. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11416. TG3_RX_PTP_CTL_SYNC_EVNT;
  11417. break;
  11418. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  11419. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11420. TG3_RX_PTP_CTL_SYNC_EVNT;
  11421. break;
  11422. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  11423. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11424. TG3_RX_PTP_CTL_DELAY_REQ;
  11425. break;
  11426. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  11427. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11428. TG3_RX_PTP_CTL_DELAY_REQ;
  11429. break;
  11430. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  11431. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11432. TG3_RX_PTP_CTL_DELAY_REQ;
  11433. break;
  11434. default:
  11435. return -ERANGE;
  11436. }
  11437. if (netif_running(dev) && tp->rxptpctl)
  11438. tw32(TG3_RX_PTP_CTL,
  11439. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  11440. if (stmpconf.tx_type == HWTSTAMP_TX_ON)
  11441. tg3_flag_set(tp, TX_TSTAMP_EN);
  11442. else
  11443. tg3_flag_clear(tp, TX_TSTAMP_EN);
  11444. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11445. -EFAULT : 0;
  11446. }
  11447. static int tg3_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
  11448. {
  11449. struct tg3 *tp = netdev_priv(dev);
  11450. struct hwtstamp_config stmpconf;
  11451. if (!tg3_flag(tp, PTP_CAPABLE))
  11452. return -EOPNOTSUPP;
  11453. stmpconf.flags = 0;
  11454. stmpconf.tx_type = (tg3_flag(tp, TX_TSTAMP_EN) ?
  11455. HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF);
  11456. switch (tp->rxptpctl) {
  11457. case 0:
  11458. stmpconf.rx_filter = HWTSTAMP_FILTER_NONE;
  11459. break;
  11460. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_ALL_V1_EVENTS:
  11461. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  11462. break;
  11463. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11464. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
  11465. break;
  11466. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11467. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
  11468. break;
  11469. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11470. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
  11471. break;
  11472. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11473. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
  11474. break;
  11475. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11476. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
  11477. break;
  11478. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11479. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
  11480. break;
  11481. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11482. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_SYNC;
  11483. break;
  11484. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11485. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
  11486. break;
  11487. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11488. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
  11489. break;
  11490. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11491. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ;
  11492. break;
  11493. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11494. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
  11495. break;
  11496. default:
  11497. WARN_ON_ONCE(1);
  11498. return -ERANGE;
  11499. }
  11500. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11501. -EFAULT : 0;
  11502. }
  11503. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  11504. {
  11505. struct mii_ioctl_data *data = if_mii(ifr);
  11506. struct tg3 *tp = netdev_priv(dev);
  11507. int err;
  11508. if (tg3_flag(tp, USE_PHYLIB)) {
  11509. struct phy_device *phydev;
  11510. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  11511. return -EAGAIN;
  11512. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  11513. return phy_mii_ioctl(phydev, ifr, cmd);
  11514. }
  11515. switch (cmd) {
  11516. case SIOCGMIIPHY:
  11517. data->phy_id = tp->phy_addr;
  11518. /* fallthru */
  11519. case SIOCGMIIREG: {
  11520. u32 mii_regval;
  11521. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11522. break; /* We have no PHY */
  11523. if (!netif_running(dev))
  11524. return -EAGAIN;
  11525. spin_lock_bh(&tp->lock);
  11526. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  11527. data->reg_num & 0x1f, &mii_regval);
  11528. spin_unlock_bh(&tp->lock);
  11529. data->val_out = mii_regval;
  11530. return err;
  11531. }
  11532. case SIOCSMIIREG:
  11533. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11534. break; /* We have no PHY */
  11535. if (!netif_running(dev))
  11536. return -EAGAIN;
  11537. spin_lock_bh(&tp->lock);
  11538. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  11539. data->reg_num & 0x1f, data->val_in);
  11540. spin_unlock_bh(&tp->lock);
  11541. return err;
  11542. case SIOCSHWTSTAMP:
  11543. return tg3_hwtstamp_set(dev, ifr);
  11544. case SIOCGHWTSTAMP:
  11545. return tg3_hwtstamp_get(dev, ifr);
  11546. default:
  11547. /* do nothing */
  11548. break;
  11549. }
  11550. return -EOPNOTSUPP;
  11551. }
  11552. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11553. {
  11554. struct tg3 *tp = netdev_priv(dev);
  11555. memcpy(ec, &tp->coal, sizeof(*ec));
  11556. return 0;
  11557. }
  11558. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11559. {
  11560. struct tg3 *tp = netdev_priv(dev);
  11561. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  11562. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  11563. if (!tg3_flag(tp, 5705_PLUS)) {
  11564. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  11565. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  11566. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  11567. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  11568. }
  11569. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  11570. (!ec->rx_coalesce_usecs) ||
  11571. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  11572. (!ec->tx_coalesce_usecs) ||
  11573. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  11574. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  11575. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  11576. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  11577. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  11578. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  11579. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  11580. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  11581. return -EINVAL;
  11582. /* Only copy relevant parameters, ignore all others. */
  11583. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  11584. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  11585. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  11586. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  11587. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  11588. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  11589. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  11590. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  11591. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  11592. if (netif_running(dev)) {
  11593. tg3_full_lock(tp, 0);
  11594. __tg3_set_coalesce(tp, &tp->coal);
  11595. tg3_full_unlock(tp);
  11596. }
  11597. return 0;
  11598. }
  11599. static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  11600. {
  11601. struct tg3 *tp = netdev_priv(dev);
  11602. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11603. netdev_warn(tp->dev, "Board does not support EEE!\n");
  11604. return -EOPNOTSUPP;
  11605. }
  11606. if (edata->advertised != tp->eee.advertised) {
  11607. netdev_warn(tp->dev,
  11608. "Direct manipulation of EEE advertisement is not supported\n");
  11609. return -EINVAL;
  11610. }
  11611. if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
  11612. netdev_warn(tp->dev,
  11613. "Maximal Tx Lpi timer supported is %#x(u)\n",
  11614. TG3_CPMU_DBTMR1_LNKIDLE_MAX);
  11615. return -EINVAL;
  11616. }
  11617. tp->eee = *edata;
  11618. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  11619. tg3_warn_mgmt_link_flap(tp);
  11620. if (netif_running(tp->dev)) {
  11621. tg3_full_lock(tp, 0);
  11622. tg3_setup_eee(tp);
  11623. tg3_phy_reset(tp);
  11624. tg3_full_unlock(tp);
  11625. }
  11626. return 0;
  11627. }
  11628. static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  11629. {
  11630. struct tg3 *tp = netdev_priv(dev);
  11631. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11632. netdev_warn(tp->dev,
  11633. "Board does not support EEE!\n");
  11634. return -EOPNOTSUPP;
  11635. }
  11636. *edata = tp->eee;
  11637. return 0;
  11638. }
  11639. static const struct ethtool_ops tg3_ethtool_ops = {
  11640. .get_drvinfo = tg3_get_drvinfo,
  11641. .get_regs_len = tg3_get_regs_len,
  11642. .get_regs = tg3_get_regs,
  11643. .get_wol = tg3_get_wol,
  11644. .set_wol = tg3_set_wol,
  11645. .get_msglevel = tg3_get_msglevel,
  11646. .set_msglevel = tg3_set_msglevel,
  11647. .nway_reset = tg3_nway_reset,
  11648. .get_link = ethtool_op_get_link,
  11649. .get_eeprom_len = tg3_get_eeprom_len,
  11650. .get_eeprom = tg3_get_eeprom,
  11651. .set_eeprom = tg3_set_eeprom,
  11652. .get_ringparam = tg3_get_ringparam,
  11653. .set_ringparam = tg3_set_ringparam,
  11654. .get_pauseparam = tg3_get_pauseparam,
  11655. .set_pauseparam = tg3_set_pauseparam,
  11656. .self_test = tg3_self_test,
  11657. .get_strings = tg3_get_strings,
  11658. .set_phys_id = tg3_set_phys_id,
  11659. .get_ethtool_stats = tg3_get_ethtool_stats,
  11660. .get_coalesce = tg3_get_coalesce,
  11661. .set_coalesce = tg3_set_coalesce,
  11662. .get_sset_count = tg3_get_sset_count,
  11663. .get_rxnfc = tg3_get_rxnfc,
  11664. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  11665. .get_rxfh = tg3_get_rxfh,
  11666. .set_rxfh = tg3_set_rxfh,
  11667. .get_channels = tg3_get_channels,
  11668. .set_channels = tg3_set_channels,
  11669. .get_ts_info = tg3_get_ts_info,
  11670. .get_eee = tg3_get_eee,
  11671. .set_eee = tg3_set_eee,
  11672. .get_link_ksettings = tg3_get_link_ksettings,
  11673. .set_link_ksettings = tg3_set_link_ksettings,
  11674. };
  11675. static void tg3_get_stats64(struct net_device *dev,
  11676. struct rtnl_link_stats64 *stats)
  11677. {
  11678. struct tg3 *tp = netdev_priv(dev);
  11679. spin_lock_bh(&tp->lock);
  11680. if (!tp->hw_stats || !tg3_flag(tp, INIT_COMPLETE)) {
  11681. *stats = tp->net_stats_prev;
  11682. spin_unlock_bh(&tp->lock);
  11683. return;
  11684. }
  11685. tg3_get_nstats(tp, stats);
  11686. spin_unlock_bh(&tp->lock);
  11687. }
  11688. static void tg3_set_rx_mode(struct net_device *dev)
  11689. {
  11690. struct tg3 *tp = netdev_priv(dev);
  11691. if (!netif_running(dev))
  11692. return;
  11693. tg3_full_lock(tp, 0);
  11694. __tg3_set_rx_mode(dev);
  11695. tg3_full_unlock(tp);
  11696. }
  11697. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  11698. int new_mtu)
  11699. {
  11700. dev->mtu = new_mtu;
  11701. if (new_mtu > ETH_DATA_LEN) {
  11702. if (tg3_flag(tp, 5780_CLASS)) {
  11703. netdev_update_features(dev);
  11704. tg3_flag_clear(tp, TSO_CAPABLE);
  11705. } else {
  11706. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11707. }
  11708. } else {
  11709. if (tg3_flag(tp, 5780_CLASS)) {
  11710. tg3_flag_set(tp, TSO_CAPABLE);
  11711. netdev_update_features(dev);
  11712. }
  11713. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  11714. }
  11715. }
  11716. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  11717. {
  11718. struct tg3 *tp = netdev_priv(dev);
  11719. int err;
  11720. bool reset_phy = false;
  11721. if (!netif_running(dev)) {
  11722. /* We'll just catch it later when the
  11723. * device is up'd.
  11724. */
  11725. tg3_set_mtu(dev, tp, new_mtu);
  11726. return 0;
  11727. }
  11728. tg3_phy_stop(tp);
  11729. tg3_netif_stop(tp);
  11730. tg3_set_mtu(dev, tp, new_mtu);
  11731. tg3_full_lock(tp, 1);
  11732. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11733. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  11734. * breaks all requests to 256 bytes.
  11735. */
  11736. if (tg3_asic_rev(tp) == ASIC_REV_57766 ||
  11737. tg3_asic_rev(tp) == ASIC_REV_5717 ||
  11738. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  11739. tg3_asic_rev(tp) == ASIC_REV_5720)
  11740. reset_phy = true;
  11741. err = tg3_restart_hw(tp, reset_phy);
  11742. if (!err)
  11743. tg3_netif_start(tp);
  11744. tg3_full_unlock(tp);
  11745. if (!err)
  11746. tg3_phy_start(tp);
  11747. return err;
  11748. }
  11749. static const struct net_device_ops tg3_netdev_ops = {
  11750. .ndo_open = tg3_open,
  11751. .ndo_stop = tg3_close,
  11752. .ndo_start_xmit = tg3_start_xmit,
  11753. .ndo_get_stats64 = tg3_get_stats64,
  11754. .ndo_validate_addr = eth_validate_addr,
  11755. .ndo_set_rx_mode = tg3_set_rx_mode,
  11756. .ndo_set_mac_address = tg3_set_mac_addr,
  11757. .ndo_do_ioctl = tg3_ioctl,
  11758. .ndo_tx_timeout = tg3_tx_timeout,
  11759. .ndo_change_mtu = tg3_change_mtu,
  11760. .ndo_fix_features = tg3_fix_features,
  11761. .ndo_set_features = tg3_set_features,
  11762. #ifdef CONFIG_NET_POLL_CONTROLLER
  11763. .ndo_poll_controller = tg3_poll_controller,
  11764. #endif
  11765. };
  11766. static void tg3_get_eeprom_size(struct tg3 *tp)
  11767. {
  11768. u32 cursize, val, magic;
  11769. tp->nvram_size = EEPROM_CHIP_SIZE;
  11770. if (tg3_nvram_read(tp, 0, &magic) != 0)
  11771. return;
  11772. if ((magic != TG3_EEPROM_MAGIC) &&
  11773. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  11774. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  11775. return;
  11776. /*
  11777. * Size the chip by reading offsets at increasing powers of two.
  11778. * When we encounter our validation signature, we know the addressing
  11779. * has wrapped around, and thus have our chip size.
  11780. */
  11781. cursize = 0x10;
  11782. while (cursize < tp->nvram_size) {
  11783. if (tg3_nvram_read(tp, cursize, &val) != 0)
  11784. return;
  11785. if (val == magic)
  11786. break;
  11787. cursize <<= 1;
  11788. }
  11789. tp->nvram_size = cursize;
  11790. }
  11791. static void tg3_get_nvram_size(struct tg3 *tp)
  11792. {
  11793. u32 val;
  11794. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  11795. return;
  11796. /* Selfboot format */
  11797. if (val != TG3_EEPROM_MAGIC) {
  11798. tg3_get_eeprom_size(tp);
  11799. return;
  11800. }
  11801. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  11802. if (val != 0) {
  11803. /* This is confusing. We want to operate on the
  11804. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  11805. * call will read from NVRAM and byteswap the data
  11806. * according to the byteswapping settings for all
  11807. * other register accesses. This ensures the data we
  11808. * want will always reside in the lower 16-bits.
  11809. * However, the data in NVRAM is in LE format, which
  11810. * means the data from the NVRAM read will always be
  11811. * opposite the endianness of the CPU. The 16-bit
  11812. * byteswap then brings the data to CPU endianness.
  11813. */
  11814. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11815. return;
  11816. }
  11817. }
  11818. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11819. }
  11820. static void tg3_get_nvram_info(struct tg3 *tp)
  11821. {
  11822. u32 nvcfg1;
  11823. nvcfg1 = tr32(NVRAM_CFG1);
  11824. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11825. tg3_flag_set(tp, FLASH);
  11826. } else {
  11827. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11828. tw32(NVRAM_CFG1, nvcfg1);
  11829. }
  11830. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11831. tg3_flag(tp, 5780_CLASS)) {
  11832. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11833. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11834. tp->nvram_jedecnum = JEDEC_ATMEL;
  11835. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11836. tg3_flag_set(tp, NVRAM_BUFFERED);
  11837. break;
  11838. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11839. tp->nvram_jedecnum = JEDEC_ATMEL;
  11840. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11841. break;
  11842. case FLASH_VENDOR_ATMEL_EEPROM:
  11843. tp->nvram_jedecnum = JEDEC_ATMEL;
  11844. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11845. tg3_flag_set(tp, NVRAM_BUFFERED);
  11846. break;
  11847. case FLASH_VENDOR_ST:
  11848. tp->nvram_jedecnum = JEDEC_ST;
  11849. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11850. tg3_flag_set(tp, NVRAM_BUFFERED);
  11851. break;
  11852. case FLASH_VENDOR_SAIFUN:
  11853. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11854. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11855. break;
  11856. case FLASH_VENDOR_SST_SMALL:
  11857. case FLASH_VENDOR_SST_LARGE:
  11858. tp->nvram_jedecnum = JEDEC_SST;
  11859. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11860. break;
  11861. }
  11862. } else {
  11863. tp->nvram_jedecnum = JEDEC_ATMEL;
  11864. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11865. tg3_flag_set(tp, NVRAM_BUFFERED);
  11866. }
  11867. }
  11868. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11869. {
  11870. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11871. case FLASH_5752PAGE_SIZE_256:
  11872. tp->nvram_pagesize = 256;
  11873. break;
  11874. case FLASH_5752PAGE_SIZE_512:
  11875. tp->nvram_pagesize = 512;
  11876. break;
  11877. case FLASH_5752PAGE_SIZE_1K:
  11878. tp->nvram_pagesize = 1024;
  11879. break;
  11880. case FLASH_5752PAGE_SIZE_2K:
  11881. tp->nvram_pagesize = 2048;
  11882. break;
  11883. case FLASH_5752PAGE_SIZE_4K:
  11884. tp->nvram_pagesize = 4096;
  11885. break;
  11886. case FLASH_5752PAGE_SIZE_264:
  11887. tp->nvram_pagesize = 264;
  11888. break;
  11889. case FLASH_5752PAGE_SIZE_528:
  11890. tp->nvram_pagesize = 528;
  11891. break;
  11892. }
  11893. }
  11894. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11895. {
  11896. u32 nvcfg1;
  11897. nvcfg1 = tr32(NVRAM_CFG1);
  11898. /* NVRAM protection for TPM */
  11899. if (nvcfg1 & (1 << 27))
  11900. tg3_flag_set(tp, PROTECTED_NVRAM);
  11901. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11902. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11903. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11904. tp->nvram_jedecnum = JEDEC_ATMEL;
  11905. tg3_flag_set(tp, NVRAM_BUFFERED);
  11906. break;
  11907. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11908. tp->nvram_jedecnum = JEDEC_ATMEL;
  11909. tg3_flag_set(tp, NVRAM_BUFFERED);
  11910. tg3_flag_set(tp, FLASH);
  11911. break;
  11912. case FLASH_5752VENDOR_ST_M45PE10:
  11913. case FLASH_5752VENDOR_ST_M45PE20:
  11914. case FLASH_5752VENDOR_ST_M45PE40:
  11915. tp->nvram_jedecnum = JEDEC_ST;
  11916. tg3_flag_set(tp, NVRAM_BUFFERED);
  11917. tg3_flag_set(tp, FLASH);
  11918. break;
  11919. }
  11920. if (tg3_flag(tp, FLASH)) {
  11921. tg3_nvram_get_pagesize(tp, nvcfg1);
  11922. } else {
  11923. /* For eeprom, set pagesize to maximum eeprom size */
  11924. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11925. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11926. tw32(NVRAM_CFG1, nvcfg1);
  11927. }
  11928. }
  11929. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11930. {
  11931. u32 nvcfg1, protect = 0;
  11932. nvcfg1 = tr32(NVRAM_CFG1);
  11933. /* NVRAM protection for TPM */
  11934. if (nvcfg1 & (1 << 27)) {
  11935. tg3_flag_set(tp, PROTECTED_NVRAM);
  11936. protect = 1;
  11937. }
  11938. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11939. switch (nvcfg1) {
  11940. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11941. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11942. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11943. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11944. tp->nvram_jedecnum = JEDEC_ATMEL;
  11945. tg3_flag_set(tp, NVRAM_BUFFERED);
  11946. tg3_flag_set(tp, FLASH);
  11947. tp->nvram_pagesize = 264;
  11948. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11949. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11950. tp->nvram_size = (protect ? 0x3e200 :
  11951. TG3_NVRAM_SIZE_512KB);
  11952. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11953. tp->nvram_size = (protect ? 0x1f200 :
  11954. TG3_NVRAM_SIZE_256KB);
  11955. else
  11956. tp->nvram_size = (protect ? 0x1f200 :
  11957. TG3_NVRAM_SIZE_128KB);
  11958. break;
  11959. case FLASH_5752VENDOR_ST_M45PE10:
  11960. case FLASH_5752VENDOR_ST_M45PE20:
  11961. case FLASH_5752VENDOR_ST_M45PE40:
  11962. tp->nvram_jedecnum = JEDEC_ST;
  11963. tg3_flag_set(tp, NVRAM_BUFFERED);
  11964. tg3_flag_set(tp, FLASH);
  11965. tp->nvram_pagesize = 256;
  11966. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11967. tp->nvram_size = (protect ?
  11968. TG3_NVRAM_SIZE_64KB :
  11969. TG3_NVRAM_SIZE_128KB);
  11970. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11971. tp->nvram_size = (protect ?
  11972. TG3_NVRAM_SIZE_64KB :
  11973. TG3_NVRAM_SIZE_256KB);
  11974. else
  11975. tp->nvram_size = (protect ?
  11976. TG3_NVRAM_SIZE_128KB :
  11977. TG3_NVRAM_SIZE_512KB);
  11978. break;
  11979. }
  11980. }
  11981. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11982. {
  11983. u32 nvcfg1;
  11984. nvcfg1 = tr32(NVRAM_CFG1);
  11985. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11986. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11987. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11988. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11989. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11990. tp->nvram_jedecnum = JEDEC_ATMEL;
  11991. tg3_flag_set(tp, NVRAM_BUFFERED);
  11992. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11993. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11994. tw32(NVRAM_CFG1, nvcfg1);
  11995. break;
  11996. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11997. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11998. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11999. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  12000. tp->nvram_jedecnum = JEDEC_ATMEL;
  12001. tg3_flag_set(tp, NVRAM_BUFFERED);
  12002. tg3_flag_set(tp, FLASH);
  12003. tp->nvram_pagesize = 264;
  12004. break;
  12005. case FLASH_5752VENDOR_ST_M45PE10:
  12006. case FLASH_5752VENDOR_ST_M45PE20:
  12007. case FLASH_5752VENDOR_ST_M45PE40:
  12008. tp->nvram_jedecnum = JEDEC_ST;
  12009. tg3_flag_set(tp, NVRAM_BUFFERED);
  12010. tg3_flag_set(tp, FLASH);
  12011. tp->nvram_pagesize = 256;
  12012. break;
  12013. }
  12014. }
  12015. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  12016. {
  12017. u32 nvcfg1, protect = 0;
  12018. nvcfg1 = tr32(NVRAM_CFG1);
  12019. /* NVRAM protection for TPM */
  12020. if (nvcfg1 & (1 << 27)) {
  12021. tg3_flag_set(tp, PROTECTED_NVRAM);
  12022. protect = 1;
  12023. }
  12024. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  12025. switch (nvcfg1) {
  12026. case FLASH_5761VENDOR_ATMEL_ADB021D:
  12027. case FLASH_5761VENDOR_ATMEL_ADB041D:
  12028. case FLASH_5761VENDOR_ATMEL_ADB081D:
  12029. case FLASH_5761VENDOR_ATMEL_ADB161D:
  12030. case FLASH_5761VENDOR_ATMEL_MDB021D:
  12031. case FLASH_5761VENDOR_ATMEL_MDB041D:
  12032. case FLASH_5761VENDOR_ATMEL_MDB081D:
  12033. case FLASH_5761VENDOR_ATMEL_MDB161D:
  12034. tp->nvram_jedecnum = JEDEC_ATMEL;
  12035. tg3_flag_set(tp, NVRAM_BUFFERED);
  12036. tg3_flag_set(tp, FLASH);
  12037. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12038. tp->nvram_pagesize = 256;
  12039. break;
  12040. case FLASH_5761VENDOR_ST_A_M45PE20:
  12041. case FLASH_5761VENDOR_ST_A_M45PE40:
  12042. case FLASH_5761VENDOR_ST_A_M45PE80:
  12043. case FLASH_5761VENDOR_ST_A_M45PE16:
  12044. case FLASH_5761VENDOR_ST_M_M45PE20:
  12045. case FLASH_5761VENDOR_ST_M_M45PE40:
  12046. case FLASH_5761VENDOR_ST_M_M45PE80:
  12047. case FLASH_5761VENDOR_ST_M_M45PE16:
  12048. tp->nvram_jedecnum = JEDEC_ST;
  12049. tg3_flag_set(tp, NVRAM_BUFFERED);
  12050. tg3_flag_set(tp, FLASH);
  12051. tp->nvram_pagesize = 256;
  12052. break;
  12053. }
  12054. if (protect) {
  12055. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  12056. } else {
  12057. switch (nvcfg1) {
  12058. case FLASH_5761VENDOR_ATMEL_ADB161D:
  12059. case FLASH_5761VENDOR_ATMEL_MDB161D:
  12060. case FLASH_5761VENDOR_ST_A_M45PE16:
  12061. case FLASH_5761VENDOR_ST_M_M45PE16:
  12062. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  12063. break;
  12064. case FLASH_5761VENDOR_ATMEL_ADB081D:
  12065. case FLASH_5761VENDOR_ATMEL_MDB081D:
  12066. case FLASH_5761VENDOR_ST_A_M45PE80:
  12067. case FLASH_5761VENDOR_ST_M_M45PE80:
  12068. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12069. break;
  12070. case FLASH_5761VENDOR_ATMEL_ADB041D:
  12071. case FLASH_5761VENDOR_ATMEL_MDB041D:
  12072. case FLASH_5761VENDOR_ST_A_M45PE40:
  12073. case FLASH_5761VENDOR_ST_M_M45PE40:
  12074. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12075. break;
  12076. case FLASH_5761VENDOR_ATMEL_ADB021D:
  12077. case FLASH_5761VENDOR_ATMEL_MDB021D:
  12078. case FLASH_5761VENDOR_ST_A_M45PE20:
  12079. case FLASH_5761VENDOR_ST_M_M45PE20:
  12080. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12081. break;
  12082. }
  12083. }
  12084. }
  12085. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  12086. {
  12087. tp->nvram_jedecnum = JEDEC_ATMEL;
  12088. tg3_flag_set(tp, NVRAM_BUFFERED);
  12089. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12090. }
  12091. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  12092. {
  12093. u32 nvcfg1;
  12094. nvcfg1 = tr32(NVRAM_CFG1);
  12095. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12096. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  12097. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  12098. tp->nvram_jedecnum = JEDEC_ATMEL;
  12099. tg3_flag_set(tp, NVRAM_BUFFERED);
  12100. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12101. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12102. tw32(NVRAM_CFG1, nvcfg1);
  12103. return;
  12104. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  12105. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  12106. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  12107. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  12108. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  12109. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  12110. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  12111. tp->nvram_jedecnum = JEDEC_ATMEL;
  12112. tg3_flag_set(tp, NVRAM_BUFFERED);
  12113. tg3_flag_set(tp, FLASH);
  12114. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12115. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  12116. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  12117. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  12118. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12119. break;
  12120. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  12121. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  12122. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12123. break;
  12124. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  12125. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  12126. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12127. break;
  12128. }
  12129. break;
  12130. case FLASH_5752VENDOR_ST_M45PE10:
  12131. case FLASH_5752VENDOR_ST_M45PE20:
  12132. case FLASH_5752VENDOR_ST_M45PE40:
  12133. tp->nvram_jedecnum = JEDEC_ST;
  12134. tg3_flag_set(tp, NVRAM_BUFFERED);
  12135. tg3_flag_set(tp, FLASH);
  12136. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12137. case FLASH_5752VENDOR_ST_M45PE10:
  12138. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12139. break;
  12140. case FLASH_5752VENDOR_ST_M45PE20:
  12141. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12142. break;
  12143. case FLASH_5752VENDOR_ST_M45PE40:
  12144. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12145. break;
  12146. }
  12147. break;
  12148. default:
  12149. tg3_flag_set(tp, NO_NVRAM);
  12150. return;
  12151. }
  12152. tg3_nvram_get_pagesize(tp, nvcfg1);
  12153. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12154. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12155. }
  12156. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  12157. {
  12158. u32 nvcfg1;
  12159. nvcfg1 = tr32(NVRAM_CFG1);
  12160. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12161. case FLASH_5717VENDOR_ATMEL_EEPROM:
  12162. case FLASH_5717VENDOR_MICRO_EEPROM:
  12163. tp->nvram_jedecnum = JEDEC_ATMEL;
  12164. tg3_flag_set(tp, NVRAM_BUFFERED);
  12165. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12166. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12167. tw32(NVRAM_CFG1, nvcfg1);
  12168. return;
  12169. case FLASH_5717VENDOR_ATMEL_MDB011D:
  12170. case FLASH_5717VENDOR_ATMEL_ADB011B:
  12171. case FLASH_5717VENDOR_ATMEL_ADB011D:
  12172. case FLASH_5717VENDOR_ATMEL_MDB021D:
  12173. case FLASH_5717VENDOR_ATMEL_ADB021B:
  12174. case FLASH_5717VENDOR_ATMEL_ADB021D:
  12175. case FLASH_5717VENDOR_ATMEL_45USPT:
  12176. tp->nvram_jedecnum = JEDEC_ATMEL;
  12177. tg3_flag_set(tp, NVRAM_BUFFERED);
  12178. tg3_flag_set(tp, FLASH);
  12179. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12180. case FLASH_5717VENDOR_ATMEL_MDB021D:
  12181. /* Detect size with tg3_nvram_get_size() */
  12182. break;
  12183. case FLASH_5717VENDOR_ATMEL_ADB021B:
  12184. case FLASH_5717VENDOR_ATMEL_ADB021D:
  12185. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12186. break;
  12187. default:
  12188. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12189. break;
  12190. }
  12191. break;
  12192. case FLASH_5717VENDOR_ST_M_M25PE10:
  12193. case FLASH_5717VENDOR_ST_A_M25PE10:
  12194. case FLASH_5717VENDOR_ST_M_M45PE10:
  12195. case FLASH_5717VENDOR_ST_A_M45PE10:
  12196. case FLASH_5717VENDOR_ST_M_M25PE20:
  12197. case FLASH_5717VENDOR_ST_A_M25PE20:
  12198. case FLASH_5717VENDOR_ST_M_M45PE20:
  12199. case FLASH_5717VENDOR_ST_A_M45PE20:
  12200. case FLASH_5717VENDOR_ST_25USPT:
  12201. case FLASH_5717VENDOR_ST_45USPT:
  12202. tp->nvram_jedecnum = JEDEC_ST;
  12203. tg3_flag_set(tp, NVRAM_BUFFERED);
  12204. tg3_flag_set(tp, FLASH);
  12205. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12206. case FLASH_5717VENDOR_ST_M_M25PE20:
  12207. case FLASH_5717VENDOR_ST_M_M45PE20:
  12208. /* Detect size with tg3_nvram_get_size() */
  12209. break;
  12210. case FLASH_5717VENDOR_ST_A_M25PE20:
  12211. case FLASH_5717VENDOR_ST_A_M45PE20:
  12212. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12213. break;
  12214. default:
  12215. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12216. break;
  12217. }
  12218. break;
  12219. default:
  12220. tg3_flag_set(tp, NO_NVRAM);
  12221. return;
  12222. }
  12223. tg3_nvram_get_pagesize(tp, nvcfg1);
  12224. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12225. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12226. }
  12227. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  12228. {
  12229. u32 nvcfg1, nvmpinstrp, nv_status;
  12230. nvcfg1 = tr32(NVRAM_CFG1);
  12231. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  12232. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12233. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  12234. tg3_flag_set(tp, NO_NVRAM);
  12235. return;
  12236. }
  12237. switch (nvmpinstrp) {
  12238. case FLASH_5762_MX25L_100:
  12239. case FLASH_5762_MX25L_200:
  12240. case FLASH_5762_MX25L_400:
  12241. case FLASH_5762_MX25L_800:
  12242. case FLASH_5762_MX25L_160_320:
  12243. tp->nvram_pagesize = 4096;
  12244. tp->nvram_jedecnum = JEDEC_MACRONIX;
  12245. tg3_flag_set(tp, NVRAM_BUFFERED);
  12246. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12247. tg3_flag_set(tp, FLASH);
  12248. nv_status = tr32(NVRAM_AUTOSENSE_STATUS);
  12249. tp->nvram_size =
  12250. (1 << (nv_status >> AUTOSENSE_DEVID &
  12251. AUTOSENSE_DEVID_MASK)
  12252. << AUTOSENSE_SIZE_IN_MB);
  12253. return;
  12254. case FLASH_5762_EEPROM_HD:
  12255. nvmpinstrp = FLASH_5720_EEPROM_HD;
  12256. break;
  12257. case FLASH_5762_EEPROM_LD:
  12258. nvmpinstrp = FLASH_5720_EEPROM_LD;
  12259. break;
  12260. case FLASH_5720VENDOR_M_ST_M45PE20:
  12261. /* This pinstrap supports multiple sizes, so force it
  12262. * to read the actual size from location 0xf0.
  12263. */
  12264. nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
  12265. break;
  12266. }
  12267. }
  12268. switch (nvmpinstrp) {
  12269. case FLASH_5720_EEPROM_HD:
  12270. case FLASH_5720_EEPROM_LD:
  12271. tp->nvram_jedecnum = JEDEC_ATMEL;
  12272. tg3_flag_set(tp, NVRAM_BUFFERED);
  12273. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12274. tw32(NVRAM_CFG1, nvcfg1);
  12275. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  12276. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12277. else
  12278. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  12279. return;
  12280. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  12281. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  12282. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  12283. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12284. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12285. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12286. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12287. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12288. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12289. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12290. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12291. case FLASH_5720VENDOR_ATMEL_45USPT:
  12292. tp->nvram_jedecnum = JEDEC_ATMEL;
  12293. tg3_flag_set(tp, NVRAM_BUFFERED);
  12294. tg3_flag_set(tp, FLASH);
  12295. switch (nvmpinstrp) {
  12296. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12297. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12298. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12299. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12300. break;
  12301. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12302. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12303. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12304. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12305. break;
  12306. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12307. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12308. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12309. break;
  12310. default:
  12311. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12312. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12313. break;
  12314. }
  12315. break;
  12316. case FLASH_5720VENDOR_M_ST_M25PE10:
  12317. case FLASH_5720VENDOR_M_ST_M45PE10:
  12318. case FLASH_5720VENDOR_A_ST_M25PE10:
  12319. case FLASH_5720VENDOR_A_ST_M45PE10:
  12320. case FLASH_5720VENDOR_M_ST_M25PE20:
  12321. case FLASH_5720VENDOR_M_ST_M45PE20:
  12322. case FLASH_5720VENDOR_A_ST_M25PE20:
  12323. case FLASH_5720VENDOR_A_ST_M45PE20:
  12324. case FLASH_5720VENDOR_M_ST_M25PE40:
  12325. case FLASH_5720VENDOR_M_ST_M45PE40:
  12326. case FLASH_5720VENDOR_A_ST_M25PE40:
  12327. case FLASH_5720VENDOR_A_ST_M45PE40:
  12328. case FLASH_5720VENDOR_M_ST_M25PE80:
  12329. case FLASH_5720VENDOR_M_ST_M45PE80:
  12330. case FLASH_5720VENDOR_A_ST_M25PE80:
  12331. case FLASH_5720VENDOR_A_ST_M45PE80:
  12332. case FLASH_5720VENDOR_ST_25USPT:
  12333. case FLASH_5720VENDOR_ST_45USPT:
  12334. tp->nvram_jedecnum = JEDEC_ST;
  12335. tg3_flag_set(tp, NVRAM_BUFFERED);
  12336. tg3_flag_set(tp, FLASH);
  12337. switch (nvmpinstrp) {
  12338. case FLASH_5720VENDOR_M_ST_M25PE20:
  12339. case FLASH_5720VENDOR_M_ST_M45PE20:
  12340. case FLASH_5720VENDOR_A_ST_M25PE20:
  12341. case FLASH_5720VENDOR_A_ST_M45PE20:
  12342. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12343. break;
  12344. case FLASH_5720VENDOR_M_ST_M25PE40:
  12345. case FLASH_5720VENDOR_M_ST_M45PE40:
  12346. case FLASH_5720VENDOR_A_ST_M25PE40:
  12347. case FLASH_5720VENDOR_A_ST_M45PE40:
  12348. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12349. break;
  12350. case FLASH_5720VENDOR_M_ST_M25PE80:
  12351. case FLASH_5720VENDOR_M_ST_M45PE80:
  12352. case FLASH_5720VENDOR_A_ST_M25PE80:
  12353. case FLASH_5720VENDOR_A_ST_M45PE80:
  12354. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12355. break;
  12356. default:
  12357. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12358. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12359. break;
  12360. }
  12361. break;
  12362. default:
  12363. tg3_flag_set(tp, NO_NVRAM);
  12364. return;
  12365. }
  12366. tg3_nvram_get_pagesize(tp, nvcfg1);
  12367. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12368. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12369. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12370. u32 val;
  12371. if (tg3_nvram_read(tp, 0, &val))
  12372. return;
  12373. if (val != TG3_EEPROM_MAGIC &&
  12374. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  12375. tg3_flag_set(tp, NO_NVRAM);
  12376. }
  12377. }
  12378. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  12379. static void tg3_nvram_init(struct tg3 *tp)
  12380. {
  12381. if (tg3_flag(tp, IS_SSB_CORE)) {
  12382. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  12383. tg3_flag_clear(tp, NVRAM);
  12384. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12385. tg3_flag_set(tp, NO_NVRAM);
  12386. return;
  12387. }
  12388. tw32_f(GRC_EEPROM_ADDR,
  12389. (EEPROM_ADDR_FSM_RESET |
  12390. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  12391. EEPROM_ADDR_CLKPERD_SHIFT)));
  12392. msleep(1);
  12393. /* Enable seeprom accesses. */
  12394. tw32_f(GRC_LOCAL_CTRL,
  12395. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  12396. udelay(100);
  12397. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12398. tg3_asic_rev(tp) != ASIC_REV_5701) {
  12399. tg3_flag_set(tp, NVRAM);
  12400. if (tg3_nvram_lock(tp)) {
  12401. netdev_warn(tp->dev,
  12402. "Cannot get nvram lock, %s failed\n",
  12403. __func__);
  12404. return;
  12405. }
  12406. tg3_enable_nvram_access(tp);
  12407. tp->nvram_size = 0;
  12408. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  12409. tg3_get_5752_nvram_info(tp);
  12410. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  12411. tg3_get_5755_nvram_info(tp);
  12412. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12413. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12414. tg3_asic_rev(tp) == ASIC_REV_5785)
  12415. tg3_get_5787_nvram_info(tp);
  12416. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  12417. tg3_get_5761_nvram_info(tp);
  12418. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  12419. tg3_get_5906_nvram_info(tp);
  12420. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12421. tg3_flag(tp, 57765_CLASS))
  12422. tg3_get_57780_nvram_info(tp);
  12423. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12424. tg3_asic_rev(tp) == ASIC_REV_5719)
  12425. tg3_get_5717_nvram_info(tp);
  12426. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12427. tg3_asic_rev(tp) == ASIC_REV_5762)
  12428. tg3_get_5720_nvram_info(tp);
  12429. else
  12430. tg3_get_nvram_info(tp);
  12431. if (tp->nvram_size == 0)
  12432. tg3_get_nvram_size(tp);
  12433. tg3_disable_nvram_access(tp);
  12434. tg3_nvram_unlock(tp);
  12435. } else {
  12436. tg3_flag_clear(tp, NVRAM);
  12437. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12438. tg3_get_eeprom_size(tp);
  12439. }
  12440. }
  12441. struct subsys_tbl_ent {
  12442. u16 subsys_vendor, subsys_devid;
  12443. u32 phy_id;
  12444. };
  12445. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  12446. /* Broadcom boards. */
  12447. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12448. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  12449. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12450. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  12451. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12452. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  12453. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12454. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  12455. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12456. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  12457. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12458. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  12459. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12460. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  12461. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12462. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  12463. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12464. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  12465. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12466. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  12467. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12468. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  12469. /* 3com boards. */
  12470. { TG3PCI_SUBVENDOR_ID_3COM,
  12471. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  12472. { TG3PCI_SUBVENDOR_ID_3COM,
  12473. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  12474. { TG3PCI_SUBVENDOR_ID_3COM,
  12475. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  12476. { TG3PCI_SUBVENDOR_ID_3COM,
  12477. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  12478. { TG3PCI_SUBVENDOR_ID_3COM,
  12479. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  12480. /* DELL boards. */
  12481. { TG3PCI_SUBVENDOR_ID_DELL,
  12482. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  12483. { TG3PCI_SUBVENDOR_ID_DELL,
  12484. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  12485. { TG3PCI_SUBVENDOR_ID_DELL,
  12486. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  12487. { TG3PCI_SUBVENDOR_ID_DELL,
  12488. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  12489. /* Compaq boards. */
  12490. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12491. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  12492. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12493. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  12494. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12495. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  12496. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12497. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  12498. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12499. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  12500. /* IBM boards. */
  12501. { TG3PCI_SUBVENDOR_ID_IBM,
  12502. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  12503. };
  12504. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  12505. {
  12506. int i;
  12507. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  12508. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  12509. tp->pdev->subsystem_vendor) &&
  12510. (subsys_id_to_phy_id[i].subsys_devid ==
  12511. tp->pdev->subsystem_device))
  12512. return &subsys_id_to_phy_id[i];
  12513. }
  12514. return NULL;
  12515. }
  12516. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  12517. {
  12518. u32 val;
  12519. tp->phy_id = TG3_PHY_ID_INVALID;
  12520. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12521. /* Assume an onboard device and WOL capable by default. */
  12522. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12523. tg3_flag_set(tp, WOL_CAP);
  12524. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12525. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  12526. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12527. tg3_flag_set(tp, IS_NIC);
  12528. }
  12529. val = tr32(VCPU_CFGSHDW);
  12530. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  12531. tg3_flag_set(tp, ASPM_WORKAROUND);
  12532. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  12533. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  12534. tg3_flag_set(tp, WOL_ENABLE);
  12535. device_set_wakeup_enable(&tp->pdev->dev, true);
  12536. }
  12537. goto done;
  12538. }
  12539. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  12540. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  12541. u32 nic_cfg, led_cfg;
  12542. u32 cfg2 = 0, cfg4 = 0, cfg5 = 0;
  12543. u32 nic_phy_id, ver, eeprom_phy_id;
  12544. int eeprom_phy_serdes = 0;
  12545. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  12546. tp->nic_sram_data_cfg = nic_cfg;
  12547. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  12548. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  12549. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12550. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12551. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  12552. (ver > 0) && (ver < 0x100))
  12553. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  12554. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  12555. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  12556. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12557. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12558. tg3_asic_rev(tp) == ASIC_REV_5720)
  12559. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_5, &cfg5);
  12560. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  12561. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  12562. eeprom_phy_serdes = 1;
  12563. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  12564. if (nic_phy_id != 0) {
  12565. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  12566. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  12567. eeprom_phy_id = (id1 >> 16) << 10;
  12568. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  12569. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  12570. } else
  12571. eeprom_phy_id = 0;
  12572. tp->phy_id = eeprom_phy_id;
  12573. if (eeprom_phy_serdes) {
  12574. if (!tg3_flag(tp, 5705_PLUS))
  12575. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12576. else
  12577. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  12578. }
  12579. if (tg3_flag(tp, 5750_PLUS))
  12580. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  12581. SHASTA_EXT_LED_MODE_MASK);
  12582. else
  12583. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  12584. switch (led_cfg) {
  12585. default:
  12586. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  12587. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12588. break;
  12589. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  12590. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12591. break;
  12592. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  12593. tp->led_ctrl = LED_CTRL_MODE_MAC;
  12594. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  12595. * read on some older 5700/5701 bootcode.
  12596. */
  12597. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12598. tg3_asic_rev(tp) == ASIC_REV_5701)
  12599. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12600. break;
  12601. case SHASTA_EXT_LED_SHARED:
  12602. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  12603. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  12604. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  12605. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12606. LED_CTRL_MODE_PHY_2);
  12607. if (tg3_flag(tp, 5717_PLUS) ||
  12608. tg3_asic_rev(tp) == ASIC_REV_5762)
  12609. tp->led_ctrl |= LED_CTRL_BLINK_RATE_OVERRIDE |
  12610. LED_CTRL_BLINK_RATE_MASK;
  12611. break;
  12612. case SHASTA_EXT_LED_MAC:
  12613. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  12614. break;
  12615. case SHASTA_EXT_LED_COMBO:
  12616. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  12617. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  12618. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12619. LED_CTRL_MODE_PHY_2);
  12620. break;
  12621. }
  12622. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12623. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  12624. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  12625. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12626. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  12627. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12628. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  12629. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12630. if ((tp->pdev->subsystem_vendor ==
  12631. PCI_VENDOR_ID_ARIMA) &&
  12632. (tp->pdev->subsystem_device == 0x205a ||
  12633. tp->pdev->subsystem_device == 0x2063))
  12634. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12635. } else {
  12636. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12637. tg3_flag_set(tp, IS_NIC);
  12638. }
  12639. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  12640. tg3_flag_set(tp, ENABLE_ASF);
  12641. if (tg3_flag(tp, 5750_PLUS))
  12642. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  12643. }
  12644. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  12645. tg3_flag(tp, 5750_PLUS))
  12646. tg3_flag_set(tp, ENABLE_APE);
  12647. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  12648. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  12649. tg3_flag_clear(tp, WOL_CAP);
  12650. if (tg3_flag(tp, WOL_CAP) &&
  12651. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  12652. tg3_flag_set(tp, WOL_ENABLE);
  12653. device_set_wakeup_enable(&tp->pdev->dev, true);
  12654. }
  12655. if (cfg2 & (1 << 17))
  12656. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  12657. /* serdes signal pre-emphasis in register 0x590 set by */
  12658. /* bootcode if bit 18 is set */
  12659. if (cfg2 & (1 << 18))
  12660. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  12661. if ((tg3_flag(tp, 57765_PLUS) ||
  12662. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  12663. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  12664. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  12665. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  12666. if (tg3_flag(tp, PCI_EXPRESS)) {
  12667. u32 cfg3;
  12668. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  12669. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  12670. !tg3_flag(tp, 57765_PLUS) &&
  12671. (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
  12672. tg3_flag_set(tp, ASPM_WORKAROUND);
  12673. if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
  12674. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  12675. if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
  12676. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  12677. }
  12678. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  12679. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  12680. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  12681. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  12682. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  12683. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  12684. if (cfg5 & NIC_SRAM_DISABLE_1G_HALF_ADV)
  12685. tp->phy_flags |= TG3_PHYFLG_DISABLE_1G_HD_ADV;
  12686. }
  12687. done:
  12688. if (tg3_flag(tp, WOL_CAP))
  12689. device_set_wakeup_enable(&tp->pdev->dev,
  12690. tg3_flag(tp, WOL_ENABLE));
  12691. else
  12692. device_set_wakeup_capable(&tp->pdev->dev, false);
  12693. }
  12694. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  12695. {
  12696. int i, err;
  12697. u32 val2, off = offset * 8;
  12698. err = tg3_nvram_lock(tp);
  12699. if (err)
  12700. return err;
  12701. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  12702. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  12703. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  12704. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  12705. udelay(10);
  12706. for (i = 0; i < 100; i++) {
  12707. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  12708. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  12709. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  12710. break;
  12711. }
  12712. udelay(10);
  12713. }
  12714. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  12715. tg3_nvram_unlock(tp);
  12716. if (val2 & APE_OTP_STATUS_CMD_DONE)
  12717. return 0;
  12718. return -EBUSY;
  12719. }
  12720. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  12721. {
  12722. int i;
  12723. u32 val;
  12724. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  12725. tw32(OTP_CTRL, cmd);
  12726. /* Wait for up to 1 ms for command to execute. */
  12727. for (i = 0; i < 100; i++) {
  12728. val = tr32(OTP_STATUS);
  12729. if (val & OTP_STATUS_CMD_DONE)
  12730. break;
  12731. udelay(10);
  12732. }
  12733. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  12734. }
  12735. /* Read the gphy configuration from the OTP region of the chip. The gphy
  12736. * configuration is a 32-bit value that straddles the alignment boundary.
  12737. * We do two 32-bit reads and then shift and merge the results.
  12738. */
  12739. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  12740. {
  12741. u32 bhalf_otp, thalf_otp;
  12742. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  12743. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  12744. return 0;
  12745. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  12746. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12747. return 0;
  12748. thalf_otp = tr32(OTP_READ_DATA);
  12749. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  12750. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12751. return 0;
  12752. bhalf_otp = tr32(OTP_READ_DATA);
  12753. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  12754. }
  12755. static void tg3_phy_init_link_config(struct tg3 *tp)
  12756. {
  12757. u32 adv = ADVERTISED_Autoneg;
  12758. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  12759. if (!(tp->phy_flags & TG3_PHYFLG_DISABLE_1G_HD_ADV))
  12760. adv |= ADVERTISED_1000baseT_Half;
  12761. adv |= ADVERTISED_1000baseT_Full;
  12762. }
  12763. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12764. adv |= ADVERTISED_100baseT_Half |
  12765. ADVERTISED_100baseT_Full |
  12766. ADVERTISED_10baseT_Half |
  12767. ADVERTISED_10baseT_Full |
  12768. ADVERTISED_TP;
  12769. else
  12770. adv |= ADVERTISED_FIBRE;
  12771. tp->link_config.advertising = adv;
  12772. tp->link_config.speed = SPEED_UNKNOWN;
  12773. tp->link_config.duplex = DUPLEX_UNKNOWN;
  12774. tp->link_config.autoneg = AUTONEG_ENABLE;
  12775. tp->link_config.active_speed = SPEED_UNKNOWN;
  12776. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  12777. tp->old_link = -1;
  12778. }
  12779. static int tg3_phy_probe(struct tg3 *tp)
  12780. {
  12781. u32 hw_phy_id_1, hw_phy_id_2;
  12782. u32 hw_phy_id, hw_phy_id_masked;
  12783. int err;
  12784. /* flow control autonegotiation is default behavior */
  12785. tg3_flag_set(tp, PAUSE_AUTONEG);
  12786. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12787. if (tg3_flag(tp, ENABLE_APE)) {
  12788. switch (tp->pci_fn) {
  12789. case 0:
  12790. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  12791. break;
  12792. case 1:
  12793. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  12794. break;
  12795. case 2:
  12796. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  12797. break;
  12798. case 3:
  12799. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  12800. break;
  12801. }
  12802. }
  12803. if (!tg3_flag(tp, ENABLE_ASF) &&
  12804. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12805. !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12806. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  12807. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  12808. if (tg3_flag(tp, USE_PHYLIB))
  12809. return tg3_phy_init(tp);
  12810. /* Reading the PHY ID register can conflict with ASF
  12811. * firmware access to the PHY hardware.
  12812. */
  12813. err = 0;
  12814. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  12815. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  12816. } else {
  12817. /* Now read the physical PHY_ID from the chip and verify
  12818. * that it is sane. If it doesn't look good, we fall back
  12819. * to either the hard-coded table based PHY_ID and failing
  12820. * that the value found in the eeprom area.
  12821. */
  12822. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  12823. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  12824. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  12825. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  12826. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  12827. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  12828. }
  12829. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  12830. tp->phy_id = hw_phy_id;
  12831. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  12832. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12833. else
  12834. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  12835. } else {
  12836. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  12837. /* Do nothing, phy ID already set up in
  12838. * tg3_get_eeprom_hw_cfg().
  12839. */
  12840. } else {
  12841. struct subsys_tbl_ent *p;
  12842. /* No eeprom signature? Try the hardcoded
  12843. * subsys device table.
  12844. */
  12845. p = tg3_lookup_by_subsys(tp);
  12846. if (p) {
  12847. tp->phy_id = p->phy_id;
  12848. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  12849. /* For now we saw the IDs 0xbc050cd0,
  12850. * 0xbc050f80 and 0xbc050c30 on devices
  12851. * connected to an BCM4785 and there are
  12852. * probably more. Just assume that the phy is
  12853. * supported when it is connected to a SSB core
  12854. * for now.
  12855. */
  12856. return -ENODEV;
  12857. }
  12858. if (!tp->phy_id ||
  12859. tp->phy_id == TG3_PHY_ID_BCM8002)
  12860. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12861. }
  12862. }
  12863. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12864. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12865. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12866. tg3_asic_rev(tp) == ASIC_REV_57766 ||
  12867. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12868. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12869. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12870. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12871. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
  12872. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12873. tp->eee.supported = SUPPORTED_100baseT_Full |
  12874. SUPPORTED_1000baseT_Full;
  12875. tp->eee.advertised = ADVERTISED_100baseT_Full |
  12876. ADVERTISED_1000baseT_Full;
  12877. tp->eee.eee_enabled = 1;
  12878. tp->eee.tx_lpi_enabled = 1;
  12879. tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
  12880. }
  12881. tg3_phy_init_link_config(tp);
  12882. if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  12883. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12884. !tg3_flag(tp, ENABLE_APE) &&
  12885. !tg3_flag(tp, ENABLE_ASF)) {
  12886. u32 bmsr, dummy;
  12887. tg3_readphy(tp, MII_BMSR, &bmsr);
  12888. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12889. (bmsr & BMSR_LSTATUS))
  12890. goto skip_phy_reset;
  12891. err = tg3_phy_reset(tp);
  12892. if (err)
  12893. return err;
  12894. tg3_phy_set_wirespeed(tp);
  12895. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12896. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12897. tp->link_config.flowctrl);
  12898. tg3_writephy(tp, MII_BMCR,
  12899. BMCR_ANENABLE | BMCR_ANRESTART);
  12900. }
  12901. }
  12902. skip_phy_reset:
  12903. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12904. err = tg3_init_5401phy_dsp(tp);
  12905. if (err)
  12906. return err;
  12907. err = tg3_init_5401phy_dsp(tp);
  12908. }
  12909. return err;
  12910. }
  12911. static void tg3_read_vpd(struct tg3 *tp)
  12912. {
  12913. u8 *vpd_data;
  12914. unsigned int block_end, rosize, len;
  12915. u32 vpdlen;
  12916. int j, i = 0;
  12917. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12918. if (!vpd_data)
  12919. goto out_no_vpd;
  12920. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12921. if (i < 0)
  12922. goto out_not_found;
  12923. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12924. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12925. i += PCI_VPD_LRDT_TAG_SIZE;
  12926. if (block_end > vpdlen)
  12927. goto out_not_found;
  12928. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12929. PCI_VPD_RO_KEYWORD_MFR_ID);
  12930. if (j > 0) {
  12931. len = pci_vpd_info_field_size(&vpd_data[j]);
  12932. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12933. if (j + len > block_end || len != 4 ||
  12934. memcmp(&vpd_data[j], "1028", 4))
  12935. goto partno;
  12936. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12937. PCI_VPD_RO_KEYWORD_VENDOR0);
  12938. if (j < 0)
  12939. goto partno;
  12940. len = pci_vpd_info_field_size(&vpd_data[j]);
  12941. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12942. if (j + len > block_end)
  12943. goto partno;
  12944. if (len >= sizeof(tp->fw_ver))
  12945. len = sizeof(tp->fw_ver) - 1;
  12946. memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
  12947. snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
  12948. &vpd_data[j]);
  12949. }
  12950. partno:
  12951. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12952. PCI_VPD_RO_KEYWORD_PARTNO);
  12953. if (i < 0)
  12954. goto out_not_found;
  12955. len = pci_vpd_info_field_size(&vpd_data[i]);
  12956. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12957. if (len > TG3_BPN_SIZE ||
  12958. (len + i) > vpdlen)
  12959. goto out_not_found;
  12960. memcpy(tp->board_part_number, &vpd_data[i], len);
  12961. out_not_found:
  12962. kfree(vpd_data);
  12963. if (tp->board_part_number[0])
  12964. return;
  12965. out_no_vpd:
  12966. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12967. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12968. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12969. strcpy(tp->board_part_number, "BCM5717");
  12970. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12971. strcpy(tp->board_part_number, "BCM5718");
  12972. else
  12973. goto nomatch;
  12974. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12975. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12976. strcpy(tp->board_part_number, "BCM57780");
  12977. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12978. strcpy(tp->board_part_number, "BCM57760");
  12979. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12980. strcpy(tp->board_part_number, "BCM57790");
  12981. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12982. strcpy(tp->board_part_number, "BCM57788");
  12983. else
  12984. goto nomatch;
  12985. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12986. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12987. strcpy(tp->board_part_number, "BCM57761");
  12988. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12989. strcpy(tp->board_part_number, "BCM57765");
  12990. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12991. strcpy(tp->board_part_number, "BCM57781");
  12992. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12993. strcpy(tp->board_part_number, "BCM57785");
  12994. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12995. strcpy(tp->board_part_number, "BCM57791");
  12996. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12997. strcpy(tp->board_part_number, "BCM57795");
  12998. else
  12999. goto nomatch;
  13000. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  13001. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  13002. strcpy(tp->board_part_number, "BCM57762");
  13003. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  13004. strcpy(tp->board_part_number, "BCM57766");
  13005. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  13006. strcpy(tp->board_part_number, "BCM57782");
  13007. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  13008. strcpy(tp->board_part_number, "BCM57786");
  13009. else
  13010. goto nomatch;
  13011. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13012. strcpy(tp->board_part_number, "BCM95906");
  13013. } else {
  13014. nomatch:
  13015. strcpy(tp->board_part_number, "none");
  13016. }
  13017. }
  13018. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  13019. {
  13020. u32 val;
  13021. if (tg3_nvram_read(tp, offset, &val) ||
  13022. (val & 0xfc000000) != 0x0c000000 ||
  13023. tg3_nvram_read(tp, offset + 4, &val) ||
  13024. val != 0)
  13025. return 0;
  13026. return 1;
  13027. }
  13028. static void tg3_read_bc_ver(struct tg3 *tp)
  13029. {
  13030. u32 val, offset, start, ver_offset;
  13031. int i, dst_off;
  13032. bool newver = false;
  13033. if (tg3_nvram_read(tp, 0xc, &offset) ||
  13034. tg3_nvram_read(tp, 0x4, &start))
  13035. return;
  13036. offset = tg3_nvram_logical_addr(tp, offset);
  13037. if (tg3_nvram_read(tp, offset, &val))
  13038. return;
  13039. if ((val & 0xfc000000) == 0x0c000000) {
  13040. if (tg3_nvram_read(tp, offset + 4, &val))
  13041. return;
  13042. if (val == 0)
  13043. newver = true;
  13044. }
  13045. dst_off = strlen(tp->fw_ver);
  13046. if (newver) {
  13047. if (TG3_VER_SIZE - dst_off < 16 ||
  13048. tg3_nvram_read(tp, offset + 8, &ver_offset))
  13049. return;
  13050. offset = offset + ver_offset - start;
  13051. for (i = 0; i < 16; i += 4) {
  13052. __be32 v;
  13053. if (tg3_nvram_read_be32(tp, offset + i, &v))
  13054. return;
  13055. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  13056. }
  13057. } else {
  13058. u32 major, minor;
  13059. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  13060. return;
  13061. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  13062. TG3_NVM_BCVER_MAJSFT;
  13063. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  13064. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  13065. "v%d.%02d", major, minor);
  13066. }
  13067. }
  13068. static void tg3_read_hwsb_ver(struct tg3 *tp)
  13069. {
  13070. u32 val, major, minor;
  13071. /* Use native endian representation */
  13072. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  13073. return;
  13074. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  13075. TG3_NVM_HWSB_CFG1_MAJSFT;
  13076. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  13077. TG3_NVM_HWSB_CFG1_MINSFT;
  13078. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  13079. }
  13080. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  13081. {
  13082. u32 offset, major, minor, build;
  13083. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  13084. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  13085. return;
  13086. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  13087. case TG3_EEPROM_SB_REVISION_0:
  13088. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  13089. break;
  13090. case TG3_EEPROM_SB_REVISION_2:
  13091. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  13092. break;
  13093. case TG3_EEPROM_SB_REVISION_3:
  13094. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  13095. break;
  13096. case TG3_EEPROM_SB_REVISION_4:
  13097. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  13098. break;
  13099. case TG3_EEPROM_SB_REVISION_5:
  13100. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  13101. break;
  13102. case TG3_EEPROM_SB_REVISION_6:
  13103. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  13104. break;
  13105. default:
  13106. return;
  13107. }
  13108. if (tg3_nvram_read(tp, offset, &val))
  13109. return;
  13110. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  13111. TG3_EEPROM_SB_EDH_BLD_SHFT;
  13112. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  13113. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  13114. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  13115. if (minor > 99 || build > 26)
  13116. return;
  13117. offset = strlen(tp->fw_ver);
  13118. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  13119. " v%d.%02d", major, minor);
  13120. if (build > 0) {
  13121. offset = strlen(tp->fw_ver);
  13122. if (offset < TG3_VER_SIZE - 1)
  13123. tp->fw_ver[offset] = 'a' + build - 1;
  13124. }
  13125. }
  13126. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  13127. {
  13128. u32 val, offset, start;
  13129. int i, vlen;
  13130. for (offset = TG3_NVM_DIR_START;
  13131. offset < TG3_NVM_DIR_END;
  13132. offset += TG3_NVM_DIRENT_SIZE) {
  13133. if (tg3_nvram_read(tp, offset, &val))
  13134. return;
  13135. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  13136. break;
  13137. }
  13138. if (offset == TG3_NVM_DIR_END)
  13139. return;
  13140. if (!tg3_flag(tp, 5705_PLUS))
  13141. start = 0x08000000;
  13142. else if (tg3_nvram_read(tp, offset - 4, &start))
  13143. return;
  13144. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  13145. !tg3_fw_img_is_valid(tp, offset) ||
  13146. tg3_nvram_read(tp, offset + 8, &val))
  13147. return;
  13148. offset += val - start;
  13149. vlen = strlen(tp->fw_ver);
  13150. tp->fw_ver[vlen++] = ',';
  13151. tp->fw_ver[vlen++] = ' ';
  13152. for (i = 0; i < 4; i++) {
  13153. __be32 v;
  13154. if (tg3_nvram_read_be32(tp, offset, &v))
  13155. return;
  13156. offset += sizeof(v);
  13157. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  13158. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  13159. break;
  13160. }
  13161. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  13162. vlen += sizeof(v);
  13163. }
  13164. }
  13165. static void tg3_probe_ncsi(struct tg3 *tp)
  13166. {
  13167. u32 apedata;
  13168. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  13169. if (apedata != APE_SEG_SIG_MAGIC)
  13170. return;
  13171. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  13172. if (!(apedata & APE_FW_STATUS_READY))
  13173. return;
  13174. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  13175. tg3_flag_set(tp, APE_HAS_NCSI);
  13176. }
  13177. static void tg3_read_dash_ver(struct tg3 *tp)
  13178. {
  13179. int vlen;
  13180. u32 apedata;
  13181. char *fwtype;
  13182. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  13183. if (tg3_flag(tp, APE_HAS_NCSI))
  13184. fwtype = "NCSI";
  13185. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  13186. fwtype = "SMASH";
  13187. else
  13188. fwtype = "DASH";
  13189. vlen = strlen(tp->fw_ver);
  13190. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  13191. fwtype,
  13192. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  13193. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  13194. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  13195. (apedata & APE_FW_VERSION_BLDMSK));
  13196. }
  13197. static void tg3_read_otp_ver(struct tg3 *tp)
  13198. {
  13199. u32 val, val2;
  13200. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  13201. return;
  13202. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  13203. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  13204. TG3_OTP_MAGIC0_VALID(val)) {
  13205. u64 val64 = (u64) val << 32 | val2;
  13206. u32 ver = 0;
  13207. int i, vlen;
  13208. for (i = 0; i < 7; i++) {
  13209. if ((val64 & 0xff) == 0)
  13210. break;
  13211. ver = val64 & 0xff;
  13212. val64 >>= 8;
  13213. }
  13214. vlen = strlen(tp->fw_ver);
  13215. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  13216. }
  13217. }
  13218. static void tg3_read_fw_ver(struct tg3 *tp)
  13219. {
  13220. u32 val;
  13221. bool vpd_vers = false;
  13222. if (tp->fw_ver[0] != 0)
  13223. vpd_vers = true;
  13224. if (tg3_flag(tp, NO_NVRAM)) {
  13225. strcat(tp->fw_ver, "sb");
  13226. tg3_read_otp_ver(tp);
  13227. return;
  13228. }
  13229. if (tg3_nvram_read(tp, 0, &val))
  13230. return;
  13231. if (val == TG3_EEPROM_MAGIC)
  13232. tg3_read_bc_ver(tp);
  13233. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  13234. tg3_read_sb_ver(tp, val);
  13235. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  13236. tg3_read_hwsb_ver(tp);
  13237. if (tg3_flag(tp, ENABLE_ASF)) {
  13238. if (tg3_flag(tp, ENABLE_APE)) {
  13239. tg3_probe_ncsi(tp);
  13240. if (!vpd_vers)
  13241. tg3_read_dash_ver(tp);
  13242. } else if (!vpd_vers) {
  13243. tg3_read_mgmtfw_ver(tp);
  13244. }
  13245. }
  13246. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  13247. }
  13248. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  13249. {
  13250. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  13251. return TG3_RX_RET_MAX_SIZE_5717;
  13252. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  13253. return TG3_RX_RET_MAX_SIZE_5700;
  13254. else
  13255. return TG3_RX_RET_MAX_SIZE_5705;
  13256. }
  13257. static const struct pci_device_id tg3_write_reorder_chipsets[] = {
  13258. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  13259. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  13260. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  13261. { },
  13262. };
  13263. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  13264. {
  13265. struct pci_dev *peer;
  13266. unsigned int func, devnr = tp->pdev->devfn & ~7;
  13267. for (func = 0; func < 8; func++) {
  13268. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  13269. if (peer && peer != tp->pdev)
  13270. break;
  13271. pci_dev_put(peer);
  13272. }
  13273. /* 5704 can be configured in single-port mode, set peer to
  13274. * tp->pdev in that case.
  13275. */
  13276. if (!peer) {
  13277. peer = tp->pdev;
  13278. return peer;
  13279. }
  13280. /*
  13281. * We don't need to keep the refcount elevated; there's no way
  13282. * to remove one half of this device without removing the other
  13283. */
  13284. pci_dev_put(peer);
  13285. return peer;
  13286. }
  13287. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  13288. {
  13289. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  13290. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  13291. u32 reg;
  13292. /* All devices that use the alternate
  13293. * ASIC REV location have a CPMU.
  13294. */
  13295. tg3_flag_set(tp, CPMU_PRESENT);
  13296. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13297. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13298. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13299. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13300. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  13301. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
  13302. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
  13303. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  13304. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  13305. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
  13306. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787)
  13307. reg = TG3PCI_GEN2_PRODID_ASICREV;
  13308. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  13309. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  13310. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  13311. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  13312. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  13313. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  13314. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  13315. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  13316. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  13317. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  13318. reg = TG3PCI_GEN15_PRODID_ASICREV;
  13319. else
  13320. reg = TG3PCI_PRODID_ASICREV;
  13321. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  13322. }
  13323. /* Wrong chip ID in 5752 A0. This code can be removed later
  13324. * as A0 is not in production.
  13325. */
  13326. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  13327. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  13328. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  13329. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  13330. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13331. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13332. tg3_asic_rev(tp) == ASIC_REV_5720)
  13333. tg3_flag_set(tp, 5717_PLUS);
  13334. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  13335. tg3_asic_rev(tp) == ASIC_REV_57766)
  13336. tg3_flag_set(tp, 57765_CLASS);
  13337. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  13338. tg3_asic_rev(tp) == ASIC_REV_5762)
  13339. tg3_flag_set(tp, 57765_PLUS);
  13340. /* Intentionally exclude ASIC_REV_5906 */
  13341. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13342. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13343. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13344. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13345. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13346. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13347. tg3_flag(tp, 57765_PLUS))
  13348. tg3_flag_set(tp, 5755_PLUS);
  13349. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  13350. tg3_asic_rev(tp) == ASIC_REV_5714)
  13351. tg3_flag_set(tp, 5780_CLASS);
  13352. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13353. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13354. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  13355. tg3_flag(tp, 5755_PLUS) ||
  13356. tg3_flag(tp, 5780_CLASS))
  13357. tg3_flag_set(tp, 5750_PLUS);
  13358. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13359. tg3_flag(tp, 5750_PLUS))
  13360. tg3_flag_set(tp, 5705_PLUS);
  13361. }
  13362. static bool tg3_10_100_only_device(struct tg3 *tp,
  13363. const struct pci_device_id *ent)
  13364. {
  13365. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  13366. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13367. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  13368. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  13369. return true;
  13370. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  13371. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  13372. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  13373. return true;
  13374. } else {
  13375. return true;
  13376. }
  13377. }
  13378. return false;
  13379. }
  13380. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  13381. {
  13382. u32 misc_ctrl_reg;
  13383. u32 pci_state_reg, grc_misc_cfg;
  13384. u32 val;
  13385. u16 pci_cmd;
  13386. int err;
  13387. /* Force memory write invalidate off. If we leave it on,
  13388. * then on 5700_BX chips we have to enable a workaround.
  13389. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  13390. * to match the cacheline size. The Broadcom driver have this
  13391. * workaround but turns MWI off all the times so never uses
  13392. * it. This seems to suggest that the workaround is insufficient.
  13393. */
  13394. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13395. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  13396. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13397. /* Important! -- Make sure register accesses are byteswapped
  13398. * correctly. Also, for those chips that require it, make
  13399. * sure that indirect register accesses are enabled before
  13400. * the first operation.
  13401. */
  13402. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13403. &misc_ctrl_reg);
  13404. tp->misc_host_ctrl |= (misc_ctrl_reg &
  13405. MISC_HOST_CTRL_CHIPREV);
  13406. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13407. tp->misc_host_ctrl);
  13408. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  13409. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  13410. * we need to disable memory and use config. cycles
  13411. * only to access all registers. The 5702/03 chips
  13412. * can mistakenly decode the special cycles from the
  13413. * ICH chipsets as memory write cycles, causing corruption
  13414. * of register and memory space. Only certain ICH bridges
  13415. * will drive special cycles with non-zero data during the
  13416. * address phase which can fall within the 5703's address
  13417. * range. This is not an ICH bug as the PCI spec allows
  13418. * non-zero address during special cycles. However, only
  13419. * these ICH bridges are known to drive non-zero addresses
  13420. * during special cycles.
  13421. *
  13422. * Since special cycles do not cross PCI bridges, we only
  13423. * enable this workaround if the 5703 is on the secondary
  13424. * bus of these ICH bridges.
  13425. */
  13426. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  13427. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  13428. static struct tg3_dev_id {
  13429. u32 vendor;
  13430. u32 device;
  13431. u32 rev;
  13432. } ich_chipsets[] = {
  13433. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  13434. PCI_ANY_ID },
  13435. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  13436. PCI_ANY_ID },
  13437. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  13438. 0xa },
  13439. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  13440. PCI_ANY_ID },
  13441. { },
  13442. };
  13443. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  13444. struct pci_dev *bridge = NULL;
  13445. while (pci_id->vendor != 0) {
  13446. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  13447. bridge);
  13448. if (!bridge) {
  13449. pci_id++;
  13450. continue;
  13451. }
  13452. if (pci_id->rev != PCI_ANY_ID) {
  13453. if (bridge->revision > pci_id->rev)
  13454. continue;
  13455. }
  13456. if (bridge->subordinate &&
  13457. (bridge->subordinate->number ==
  13458. tp->pdev->bus->number)) {
  13459. tg3_flag_set(tp, ICH_WORKAROUND);
  13460. pci_dev_put(bridge);
  13461. break;
  13462. }
  13463. }
  13464. }
  13465. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  13466. static struct tg3_dev_id {
  13467. u32 vendor;
  13468. u32 device;
  13469. } bridge_chipsets[] = {
  13470. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  13471. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  13472. { },
  13473. };
  13474. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  13475. struct pci_dev *bridge = NULL;
  13476. while (pci_id->vendor != 0) {
  13477. bridge = pci_get_device(pci_id->vendor,
  13478. pci_id->device,
  13479. bridge);
  13480. if (!bridge) {
  13481. pci_id++;
  13482. continue;
  13483. }
  13484. if (bridge->subordinate &&
  13485. (bridge->subordinate->number <=
  13486. tp->pdev->bus->number) &&
  13487. (bridge->subordinate->busn_res.end >=
  13488. tp->pdev->bus->number)) {
  13489. tg3_flag_set(tp, 5701_DMA_BUG);
  13490. pci_dev_put(bridge);
  13491. break;
  13492. }
  13493. }
  13494. }
  13495. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  13496. * DMA addresses > 40-bit. This bridge may have other additional
  13497. * 57xx devices behind it in some 4-port NIC designs for example.
  13498. * Any tg3 device found behind the bridge will also need the 40-bit
  13499. * DMA workaround.
  13500. */
  13501. if (tg3_flag(tp, 5780_CLASS)) {
  13502. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13503. tp->msi_cap = tp->pdev->msi_cap;
  13504. } else {
  13505. struct pci_dev *bridge = NULL;
  13506. do {
  13507. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  13508. PCI_DEVICE_ID_SERVERWORKS_EPB,
  13509. bridge);
  13510. if (bridge && bridge->subordinate &&
  13511. (bridge->subordinate->number <=
  13512. tp->pdev->bus->number) &&
  13513. (bridge->subordinate->busn_res.end >=
  13514. tp->pdev->bus->number)) {
  13515. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13516. pci_dev_put(bridge);
  13517. break;
  13518. }
  13519. } while (bridge);
  13520. }
  13521. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13522. tg3_asic_rev(tp) == ASIC_REV_5714)
  13523. tp->pdev_peer = tg3_find_peer(tp);
  13524. /* Determine TSO capabilities */
  13525. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  13526. ; /* Do nothing. HW bug. */
  13527. else if (tg3_flag(tp, 57765_PLUS))
  13528. tg3_flag_set(tp, HW_TSO_3);
  13529. else if (tg3_flag(tp, 5755_PLUS) ||
  13530. tg3_asic_rev(tp) == ASIC_REV_5906)
  13531. tg3_flag_set(tp, HW_TSO_2);
  13532. else if (tg3_flag(tp, 5750_PLUS)) {
  13533. tg3_flag_set(tp, HW_TSO_1);
  13534. tg3_flag_set(tp, TSO_BUG);
  13535. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  13536. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  13537. tg3_flag_clear(tp, TSO_BUG);
  13538. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13539. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13540. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  13541. tg3_flag_set(tp, FW_TSO);
  13542. tg3_flag_set(tp, TSO_BUG);
  13543. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  13544. tp->fw_needed = FIRMWARE_TG3TSO5;
  13545. else
  13546. tp->fw_needed = FIRMWARE_TG3TSO;
  13547. }
  13548. /* Selectively allow TSO based on operating conditions */
  13549. if (tg3_flag(tp, HW_TSO_1) ||
  13550. tg3_flag(tp, HW_TSO_2) ||
  13551. tg3_flag(tp, HW_TSO_3) ||
  13552. tg3_flag(tp, FW_TSO)) {
  13553. /* For firmware TSO, assume ASF is disabled.
  13554. * We'll disable TSO later if we discover ASF
  13555. * is enabled in tg3_get_eeprom_hw_cfg().
  13556. */
  13557. tg3_flag_set(tp, TSO_CAPABLE);
  13558. } else {
  13559. tg3_flag_clear(tp, TSO_CAPABLE);
  13560. tg3_flag_clear(tp, TSO_BUG);
  13561. tp->fw_needed = NULL;
  13562. }
  13563. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  13564. tp->fw_needed = FIRMWARE_TG3;
  13565. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  13566. tp->fw_needed = FIRMWARE_TG357766;
  13567. tp->irq_max = 1;
  13568. if (tg3_flag(tp, 5750_PLUS)) {
  13569. tg3_flag_set(tp, SUPPORT_MSI);
  13570. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  13571. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  13572. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  13573. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  13574. tp->pdev_peer == tp->pdev))
  13575. tg3_flag_clear(tp, SUPPORT_MSI);
  13576. if (tg3_flag(tp, 5755_PLUS) ||
  13577. tg3_asic_rev(tp) == ASIC_REV_5906) {
  13578. tg3_flag_set(tp, 1SHOT_MSI);
  13579. }
  13580. if (tg3_flag(tp, 57765_PLUS)) {
  13581. tg3_flag_set(tp, SUPPORT_MSIX);
  13582. tp->irq_max = TG3_IRQ_MAX_VECS;
  13583. }
  13584. }
  13585. tp->txq_max = 1;
  13586. tp->rxq_max = 1;
  13587. if (tp->irq_max > 1) {
  13588. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  13589. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  13590. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13591. tg3_asic_rev(tp) == ASIC_REV_5720)
  13592. tp->txq_max = tp->irq_max - 1;
  13593. }
  13594. if (tg3_flag(tp, 5755_PLUS) ||
  13595. tg3_asic_rev(tp) == ASIC_REV_5906)
  13596. tg3_flag_set(tp, SHORT_DMA_BUG);
  13597. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  13598. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  13599. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13600. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13601. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13602. tg3_asic_rev(tp) == ASIC_REV_5762)
  13603. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  13604. if (tg3_flag(tp, 57765_PLUS) &&
  13605. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  13606. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  13607. if (!tg3_flag(tp, 5705_PLUS) ||
  13608. tg3_flag(tp, 5780_CLASS) ||
  13609. tg3_flag(tp, USE_JUMBO_BDFLAG))
  13610. tg3_flag_set(tp, JUMBO_CAPABLE);
  13611. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13612. &pci_state_reg);
  13613. if (pci_is_pcie(tp->pdev)) {
  13614. u16 lnkctl;
  13615. tg3_flag_set(tp, PCI_EXPRESS);
  13616. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  13617. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  13618. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13619. tg3_flag_clear(tp, HW_TSO_2);
  13620. tg3_flag_clear(tp, TSO_CAPABLE);
  13621. }
  13622. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13623. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13624. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  13625. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  13626. tg3_flag_set(tp, CLKREQ_BUG);
  13627. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  13628. tg3_flag_set(tp, L1PLLPD_EN);
  13629. }
  13630. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  13631. /* BCM5785 devices are effectively PCIe devices, and should
  13632. * follow PCIe codepaths, but do not have a PCIe capabilities
  13633. * section.
  13634. */
  13635. tg3_flag_set(tp, PCI_EXPRESS);
  13636. } else if (!tg3_flag(tp, 5705_PLUS) ||
  13637. tg3_flag(tp, 5780_CLASS)) {
  13638. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  13639. if (!tp->pcix_cap) {
  13640. dev_err(&tp->pdev->dev,
  13641. "Cannot find PCI-X capability, aborting\n");
  13642. return -EIO;
  13643. }
  13644. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  13645. tg3_flag_set(tp, PCIX_MODE);
  13646. }
  13647. /* If we have an AMD 762 or VIA K8T800 chipset, write
  13648. * reordering to the mailbox registers done by the host
  13649. * controller can cause major troubles. We read back from
  13650. * every mailbox register write to force the writes to be
  13651. * posted to the chip in order.
  13652. */
  13653. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  13654. !tg3_flag(tp, PCI_EXPRESS))
  13655. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  13656. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  13657. &tp->pci_cacheline_sz);
  13658. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13659. &tp->pci_lat_timer);
  13660. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13661. tp->pci_lat_timer < 64) {
  13662. tp->pci_lat_timer = 64;
  13663. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13664. tp->pci_lat_timer);
  13665. }
  13666. /* Important! -- It is critical that the PCI-X hw workaround
  13667. * situation is decided before the first MMIO register access.
  13668. */
  13669. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  13670. /* 5700 BX chips need to have their TX producer index
  13671. * mailboxes written twice to workaround a bug.
  13672. */
  13673. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  13674. /* If we are in PCI-X mode, enable register write workaround.
  13675. *
  13676. * The workaround is to use indirect register accesses
  13677. * for all chip writes not to mailbox registers.
  13678. */
  13679. if (tg3_flag(tp, PCIX_MODE)) {
  13680. u32 pm_reg;
  13681. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13682. /* The chip can have it's power management PCI config
  13683. * space registers clobbered due to this bug.
  13684. * So explicitly force the chip into D0 here.
  13685. */
  13686. pci_read_config_dword(tp->pdev,
  13687. tp->pdev->pm_cap + PCI_PM_CTRL,
  13688. &pm_reg);
  13689. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  13690. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  13691. pci_write_config_dword(tp->pdev,
  13692. tp->pdev->pm_cap + PCI_PM_CTRL,
  13693. pm_reg);
  13694. /* Also, force SERR#/PERR# in PCI command. */
  13695. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13696. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  13697. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13698. }
  13699. }
  13700. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  13701. tg3_flag_set(tp, PCI_HIGH_SPEED);
  13702. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  13703. tg3_flag_set(tp, PCI_32BIT);
  13704. /* Chip-specific fixup from Broadcom driver */
  13705. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  13706. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  13707. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  13708. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  13709. }
  13710. /* Default fast path register access methods */
  13711. tp->read32 = tg3_read32;
  13712. tp->write32 = tg3_write32;
  13713. tp->read32_mbox = tg3_read32;
  13714. tp->write32_mbox = tg3_write32;
  13715. tp->write32_tx_mbox = tg3_write32;
  13716. tp->write32_rx_mbox = tg3_write32;
  13717. /* Various workaround register access methods */
  13718. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  13719. tp->write32 = tg3_write_indirect_reg32;
  13720. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  13721. (tg3_flag(tp, PCI_EXPRESS) &&
  13722. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  13723. /*
  13724. * Back to back register writes can cause problems on these
  13725. * chips, the workaround is to read back all reg writes
  13726. * except those to mailbox regs.
  13727. *
  13728. * See tg3_write_indirect_reg32().
  13729. */
  13730. tp->write32 = tg3_write_flush_reg32;
  13731. }
  13732. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  13733. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  13734. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  13735. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13736. }
  13737. if (tg3_flag(tp, ICH_WORKAROUND)) {
  13738. tp->read32 = tg3_read_indirect_reg32;
  13739. tp->write32 = tg3_write_indirect_reg32;
  13740. tp->read32_mbox = tg3_read_indirect_mbox;
  13741. tp->write32_mbox = tg3_write_indirect_mbox;
  13742. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  13743. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  13744. iounmap(tp->regs);
  13745. tp->regs = NULL;
  13746. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13747. pci_cmd &= ~PCI_COMMAND_MEMORY;
  13748. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13749. }
  13750. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13751. tp->read32_mbox = tg3_read32_mbox_5906;
  13752. tp->write32_mbox = tg3_write32_mbox_5906;
  13753. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  13754. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  13755. }
  13756. if (tp->write32 == tg3_write_indirect_reg32 ||
  13757. (tg3_flag(tp, PCIX_MODE) &&
  13758. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13759. tg3_asic_rev(tp) == ASIC_REV_5701)))
  13760. tg3_flag_set(tp, SRAM_USE_CONFIG);
  13761. /* The memory arbiter has to be enabled in order for SRAM accesses
  13762. * to succeed. Normally on powerup the tg3 chip firmware will make
  13763. * sure it is enabled, but other entities such as system netboot
  13764. * code might disable it.
  13765. */
  13766. val = tr32(MEMARB_MODE);
  13767. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  13768. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  13769. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13770. tg3_flag(tp, 5780_CLASS)) {
  13771. if (tg3_flag(tp, PCIX_MODE)) {
  13772. pci_read_config_dword(tp->pdev,
  13773. tp->pcix_cap + PCI_X_STATUS,
  13774. &val);
  13775. tp->pci_fn = val & 0x7;
  13776. }
  13777. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13778. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13779. tg3_asic_rev(tp) == ASIC_REV_5720) {
  13780. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  13781. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  13782. val = tr32(TG3_CPMU_STATUS);
  13783. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  13784. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  13785. else
  13786. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  13787. TG3_CPMU_STATUS_FSHFT_5719;
  13788. }
  13789. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  13790. tp->write32_tx_mbox = tg3_write_flush_reg32;
  13791. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13792. }
  13793. /* Get eeprom hw config before calling tg3_set_power_state().
  13794. * In particular, the TG3_FLAG_IS_NIC flag must be
  13795. * determined before calling tg3_set_power_state() so that
  13796. * we know whether or not to switch out of Vaux power.
  13797. * When the flag is set, it means that GPIO1 is used for eeprom
  13798. * write protect and also implies that it is a LOM where GPIOs
  13799. * are not used to switch power.
  13800. */
  13801. tg3_get_eeprom_hw_cfg(tp);
  13802. if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
  13803. tg3_flag_clear(tp, TSO_CAPABLE);
  13804. tg3_flag_clear(tp, TSO_BUG);
  13805. tp->fw_needed = NULL;
  13806. }
  13807. if (tg3_flag(tp, ENABLE_APE)) {
  13808. /* Allow reads and writes to the
  13809. * APE register and memory space.
  13810. */
  13811. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  13812. PCISTATE_ALLOW_APE_SHMEM_WR |
  13813. PCISTATE_ALLOW_APE_PSPACE_WR;
  13814. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13815. pci_state_reg);
  13816. tg3_ape_lock_init(tp);
  13817. tp->ape_hb_interval =
  13818. msecs_to_jiffies(APE_HOST_HEARTBEAT_INT_5SEC);
  13819. }
  13820. /* Set up tp->grc_local_ctrl before calling
  13821. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  13822. * will bring 5700's external PHY out of reset.
  13823. * It is also used as eeprom write protect on LOMs.
  13824. */
  13825. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  13826. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13827. tg3_flag(tp, EEPROM_WRITE_PROT))
  13828. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  13829. GRC_LCLCTRL_GPIO_OUTPUT1);
  13830. /* Unused GPIO3 must be driven as output on 5752 because there
  13831. * are no pull-up resistors on unused GPIO pins.
  13832. */
  13833. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  13834. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  13835. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13836. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13837. tg3_flag(tp, 57765_CLASS))
  13838. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13839. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13840. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  13841. /* Turn off the debug UART. */
  13842. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13843. if (tg3_flag(tp, IS_NIC))
  13844. /* Keep VMain power. */
  13845. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  13846. GRC_LCLCTRL_GPIO_OUTPUT0;
  13847. }
  13848. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  13849. tp->grc_local_ctrl |=
  13850. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  13851. /* Switch out of Vaux if it is a NIC */
  13852. tg3_pwrsrc_switch_to_vmain(tp);
  13853. /* Derive initial jumbo mode from MTU assigned in
  13854. * ether_setup() via the alloc_etherdev() call
  13855. */
  13856. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  13857. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  13858. /* Determine WakeOnLan speed to use. */
  13859. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13860. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13861. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13862. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  13863. tg3_flag_clear(tp, WOL_SPEED_100MB);
  13864. } else {
  13865. tg3_flag_set(tp, WOL_SPEED_100MB);
  13866. }
  13867. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13868. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  13869. /* A few boards don't want Ethernet@WireSpeed phy feature */
  13870. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13871. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13872. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  13873. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  13874. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  13875. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  13876. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  13877. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  13878. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  13879. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13880. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13881. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13882. if (tg3_flag(tp, 5705_PLUS) &&
  13883. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13884. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13885. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13886. !tg3_flag(tp, 57765_PLUS)) {
  13887. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13888. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13889. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13890. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13891. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13892. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13893. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13894. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13895. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13896. } else
  13897. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13898. }
  13899. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13900. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13901. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13902. if (tp->phy_otp == 0)
  13903. tp->phy_otp = TG3_OTP_DEFAULT;
  13904. }
  13905. if (tg3_flag(tp, CPMU_PRESENT))
  13906. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13907. else
  13908. tp->mi_mode = MAC_MI_MODE_BASE;
  13909. tp->coalesce_mode = 0;
  13910. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13911. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13912. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13913. /* Set these bits to enable statistics workaround. */
  13914. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13915. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  13916. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13917. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13918. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13919. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13920. }
  13921. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13922. tg3_asic_rev(tp) == ASIC_REV_57780)
  13923. tg3_flag_set(tp, USE_PHYLIB);
  13924. err = tg3_mdio_init(tp);
  13925. if (err)
  13926. return err;
  13927. /* Initialize data/descriptor byte/word swapping. */
  13928. val = tr32(GRC_MODE);
  13929. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13930. tg3_asic_rev(tp) == ASIC_REV_5762)
  13931. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13932. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13933. GRC_MODE_B2HRX_ENABLE |
  13934. GRC_MODE_HTX2B_ENABLE |
  13935. GRC_MODE_HOST_STACKUP);
  13936. else
  13937. val &= GRC_MODE_HOST_STACKUP;
  13938. tw32(GRC_MODE, val | tp->grc_mode);
  13939. tg3_switch_clocks(tp);
  13940. /* Clear this out for sanity. */
  13941. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13942. /* Clear TG3PCI_REG_BASE_ADDR to prevent hangs. */
  13943. tw32(TG3PCI_REG_BASE_ADDR, 0);
  13944. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13945. &pci_state_reg);
  13946. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13947. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13948. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13949. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13950. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13951. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13952. void __iomem *sram_base;
  13953. /* Write some dummy words into the SRAM status block
  13954. * area, see if it reads back correctly. If the return
  13955. * value is bad, force enable the PCIX workaround.
  13956. */
  13957. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13958. writel(0x00000000, sram_base);
  13959. writel(0x00000000, sram_base + 4);
  13960. writel(0xffffffff, sram_base + 4);
  13961. if (readl(sram_base) != 0x00000000)
  13962. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13963. }
  13964. }
  13965. udelay(50);
  13966. tg3_nvram_init(tp);
  13967. /* If the device has an NVRAM, no need to load patch firmware */
  13968. if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
  13969. !tg3_flag(tp, NO_NVRAM))
  13970. tp->fw_needed = NULL;
  13971. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13972. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13973. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13974. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13975. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13976. tg3_flag_set(tp, IS_5788);
  13977. if (!tg3_flag(tp, IS_5788) &&
  13978. tg3_asic_rev(tp) != ASIC_REV_5700)
  13979. tg3_flag_set(tp, TAGGED_STATUS);
  13980. if (tg3_flag(tp, TAGGED_STATUS)) {
  13981. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13982. HOSTCC_MODE_CLRTICK_TXBD);
  13983. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13984. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13985. tp->misc_host_ctrl);
  13986. }
  13987. /* Preserve the APE MAC_MODE bits */
  13988. if (tg3_flag(tp, ENABLE_APE))
  13989. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13990. else
  13991. tp->mac_mode = 0;
  13992. if (tg3_10_100_only_device(tp, ent))
  13993. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13994. err = tg3_phy_probe(tp);
  13995. if (err) {
  13996. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13997. /* ... but do not return immediately ... */
  13998. tg3_mdio_fini(tp);
  13999. }
  14000. tg3_read_vpd(tp);
  14001. tg3_read_fw_ver(tp);
  14002. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  14003. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  14004. } else {
  14005. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  14006. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  14007. else
  14008. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  14009. }
  14010. /* 5700 {AX,BX} chips have a broken status block link
  14011. * change bit implementation, so we must use the
  14012. * status register in those cases.
  14013. */
  14014. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  14015. tg3_flag_set(tp, USE_LINKCHG_REG);
  14016. else
  14017. tg3_flag_clear(tp, USE_LINKCHG_REG);
  14018. /* The led_ctrl is set during tg3_phy_probe, here we might
  14019. * have to force the link status polling mechanism based
  14020. * upon subsystem IDs.
  14021. */
  14022. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  14023. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  14024. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  14025. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  14026. tg3_flag_set(tp, USE_LINKCHG_REG);
  14027. }
  14028. /* For all SERDES we poll the MAC status register. */
  14029. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  14030. tg3_flag_set(tp, POLL_SERDES);
  14031. else
  14032. tg3_flag_clear(tp, POLL_SERDES);
  14033. if (tg3_flag(tp, ENABLE_APE) && tg3_flag(tp, ENABLE_ASF))
  14034. tg3_flag_set(tp, POLL_CPMU_LINK);
  14035. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  14036. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  14037. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  14038. tg3_flag(tp, PCIX_MODE)) {
  14039. tp->rx_offset = NET_SKB_PAD;
  14040. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  14041. tp->rx_copy_thresh = ~(u16)0;
  14042. #endif
  14043. }
  14044. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  14045. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  14046. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  14047. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  14048. /* Increment the rx prod index on the rx std ring by at most
  14049. * 8 for these chips to workaround hw errata.
  14050. */
  14051. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  14052. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  14053. tg3_asic_rev(tp) == ASIC_REV_5755)
  14054. tp->rx_std_max_post = 8;
  14055. if (tg3_flag(tp, ASPM_WORKAROUND))
  14056. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  14057. PCIE_PWR_MGMT_L1_THRESH_MSK;
  14058. return err;
  14059. }
  14060. #ifdef CONFIG_SPARC
  14061. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  14062. {
  14063. struct net_device *dev = tp->dev;
  14064. struct pci_dev *pdev = tp->pdev;
  14065. struct device_node *dp = pci_device_to_OF_node(pdev);
  14066. const unsigned char *addr;
  14067. int len;
  14068. addr = of_get_property(dp, "local-mac-address", &len);
  14069. if (addr && len == ETH_ALEN) {
  14070. memcpy(dev->dev_addr, addr, ETH_ALEN);
  14071. return 0;
  14072. }
  14073. return -ENODEV;
  14074. }
  14075. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  14076. {
  14077. struct net_device *dev = tp->dev;
  14078. memcpy(dev->dev_addr, idprom->id_ethaddr, ETH_ALEN);
  14079. return 0;
  14080. }
  14081. #endif
  14082. static int tg3_get_device_address(struct tg3 *tp)
  14083. {
  14084. struct net_device *dev = tp->dev;
  14085. u32 hi, lo, mac_offset;
  14086. int addr_ok = 0;
  14087. int err;
  14088. #ifdef CONFIG_SPARC
  14089. if (!tg3_get_macaddr_sparc(tp))
  14090. return 0;
  14091. #endif
  14092. if (tg3_flag(tp, IS_SSB_CORE)) {
  14093. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  14094. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  14095. return 0;
  14096. }
  14097. mac_offset = 0x7c;
  14098. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  14099. tg3_flag(tp, 5780_CLASS)) {
  14100. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  14101. mac_offset = 0xcc;
  14102. if (tg3_nvram_lock(tp))
  14103. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  14104. else
  14105. tg3_nvram_unlock(tp);
  14106. } else if (tg3_flag(tp, 5717_PLUS)) {
  14107. if (tp->pci_fn & 1)
  14108. mac_offset = 0xcc;
  14109. if (tp->pci_fn > 1)
  14110. mac_offset += 0x18c;
  14111. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  14112. mac_offset = 0x10;
  14113. /* First try to get it from MAC address mailbox. */
  14114. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  14115. if ((hi >> 16) == 0x484b) {
  14116. dev->dev_addr[0] = (hi >> 8) & 0xff;
  14117. dev->dev_addr[1] = (hi >> 0) & 0xff;
  14118. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  14119. dev->dev_addr[2] = (lo >> 24) & 0xff;
  14120. dev->dev_addr[3] = (lo >> 16) & 0xff;
  14121. dev->dev_addr[4] = (lo >> 8) & 0xff;
  14122. dev->dev_addr[5] = (lo >> 0) & 0xff;
  14123. /* Some old bootcode may report a 0 MAC address in SRAM */
  14124. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  14125. }
  14126. if (!addr_ok) {
  14127. /* Next, try NVRAM. */
  14128. if (!tg3_flag(tp, NO_NVRAM) &&
  14129. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  14130. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  14131. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  14132. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  14133. }
  14134. /* Finally just fetch it out of the MAC control regs. */
  14135. else {
  14136. hi = tr32(MAC_ADDR_0_HIGH);
  14137. lo = tr32(MAC_ADDR_0_LOW);
  14138. dev->dev_addr[5] = lo & 0xff;
  14139. dev->dev_addr[4] = (lo >> 8) & 0xff;
  14140. dev->dev_addr[3] = (lo >> 16) & 0xff;
  14141. dev->dev_addr[2] = (lo >> 24) & 0xff;
  14142. dev->dev_addr[1] = hi & 0xff;
  14143. dev->dev_addr[0] = (hi >> 8) & 0xff;
  14144. }
  14145. }
  14146. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  14147. #ifdef CONFIG_SPARC
  14148. if (!tg3_get_default_macaddr_sparc(tp))
  14149. return 0;
  14150. #endif
  14151. return -EINVAL;
  14152. }
  14153. return 0;
  14154. }
  14155. #define BOUNDARY_SINGLE_CACHELINE 1
  14156. #define BOUNDARY_MULTI_CACHELINE 2
  14157. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  14158. {
  14159. int cacheline_size;
  14160. u8 byte;
  14161. int goal;
  14162. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  14163. if (byte == 0)
  14164. cacheline_size = 1024;
  14165. else
  14166. cacheline_size = (int) byte * 4;
  14167. /* On 5703 and later chips, the boundary bits have no
  14168. * effect.
  14169. */
  14170. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14171. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  14172. !tg3_flag(tp, PCI_EXPRESS))
  14173. goto out;
  14174. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  14175. goal = BOUNDARY_MULTI_CACHELINE;
  14176. #else
  14177. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  14178. goal = BOUNDARY_SINGLE_CACHELINE;
  14179. #else
  14180. goal = 0;
  14181. #endif
  14182. #endif
  14183. if (tg3_flag(tp, 57765_PLUS)) {
  14184. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  14185. goto out;
  14186. }
  14187. if (!goal)
  14188. goto out;
  14189. /* PCI controllers on most RISC systems tend to disconnect
  14190. * when a device tries to burst across a cache-line boundary.
  14191. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  14192. *
  14193. * Unfortunately, for PCI-E there are only limited
  14194. * write-side controls for this, and thus for reads
  14195. * we will still get the disconnects. We'll also waste
  14196. * these PCI cycles for both read and write for chips
  14197. * other than 5700 and 5701 which do not implement the
  14198. * boundary bits.
  14199. */
  14200. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  14201. switch (cacheline_size) {
  14202. case 16:
  14203. case 32:
  14204. case 64:
  14205. case 128:
  14206. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14207. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  14208. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  14209. } else {
  14210. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  14211. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  14212. }
  14213. break;
  14214. case 256:
  14215. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  14216. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  14217. break;
  14218. default:
  14219. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  14220. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  14221. break;
  14222. }
  14223. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  14224. switch (cacheline_size) {
  14225. case 16:
  14226. case 32:
  14227. case 64:
  14228. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14229. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  14230. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  14231. break;
  14232. }
  14233. /* fallthrough */
  14234. case 128:
  14235. default:
  14236. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  14237. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  14238. break;
  14239. }
  14240. } else {
  14241. switch (cacheline_size) {
  14242. case 16:
  14243. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14244. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  14245. DMA_RWCTRL_WRITE_BNDRY_16);
  14246. break;
  14247. }
  14248. /* fallthrough */
  14249. case 32:
  14250. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14251. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  14252. DMA_RWCTRL_WRITE_BNDRY_32);
  14253. break;
  14254. }
  14255. /* fallthrough */
  14256. case 64:
  14257. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14258. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  14259. DMA_RWCTRL_WRITE_BNDRY_64);
  14260. break;
  14261. }
  14262. /* fallthrough */
  14263. case 128:
  14264. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14265. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  14266. DMA_RWCTRL_WRITE_BNDRY_128);
  14267. break;
  14268. }
  14269. /* fallthrough */
  14270. case 256:
  14271. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  14272. DMA_RWCTRL_WRITE_BNDRY_256);
  14273. break;
  14274. case 512:
  14275. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  14276. DMA_RWCTRL_WRITE_BNDRY_512);
  14277. break;
  14278. case 1024:
  14279. default:
  14280. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  14281. DMA_RWCTRL_WRITE_BNDRY_1024);
  14282. break;
  14283. }
  14284. }
  14285. out:
  14286. return val;
  14287. }
  14288. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  14289. int size, bool to_device)
  14290. {
  14291. struct tg3_internal_buffer_desc test_desc;
  14292. u32 sram_dma_descs;
  14293. int i, ret;
  14294. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  14295. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  14296. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  14297. tw32(RDMAC_STATUS, 0);
  14298. tw32(WDMAC_STATUS, 0);
  14299. tw32(BUFMGR_MODE, 0);
  14300. tw32(FTQ_RESET, 0);
  14301. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  14302. test_desc.addr_lo = buf_dma & 0xffffffff;
  14303. test_desc.nic_mbuf = 0x00002100;
  14304. test_desc.len = size;
  14305. /*
  14306. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  14307. * the *second* time the tg3 driver was getting loaded after an
  14308. * initial scan.
  14309. *
  14310. * Broadcom tells me:
  14311. * ...the DMA engine is connected to the GRC block and a DMA
  14312. * reset may affect the GRC block in some unpredictable way...
  14313. * The behavior of resets to individual blocks has not been tested.
  14314. *
  14315. * Broadcom noted the GRC reset will also reset all sub-components.
  14316. */
  14317. if (to_device) {
  14318. test_desc.cqid_sqid = (13 << 8) | 2;
  14319. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  14320. udelay(40);
  14321. } else {
  14322. test_desc.cqid_sqid = (16 << 8) | 7;
  14323. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  14324. udelay(40);
  14325. }
  14326. test_desc.flags = 0x00000005;
  14327. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  14328. u32 val;
  14329. val = *(((u32 *)&test_desc) + i);
  14330. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  14331. sram_dma_descs + (i * sizeof(u32)));
  14332. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  14333. }
  14334. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  14335. if (to_device)
  14336. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  14337. else
  14338. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  14339. ret = -ENODEV;
  14340. for (i = 0; i < 40; i++) {
  14341. u32 val;
  14342. if (to_device)
  14343. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  14344. else
  14345. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  14346. if ((val & 0xffff) == sram_dma_descs) {
  14347. ret = 0;
  14348. break;
  14349. }
  14350. udelay(100);
  14351. }
  14352. return ret;
  14353. }
  14354. #define TEST_BUFFER_SIZE 0x2000
  14355. static const struct pci_device_id tg3_dma_wait_state_chipsets[] = {
  14356. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  14357. { },
  14358. };
  14359. static int tg3_test_dma(struct tg3 *tp)
  14360. {
  14361. dma_addr_t buf_dma;
  14362. u32 *buf, saved_dma_rwctrl;
  14363. int ret = 0;
  14364. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  14365. &buf_dma, GFP_KERNEL);
  14366. if (!buf) {
  14367. ret = -ENOMEM;
  14368. goto out_nofree;
  14369. }
  14370. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  14371. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  14372. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  14373. if (tg3_flag(tp, 57765_PLUS))
  14374. goto out;
  14375. if (tg3_flag(tp, PCI_EXPRESS)) {
  14376. /* DMA read watermark not used on PCIE */
  14377. tp->dma_rwctrl |= 0x00180000;
  14378. } else if (!tg3_flag(tp, PCIX_MODE)) {
  14379. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  14380. tg3_asic_rev(tp) == ASIC_REV_5750)
  14381. tp->dma_rwctrl |= 0x003f0000;
  14382. else
  14383. tp->dma_rwctrl |= 0x003f000f;
  14384. } else {
  14385. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14386. tg3_asic_rev(tp) == ASIC_REV_5704) {
  14387. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  14388. u32 read_water = 0x7;
  14389. /* If the 5704 is behind the EPB bridge, we can
  14390. * do the less restrictive ONE_DMA workaround for
  14391. * better performance.
  14392. */
  14393. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  14394. tg3_asic_rev(tp) == ASIC_REV_5704)
  14395. tp->dma_rwctrl |= 0x8000;
  14396. else if (ccval == 0x6 || ccval == 0x7)
  14397. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14398. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  14399. read_water = 4;
  14400. /* Set bit 23 to enable PCIX hw bug fix */
  14401. tp->dma_rwctrl |=
  14402. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  14403. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  14404. (1 << 23);
  14405. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  14406. /* 5780 always in PCIX mode */
  14407. tp->dma_rwctrl |= 0x00144000;
  14408. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  14409. /* 5714 always in PCIX mode */
  14410. tp->dma_rwctrl |= 0x00148000;
  14411. } else {
  14412. tp->dma_rwctrl |= 0x001b000f;
  14413. }
  14414. }
  14415. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  14416. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14417. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14418. tg3_asic_rev(tp) == ASIC_REV_5704)
  14419. tp->dma_rwctrl &= 0xfffffff0;
  14420. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  14421. tg3_asic_rev(tp) == ASIC_REV_5701) {
  14422. /* Remove this if it causes problems for some boards. */
  14423. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  14424. /* On 5700/5701 chips, we need to set this bit.
  14425. * Otherwise the chip will issue cacheline transactions
  14426. * to streamable DMA memory with not all the byte
  14427. * enables turned on. This is an error on several
  14428. * RISC PCI controllers, in particular sparc64.
  14429. *
  14430. * On 5703/5704 chips, this bit has been reassigned
  14431. * a different meaning. In particular, it is used
  14432. * on those chips to enable a PCI-X workaround.
  14433. */
  14434. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  14435. }
  14436. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14437. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14438. tg3_asic_rev(tp) != ASIC_REV_5701)
  14439. goto out;
  14440. /* It is best to perform DMA test with maximum write burst size
  14441. * to expose the 5700/5701 write DMA bug.
  14442. */
  14443. saved_dma_rwctrl = tp->dma_rwctrl;
  14444. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14445. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14446. while (1) {
  14447. u32 *p = buf, i;
  14448. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  14449. p[i] = i;
  14450. /* Send the buffer to the chip. */
  14451. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
  14452. if (ret) {
  14453. dev_err(&tp->pdev->dev,
  14454. "%s: Buffer write failed. err = %d\n",
  14455. __func__, ret);
  14456. break;
  14457. }
  14458. /* Now read it back. */
  14459. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
  14460. if (ret) {
  14461. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  14462. "err = %d\n", __func__, ret);
  14463. break;
  14464. }
  14465. /* Verify it. */
  14466. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  14467. if (p[i] == i)
  14468. continue;
  14469. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14470. DMA_RWCTRL_WRITE_BNDRY_16) {
  14471. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14472. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14473. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14474. break;
  14475. } else {
  14476. dev_err(&tp->pdev->dev,
  14477. "%s: Buffer corrupted on read back! "
  14478. "(%d != %d)\n", __func__, p[i], i);
  14479. ret = -ENODEV;
  14480. goto out;
  14481. }
  14482. }
  14483. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  14484. /* Success. */
  14485. ret = 0;
  14486. break;
  14487. }
  14488. }
  14489. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14490. DMA_RWCTRL_WRITE_BNDRY_16) {
  14491. /* DMA test passed without adjusting DMA boundary,
  14492. * now look for chipsets that are known to expose the
  14493. * DMA bug without failing the test.
  14494. */
  14495. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  14496. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14497. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14498. } else {
  14499. /* Safe to use the calculated DMA boundary. */
  14500. tp->dma_rwctrl = saved_dma_rwctrl;
  14501. }
  14502. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14503. }
  14504. out:
  14505. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  14506. out_nofree:
  14507. return ret;
  14508. }
  14509. static void tg3_init_bufmgr_config(struct tg3 *tp)
  14510. {
  14511. if (tg3_flag(tp, 57765_PLUS)) {
  14512. tp->bufmgr_config.mbuf_read_dma_low_water =
  14513. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14514. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14515. DEFAULT_MB_MACRX_LOW_WATER_57765;
  14516. tp->bufmgr_config.mbuf_high_water =
  14517. DEFAULT_MB_HIGH_WATER_57765;
  14518. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14519. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14520. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14521. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  14522. tp->bufmgr_config.mbuf_high_water_jumbo =
  14523. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  14524. } else if (tg3_flag(tp, 5705_PLUS)) {
  14525. tp->bufmgr_config.mbuf_read_dma_low_water =
  14526. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14527. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14528. DEFAULT_MB_MACRX_LOW_WATER_5705;
  14529. tp->bufmgr_config.mbuf_high_water =
  14530. DEFAULT_MB_HIGH_WATER_5705;
  14531. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  14532. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14533. DEFAULT_MB_MACRX_LOW_WATER_5906;
  14534. tp->bufmgr_config.mbuf_high_water =
  14535. DEFAULT_MB_HIGH_WATER_5906;
  14536. }
  14537. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14538. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  14539. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14540. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  14541. tp->bufmgr_config.mbuf_high_water_jumbo =
  14542. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  14543. } else {
  14544. tp->bufmgr_config.mbuf_read_dma_low_water =
  14545. DEFAULT_MB_RDMA_LOW_WATER;
  14546. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14547. DEFAULT_MB_MACRX_LOW_WATER;
  14548. tp->bufmgr_config.mbuf_high_water =
  14549. DEFAULT_MB_HIGH_WATER;
  14550. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14551. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  14552. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14553. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  14554. tp->bufmgr_config.mbuf_high_water_jumbo =
  14555. DEFAULT_MB_HIGH_WATER_JUMBO;
  14556. }
  14557. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  14558. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  14559. }
  14560. static char *tg3_phy_string(struct tg3 *tp)
  14561. {
  14562. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  14563. case TG3_PHY_ID_BCM5400: return "5400";
  14564. case TG3_PHY_ID_BCM5401: return "5401";
  14565. case TG3_PHY_ID_BCM5411: return "5411";
  14566. case TG3_PHY_ID_BCM5701: return "5701";
  14567. case TG3_PHY_ID_BCM5703: return "5703";
  14568. case TG3_PHY_ID_BCM5704: return "5704";
  14569. case TG3_PHY_ID_BCM5705: return "5705";
  14570. case TG3_PHY_ID_BCM5750: return "5750";
  14571. case TG3_PHY_ID_BCM5752: return "5752";
  14572. case TG3_PHY_ID_BCM5714: return "5714";
  14573. case TG3_PHY_ID_BCM5780: return "5780";
  14574. case TG3_PHY_ID_BCM5755: return "5755";
  14575. case TG3_PHY_ID_BCM5787: return "5787";
  14576. case TG3_PHY_ID_BCM5784: return "5784";
  14577. case TG3_PHY_ID_BCM5756: return "5722/5756";
  14578. case TG3_PHY_ID_BCM5906: return "5906";
  14579. case TG3_PHY_ID_BCM5761: return "5761";
  14580. case TG3_PHY_ID_BCM5718C: return "5718C";
  14581. case TG3_PHY_ID_BCM5718S: return "5718S";
  14582. case TG3_PHY_ID_BCM57765: return "57765";
  14583. case TG3_PHY_ID_BCM5719C: return "5719C";
  14584. case TG3_PHY_ID_BCM5720C: return "5720C";
  14585. case TG3_PHY_ID_BCM5762: return "5762C";
  14586. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  14587. case 0: return "serdes";
  14588. default: return "unknown";
  14589. }
  14590. }
  14591. static char *tg3_bus_string(struct tg3 *tp, char *str)
  14592. {
  14593. if (tg3_flag(tp, PCI_EXPRESS)) {
  14594. strcpy(str, "PCI Express");
  14595. return str;
  14596. } else if (tg3_flag(tp, PCIX_MODE)) {
  14597. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  14598. strcpy(str, "PCIX:");
  14599. if ((clock_ctrl == 7) ||
  14600. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  14601. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  14602. strcat(str, "133MHz");
  14603. else if (clock_ctrl == 0)
  14604. strcat(str, "33MHz");
  14605. else if (clock_ctrl == 2)
  14606. strcat(str, "50MHz");
  14607. else if (clock_ctrl == 4)
  14608. strcat(str, "66MHz");
  14609. else if (clock_ctrl == 6)
  14610. strcat(str, "100MHz");
  14611. } else {
  14612. strcpy(str, "PCI:");
  14613. if (tg3_flag(tp, PCI_HIGH_SPEED))
  14614. strcat(str, "66MHz");
  14615. else
  14616. strcat(str, "33MHz");
  14617. }
  14618. if (tg3_flag(tp, PCI_32BIT))
  14619. strcat(str, ":32-bit");
  14620. else
  14621. strcat(str, ":64-bit");
  14622. return str;
  14623. }
  14624. static void tg3_init_coal(struct tg3 *tp)
  14625. {
  14626. struct ethtool_coalesce *ec = &tp->coal;
  14627. memset(ec, 0, sizeof(*ec));
  14628. ec->cmd = ETHTOOL_GCOALESCE;
  14629. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  14630. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  14631. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  14632. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  14633. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  14634. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  14635. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  14636. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  14637. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  14638. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  14639. HOSTCC_MODE_CLRTICK_TXBD)) {
  14640. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  14641. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  14642. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  14643. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  14644. }
  14645. if (tg3_flag(tp, 5705_PLUS)) {
  14646. ec->rx_coalesce_usecs_irq = 0;
  14647. ec->tx_coalesce_usecs_irq = 0;
  14648. ec->stats_block_coalesce_usecs = 0;
  14649. }
  14650. }
  14651. static int tg3_init_one(struct pci_dev *pdev,
  14652. const struct pci_device_id *ent)
  14653. {
  14654. struct net_device *dev;
  14655. struct tg3 *tp;
  14656. int i, err;
  14657. u32 sndmbx, rcvmbx, intmbx;
  14658. char str[40];
  14659. u64 dma_mask, persist_dma_mask;
  14660. netdev_features_t features = 0;
  14661. printk_once(KERN_INFO "%s\n", version);
  14662. err = pci_enable_device(pdev);
  14663. if (err) {
  14664. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  14665. return err;
  14666. }
  14667. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  14668. if (err) {
  14669. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  14670. goto err_out_disable_pdev;
  14671. }
  14672. pci_set_master(pdev);
  14673. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  14674. if (!dev) {
  14675. err = -ENOMEM;
  14676. goto err_out_free_res;
  14677. }
  14678. SET_NETDEV_DEV(dev, &pdev->dev);
  14679. tp = netdev_priv(dev);
  14680. tp->pdev = pdev;
  14681. tp->dev = dev;
  14682. tp->rx_mode = TG3_DEF_RX_MODE;
  14683. tp->tx_mode = TG3_DEF_TX_MODE;
  14684. tp->irq_sync = 1;
  14685. tp->pcierr_recovery = false;
  14686. if (tg3_debug > 0)
  14687. tp->msg_enable = tg3_debug;
  14688. else
  14689. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  14690. if (pdev_is_ssb_gige_core(pdev)) {
  14691. tg3_flag_set(tp, IS_SSB_CORE);
  14692. if (ssb_gige_must_flush_posted_writes(pdev))
  14693. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  14694. if (ssb_gige_one_dma_at_once(pdev))
  14695. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  14696. if (ssb_gige_have_roboswitch(pdev)) {
  14697. tg3_flag_set(tp, USE_PHYLIB);
  14698. tg3_flag_set(tp, ROBOSWITCH);
  14699. }
  14700. if (ssb_gige_is_rgmii(pdev))
  14701. tg3_flag_set(tp, RGMII_MODE);
  14702. }
  14703. /* The word/byte swap controls here control register access byte
  14704. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  14705. * setting below.
  14706. */
  14707. tp->misc_host_ctrl =
  14708. MISC_HOST_CTRL_MASK_PCI_INT |
  14709. MISC_HOST_CTRL_WORD_SWAP |
  14710. MISC_HOST_CTRL_INDIR_ACCESS |
  14711. MISC_HOST_CTRL_PCISTATE_RW;
  14712. /* The NONFRM (non-frame) byte/word swap controls take effect
  14713. * on descriptor entries, anything which isn't packet data.
  14714. *
  14715. * The StrongARM chips on the board (one for tx, one for rx)
  14716. * are running in big-endian mode.
  14717. */
  14718. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  14719. GRC_MODE_WSWAP_NONFRM_DATA);
  14720. #ifdef __BIG_ENDIAN
  14721. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  14722. #endif
  14723. spin_lock_init(&tp->lock);
  14724. spin_lock_init(&tp->indirect_lock);
  14725. INIT_WORK(&tp->reset_task, tg3_reset_task);
  14726. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  14727. if (!tp->regs) {
  14728. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  14729. err = -ENOMEM;
  14730. goto err_out_free_dev;
  14731. }
  14732. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  14733. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  14734. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  14735. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  14736. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  14737. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  14738. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  14739. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  14740. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  14741. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
  14742. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
  14743. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  14744. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  14745. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
  14746. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787) {
  14747. tg3_flag_set(tp, ENABLE_APE);
  14748. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  14749. if (!tp->aperegs) {
  14750. dev_err(&pdev->dev,
  14751. "Cannot map APE registers, aborting\n");
  14752. err = -ENOMEM;
  14753. goto err_out_iounmap;
  14754. }
  14755. }
  14756. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  14757. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  14758. dev->ethtool_ops = &tg3_ethtool_ops;
  14759. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  14760. dev->netdev_ops = &tg3_netdev_ops;
  14761. dev->irq = pdev->irq;
  14762. err = tg3_get_invariants(tp, ent);
  14763. if (err) {
  14764. dev_err(&pdev->dev,
  14765. "Problem fetching invariants of chip, aborting\n");
  14766. goto err_out_apeunmap;
  14767. }
  14768. /* The EPB bridge inside 5714, 5715, and 5780 and any
  14769. * device behind the EPB cannot support DMA addresses > 40-bit.
  14770. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  14771. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  14772. * do DMA address check in tg3_start_xmit().
  14773. */
  14774. if (tg3_flag(tp, IS_5788))
  14775. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  14776. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  14777. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  14778. #ifdef CONFIG_HIGHMEM
  14779. dma_mask = DMA_BIT_MASK(64);
  14780. #endif
  14781. } else
  14782. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  14783. /* Configure DMA attributes. */
  14784. if (dma_mask > DMA_BIT_MASK(32)) {
  14785. err = pci_set_dma_mask(pdev, dma_mask);
  14786. if (!err) {
  14787. features |= NETIF_F_HIGHDMA;
  14788. err = pci_set_consistent_dma_mask(pdev,
  14789. persist_dma_mask);
  14790. if (err < 0) {
  14791. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  14792. "DMA for consistent allocations\n");
  14793. goto err_out_apeunmap;
  14794. }
  14795. }
  14796. }
  14797. if (err || dma_mask == DMA_BIT_MASK(32)) {
  14798. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  14799. if (err) {
  14800. dev_err(&pdev->dev,
  14801. "No usable DMA configuration, aborting\n");
  14802. goto err_out_apeunmap;
  14803. }
  14804. }
  14805. tg3_init_bufmgr_config(tp);
  14806. /* 5700 B0 chips do not support checksumming correctly due
  14807. * to hardware bugs.
  14808. */
  14809. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  14810. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  14811. if (tg3_flag(tp, 5755_PLUS))
  14812. features |= NETIF_F_IPV6_CSUM;
  14813. }
  14814. /* TSO is on by default on chips that support hardware TSO.
  14815. * Firmware TSO on older chips gives lower performance, so it
  14816. * is off by default, but can be enabled using ethtool.
  14817. */
  14818. if ((tg3_flag(tp, HW_TSO_1) ||
  14819. tg3_flag(tp, HW_TSO_2) ||
  14820. tg3_flag(tp, HW_TSO_3)) &&
  14821. (features & NETIF_F_IP_CSUM))
  14822. features |= NETIF_F_TSO;
  14823. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  14824. if (features & NETIF_F_IPV6_CSUM)
  14825. features |= NETIF_F_TSO6;
  14826. if (tg3_flag(tp, HW_TSO_3) ||
  14827. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  14828. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  14829. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  14830. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  14831. tg3_asic_rev(tp) == ASIC_REV_57780)
  14832. features |= NETIF_F_TSO_ECN;
  14833. }
  14834. dev->features |= features | NETIF_F_HW_VLAN_CTAG_TX |
  14835. NETIF_F_HW_VLAN_CTAG_RX;
  14836. dev->vlan_features |= features;
  14837. /*
  14838. * Add loopback capability only for a subset of devices that support
  14839. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  14840. * loopback for the remaining devices.
  14841. */
  14842. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  14843. !tg3_flag(tp, CPMU_PRESENT))
  14844. /* Add the loopback capability */
  14845. features |= NETIF_F_LOOPBACK;
  14846. dev->hw_features |= features;
  14847. dev->priv_flags |= IFF_UNICAST_FLT;
  14848. /* MTU range: 60 - 9000 or 1500, depending on hardware */
  14849. dev->min_mtu = TG3_MIN_MTU;
  14850. dev->max_mtu = TG3_MAX_MTU(tp);
  14851. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  14852. !tg3_flag(tp, TSO_CAPABLE) &&
  14853. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  14854. tg3_flag_set(tp, MAX_RXPEND_64);
  14855. tp->rx_pending = 63;
  14856. }
  14857. err = tg3_get_device_address(tp);
  14858. if (err) {
  14859. dev_err(&pdev->dev,
  14860. "Could not obtain valid ethernet address, aborting\n");
  14861. goto err_out_apeunmap;
  14862. }
  14863. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14864. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14865. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14866. for (i = 0; i < tp->irq_max; i++) {
  14867. struct tg3_napi *tnapi = &tp->napi[i];
  14868. tnapi->tp = tp;
  14869. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14870. tnapi->int_mbox = intmbx;
  14871. if (i <= 4)
  14872. intmbx += 0x8;
  14873. else
  14874. intmbx += 0x4;
  14875. tnapi->consmbox = rcvmbx;
  14876. tnapi->prodmbox = sndmbx;
  14877. if (i)
  14878. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14879. else
  14880. tnapi->coal_now = HOSTCC_MODE_NOW;
  14881. if (!tg3_flag(tp, SUPPORT_MSIX))
  14882. break;
  14883. /*
  14884. * If we support MSIX, we'll be using RSS. If we're using
  14885. * RSS, the first vector only handles link interrupts and the
  14886. * remaining vectors handle rx and tx interrupts. Reuse the
  14887. * mailbox values for the next iteration. The values we setup
  14888. * above are still useful for the single vectored mode.
  14889. */
  14890. if (!i)
  14891. continue;
  14892. rcvmbx += 0x8;
  14893. if (sndmbx & 0x4)
  14894. sndmbx -= 0x4;
  14895. else
  14896. sndmbx += 0xc;
  14897. }
  14898. /*
  14899. * Reset chip in case UNDI or EFI driver did not shutdown
  14900. * DMA self test will enable WDMAC and we'll see (spurious)
  14901. * pending DMA on the PCI bus at that point.
  14902. */
  14903. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14904. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14905. tg3_full_lock(tp, 0);
  14906. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14907. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14908. tg3_full_unlock(tp);
  14909. }
  14910. err = tg3_test_dma(tp);
  14911. if (err) {
  14912. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14913. goto err_out_apeunmap;
  14914. }
  14915. tg3_init_coal(tp);
  14916. pci_set_drvdata(pdev, dev);
  14917. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14918. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14919. tg3_asic_rev(tp) == ASIC_REV_5762)
  14920. tg3_flag_set(tp, PTP_CAPABLE);
  14921. tg3_timer_init(tp);
  14922. tg3_carrier_off(tp);
  14923. err = register_netdev(dev);
  14924. if (err) {
  14925. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14926. goto err_out_apeunmap;
  14927. }
  14928. if (tg3_flag(tp, PTP_CAPABLE)) {
  14929. tg3_ptp_init(tp);
  14930. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  14931. &tp->pdev->dev);
  14932. if (IS_ERR(tp->ptp_clock))
  14933. tp->ptp_clock = NULL;
  14934. }
  14935. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14936. tp->board_part_number,
  14937. tg3_chip_rev_id(tp),
  14938. tg3_bus_string(tp, str),
  14939. dev->dev_addr);
  14940. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)) {
  14941. char *ethtype;
  14942. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14943. ethtype = "10/100Base-TX";
  14944. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14945. ethtype = "1000Base-SX";
  14946. else
  14947. ethtype = "10/100/1000Base-T";
  14948. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14949. "(WireSpeed[%d], EEE[%d])\n",
  14950. tg3_phy_string(tp), ethtype,
  14951. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14952. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14953. }
  14954. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14955. (dev->features & NETIF_F_RXCSUM) != 0,
  14956. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14957. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14958. tg3_flag(tp, ENABLE_ASF) != 0,
  14959. tg3_flag(tp, TSO_CAPABLE) != 0);
  14960. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14961. tp->dma_rwctrl,
  14962. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14963. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14964. pci_save_state(pdev);
  14965. return 0;
  14966. err_out_apeunmap:
  14967. if (tp->aperegs) {
  14968. iounmap(tp->aperegs);
  14969. tp->aperegs = NULL;
  14970. }
  14971. err_out_iounmap:
  14972. if (tp->regs) {
  14973. iounmap(tp->regs);
  14974. tp->regs = NULL;
  14975. }
  14976. err_out_free_dev:
  14977. free_netdev(dev);
  14978. err_out_free_res:
  14979. pci_release_regions(pdev);
  14980. err_out_disable_pdev:
  14981. if (pci_is_enabled(pdev))
  14982. pci_disable_device(pdev);
  14983. return err;
  14984. }
  14985. static void tg3_remove_one(struct pci_dev *pdev)
  14986. {
  14987. struct net_device *dev = pci_get_drvdata(pdev);
  14988. if (dev) {
  14989. struct tg3 *tp = netdev_priv(dev);
  14990. tg3_ptp_fini(tp);
  14991. release_firmware(tp->fw);
  14992. tg3_reset_task_cancel(tp);
  14993. if (tg3_flag(tp, USE_PHYLIB)) {
  14994. tg3_phy_fini(tp);
  14995. tg3_mdio_fini(tp);
  14996. }
  14997. unregister_netdev(dev);
  14998. if (tp->aperegs) {
  14999. iounmap(tp->aperegs);
  15000. tp->aperegs = NULL;
  15001. }
  15002. if (tp->regs) {
  15003. iounmap(tp->regs);
  15004. tp->regs = NULL;
  15005. }
  15006. free_netdev(dev);
  15007. pci_release_regions(pdev);
  15008. pci_disable_device(pdev);
  15009. }
  15010. }
  15011. #ifdef CONFIG_PM_SLEEP
  15012. static int tg3_suspend(struct device *device)
  15013. {
  15014. struct pci_dev *pdev = to_pci_dev(device);
  15015. struct net_device *dev = pci_get_drvdata(pdev);
  15016. struct tg3 *tp = netdev_priv(dev);
  15017. int err = 0;
  15018. rtnl_lock();
  15019. if (!netif_running(dev))
  15020. goto unlock;
  15021. tg3_reset_task_cancel(tp);
  15022. tg3_phy_stop(tp);
  15023. tg3_netif_stop(tp);
  15024. tg3_timer_stop(tp);
  15025. tg3_full_lock(tp, 1);
  15026. tg3_disable_ints(tp);
  15027. tg3_full_unlock(tp);
  15028. netif_device_detach(dev);
  15029. tg3_full_lock(tp, 0);
  15030. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  15031. tg3_flag_clear(tp, INIT_COMPLETE);
  15032. tg3_full_unlock(tp);
  15033. err = tg3_power_down_prepare(tp);
  15034. if (err) {
  15035. int err2;
  15036. tg3_full_lock(tp, 0);
  15037. tg3_flag_set(tp, INIT_COMPLETE);
  15038. err2 = tg3_restart_hw(tp, true);
  15039. if (err2)
  15040. goto out;
  15041. tg3_timer_start(tp);
  15042. netif_device_attach(dev);
  15043. tg3_netif_start(tp);
  15044. out:
  15045. tg3_full_unlock(tp);
  15046. if (!err2)
  15047. tg3_phy_start(tp);
  15048. }
  15049. unlock:
  15050. rtnl_unlock();
  15051. return err;
  15052. }
  15053. static int tg3_resume(struct device *device)
  15054. {
  15055. struct pci_dev *pdev = to_pci_dev(device);
  15056. struct net_device *dev = pci_get_drvdata(pdev);
  15057. struct tg3 *tp = netdev_priv(dev);
  15058. int err = 0;
  15059. rtnl_lock();
  15060. if (!netif_running(dev))
  15061. goto unlock;
  15062. netif_device_attach(dev);
  15063. tg3_full_lock(tp, 0);
  15064. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  15065. tg3_flag_set(tp, INIT_COMPLETE);
  15066. err = tg3_restart_hw(tp,
  15067. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
  15068. if (err)
  15069. goto out;
  15070. tg3_timer_start(tp);
  15071. tg3_netif_start(tp);
  15072. out:
  15073. tg3_full_unlock(tp);
  15074. if (!err)
  15075. tg3_phy_start(tp);
  15076. unlock:
  15077. rtnl_unlock();
  15078. return err;
  15079. }
  15080. #endif /* CONFIG_PM_SLEEP */
  15081. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  15082. static void tg3_shutdown(struct pci_dev *pdev)
  15083. {
  15084. struct net_device *dev = pci_get_drvdata(pdev);
  15085. struct tg3 *tp = netdev_priv(dev);
  15086. rtnl_lock();
  15087. netif_device_detach(dev);
  15088. if (netif_running(dev))
  15089. dev_close(dev);
  15090. if (system_state == SYSTEM_POWER_OFF)
  15091. tg3_power_down(tp);
  15092. rtnl_unlock();
  15093. }
  15094. /**
  15095. * tg3_io_error_detected - called when PCI error is detected
  15096. * @pdev: Pointer to PCI device
  15097. * @state: The current pci connection state
  15098. *
  15099. * This function is called after a PCI bus error affecting
  15100. * this device has been detected.
  15101. */
  15102. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  15103. pci_channel_state_t state)
  15104. {
  15105. struct net_device *netdev = pci_get_drvdata(pdev);
  15106. struct tg3 *tp = netdev_priv(netdev);
  15107. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  15108. netdev_info(netdev, "PCI I/O error detected\n");
  15109. rtnl_lock();
  15110. /* We probably don't have netdev yet */
  15111. if (!netdev || !netif_running(netdev))
  15112. goto done;
  15113. /* We needn't recover from permanent error */
  15114. if (state == pci_channel_io_frozen)
  15115. tp->pcierr_recovery = true;
  15116. tg3_phy_stop(tp);
  15117. tg3_netif_stop(tp);
  15118. tg3_timer_stop(tp);
  15119. /* Want to make sure that the reset task doesn't run */
  15120. tg3_reset_task_cancel(tp);
  15121. netif_device_detach(netdev);
  15122. /* Clean up software state, even if MMIO is blocked */
  15123. tg3_full_lock(tp, 0);
  15124. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  15125. tg3_full_unlock(tp);
  15126. done:
  15127. if (state == pci_channel_io_perm_failure) {
  15128. if (netdev) {
  15129. tg3_napi_enable(tp);
  15130. dev_close(netdev);
  15131. }
  15132. err = PCI_ERS_RESULT_DISCONNECT;
  15133. } else {
  15134. pci_disable_device(pdev);
  15135. }
  15136. rtnl_unlock();
  15137. return err;
  15138. }
  15139. /**
  15140. * tg3_io_slot_reset - called after the pci bus has been reset.
  15141. * @pdev: Pointer to PCI device
  15142. *
  15143. * Restart the card from scratch, as if from a cold-boot.
  15144. * At this point, the card has exprienced a hard reset,
  15145. * followed by fixups by BIOS, and has its config space
  15146. * set up identically to what it was at cold boot.
  15147. */
  15148. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  15149. {
  15150. struct net_device *netdev = pci_get_drvdata(pdev);
  15151. struct tg3 *tp = netdev_priv(netdev);
  15152. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  15153. int err;
  15154. rtnl_lock();
  15155. if (pci_enable_device(pdev)) {
  15156. dev_err(&pdev->dev,
  15157. "Cannot re-enable PCI device after reset.\n");
  15158. goto done;
  15159. }
  15160. pci_set_master(pdev);
  15161. pci_restore_state(pdev);
  15162. pci_save_state(pdev);
  15163. if (!netdev || !netif_running(netdev)) {
  15164. rc = PCI_ERS_RESULT_RECOVERED;
  15165. goto done;
  15166. }
  15167. err = tg3_power_up(tp);
  15168. if (err)
  15169. goto done;
  15170. rc = PCI_ERS_RESULT_RECOVERED;
  15171. done:
  15172. if (rc != PCI_ERS_RESULT_RECOVERED && netdev && netif_running(netdev)) {
  15173. tg3_napi_enable(tp);
  15174. dev_close(netdev);
  15175. }
  15176. rtnl_unlock();
  15177. return rc;
  15178. }
  15179. /**
  15180. * tg3_io_resume - called when traffic can start flowing again.
  15181. * @pdev: Pointer to PCI device
  15182. *
  15183. * This callback is called when the error recovery driver tells
  15184. * us that its OK to resume normal operation.
  15185. */
  15186. static void tg3_io_resume(struct pci_dev *pdev)
  15187. {
  15188. struct net_device *netdev = pci_get_drvdata(pdev);
  15189. struct tg3 *tp = netdev_priv(netdev);
  15190. int err;
  15191. rtnl_lock();
  15192. if (!netdev || !netif_running(netdev))
  15193. goto done;
  15194. tg3_full_lock(tp, 0);
  15195. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  15196. tg3_flag_set(tp, INIT_COMPLETE);
  15197. err = tg3_restart_hw(tp, true);
  15198. if (err) {
  15199. tg3_full_unlock(tp);
  15200. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  15201. goto done;
  15202. }
  15203. netif_device_attach(netdev);
  15204. tg3_timer_start(tp);
  15205. tg3_netif_start(tp);
  15206. tg3_full_unlock(tp);
  15207. tg3_phy_start(tp);
  15208. done:
  15209. tp->pcierr_recovery = false;
  15210. rtnl_unlock();
  15211. }
  15212. static const struct pci_error_handlers tg3_err_handler = {
  15213. .error_detected = tg3_io_error_detected,
  15214. .slot_reset = tg3_io_slot_reset,
  15215. .resume = tg3_io_resume
  15216. };
  15217. static struct pci_driver tg3_driver = {
  15218. .name = DRV_MODULE_NAME,
  15219. .id_table = tg3_pci_tbl,
  15220. .probe = tg3_init_one,
  15221. .remove = tg3_remove_one,
  15222. .err_handler = &tg3_err_handler,
  15223. .driver.pm = &tg3_pm_ops,
  15224. .shutdown = tg3_shutdown,
  15225. };
  15226. module_pci_driver(tg3_driver);