chip.c 128 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606
  1. /*
  2. * Marvell 88e6xxx Ethernet switch single-chip support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
  7. *
  8. * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
  9. * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. */
  16. #include <linux/delay.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/ethtool.h>
  19. #include <linux/if_bridge.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irq.h>
  22. #include <linux/irqdomain.h>
  23. #include <linux/jiffies.h>
  24. #include <linux/list.h>
  25. #include <linux/mdio.h>
  26. #include <linux/module.h>
  27. #include <linux/of_device.h>
  28. #include <linux/of_irq.h>
  29. #include <linux/of_mdio.h>
  30. #include <linux/platform_data/mv88e6xxx.h>
  31. #include <linux/netdevice.h>
  32. #include <linux/gpio/consumer.h>
  33. #include <linux/phy.h>
  34. #include <linux/phylink.h>
  35. #include <net/dsa.h>
  36. #include "chip.h"
  37. #include "global1.h"
  38. #include "global2.h"
  39. #include "hwtstamp.h"
  40. #include "phy.h"
  41. #include "port.h"
  42. #include "ptp.h"
  43. #include "serdes.h"
  44. static void assert_reg_lock(struct mv88e6xxx_chip *chip)
  45. {
  46. if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
  47. dev_err(chip->dev, "Switch registers lock not held!\n");
  48. dump_stack();
  49. }
  50. }
  51. /* The switch ADDR[4:1] configuration pins define the chip SMI device address
  52. * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
  53. *
  54. * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
  55. * is the only device connected to the SMI master. In this mode it responds to
  56. * all 32 possible SMI addresses, and thus maps directly the internal devices.
  57. *
  58. * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
  59. * multiple devices to share the SMI interface. In this mode it responds to only
  60. * 2 registers, used to indirectly access the internal SMI devices.
  61. */
  62. static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
  63. int addr, int reg, u16 *val)
  64. {
  65. if (!chip->smi_ops)
  66. return -EOPNOTSUPP;
  67. return chip->smi_ops->read(chip, addr, reg, val);
  68. }
  69. static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
  70. int addr, int reg, u16 val)
  71. {
  72. if (!chip->smi_ops)
  73. return -EOPNOTSUPP;
  74. return chip->smi_ops->write(chip, addr, reg, val);
  75. }
  76. static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
  77. int addr, int reg, u16 *val)
  78. {
  79. int ret;
  80. ret = mdiobus_read_nested(chip->bus, addr, reg);
  81. if (ret < 0)
  82. return ret;
  83. *val = ret & 0xffff;
  84. return 0;
  85. }
  86. static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
  87. int addr, int reg, u16 val)
  88. {
  89. int ret;
  90. ret = mdiobus_write_nested(chip->bus, addr, reg, val);
  91. if (ret < 0)
  92. return ret;
  93. return 0;
  94. }
  95. static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
  96. .read = mv88e6xxx_smi_single_chip_read,
  97. .write = mv88e6xxx_smi_single_chip_write,
  98. };
  99. static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
  100. {
  101. int ret;
  102. int i;
  103. for (i = 0; i < 16; i++) {
  104. ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
  105. if (ret < 0)
  106. return ret;
  107. if ((ret & SMI_CMD_BUSY) == 0)
  108. return 0;
  109. }
  110. return -ETIMEDOUT;
  111. }
  112. static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
  113. int addr, int reg, u16 *val)
  114. {
  115. int ret;
  116. /* Wait for the bus to become free. */
  117. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  118. if (ret < 0)
  119. return ret;
  120. /* Transmit the read command. */
  121. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
  122. SMI_CMD_OP_22_READ | (addr << 5) | reg);
  123. if (ret < 0)
  124. return ret;
  125. /* Wait for the read command to complete. */
  126. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  127. if (ret < 0)
  128. return ret;
  129. /* Read the data. */
  130. ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
  131. if (ret < 0)
  132. return ret;
  133. *val = ret & 0xffff;
  134. return 0;
  135. }
  136. static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
  137. int addr, int reg, u16 val)
  138. {
  139. int ret;
  140. /* Wait for the bus to become free. */
  141. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  142. if (ret < 0)
  143. return ret;
  144. /* Transmit the data to write. */
  145. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
  146. if (ret < 0)
  147. return ret;
  148. /* Transmit the write command. */
  149. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
  150. SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
  151. if (ret < 0)
  152. return ret;
  153. /* Wait for the write command to complete. */
  154. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  155. if (ret < 0)
  156. return ret;
  157. return 0;
  158. }
  159. static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
  160. .read = mv88e6xxx_smi_multi_chip_read,
  161. .write = mv88e6xxx_smi_multi_chip_write,
  162. };
  163. int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
  164. {
  165. int err;
  166. assert_reg_lock(chip);
  167. err = mv88e6xxx_smi_read(chip, addr, reg, val);
  168. if (err)
  169. return err;
  170. dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
  171. addr, reg, *val);
  172. return 0;
  173. }
  174. int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
  175. {
  176. int err;
  177. assert_reg_lock(chip);
  178. err = mv88e6xxx_smi_write(chip, addr, reg, val);
  179. if (err)
  180. return err;
  181. dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
  182. addr, reg, val);
  183. return 0;
  184. }
  185. struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
  186. {
  187. struct mv88e6xxx_mdio_bus *mdio_bus;
  188. mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
  189. list);
  190. if (!mdio_bus)
  191. return NULL;
  192. return mdio_bus->bus;
  193. }
  194. static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
  195. {
  196. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  197. unsigned int n = d->hwirq;
  198. chip->g1_irq.masked |= (1 << n);
  199. }
  200. static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
  201. {
  202. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  203. unsigned int n = d->hwirq;
  204. chip->g1_irq.masked &= ~(1 << n);
  205. }
  206. static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
  207. {
  208. unsigned int nhandled = 0;
  209. unsigned int sub_irq;
  210. unsigned int n;
  211. u16 reg;
  212. int err;
  213. mutex_lock(&chip->reg_lock);
  214. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
  215. mutex_unlock(&chip->reg_lock);
  216. if (err)
  217. goto out;
  218. for (n = 0; n < chip->g1_irq.nirqs; ++n) {
  219. if (reg & (1 << n)) {
  220. sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
  221. handle_nested_irq(sub_irq);
  222. ++nhandled;
  223. }
  224. }
  225. out:
  226. return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
  227. }
  228. static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
  229. {
  230. struct mv88e6xxx_chip *chip = dev_id;
  231. return mv88e6xxx_g1_irq_thread_work(chip);
  232. }
  233. static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
  234. {
  235. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  236. mutex_lock(&chip->reg_lock);
  237. }
  238. static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
  239. {
  240. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  241. u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
  242. u16 reg;
  243. int err;
  244. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
  245. if (err)
  246. goto out;
  247. reg &= ~mask;
  248. reg |= (~chip->g1_irq.masked & mask);
  249. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
  250. if (err)
  251. goto out;
  252. out:
  253. mutex_unlock(&chip->reg_lock);
  254. }
  255. static const struct irq_chip mv88e6xxx_g1_irq_chip = {
  256. .name = "mv88e6xxx-g1",
  257. .irq_mask = mv88e6xxx_g1_irq_mask,
  258. .irq_unmask = mv88e6xxx_g1_irq_unmask,
  259. .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
  260. .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
  261. };
  262. static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
  263. unsigned int irq,
  264. irq_hw_number_t hwirq)
  265. {
  266. struct mv88e6xxx_chip *chip = d->host_data;
  267. irq_set_chip_data(irq, d->host_data);
  268. irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
  269. irq_set_noprobe(irq);
  270. return 0;
  271. }
  272. static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
  273. .map = mv88e6xxx_g1_irq_domain_map,
  274. .xlate = irq_domain_xlate_twocell,
  275. };
  276. static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
  277. {
  278. int irq, virq;
  279. u16 mask;
  280. mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
  281. mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
  282. mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
  283. for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
  284. virq = irq_find_mapping(chip->g1_irq.domain, irq);
  285. irq_dispose_mapping(virq);
  286. }
  287. irq_domain_remove(chip->g1_irq.domain);
  288. }
  289. static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
  290. {
  291. mv88e6xxx_g1_irq_free_common(chip);
  292. free_irq(chip->irq, chip);
  293. }
  294. static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
  295. {
  296. int err, irq, virq;
  297. u16 reg, mask;
  298. chip->g1_irq.nirqs = chip->info->g1_irqs;
  299. chip->g1_irq.domain = irq_domain_add_simple(
  300. NULL, chip->g1_irq.nirqs, 0,
  301. &mv88e6xxx_g1_irq_domain_ops, chip);
  302. if (!chip->g1_irq.domain)
  303. return -ENOMEM;
  304. for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
  305. irq_create_mapping(chip->g1_irq.domain, irq);
  306. chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
  307. chip->g1_irq.masked = ~0;
  308. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
  309. if (err)
  310. goto out_mapping;
  311. mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
  312. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
  313. if (err)
  314. goto out_disable;
  315. /* Reading the interrupt status clears (most of) them */
  316. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
  317. if (err)
  318. goto out_disable;
  319. return 0;
  320. out_disable:
  321. mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
  322. mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
  323. out_mapping:
  324. for (irq = 0; irq < 16; irq++) {
  325. virq = irq_find_mapping(chip->g1_irq.domain, irq);
  326. irq_dispose_mapping(virq);
  327. }
  328. irq_domain_remove(chip->g1_irq.domain);
  329. return err;
  330. }
  331. static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
  332. {
  333. int err;
  334. err = mv88e6xxx_g1_irq_setup_common(chip);
  335. if (err)
  336. return err;
  337. err = request_threaded_irq(chip->irq, NULL,
  338. mv88e6xxx_g1_irq_thread_fn,
  339. IRQF_ONESHOT,
  340. dev_name(chip->dev), chip);
  341. if (err)
  342. mv88e6xxx_g1_irq_free_common(chip);
  343. return err;
  344. }
  345. static void mv88e6xxx_irq_poll(struct kthread_work *work)
  346. {
  347. struct mv88e6xxx_chip *chip = container_of(work,
  348. struct mv88e6xxx_chip,
  349. irq_poll_work.work);
  350. mv88e6xxx_g1_irq_thread_work(chip);
  351. kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
  352. msecs_to_jiffies(100));
  353. }
  354. static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
  355. {
  356. int err;
  357. err = mv88e6xxx_g1_irq_setup_common(chip);
  358. if (err)
  359. return err;
  360. kthread_init_delayed_work(&chip->irq_poll_work,
  361. mv88e6xxx_irq_poll);
  362. chip->kworker = kthread_create_worker(0, dev_name(chip->dev));
  363. if (IS_ERR(chip->kworker))
  364. return PTR_ERR(chip->kworker);
  365. kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
  366. msecs_to_jiffies(100));
  367. return 0;
  368. }
  369. static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
  370. {
  371. mv88e6xxx_g1_irq_free_common(chip);
  372. kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
  373. kthread_destroy_worker(chip->kworker);
  374. }
  375. int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
  376. {
  377. int i;
  378. for (i = 0; i < 16; i++) {
  379. u16 val;
  380. int err;
  381. err = mv88e6xxx_read(chip, addr, reg, &val);
  382. if (err)
  383. return err;
  384. if (!(val & mask))
  385. return 0;
  386. usleep_range(1000, 2000);
  387. }
  388. dev_err(chip->dev, "Timeout while waiting for switch\n");
  389. return -ETIMEDOUT;
  390. }
  391. /* Indirect write to single pointer-data register with an Update bit */
  392. int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
  393. {
  394. u16 val;
  395. int err;
  396. /* Wait until the previous operation is completed */
  397. err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
  398. if (err)
  399. return err;
  400. /* Set the Update bit to trigger a write operation */
  401. val = BIT(15) | update;
  402. return mv88e6xxx_write(chip, addr, reg, val);
  403. }
  404. static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
  405. int link, int speed, int duplex,
  406. phy_interface_t mode)
  407. {
  408. int err;
  409. if (!chip->info->ops->port_set_link)
  410. return 0;
  411. /* Port's MAC control must not be changed unless the link is down */
  412. err = chip->info->ops->port_set_link(chip, port, 0);
  413. if (err)
  414. return err;
  415. if (chip->info->ops->port_set_speed) {
  416. err = chip->info->ops->port_set_speed(chip, port, speed);
  417. if (err && err != -EOPNOTSUPP)
  418. goto restore_link;
  419. }
  420. if (chip->info->ops->port_set_duplex) {
  421. err = chip->info->ops->port_set_duplex(chip, port, duplex);
  422. if (err && err != -EOPNOTSUPP)
  423. goto restore_link;
  424. }
  425. if (chip->info->ops->port_set_rgmii_delay) {
  426. err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
  427. if (err && err != -EOPNOTSUPP)
  428. goto restore_link;
  429. }
  430. if (chip->info->ops->port_set_cmode) {
  431. err = chip->info->ops->port_set_cmode(chip, port, mode);
  432. if (err && err != -EOPNOTSUPP)
  433. goto restore_link;
  434. }
  435. err = 0;
  436. restore_link:
  437. if (chip->info->ops->port_set_link(chip, port, link))
  438. dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
  439. return err;
  440. }
  441. /* We expect the switch to perform auto negotiation if there is a real
  442. * phy. However, in the case of a fixed link phy, we force the port
  443. * settings from the fixed link settings.
  444. */
  445. static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
  446. struct phy_device *phydev)
  447. {
  448. struct mv88e6xxx_chip *chip = ds->priv;
  449. int err;
  450. if (!phy_is_pseudo_fixed_link(phydev))
  451. return;
  452. mutex_lock(&chip->reg_lock);
  453. err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
  454. phydev->duplex, phydev->interface);
  455. mutex_unlock(&chip->reg_lock);
  456. if (err && err != -EOPNOTSUPP)
  457. dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
  458. }
  459. static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
  460. unsigned long *supported,
  461. struct phylink_link_state *state)
  462. {
  463. }
  464. static int mv88e6xxx_link_state(struct dsa_switch *ds, int port,
  465. struct phylink_link_state *state)
  466. {
  467. struct mv88e6xxx_chip *chip = ds->priv;
  468. int err;
  469. mutex_lock(&chip->reg_lock);
  470. err = mv88e6xxx_port_link_state(chip, port, state);
  471. mutex_unlock(&chip->reg_lock);
  472. return err;
  473. }
  474. static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
  475. unsigned int mode,
  476. const struct phylink_link_state *state)
  477. {
  478. struct mv88e6xxx_chip *chip = ds->priv;
  479. int speed, duplex, link, err;
  480. if (mode == MLO_AN_PHY)
  481. return;
  482. if (mode == MLO_AN_FIXED) {
  483. link = LINK_FORCED_UP;
  484. speed = state->speed;
  485. duplex = state->duplex;
  486. } else {
  487. speed = SPEED_UNFORCED;
  488. duplex = DUPLEX_UNFORCED;
  489. link = LINK_UNFORCED;
  490. }
  491. mutex_lock(&chip->reg_lock);
  492. err = mv88e6xxx_port_setup_mac(chip, port, link, speed, duplex,
  493. state->interface);
  494. mutex_unlock(&chip->reg_lock);
  495. if (err && err != -EOPNOTSUPP)
  496. dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
  497. }
  498. static void mv88e6xxx_mac_link_force(struct dsa_switch *ds, int port, int link)
  499. {
  500. struct mv88e6xxx_chip *chip = ds->priv;
  501. int err;
  502. mutex_lock(&chip->reg_lock);
  503. err = chip->info->ops->port_set_link(chip, port, link);
  504. mutex_unlock(&chip->reg_lock);
  505. if (err)
  506. dev_err(chip->dev, "p%d: failed to force MAC link\n", port);
  507. }
  508. static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
  509. unsigned int mode,
  510. phy_interface_t interface)
  511. {
  512. if (mode == MLO_AN_FIXED)
  513. mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_DOWN);
  514. }
  515. static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
  516. unsigned int mode, phy_interface_t interface,
  517. struct phy_device *phydev)
  518. {
  519. if (mode == MLO_AN_FIXED)
  520. mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_UP);
  521. }
  522. static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
  523. {
  524. if (!chip->info->ops->stats_snapshot)
  525. return -EOPNOTSUPP;
  526. return chip->info->ops->stats_snapshot(chip, port);
  527. }
  528. static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
  529. { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
  530. { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
  531. { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
  532. { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
  533. { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
  534. { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
  535. { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
  536. { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
  537. { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
  538. { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
  539. { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
  540. { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
  541. { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
  542. { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
  543. { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
  544. { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
  545. { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
  546. { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
  547. { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
  548. { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
  549. { "single", 4, 0x14, STATS_TYPE_BANK0, },
  550. { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
  551. { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
  552. { "late", 4, 0x1f, STATS_TYPE_BANK0, },
  553. { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
  554. { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
  555. { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
  556. { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
  557. { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
  558. { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
  559. { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
  560. { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
  561. { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
  562. { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
  563. { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
  564. { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
  565. { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
  566. { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
  567. { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
  568. { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
  569. { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
  570. { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
  571. { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
  572. { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
  573. { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
  574. { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
  575. { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
  576. { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
  577. { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
  578. { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
  579. { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
  580. { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
  581. { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
  582. { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
  583. { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
  584. { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
  585. { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
  586. { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
  587. { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
  588. };
  589. static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
  590. struct mv88e6xxx_hw_stat *s,
  591. int port, u16 bank1_select,
  592. u16 histogram)
  593. {
  594. u32 low;
  595. u32 high = 0;
  596. u16 reg = 0;
  597. int err;
  598. u64 value;
  599. switch (s->type) {
  600. case STATS_TYPE_PORT:
  601. err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
  602. if (err)
  603. return U64_MAX;
  604. low = reg;
  605. if (s->size == 4) {
  606. err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
  607. if (err)
  608. return U64_MAX;
  609. high = reg;
  610. }
  611. break;
  612. case STATS_TYPE_BANK1:
  613. reg = bank1_select;
  614. /* fall through */
  615. case STATS_TYPE_BANK0:
  616. reg |= s->reg | histogram;
  617. mv88e6xxx_g1_stats_read(chip, reg, &low);
  618. if (s->size == 8)
  619. mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
  620. break;
  621. default:
  622. return U64_MAX;
  623. }
  624. value = (((u64)high) << 16) | low;
  625. return value;
  626. }
  627. static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
  628. uint8_t *data, int types)
  629. {
  630. struct mv88e6xxx_hw_stat *stat;
  631. int i, j;
  632. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  633. stat = &mv88e6xxx_hw_stats[i];
  634. if (stat->type & types) {
  635. memcpy(data + j * ETH_GSTRING_LEN, stat->string,
  636. ETH_GSTRING_LEN);
  637. j++;
  638. }
  639. }
  640. return j;
  641. }
  642. static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
  643. uint8_t *data)
  644. {
  645. return mv88e6xxx_stats_get_strings(chip, data,
  646. STATS_TYPE_BANK0 | STATS_TYPE_PORT);
  647. }
  648. static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
  649. uint8_t *data)
  650. {
  651. return mv88e6xxx_stats_get_strings(chip, data,
  652. STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
  653. }
  654. static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
  655. "atu_member_violation",
  656. "atu_miss_violation",
  657. "atu_full_violation",
  658. "vtu_member_violation",
  659. "vtu_miss_violation",
  660. };
  661. static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
  662. {
  663. unsigned int i;
  664. for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
  665. strlcpy(data + i * ETH_GSTRING_LEN,
  666. mv88e6xxx_atu_vtu_stats_strings[i],
  667. ETH_GSTRING_LEN);
  668. }
  669. static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
  670. u32 stringset, uint8_t *data)
  671. {
  672. struct mv88e6xxx_chip *chip = ds->priv;
  673. int count = 0;
  674. if (stringset != ETH_SS_STATS)
  675. return;
  676. mutex_lock(&chip->reg_lock);
  677. if (chip->info->ops->stats_get_strings)
  678. count = chip->info->ops->stats_get_strings(chip, data);
  679. if (chip->info->ops->serdes_get_strings) {
  680. data += count * ETH_GSTRING_LEN;
  681. count = chip->info->ops->serdes_get_strings(chip, port, data);
  682. }
  683. data += count * ETH_GSTRING_LEN;
  684. mv88e6xxx_atu_vtu_get_strings(data);
  685. mutex_unlock(&chip->reg_lock);
  686. }
  687. static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
  688. int types)
  689. {
  690. struct mv88e6xxx_hw_stat *stat;
  691. int i, j;
  692. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  693. stat = &mv88e6xxx_hw_stats[i];
  694. if (stat->type & types)
  695. j++;
  696. }
  697. return j;
  698. }
  699. static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
  700. {
  701. return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
  702. STATS_TYPE_PORT);
  703. }
  704. static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
  705. {
  706. return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
  707. STATS_TYPE_BANK1);
  708. }
  709. static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
  710. {
  711. struct mv88e6xxx_chip *chip = ds->priv;
  712. int serdes_count = 0;
  713. int count = 0;
  714. if (sset != ETH_SS_STATS)
  715. return 0;
  716. mutex_lock(&chip->reg_lock);
  717. if (chip->info->ops->stats_get_sset_count)
  718. count = chip->info->ops->stats_get_sset_count(chip);
  719. if (count < 0)
  720. goto out;
  721. if (chip->info->ops->serdes_get_sset_count)
  722. serdes_count = chip->info->ops->serdes_get_sset_count(chip,
  723. port);
  724. if (serdes_count < 0) {
  725. count = serdes_count;
  726. goto out;
  727. }
  728. count += serdes_count;
  729. count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
  730. out:
  731. mutex_unlock(&chip->reg_lock);
  732. return count;
  733. }
  734. static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  735. uint64_t *data, int types,
  736. u16 bank1_select, u16 histogram)
  737. {
  738. struct mv88e6xxx_hw_stat *stat;
  739. int i, j;
  740. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  741. stat = &mv88e6xxx_hw_stats[i];
  742. if (stat->type & types) {
  743. mutex_lock(&chip->reg_lock);
  744. data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
  745. bank1_select,
  746. histogram);
  747. mutex_unlock(&chip->reg_lock);
  748. j++;
  749. }
  750. }
  751. return j;
  752. }
  753. static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  754. uint64_t *data)
  755. {
  756. return mv88e6xxx_stats_get_stats(chip, port, data,
  757. STATS_TYPE_BANK0 | STATS_TYPE_PORT,
  758. 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
  759. }
  760. static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  761. uint64_t *data)
  762. {
  763. return mv88e6xxx_stats_get_stats(chip, port, data,
  764. STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
  765. MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
  766. MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
  767. }
  768. static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  769. uint64_t *data)
  770. {
  771. return mv88e6xxx_stats_get_stats(chip, port, data,
  772. STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
  773. MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
  774. 0);
  775. }
  776. static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
  777. uint64_t *data)
  778. {
  779. *data++ = chip->ports[port].atu_member_violation;
  780. *data++ = chip->ports[port].atu_miss_violation;
  781. *data++ = chip->ports[port].atu_full_violation;
  782. *data++ = chip->ports[port].vtu_member_violation;
  783. *data++ = chip->ports[port].vtu_miss_violation;
  784. }
  785. static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
  786. uint64_t *data)
  787. {
  788. int count = 0;
  789. if (chip->info->ops->stats_get_stats)
  790. count = chip->info->ops->stats_get_stats(chip, port, data);
  791. mutex_lock(&chip->reg_lock);
  792. if (chip->info->ops->serdes_get_stats) {
  793. data += count;
  794. count = chip->info->ops->serdes_get_stats(chip, port, data);
  795. }
  796. data += count;
  797. mv88e6xxx_atu_vtu_get_stats(chip, port, data);
  798. mutex_unlock(&chip->reg_lock);
  799. }
  800. static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
  801. uint64_t *data)
  802. {
  803. struct mv88e6xxx_chip *chip = ds->priv;
  804. int ret;
  805. mutex_lock(&chip->reg_lock);
  806. ret = mv88e6xxx_stats_snapshot(chip, port);
  807. mutex_unlock(&chip->reg_lock);
  808. if (ret < 0)
  809. return;
  810. mv88e6xxx_get_stats(chip, port, data);
  811. }
  812. static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
  813. {
  814. return 32 * sizeof(u16);
  815. }
  816. static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
  817. struct ethtool_regs *regs, void *_p)
  818. {
  819. struct mv88e6xxx_chip *chip = ds->priv;
  820. int err;
  821. u16 reg;
  822. u16 *p = _p;
  823. int i;
  824. regs->version = 0;
  825. memset(p, 0xff, 32 * sizeof(u16));
  826. mutex_lock(&chip->reg_lock);
  827. for (i = 0; i < 32; i++) {
  828. err = mv88e6xxx_port_read(chip, port, i, &reg);
  829. if (!err)
  830. p[i] = reg;
  831. }
  832. mutex_unlock(&chip->reg_lock);
  833. }
  834. static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
  835. struct ethtool_eee *e)
  836. {
  837. /* Nothing to do on the port's MAC */
  838. return 0;
  839. }
  840. static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
  841. struct ethtool_eee *e)
  842. {
  843. /* Nothing to do on the port's MAC */
  844. return 0;
  845. }
  846. static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
  847. {
  848. struct dsa_switch *ds = NULL;
  849. struct net_device *br;
  850. u16 pvlan;
  851. int i;
  852. if (dev < DSA_MAX_SWITCHES)
  853. ds = chip->ds->dst->ds[dev];
  854. /* Prevent frames from unknown switch or port */
  855. if (!ds || port >= ds->num_ports)
  856. return 0;
  857. /* Frames from DSA links and CPU ports can egress any local port */
  858. if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
  859. return mv88e6xxx_port_mask(chip);
  860. br = ds->ports[port].bridge_dev;
  861. pvlan = 0;
  862. /* Frames from user ports can egress any local DSA links and CPU ports,
  863. * as well as any local member of their bridge group.
  864. */
  865. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
  866. if (dsa_is_cpu_port(chip->ds, i) ||
  867. dsa_is_dsa_port(chip->ds, i) ||
  868. (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
  869. pvlan |= BIT(i);
  870. return pvlan;
  871. }
  872. static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
  873. {
  874. u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
  875. /* prevent frames from going back out of the port they came in on */
  876. output_ports &= ~BIT(port);
  877. return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
  878. }
  879. static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
  880. u8 state)
  881. {
  882. struct mv88e6xxx_chip *chip = ds->priv;
  883. int err;
  884. mutex_lock(&chip->reg_lock);
  885. err = mv88e6xxx_port_set_state(chip, port, state);
  886. mutex_unlock(&chip->reg_lock);
  887. if (err)
  888. dev_err(ds->dev, "p%d: failed to update state\n", port);
  889. }
  890. static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
  891. {
  892. int err;
  893. if (chip->info->ops->ieee_pri_map) {
  894. err = chip->info->ops->ieee_pri_map(chip);
  895. if (err)
  896. return err;
  897. }
  898. if (chip->info->ops->ip_pri_map) {
  899. err = chip->info->ops->ip_pri_map(chip);
  900. if (err)
  901. return err;
  902. }
  903. return 0;
  904. }
  905. static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
  906. {
  907. int target, port;
  908. int err;
  909. if (!chip->info->global2_addr)
  910. return 0;
  911. /* Initialize the routing port to the 32 possible target devices */
  912. for (target = 0; target < 32; target++) {
  913. port = 0x1f;
  914. if (target < DSA_MAX_SWITCHES)
  915. if (chip->ds->rtable[target] != DSA_RTABLE_NONE)
  916. port = chip->ds->rtable[target];
  917. err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
  918. if (err)
  919. return err;
  920. }
  921. if (chip->info->ops->set_cascade_port) {
  922. port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
  923. err = chip->info->ops->set_cascade_port(chip, port);
  924. if (err)
  925. return err;
  926. }
  927. err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
  928. if (err)
  929. return err;
  930. return 0;
  931. }
  932. static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
  933. {
  934. /* Clear all trunk masks and mapping */
  935. if (chip->info->global2_addr)
  936. return mv88e6xxx_g2_trunk_clear(chip);
  937. return 0;
  938. }
  939. static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
  940. {
  941. if (chip->info->ops->rmu_disable)
  942. return chip->info->ops->rmu_disable(chip);
  943. return 0;
  944. }
  945. static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
  946. {
  947. if (chip->info->ops->pot_clear)
  948. return chip->info->ops->pot_clear(chip);
  949. return 0;
  950. }
  951. static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
  952. {
  953. if (chip->info->ops->mgmt_rsvd2cpu)
  954. return chip->info->ops->mgmt_rsvd2cpu(chip);
  955. return 0;
  956. }
  957. static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
  958. {
  959. int err;
  960. err = mv88e6xxx_g1_atu_flush(chip, 0, true);
  961. if (err)
  962. return err;
  963. err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
  964. if (err)
  965. return err;
  966. return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
  967. }
  968. static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
  969. {
  970. int port;
  971. int err;
  972. if (!chip->info->ops->irl_init_all)
  973. return 0;
  974. for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
  975. /* Disable ingress rate limiting by resetting all per port
  976. * ingress rate limit resources to their initial state.
  977. */
  978. err = chip->info->ops->irl_init_all(chip, port);
  979. if (err)
  980. return err;
  981. }
  982. return 0;
  983. }
  984. static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
  985. {
  986. if (chip->info->ops->set_switch_mac) {
  987. u8 addr[ETH_ALEN];
  988. eth_random_addr(addr);
  989. return chip->info->ops->set_switch_mac(chip, addr);
  990. }
  991. return 0;
  992. }
  993. static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
  994. {
  995. u16 pvlan = 0;
  996. if (!mv88e6xxx_has_pvt(chip))
  997. return -EOPNOTSUPP;
  998. /* Skip the local source device, which uses in-chip port VLAN */
  999. if (dev != chip->ds->index)
  1000. pvlan = mv88e6xxx_port_vlan(chip, dev, port);
  1001. return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
  1002. }
  1003. static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
  1004. {
  1005. int dev, port;
  1006. int err;
  1007. if (!mv88e6xxx_has_pvt(chip))
  1008. return 0;
  1009. /* Clear 5 Bit Port for usage with Marvell Link Street devices:
  1010. * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
  1011. */
  1012. err = mv88e6xxx_g2_misc_4_bit_port(chip);
  1013. if (err)
  1014. return err;
  1015. for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
  1016. for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
  1017. err = mv88e6xxx_pvt_map(chip, dev, port);
  1018. if (err)
  1019. return err;
  1020. }
  1021. }
  1022. return 0;
  1023. }
  1024. static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
  1025. {
  1026. struct mv88e6xxx_chip *chip = ds->priv;
  1027. int err;
  1028. mutex_lock(&chip->reg_lock);
  1029. err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
  1030. mutex_unlock(&chip->reg_lock);
  1031. if (err)
  1032. dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
  1033. }
  1034. static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
  1035. {
  1036. if (!chip->info->max_vid)
  1037. return 0;
  1038. return mv88e6xxx_g1_vtu_flush(chip);
  1039. }
  1040. static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
  1041. struct mv88e6xxx_vtu_entry *entry)
  1042. {
  1043. if (!chip->info->ops->vtu_getnext)
  1044. return -EOPNOTSUPP;
  1045. return chip->info->ops->vtu_getnext(chip, entry);
  1046. }
  1047. static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
  1048. struct mv88e6xxx_vtu_entry *entry)
  1049. {
  1050. if (!chip->info->ops->vtu_loadpurge)
  1051. return -EOPNOTSUPP;
  1052. return chip->info->ops->vtu_loadpurge(chip, entry);
  1053. }
  1054. static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
  1055. {
  1056. DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
  1057. struct mv88e6xxx_vtu_entry vlan = {
  1058. .vid = chip->info->max_vid,
  1059. };
  1060. int i, err;
  1061. bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
  1062. /* Set every FID bit used by the (un)bridged ports */
  1063. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1064. err = mv88e6xxx_port_get_fid(chip, i, fid);
  1065. if (err)
  1066. return err;
  1067. set_bit(*fid, fid_bitmap);
  1068. }
  1069. /* Set every FID bit used by the VLAN entries */
  1070. do {
  1071. err = mv88e6xxx_vtu_getnext(chip, &vlan);
  1072. if (err)
  1073. return err;
  1074. if (!vlan.valid)
  1075. break;
  1076. set_bit(vlan.fid, fid_bitmap);
  1077. } while (vlan.vid < chip->info->max_vid);
  1078. /* The reset value 0x000 is used to indicate that multiple address
  1079. * databases are not needed. Return the next positive available.
  1080. */
  1081. *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
  1082. if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
  1083. return -ENOSPC;
  1084. /* Clear the database */
  1085. return mv88e6xxx_g1_atu_flush(chip, *fid, true);
  1086. }
  1087. static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
  1088. struct mv88e6xxx_vtu_entry *entry, bool new)
  1089. {
  1090. int err;
  1091. if (!vid)
  1092. return -EINVAL;
  1093. entry->vid = vid - 1;
  1094. entry->valid = false;
  1095. err = mv88e6xxx_vtu_getnext(chip, entry);
  1096. if (err)
  1097. return err;
  1098. if (entry->vid == vid && entry->valid)
  1099. return 0;
  1100. if (new) {
  1101. int i;
  1102. /* Initialize a fresh VLAN entry */
  1103. memset(entry, 0, sizeof(*entry));
  1104. entry->valid = true;
  1105. entry->vid = vid;
  1106. /* Exclude all ports */
  1107. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
  1108. entry->member[i] =
  1109. MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
  1110. return mv88e6xxx_atu_new(chip, &entry->fid);
  1111. }
  1112. /* switchdev expects -EOPNOTSUPP to honor software VLANs */
  1113. return -EOPNOTSUPP;
  1114. }
  1115. static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
  1116. u16 vid_begin, u16 vid_end)
  1117. {
  1118. struct mv88e6xxx_chip *chip = ds->priv;
  1119. struct mv88e6xxx_vtu_entry vlan = {
  1120. .vid = vid_begin - 1,
  1121. };
  1122. int i, err;
  1123. /* DSA and CPU ports have to be members of multiple vlans */
  1124. if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
  1125. return 0;
  1126. if (!vid_begin)
  1127. return -EOPNOTSUPP;
  1128. mutex_lock(&chip->reg_lock);
  1129. do {
  1130. err = mv88e6xxx_vtu_getnext(chip, &vlan);
  1131. if (err)
  1132. goto unlock;
  1133. if (!vlan.valid)
  1134. break;
  1135. if (vlan.vid > vid_end)
  1136. break;
  1137. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1138. if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
  1139. continue;
  1140. if (!ds->ports[i].slave)
  1141. continue;
  1142. if (vlan.member[i] ==
  1143. MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  1144. continue;
  1145. if (dsa_to_port(ds, i)->bridge_dev ==
  1146. ds->ports[port].bridge_dev)
  1147. break; /* same bridge, check next VLAN */
  1148. if (!dsa_to_port(ds, i)->bridge_dev)
  1149. continue;
  1150. dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
  1151. port, vlan.vid, i,
  1152. netdev_name(dsa_to_port(ds, i)->bridge_dev));
  1153. err = -EOPNOTSUPP;
  1154. goto unlock;
  1155. }
  1156. } while (vlan.vid < vid_end);
  1157. unlock:
  1158. mutex_unlock(&chip->reg_lock);
  1159. return err;
  1160. }
  1161. static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
  1162. bool vlan_filtering)
  1163. {
  1164. struct mv88e6xxx_chip *chip = ds->priv;
  1165. u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
  1166. MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
  1167. int err;
  1168. if (!chip->info->max_vid)
  1169. return -EOPNOTSUPP;
  1170. mutex_lock(&chip->reg_lock);
  1171. err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
  1172. mutex_unlock(&chip->reg_lock);
  1173. return err;
  1174. }
  1175. static int
  1176. mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
  1177. const struct switchdev_obj_port_vlan *vlan)
  1178. {
  1179. struct mv88e6xxx_chip *chip = ds->priv;
  1180. int err;
  1181. if (!chip->info->max_vid)
  1182. return -EOPNOTSUPP;
  1183. /* If the requested port doesn't belong to the same bridge as the VLAN
  1184. * members, do not support it (yet) and fallback to software VLAN.
  1185. */
  1186. err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
  1187. vlan->vid_end);
  1188. if (err)
  1189. return err;
  1190. /* We don't need any dynamic resource from the kernel (yet),
  1191. * so skip the prepare phase.
  1192. */
  1193. return 0;
  1194. }
  1195. static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
  1196. const unsigned char *addr, u16 vid,
  1197. u8 state)
  1198. {
  1199. struct mv88e6xxx_vtu_entry vlan;
  1200. struct mv88e6xxx_atu_entry entry;
  1201. int err;
  1202. /* Null VLAN ID corresponds to the port private database */
  1203. if (vid == 0)
  1204. err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
  1205. else
  1206. err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
  1207. if (err)
  1208. return err;
  1209. entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
  1210. ether_addr_copy(entry.mac, addr);
  1211. eth_addr_dec(entry.mac);
  1212. err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
  1213. if (err)
  1214. return err;
  1215. /* Initialize a fresh ATU entry if it isn't found */
  1216. if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
  1217. !ether_addr_equal(entry.mac, addr)) {
  1218. memset(&entry, 0, sizeof(entry));
  1219. ether_addr_copy(entry.mac, addr);
  1220. }
  1221. /* Purge the ATU entry only if no port is using it anymore */
  1222. if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
  1223. entry.portvec &= ~BIT(port);
  1224. if (!entry.portvec)
  1225. entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
  1226. } else {
  1227. entry.portvec |= BIT(port);
  1228. entry.state = state;
  1229. }
  1230. return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
  1231. }
  1232. static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
  1233. u16 vid)
  1234. {
  1235. const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  1236. u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
  1237. return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
  1238. }
  1239. static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
  1240. {
  1241. int port;
  1242. int err;
  1243. for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
  1244. err = mv88e6xxx_port_add_broadcast(chip, port, vid);
  1245. if (err)
  1246. return err;
  1247. }
  1248. return 0;
  1249. }
  1250. static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
  1251. u16 vid, u8 member)
  1252. {
  1253. struct mv88e6xxx_vtu_entry vlan;
  1254. int err;
  1255. err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
  1256. if (err)
  1257. return err;
  1258. vlan.member[port] = member;
  1259. err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
  1260. if (err)
  1261. return err;
  1262. return mv88e6xxx_broadcast_setup(chip, vid);
  1263. }
  1264. static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
  1265. const struct switchdev_obj_port_vlan *vlan)
  1266. {
  1267. struct mv88e6xxx_chip *chip = ds->priv;
  1268. bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
  1269. bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
  1270. u8 member;
  1271. u16 vid;
  1272. if (!chip->info->max_vid)
  1273. return;
  1274. if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
  1275. member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
  1276. else if (untagged)
  1277. member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
  1278. else
  1279. member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
  1280. mutex_lock(&chip->reg_lock);
  1281. for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
  1282. if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
  1283. dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
  1284. vid, untagged ? 'u' : 't');
  1285. if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
  1286. dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
  1287. vlan->vid_end);
  1288. mutex_unlock(&chip->reg_lock);
  1289. }
  1290. static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
  1291. int port, u16 vid)
  1292. {
  1293. struct mv88e6xxx_vtu_entry vlan;
  1294. int i, err;
  1295. err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
  1296. if (err)
  1297. return err;
  1298. /* Tell switchdev if this VLAN is handled in software */
  1299. if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  1300. return -EOPNOTSUPP;
  1301. vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
  1302. /* keep the VLAN unless all ports are excluded */
  1303. vlan.valid = false;
  1304. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1305. if (vlan.member[i] !=
  1306. MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
  1307. vlan.valid = true;
  1308. break;
  1309. }
  1310. }
  1311. err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
  1312. if (err)
  1313. return err;
  1314. return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
  1315. }
  1316. static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
  1317. const struct switchdev_obj_port_vlan *vlan)
  1318. {
  1319. struct mv88e6xxx_chip *chip = ds->priv;
  1320. u16 pvid, vid;
  1321. int err = 0;
  1322. if (!chip->info->max_vid)
  1323. return -EOPNOTSUPP;
  1324. mutex_lock(&chip->reg_lock);
  1325. err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
  1326. if (err)
  1327. goto unlock;
  1328. for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
  1329. err = _mv88e6xxx_port_vlan_del(chip, port, vid);
  1330. if (err)
  1331. goto unlock;
  1332. if (vid == pvid) {
  1333. err = mv88e6xxx_port_set_pvid(chip, port, 0);
  1334. if (err)
  1335. goto unlock;
  1336. }
  1337. }
  1338. unlock:
  1339. mutex_unlock(&chip->reg_lock);
  1340. return err;
  1341. }
  1342. static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
  1343. const unsigned char *addr, u16 vid)
  1344. {
  1345. struct mv88e6xxx_chip *chip = ds->priv;
  1346. int err;
  1347. mutex_lock(&chip->reg_lock);
  1348. err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
  1349. MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
  1350. mutex_unlock(&chip->reg_lock);
  1351. return err;
  1352. }
  1353. static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
  1354. const unsigned char *addr, u16 vid)
  1355. {
  1356. struct mv88e6xxx_chip *chip = ds->priv;
  1357. int err;
  1358. mutex_lock(&chip->reg_lock);
  1359. err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
  1360. MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
  1361. mutex_unlock(&chip->reg_lock);
  1362. return err;
  1363. }
  1364. static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
  1365. u16 fid, u16 vid, int port,
  1366. dsa_fdb_dump_cb_t *cb, void *data)
  1367. {
  1368. struct mv88e6xxx_atu_entry addr;
  1369. bool is_static;
  1370. int err;
  1371. addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
  1372. eth_broadcast_addr(addr.mac);
  1373. do {
  1374. mutex_lock(&chip->reg_lock);
  1375. err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
  1376. mutex_unlock(&chip->reg_lock);
  1377. if (err)
  1378. return err;
  1379. if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
  1380. break;
  1381. if (addr.trunk || (addr.portvec & BIT(port)) == 0)
  1382. continue;
  1383. if (!is_unicast_ether_addr(addr.mac))
  1384. continue;
  1385. is_static = (addr.state ==
  1386. MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
  1387. err = cb(addr.mac, vid, is_static, data);
  1388. if (err)
  1389. return err;
  1390. } while (!is_broadcast_ether_addr(addr.mac));
  1391. return err;
  1392. }
  1393. static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
  1394. dsa_fdb_dump_cb_t *cb, void *data)
  1395. {
  1396. struct mv88e6xxx_vtu_entry vlan = {
  1397. .vid = chip->info->max_vid,
  1398. };
  1399. u16 fid;
  1400. int err;
  1401. /* Dump port's default Filtering Information Database (VLAN ID 0) */
  1402. mutex_lock(&chip->reg_lock);
  1403. err = mv88e6xxx_port_get_fid(chip, port, &fid);
  1404. mutex_unlock(&chip->reg_lock);
  1405. if (err)
  1406. return err;
  1407. err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
  1408. if (err)
  1409. return err;
  1410. /* Dump VLANs' Filtering Information Databases */
  1411. do {
  1412. mutex_lock(&chip->reg_lock);
  1413. err = mv88e6xxx_vtu_getnext(chip, &vlan);
  1414. mutex_unlock(&chip->reg_lock);
  1415. if (err)
  1416. return err;
  1417. if (!vlan.valid)
  1418. break;
  1419. err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
  1420. cb, data);
  1421. if (err)
  1422. return err;
  1423. } while (vlan.vid < chip->info->max_vid);
  1424. return err;
  1425. }
  1426. static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
  1427. dsa_fdb_dump_cb_t *cb, void *data)
  1428. {
  1429. struct mv88e6xxx_chip *chip = ds->priv;
  1430. return mv88e6xxx_port_db_dump(chip, port, cb, data);
  1431. }
  1432. static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
  1433. struct net_device *br)
  1434. {
  1435. struct dsa_switch *ds;
  1436. int port;
  1437. int dev;
  1438. int err;
  1439. /* Remap the Port VLAN of each local bridge group member */
  1440. for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
  1441. if (chip->ds->ports[port].bridge_dev == br) {
  1442. err = mv88e6xxx_port_vlan_map(chip, port);
  1443. if (err)
  1444. return err;
  1445. }
  1446. }
  1447. if (!mv88e6xxx_has_pvt(chip))
  1448. return 0;
  1449. /* Remap the Port VLAN of each cross-chip bridge group member */
  1450. for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
  1451. ds = chip->ds->dst->ds[dev];
  1452. if (!ds)
  1453. break;
  1454. for (port = 0; port < ds->num_ports; ++port) {
  1455. if (ds->ports[port].bridge_dev == br) {
  1456. err = mv88e6xxx_pvt_map(chip, dev, port);
  1457. if (err)
  1458. return err;
  1459. }
  1460. }
  1461. }
  1462. return 0;
  1463. }
  1464. static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
  1465. struct net_device *br)
  1466. {
  1467. struct mv88e6xxx_chip *chip = ds->priv;
  1468. int err;
  1469. mutex_lock(&chip->reg_lock);
  1470. err = mv88e6xxx_bridge_map(chip, br);
  1471. mutex_unlock(&chip->reg_lock);
  1472. return err;
  1473. }
  1474. static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
  1475. struct net_device *br)
  1476. {
  1477. struct mv88e6xxx_chip *chip = ds->priv;
  1478. mutex_lock(&chip->reg_lock);
  1479. if (mv88e6xxx_bridge_map(chip, br) ||
  1480. mv88e6xxx_port_vlan_map(chip, port))
  1481. dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
  1482. mutex_unlock(&chip->reg_lock);
  1483. }
  1484. static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
  1485. int port, struct net_device *br)
  1486. {
  1487. struct mv88e6xxx_chip *chip = ds->priv;
  1488. int err;
  1489. if (!mv88e6xxx_has_pvt(chip))
  1490. return 0;
  1491. mutex_lock(&chip->reg_lock);
  1492. err = mv88e6xxx_pvt_map(chip, dev, port);
  1493. mutex_unlock(&chip->reg_lock);
  1494. return err;
  1495. }
  1496. static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
  1497. int port, struct net_device *br)
  1498. {
  1499. struct mv88e6xxx_chip *chip = ds->priv;
  1500. if (!mv88e6xxx_has_pvt(chip))
  1501. return;
  1502. mutex_lock(&chip->reg_lock);
  1503. if (mv88e6xxx_pvt_map(chip, dev, port))
  1504. dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
  1505. mutex_unlock(&chip->reg_lock);
  1506. }
  1507. static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
  1508. {
  1509. if (chip->info->ops->reset)
  1510. return chip->info->ops->reset(chip);
  1511. return 0;
  1512. }
  1513. static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
  1514. {
  1515. struct gpio_desc *gpiod = chip->reset;
  1516. /* If there is a GPIO connected to the reset pin, toggle it */
  1517. if (gpiod) {
  1518. gpiod_set_value_cansleep(gpiod, 1);
  1519. usleep_range(10000, 20000);
  1520. gpiod_set_value_cansleep(gpiod, 0);
  1521. usleep_range(10000, 20000);
  1522. }
  1523. }
  1524. static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
  1525. {
  1526. int i, err;
  1527. /* Set all ports to the Disabled state */
  1528. for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
  1529. err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
  1530. if (err)
  1531. return err;
  1532. }
  1533. /* Wait for transmit queues to drain,
  1534. * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
  1535. */
  1536. usleep_range(2000, 4000);
  1537. return 0;
  1538. }
  1539. static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
  1540. {
  1541. int err;
  1542. err = mv88e6xxx_disable_ports(chip);
  1543. if (err)
  1544. return err;
  1545. mv88e6xxx_hardware_reset(chip);
  1546. return mv88e6xxx_software_reset(chip);
  1547. }
  1548. static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
  1549. enum mv88e6xxx_frame_mode frame,
  1550. enum mv88e6xxx_egress_mode egress, u16 etype)
  1551. {
  1552. int err;
  1553. if (!chip->info->ops->port_set_frame_mode)
  1554. return -EOPNOTSUPP;
  1555. err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
  1556. if (err)
  1557. return err;
  1558. err = chip->info->ops->port_set_frame_mode(chip, port, frame);
  1559. if (err)
  1560. return err;
  1561. if (chip->info->ops->port_set_ether_type)
  1562. return chip->info->ops->port_set_ether_type(chip, port, etype);
  1563. return 0;
  1564. }
  1565. static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
  1566. {
  1567. return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
  1568. MV88E6XXX_EGRESS_MODE_UNMODIFIED,
  1569. MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
  1570. }
  1571. static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
  1572. {
  1573. return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
  1574. MV88E6XXX_EGRESS_MODE_UNMODIFIED,
  1575. MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
  1576. }
  1577. static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
  1578. {
  1579. return mv88e6xxx_set_port_mode(chip, port,
  1580. MV88E6XXX_FRAME_MODE_ETHERTYPE,
  1581. MV88E6XXX_EGRESS_MODE_ETHERTYPE,
  1582. ETH_P_EDSA);
  1583. }
  1584. static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
  1585. {
  1586. if (dsa_is_dsa_port(chip->ds, port))
  1587. return mv88e6xxx_set_port_mode_dsa(chip, port);
  1588. if (dsa_is_user_port(chip->ds, port))
  1589. return mv88e6xxx_set_port_mode_normal(chip, port);
  1590. /* Setup CPU port mode depending on its supported tag format */
  1591. if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
  1592. return mv88e6xxx_set_port_mode_dsa(chip, port);
  1593. if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
  1594. return mv88e6xxx_set_port_mode_edsa(chip, port);
  1595. return -EINVAL;
  1596. }
  1597. static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
  1598. {
  1599. bool message = dsa_is_dsa_port(chip->ds, port);
  1600. return mv88e6xxx_port_set_message_port(chip, port, message);
  1601. }
  1602. static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
  1603. {
  1604. struct dsa_switch *ds = chip->ds;
  1605. bool flood;
  1606. /* Upstream ports flood frames with unknown unicast or multicast DA */
  1607. flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
  1608. if (chip->info->ops->port_set_egress_floods)
  1609. return chip->info->ops->port_set_egress_floods(chip, port,
  1610. flood, flood);
  1611. return 0;
  1612. }
  1613. static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
  1614. bool on)
  1615. {
  1616. if (chip->info->ops->serdes_power)
  1617. return chip->info->ops->serdes_power(chip, port, on);
  1618. return 0;
  1619. }
  1620. static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
  1621. {
  1622. struct dsa_switch *ds = chip->ds;
  1623. int upstream_port;
  1624. int err;
  1625. upstream_port = dsa_upstream_port(ds, port);
  1626. if (chip->info->ops->port_set_upstream_port) {
  1627. err = chip->info->ops->port_set_upstream_port(chip, port,
  1628. upstream_port);
  1629. if (err)
  1630. return err;
  1631. }
  1632. if (port == upstream_port) {
  1633. if (chip->info->ops->set_cpu_port) {
  1634. err = chip->info->ops->set_cpu_port(chip,
  1635. upstream_port);
  1636. if (err)
  1637. return err;
  1638. }
  1639. if (chip->info->ops->set_egress_port) {
  1640. err = chip->info->ops->set_egress_port(chip,
  1641. upstream_port);
  1642. if (err)
  1643. return err;
  1644. }
  1645. }
  1646. return 0;
  1647. }
  1648. static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
  1649. {
  1650. struct dsa_switch *ds = chip->ds;
  1651. int err;
  1652. u16 reg;
  1653. /* MAC Forcing register: don't force link, speed, duplex or flow control
  1654. * state to any particular values on physical ports, but force the CPU
  1655. * port and all DSA ports to their maximum bandwidth and full duplex.
  1656. */
  1657. if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
  1658. err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
  1659. SPEED_MAX, DUPLEX_FULL,
  1660. PHY_INTERFACE_MODE_NA);
  1661. else
  1662. err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
  1663. SPEED_UNFORCED, DUPLEX_UNFORCED,
  1664. PHY_INTERFACE_MODE_NA);
  1665. if (err)
  1666. return err;
  1667. /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
  1668. * disable Header mode, enable IGMP/MLD snooping, disable VLAN
  1669. * tunneling, determine priority by looking at 802.1p and IP
  1670. * priority fields (IP prio has precedence), and set STP state
  1671. * to Forwarding.
  1672. *
  1673. * If this is the CPU link, use DSA or EDSA tagging depending
  1674. * on which tagging mode was configured.
  1675. *
  1676. * If this is a link to another switch, use DSA tagging mode.
  1677. *
  1678. * If this is the upstream port for this switch, enable
  1679. * forwarding of unknown unicasts and multicasts.
  1680. */
  1681. reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
  1682. MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
  1683. MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
  1684. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
  1685. if (err)
  1686. return err;
  1687. err = mv88e6xxx_setup_port_mode(chip, port);
  1688. if (err)
  1689. return err;
  1690. err = mv88e6xxx_setup_egress_floods(chip, port);
  1691. if (err)
  1692. return err;
  1693. /* Enable the SERDES interface for DSA and CPU ports. Normal
  1694. * ports SERDES are enabled when the port is enabled, thus
  1695. * saving a bit of power.
  1696. */
  1697. if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
  1698. err = mv88e6xxx_serdes_power(chip, port, true);
  1699. if (err)
  1700. return err;
  1701. }
  1702. /* Port Control 2: don't force a good FCS, set the maximum frame size to
  1703. * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
  1704. * untagged frames on this port, do a destination address lookup on all
  1705. * received packets as usual, disable ARP mirroring and don't send a
  1706. * copy of all transmitted/received frames on this port to the CPU.
  1707. */
  1708. err = mv88e6xxx_port_set_map_da(chip, port);
  1709. if (err)
  1710. return err;
  1711. err = mv88e6xxx_setup_upstream_port(chip, port);
  1712. if (err)
  1713. return err;
  1714. err = mv88e6xxx_port_set_8021q_mode(chip, port,
  1715. MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
  1716. if (err)
  1717. return err;
  1718. if (chip->info->ops->port_set_jumbo_size) {
  1719. err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
  1720. if (err)
  1721. return err;
  1722. }
  1723. /* Port Association Vector: when learning source addresses
  1724. * of packets, add the address to the address database using
  1725. * a port bitmap that has only the bit for this port set and
  1726. * the other bits clear.
  1727. */
  1728. reg = 1 << port;
  1729. /* Disable learning for CPU port */
  1730. if (dsa_is_cpu_port(ds, port))
  1731. reg = 0;
  1732. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
  1733. reg);
  1734. if (err)
  1735. return err;
  1736. /* Egress rate control 2: disable egress rate control. */
  1737. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
  1738. 0x0000);
  1739. if (err)
  1740. return err;
  1741. if (chip->info->ops->port_pause_limit) {
  1742. err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
  1743. if (err)
  1744. return err;
  1745. }
  1746. if (chip->info->ops->port_disable_learn_limit) {
  1747. err = chip->info->ops->port_disable_learn_limit(chip, port);
  1748. if (err)
  1749. return err;
  1750. }
  1751. if (chip->info->ops->port_disable_pri_override) {
  1752. err = chip->info->ops->port_disable_pri_override(chip, port);
  1753. if (err)
  1754. return err;
  1755. }
  1756. if (chip->info->ops->port_tag_remap) {
  1757. err = chip->info->ops->port_tag_remap(chip, port);
  1758. if (err)
  1759. return err;
  1760. }
  1761. if (chip->info->ops->port_egress_rate_limiting) {
  1762. err = chip->info->ops->port_egress_rate_limiting(chip, port);
  1763. if (err)
  1764. return err;
  1765. }
  1766. err = mv88e6xxx_setup_message_port(chip, port);
  1767. if (err)
  1768. return err;
  1769. /* Port based VLAN map: give each port the same default address
  1770. * database, and allow bidirectional communication between the
  1771. * CPU and DSA port(s), and the other ports.
  1772. */
  1773. err = mv88e6xxx_port_set_fid(chip, port, 0);
  1774. if (err)
  1775. return err;
  1776. err = mv88e6xxx_port_vlan_map(chip, port);
  1777. if (err)
  1778. return err;
  1779. /* Default VLAN ID and priority: don't set a default VLAN
  1780. * ID, and set the default packet priority to zero.
  1781. */
  1782. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
  1783. }
  1784. static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
  1785. struct phy_device *phydev)
  1786. {
  1787. struct mv88e6xxx_chip *chip = ds->priv;
  1788. int err;
  1789. mutex_lock(&chip->reg_lock);
  1790. err = mv88e6xxx_serdes_power(chip, port, true);
  1791. mutex_unlock(&chip->reg_lock);
  1792. return err;
  1793. }
  1794. static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
  1795. struct phy_device *phydev)
  1796. {
  1797. struct mv88e6xxx_chip *chip = ds->priv;
  1798. mutex_lock(&chip->reg_lock);
  1799. if (mv88e6xxx_serdes_power(chip, port, false))
  1800. dev_err(chip->dev, "failed to power off SERDES\n");
  1801. mutex_unlock(&chip->reg_lock);
  1802. }
  1803. static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
  1804. unsigned int ageing_time)
  1805. {
  1806. struct mv88e6xxx_chip *chip = ds->priv;
  1807. int err;
  1808. mutex_lock(&chip->reg_lock);
  1809. err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
  1810. mutex_unlock(&chip->reg_lock);
  1811. return err;
  1812. }
  1813. static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
  1814. {
  1815. int err;
  1816. /* Initialize the statistics unit */
  1817. if (chip->info->ops->stats_set_histogram) {
  1818. err = chip->info->ops->stats_set_histogram(chip);
  1819. if (err)
  1820. return err;
  1821. }
  1822. return mv88e6xxx_g1_stats_clear(chip);
  1823. }
  1824. static int mv88e6xxx_setup(struct dsa_switch *ds)
  1825. {
  1826. struct mv88e6xxx_chip *chip = ds->priv;
  1827. int err;
  1828. int i;
  1829. chip->ds = ds;
  1830. ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
  1831. mutex_lock(&chip->reg_lock);
  1832. /* Setup Switch Port Registers */
  1833. for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
  1834. if (dsa_is_unused_port(ds, i))
  1835. continue;
  1836. err = mv88e6xxx_setup_port(chip, i);
  1837. if (err)
  1838. goto unlock;
  1839. }
  1840. err = mv88e6xxx_irl_setup(chip);
  1841. if (err)
  1842. goto unlock;
  1843. err = mv88e6xxx_mac_setup(chip);
  1844. if (err)
  1845. goto unlock;
  1846. err = mv88e6xxx_phy_setup(chip);
  1847. if (err)
  1848. goto unlock;
  1849. err = mv88e6xxx_vtu_setup(chip);
  1850. if (err)
  1851. goto unlock;
  1852. err = mv88e6xxx_pvt_setup(chip);
  1853. if (err)
  1854. goto unlock;
  1855. err = mv88e6xxx_atu_setup(chip);
  1856. if (err)
  1857. goto unlock;
  1858. err = mv88e6xxx_broadcast_setup(chip, 0);
  1859. if (err)
  1860. goto unlock;
  1861. err = mv88e6xxx_pot_setup(chip);
  1862. if (err)
  1863. goto unlock;
  1864. err = mv88e6xxx_rmu_setup(chip);
  1865. if (err)
  1866. goto unlock;
  1867. err = mv88e6xxx_rsvd2cpu_setup(chip);
  1868. if (err)
  1869. goto unlock;
  1870. err = mv88e6xxx_trunk_setup(chip);
  1871. if (err)
  1872. goto unlock;
  1873. err = mv88e6xxx_devmap_setup(chip);
  1874. if (err)
  1875. goto unlock;
  1876. err = mv88e6xxx_pri_setup(chip);
  1877. if (err)
  1878. goto unlock;
  1879. /* Setup PTP Hardware Clock and timestamping */
  1880. if (chip->info->ptp_support) {
  1881. err = mv88e6xxx_ptp_setup(chip);
  1882. if (err)
  1883. goto unlock;
  1884. err = mv88e6xxx_hwtstamp_setup(chip);
  1885. if (err)
  1886. goto unlock;
  1887. }
  1888. err = mv88e6xxx_stats_setup(chip);
  1889. if (err)
  1890. goto unlock;
  1891. unlock:
  1892. mutex_unlock(&chip->reg_lock);
  1893. return err;
  1894. }
  1895. static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
  1896. {
  1897. struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
  1898. struct mv88e6xxx_chip *chip = mdio_bus->chip;
  1899. u16 val;
  1900. int err;
  1901. if (!chip->info->ops->phy_read)
  1902. return -EOPNOTSUPP;
  1903. mutex_lock(&chip->reg_lock);
  1904. err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
  1905. mutex_unlock(&chip->reg_lock);
  1906. if (reg == MII_PHYSID2) {
  1907. /* Some internal PHYS don't have a model number. Use
  1908. * the mv88e6390 family model number instead.
  1909. */
  1910. if (!(val & 0x3f0))
  1911. val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
  1912. }
  1913. return err ? err : val;
  1914. }
  1915. static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  1916. {
  1917. struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
  1918. struct mv88e6xxx_chip *chip = mdio_bus->chip;
  1919. int err;
  1920. if (!chip->info->ops->phy_write)
  1921. return -EOPNOTSUPP;
  1922. mutex_lock(&chip->reg_lock);
  1923. err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
  1924. mutex_unlock(&chip->reg_lock);
  1925. return err;
  1926. }
  1927. static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
  1928. struct device_node *np,
  1929. bool external)
  1930. {
  1931. static int index;
  1932. struct mv88e6xxx_mdio_bus *mdio_bus;
  1933. struct mii_bus *bus;
  1934. int err;
  1935. if (external) {
  1936. mutex_lock(&chip->reg_lock);
  1937. err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
  1938. mutex_unlock(&chip->reg_lock);
  1939. if (err)
  1940. return err;
  1941. }
  1942. bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
  1943. if (!bus)
  1944. return -ENOMEM;
  1945. mdio_bus = bus->priv;
  1946. mdio_bus->bus = bus;
  1947. mdio_bus->chip = chip;
  1948. INIT_LIST_HEAD(&mdio_bus->list);
  1949. mdio_bus->external = external;
  1950. if (np) {
  1951. bus->name = np->full_name;
  1952. snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
  1953. } else {
  1954. bus->name = "mv88e6xxx SMI";
  1955. snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
  1956. }
  1957. bus->read = mv88e6xxx_mdio_read;
  1958. bus->write = mv88e6xxx_mdio_write;
  1959. bus->parent = chip->dev;
  1960. if (!external) {
  1961. err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
  1962. if (err)
  1963. return err;
  1964. }
  1965. err = of_mdiobus_register(bus, np);
  1966. if (err) {
  1967. dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
  1968. mv88e6xxx_g2_irq_mdio_free(chip, bus);
  1969. return err;
  1970. }
  1971. if (external)
  1972. list_add_tail(&mdio_bus->list, &chip->mdios);
  1973. else
  1974. list_add(&mdio_bus->list, &chip->mdios);
  1975. return 0;
  1976. }
  1977. static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
  1978. { .compatible = "marvell,mv88e6xxx-mdio-external",
  1979. .data = (void *)true },
  1980. { },
  1981. };
  1982. static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
  1983. {
  1984. struct mv88e6xxx_mdio_bus *mdio_bus;
  1985. struct mii_bus *bus;
  1986. list_for_each_entry(mdio_bus, &chip->mdios, list) {
  1987. bus = mdio_bus->bus;
  1988. if (!mdio_bus->external)
  1989. mv88e6xxx_g2_irq_mdio_free(chip, bus);
  1990. mdiobus_unregister(bus);
  1991. }
  1992. }
  1993. static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
  1994. struct device_node *np)
  1995. {
  1996. const struct of_device_id *match;
  1997. struct device_node *child;
  1998. int err;
  1999. /* Always register one mdio bus for the internal/default mdio
  2000. * bus. This maybe represented in the device tree, but is
  2001. * optional.
  2002. */
  2003. child = of_get_child_by_name(np, "mdio");
  2004. err = mv88e6xxx_mdio_register(chip, child, false);
  2005. if (err)
  2006. return err;
  2007. /* Walk the device tree, and see if there are any other nodes
  2008. * which say they are compatible with the external mdio
  2009. * bus.
  2010. */
  2011. for_each_available_child_of_node(np, child) {
  2012. match = of_match_node(mv88e6xxx_mdio_external_match, child);
  2013. if (match) {
  2014. err = mv88e6xxx_mdio_register(chip, child, true);
  2015. if (err) {
  2016. mv88e6xxx_mdios_unregister(chip);
  2017. return err;
  2018. }
  2019. }
  2020. }
  2021. return 0;
  2022. }
  2023. static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
  2024. {
  2025. struct mv88e6xxx_chip *chip = ds->priv;
  2026. return chip->eeprom_len;
  2027. }
  2028. static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
  2029. struct ethtool_eeprom *eeprom, u8 *data)
  2030. {
  2031. struct mv88e6xxx_chip *chip = ds->priv;
  2032. int err;
  2033. if (!chip->info->ops->get_eeprom)
  2034. return -EOPNOTSUPP;
  2035. mutex_lock(&chip->reg_lock);
  2036. err = chip->info->ops->get_eeprom(chip, eeprom, data);
  2037. mutex_unlock(&chip->reg_lock);
  2038. if (err)
  2039. return err;
  2040. eeprom->magic = 0xc3ec4951;
  2041. return 0;
  2042. }
  2043. static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
  2044. struct ethtool_eeprom *eeprom, u8 *data)
  2045. {
  2046. struct mv88e6xxx_chip *chip = ds->priv;
  2047. int err;
  2048. if (!chip->info->ops->set_eeprom)
  2049. return -EOPNOTSUPP;
  2050. if (eeprom->magic != 0xc3ec4951)
  2051. return -EINVAL;
  2052. mutex_lock(&chip->reg_lock);
  2053. err = chip->info->ops->set_eeprom(chip, eeprom, data);
  2054. mutex_unlock(&chip->reg_lock);
  2055. return err;
  2056. }
  2057. static const struct mv88e6xxx_ops mv88e6085_ops = {
  2058. /* MV88E6XXX_FAMILY_6097 */
  2059. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2060. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2061. .irl_init_all = mv88e6352_g2_irl_init_all,
  2062. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2063. .phy_read = mv88e6185_phy_ppu_read,
  2064. .phy_write = mv88e6185_phy_ppu_write,
  2065. .port_set_link = mv88e6xxx_port_set_link,
  2066. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2067. .port_set_speed = mv88e6185_port_set_speed,
  2068. .port_tag_remap = mv88e6095_port_tag_remap,
  2069. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2070. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2071. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2072. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2073. .port_pause_limit = mv88e6097_port_pause_limit,
  2074. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2075. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2076. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2077. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2078. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2079. .stats_get_strings = mv88e6095_stats_get_strings,
  2080. .stats_get_stats = mv88e6095_stats_get_stats,
  2081. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2082. .set_egress_port = mv88e6095_g1_set_egress_port,
  2083. .watchdog_ops = &mv88e6097_watchdog_ops,
  2084. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2085. .pot_clear = mv88e6xxx_g2_pot_clear,
  2086. .ppu_enable = mv88e6185_g1_ppu_enable,
  2087. .ppu_disable = mv88e6185_g1_ppu_disable,
  2088. .reset = mv88e6185_g1_reset,
  2089. .rmu_disable = mv88e6085_g1_rmu_disable,
  2090. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2091. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2092. .serdes_power = mv88e6341_serdes_power,
  2093. };
  2094. static const struct mv88e6xxx_ops mv88e6095_ops = {
  2095. /* MV88E6XXX_FAMILY_6095 */
  2096. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2097. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2098. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2099. .phy_read = mv88e6185_phy_ppu_read,
  2100. .phy_write = mv88e6185_phy_ppu_write,
  2101. .port_set_link = mv88e6xxx_port_set_link,
  2102. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2103. .port_set_speed = mv88e6185_port_set_speed,
  2104. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2105. .port_set_egress_floods = mv88e6185_port_set_egress_floods,
  2106. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  2107. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2108. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2109. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2110. .stats_get_strings = mv88e6095_stats_get_strings,
  2111. .stats_get_stats = mv88e6095_stats_get_stats,
  2112. .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
  2113. .ppu_enable = mv88e6185_g1_ppu_enable,
  2114. .ppu_disable = mv88e6185_g1_ppu_disable,
  2115. .reset = mv88e6185_g1_reset,
  2116. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2117. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2118. };
  2119. static const struct mv88e6xxx_ops mv88e6097_ops = {
  2120. /* MV88E6XXX_FAMILY_6097 */
  2121. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2122. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2123. .irl_init_all = mv88e6352_g2_irl_init_all,
  2124. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2125. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2126. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2127. .port_set_link = mv88e6xxx_port_set_link,
  2128. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2129. .port_set_speed = mv88e6185_port_set_speed,
  2130. .port_tag_remap = mv88e6095_port_tag_remap,
  2131. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2132. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2133. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2134. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2135. .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
  2136. .port_pause_limit = mv88e6097_port_pause_limit,
  2137. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2138. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2139. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2140. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2141. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2142. .stats_get_strings = mv88e6095_stats_get_strings,
  2143. .stats_get_stats = mv88e6095_stats_get_stats,
  2144. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2145. .set_egress_port = mv88e6095_g1_set_egress_port,
  2146. .watchdog_ops = &mv88e6097_watchdog_ops,
  2147. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2148. .pot_clear = mv88e6xxx_g2_pot_clear,
  2149. .reset = mv88e6352_g1_reset,
  2150. .rmu_disable = mv88e6085_g1_rmu_disable,
  2151. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2152. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2153. };
  2154. static const struct mv88e6xxx_ops mv88e6123_ops = {
  2155. /* MV88E6XXX_FAMILY_6165 */
  2156. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2157. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2158. .irl_init_all = mv88e6352_g2_irl_init_all,
  2159. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2160. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2161. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2162. .port_set_link = mv88e6xxx_port_set_link,
  2163. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2164. .port_set_speed = mv88e6185_port_set_speed,
  2165. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2166. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2167. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2168. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2169. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2170. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2171. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2172. .stats_get_strings = mv88e6095_stats_get_strings,
  2173. .stats_get_stats = mv88e6095_stats_get_stats,
  2174. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2175. .set_egress_port = mv88e6095_g1_set_egress_port,
  2176. .watchdog_ops = &mv88e6097_watchdog_ops,
  2177. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2178. .pot_clear = mv88e6xxx_g2_pot_clear,
  2179. .reset = mv88e6352_g1_reset,
  2180. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2181. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2182. };
  2183. static const struct mv88e6xxx_ops mv88e6131_ops = {
  2184. /* MV88E6XXX_FAMILY_6185 */
  2185. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2186. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2187. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2188. .phy_read = mv88e6185_phy_ppu_read,
  2189. .phy_write = mv88e6185_phy_ppu_write,
  2190. .port_set_link = mv88e6xxx_port_set_link,
  2191. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2192. .port_set_speed = mv88e6185_port_set_speed,
  2193. .port_tag_remap = mv88e6095_port_tag_remap,
  2194. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2195. .port_set_egress_floods = mv88e6185_port_set_egress_floods,
  2196. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2197. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  2198. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2199. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2200. .port_pause_limit = mv88e6097_port_pause_limit,
  2201. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2202. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2203. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2204. .stats_get_strings = mv88e6095_stats_get_strings,
  2205. .stats_get_stats = mv88e6095_stats_get_stats,
  2206. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2207. .set_egress_port = mv88e6095_g1_set_egress_port,
  2208. .watchdog_ops = &mv88e6097_watchdog_ops,
  2209. .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
  2210. .ppu_enable = mv88e6185_g1_ppu_enable,
  2211. .set_cascade_port = mv88e6185_g1_set_cascade_port,
  2212. .ppu_disable = mv88e6185_g1_ppu_disable,
  2213. .reset = mv88e6185_g1_reset,
  2214. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2215. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2216. };
  2217. static const struct mv88e6xxx_ops mv88e6141_ops = {
  2218. /* MV88E6XXX_FAMILY_6341 */
  2219. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2220. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2221. .irl_init_all = mv88e6352_g2_irl_init_all,
  2222. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2223. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2224. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2225. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2226. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2227. .port_set_link = mv88e6xxx_port_set_link,
  2228. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2229. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2230. .port_set_speed = mv88e6390_port_set_speed,
  2231. .port_tag_remap = mv88e6095_port_tag_remap,
  2232. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2233. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2234. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2235. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2236. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2237. .port_pause_limit = mv88e6097_port_pause_limit,
  2238. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2239. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2240. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2241. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2242. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2243. .stats_get_strings = mv88e6320_stats_get_strings,
  2244. .stats_get_stats = mv88e6390_stats_get_stats,
  2245. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2246. .set_egress_port = mv88e6390_g1_set_egress_port,
  2247. .watchdog_ops = &mv88e6390_watchdog_ops,
  2248. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2249. .pot_clear = mv88e6xxx_g2_pot_clear,
  2250. .reset = mv88e6352_g1_reset,
  2251. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2252. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2253. .gpio_ops = &mv88e6352_gpio_ops,
  2254. };
  2255. static const struct mv88e6xxx_ops mv88e6161_ops = {
  2256. /* MV88E6XXX_FAMILY_6165 */
  2257. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2258. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2259. .irl_init_all = mv88e6352_g2_irl_init_all,
  2260. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2261. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2262. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2263. .port_set_link = mv88e6xxx_port_set_link,
  2264. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2265. .port_set_speed = mv88e6185_port_set_speed,
  2266. .port_tag_remap = mv88e6095_port_tag_remap,
  2267. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2268. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2269. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2270. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2271. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2272. .port_pause_limit = mv88e6097_port_pause_limit,
  2273. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2274. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2275. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2276. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2277. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2278. .stats_get_strings = mv88e6095_stats_get_strings,
  2279. .stats_get_stats = mv88e6095_stats_get_stats,
  2280. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2281. .set_egress_port = mv88e6095_g1_set_egress_port,
  2282. .watchdog_ops = &mv88e6097_watchdog_ops,
  2283. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2284. .pot_clear = mv88e6xxx_g2_pot_clear,
  2285. .reset = mv88e6352_g1_reset,
  2286. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2287. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2288. .avb_ops = &mv88e6165_avb_ops,
  2289. .ptp_ops = &mv88e6165_ptp_ops,
  2290. };
  2291. static const struct mv88e6xxx_ops mv88e6165_ops = {
  2292. /* MV88E6XXX_FAMILY_6165 */
  2293. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2294. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2295. .irl_init_all = mv88e6352_g2_irl_init_all,
  2296. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2297. .phy_read = mv88e6165_phy_read,
  2298. .phy_write = mv88e6165_phy_write,
  2299. .port_set_link = mv88e6xxx_port_set_link,
  2300. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2301. .port_set_speed = mv88e6185_port_set_speed,
  2302. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2303. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2304. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2305. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2306. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2307. .stats_get_strings = mv88e6095_stats_get_strings,
  2308. .stats_get_stats = mv88e6095_stats_get_stats,
  2309. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2310. .set_egress_port = mv88e6095_g1_set_egress_port,
  2311. .watchdog_ops = &mv88e6097_watchdog_ops,
  2312. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2313. .pot_clear = mv88e6xxx_g2_pot_clear,
  2314. .reset = mv88e6352_g1_reset,
  2315. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2316. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2317. .avb_ops = &mv88e6165_avb_ops,
  2318. .ptp_ops = &mv88e6165_ptp_ops,
  2319. };
  2320. static const struct mv88e6xxx_ops mv88e6171_ops = {
  2321. /* MV88E6XXX_FAMILY_6351 */
  2322. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2323. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2324. .irl_init_all = mv88e6352_g2_irl_init_all,
  2325. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2326. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2327. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2328. .port_set_link = mv88e6xxx_port_set_link,
  2329. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2330. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2331. .port_set_speed = mv88e6185_port_set_speed,
  2332. .port_tag_remap = mv88e6095_port_tag_remap,
  2333. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2334. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2335. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2336. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2337. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2338. .port_pause_limit = mv88e6097_port_pause_limit,
  2339. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2340. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2341. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2342. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2343. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2344. .stats_get_strings = mv88e6095_stats_get_strings,
  2345. .stats_get_stats = mv88e6095_stats_get_stats,
  2346. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2347. .set_egress_port = mv88e6095_g1_set_egress_port,
  2348. .watchdog_ops = &mv88e6097_watchdog_ops,
  2349. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2350. .pot_clear = mv88e6xxx_g2_pot_clear,
  2351. .reset = mv88e6352_g1_reset,
  2352. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2353. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2354. };
  2355. static const struct mv88e6xxx_ops mv88e6172_ops = {
  2356. /* MV88E6XXX_FAMILY_6352 */
  2357. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2358. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2359. .irl_init_all = mv88e6352_g2_irl_init_all,
  2360. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2361. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2362. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2363. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2364. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2365. .port_set_link = mv88e6xxx_port_set_link,
  2366. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2367. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2368. .port_set_speed = mv88e6352_port_set_speed,
  2369. .port_tag_remap = mv88e6095_port_tag_remap,
  2370. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2371. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2372. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2373. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2374. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2375. .port_pause_limit = mv88e6097_port_pause_limit,
  2376. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2377. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2378. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2379. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2380. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2381. .stats_get_strings = mv88e6095_stats_get_strings,
  2382. .stats_get_stats = mv88e6095_stats_get_stats,
  2383. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2384. .set_egress_port = mv88e6095_g1_set_egress_port,
  2385. .watchdog_ops = &mv88e6097_watchdog_ops,
  2386. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2387. .pot_clear = mv88e6xxx_g2_pot_clear,
  2388. .reset = mv88e6352_g1_reset,
  2389. .rmu_disable = mv88e6352_g1_rmu_disable,
  2390. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2391. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2392. .serdes_power = mv88e6352_serdes_power,
  2393. .gpio_ops = &mv88e6352_gpio_ops,
  2394. };
  2395. static const struct mv88e6xxx_ops mv88e6175_ops = {
  2396. /* MV88E6XXX_FAMILY_6351 */
  2397. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2398. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2399. .irl_init_all = mv88e6352_g2_irl_init_all,
  2400. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2401. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2402. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2403. .port_set_link = mv88e6xxx_port_set_link,
  2404. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2405. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2406. .port_set_speed = mv88e6185_port_set_speed,
  2407. .port_tag_remap = mv88e6095_port_tag_remap,
  2408. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2409. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2410. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2411. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2412. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2413. .port_pause_limit = mv88e6097_port_pause_limit,
  2414. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2415. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2416. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2417. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2418. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2419. .stats_get_strings = mv88e6095_stats_get_strings,
  2420. .stats_get_stats = mv88e6095_stats_get_stats,
  2421. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2422. .set_egress_port = mv88e6095_g1_set_egress_port,
  2423. .watchdog_ops = &mv88e6097_watchdog_ops,
  2424. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2425. .pot_clear = mv88e6xxx_g2_pot_clear,
  2426. .reset = mv88e6352_g1_reset,
  2427. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2428. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2429. .serdes_power = mv88e6341_serdes_power,
  2430. };
  2431. static const struct mv88e6xxx_ops mv88e6176_ops = {
  2432. /* MV88E6XXX_FAMILY_6352 */
  2433. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2434. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2435. .irl_init_all = mv88e6352_g2_irl_init_all,
  2436. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2437. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2438. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2439. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2440. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2441. .port_set_link = mv88e6xxx_port_set_link,
  2442. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2443. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2444. .port_set_speed = mv88e6352_port_set_speed,
  2445. .port_tag_remap = mv88e6095_port_tag_remap,
  2446. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2447. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2448. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2449. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2450. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2451. .port_pause_limit = mv88e6097_port_pause_limit,
  2452. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2453. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2454. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2455. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2456. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2457. .stats_get_strings = mv88e6095_stats_get_strings,
  2458. .stats_get_stats = mv88e6095_stats_get_stats,
  2459. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2460. .set_egress_port = mv88e6095_g1_set_egress_port,
  2461. .watchdog_ops = &mv88e6097_watchdog_ops,
  2462. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2463. .pot_clear = mv88e6xxx_g2_pot_clear,
  2464. .reset = mv88e6352_g1_reset,
  2465. .rmu_disable = mv88e6352_g1_rmu_disable,
  2466. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2467. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2468. .serdes_power = mv88e6352_serdes_power,
  2469. .gpio_ops = &mv88e6352_gpio_ops,
  2470. };
  2471. static const struct mv88e6xxx_ops mv88e6185_ops = {
  2472. /* MV88E6XXX_FAMILY_6185 */
  2473. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2474. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2475. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2476. .phy_read = mv88e6185_phy_ppu_read,
  2477. .phy_write = mv88e6185_phy_ppu_write,
  2478. .port_set_link = mv88e6xxx_port_set_link,
  2479. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2480. .port_set_speed = mv88e6185_port_set_speed,
  2481. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2482. .port_set_egress_floods = mv88e6185_port_set_egress_floods,
  2483. .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
  2484. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  2485. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2486. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2487. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2488. .stats_get_strings = mv88e6095_stats_get_strings,
  2489. .stats_get_stats = mv88e6095_stats_get_stats,
  2490. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2491. .set_egress_port = mv88e6095_g1_set_egress_port,
  2492. .watchdog_ops = &mv88e6097_watchdog_ops,
  2493. .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
  2494. .set_cascade_port = mv88e6185_g1_set_cascade_port,
  2495. .ppu_enable = mv88e6185_g1_ppu_enable,
  2496. .ppu_disable = mv88e6185_g1_ppu_disable,
  2497. .reset = mv88e6185_g1_reset,
  2498. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2499. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2500. };
  2501. static const struct mv88e6xxx_ops mv88e6190_ops = {
  2502. /* MV88E6XXX_FAMILY_6390 */
  2503. .irl_init_all = mv88e6390_g2_irl_init_all,
  2504. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2505. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2506. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2507. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2508. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2509. .port_set_link = mv88e6xxx_port_set_link,
  2510. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2511. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2512. .port_set_speed = mv88e6390_port_set_speed,
  2513. .port_tag_remap = mv88e6390_port_tag_remap,
  2514. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2515. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2516. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2517. .port_pause_limit = mv88e6390_port_pause_limit,
  2518. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2519. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2520. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2521. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2522. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2523. .stats_get_strings = mv88e6320_stats_get_strings,
  2524. .stats_get_stats = mv88e6390_stats_get_stats,
  2525. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2526. .set_egress_port = mv88e6390_g1_set_egress_port,
  2527. .watchdog_ops = &mv88e6390_watchdog_ops,
  2528. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2529. .pot_clear = mv88e6xxx_g2_pot_clear,
  2530. .reset = mv88e6352_g1_reset,
  2531. .rmu_disable = mv88e6390_g1_rmu_disable,
  2532. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2533. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2534. .serdes_power = mv88e6390_serdes_power,
  2535. .gpio_ops = &mv88e6352_gpio_ops,
  2536. };
  2537. static const struct mv88e6xxx_ops mv88e6190x_ops = {
  2538. /* MV88E6XXX_FAMILY_6390 */
  2539. .irl_init_all = mv88e6390_g2_irl_init_all,
  2540. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2541. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2542. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2543. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2544. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2545. .port_set_link = mv88e6xxx_port_set_link,
  2546. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2547. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2548. .port_set_speed = mv88e6390x_port_set_speed,
  2549. .port_tag_remap = mv88e6390_port_tag_remap,
  2550. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2551. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2552. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2553. .port_pause_limit = mv88e6390_port_pause_limit,
  2554. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2555. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2556. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2557. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2558. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2559. .stats_get_strings = mv88e6320_stats_get_strings,
  2560. .stats_get_stats = mv88e6390_stats_get_stats,
  2561. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2562. .set_egress_port = mv88e6390_g1_set_egress_port,
  2563. .watchdog_ops = &mv88e6390_watchdog_ops,
  2564. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2565. .pot_clear = mv88e6xxx_g2_pot_clear,
  2566. .reset = mv88e6352_g1_reset,
  2567. .rmu_disable = mv88e6390_g1_rmu_disable,
  2568. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2569. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2570. .serdes_power = mv88e6390_serdes_power,
  2571. .gpio_ops = &mv88e6352_gpio_ops,
  2572. };
  2573. static const struct mv88e6xxx_ops mv88e6191_ops = {
  2574. /* MV88E6XXX_FAMILY_6390 */
  2575. .irl_init_all = mv88e6390_g2_irl_init_all,
  2576. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2577. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2578. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2579. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2580. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2581. .port_set_link = mv88e6xxx_port_set_link,
  2582. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2583. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2584. .port_set_speed = mv88e6390_port_set_speed,
  2585. .port_tag_remap = mv88e6390_port_tag_remap,
  2586. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2587. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2588. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2589. .port_pause_limit = mv88e6390_port_pause_limit,
  2590. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2591. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2592. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2593. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2594. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2595. .stats_get_strings = mv88e6320_stats_get_strings,
  2596. .stats_get_stats = mv88e6390_stats_get_stats,
  2597. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2598. .set_egress_port = mv88e6390_g1_set_egress_port,
  2599. .watchdog_ops = &mv88e6390_watchdog_ops,
  2600. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2601. .pot_clear = mv88e6xxx_g2_pot_clear,
  2602. .reset = mv88e6352_g1_reset,
  2603. .rmu_disable = mv88e6390_g1_rmu_disable,
  2604. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2605. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2606. .serdes_power = mv88e6390_serdes_power,
  2607. .avb_ops = &mv88e6390_avb_ops,
  2608. .ptp_ops = &mv88e6352_ptp_ops,
  2609. };
  2610. static const struct mv88e6xxx_ops mv88e6240_ops = {
  2611. /* MV88E6XXX_FAMILY_6352 */
  2612. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2613. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2614. .irl_init_all = mv88e6352_g2_irl_init_all,
  2615. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2616. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2617. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2618. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2619. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2620. .port_set_link = mv88e6xxx_port_set_link,
  2621. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2622. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2623. .port_set_speed = mv88e6352_port_set_speed,
  2624. .port_tag_remap = mv88e6095_port_tag_remap,
  2625. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2626. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2627. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2628. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2629. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2630. .port_pause_limit = mv88e6097_port_pause_limit,
  2631. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2632. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2633. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2634. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2635. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2636. .stats_get_strings = mv88e6095_stats_get_strings,
  2637. .stats_get_stats = mv88e6095_stats_get_stats,
  2638. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2639. .set_egress_port = mv88e6095_g1_set_egress_port,
  2640. .watchdog_ops = &mv88e6097_watchdog_ops,
  2641. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2642. .pot_clear = mv88e6xxx_g2_pot_clear,
  2643. .reset = mv88e6352_g1_reset,
  2644. .rmu_disable = mv88e6352_g1_rmu_disable,
  2645. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2646. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2647. .serdes_power = mv88e6352_serdes_power,
  2648. .gpio_ops = &mv88e6352_gpio_ops,
  2649. .avb_ops = &mv88e6352_avb_ops,
  2650. .ptp_ops = &mv88e6352_ptp_ops,
  2651. };
  2652. static const struct mv88e6xxx_ops mv88e6290_ops = {
  2653. /* MV88E6XXX_FAMILY_6390 */
  2654. .irl_init_all = mv88e6390_g2_irl_init_all,
  2655. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2656. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2657. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2658. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2659. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2660. .port_set_link = mv88e6xxx_port_set_link,
  2661. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2662. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2663. .port_set_speed = mv88e6390_port_set_speed,
  2664. .port_tag_remap = mv88e6390_port_tag_remap,
  2665. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2666. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2667. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2668. .port_pause_limit = mv88e6390_port_pause_limit,
  2669. .port_set_cmode = mv88e6390x_port_set_cmode,
  2670. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2671. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2672. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2673. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2674. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2675. .stats_get_strings = mv88e6320_stats_get_strings,
  2676. .stats_get_stats = mv88e6390_stats_get_stats,
  2677. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2678. .set_egress_port = mv88e6390_g1_set_egress_port,
  2679. .watchdog_ops = &mv88e6390_watchdog_ops,
  2680. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2681. .pot_clear = mv88e6xxx_g2_pot_clear,
  2682. .reset = mv88e6352_g1_reset,
  2683. .rmu_disable = mv88e6390_g1_rmu_disable,
  2684. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2685. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2686. .serdes_power = mv88e6390_serdes_power,
  2687. .gpio_ops = &mv88e6352_gpio_ops,
  2688. .avb_ops = &mv88e6390_avb_ops,
  2689. .ptp_ops = &mv88e6352_ptp_ops,
  2690. };
  2691. static const struct mv88e6xxx_ops mv88e6320_ops = {
  2692. /* MV88E6XXX_FAMILY_6320 */
  2693. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2694. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2695. .irl_init_all = mv88e6352_g2_irl_init_all,
  2696. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2697. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2698. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2699. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2700. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2701. .port_set_link = mv88e6xxx_port_set_link,
  2702. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2703. .port_set_speed = mv88e6185_port_set_speed,
  2704. .port_tag_remap = mv88e6095_port_tag_remap,
  2705. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2706. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2707. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2708. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2709. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2710. .port_pause_limit = mv88e6097_port_pause_limit,
  2711. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2712. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2713. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2714. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2715. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2716. .stats_get_strings = mv88e6320_stats_get_strings,
  2717. .stats_get_stats = mv88e6320_stats_get_stats,
  2718. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2719. .set_egress_port = mv88e6095_g1_set_egress_port,
  2720. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2721. .pot_clear = mv88e6xxx_g2_pot_clear,
  2722. .reset = mv88e6352_g1_reset,
  2723. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2724. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2725. .gpio_ops = &mv88e6352_gpio_ops,
  2726. .avb_ops = &mv88e6352_avb_ops,
  2727. .ptp_ops = &mv88e6352_ptp_ops,
  2728. };
  2729. static const struct mv88e6xxx_ops mv88e6321_ops = {
  2730. /* MV88E6XXX_FAMILY_6320 */
  2731. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2732. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2733. .irl_init_all = mv88e6352_g2_irl_init_all,
  2734. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2735. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2736. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2737. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2738. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2739. .port_set_link = mv88e6xxx_port_set_link,
  2740. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2741. .port_set_speed = mv88e6185_port_set_speed,
  2742. .port_tag_remap = mv88e6095_port_tag_remap,
  2743. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2744. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2745. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2746. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2747. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2748. .port_pause_limit = mv88e6097_port_pause_limit,
  2749. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2750. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2751. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2752. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2753. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2754. .stats_get_strings = mv88e6320_stats_get_strings,
  2755. .stats_get_stats = mv88e6320_stats_get_stats,
  2756. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2757. .set_egress_port = mv88e6095_g1_set_egress_port,
  2758. .reset = mv88e6352_g1_reset,
  2759. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2760. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2761. .gpio_ops = &mv88e6352_gpio_ops,
  2762. .avb_ops = &mv88e6352_avb_ops,
  2763. .ptp_ops = &mv88e6352_ptp_ops,
  2764. };
  2765. static const struct mv88e6xxx_ops mv88e6341_ops = {
  2766. /* MV88E6XXX_FAMILY_6341 */
  2767. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2768. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2769. .irl_init_all = mv88e6352_g2_irl_init_all,
  2770. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2771. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2772. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2773. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2774. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2775. .port_set_link = mv88e6xxx_port_set_link,
  2776. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2777. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2778. .port_set_speed = mv88e6390_port_set_speed,
  2779. .port_tag_remap = mv88e6095_port_tag_remap,
  2780. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2781. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2782. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2783. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2784. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2785. .port_pause_limit = mv88e6097_port_pause_limit,
  2786. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2787. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2788. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2789. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2790. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2791. .stats_get_strings = mv88e6320_stats_get_strings,
  2792. .stats_get_stats = mv88e6390_stats_get_stats,
  2793. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2794. .set_egress_port = mv88e6390_g1_set_egress_port,
  2795. .watchdog_ops = &mv88e6390_watchdog_ops,
  2796. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2797. .pot_clear = mv88e6xxx_g2_pot_clear,
  2798. .reset = mv88e6352_g1_reset,
  2799. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2800. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2801. .gpio_ops = &mv88e6352_gpio_ops,
  2802. .avb_ops = &mv88e6390_avb_ops,
  2803. .ptp_ops = &mv88e6352_ptp_ops,
  2804. };
  2805. static const struct mv88e6xxx_ops mv88e6350_ops = {
  2806. /* MV88E6XXX_FAMILY_6351 */
  2807. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2808. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2809. .irl_init_all = mv88e6352_g2_irl_init_all,
  2810. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2811. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2812. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2813. .port_set_link = mv88e6xxx_port_set_link,
  2814. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2815. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2816. .port_set_speed = mv88e6185_port_set_speed,
  2817. .port_tag_remap = mv88e6095_port_tag_remap,
  2818. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2819. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2820. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2821. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2822. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2823. .port_pause_limit = mv88e6097_port_pause_limit,
  2824. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2825. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2826. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2827. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2828. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2829. .stats_get_strings = mv88e6095_stats_get_strings,
  2830. .stats_get_stats = mv88e6095_stats_get_stats,
  2831. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2832. .set_egress_port = mv88e6095_g1_set_egress_port,
  2833. .watchdog_ops = &mv88e6097_watchdog_ops,
  2834. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2835. .pot_clear = mv88e6xxx_g2_pot_clear,
  2836. .reset = mv88e6352_g1_reset,
  2837. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2838. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2839. };
  2840. static const struct mv88e6xxx_ops mv88e6351_ops = {
  2841. /* MV88E6XXX_FAMILY_6351 */
  2842. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2843. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2844. .irl_init_all = mv88e6352_g2_irl_init_all,
  2845. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2846. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2847. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2848. .port_set_link = mv88e6xxx_port_set_link,
  2849. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2850. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2851. .port_set_speed = mv88e6185_port_set_speed,
  2852. .port_tag_remap = mv88e6095_port_tag_remap,
  2853. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2854. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2855. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2856. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2857. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2858. .port_pause_limit = mv88e6097_port_pause_limit,
  2859. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2860. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2861. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2862. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2863. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2864. .stats_get_strings = mv88e6095_stats_get_strings,
  2865. .stats_get_stats = mv88e6095_stats_get_stats,
  2866. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2867. .set_egress_port = mv88e6095_g1_set_egress_port,
  2868. .watchdog_ops = &mv88e6097_watchdog_ops,
  2869. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2870. .pot_clear = mv88e6xxx_g2_pot_clear,
  2871. .reset = mv88e6352_g1_reset,
  2872. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2873. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2874. .avb_ops = &mv88e6352_avb_ops,
  2875. .ptp_ops = &mv88e6352_ptp_ops,
  2876. };
  2877. static const struct mv88e6xxx_ops mv88e6352_ops = {
  2878. /* MV88E6XXX_FAMILY_6352 */
  2879. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2880. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2881. .irl_init_all = mv88e6352_g2_irl_init_all,
  2882. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2883. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2884. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2885. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2886. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2887. .port_set_link = mv88e6xxx_port_set_link,
  2888. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2889. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2890. .port_set_speed = mv88e6352_port_set_speed,
  2891. .port_tag_remap = mv88e6095_port_tag_remap,
  2892. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2893. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2894. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2895. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2896. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2897. .port_pause_limit = mv88e6097_port_pause_limit,
  2898. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2899. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2900. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2901. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2902. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2903. .stats_get_strings = mv88e6095_stats_get_strings,
  2904. .stats_get_stats = mv88e6095_stats_get_stats,
  2905. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2906. .set_egress_port = mv88e6095_g1_set_egress_port,
  2907. .watchdog_ops = &mv88e6097_watchdog_ops,
  2908. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2909. .pot_clear = mv88e6xxx_g2_pot_clear,
  2910. .reset = mv88e6352_g1_reset,
  2911. .rmu_disable = mv88e6352_g1_rmu_disable,
  2912. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2913. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2914. .serdes_power = mv88e6352_serdes_power,
  2915. .gpio_ops = &mv88e6352_gpio_ops,
  2916. .avb_ops = &mv88e6352_avb_ops,
  2917. .ptp_ops = &mv88e6352_ptp_ops,
  2918. .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
  2919. .serdes_get_strings = mv88e6352_serdes_get_strings,
  2920. .serdes_get_stats = mv88e6352_serdes_get_stats,
  2921. };
  2922. static const struct mv88e6xxx_ops mv88e6390_ops = {
  2923. /* MV88E6XXX_FAMILY_6390 */
  2924. .irl_init_all = mv88e6390_g2_irl_init_all,
  2925. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2926. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2927. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2928. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2929. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2930. .port_set_link = mv88e6xxx_port_set_link,
  2931. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2932. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2933. .port_set_speed = mv88e6390_port_set_speed,
  2934. .port_tag_remap = mv88e6390_port_tag_remap,
  2935. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2936. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2937. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2938. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2939. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2940. .port_pause_limit = mv88e6390_port_pause_limit,
  2941. .port_set_cmode = mv88e6390x_port_set_cmode,
  2942. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2943. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2944. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2945. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2946. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2947. .stats_get_strings = mv88e6320_stats_get_strings,
  2948. .stats_get_stats = mv88e6390_stats_get_stats,
  2949. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2950. .set_egress_port = mv88e6390_g1_set_egress_port,
  2951. .watchdog_ops = &mv88e6390_watchdog_ops,
  2952. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2953. .pot_clear = mv88e6xxx_g2_pot_clear,
  2954. .reset = mv88e6352_g1_reset,
  2955. .rmu_disable = mv88e6390_g1_rmu_disable,
  2956. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2957. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2958. .serdes_power = mv88e6390_serdes_power,
  2959. .gpio_ops = &mv88e6352_gpio_ops,
  2960. .avb_ops = &mv88e6390_avb_ops,
  2961. .ptp_ops = &mv88e6352_ptp_ops,
  2962. };
  2963. static const struct mv88e6xxx_ops mv88e6390x_ops = {
  2964. /* MV88E6XXX_FAMILY_6390 */
  2965. .irl_init_all = mv88e6390_g2_irl_init_all,
  2966. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2967. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2968. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2969. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2970. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2971. .port_set_link = mv88e6xxx_port_set_link,
  2972. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2973. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2974. .port_set_speed = mv88e6390x_port_set_speed,
  2975. .port_tag_remap = mv88e6390_port_tag_remap,
  2976. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2977. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2978. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2979. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2980. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2981. .port_pause_limit = mv88e6390_port_pause_limit,
  2982. .port_set_cmode = mv88e6390x_port_set_cmode,
  2983. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2984. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2985. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2986. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2987. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2988. .stats_get_strings = mv88e6320_stats_get_strings,
  2989. .stats_get_stats = mv88e6390_stats_get_stats,
  2990. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2991. .set_egress_port = mv88e6390_g1_set_egress_port,
  2992. .watchdog_ops = &mv88e6390_watchdog_ops,
  2993. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2994. .pot_clear = mv88e6xxx_g2_pot_clear,
  2995. .reset = mv88e6352_g1_reset,
  2996. .rmu_disable = mv88e6390_g1_rmu_disable,
  2997. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2998. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2999. .serdes_power = mv88e6390_serdes_power,
  3000. .gpio_ops = &mv88e6352_gpio_ops,
  3001. .avb_ops = &mv88e6390_avb_ops,
  3002. .ptp_ops = &mv88e6352_ptp_ops,
  3003. };
  3004. static const struct mv88e6xxx_info mv88e6xxx_table[] = {
  3005. [MV88E6085] = {
  3006. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
  3007. .family = MV88E6XXX_FAMILY_6097,
  3008. .name = "Marvell 88E6085",
  3009. .num_databases = 4096,
  3010. .num_ports = 10,
  3011. .num_internal_phys = 5,
  3012. .max_vid = 4095,
  3013. .port_base_addr = 0x10,
  3014. .phy_base_addr = 0x0,
  3015. .global1_addr = 0x1b,
  3016. .global2_addr = 0x1c,
  3017. .age_time_coeff = 15000,
  3018. .g1_irqs = 8,
  3019. .g2_irqs = 10,
  3020. .atu_move_port_mask = 0xf,
  3021. .pvt = true,
  3022. .multi_chip = true,
  3023. .tag_protocol = DSA_TAG_PROTO_DSA,
  3024. .ops = &mv88e6085_ops,
  3025. },
  3026. [MV88E6095] = {
  3027. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
  3028. .family = MV88E6XXX_FAMILY_6095,
  3029. .name = "Marvell 88E6095/88E6095F",
  3030. .num_databases = 256,
  3031. .num_ports = 11,
  3032. .num_internal_phys = 0,
  3033. .max_vid = 4095,
  3034. .port_base_addr = 0x10,
  3035. .phy_base_addr = 0x0,
  3036. .global1_addr = 0x1b,
  3037. .global2_addr = 0x1c,
  3038. .age_time_coeff = 15000,
  3039. .g1_irqs = 8,
  3040. .atu_move_port_mask = 0xf,
  3041. .multi_chip = true,
  3042. .tag_protocol = DSA_TAG_PROTO_DSA,
  3043. .ops = &mv88e6095_ops,
  3044. },
  3045. [MV88E6097] = {
  3046. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
  3047. .family = MV88E6XXX_FAMILY_6097,
  3048. .name = "Marvell 88E6097/88E6097F",
  3049. .num_databases = 4096,
  3050. .num_ports = 11,
  3051. .num_internal_phys = 8,
  3052. .max_vid = 4095,
  3053. .port_base_addr = 0x10,
  3054. .phy_base_addr = 0x0,
  3055. .global1_addr = 0x1b,
  3056. .global2_addr = 0x1c,
  3057. .age_time_coeff = 15000,
  3058. .g1_irqs = 8,
  3059. .g2_irqs = 10,
  3060. .atu_move_port_mask = 0xf,
  3061. .pvt = true,
  3062. .multi_chip = true,
  3063. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3064. .ops = &mv88e6097_ops,
  3065. },
  3066. [MV88E6123] = {
  3067. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
  3068. .family = MV88E6XXX_FAMILY_6165,
  3069. .name = "Marvell 88E6123",
  3070. .num_databases = 4096,
  3071. .num_ports = 3,
  3072. .num_internal_phys = 5,
  3073. .max_vid = 4095,
  3074. .port_base_addr = 0x10,
  3075. .phy_base_addr = 0x0,
  3076. .global1_addr = 0x1b,
  3077. .global2_addr = 0x1c,
  3078. .age_time_coeff = 15000,
  3079. .g1_irqs = 9,
  3080. .g2_irqs = 10,
  3081. .atu_move_port_mask = 0xf,
  3082. .pvt = true,
  3083. .multi_chip = true,
  3084. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3085. .ops = &mv88e6123_ops,
  3086. },
  3087. [MV88E6131] = {
  3088. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
  3089. .family = MV88E6XXX_FAMILY_6185,
  3090. .name = "Marvell 88E6131",
  3091. .num_databases = 256,
  3092. .num_ports = 8,
  3093. .num_internal_phys = 0,
  3094. .max_vid = 4095,
  3095. .port_base_addr = 0x10,
  3096. .phy_base_addr = 0x0,
  3097. .global1_addr = 0x1b,
  3098. .global2_addr = 0x1c,
  3099. .age_time_coeff = 15000,
  3100. .g1_irqs = 9,
  3101. .atu_move_port_mask = 0xf,
  3102. .multi_chip = true,
  3103. .tag_protocol = DSA_TAG_PROTO_DSA,
  3104. .ops = &mv88e6131_ops,
  3105. },
  3106. [MV88E6141] = {
  3107. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
  3108. .family = MV88E6XXX_FAMILY_6341,
  3109. .name = "Marvell 88E6141",
  3110. .num_databases = 4096,
  3111. .num_ports = 6,
  3112. .num_internal_phys = 5,
  3113. .num_gpio = 11,
  3114. .max_vid = 4095,
  3115. .port_base_addr = 0x10,
  3116. .phy_base_addr = 0x10,
  3117. .global1_addr = 0x1b,
  3118. .global2_addr = 0x1c,
  3119. .age_time_coeff = 3750,
  3120. .atu_move_port_mask = 0x1f,
  3121. .g1_irqs = 9,
  3122. .g2_irqs = 10,
  3123. .pvt = true,
  3124. .multi_chip = true,
  3125. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3126. .ops = &mv88e6141_ops,
  3127. },
  3128. [MV88E6161] = {
  3129. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
  3130. .family = MV88E6XXX_FAMILY_6165,
  3131. .name = "Marvell 88E6161",
  3132. .num_databases = 4096,
  3133. .num_ports = 6,
  3134. .num_internal_phys = 5,
  3135. .max_vid = 4095,
  3136. .port_base_addr = 0x10,
  3137. .phy_base_addr = 0x0,
  3138. .global1_addr = 0x1b,
  3139. .global2_addr = 0x1c,
  3140. .age_time_coeff = 15000,
  3141. .g1_irqs = 9,
  3142. .g2_irqs = 10,
  3143. .atu_move_port_mask = 0xf,
  3144. .pvt = true,
  3145. .multi_chip = true,
  3146. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3147. .ptp_support = true,
  3148. .ops = &mv88e6161_ops,
  3149. },
  3150. [MV88E6165] = {
  3151. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
  3152. .family = MV88E6XXX_FAMILY_6165,
  3153. .name = "Marvell 88E6165",
  3154. .num_databases = 4096,
  3155. .num_ports = 6,
  3156. .num_internal_phys = 0,
  3157. .max_vid = 4095,
  3158. .port_base_addr = 0x10,
  3159. .phy_base_addr = 0x0,
  3160. .global1_addr = 0x1b,
  3161. .global2_addr = 0x1c,
  3162. .age_time_coeff = 15000,
  3163. .g1_irqs = 9,
  3164. .g2_irqs = 10,
  3165. .atu_move_port_mask = 0xf,
  3166. .pvt = true,
  3167. .multi_chip = true,
  3168. .tag_protocol = DSA_TAG_PROTO_DSA,
  3169. .ptp_support = true,
  3170. .ops = &mv88e6165_ops,
  3171. },
  3172. [MV88E6171] = {
  3173. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
  3174. .family = MV88E6XXX_FAMILY_6351,
  3175. .name = "Marvell 88E6171",
  3176. .num_databases = 4096,
  3177. .num_ports = 7,
  3178. .num_internal_phys = 5,
  3179. .max_vid = 4095,
  3180. .port_base_addr = 0x10,
  3181. .phy_base_addr = 0x0,
  3182. .global1_addr = 0x1b,
  3183. .global2_addr = 0x1c,
  3184. .age_time_coeff = 15000,
  3185. .g1_irqs = 9,
  3186. .g2_irqs = 10,
  3187. .atu_move_port_mask = 0xf,
  3188. .pvt = true,
  3189. .multi_chip = true,
  3190. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3191. .ops = &mv88e6171_ops,
  3192. },
  3193. [MV88E6172] = {
  3194. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
  3195. .family = MV88E6XXX_FAMILY_6352,
  3196. .name = "Marvell 88E6172",
  3197. .num_databases = 4096,
  3198. .num_ports = 7,
  3199. .num_internal_phys = 5,
  3200. .num_gpio = 15,
  3201. .max_vid = 4095,
  3202. .port_base_addr = 0x10,
  3203. .phy_base_addr = 0x0,
  3204. .global1_addr = 0x1b,
  3205. .global2_addr = 0x1c,
  3206. .age_time_coeff = 15000,
  3207. .g1_irqs = 9,
  3208. .g2_irqs = 10,
  3209. .atu_move_port_mask = 0xf,
  3210. .pvt = true,
  3211. .multi_chip = true,
  3212. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3213. .ops = &mv88e6172_ops,
  3214. },
  3215. [MV88E6175] = {
  3216. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
  3217. .family = MV88E6XXX_FAMILY_6351,
  3218. .name = "Marvell 88E6175",
  3219. .num_databases = 4096,
  3220. .num_ports = 7,
  3221. .num_internal_phys = 5,
  3222. .max_vid = 4095,
  3223. .port_base_addr = 0x10,
  3224. .phy_base_addr = 0x0,
  3225. .global1_addr = 0x1b,
  3226. .global2_addr = 0x1c,
  3227. .age_time_coeff = 15000,
  3228. .g1_irqs = 9,
  3229. .g2_irqs = 10,
  3230. .atu_move_port_mask = 0xf,
  3231. .pvt = true,
  3232. .multi_chip = true,
  3233. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3234. .ops = &mv88e6175_ops,
  3235. },
  3236. [MV88E6176] = {
  3237. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
  3238. .family = MV88E6XXX_FAMILY_6352,
  3239. .name = "Marvell 88E6176",
  3240. .num_databases = 4096,
  3241. .num_ports = 7,
  3242. .num_internal_phys = 5,
  3243. .num_gpio = 15,
  3244. .max_vid = 4095,
  3245. .port_base_addr = 0x10,
  3246. .phy_base_addr = 0x0,
  3247. .global1_addr = 0x1b,
  3248. .global2_addr = 0x1c,
  3249. .age_time_coeff = 15000,
  3250. .g1_irqs = 9,
  3251. .g2_irqs = 10,
  3252. .atu_move_port_mask = 0xf,
  3253. .pvt = true,
  3254. .multi_chip = true,
  3255. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3256. .ops = &mv88e6176_ops,
  3257. },
  3258. [MV88E6185] = {
  3259. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
  3260. .family = MV88E6XXX_FAMILY_6185,
  3261. .name = "Marvell 88E6185",
  3262. .num_databases = 256,
  3263. .num_ports = 10,
  3264. .num_internal_phys = 0,
  3265. .max_vid = 4095,
  3266. .port_base_addr = 0x10,
  3267. .phy_base_addr = 0x0,
  3268. .global1_addr = 0x1b,
  3269. .global2_addr = 0x1c,
  3270. .age_time_coeff = 15000,
  3271. .g1_irqs = 8,
  3272. .atu_move_port_mask = 0xf,
  3273. .multi_chip = true,
  3274. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3275. .ops = &mv88e6185_ops,
  3276. },
  3277. [MV88E6190] = {
  3278. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
  3279. .family = MV88E6XXX_FAMILY_6390,
  3280. .name = "Marvell 88E6190",
  3281. .num_databases = 4096,
  3282. .num_ports = 11, /* 10 + Z80 */
  3283. .num_internal_phys = 11,
  3284. .num_gpio = 16,
  3285. .max_vid = 8191,
  3286. .port_base_addr = 0x0,
  3287. .phy_base_addr = 0x0,
  3288. .global1_addr = 0x1b,
  3289. .global2_addr = 0x1c,
  3290. .tag_protocol = DSA_TAG_PROTO_DSA,
  3291. .age_time_coeff = 3750,
  3292. .g1_irqs = 9,
  3293. .g2_irqs = 14,
  3294. .pvt = true,
  3295. .multi_chip = true,
  3296. .atu_move_port_mask = 0x1f,
  3297. .ops = &mv88e6190_ops,
  3298. },
  3299. [MV88E6190X] = {
  3300. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
  3301. .family = MV88E6XXX_FAMILY_6390,
  3302. .name = "Marvell 88E6190X",
  3303. .num_databases = 4096,
  3304. .num_ports = 11, /* 10 + Z80 */
  3305. .num_internal_phys = 11,
  3306. .num_gpio = 16,
  3307. .max_vid = 8191,
  3308. .port_base_addr = 0x0,
  3309. .phy_base_addr = 0x0,
  3310. .global1_addr = 0x1b,
  3311. .global2_addr = 0x1c,
  3312. .age_time_coeff = 3750,
  3313. .g1_irqs = 9,
  3314. .g2_irqs = 14,
  3315. .atu_move_port_mask = 0x1f,
  3316. .pvt = true,
  3317. .multi_chip = true,
  3318. .tag_protocol = DSA_TAG_PROTO_DSA,
  3319. .ops = &mv88e6190x_ops,
  3320. },
  3321. [MV88E6191] = {
  3322. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
  3323. .family = MV88E6XXX_FAMILY_6390,
  3324. .name = "Marvell 88E6191",
  3325. .num_databases = 4096,
  3326. .num_ports = 11, /* 10 + Z80 */
  3327. .num_internal_phys = 11,
  3328. .max_vid = 8191,
  3329. .port_base_addr = 0x0,
  3330. .phy_base_addr = 0x0,
  3331. .global1_addr = 0x1b,
  3332. .global2_addr = 0x1c,
  3333. .age_time_coeff = 3750,
  3334. .g1_irqs = 9,
  3335. .g2_irqs = 14,
  3336. .atu_move_port_mask = 0x1f,
  3337. .pvt = true,
  3338. .multi_chip = true,
  3339. .tag_protocol = DSA_TAG_PROTO_DSA,
  3340. .ptp_support = true,
  3341. .ops = &mv88e6191_ops,
  3342. },
  3343. [MV88E6240] = {
  3344. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
  3345. .family = MV88E6XXX_FAMILY_6352,
  3346. .name = "Marvell 88E6240",
  3347. .num_databases = 4096,
  3348. .num_ports = 7,
  3349. .num_internal_phys = 5,
  3350. .num_gpio = 15,
  3351. .max_vid = 4095,
  3352. .port_base_addr = 0x10,
  3353. .phy_base_addr = 0x0,
  3354. .global1_addr = 0x1b,
  3355. .global2_addr = 0x1c,
  3356. .age_time_coeff = 15000,
  3357. .g1_irqs = 9,
  3358. .g2_irqs = 10,
  3359. .atu_move_port_mask = 0xf,
  3360. .pvt = true,
  3361. .multi_chip = true,
  3362. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3363. .ptp_support = true,
  3364. .ops = &mv88e6240_ops,
  3365. },
  3366. [MV88E6290] = {
  3367. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
  3368. .family = MV88E6XXX_FAMILY_6390,
  3369. .name = "Marvell 88E6290",
  3370. .num_databases = 4096,
  3371. .num_ports = 11, /* 10 + Z80 */
  3372. .num_internal_phys = 11,
  3373. .num_gpio = 16,
  3374. .max_vid = 8191,
  3375. .port_base_addr = 0x0,
  3376. .phy_base_addr = 0x0,
  3377. .global1_addr = 0x1b,
  3378. .global2_addr = 0x1c,
  3379. .age_time_coeff = 3750,
  3380. .g1_irqs = 9,
  3381. .g2_irqs = 14,
  3382. .atu_move_port_mask = 0x1f,
  3383. .pvt = true,
  3384. .multi_chip = true,
  3385. .tag_protocol = DSA_TAG_PROTO_DSA,
  3386. .ptp_support = true,
  3387. .ops = &mv88e6290_ops,
  3388. },
  3389. [MV88E6320] = {
  3390. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
  3391. .family = MV88E6XXX_FAMILY_6320,
  3392. .name = "Marvell 88E6320",
  3393. .num_databases = 4096,
  3394. .num_ports = 7,
  3395. .num_internal_phys = 5,
  3396. .num_gpio = 15,
  3397. .max_vid = 4095,
  3398. .port_base_addr = 0x10,
  3399. .phy_base_addr = 0x0,
  3400. .global1_addr = 0x1b,
  3401. .global2_addr = 0x1c,
  3402. .age_time_coeff = 15000,
  3403. .g1_irqs = 8,
  3404. .g2_irqs = 10,
  3405. .atu_move_port_mask = 0xf,
  3406. .pvt = true,
  3407. .multi_chip = true,
  3408. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3409. .ptp_support = true,
  3410. .ops = &mv88e6320_ops,
  3411. },
  3412. [MV88E6321] = {
  3413. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
  3414. .family = MV88E6XXX_FAMILY_6320,
  3415. .name = "Marvell 88E6321",
  3416. .num_databases = 4096,
  3417. .num_ports = 7,
  3418. .num_internal_phys = 5,
  3419. .num_gpio = 15,
  3420. .max_vid = 4095,
  3421. .port_base_addr = 0x10,
  3422. .phy_base_addr = 0x0,
  3423. .global1_addr = 0x1b,
  3424. .global2_addr = 0x1c,
  3425. .age_time_coeff = 15000,
  3426. .g1_irqs = 8,
  3427. .g2_irqs = 10,
  3428. .atu_move_port_mask = 0xf,
  3429. .multi_chip = true,
  3430. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3431. .ptp_support = true,
  3432. .ops = &mv88e6321_ops,
  3433. },
  3434. [MV88E6341] = {
  3435. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
  3436. .family = MV88E6XXX_FAMILY_6341,
  3437. .name = "Marvell 88E6341",
  3438. .num_databases = 4096,
  3439. .num_internal_phys = 5,
  3440. .num_ports = 6,
  3441. .num_gpio = 11,
  3442. .max_vid = 4095,
  3443. .port_base_addr = 0x10,
  3444. .phy_base_addr = 0x10,
  3445. .global1_addr = 0x1b,
  3446. .global2_addr = 0x1c,
  3447. .age_time_coeff = 3750,
  3448. .atu_move_port_mask = 0x1f,
  3449. .g1_irqs = 9,
  3450. .g2_irqs = 10,
  3451. .pvt = true,
  3452. .multi_chip = true,
  3453. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3454. .ptp_support = true,
  3455. .ops = &mv88e6341_ops,
  3456. },
  3457. [MV88E6350] = {
  3458. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
  3459. .family = MV88E6XXX_FAMILY_6351,
  3460. .name = "Marvell 88E6350",
  3461. .num_databases = 4096,
  3462. .num_ports = 7,
  3463. .num_internal_phys = 5,
  3464. .max_vid = 4095,
  3465. .port_base_addr = 0x10,
  3466. .phy_base_addr = 0x0,
  3467. .global1_addr = 0x1b,
  3468. .global2_addr = 0x1c,
  3469. .age_time_coeff = 15000,
  3470. .g1_irqs = 9,
  3471. .g2_irqs = 10,
  3472. .atu_move_port_mask = 0xf,
  3473. .pvt = true,
  3474. .multi_chip = true,
  3475. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3476. .ops = &mv88e6350_ops,
  3477. },
  3478. [MV88E6351] = {
  3479. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
  3480. .family = MV88E6XXX_FAMILY_6351,
  3481. .name = "Marvell 88E6351",
  3482. .num_databases = 4096,
  3483. .num_ports = 7,
  3484. .num_internal_phys = 5,
  3485. .max_vid = 4095,
  3486. .port_base_addr = 0x10,
  3487. .phy_base_addr = 0x0,
  3488. .global1_addr = 0x1b,
  3489. .global2_addr = 0x1c,
  3490. .age_time_coeff = 15000,
  3491. .g1_irqs = 9,
  3492. .g2_irqs = 10,
  3493. .atu_move_port_mask = 0xf,
  3494. .pvt = true,
  3495. .multi_chip = true,
  3496. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3497. .ops = &mv88e6351_ops,
  3498. },
  3499. [MV88E6352] = {
  3500. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
  3501. .family = MV88E6XXX_FAMILY_6352,
  3502. .name = "Marvell 88E6352",
  3503. .num_databases = 4096,
  3504. .num_ports = 7,
  3505. .num_internal_phys = 5,
  3506. .num_gpio = 15,
  3507. .max_vid = 4095,
  3508. .port_base_addr = 0x10,
  3509. .phy_base_addr = 0x0,
  3510. .global1_addr = 0x1b,
  3511. .global2_addr = 0x1c,
  3512. .age_time_coeff = 15000,
  3513. .g1_irqs = 9,
  3514. .g2_irqs = 10,
  3515. .atu_move_port_mask = 0xf,
  3516. .pvt = true,
  3517. .multi_chip = true,
  3518. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3519. .ptp_support = true,
  3520. .ops = &mv88e6352_ops,
  3521. },
  3522. [MV88E6390] = {
  3523. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
  3524. .family = MV88E6XXX_FAMILY_6390,
  3525. .name = "Marvell 88E6390",
  3526. .num_databases = 4096,
  3527. .num_ports = 11, /* 10 + Z80 */
  3528. .num_internal_phys = 11,
  3529. .num_gpio = 16,
  3530. .max_vid = 8191,
  3531. .port_base_addr = 0x0,
  3532. .phy_base_addr = 0x0,
  3533. .global1_addr = 0x1b,
  3534. .global2_addr = 0x1c,
  3535. .age_time_coeff = 3750,
  3536. .g1_irqs = 9,
  3537. .g2_irqs = 14,
  3538. .atu_move_port_mask = 0x1f,
  3539. .pvt = true,
  3540. .multi_chip = true,
  3541. .tag_protocol = DSA_TAG_PROTO_DSA,
  3542. .ptp_support = true,
  3543. .ops = &mv88e6390_ops,
  3544. },
  3545. [MV88E6390X] = {
  3546. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
  3547. .family = MV88E6XXX_FAMILY_6390,
  3548. .name = "Marvell 88E6390X",
  3549. .num_databases = 4096,
  3550. .num_ports = 11, /* 10 + Z80 */
  3551. .num_internal_phys = 11,
  3552. .num_gpio = 16,
  3553. .max_vid = 8191,
  3554. .port_base_addr = 0x0,
  3555. .phy_base_addr = 0x0,
  3556. .global1_addr = 0x1b,
  3557. .global2_addr = 0x1c,
  3558. .age_time_coeff = 3750,
  3559. .g1_irqs = 9,
  3560. .g2_irqs = 14,
  3561. .atu_move_port_mask = 0x1f,
  3562. .pvt = true,
  3563. .multi_chip = true,
  3564. .tag_protocol = DSA_TAG_PROTO_DSA,
  3565. .ptp_support = true,
  3566. .ops = &mv88e6390x_ops,
  3567. },
  3568. };
  3569. static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
  3570. {
  3571. int i;
  3572. for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
  3573. if (mv88e6xxx_table[i].prod_num == prod_num)
  3574. return &mv88e6xxx_table[i];
  3575. return NULL;
  3576. }
  3577. static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
  3578. {
  3579. const struct mv88e6xxx_info *info;
  3580. unsigned int prod_num, rev;
  3581. u16 id;
  3582. int err;
  3583. mutex_lock(&chip->reg_lock);
  3584. err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
  3585. mutex_unlock(&chip->reg_lock);
  3586. if (err)
  3587. return err;
  3588. prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
  3589. rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
  3590. info = mv88e6xxx_lookup_info(prod_num);
  3591. if (!info)
  3592. return -ENODEV;
  3593. /* Update the compatible info with the probed one */
  3594. chip->info = info;
  3595. err = mv88e6xxx_g2_require(chip);
  3596. if (err)
  3597. return err;
  3598. dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
  3599. chip->info->prod_num, chip->info->name, rev);
  3600. return 0;
  3601. }
  3602. static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
  3603. {
  3604. struct mv88e6xxx_chip *chip;
  3605. chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
  3606. if (!chip)
  3607. return NULL;
  3608. chip->dev = dev;
  3609. mutex_init(&chip->reg_lock);
  3610. INIT_LIST_HEAD(&chip->mdios);
  3611. return chip;
  3612. }
  3613. static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
  3614. struct mii_bus *bus, int sw_addr)
  3615. {
  3616. if (sw_addr == 0)
  3617. chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
  3618. else if (chip->info->multi_chip)
  3619. chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
  3620. else
  3621. return -EINVAL;
  3622. chip->bus = bus;
  3623. chip->sw_addr = sw_addr;
  3624. return 0;
  3625. }
  3626. static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
  3627. int port)
  3628. {
  3629. struct mv88e6xxx_chip *chip = ds->priv;
  3630. return chip->info->tag_protocol;
  3631. }
  3632. #if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
  3633. static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
  3634. struct device *host_dev, int sw_addr,
  3635. void **priv)
  3636. {
  3637. struct mv88e6xxx_chip *chip;
  3638. struct mii_bus *bus;
  3639. int err;
  3640. bus = dsa_host_dev_to_mii_bus(host_dev);
  3641. if (!bus)
  3642. return NULL;
  3643. chip = mv88e6xxx_alloc_chip(dsa_dev);
  3644. if (!chip)
  3645. return NULL;
  3646. /* Legacy SMI probing will only support chips similar to 88E6085 */
  3647. chip->info = &mv88e6xxx_table[MV88E6085];
  3648. err = mv88e6xxx_smi_init(chip, bus, sw_addr);
  3649. if (err)
  3650. goto free;
  3651. err = mv88e6xxx_detect(chip);
  3652. if (err)
  3653. goto free;
  3654. mutex_lock(&chip->reg_lock);
  3655. err = mv88e6xxx_switch_reset(chip);
  3656. mutex_unlock(&chip->reg_lock);
  3657. if (err)
  3658. goto free;
  3659. mv88e6xxx_phy_init(chip);
  3660. err = mv88e6xxx_mdios_register(chip, NULL);
  3661. if (err)
  3662. goto free;
  3663. *priv = chip;
  3664. return chip->info->name;
  3665. free:
  3666. devm_kfree(dsa_dev, chip);
  3667. return NULL;
  3668. }
  3669. #endif
  3670. static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
  3671. const struct switchdev_obj_port_mdb *mdb)
  3672. {
  3673. /* We don't need any dynamic resource from the kernel (yet),
  3674. * so skip the prepare phase.
  3675. */
  3676. return 0;
  3677. }
  3678. static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
  3679. const struct switchdev_obj_port_mdb *mdb)
  3680. {
  3681. struct mv88e6xxx_chip *chip = ds->priv;
  3682. mutex_lock(&chip->reg_lock);
  3683. if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
  3684. MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
  3685. dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
  3686. port);
  3687. mutex_unlock(&chip->reg_lock);
  3688. }
  3689. static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
  3690. const struct switchdev_obj_port_mdb *mdb)
  3691. {
  3692. struct mv88e6xxx_chip *chip = ds->priv;
  3693. int err;
  3694. mutex_lock(&chip->reg_lock);
  3695. err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
  3696. MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
  3697. mutex_unlock(&chip->reg_lock);
  3698. return err;
  3699. }
  3700. static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
  3701. #if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
  3702. .probe = mv88e6xxx_drv_probe,
  3703. #endif
  3704. .get_tag_protocol = mv88e6xxx_get_tag_protocol,
  3705. .setup = mv88e6xxx_setup,
  3706. .adjust_link = mv88e6xxx_adjust_link,
  3707. .phylink_validate = mv88e6xxx_validate,
  3708. .phylink_mac_link_state = mv88e6xxx_link_state,
  3709. .phylink_mac_config = mv88e6xxx_mac_config,
  3710. .phylink_mac_link_down = mv88e6xxx_mac_link_down,
  3711. .phylink_mac_link_up = mv88e6xxx_mac_link_up,
  3712. .get_strings = mv88e6xxx_get_strings,
  3713. .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
  3714. .get_sset_count = mv88e6xxx_get_sset_count,
  3715. .port_enable = mv88e6xxx_port_enable,
  3716. .port_disable = mv88e6xxx_port_disable,
  3717. .get_mac_eee = mv88e6xxx_get_mac_eee,
  3718. .set_mac_eee = mv88e6xxx_set_mac_eee,
  3719. .get_eeprom_len = mv88e6xxx_get_eeprom_len,
  3720. .get_eeprom = mv88e6xxx_get_eeprom,
  3721. .set_eeprom = mv88e6xxx_set_eeprom,
  3722. .get_regs_len = mv88e6xxx_get_regs_len,
  3723. .get_regs = mv88e6xxx_get_regs,
  3724. .set_ageing_time = mv88e6xxx_set_ageing_time,
  3725. .port_bridge_join = mv88e6xxx_port_bridge_join,
  3726. .port_bridge_leave = mv88e6xxx_port_bridge_leave,
  3727. .port_stp_state_set = mv88e6xxx_port_stp_state_set,
  3728. .port_fast_age = mv88e6xxx_port_fast_age,
  3729. .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
  3730. .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
  3731. .port_vlan_add = mv88e6xxx_port_vlan_add,
  3732. .port_vlan_del = mv88e6xxx_port_vlan_del,
  3733. .port_fdb_add = mv88e6xxx_port_fdb_add,
  3734. .port_fdb_del = mv88e6xxx_port_fdb_del,
  3735. .port_fdb_dump = mv88e6xxx_port_fdb_dump,
  3736. .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
  3737. .port_mdb_add = mv88e6xxx_port_mdb_add,
  3738. .port_mdb_del = mv88e6xxx_port_mdb_del,
  3739. .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
  3740. .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
  3741. .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
  3742. .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
  3743. .port_txtstamp = mv88e6xxx_port_txtstamp,
  3744. .port_rxtstamp = mv88e6xxx_port_rxtstamp,
  3745. .get_ts_info = mv88e6xxx_get_ts_info,
  3746. };
  3747. static struct dsa_switch_driver mv88e6xxx_switch_drv = {
  3748. .ops = &mv88e6xxx_switch_ops,
  3749. };
  3750. static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
  3751. {
  3752. struct device *dev = chip->dev;
  3753. struct dsa_switch *ds;
  3754. ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
  3755. if (!ds)
  3756. return -ENOMEM;
  3757. ds->priv = chip;
  3758. ds->dev = dev;
  3759. ds->ops = &mv88e6xxx_switch_ops;
  3760. ds->ageing_time_min = chip->info->age_time_coeff;
  3761. ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
  3762. dev_set_drvdata(dev, ds);
  3763. return dsa_register_switch(ds);
  3764. }
  3765. static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
  3766. {
  3767. dsa_unregister_switch(chip->ds);
  3768. }
  3769. static const void *pdata_device_get_match_data(struct device *dev)
  3770. {
  3771. const struct of_device_id *matches = dev->driver->of_match_table;
  3772. const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
  3773. for (; matches->name[0] || matches->type[0] || matches->compatible[0];
  3774. matches++) {
  3775. if (!strcmp(pdata->compatible, matches->compatible))
  3776. return matches->data;
  3777. }
  3778. return NULL;
  3779. }
  3780. static int mv88e6xxx_probe(struct mdio_device *mdiodev)
  3781. {
  3782. struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
  3783. const struct mv88e6xxx_info *compat_info = NULL;
  3784. struct device *dev = &mdiodev->dev;
  3785. struct device_node *np = dev->of_node;
  3786. struct mv88e6xxx_chip *chip;
  3787. int port;
  3788. int err;
  3789. if (!np && !pdata)
  3790. return -EINVAL;
  3791. if (np)
  3792. compat_info = of_device_get_match_data(dev);
  3793. if (pdata) {
  3794. compat_info = pdata_device_get_match_data(dev);
  3795. if (!pdata->netdev)
  3796. return -EINVAL;
  3797. for (port = 0; port < DSA_MAX_PORTS; port++) {
  3798. if (!(pdata->enabled_ports & (1 << port)))
  3799. continue;
  3800. if (strcmp(pdata->cd.port_names[port], "cpu"))
  3801. continue;
  3802. pdata->cd.netdev[port] = &pdata->netdev->dev;
  3803. break;
  3804. }
  3805. }
  3806. if (!compat_info)
  3807. return -EINVAL;
  3808. chip = mv88e6xxx_alloc_chip(dev);
  3809. if (!chip) {
  3810. err = -ENOMEM;
  3811. goto out;
  3812. }
  3813. chip->info = compat_info;
  3814. err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
  3815. if (err)
  3816. goto out;
  3817. chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
  3818. if (IS_ERR(chip->reset)) {
  3819. err = PTR_ERR(chip->reset);
  3820. goto out;
  3821. }
  3822. err = mv88e6xxx_detect(chip);
  3823. if (err)
  3824. goto out;
  3825. mv88e6xxx_phy_init(chip);
  3826. if (chip->info->ops->get_eeprom) {
  3827. if (np)
  3828. of_property_read_u32(np, "eeprom-length",
  3829. &chip->eeprom_len);
  3830. else
  3831. chip->eeprom_len = pdata->eeprom_len;
  3832. }
  3833. mutex_lock(&chip->reg_lock);
  3834. err = mv88e6xxx_switch_reset(chip);
  3835. mutex_unlock(&chip->reg_lock);
  3836. if (err)
  3837. goto out;
  3838. chip->irq = of_irq_get(np, 0);
  3839. if (chip->irq == -EPROBE_DEFER) {
  3840. err = chip->irq;
  3841. goto out;
  3842. }
  3843. /* Has to be performed before the MDIO bus is created, because
  3844. * the PHYs will link their interrupts to these interrupt
  3845. * controllers
  3846. */
  3847. mutex_lock(&chip->reg_lock);
  3848. if (chip->irq > 0)
  3849. err = mv88e6xxx_g1_irq_setup(chip);
  3850. else
  3851. err = mv88e6xxx_irq_poll_setup(chip);
  3852. mutex_unlock(&chip->reg_lock);
  3853. if (err)
  3854. goto out;
  3855. if (chip->info->g2_irqs > 0) {
  3856. err = mv88e6xxx_g2_irq_setup(chip);
  3857. if (err)
  3858. goto out_g1_irq;
  3859. }
  3860. err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
  3861. if (err)
  3862. goto out_g2_irq;
  3863. err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
  3864. if (err)
  3865. goto out_g1_atu_prob_irq;
  3866. err = mv88e6xxx_mdios_register(chip, np);
  3867. if (err)
  3868. goto out_g1_vtu_prob_irq;
  3869. err = mv88e6xxx_register_switch(chip);
  3870. if (err)
  3871. goto out_mdio;
  3872. return 0;
  3873. out_mdio:
  3874. mv88e6xxx_mdios_unregister(chip);
  3875. out_g1_vtu_prob_irq:
  3876. mv88e6xxx_g1_vtu_prob_irq_free(chip);
  3877. out_g1_atu_prob_irq:
  3878. mv88e6xxx_g1_atu_prob_irq_free(chip);
  3879. out_g2_irq:
  3880. if (chip->info->g2_irqs > 0)
  3881. mv88e6xxx_g2_irq_free(chip);
  3882. out_g1_irq:
  3883. mutex_lock(&chip->reg_lock);
  3884. if (chip->irq > 0)
  3885. mv88e6xxx_g1_irq_free(chip);
  3886. else
  3887. mv88e6xxx_irq_poll_free(chip);
  3888. mutex_unlock(&chip->reg_lock);
  3889. out:
  3890. if (pdata)
  3891. dev_put(pdata->netdev);
  3892. return err;
  3893. }
  3894. static void mv88e6xxx_remove(struct mdio_device *mdiodev)
  3895. {
  3896. struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
  3897. struct mv88e6xxx_chip *chip = ds->priv;
  3898. if (chip->info->ptp_support) {
  3899. mv88e6xxx_hwtstamp_free(chip);
  3900. mv88e6xxx_ptp_free(chip);
  3901. }
  3902. mv88e6xxx_phy_destroy(chip);
  3903. mv88e6xxx_unregister_switch(chip);
  3904. mv88e6xxx_mdios_unregister(chip);
  3905. mv88e6xxx_g1_vtu_prob_irq_free(chip);
  3906. mv88e6xxx_g1_atu_prob_irq_free(chip);
  3907. if (chip->info->g2_irqs > 0)
  3908. mv88e6xxx_g2_irq_free(chip);
  3909. mutex_lock(&chip->reg_lock);
  3910. if (chip->irq > 0)
  3911. mv88e6xxx_g1_irq_free(chip);
  3912. else
  3913. mv88e6xxx_irq_poll_free(chip);
  3914. mutex_unlock(&chip->reg_lock);
  3915. }
  3916. static const struct of_device_id mv88e6xxx_of_match[] = {
  3917. {
  3918. .compatible = "marvell,mv88e6085",
  3919. .data = &mv88e6xxx_table[MV88E6085],
  3920. },
  3921. {
  3922. .compatible = "marvell,mv88e6190",
  3923. .data = &mv88e6xxx_table[MV88E6190],
  3924. },
  3925. { /* sentinel */ },
  3926. };
  3927. MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
  3928. static struct mdio_driver mv88e6xxx_driver = {
  3929. .probe = mv88e6xxx_probe,
  3930. .remove = mv88e6xxx_remove,
  3931. .mdiodrv.driver = {
  3932. .name = "mv88e6085",
  3933. .of_match_table = mv88e6xxx_of_match,
  3934. },
  3935. };
  3936. static int __init mv88e6xxx_init(void)
  3937. {
  3938. register_switch_driver(&mv88e6xxx_switch_drv);
  3939. return mdio_driver_register(&mv88e6xxx_driver);
  3940. }
  3941. module_init(mv88e6xxx_init);
  3942. static void __exit mv88e6xxx_cleanup(void)
  3943. {
  3944. mdio_driver_unregister(&mv88e6xxx_driver);
  3945. unregister_switch_driver(&mv88e6xxx_switch_drv);
  3946. }
  3947. module_exit(mv88e6xxx_cleanup);
  3948. MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
  3949. MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
  3950. MODULE_LICENSE("GPL");