bcm_sf2.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/phy.h>
  17. #include <linux/phy_fixed.h>
  18. #include <linux/phylink.h>
  19. #include <linux/mii.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_net.h>
  24. #include <linux/of_mdio.h>
  25. #include <net/dsa.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/if_bridge.h>
  28. #include <linux/brcmphy.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/platform_data/b53.h>
  31. #include "bcm_sf2.h"
  32. #include "bcm_sf2_regs.h"
  33. #include "b53/b53_priv.h"
  34. #include "b53/b53_regs.h"
  35. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  36. {
  37. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  38. unsigned int i;
  39. u32 reg, offset;
  40. if (priv->type == BCM7445_DEVICE_ID)
  41. offset = CORE_STS_OVERRIDE_IMP;
  42. else
  43. offset = CORE_STS_OVERRIDE_IMP2;
  44. /* Enable the port memories */
  45. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  46. reg &= ~P_TXQ_PSM_VDD(port);
  47. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  48. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  49. reg = core_readl(priv, CORE_IMP_CTL);
  50. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  51. reg &= ~(RX_DIS | TX_DIS);
  52. core_writel(priv, reg, CORE_IMP_CTL);
  53. /* Enable forwarding */
  54. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  55. /* Enable IMP port in dumb mode */
  56. reg = core_readl(priv, CORE_SWITCH_CTRL);
  57. reg |= MII_DUMB_FWDG_EN;
  58. core_writel(priv, reg, CORE_SWITCH_CTRL);
  59. /* Configure Traffic Class to QoS mapping, allow each priority to map
  60. * to a different queue number
  61. */
  62. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  63. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  64. reg |= i << (PRT_TO_QID_SHIFT * i);
  65. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  66. b53_brcm_hdr_setup(ds, port);
  67. /* Force link status for IMP port */
  68. reg = core_readl(priv, offset);
  69. reg |= (MII_SW_OR | LINK_STS);
  70. core_writel(priv, reg, offset);
  71. }
  72. static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
  73. {
  74. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  75. u32 reg;
  76. reg = reg_readl(priv, REG_SPHY_CNTRL);
  77. if (enable) {
  78. reg |= PHY_RESET;
  79. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | IDDQ_GLOBAL_PWR | CK25_DIS);
  80. reg_writel(priv, reg, REG_SPHY_CNTRL);
  81. udelay(21);
  82. reg = reg_readl(priv, REG_SPHY_CNTRL);
  83. reg &= ~PHY_RESET;
  84. } else {
  85. reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
  86. reg_writel(priv, reg, REG_SPHY_CNTRL);
  87. mdelay(1);
  88. reg |= CK25_DIS;
  89. }
  90. reg_writel(priv, reg, REG_SPHY_CNTRL);
  91. /* Use PHY-driven LED signaling */
  92. if (!enable) {
  93. reg = reg_readl(priv, REG_LED_CNTRL(0));
  94. reg |= SPDLNK_SRC_SEL;
  95. reg_writel(priv, reg, REG_LED_CNTRL(0));
  96. }
  97. }
  98. static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
  99. int port)
  100. {
  101. unsigned int off;
  102. switch (port) {
  103. case 7:
  104. off = P7_IRQ_OFF;
  105. break;
  106. case 0:
  107. /* Port 0 interrupts are located on the first bank */
  108. intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
  109. return;
  110. default:
  111. off = P_IRQ_OFF(port);
  112. break;
  113. }
  114. intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
  115. }
  116. static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
  117. int port)
  118. {
  119. unsigned int off;
  120. switch (port) {
  121. case 7:
  122. off = P7_IRQ_OFF;
  123. break;
  124. case 0:
  125. /* Port 0 interrupts are located on the first bank */
  126. intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
  127. intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
  128. return;
  129. default:
  130. off = P_IRQ_OFF(port);
  131. break;
  132. }
  133. intrl2_1_mask_set(priv, P_IRQ_MASK(off));
  134. intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
  135. }
  136. static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
  137. struct phy_device *phy)
  138. {
  139. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  140. unsigned int i;
  141. u32 reg;
  142. /* Clear the memory power down */
  143. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  144. reg &= ~P_TXQ_PSM_VDD(port);
  145. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  146. /* Enable Broadcom tags for that port if requested */
  147. if (priv->brcm_tag_mask & BIT(port))
  148. b53_brcm_hdr_setup(ds, port);
  149. /* Configure Traffic Class to QoS mapping, allow each priority to map
  150. * to a different queue number
  151. */
  152. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  153. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  154. reg |= i << (PRT_TO_QID_SHIFT * i);
  155. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  156. /* Re-enable the GPHY and re-apply workarounds */
  157. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
  158. bcm_sf2_gphy_enable_set(ds, true);
  159. if (phy) {
  160. /* if phy_stop() has been called before, phy
  161. * will be in halted state, and phy_start()
  162. * will call resume.
  163. *
  164. * the resume path does not configure back
  165. * autoneg settings, and since we hard reset
  166. * the phy manually here, we need to reset the
  167. * state machine also.
  168. */
  169. phy->state = PHY_READY;
  170. phy_init_hw(phy);
  171. }
  172. }
  173. /* Enable MoCA port interrupts to get notified */
  174. if (port == priv->moca_port)
  175. bcm_sf2_port_intr_enable(priv, port);
  176. /* Set per-queue pause threshold to 32 */
  177. core_writel(priv, 32, CORE_TXQ_THD_PAUSE_QN_PORT(port));
  178. /* Set ACB threshold to 24 */
  179. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++) {
  180. reg = acb_readl(priv, ACB_QUEUE_CFG(port *
  181. SF2_NUM_EGRESS_QUEUES + i));
  182. reg &= ~XOFF_THRESHOLD_MASK;
  183. reg |= 24;
  184. acb_writel(priv, reg, ACB_QUEUE_CFG(port *
  185. SF2_NUM_EGRESS_QUEUES + i));
  186. }
  187. return b53_enable_port(ds, port, phy);
  188. }
  189. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port,
  190. struct phy_device *phy)
  191. {
  192. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  193. u32 reg;
  194. if (priv->wol_ports_mask & (1 << port))
  195. return;
  196. if (port == priv->moca_port)
  197. bcm_sf2_port_intr_disable(priv, port);
  198. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
  199. bcm_sf2_gphy_enable_set(ds, false);
  200. b53_disable_port(ds, port, phy);
  201. /* Power down the port memory */
  202. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  203. reg |= P_TXQ_PSM_VDD(port);
  204. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  205. }
  206. static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
  207. int regnum, u16 val)
  208. {
  209. int ret = 0;
  210. u32 reg;
  211. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  212. reg |= MDIO_MASTER_SEL;
  213. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  214. /* Page << 8 | offset */
  215. reg = 0x70;
  216. reg <<= 2;
  217. core_writel(priv, addr, reg);
  218. /* Page << 8 | offset */
  219. reg = 0x80 << 8 | regnum << 1;
  220. reg <<= 2;
  221. if (op)
  222. ret = core_readl(priv, reg);
  223. else
  224. core_writel(priv, val, reg);
  225. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  226. reg &= ~MDIO_MASTER_SEL;
  227. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  228. return ret & 0xffff;
  229. }
  230. static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
  231. {
  232. struct bcm_sf2_priv *priv = bus->priv;
  233. /* Intercept reads from Broadcom pseudo-PHY address, else, send
  234. * them to our master MDIO bus controller
  235. */
  236. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  237. return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
  238. else
  239. return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
  240. }
  241. static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
  242. u16 val)
  243. {
  244. struct bcm_sf2_priv *priv = bus->priv;
  245. /* Intercept writes to the Broadcom pseudo-PHY address, else,
  246. * send them to our master MDIO bus controller
  247. */
  248. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  249. bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
  250. else
  251. mdiobus_write_nested(priv->master_mii_bus, addr, regnum, val);
  252. return 0;
  253. }
  254. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  255. {
  256. struct dsa_switch *ds = dev_id;
  257. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  258. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  259. ~priv->irq0_mask;
  260. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  261. return IRQ_HANDLED;
  262. }
  263. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  264. {
  265. struct dsa_switch *ds = dev_id;
  266. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  267. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  268. ~priv->irq1_mask;
  269. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  270. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF)) {
  271. priv->port_sts[7].link = true;
  272. dsa_port_phylink_mac_change(ds, 7, true);
  273. }
  274. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF)) {
  275. priv->port_sts[7].link = false;
  276. dsa_port_phylink_mac_change(ds, 7, false);
  277. }
  278. return IRQ_HANDLED;
  279. }
  280. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  281. {
  282. unsigned int timeout = 1000;
  283. u32 reg;
  284. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  285. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  286. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  287. do {
  288. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  289. if (!(reg & SOFTWARE_RESET))
  290. break;
  291. usleep_range(1000, 2000);
  292. } while (timeout-- > 0);
  293. if (timeout == 0)
  294. return -ETIMEDOUT;
  295. return 0;
  296. }
  297. static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
  298. {
  299. intrl2_0_mask_set(priv, 0xffffffff);
  300. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  301. intrl2_1_mask_set(priv, 0xffffffff);
  302. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  303. }
  304. static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
  305. struct device_node *dn)
  306. {
  307. struct device_node *port;
  308. int mode;
  309. unsigned int port_num;
  310. priv->moca_port = -1;
  311. for_each_available_child_of_node(dn, port) {
  312. if (of_property_read_u32(port, "reg", &port_num))
  313. continue;
  314. /* Internal PHYs get assigned a specific 'phy-mode' property
  315. * value: "internal" to help flag them before MDIO probing
  316. * has completed, since they might be turned off at that
  317. * time
  318. */
  319. mode = of_get_phy_mode(port);
  320. if (mode < 0)
  321. continue;
  322. if (mode == PHY_INTERFACE_MODE_INTERNAL)
  323. priv->int_phy_mask |= 1 << port_num;
  324. if (mode == PHY_INTERFACE_MODE_MOCA)
  325. priv->moca_port = port_num;
  326. if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
  327. priv->brcm_tag_mask |= 1 << port_num;
  328. }
  329. }
  330. static int bcm_sf2_mdio_register(struct dsa_switch *ds)
  331. {
  332. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  333. struct device_node *dn;
  334. static int index;
  335. int err;
  336. /* Find our integrated MDIO bus node */
  337. dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
  338. priv->master_mii_bus = of_mdio_find_bus(dn);
  339. if (!priv->master_mii_bus)
  340. return -EPROBE_DEFER;
  341. get_device(&priv->master_mii_bus->dev);
  342. priv->master_mii_dn = dn;
  343. priv->slave_mii_bus = devm_mdiobus_alloc(ds->dev);
  344. if (!priv->slave_mii_bus)
  345. return -ENOMEM;
  346. priv->slave_mii_bus->priv = priv;
  347. priv->slave_mii_bus->name = "sf2 slave mii";
  348. priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
  349. priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
  350. snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
  351. index++);
  352. priv->slave_mii_bus->dev.of_node = dn;
  353. /* Include the pseudo-PHY address to divert reads towards our
  354. * workaround. This is only required for 7445D0, since 7445E0
  355. * disconnects the internal switch pseudo-PHY such that we can use the
  356. * regular SWITCH_MDIO master controller instead.
  357. *
  358. * Here we flag the pseudo PHY as needing special treatment and would
  359. * otherwise make all other PHY read/writes go to the master MDIO bus
  360. * controller that comes with this switch backed by the "mdio-unimac"
  361. * driver.
  362. */
  363. if (of_machine_is_compatible("brcm,bcm7445d0"))
  364. priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR);
  365. else
  366. priv->indir_phy_mask = 0;
  367. ds->phys_mii_mask = priv->indir_phy_mask;
  368. ds->slave_mii_bus = priv->slave_mii_bus;
  369. priv->slave_mii_bus->parent = ds->dev->parent;
  370. priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
  371. err = of_mdiobus_register(priv->slave_mii_bus, dn);
  372. if (err && dn)
  373. of_node_put(dn);
  374. return err;
  375. }
  376. static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
  377. {
  378. mdiobus_unregister(priv->slave_mii_bus);
  379. if (priv->master_mii_dn)
  380. of_node_put(priv->master_mii_dn);
  381. }
  382. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  383. {
  384. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  385. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  386. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  387. * the REG_PHY_REVISION register layout is.
  388. */
  389. return priv->hw_params.gphy_rev;
  390. }
  391. static void bcm_sf2_sw_validate(struct dsa_switch *ds, int port,
  392. unsigned long *supported,
  393. struct phylink_link_state *state)
  394. {
  395. __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
  396. if (!phy_interface_mode_is_rgmii(state->interface) &&
  397. state->interface != PHY_INTERFACE_MODE_MII &&
  398. state->interface != PHY_INTERFACE_MODE_REVMII &&
  399. state->interface != PHY_INTERFACE_MODE_GMII &&
  400. state->interface != PHY_INTERFACE_MODE_INTERNAL &&
  401. state->interface != PHY_INTERFACE_MODE_MOCA) {
  402. bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
  403. dev_err(ds->dev,
  404. "Unsupported interface: %d\n", state->interface);
  405. return;
  406. }
  407. /* Allow all the expected bits */
  408. phylink_set(mask, Autoneg);
  409. phylink_set_port_modes(mask);
  410. phylink_set(mask, Pause);
  411. phylink_set(mask, Asym_Pause);
  412. /* With the exclusion of MII and Reverse MII, we support Gigabit,
  413. * including Half duplex
  414. */
  415. if (state->interface != PHY_INTERFACE_MODE_MII &&
  416. state->interface != PHY_INTERFACE_MODE_REVMII) {
  417. phylink_set(mask, 1000baseT_Full);
  418. phylink_set(mask, 1000baseT_Half);
  419. }
  420. phylink_set(mask, 10baseT_Half);
  421. phylink_set(mask, 10baseT_Full);
  422. phylink_set(mask, 100baseT_Half);
  423. phylink_set(mask, 100baseT_Full);
  424. bitmap_and(supported, supported, mask,
  425. __ETHTOOL_LINK_MODE_MASK_NBITS);
  426. bitmap_and(state->advertising, state->advertising, mask,
  427. __ETHTOOL_LINK_MODE_MASK_NBITS);
  428. }
  429. static void bcm_sf2_sw_mac_config(struct dsa_switch *ds, int port,
  430. unsigned int mode,
  431. const struct phylink_link_state *state)
  432. {
  433. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  434. u32 id_mode_dis = 0, port_mode;
  435. u32 reg, offset;
  436. if (priv->type == BCM7445_DEVICE_ID)
  437. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  438. else
  439. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  440. switch (state->interface) {
  441. case PHY_INTERFACE_MODE_RGMII:
  442. id_mode_dis = 1;
  443. /* fallthrough */
  444. case PHY_INTERFACE_MODE_RGMII_TXID:
  445. port_mode = EXT_GPHY;
  446. break;
  447. case PHY_INTERFACE_MODE_MII:
  448. port_mode = EXT_EPHY;
  449. break;
  450. case PHY_INTERFACE_MODE_REVMII:
  451. port_mode = EXT_REVMII;
  452. break;
  453. default:
  454. /* all other PHYs: internal and MoCA */
  455. goto force_link;
  456. }
  457. /* Clear id_mode_dis bit, and the existing port mode, let
  458. * RGMII_MODE_EN bet set by mac_link_{up,down}
  459. */
  460. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  461. reg &= ~ID_MODE_DIS;
  462. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  463. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  464. reg |= port_mode;
  465. if (id_mode_dis)
  466. reg |= ID_MODE_DIS;
  467. if (state->pause & MLO_PAUSE_TXRX_MASK) {
  468. if (state->pause & MLO_PAUSE_TX)
  469. reg |= TX_PAUSE_EN;
  470. reg |= RX_PAUSE_EN;
  471. }
  472. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  473. force_link:
  474. /* Force link settings detected from the PHY */
  475. reg = SW_OVERRIDE;
  476. switch (state->speed) {
  477. case SPEED_1000:
  478. reg |= SPDSTS_1000 << SPEED_SHIFT;
  479. break;
  480. case SPEED_100:
  481. reg |= SPDSTS_100 << SPEED_SHIFT;
  482. break;
  483. }
  484. if (state->link)
  485. reg |= LINK_STS;
  486. if (state->duplex == DUPLEX_FULL)
  487. reg |= DUPLX_MODE;
  488. core_writel(priv, reg, offset);
  489. }
  490. static void bcm_sf2_sw_mac_link_set(struct dsa_switch *ds, int port,
  491. phy_interface_t interface, bool link)
  492. {
  493. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  494. u32 reg;
  495. if (!phy_interface_mode_is_rgmii(interface) &&
  496. interface != PHY_INTERFACE_MODE_MII &&
  497. interface != PHY_INTERFACE_MODE_REVMII)
  498. return;
  499. /* If the link is down, just disable the interface to conserve power */
  500. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  501. if (link)
  502. reg |= RGMII_MODE_EN;
  503. else
  504. reg &= ~RGMII_MODE_EN;
  505. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  506. }
  507. static void bcm_sf2_sw_mac_link_down(struct dsa_switch *ds, int port,
  508. unsigned int mode,
  509. phy_interface_t interface)
  510. {
  511. bcm_sf2_sw_mac_link_set(ds, port, interface, false);
  512. }
  513. static void bcm_sf2_sw_mac_link_up(struct dsa_switch *ds, int port,
  514. unsigned int mode,
  515. phy_interface_t interface,
  516. struct phy_device *phydev)
  517. {
  518. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  519. struct ethtool_eee *p = &priv->dev->ports[port].eee;
  520. bcm_sf2_sw_mac_link_set(ds, port, interface, true);
  521. if (mode == MLO_AN_PHY && phydev)
  522. p->eee_enabled = b53_eee_init(ds, port, phydev);
  523. }
  524. static void bcm_sf2_sw_fixed_state(struct dsa_switch *ds, int port,
  525. struct phylink_link_state *status)
  526. {
  527. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  528. status->link = false;
  529. /* MoCA port is special as we do not get link status from CORE_LNKSTS,
  530. * which means that we need to force the link at the port override
  531. * level to get the data to flow. We do use what the interrupt handler
  532. * did determine before.
  533. *
  534. * For the other ports, we just force the link status, since this is
  535. * a fixed PHY device.
  536. */
  537. if (port == priv->moca_port) {
  538. status->link = priv->port_sts[port].link;
  539. /* For MoCA interfaces, also force a link down notification
  540. * since some version of the user-space daemon (mocad) use
  541. * cmd->autoneg to force the link, which messes up the PHY
  542. * state machine and make it go in PHY_FORCING state instead.
  543. */
  544. if (!status->link)
  545. netif_carrier_off(ds->ports[port].slave);
  546. status->duplex = DUPLEX_FULL;
  547. } else {
  548. status->link = true;
  549. }
  550. }
  551. static void bcm_sf2_enable_acb(struct dsa_switch *ds)
  552. {
  553. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  554. u32 reg;
  555. /* Enable ACB globally */
  556. reg = acb_readl(priv, ACB_CONTROL);
  557. reg |= (ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  558. acb_writel(priv, reg, ACB_CONTROL);
  559. reg &= ~(ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  560. reg |= ACB_EN | ACB_ALGORITHM;
  561. acb_writel(priv, reg, ACB_CONTROL);
  562. }
  563. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  564. {
  565. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  566. unsigned int port;
  567. bcm_sf2_intr_disable(priv);
  568. /* Disable all ports physically present including the IMP
  569. * port, the other ones have already been disabled during
  570. * bcm_sf2_sw_setup
  571. */
  572. for (port = 0; port < DSA_MAX_PORTS; port++) {
  573. if (dsa_is_user_port(ds, port) || dsa_is_cpu_port(ds, port))
  574. bcm_sf2_port_disable(ds, port, NULL);
  575. }
  576. return 0;
  577. }
  578. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  579. {
  580. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  581. unsigned int port;
  582. int ret;
  583. ret = bcm_sf2_sw_rst(priv);
  584. if (ret) {
  585. pr_err("%s: failed to software reset switch\n", __func__);
  586. return ret;
  587. }
  588. if (priv->hw_params.num_gphy == 1)
  589. bcm_sf2_gphy_enable_set(ds, true);
  590. for (port = 0; port < DSA_MAX_PORTS; port++) {
  591. if (dsa_is_user_port(ds, port))
  592. bcm_sf2_port_setup(ds, port, NULL);
  593. else if (dsa_is_cpu_port(ds, port))
  594. bcm_sf2_imp_setup(ds, port);
  595. }
  596. bcm_sf2_enable_acb(ds);
  597. return 0;
  598. }
  599. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  600. struct ethtool_wolinfo *wol)
  601. {
  602. struct net_device *p = ds->ports[port].cpu_dp->master;
  603. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  604. struct ethtool_wolinfo pwol;
  605. /* Get the parent device WoL settings */
  606. p->ethtool_ops->get_wol(p, &pwol);
  607. /* Advertise the parent device supported settings */
  608. wol->supported = pwol.supported;
  609. memset(&wol->sopass, 0, sizeof(wol->sopass));
  610. if (pwol.wolopts & WAKE_MAGICSECURE)
  611. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  612. if (priv->wol_ports_mask & (1 << port))
  613. wol->wolopts = pwol.wolopts;
  614. else
  615. wol->wolopts = 0;
  616. }
  617. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  618. struct ethtool_wolinfo *wol)
  619. {
  620. struct net_device *p = ds->ports[port].cpu_dp->master;
  621. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  622. s8 cpu_port = ds->ports[port].cpu_dp->index;
  623. struct ethtool_wolinfo pwol;
  624. p->ethtool_ops->get_wol(p, &pwol);
  625. if (wol->wolopts & ~pwol.supported)
  626. return -EINVAL;
  627. if (wol->wolopts)
  628. priv->wol_ports_mask |= (1 << port);
  629. else
  630. priv->wol_ports_mask &= ~(1 << port);
  631. /* If we have at least one port enabled, make sure the CPU port
  632. * is also enabled. If the CPU port is the last one enabled, we disable
  633. * it since this configuration does not make sense.
  634. */
  635. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  636. priv->wol_ports_mask |= (1 << cpu_port);
  637. else
  638. priv->wol_ports_mask &= ~(1 << cpu_port);
  639. return p->ethtool_ops->set_wol(p, wol);
  640. }
  641. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  642. {
  643. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  644. unsigned int port;
  645. /* Enable all valid ports and disable those unused */
  646. for (port = 0; port < priv->hw_params.num_ports; port++) {
  647. /* IMP port receives special treatment */
  648. if (dsa_is_user_port(ds, port))
  649. bcm_sf2_port_setup(ds, port, NULL);
  650. else if (dsa_is_cpu_port(ds, port))
  651. bcm_sf2_imp_setup(ds, port);
  652. else
  653. bcm_sf2_port_disable(ds, port, NULL);
  654. }
  655. b53_configure_vlan(ds);
  656. bcm_sf2_enable_acb(ds);
  657. return 0;
  658. }
  659. /* The SWITCH_CORE register space is managed by b53 but operates on a page +
  660. * register basis so we need to translate that into an address that the
  661. * bus-glue understands.
  662. */
  663. #define SF2_PAGE_REG_MKADDR(page, reg) ((page) << 10 | (reg) << 2)
  664. static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
  665. u8 *val)
  666. {
  667. struct bcm_sf2_priv *priv = dev->priv;
  668. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  669. return 0;
  670. }
  671. static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
  672. u16 *val)
  673. {
  674. struct bcm_sf2_priv *priv = dev->priv;
  675. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  676. return 0;
  677. }
  678. static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
  679. u32 *val)
  680. {
  681. struct bcm_sf2_priv *priv = dev->priv;
  682. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  683. return 0;
  684. }
  685. static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
  686. u64 *val)
  687. {
  688. struct bcm_sf2_priv *priv = dev->priv;
  689. *val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
  690. return 0;
  691. }
  692. static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
  693. u8 value)
  694. {
  695. struct bcm_sf2_priv *priv = dev->priv;
  696. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  697. return 0;
  698. }
  699. static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
  700. u16 value)
  701. {
  702. struct bcm_sf2_priv *priv = dev->priv;
  703. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  704. return 0;
  705. }
  706. static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
  707. u32 value)
  708. {
  709. struct bcm_sf2_priv *priv = dev->priv;
  710. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  711. return 0;
  712. }
  713. static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
  714. u64 value)
  715. {
  716. struct bcm_sf2_priv *priv = dev->priv;
  717. core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  718. return 0;
  719. }
  720. static const struct b53_io_ops bcm_sf2_io_ops = {
  721. .read8 = bcm_sf2_core_read8,
  722. .read16 = bcm_sf2_core_read16,
  723. .read32 = bcm_sf2_core_read32,
  724. .read48 = bcm_sf2_core_read64,
  725. .read64 = bcm_sf2_core_read64,
  726. .write8 = bcm_sf2_core_write8,
  727. .write16 = bcm_sf2_core_write16,
  728. .write32 = bcm_sf2_core_write32,
  729. .write48 = bcm_sf2_core_write64,
  730. .write64 = bcm_sf2_core_write64,
  731. };
  732. static const struct dsa_switch_ops bcm_sf2_ops = {
  733. .get_tag_protocol = b53_get_tag_protocol,
  734. .setup = bcm_sf2_sw_setup,
  735. .get_strings = b53_get_strings,
  736. .get_ethtool_stats = b53_get_ethtool_stats,
  737. .get_sset_count = b53_get_sset_count,
  738. .get_ethtool_phy_stats = b53_get_ethtool_phy_stats,
  739. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  740. .phylink_validate = bcm_sf2_sw_validate,
  741. .phylink_mac_config = bcm_sf2_sw_mac_config,
  742. .phylink_mac_link_down = bcm_sf2_sw_mac_link_down,
  743. .phylink_mac_link_up = bcm_sf2_sw_mac_link_up,
  744. .phylink_fixed_state = bcm_sf2_sw_fixed_state,
  745. .suspend = bcm_sf2_sw_suspend,
  746. .resume = bcm_sf2_sw_resume,
  747. .get_wol = bcm_sf2_sw_get_wol,
  748. .set_wol = bcm_sf2_sw_set_wol,
  749. .port_enable = bcm_sf2_port_setup,
  750. .port_disable = bcm_sf2_port_disable,
  751. .get_mac_eee = b53_get_mac_eee,
  752. .set_mac_eee = b53_set_mac_eee,
  753. .port_bridge_join = b53_br_join,
  754. .port_bridge_leave = b53_br_leave,
  755. .port_stp_state_set = b53_br_set_stp_state,
  756. .port_fast_age = b53_br_fast_age,
  757. .port_vlan_filtering = b53_vlan_filtering,
  758. .port_vlan_prepare = b53_vlan_prepare,
  759. .port_vlan_add = b53_vlan_add,
  760. .port_vlan_del = b53_vlan_del,
  761. .port_fdb_dump = b53_fdb_dump,
  762. .port_fdb_add = b53_fdb_add,
  763. .port_fdb_del = b53_fdb_del,
  764. .get_rxnfc = bcm_sf2_get_rxnfc,
  765. .set_rxnfc = bcm_sf2_set_rxnfc,
  766. .port_mirror_add = b53_mirror_add,
  767. .port_mirror_del = b53_mirror_del,
  768. };
  769. struct bcm_sf2_of_data {
  770. u32 type;
  771. const u16 *reg_offsets;
  772. unsigned int core_reg_align;
  773. unsigned int num_cfp_rules;
  774. };
  775. /* Register offsets for the SWITCH_REG_* block */
  776. static const u16 bcm_sf2_7445_reg_offsets[] = {
  777. [REG_SWITCH_CNTRL] = 0x00,
  778. [REG_SWITCH_STATUS] = 0x04,
  779. [REG_DIR_DATA_WRITE] = 0x08,
  780. [REG_DIR_DATA_READ] = 0x0C,
  781. [REG_SWITCH_REVISION] = 0x18,
  782. [REG_PHY_REVISION] = 0x1C,
  783. [REG_SPHY_CNTRL] = 0x2C,
  784. [REG_RGMII_0_CNTRL] = 0x34,
  785. [REG_RGMII_1_CNTRL] = 0x40,
  786. [REG_RGMII_2_CNTRL] = 0x4c,
  787. [REG_LED_0_CNTRL] = 0x90,
  788. [REG_LED_1_CNTRL] = 0x94,
  789. [REG_LED_2_CNTRL] = 0x98,
  790. };
  791. static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
  792. .type = BCM7445_DEVICE_ID,
  793. .core_reg_align = 0,
  794. .reg_offsets = bcm_sf2_7445_reg_offsets,
  795. .num_cfp_rules = 256,
  796. };
  797. static const u16 bcm_sf2_7278_reg_offsets[] = {
  798. [REG_SWITCH_CNTRL] = 0x00,
  799. [REG_SWITCH_STATUS] = 0x04,
  800. [REG_DIR_DATA_WRITE] = 0x08,
  801. [REG_DIR_DATA_READ] = 0x0c,
  802. [REG_SWITCH_REVISION] = 0x10,
  803. [REG_PHY_REVISION] = 0x14,
  804. [REG_SPHY_CNTRL] = 0x24,
  805. [REG_RGMII_0_CNTRL] = 0xe0,
  806. [REG_RGMII_1_CNTRL] = 0xec,
  807. [REG_RGMII_2_CNTRL] = 0xf8,
  808. [REG_LED_0_CNTRL] = 0x40,
  809. [REG_LED_1_CNTRL] = 0x4c,
  810. [REG_LED_2_CNTRL] = 0x58,
  811. };
  812. static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
  813. .type = BCM7278_DEVICE_ID,
  814. .core_reg_align = 1,
  815. .reg_offsets = bcm_sf2_7278_reg_offsets,
  816. .num_cfp_rules = 128,
  817. };
  818. static const struct of_device_id bcm_sf2_of_match[] = {
  819. { .compatible = "brcm,bcm7445-switch-v4.0",
  820. .data = &bcm_sf2_7445_data
  821. },
  822. { .compatible = "brcm,bcm7278-switch-v4.0",
  823. .data = &bcm_sf2_7278_data
  824. },
  825. { .compatible = "brcm,bcm7278-switch-v4.8",
  826. .data = &bcm_sf2_7278_data
  827. },
  828. { /* sentinel */ },
  829. };
  830. MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
  831. static int bcm_sf2_sw_probe(struct platform_device *pdev)
  832. {
  833. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  834. struct device_node *dn = pdev->dev.of_node;
  835. const struct of_device_id *of_id = NULL;
  836. const struct bcm_sf2_of_data *data;
  837. struct b53_platform_data *pdata;
  838. struct dsa_switch_ops *ops;
  839. struct bcm_sf2_priv *priv;
  840. struct b53_device *dev;
  841. struct dsa_switch *ds;
  842. void __iomem **base;
  843. struct resource *r;
  844. unsigned int i;
  845. u32 reg, rev;
  846. int ret;
  847. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  848. if (!priv)
  849. return -ENOMEM;
  850. ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
  851. if (!ops)
  852. return -ENOMEM;
  853. dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
  854. if (!dev)
  855. return -ENOMEM;
  856. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  857. if (!pdata)
  858. return -ENOMEM;
  859. of_id = of_match_node(bcm_sf2_of_match, dn);
  860. if (!of_id || !of_id->data)
  861. return -EINVAL;
  862. data = of_id->data;
  863. /* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
  864. priv->type = data->type;
  865. priv->reg_offsets = data->reg_offsets;
  866. priv->core_reg_align = data->core_reg_align;
  867. priv->num_cfp_rules = data->num_cfp_rules;
  868. /* Auto-detection using standard registers will not work, so
  869. * provide an indication of what kind of device we are for
  870. * b53_common to work with
  871. */
  872. pdata->chip_id = priv->type;
  873. dev->pdata = pdata;
  874. priv->dev = dev;
  875. ds = dev->ds;
  876. ds->ops = &bcm_sf2_ops;
  877. /* Advertise the 8 egress queues */
  878. ds->num_tx_queues = SF2_NUM_EGRESS_QUEUES;
  879. dev_set_drvdata(&pdev->dev, priv);
  880. spin_lock_init(&priv->indir_lock);
  881. mutex_init(&priv->stats_mutex);
  882. mutex_init(&priv->cfp.lock);
  883. /* CFP rule #0 cannot be used for specific classifications, flag it as
  884. * permanently used
  885. */
  886. set_bit(0, priv->cfp.used);
  887. set_bit(0, priv->cfp.unique);
  888. bcm_sf2_identify_ports(priv, dn->child);
  889. priv->irq0 = irq_of_parse_and_map(dn, 0);
  890. priv->irq1 = irq_of_parse_and_map(dn, 1);
  891. base = &priv->core;
  892. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  893. r = platform_get_resource(pdev, IORESOURCE_MEM, i);
  894. *base = devm_ioremap_resource(&pdev->dev, r);
  895. if (IS_ERR(*base)) {
  896. pr_err("unable to find register: %s\n", reg_names[i]);
  897. return PTR_ERR(*base);
  898. }
  899. base++;
  900. }
  901. ret = bcm_sf2_sw_rst(priv);
  902. if (ret) {
  903. pr_err("unable to software reset switch: %d\n", ret);
  904. return ret;
  905. }
  906. ret = bcm_sf2_mdio_register(ds);
  907. if (ret) {
  908. pr_err("failed to register MDIO bus\n");
  909. return ret;
  910. }
  911. ret = bcm_sf2_cfp_rst(priv);
  912. if (ret) {
  913. pr_err("failed to reset CFP\n");
  914. goto out_mdio;
  915. }
  916. /* Disable all interrupts and request them */
  917. bcm_sf2_intr_disable(priv);
  918. ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
  919. "switch_0", ds);
  920. if (ret < 0) {
  921. pr_err("failed to request switch_0 IRQ\n");
  922. goto out_mdio;
  923. }
  924. ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
  925. "switch_1", ds);
  926. if (ret < 0) {
  927. pr_err("failed to request switch_1 IRQ\n");
  928. goto out_mdio;
  929. }
  930. /* Reset the MIB counters */
  931. reg = core_readl(priv, CORE_GMNCFGCFG);
  932. reg |= RST_MIB_CNT;
  933. core_writel(priv, reg, CORE_GMNCFGCFG);
  934. reg &= ~RST_MIB_CNT;
  935. core_writel(priv, reg, CORE_GMNCFGCFG);
  936. /* Get the maximum number of ports for this switch */
  937. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  938. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  939. priv->hw_params.num_ports = DSA_MAX_PORTS;
  940. /* Assume a single GPHY setup if we can't read that property */
  941. if (of_property_read_u32(dn, "brcm,num-gphy",
  942. &priv->hw_params.num_gphy))
  943. priv->hw_params.num_gphy = 1;
  944. rev = reg_readl(priv, REG_SWITCH_REVISION);
  945. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  946. SWITCH_TOP_REV_MASK;
  947. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  948. rev = reg_readl(priv, REG_PHY_REVISION);
  949. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  950. ret = b53_switch_register(dev);
  951. if (ret)
  952. goto out_mdio;
  953. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  954. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  955. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  956. priv->core, priv->irq0, priv->irq1);
  957. return 0;
  958. out_mdio:
  959. bcm_sf2_mdio_unregister(priv);
  960. return ret;
  961. }
  962. static int bcm_sf2_sw_remove(struct platform_device *pdev)
  963. {
  964. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  965. /* Disable all ports and interrupts */
  966. priv->wol_ports_mask = 0;
  967. bcm_sf2_sw_suspend(priv->dev->ds);
  968. dsa_unregister_switch(priv->dev->ds);
  969. bcm_sf2_mdio_unregister(priv);
  970. return 0;
  971. }
  972. static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
  973. {
  974. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  975. /* For a kernel about to be kexec'd we want to keep the GPHY on for a
  976. * successful MDIO bus scan to occur. If we did turn off the GPHY
  977. * before (e.g: port_disable), this will also power it back on.
  978. *
  979. * Do not rely on kexec_in_progress, just power the PHY on.
  980. */
  981. if (priv->hw_params.num_gphy == 1)
  982. bcm_sf2_gphy_enable_set(priv->dev->ds, true);
  983. }
  984. #ifdef CONFIG_PM_SLEEP
  985. static int bcm_sf2_suspend(struct device *dev)
  986. {
  987. struct platform_device *pdev = to_platform_device(dev);
  988. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  989. return dsa_switch_suspend(priv->dev->ds);
  990. }
  991. static int bcm_sf2_resume(struct device *dev)
  992. {
  993. struct platform_device *pdev = to_platform_device(dev);
  994. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  995. return dsa_switch_resume(priv->dev->ds);
  996. }
  997. #endif /* CONFIG_PM_SLEEP */
  998. static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
  999. bcm_sf2_suspend, bcm_sf2_resume);
  1000. static struct platform_driver bcm_sf2_driver = {
  1001. .probe = bcm_sf2_sw_probe,
  1002. .remove = bcm_sf2_sw_remove,
  1003. .shutdown = bcm_sf2_sw_shutdown,
  1004. .driver = {
  1005. .name = "brcm-sf2",
  1006. .of_match_table = bcm_sf2_of_match,
  1007. .pm = &bcm_sf2_pm_ops,
  1008. },
  1009. };
  1010. module_platform_driver(bcm_sf2_driver);
  1011. MODULE_AUTHOR("Broadcom Corporation");
  1012. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  1013. MODULE_LICENSE("GPL");
  1014. MODULE_ALIAS("platform:brcm-sf2");