fm10k_pci.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190
  1. /* Intel Ethernet Switch Host Interface Driver
  2. * Copyright(c) 2013 - 2015 Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * The full GNU General Public License is included in this distribution in
  14. * the file called "COPYING".
  15. *
  16. * Contact Information:
  17. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  18. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  19. */
  20. #include <linux/module.h>
  21. #include <linux/aer.h>
  22. #include "fm10k.h"
  23. static const struct fm10k_info *fm10k_info_tbl[] = {
  24. [fm10k_device_pf] = &fm10k_pf_info,
  25. [fm10k_device_vf] = &fm10k_vf_info,
  26. };
  27. /**
  28. * fm10k_pci_tbl - PCI Device ID Table
  29. *
  30. * Wildcard entries (PCI_ANY_ID) should come last
  31. * Last entry must be all 0s
  32. *
  33. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  34. * Class, Class Mask, private data (not used) }
  35. */
  36. static const struct pci_device_id fm10k_pci_tbl[] = {
  37. { PCI_VDEVICE(INTEL, FM10K_DEV_ID_PF), fm10k_device_pf },
  38. { PCI_VDEVICE(INTEL, FM10K_DEV_ID_VF), fm10k_device_vf },
  39. /* required last entry */
  40. { 0, }
  41. };
  42. MODULE_DEVICE_TABLE(pci, fm10k_pci_tbl);
  43. u16 fm10k_read_pci_cfg_word(struct fm10k_hw *hw, u32 reg)
  44. {
  45. struct fm10k_intfc *interface = hw->back;
  46. u16 value = 0;
  47. if (FM10K_REMOVED(hw->hw_addr))
  48. return ~value;
  49. pci_read_config_word(interface->pdev, reg, &value);
  50. if (value == 0xFFFF)
  51. fm10k_write_flush(hw);
  52. return value;
  53. }
  54. u32 fm10k_read_reg(struct fm10k_hw *hw, int reg)
  55. {
  56. u32 __iomem *hw_addr = ACCESS_ONCE(hw->hw_addr);
  57. u32 value = 0;
  58. if (FM10K_REMOVED(hw_addr))
  59. return ~value;
  60. value = readl(&hw_addr[reg]);
  61. if (!(~value) && (!reg || !(~readl(hw_addr)))) {
  62. struct fm10k_intfc *interface = hw->back;
  63. struct net_device *netdev = interface->netdev;
  64. hw->hw_addr = NULL;
  65. netif_device_detach(netdev);
  66. netdev_err(netdev, "PCIe link lost, device now detached\n");
  67. }
  68. return value;
  69. }
  70. static int fm10k_hw_ready(struct fm10k_intfc *interface)
  71. {
  72. struct fm10k_hw *hw = &interface->hw;
  73. fm10k_write_flush(hw);
  74. return FM10K_REMOVED(hw->hw_addr) ? -ENODEV : 0;
  75. }
  76. void fm10k_service_event_schedule(struct fm10k_intfc *interface)
  77. {
  78. if (!test_bit(__FM10K_SERVICE_DISABLE, &interface->state) &&
  79. !test_and_set_bit(__FM10K_SERVICE_SCHED, &interface->state))
  80. queue_work(fm10k_workqueue, &interface->service_task);
  81. }
  82. static void fm10k_service_event_complete(struct fm10k_intfc *interface)
  83. {
  84. BUG_ON(!test_bit(__FM10K_SERVICE_SCHED, &interface->state));
  85. /* flush memory to make sure state is correct before next watchog */
  86. smp_mb__before_atomic();
  87. clear_bit(__FM10K_SERVICE_SCHED, &interface->state);
  88. }
  89. /**
  90. * fm10k_service_timer - Timer Call-back
  91. * @data: pointer to interface cast into an unsigned long
  92. **/
  93. static void fm10k_service_timer(unsigned long data)
  94. {
  95. struct fm10k_intfc *interface = (struct fm10k_intfc *)data;
  96. /* Reset the timer */
  97. mod_timer(&interface->service_timer, (HZ * 2) + jiffies);
  98. fm10k_service_event_schedule(interface);
  99. }
  100. static void fm10k_detach_subtask(struct fm10k_intfc *interface)
  101. {
  102. struct net_device *netdev = interface->netdev;
  103. /* do nothing if device is still present or hw_addr is set */
  104. if (netif_device_present(netdev) || interface->hw.hw_addr)
  105. return;
  106. rtnl_lock();
  107. if (netif_running(netdev))
  108. dev_close(netdev);
  109. rtnl_unlock();
  110. }
  111. static void fm10k_reinit(struct fm10k_intfc *interface)
  112. {
  113. struct net_device *netdev = interface->netdev;
  114. struct fm10k_hw *hw = &interface->hw;
  115. int err;
  116. WARN_ON(in_interrupt());
  117. /* put off any impending NetWatchDogTimeout */
  118. netdev->trans_start = jiffies;
  119. while (test_and_set_bit(__FM10K_RESETTING, &interface->state))
  120. usleep_range(1000, 2000);
  121. rtnl_lock();
  122. fm10k_iov_suspend(interface->pdev);
  123. if (netif_running(netdev))
  124. fm10k_close(netdev);
  125. fm10k_mbx_free_irq(interface);
  126. /* delay any future reset requests */
  127. interface->last_reset = jiffies + (10 * HZ);
  128. /* reset and initialize the hardware so it is in a known state */
  129. err = hw->mac.ops.reset_hw(hw) ? : hw->mac.ops.init_hw(hw);
  130. if (err)
  131. dev_err(&interface->pdev->dev, "init_hw failed: %d\n", err);
  132. /* reassociate interrupts */
  133. fm10k_mbx_request_irq(interface);
  134. /* reset clock */
  135. fm10k_ts_reset(interface);
  136. if (netif_running(netdev))
  137. fm10k_open(netdev);
  138. fm10k_iov_resume(interface->pdev);
  139. rtnl_unlock();
  140. clear_bit(__FM10K_RESETTING, &interface->state);
  141. }
  142. static void fm10k_reset_subtask(struct fm10k_intfc *interface)
  143. {
  144. if (!(interface->flags & FM10K_FLAG_RESET_REQUESTED))
  145. return;
  146. interface->flags &= ~FM10K_FLAG_RESET_REQUESTED;
  147. netdev_err(interface->netdev, "Reset interface\n");
  148. fm10k_reinit(interface);
  149. }
  150. /**
  151. * fm10k_configure_swpri_map - Configure Receive SWPRI to PC mapping
  152. * @interface: board private structure
  153. *
  154. * Configure the SWPRI to PC mapping for the port.
  155. **/
  156. static void fm10k_configure_swpri_map(struct fm10k_intfc *interface)
  157. {
  158. struct net_device *netdev = interface->netdev;
  159. struct fm10k_hw *hw = &interface->hw;
  160. int i;
  161. /* clear flag indicating update is needed */
  162. interface->flags &= ~FM10K_FLAG_SWPRI_CONFIG;
  163. /* these registers are only available on the PF */
  164. if (hw->mac.type != fm10k_mac_pf)
  165. return;
  166. /* configure SWPRI to PC map */
  167. for (i = 0; i < FM10K_SWPRI_MAX; i++)
  168. fm10k_write_reg(hw, FM10K_SWPRI_MAP(i),
  169. netdev_get_prio_tc_map(netdev, i));
  170. }
  171. /**
  172. * fm10k_watchdog_update_host_state - Update the link status based on host.
  173. * @interface: board private structure
  174. **/
  175. static void fm10k_watchdog_update_host_state(struct fm10k_intfc *interface)
  176. {
  177. struct fm10k_hw *hw = &interface->hw;
  178. s32 err;
  179. if (test_bit(__FM10K_LINK_DOWN, &interface->state)) {
  180. interface->host_ready = false;
  181. if (time_is_after_jiffies(interface->link_down_event))
  182. return;
  183. clear_bit(__FM10K_LINK_DOWN, &interface->state);
  184. }
  185. if (interface->flags & FM10K_FLAG_SWPRI_CONFIG) {
  186. if (rtnl_trylock()) {
  187. fm10k_configure_swpri_map(interface);
  188. rtnl_unlock();
  189. }
  190. }
  191. /* lock the mailbox for transmit and receive */
  192. fm10k_mbx_lock(interface);
  193. err = hw->mac.ops.get_host_state(hw, &interface->host_ready);
  194. if (err && time_is_before_jiffies(interface->last_reset))
  195. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  196. /* free the lock */
  197. fm10k_mbx_unlock(interface);
  198. }
  199. /**
  200. * fm10k_mbx_subtask - Process upstream and downstream mailboxes
  201. * @interface: board private structure
  202. *
  203. * This function will process both the upstream and downstream mailboxes.
  204. * It is necessary for us to hold the rtnl_lock while doing this as the
  205. * mailbox accesses are protected by this lock.
  206. **/
  207. static void fm10k_mbx_subtask(struct fm10k_intfc *interface)
  208. {
  209. /* process upstream mailbox and update device state */
  210. fm10k_watchdog_update_host_state(interface);
  211. /* process downstream mailboxes */
  212. fm10k_iov_mbx(interface);
  213. }
  214. /**
  215. * fm10k_watchdog_host_is_ready - Update netdev status based on host ready
  216. * @interface: board private structure
  217. **/
  218. static void fm10k_watchdog_host_is_ready(struct fm10k_intfc *interface)
  219. {
  220. struct net_device *netdev = interface->netdev;
  221. /* only continue if link state is currently down */
  222. if (netif_carrier_ok(netdev))
  223. return;
  224. netif_info(interface, drv, netdev, "NIC Link is up\n");
  225. netif_carrier_on(netdev);
  226. netif_tx_wake_all_queues(netdev);
  227. }
  228. /**
  229. * fm10k_watchdog_host_not_ready - Update netdev status based on host not ready
  230. * @interface: board private structure
  231. **/
  232. static void fm10k_watchdog_host_not_ready(struct fm10k_intfc *interface)
  233. {
  234. struct net_device *netdev = interface->netdev;
  235. /* only continue if link state is currently up */
  236. if (!netif_carrier_ok(netdev))
  237. return;
  238. netif_info(interface, drv, netdev, "NIC Link is down\n");
  239. netif_carrier_off(netdev);
  240. netif_tx_stop_all_queues(netdev);
  241. }
  242. /**
  243. * fm10k_update_stats - Update the board statistics counters.
  244. * @interface: board private structure
  245. **/
  246. void fm10k_update_stats(struct fm10k_intfc *interface)
  247. {
  248. struct net_device_stats *net_stats = &interface->netdev->stats;
  249. struct fm10k_hw *hw = &interface->hw;
  250. u64 rx_errors = 0, rx_csum_errors = 0, tx_csum_errors = 0;
  251. u64 restart_queue = 0, tx_busy = 0, alloc_failed = 0;
  252. u64 rx_bytes_nic = 0, rx_pkts_nic = 0, rx_drops_nic = 0;
  253. u64 tx_bytes_nic = 0, tx_pkts_nic = 0;
  254. u64 bytes, pkts;
  255. int i;
  256. /* do not allow stats update via service task for next second */
  257. interface->next_stats_update = jiffies + HZ;
  258. /* gather some stats to the interface struct that are per queue */
  259. for (bytes = 0, pkts = 0, i = 0; i < interface->num_tx_queues; i++) {
  260. struct fm10k_ring *tx_ring = interface->tx_ring[i];
  261. restart_queue += tx_ring->tx_stats.restart_queue;
  262. tx_busy += tx_ring->tx_stats.tx_busy;
  263. tx_csum_errors += tx_ring->tx_stats.csum_err;
  264. bytes += tx_ring->stats.bytes;
  265. pkts += tx_ring->stats.packets;
  266. }
  267. interface->restart_queue = restart_queue;
  268. interface->tx_busy = tx_busy;
  269. net_stats->tx_bytes = bytes;
  270. net_stats->tx_packets = pkts;
  271. interface->tx_csum_errors = tx_csum_errors;
  272. /* gather some stats to the interface struct that are per queue */
  273. for (bytes = 0, pkts = 0, i = 0; i < interface->num_rx_queues; i++) {
  274. struct fm10k_ring *rx_ring = interface->rx_ring[i];
  275. bytes += rx_ring->stats.bytes;
  276. pkts += rx_ring->stats.packets;
  277. alloc_failed += rx_ring->rx_stats.alloc_failed;
  278. rx_csum_errors += rx_ring->rx_stats.csum_err;
  279. rx_errors += rx_ring->rx_stats.errors;
  280. }
  281. net_stats->rx_bytes = bytes;
  282. net_stats->rx_packets = pkts;
  283. interface->alloc_failed = alloc_failed;
  284. interface->rx_csum_errors = rx_csum_errors;
  285. hw->mac.ops.update_hw_stats(hw, &interface->stats);
  286. for (i = 0; i < hw->mac.max_queues; i++) {
  287. struct fm10k_hw_stats_q *q = &interface->stats.q[i];
  288. tx_bytes_nic += q->tx_bytes.count;
  289. tx_pkts_nic += q->tx_packets.count;
  290. rx_bytes_nic += q->rx_bytes.count;
  291. rx_pkts_nic += q->rx_packets.count;
  292. rx_drops_nic += q->rx_drops.count;
  293. }
  294. interface->tx_bytes_nic = tx_bytes_nic;
  295. interface->tx_packets_nic = tx_pkts_nic;
  296. interface->rx_bytes_nic = rx_bytes_nic;
  297. interface->rx_packets_nic = rx_pkts_nic;
  298. interface->rx_drops_nic = rx_drops_nic;
  299. /* Fill out the OS statistics structure */
  300. net_stats->rx_errors = rx_errors;
  301. net_stats->rx_dropped = interface->stats.nodesc_drop.count;
  302. }
  303. /**
  304. * fm10k_watchdog_flush_tx - flush queues on host not ready
  305. * @interface - pointer to the device interface structure
  306. **/
  307. static void fm10k_watchdog_flush_tx(struct fm10k_intfc *interface)
  308. {
  309. int some_tx_pending = 0;
  310. int i;
  311. /* nothing to do if carrier is up */
  312. if (netif_carrier_ok(interface->netdev))
  313. return;
  314. for (i = 0; i < interface->num_tx_queues; i++) {
  315. struct fm10k_ring *tx_ring = interface->tx_ring[i];
  316. if (tx_ring->next_to_use != tx_ring->next_to_clean) {
  317. some_tx_pending = 1;
  318. break;
  319. }
  320. }
  321. /* We've lost link, so the controller stops DMA, but we've got
  322. * queued Tx work that's never going to get done, so reset
  323. * controller to flush Tx.
  324. */
  325. if (some_tx_pending)
  326. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  327. }
  328. /**
  329. * fm10k_watchdog_subtask - check and bring link up
  330. * @interface - pointer to the device interface structure
  331. **/
  332. static void fm10k_watchdog_subtask(struct fm10k_intfc *interface)
  333. {
  334. /* if interface is down do nothing */
  335. if (test_bit(__FM10K_DOWN, &interface->state) ||
  336. test_bit(__FM10K_RESETTING, &interface->state))
  337. return;
  338. if (interface->host_ready)
  339. fm10k_watchdog_host_is_ready(interface);
  340. else
  341. fm10k_watchdog_host_not_ready(interface);
  342. /* update stats only once every second */
  343. if (time_is_before_jiffies(interface->next_stats_update))
  344. fm10k_update_stats(interface);
  345. /* flush any uncompleted work */
  346. fm10k_watchdog_flush_tx(interface);
  347. }
  348. /**
  349. * fm10k_check_hang_subtask - check for hung queues and dropped interrupts
  350. * @interface - pointer to the device interface structure
  351. *
  352. * This function serves two purposes. First it strobes the interrupt lines
  353. * in order to make certain interrupts are occurring. Secondly it sets the
  354. * bits needed to check for TX hangs. As a result we should immediately
  355. * determine if a hang has occurred.
  356. */
  357. static void fm10k_check_hang_subtask(struct fm10k_intfc *interface)
  358. {
  359. int i;
  360. /* If we're down or resetting, just bail */
  361. if (test_bit(__FM10K_DOWN, &interface->state) ||
  362. test_bit(__FM10K_RESETTING, &interface->state))
  363. return;
  364. /* rate limit tx hang checks to only once every 2 seconds */
  365. if (time_is_after_eq_jiffies(interface->next_tx_hang_check))
  366. return;
  367. interface->next_tx_hang_check = jiffies + (2 * HZ);
  368. if (netif_carrier_ok(interface->netdev)) {
  369. /* Force detection of hung controller */
  370. for (i = 0; i < interface->num_tx_queues; i++)
  371. set_check_for_tx_hang(interface->tx_ring[i]);
  372. /* Rearm all in-use q_vectors for immediate firing */
  373. for (i = 0; i < interface->num_q_vectors; i++) {
  374. struct fm10k_q_vector *qv = interface->q_vector[i];
  375. if (!qv->tx.count && !qv->rx.count)
  376. continue;
  377. writel(FM10K_ITR_ENABLE | FM10K_ITR_PENDING2, qv->itr);
  378. }
  379. }
  380. }
  381. /**
  382. * fm10k_service_task - manages and runs subtasks
  383. * @work: pointer to work_struct containing our data
  384. **/
  385. static void fm10k_service_task(struct work_struct *work)
  386. {
  387. struct fm10k_intfc *interface;
  388. interface = container_of(work, struct fm10k_intfc, service_task);
  389. /* tasks always capable of running, but must be rtnl protected */
  390. fm10k_mbx_subtask(interface);
  391. fm10k_detach_subtask(interface);
  392. fm10k_reset_subtask(interface);
  393. /* tasks only run when interface is up */
  394. fm10k_watchdog_subtask(interface);
  395. fm10k_check_hang_subtask(interface);
  396. fm10k_ts_tx_subtask(interface);
  397. /* release lock on service events to allow scheduling next event */
  398. fm10k_service_event_complete(interface);
  399. }
  400. /**
  401. * fm10k_configure_tx_ring - Configure Tx ring after Reset
  402. * @interface: board private structure
  403. * @ring: structure containing ring specific data
  404. *
  405. * Configure the Tx descriptor ring after a reset.
  406. **/
  407. static void fm10k_configure_tx_ring(struct fm10k_intfc *interface,
  408. struct fm10k_ring *ring)
  409. {
  410. struct fm10k_hw *hw = &interface->hw;
  411. u64 tdba = ring->dma;
  412. u32 size = ring->count * sizeof(struct fm10k_tx_desc);
  413. u32 txint = FM10K_INT_MAP_DISABLE;
  414. u32 txdctl = FM10K_TXDCTL_ENABLE | (1 << FM10K_TXDCTL_MAX_TIME_SHIFT);
  415. u8 reg_idx = ring->reg_idx;
  416. /* disable queue to avoid issues while updating state */
  417. fm10k_write_reg(hw, FM10K_TXDCTL(reg_idx), 0);
  418. fm10k_write_flush(hw);
  419. /* possible poll here to verify ring resources have been cleaned */
  420. /* set location and size for descriptor ring */
  421. fm10k_write_reg(hw, FM10K_TDBAL(reg_idx), tdba & DMA_BIT_MASK(32));
  422. fm10k_write_reg(hw, FM10K_TDBAH(reg_idx), tdba >> 32);
  423. fm10k_write_reg(hw, FM10K_TDLEN(reg_idx), size);
  424. /* reset head and tail pointers */
  425. fm10k_write_reg(hw, FM10K_TDH(reg_idx), 0);
  426. fm10k_write_reg(hw, FM10K_TDT(reg_idx), 0);
  427. /* store tail pointer */
  428. ring->tail = &interface->uc_addr[FM10K_TDT(reg_idx)];
  429. /* reset ntu and ntc to place SW in sync with hardwdare */
  430. ring->next_to_clean = 0;
  431. ring->next_to_use = 0;
  432. /* Map interrupt */
  433. if (ring->q_vector) {
  434. txint = ring->q_vector->v_idx + NON_Q_VECTORS(hw);
  435. txint |= FM10K_INT_MAP_TIMER0;
  436. }
  437. fm10k_write_reg(hw, FM10K_TXINT(reg_idx), txint);
  438. /* enable use of FTAG bit in Tx descriptor, register is RO for VF */
  439. fm10k_write_reg(hw, FM10K_PFVTCTL(reg_idx),
  440. FM10K_PFVTCTL_FTAG_DESC_ENABLE);
  441. /* enable queue */
  442. fm10k_write_reg(hw, FM10K_TXDCTL(reg_idx), txdctl);
  443. }
  444. /**
  445. * fm10k_enable_tx_ring - Verify Tx ring is enabled after configuration
  446. * @interface: board private structure
  447. * @ring: structure containing ring specific data
  448. *
  449. * Verify the Tx descriptor ring is ready for transmit.
  450. **/
  451. static void fm10k_enable_tx_ring(struct fm10k_intfc *interface,
  452. struct fm10k_ring *ring)
  453. {
  454. struct fm10k_hw *hw = &interface->hw;
  455. int wait_loop = 10;
  456. u32 txdctl;
  457. u8 reg_idx = ring->reg_idx;
  458. /* if we are already enabled just exit */
  459. if (fm10k_read_reg(hw, FM10K_TXDCTL(reg_idx)) & FM10K_TXDCTL_ENABLE)
  460. return;
  461. /* poll to verify queue is enabled */
  462. do {
  463. usleep_range(1000, 2000);
  464. txdctl = fm10k_read_reg(hw, FM10K_TXDCTL(reg_idx));
  465. } while (!(txdctl & FM10K_TXDCTL_ENABLE) && --wait_loop);
  466. if (!wait_loop)
  467. netif_err(interface, drv, interface->netdev,
  468. "Could not enable Tx Queue %d\n", reg_idx);
  469. }
  470. /**
  471. * fm10k_configure_tx - Configure Transmit Unit after Reset
  472. * @interface: board private structure
  473. *
  474. * Configure the Tx unit of the MAC after a reset.
  475. **/
  476. static void fm10k_configure_tx(struct fm10k_intfc *interface)
  477. {
  478. int i;
  479. /* Setup the HW Tx Head and Tail descriptor pointers */
  480. for (i = 0; i < interface->num_tx_queues; i++)
  481. fm10k_configure_tx_ring(interface, interface->tx_ring[i]);
  482. /* poll here to verify that Tx rings are now enabled */
  483. for (i = 0; i < interface->num_tx_queues; i++)
  484. fm10k_enable_tx_ring(interface, interface->tx_ring[i]);
  485. }
  486. /**
  487. * fm10k_configure_rx_ring - Configure Rx ring after Reset
  488. * @interface: board private structure
  489. * @ring: structure containing ring specific data
  490. *
  491. * Configure the Rx descriptor ring after a reset.
  492. **/
  493. static void fm10k_configure_rx_ring(struct fm10k_intfc *interface,
  494. struct fm10k_ring *ring)
  495. {
  496. u64 rdba = ring->dma;
  497. struct fm10k_hw *hw = &interface->hw;
  498. u32 size = ring->count * sizeof(union fm10k_rx_desc);
  499. u32 rxqctl = FM10K_RXQCTL_ENABLE | FM10K_RXQCTL_PF;
  500. u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
  501. u32 srrctl = FM10K_SRRCTL_BUFFER_CHAINING_EN;
  502. u32 rxint = FM10K_INT_MAP_DISABLE;
  503. u8 rx_pause = interface->rx_pause;
  504. u8 reg_idx = ring->reg_idx;
  505. /* disable queue to avoid issues while updating state */
  506. fm10k_write_reg(hw, FM10K_RXQCTL(reg_idx), 0);
  507. fm10k_write_flush(hw);
  508. /* possible poll here to verify ring resources have been cleaned */
  509. /* set location and size for descriptor ring */
  510. fm10k_write_reg(hw, FM10K_RDBAL(reg_idx), rdba & DMA_BIT_MASK(32));
  511. fm10k_write_reg(hw, FM10K_RDBAH(reg_idx), rdba >> 32);
  512. fm10k_write_reg(hw, FM10K_RDLEN(reg_idx), size);
  513. /* reset head and tail pointers */
  514. fm10k_write_reg(hw, FM10K_RDH(reg_idx), 0);
  515. fm10k_write_reg(hw, FM10K_RDT(reg_idx), 0);
  516. /* store tail pointer */
  517. ring->tail = &interface->uc_addr[FM10K_RDT(reg_idx)];
  518. /* reset ntu and ntc to place SW in sync with hardwdare */
  519. ring->next_to_clean = 0;
  520. ring->next_to_use = 0;
  521. ring->next_to_alloc = 0;
  522. /* Configure the Rx buffer size for one buff without split */
  523. srrctl |= FM10K_RX_BUFSZ >> FM10K_SRRCTL_BSIZEPKT_SHIFT;
  524. /* Configure the Rx ring to suppress loopback packets */
  525. srrctl |= FM10K_SRRCTL_LOOPBACK_SUPPRESS;
  526. fm10k_write_reg(hw, FM10K_SRRCTL(reg_idx), srrctl);
  527. /* Enable drop on empty */
  528. #ifdef CONFIG_DCB
  529. if (interface->pfc_en)
  530. rx_pause = interface->pfc_en;
  531. #endif
  532. if (!(rx_pause & (1 << ring->qos_pc)))
  533. rxdctl |= FM10K_RXDCTL_DROP_ON_EMPTY;
  534. fm10k_write_reg(hw, FM10K_RXDCTL(reg_idx), rxdctl);
  535. /* assign default VLAN to queue */
  536. ring->vid = hw->mac.default_vid;
  537. /* Map interrupt */
  538. if (ring->q_vector) {
  539. rxint = ring->q_vector->v_idx + NON_Q_VECTORS(hw);
  540. rxint |= FM10K_INT_MAP_TIMER1;
  541. }
  542. fm10k_write_reg(hw, FM10K_RXINT(reg_idx), rxint);
  543. /* enable queue */
  544. fm10k_write_reg(hw, FM10K_RXQCTL(reg_idx), rxqctl);
  545. /* place buffers on ring for receive data */
  546. fm10k_alloc_rx_buffers(ring, fm10k_desc_unused(ring));
  547. }
  548. /**
  549. * fm10k_update_rx_drop_en - Configures the drop enable bits for Rx rings
  550. * @interface: board private structure
  551. *
  552. * Configure the drop enable bits for the Rx rings.
  553. **/
  554. void fm10k_update_rx_drop_en(struct fm10k_intfc *interface)
  555. {
  556. struct fm10k_hw *hw = &interface->hw;
  557. u8 rx_pause = interface->rx_pause;
  558. int i;
  559. #ifdef CONFIG_DCB
  560. if (interface->pfc_en)
  561. rx_pause = interface->pfc_en;
  562. #endif
  563. for (i = 0; i < interface->num_rx_queues; i++) {
  564. struct fm10k_ring *ring = interface->rx_ring[i];
  565. u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
  566. u8 reg_idx = ring->reg_idx;
  567. if (!(rx_pause & (1 << ring->qos_pc)))
  568. rxdctl |= FM10K_RXDCTL_DROP_ON_EMPTY;
  569. fm10k_write_reg(hw, FM10K_RXDCTL(reg_idx), rxdctl);
  570. }
  571. }
  572. /**
  573. * fm10k_configure_dglort - Configure Receive DGLORT after reset
  574. * @interface: board private structure
  575. *
  576. * Configure the DGLORT description and RSS tables.
  577. **/
  578. static void fm10k_configure_dglort(struct fm10k_intfc *interface)
  579. {
  580. struct fm10k_dglort_cfg dglort = { 0 };
  581. struct fm10k_hw *hw = &interface->hw;
  582. int i;
  583. u32 mrqc;
  584. /* Fill out hash function seeds */
  585. for (i = 0; i < FM10K_RSSRK_SIZE; i++)
  586. fm10k_write_reg(hw, FM10K_RSSRK(0, i), interface->rssrk[i]);
  587. /* Write RETA table to hardware */
  588. for (i = 0; i < FM10K_RETA_SIZE; i++)
  589. fm10k_write_reg(hw, FM10K_RETA(0, i), interface->reta[i]);
  590. /* Generate RSS hash based on packet types, TCP/UDP
  591. * port numbers and/or IPv4/v6 src and dst addresses
  592. */
  593. mrqc = FM10K_MRQC_IPV4 |
  594. FM10K_MRQC_TCP_IPV4 |
  595. FM10K_MRQC_IPV6 |
  596. FM10K_MRQC_TCP_IPV6;
  597. if (interface->flags & FM10K_FLAG_RSS_FIELD_IPV4_UDP)
  598. mrqc |= FM10K_MRQC_UDP_IPV4;
  599. if (interface->flags & FM10K_FLAG_RSS_FIELD_IPV6_UDP)
  600. mrqc |= FM10K_MRQC_UDP_IPV6;
  601. fm10k_write_reg(hw, FM10K_MRQC(0), mrqc);
  602. /* configure default DGLORT mapping for RSS/DCB */
  603. dglort.inner_rss = 1;
  604. dglort.rss_l = fls(interface->ring_feature[RING_F_RSS].mask);
  605. dglort.pc_l = fls(interface->ring_feature[RING_F_QOS].mask);
  606. hw->mac.ops.configure_dglort_map(hw, &dglort);
  607. /* assign GLORT per queue for queue mapped testing */
  608. if (interface->glort_count > 64) {
  609. memset(&dglort, 0, sizeof(dglort));
  610. dglort.inner_rss = 1;
  611. dglort.glort = interface->glort + 64;
  612. dglort.idx = fm10k_dglort_pf_queue;
  613. dglort.queue_l = fls(interface->num_rx_queues - 1);
  614. hw->mac.ops.configure_dglort_map(hw, &dglort);
  615. }
  616. /* assign glort value for RSS/DCB specific to this interface */
  617. memset(&dglort, 0, sizeof(dglort));
  618. dglort.inner_rss = 1;
  619. dglort.glort = interface->glort;
  620. dglort.rss_l = fls(interface->ring_feature[RING_F_RSS].mask);
  621. dglort.pc_l = fls(interface->ring_feature[RING_F_QOS].mask);
  622. /* configure DGLORT mapping for RSS/DCB */
  623. dglort.idx = fm10k_dglort_pf_rss;
  624. if (interface->l2_accel)
  625. dglort.shared_l = fls(interface->l2_accel->size);
  626. hw->mac.ops.configure_dglort_map(hw, &dglort);
  627. }
  628. /**
  629. * fm10k_configure_rx - Configure Receive Unit after Reset
  630. * @interface: board private structure
  631. *
  632. * Configure the Rx unit of the MAC after a reset.
  633. **/
  634. static void fm10k_configure_rx(struct fm10k_intfc *interface)
  635. {
  636. int i;
  637. /* Configure SWPRI to PC map */
  638. fm10k_configure_swpri_map(interface);
  639. /* Configure RSS and DGLORT map */
  640. fm10k_configure_dglort(interface);
  641. /* Setup the HW Rx Head and Tail descriptor pointers */
  642. for (i = 0; i < interface->num_rx_queues; i++)
  643. fm10k_configure_rx_ring(interface, interface->rx_ring[i]);
  644. /* possible poll here to verify that Rx rings are now enabled */
  645. }
  646. static void fm10k_napi_enable_all(struct fm10k_intfc *interface)
  647. {
  648. struct fm10k_q_vector *q_vector;
  649. int q_idx;
  650. for (q_idx = 0; q_idx < interface->num_q_vectors; q_idx++) {
  651. q_vector = interface->q_vector[q_idx];
  652. napi_enable(&q_vector->napi);
  653. }
  654. }
  655. static irqreturn_t fm10k_msix_clean_rings(int __always_unused irq, void *data)
  656. {
  657. struct fm10k_q_vector *q_vector = data;
  658. if (q_vector->rx.count || q_vector->tx.count)
  659. napi_schedule(&q_vector->napi);
  660. return IRQ_HANDLED;
  661. }
  662. static irqreturn_t fm10k_msix_mbx_vf(int __always_unused irq, void *data)
  663. {
  664. struct fm10k_intfc *interface = data;
  665. struct fm10k_hw *hw = &interface->hw;
  666. struct fm10k_mbx_info *mbx = &hw->mbx;
  667. /* re-enable mailbox interrupt and indicate 20us delay */
  668. fm10k_write_reg(hw, FM10K_VFITR(FM10K_MBX_VECTOR),
  669. FM10K_ITR_ENABLE | FM10K_MBX_INT_DELAY);
  670. /* service upstream mailbox */
  671. if (fm10k_mbx_trylock(interface)) {
  672. mbx->ops.process(hw, mbx);
  673. fm10k_mbx_unlock(interface);
  674. }
  675. hw->mac.get_host_state = 1;
  676. fm10k_service_event_schedule(interface);
  677. return IRQ_HANDLED;
  678. }
  679. #ifdef CONFIG_NET_POLL_CONTROLLER
  680. /**
  681. * fm10k_netpoll - A Polling 'interrupt' handler
  682. * @netdev: network interface device structure
  683. *
  684. * This is used by netconsole to send skbs without having to re-enable
  685. * interrupts. It's not called while the normal interrupt routine is executing.
  686. **/
  687. void fm10k_netpoll(struct net_device *netdev)
  688. {
  689. struct fm10k_intfc *interface = netdev_priv(netdev);
  690. int i;
  691. /* if interface is down do nothing */
  692. if (test_bit(__FM10K_DOWN, &interface->state))
  693. return;
  694. for (i = 0; i < interface->num_q_vectors; i++)
  695. fm10k_msix_clean_rings(0, interface->q_vector[i]);
  696. }
  697. #endif
  698. #define FM10K_ERR_MSG(type) case (type): error = #type; break
  699. static void fm10k_print_fault(struct fm10k_intfc *interface, int type,
  700. struct fm10k_fault *fault)
  701. {
  702. struct pci_dev *pdev = interface->pdev;
  703. char *error;
  704. switch (type) {
  705. case FM10K_PCA_FAULT:
  706. switch (fault->type) {
  707. default:
  708. error = "Unknown PCA error";
  709. break;
  710. FM10K_ERR_MSG(PCA_NO_FAULT);
  711. FM10K_ERR_MSG(PCA_UNMAPPED_ADDR);
  712. FM10K_ERR_MSG(PCA_BAD_QACCESS_PF);
  713. FM10K_ERR_MSG(PCA_BAD_QACCESS_VF);
  714. FM10K_ERR_MSG(PCA_MALICIOUS_REQ);
  715. FM10K_ERR_MSG(PCA_POISONED_TLP);
  716. FM10K_ERR_MSG(PCA_TLP_ABORT);
  717. }
  718. break;
  719. case FM10K_THI_FAULT:
  720. switch (fault->type) {
  721. default:
  722. error = "Unknown THI error";
  723. break;
  724. FM10K_ERR_MSG(THI_NO_FAULT);
  725. FM10K_ERR_MSG(THI_MAL_DIS_Q_FAULT);
  726. }
  727. break;
  728. case FM10K_FUM_FAULT:
  729. switch (fault->type) {
  730. default:
  731. error = "Unknown FUM error";
  732. break;
  733. FM10K_ERR_MSG(FUM_NO_FAULT);
  734. FM10K_ERR_MSG(FUM_UNMAPPED_ADDR);
  735. FM10K_ERR_MSG(FUM_BAD_VF_QACCESS);
  736. FM10K_ERR_MSG(FUM_ADD_DECODE_ERR);
  737. FM10K_ERR_MSG(FUM_RO_ERROR);
  738. FM10K_ERR_MSG(FUM_QPRC_CRC_ERROR);
  739. FM10K_ERR_MSG(FUM_CSR_TIMEOUT);
  740. FM10K_ERR_MSG(FUM_INVALID_TYPE);
  741. FM10K_ERR_MSG(FUM_INVALID_LENGTH);
  742. FM10K_ERR_MSG(FUM_INVALID_BE);
  743. FM10K_ERR_MSG(FUM_INVALID_ALIGN);
  744. }
  745. break;
  746. default:
  747. error = "Undocumented fault";
  748. break;
  749. }
  750. dev_warn(&pdev->dev,
  751. "%s Address: 0x%llx SpecInfo: 0x%x Func: %02x.%0x\n",
  752. error, fault->address, fault->specinfo,
  753. PCI_SLOT(fault->func), PCI_FUNC(fault->func));
  754. }
  755. static void fm10k_report_fault(struct fm10k_intfc *interface, u32 eicr)
  756. {
  757. struct fm10k_hw *hw = &interface->hw;
  758. struct fm10k_fault fault = { 0 };
  759. int type, err;
  760. for (eicr &= FM10K_EICR_FAULT_MASK, type = FM10K_PCA_FAULT;
  761. eicr;
  762. eicr >>= 1, type += FM10K_FAULT_SIZE) {
  763. /* only check if there is an error reported */
  764. if (!(eicr & 0x1))
  765. continue;
  766. /* retrieve fault info */
  767. err = hw->mac.ops.get_fault(hw, type, &fault);
  768. if (err) {
  769. dev_err(&interface->pdev->dev,
  770. "error reading fault\n");
  771. continue;
  772. }
  773. fm10k_print_fault(interface, type, &fault);
  774. }
  775. }
  776. static void fm10k_reset_drop_on_empty(struct fm10k_intfc *interface, u32 eicr)
  777. {
  778. struct fm10k_hw *hw = &interface->hw;
  779. const u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
  780. u32 maxholdq;
  781. int q;
  782. if (!(eicr & FM10K_EICR_MAXHOLDTIME))
  783. return;
  784. maxholdq = fm10k_read_reg(hw, FM10K_MAXHOLDQ(7));
  785. if (maxholdq)
  786. fm10k_write_reg(hw, FM10K_MAXHOLDQ(7), maxholdq);
  787. for (q = 255;;) {
  788. if (maxholdq & (1 << 31)) {
  789. if (q < FM10K_MAX_QUEUES_PF) {
  790. interface->rx_overrun_pf++;
  791. fm10k_write_reg(hw, FM10K_RXDCTL(q), rxdctl);
  792. } else {
  793. interface->rx_overrun_vf++;
  794. }
  795. }
  796. maxholdq *= 2;
  797. if (!maxholdq)
  798. q &= ~(32 - 1);
  799. if (!q)
  800. break;
  801. if (q-- % 32)
  802. continue;
  803. maxholdq = fm10k_read_reg(hw, FM10K_MAXHOLDQ(q / 32));
  804. if (maxholdq)
  805. fm10k_write_reg(hw, FM10K_MAXHOLDQ(q / 32), maxholdq);
  806. }
  807. }
  808. static irqreturn_t fm10k_msix_mbx_pf(int __always_unused irq, void *data)
  809. {
  810. struct fm10k_intfc *interface = data;
  811. struct fm10k_hw *hw = &interface->hw;
  812. struct fm10k_mbx_info *mbx = &hw->mbx;
  813. u32 eicr;
  814. /* unmask any set bits related to this interrupt */
  815. eicr = fm10k_read_reg(hw, FM10K_EICR);
  816. fm10k_write_reg(hw, FM10K_EICR, eicr & (FM10K_EICR_MAILBOX |
  817. FM10K_EICR_SWITCHREADY |
  818. FM10K_EICR_SWITCHNOTREADY));
  819. /* report any faults found to the message log */
  820. fm10k_report_fault(interface, eicr);
  821. /* reset any queues disabled due to receiver overrun */
  822. fm10k_reset_drop_on_empty(interface, eicr);
  823. /* service mailboxes */
  824. if (fm10k_mbx_trylock(interface)) {
  825. mbx->ops.process(hw, mbx);
  826. /* handle VFLRE events */
  827. fm10k_iov_event(interface);
  828. fm10k_mbx_unlock(interface);
  829. }
  830. /* if switch toggled state we should reset GLORTs */
  831. if (eicr & FM10K_EICR_SWITCHNOTREADY) {
  832. /* force link down for at least 4 seconds */
  833. interface->link_down_event = jiffies + (4 * HZ);
  834. set_bit(__FM10K_LINK_DOWN, &interface->state);
  835. /* reset dglort_map back to no config */
  836. hw->mac.dglort_map = FM10K_DGLORTMAP_NONE;
  837. }
  838. /* we should validate host state after interrupt event */
  839. hw->mac.get_host_state = 1;
  840. /* validate host state, and handle VF mailboxes in the service task */
  841. fm10k_service_event_schedule(interface);
  842. /* re-enable mailbox interrupt and indicate 20us delay */
  843. fm10k_write_reg(hw, FM10K_ITR(FM10K_MBX_VECTOR),
  844. FM10K_ITR_ENABLE | FM10K_MBX_INT_DELAY);
  845. return IRQ_HANDLED;
  846. }
  847. void fm10k_mbx_free_irq(struct fm10k_intfc *interface)
  848. {
  849. struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
  850. struct fm10k_hw *hw = &interface->hw;
  851. int itr_reg;
  852. /* disconnect the mailbox */
  853. hw->mbx.ops.disconnect(hw, &hw->mbx);
  854. /* disable Mailbox cause */
  855. if (hw->mac.type == fm10k_mac_pf) {
  856. fm10k_write_reg(hw, FM10K_EIMR,
  857. FM10K_EIMR_DISABLE(PCA_FAULT) |
  858. FM10K_EIMR_DISABLE(FUM_FAULT) |
  859. FM10K_EIMR_DISABLE(MAILBOX) |
  860. FM10K_EIMR_DISABLE(SWITCHREADY) |
  861. FM10K_EIMR_DISABLE(SWITCHNOTREADY) |
  862. FM10K_EIMR_DISABLE(SRAMERROR) |
  863. FM10K_EIMR_DISABLE(VFLR) |
  864. FM10K_EIMR_DISABLE(MAXHOLDTIME));
  865. itr_reg = FM10K_ITR(FM10K_MBX_VECTOR);
  866. } else {
  867. itr_reg = FM10K_VFITR(FM10K_MBX_VECTOR);
  868. }
  869. fm10k_write_reg(hw, itr_reg, FM10K_ITR_MASK_SET);
  870. free_irq(entry->vector, interface);
  871. }
  872. static s32 fm10k_mbx_mac_addr(struct fm10k_hw *hw, u32 **results,
  873. struct fm10k_mbx_info *mbx)
  874. {
  875. bool vlan_override = hw->mac.vlan_override;
  876. u16 default_vid = hw->mac.default_vid;
  877. struct fm10k_intfc *interface;
  878. s32 err;
  879. err = fm10k_msg_mac_vlan_vf(hw, results, mbx);
  880. if (err)
  881. return err;
  882. interface = container_of(hw, struct fm10k_intfc, hw);
  883. /* MAC was changed so we need reset */
  884. if (is_valid_ether_addr(hw->mac.perm_addr) &&
  885. memcmp(hw->mac.perm_addr, hw->mac.addr, ETH_ALEN))
  886. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  887. /* VLAN override was changed, or default VLAN changed */
  888. if ((vlan_override != hw->mac.vlan_override) ||
  889. (default_vid != hw->mac.default_vid))
  890. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  891. return 0;
  892. }
  893. static s32 fm10k_1588_msg_vf(struct fm10k_hw *hw, u32 **results,
  894. struct fm10k_mbx_info __always_unused *mbx)
  895. {
  896. struct fm10k_intfc *interface;
  897. u64 timestamp;
  898. s32 err;
  899. err = fm10k_tlv_attr_get_u64(results[FM10K_1588_MSG_TIMESTAMP],
  900. &timestamp);
  901. if (err)
  902. return err;
  903. interface = container_of(hw, struct fm10k_intfc, hw);
  904. fm10k_ts_tx_hwtstamp(interface, 0, timestamp);
  905. return 0;
  906. }
  907. /* generic error handler for mailbox issues */
  908. static s32 fm10k_mbx_error(struct fm10k_hw *hw, u32 **results,
  909. struct fm10k_mbx_info __always_unused *mbx)
  910. {
  911. struct fm10k_intfc *interface;
  912. struct pci_dev *pdev;
  913. interface = container_of(hw, struct fm10k_intfc, hw);
  914. pdev = interface->pdev;
  915. dev_err(&pdev->dev, "Unknown message ID %u\n",
  916. **results & FM10K_TLV_ID_MASK);
  917. return 0;
  918. }
  919. static const struct fm10k_msg_data vf_mbx_data[] = {
  920. FM10K_TLV_MSG_TEST_HANDLER(fm10k_tlv_msg_test),
  921. FM10K_VF_MSG_MAC_VLAN_HANDLER(fm10k_mbx_mac_addr),
  922. FM10K_VF_MSG_LPORT_STATE_HANDLER(fm10k_msg_lport_state_vf),
  923. FM10K_VF_MSG_1588_HANDLER(fm10k_1588_msg_vf),
  924. FM10K_TLV_MSG_ERROR_HANDLER(fm10k_mbx_error),
  925. };
  926. static int fm10k_mbx_request_irq_vf(struct fm10k_intfc *interface)
  927. {
  928. struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
  929. struct net_device *dev = interface->netdev;
  930. struct fm10k_hw *hw = &interface->hw;
  931. int err;
  932. /* Use timer0 for interrupt moderation on the mailbox */
  933. u32 itr = FM10K_INT_MAP_TIMER0 | entry->entry;
  934. /* register mailbox handlers */
  935. err = hw->mbx.ops.register_handlers(&hw->mbx, vf_mbx_data);
  936. if (err)
  937. return err;
  938. /* request the IRQ */
  939. err = request_irq(entry->vector, fm10k_msix_mbx_vf, 0,
  940. dev->name, interface);
  941. if (err) {
  942. netif_err(interface, probe, dev,
  943. "request_irq for msix_mbx failed: %d\n", err);
  944. return err;
  945. }
  946. /* map all of the interrupt sources */
  947. fm10k_write_reg(hw, FM10K_VFINT_MAP, itr);
  948. /* enable interrupt */
  949. fm10k_write_reg(hw, FM10K_VFITR(entry->entry), FM10K_ITR_ENABLE);
  950. return 0;
  951. }
  952. static s32 fm10k_lport_map(struct fm10k_hw *hw, u32 **results,
  953. struct fm10k_mbx_info *mbx)
  954. {
  955. struct fm10k_intfc *interface;
  956. u32 dglort_map = hw->mac.dglort_map;
  957. s32 err;
  958. err = fm10k_msg_lport_map_pf(hw, results, mbx);
  959. if (err)
  960. return err;
  961. interface = container_of(hw, struct fm10k_intfc, hw);
  962. /* we need to reset if port count was just updated */
  963. if (dglort_map != hw->mac.dglort_map)
  964. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  965. return 0;
  966. }
  967. static s32 fm10k_update_pvid(struct fm10k_hw *hw, u32 **results,
  968. struct fm10k_mbx_info __always_unused *mbx)
  969. {
  970. struct fm10k_intfc *interface;
  971. u16 glort, pvid;
  972. u32 pvid_update;
  973. s32 err;
  974. err = fm10k_tlv_attr_get_u32(results[FM10K_PF_ATTR_ID_UPDATE_PVID],
  975. &pvid_update);
  976. if (err)
  977. return err;
  978. /* extract values from the pvid update */
  979. glort = FM10K_MSG_HDR_FIELD_GET(pvid_update, UPDATE_PVID_GLORT);
  980. pvid = FM10K_MSG_HDR_FIELD_GET(pvid_update, UPDATE_PVID_PVID);
  981. /* if glort is not valid return error */
  982. if (!fm10k_glort_valid_pf(hw, glort))
  983. return FM10K_ERR_PARAM;
  984. /* verify VID is valid */
  985. if (pvid >= FM10K_VLAN_TABLE_VID_MAX)
  986. return FM10K_ERR_PARAM;
  987. interface = container_of(hw, struct fm10k_intfc, hw);
  988. /* check to see if this belongs to one of the VFs */
  989. err = fm10k_iov_update_pvid(interface, glort, pvid);
  990. if (!err)
  991. return 0;
  992. /* we need to reset if default VLAN was just updated */
  993. if (pvid != hw->mac.default_vid)
  994. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  995. hw->mac.default_vid = pvid;
  996. return 0;
  997. }
  998. static s32 fm10k_1588_msg_pf(struct fm10k_hw *hw, u32 **results,
  999. struct fm10k_mbx_info __always_unused *mbx)
  1000. {
  1001. struct fm10k_swapi_1588_timestamp timestamp;
  1002. struct fm10k_iov_data *iov_data;
  1003. struct fm10k_intfc *interface;
  1004. u16 sglort, vf_idx;
  1005. s32 err;
  1006. err = fm10k_tlv_attr_get_le_struct(
  1007. results[FM10K_PF_ATTR_ID_1588_TIMESTAMP],
  1008. &timestamp, sizeof(timestamp));
  1009. if (err)
  1010. return err;
  1011. interface = container_of(hw, struct fm10k_intfc, hw);
  1012. if (timestamp.dglort) {
  1013. fm10k_ts_tx_hwtstamp(interface, timestamp.dglort,
  1014. le64_to_cpu(timestamp.egress));
  1015. return 0;
  1016. }
  1017. /* either dglort or sglort must be set */
  1018. if (!timestamp.sglort)
  1019. return FM10K_ERR_PARAM;
  1020. /* verify GLORT is at least one of the ones we own */
  1021. sglort = le16_to_cpu(timestamp.sglort);
  1022. if (!fm10k_glort_valid_pf(hw, sglort))
  1023. return FM10K_ERR_PARAM;
  1024. if (sglort == interface->glort) {
  1025. fm10k_ts_tx_hwtstamp(interface, 0,
  1026. le64_to_cpu(timestamp.ingress));
  1027. return 0;
  1028. }
  1029. /* if there is no iov_data then there is no mailboxes to process */
  1030. if (!ACCESS_ONCE(interface->iov_data))
  1031. return FM10K_ERR_PARAM;
  1032. rcu_read_lock();
  1033. /* notify VF if this timestamp belongs to it */
  1034. iov_data = interface->iov_data;
  1035. vf_idx = (hw->mac.dglort_map & FM10K_DGLORTMAP_NONE) - sglort;
  1036. if (!iov_data || vf_idx >= iov_data->num_vfs) {
  1037. err = FM10K_ERR_PARAM;
  1038. goto err_unlock;
  1039. }
  1040. err = hw->iov.ops.report_timestamp(hw, &iov_data->vf_info[vf_idx],
  1041. le64_to_cpu(timestamp.ingress));
  1042. err_unlock:
  1043. rcu_read_unlock();
  1044. return err;
  1045. }
  1046. static const struct fm10k_msg_data pf_mbx_data[] = {
  1047. FM10K_PF_MSG_ERR_HANDLER(XCAST_MODES, fm10k_msg_err_pf),
  1048. FM10K_PF_MSG_ERR_HANDLER(UPDATE_MAC_FWD_RULE, fm10k_msg_err_pf),
  1049. FM10K_PF_MSG_LPORT_MAP_HANDLER(fm10k_lport_map),
  1050. FM10K_PF_MSG_ERR_HANDLER(LPORT_CREATE, fm10k_msg_err_pf),
  1051. FM10K_PF_MSG_ERR_HANDLER(LPORT_DELETE, fm10k_msg_err_pf),
  1052. FM10K_PF_MSG_UPDATE_PVID_HANDLER(fm10k_update_pvid),
  1053. FM10K_PF_MSG_1588_TIMESTAMP_HANDLER(fm10k_1588_msg_pf),
  1054. FM10K_TLV_MSG_ERROR_HANDLER(fm10k_mbx_error),
  1055. };
  1056. static int fm10k_mbx_request_irq_pf(struct fm10k_intfc *interface)
  1057. {
  1058. struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
  1059. struct net_device *dev = interface->netdev;
  1060. struct fm10k_hw *hw = &interface->hw;
  1061. int err;
  1062. /* Use timer0 for interrupt moderation on the mailbox */
  1063. u32 mbx_itr = FM10K_INT_MAP_TIMER0 | entry->entry;
  1064. u32 other_itr = FM10K_INT_MAP_IMMEDIATE | entry->entry;
  1065. /* register mailbox handlers */
  1066. err = hw->mbx.ops.register_handlers(&hw->mbx, pf_mbx_data);
  1067. if (err)
  1068. return err;
  1069. /* request the IRQ */
  1070. err = request_irq(entry->vector, fm10k_msix_mbx_pf, 0,
  1071. dev->name, interface);
  1072. if (err) {
  1073. netif_err(interface, probe, dev,
  1074. "request_irq for msix_mbx failed: %d\n", err);
  1075. return err;
  1076. }
  1077. /* Enable interrupts w/ no moderation for "other" interrupts */
  1078. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_PCIeFault), other_itr);
  1079. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_SwitchUpDown), other_itr);
  1080. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_SRAM), other_itr);
  1081. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_MaxHoldTime), other_itr);
  1082. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_VFLR), other_itr);
  1083. /* Enable interrupts w/ moderation for mailbox */
  1084. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_Mailbox), mbx_itr);
  1085. /* Enable individual interrupt causes */
  1086. fm10k_write_reg(hw, FM10K_EIMR, FM10K_EIMR_ENABLE(PCA_FAULT) |
  1087. FM10K_EIMR_ENABLE(FUM_FAULT) |
  1088. FM10K_EIMR_ENABLE(MAILBOX) |
  1089. FM10K_EIMR_ENABLE(SWITCHREADY) |
  1090. FM10K_EIMR_ENABLE(SWITCHNOTREADY) |
  1091. FM10K_EIMR_ENABLE(SRAMERROR) |
  1092. FM10K_EIMR_ENABLE(VFLR) |
  1093. FM10K_EIMR_ENABLE(MAXHOLDTIME));
  1094. /* enable interrupt */
  1095. fm10k_write_reg(hw, FM10K_ITR(entry->entry), FM10K_ITR_ENABLE);
  1096. return 0;
  1097. }
  1098. int fm10k_mbx_request_irq(struct fm10k_intfc *interface)
  1099. {
  1100. struct fm10k_hw *hw = &interface->hw;
  1101. int err;
  1102. /* enable Mailbox cause */
  1103. if (hw->mac.type == fm10k_mac_pf)
  1104. err = fm10k_mbx_request_irq_pf(interface);
  1105. else
  1106. err = fm10k_mbx_request_irq_vf(interface);
  1107. /* connect mailbox */
  1108. if (!err)
  1109. err = hw->mbx.ops.connect(hw, &hw->mbx);
  1110. return err;
  1111. }
  1112. /**
  1113. * fm10k_qv_free_irq - release interrupts associated with queue vectors
  1114. * @interface: board private structure
  1115. *
  1116. * Release all interrupts associated with this interface
  1117. **/
  1118. void fm10k_qv_free_irq(struct fm10k_intfc *interface)
  1119. {
  1120. int vector = interface->num_q_vectors;
  1121. struct fm10k_hw *hw = &interface->hw;
  1122. struct msix_entry *entry;
  1123. entry = &interface->msix_entries[NON_Q_VECTORS(hw) + vector];
  1124. while (vector) {
  1125. struct fm10k_q_vector *q_vector;
  1126. vector--;
  1127. entry--;
  1128. q_vector = interface->q_vector[vector];
  1129. if (!q_vector->tx.count && !q_vector->rx.count)
  1130. continue;
  1131. /* disable interrupts */
  1132. writel(FM10K_ITR_MASK_SET, q_vector->itr);
  1133. free_irq(entry->vector, q_vector);
  1134. }
  1135. }
  1136. /**
  1137. * fm10k_qv_request_irq - initialize interrupts for queue vectors
  1138. * @interface: board private structure
  1139. *
  1140. * Attempts to configure interrupts using the best available
  1141. * capabilities of the hardware and kernel.
  1142. **/
  1143. int fm10k_qv_request_irq(struct fm10k_intfc *interface)
  1144. {
  1145. struct net_device *dev = interface->netdev;
  1146. struct fm10k_hw *hw = &interface->hw;
  1147. struct msix_entry *entry;
  1148. int ri = 0, ti = 0;
  1149. int vector, err;
  1150. entry = &interface->msix_entries[NON_Q_VECTORS(hw)];
  1151. for (vector = 0; vector < interface->num_q_vectors; vector++) {
  1152. struct fm10k_q_vector *q_vector = interface->q_vector[vector];
  1153. /* name the vector */
  1154. if (q_vector->tx.count && q_vector->rx.count) {
  1155. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  1156. "%s-TxRx-%d", dev->name, ri++);
  1157. ti++;
  1158. } else if (q_vector->rx.count) {
  1159. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  1160. "%s-rx-%d", dev->name, ri++);
  1161. } else if (q_vector->tx.count) {
  1162. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  1163. "%s-tx-%d", dev->name, ti++);
  1164. } else {
  1165. /* skip this unused q_vector */
  1166. continue;
  1167. }
  1168. /* Assign ITR register to q_vector */
  1169. q_vector->itr = (hw->mac.type == fm10k_mac_pf) ?
  1170. &interface->uc_addr[FM10K_ITR(entry->entry)] :
  1171. &interface->uc_addr[FM10K_VFITR(entry->entry)];
  1172. /* request the IRQ */
  1173. err = request_irq(entry->vector, &fm10k_msix_clean_rings, 0,
  1174. q_vector->name, q_vector);
  1175. if (err) {
  1176. netif_err(interface, probe, dev,
  1177. "request_irq failed for MSIX interrupt Error: %d\n",
  1178. err);
  1179. goto err_out;
  1180. }
  1181. /* Enable q_vector */
  1182. writel(FM10K_ITR_ENABLE, q_vector->itr);
  1183. entry++;
  1184. }
  1185. return 0;
  1186. err_out:
  1187. /* wind through the ring freeing all entries and vectors */
  1188. while (vector) {
  1189. struct fm10k_q_vector *q_vector;
  1190. entry--;
  1191. vector--;
  1192. q_vector = interface->q_vector[vector];
  1193. if (!q_vector->tx.count && !q_vector->rx.count)
  1194. continue;
  1195. /* disable interrupts */
  1196. writel(FM10K_ITR_MASK_SET, q_vector->itr);
  1197. free_irq(entry->vector, q_vector);
  1198. }
  1199. return err;
  1200. }
  1201. void fm10k_up(struct fm10k_intfc *interface)
  1202. {
  1203. struct fm10k_hw *hw = &interface->hw;
  1204. /* Enable Tx/Rx DMA */
  1205. hw->mac.ops.start_hw(hw);
  1206. /* configure Tx descriptor rings */
  1207. fm10k_configure_tx(interface);
  1208. /* configure Rx descriptor rings */
  1209. fm10k_configure_rx(interface);
  1210. /* configure interrupts */
  1211. hw->mac.ops.update_int_moderator(hw);
  1212. /* clear down bit to indicate we are ready to go */
  1213. clear_bit(__FM10K_DOWN, &interface->state);
  1214. /* enable polling cleanups */
  1215. fm10k_napi_enable_all(interface);
  1216. /* re-establish Rx filters */
  1217. fm10k_restore_rx_state(interface);
  1218. /* enable transmits */
  1219. netif_tx_start_all_queues(interface->netdev);
  1220. /* kick off the service timer now */
  1221. hw->mac.get_host_state = 1;
  1222. mod_timer(&interface->service_timer, jiffies);
  1223. }
  1224. static void fm10k_napi_disable_all(struct fm10k_intfc *interface)
  1225. {
  1226. struct fm10k_q_vector *q_vector;
  1227. int q_idx;
  1228. for (q_idx = 0; q_idx < interface->num_q_vectors; q_idx++) {
  1229. q_vector = interface->q_vector[q_idx];
  1230. napi_disable(&q_vector->napi);
  1231. }
  1232. }
  1233. void fm10k_down(struct fm10k_intfc *interface)
  1234. {
  1235. struct net_device *netdev = interface->netdev;
  1236. struct fm10k_hw *hw = &interface->hw;
  1237. /* signal that we are down to the interrupt handler and service task */
  1238. set_bit(__FM10K_DOWN, &interface->state);
  1239. /* call carrier off first to avoid false dev_watchdog timeouts */
  1240. netif_carrier_off(netdev);
  1241. /* disable transmits */
  1242. netif_tx_stop_all_queues(netdev);
  1243. netif_tx_disable(netdev);
  1244. /* reset Rx filters */
  1245. fm10k_reset_rx_state(interface);
  1246. /* allow 10ms for device to quiesce */
  1247. usleep_range(10000, 20000);
  1248. /* disable polling routines */
  1249. fm10k_napi_disable_all(interface);
  1250. /* capture stats one last time before stopping interface */
  1251. fm10k_update_stats(interface);
  1252. /* Disable DMA engine for Tx/Rx */
  1253. hw->mac.ops.stop_hw(hw);
  1254. /* free any buffers still on the rings */
  1255. fm10k_clean_all_tx_rings(interface);
  1256. }
  1257. /**
  1258. * fm10k_sw_init - Initialize general software structures
  1259. * @interface: host interface private structure to initialize
  1260. *
  1261. * fm10k_sw_init initializes the interface private data structure.
  1262. * Fields are initialized based on PCI device information and
  1263. * OS network device settings (MTU size).
  1264. **/
  1265. static int fm10k_sw_init(struct fm10k_intfc *interface,
  1266. const struct pci_device_id *ent)
  1267. {
  1268. const struct fm10k_info *fi = fm10k_info_tbl[ent->driver_data];
  1269. struct fm10k_hw *hw = &interface->hw;
  1270. struct pci_dev *pdev = interface->pdev;
  1271. struct net_device *netdev = interface->netdev;
  1272. u32 rss_key[FM10K_RSSRK_SIZE];
  1273. unsigned int rss;
  1274. int err;
  1275. /* initialize back pointer */
  1276. hw->back = interface;
  1277. hw->hw_addr = interface->uc_addr;
  1278. /* PCI config space info */
  1279. hw->vendor_id = pdev->vendor;
  1280. hw->device_id = pdev->device;
  1281. hw->revision_id = pdev->revision;
  1282. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  1283. hw->subsystem_device_id = pdev->subsystem_device;
  1284. /* Setup hw api */
  1285. memcpy(&hw->mac.ops, fi->mac_ops, sizeof(hw->mac.ops));
  1286. hw->mac.type = fi->mac;
  1287. /* Setup IOV handlers */
  1288. if (fi->iov_ops)
  1289. memcpy(&hw->iov.ops, fi->iov_ops, sizeof(hw->iov.ops));
  1290. /* Set common capability flags and settings */
  1291. rss = min_t(int, FM10K_MAX_RSS_INDICES, num_online_cpus());
  1292. interface->ring_feature[RING_F_RSS].limit = rss;
  1293. fi->get_invariants(hw);
  1294. /* pick up the PCIe bus settings for reporting later */
  1295. if (hw->mac.ops.get_bus_info)
  1296. hw->mac.ops.get_bus_info(hw);
  1297. /* limit the usable DMA range */
  1298. if (hw->mac.ops.set_dma_mask)
  1299. hw->mac.ops.set_dma_mask(hw, dma_get_mask(&pdev->dev));
  1300. /* update netdev with DMA restrictions */
  1301. if (dma_get_mask(&pdev->dev) > DMA_BIT_MASK(32)) {
  1302. netdev->features |= NETIF_F_HIGHDMA;
  1303. netdev->vlan_features |= NETIF_F_HIGHDMA;
  1304. }
  1305. /* delay any future reset requests */
  1306. interface->last_reset = jiffies + (10 * HZ);
  1307. /* reset and initialize the hardware so it is in a known state */
  1308. err = hw->mac.ops.reset_hw(hw) ? : hw->mac.ops.init_hw(hw);
  1309. if (err) {
  1310. dev_err(&pdev->dev, "init_hw failed: %d\n", err);
  1311. return err;
  1312. }
  1313. /* initialize hardware statistics */
  1314. hw->mac.ops.update_hw_stats(hw, &interface->stats);
  1315. /* Set upper limit on IOV VFs that can be allocated */
  1316. pci_sriov_set_totalvfs(pdev, hw->iov.total_vfs);
  1317. /* Start with random Ethernet address */
  1318. eth_random_addr(hw->mac.addr);
  1319. /* Initialize MAC address from hardware */
  1320. err = hw->mac.ops.read_mac_addr(hw);
  1321. if (err) {
  1322. dev_warn(&pdev->dev,
  1323. "Failed to obtain MAC address defaulting to random\n");
  1324. /* tag address assignment as random */
  1325. netdev->addr_assign_type |= NET_ADDR_RANDOM;
  1326. }
  1327. memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
  1328. memcpy(netdev->perm_addr, hw->mac.addr, netdev->addr_len);
  1329. if (!is_valid_ether_addr(netdev->perm_addr)) {
  1330. dev_err(&pdev->dev, "Invalid MAC Address\n");
  1331. return -EIO;
  1332. }
  1333. /* assign BAR 4 resources for use with PTP */
  1334. if (fm10k_read_reg(hw, FM10K_CTRL) & FM10K_CTRL_BAR4_ALLOWED)
  1335. interface->sw_addr = ioremap(pci_resource_start(pdev, 4),
  1336. pci_resource_len(pdev, 4));
  1337. hw->sw_addr = interface->sw_addr;
  1338. /* Only the PF can support VXLAN and NVGRE offloads */
  1339. if (hw->mac.type != fm10k_mac_pf) {
  1340. netdev->hw_enc_features = 0;
  1341. netdev->features &= ~NETIF_F_GSO_UDP_TUNNEL;
  1342. netdev->hw_features &= ~NETIF_F_GSO_UDP_TUNNEL;
  1343. }
  1344. /* initialize DCBNL interface */
  1345. fm10k_dcbnl_set_ops(netdev);
  1346. /* Initialize service timer and service task */
  1347. set_bit(__FM10K_SERVICE_DISABLE, &interface->state);
  1348. setup_timer(&interface->service_timer, &fm10k_service_timer,
  1349. (unsigned long)interface);
  1350. INIT_WORK(&interface->service_task, fm10k_service_task);
  1351. /* kick off service timer now, even when interface is down */
  1352. mod_timer(&interface->service_timer, (HZ * 2) + jiffies);
  1353. /* Intitialize timestamp data */
  1354. fm10k_ts_init(interface);
  1355. /* set default ring sizes */
  1356. interface->tx_ring_count = FM10K_DEFAULT_TXD;
  1357. interface->rx_ring_count = FM10K_DEFAULT_RXD;
  1358. /* set default interrupt moderation */
  1359. interface->tx_itr = FM10K_ITR_10K;
  1360. interface->rx_itr = FM10K_ITR_ADAPTIVE | FM10K_ITR_20K;
  1361. /* initialize vxlan_port list */
  1362. INIT_LIST_HEAD(&interface->vxlan_port);
  1363. netdev_rss_key_fill(rss_key, sizeof(rss_key));
  1364. memcpy(interface->rssrk, rss_key, sizeof(rss_key));
  1365. /* Start off interface as being down */
  1366. set_bit(__FM10K_DOWN, &interface->state);
  1367. return 0;
  1368. }
  1369. static void fm10k_slot_warn(struct fm10k_intfc *interface)
  1370. {
  1371. struct device *dev = &interface->pdev->dev;
  1372. struct fm10k_hw *hw = &interface->hw;
  1373. if (hw->mac.ops.is_slot_appropriate(hw))
  1374. return;
  1375. dev_warn(dev,
  1376. "For optimal performance, a %s %s slot is recommended.\n",
  1377. (hw->bus_caps.width == fm10k_bus_width_pcie_x1 ? "x1" :
  1378. hw->bus_caps.width == fm10k_bus_width_pcie_x4 ? "x4" :
  1379. "x8"),
  1380. (hw->bus_caps.speed == fm10k_bus_speed_2500 ? "2.5GT/s" :
  1381. hw->bus_caps.speed == fm10k_bus_speed_5000 ? "5.0GT/s" :
  1382. "8.0GT/s"));
  1383. dev_warn(dev,
  1384. "A slot with more lanes and/or higher speed is suggested.\n");
  1385. }
  1386. /**
  1387. * fm10k_probe - Device Initialization Routine
  1388. * @pdev: PCI device information struct
  1389. * @ent: entry in fm10k_pci_tbl
  1390. *
  1391. * Returns 0 on success, negative on failure
  1392. *
  1393. * fm10k_probe initializes an interface identified by a pci_dev structure.
  1394. * The OS initialization, configuring of the interface private structure,
  1395. * and a hardware reset occur.
  1396. **/
  1397. static int fm10k_probe(struct pci_dev *pdev,
  1398. const struct pci_device_id *ent)
  1399. {
  1400. struct net_device *netdev;
  1401. struct fm10k_intfc *interface;
  1402. struct fm10k_hw *hw;
  1403. int err;
  1404. u64 dma_mask;
  1405. err = pci_enable_device_mem(pdev);
  1406. if (err)
  1407. return err;
  1408. /* By default fm10k only supports a 48 bit DMA mask */
  1409. dma_mask = DMA_BIT_MASK(48) | dma_get_required_mask(&pdev->dev);
  1410. if ((dma_mask <= DMA_BIT_MASK(32)) ||
  1411. dma_set_mask_and_coherent(&pdev->dev, dma_mask)) {
  1412. dma_mask &= DMA_BIT_MASK(32);
  1413. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
  1414. err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  1415. if (err) {
  1416. err = dma_set_coherent_mask(&pdev->dev,
  1417. DMA_BIT_MASK(32));
  1418. if (err) {
  1419. dev_err(&pdev->dev,
  1420. "No usable DMA configuration, aborting\n");
  1421. goto err_dma;
  1422. }
  1423. }
  1424. }
  1425. err = pci_request_selected_regions(pdev,
  1426. pci_select_bars(pdev,
  1427. IORESOURCE_MEM),
  1428. fm10k_driver_name);
  1429. if (err) {
  1430. dev_err(&pdev->dev,
  1431. "pci_request_selected_regions failed 0x%x\n", err);
  1432. goto err_pci_reg;
  1433. }
  1434. pci_enable_pcie_error_reporting(pdev);
  1435. pci_set_master(pdev);
  1436. pci_save_state(pdev);
  1437. netdev = fm10k_alloc_netdev();
  1438. if (!netdev) {
  1439. err = -ENOMEM;
  1440. goto err_alloc_netdev;
  1441. }
  1442. SET_NETDEV_DEV(netdev, &pdev->dev);
  1443. interface = netdev_priv(netdev);
  1444. pci_set_drvdata(pdev, interface);
  1445. interface->netdev = netdev;
  1446. interface->pdev = pdev;
  1447. hw = &interface->hw;
  1448. interface->uc_addr = ioremap(pci_resource_start(pdev, 0),
  1449. FM10K_UC_ADDR_SIZE);
  1450. if (!interface->uc_addr) {
  1451. err = -EIO;
  1452. goto err_ioremap;
  1453. }
  1454. err = fm10k_sw_init(interface, ent);
  1455. if (err)
  1456. goto err_sw_init;
  1457. /* enable debugfs support */
  1458. fm10k_dbg_intfc_init(interface);
  1459. err = fm10k_init_queueing_scheme(interface);
  1460. if (err)
  1461. goto err_sw_init;
  1462. err = fm10k_mbx_request_irq(interface);
  1463. if (err)
  1464. goto err_mbx_interrupt;
  1465. /* final check of hardware state before registering the interface */
  1466. err = fm10k_hw_ready(interface);
  1467. if (err)
  1468. goto err_register;
  1469. err = register_netdev(netdev);
  1470. if (err)
  1471. goto err_register;
  1472. /* carrier off reporting is important to ethtool even BEFORE open */
  1473. netif_carrier_off(netdev);
  1474. /* stop all the transmit queues from transmitting until link is up */
  1475. netif_tx_stop_all_queues(netdev);
  1476. /* Register PTP interface */
  1477. fm10k_ptp_register(interface);
  1478. /* print bus type/speed/width info */
  1479. dev_info(&pdev->dev, "(PCI Express:%s Width: %s Payload: %s)\n",
  1480. (hw->bus.speed == fm10k_bus_speed_8000 ? "8.0GT/s" :
  1481. hw->bus.speed == fm10k_bus_speed_5000 ? "5.0GT/s" :
  1482. hw->bus.speed == fm10k_bus_speed_2500 ? "2.5GT/s" :
  1483. "Unknown"),
  1484. (hw->bus.width == fm10k_bus_width_pcie_x8 ? "x8" :
  1485. hw->bus.width == fm10k_bus_width_pcie_x4 ? "x4" :
  1486. hw->bus.width == fm10k_bus_width_pcie_x1 ? "x1" :
  1487. "Unknown"),
  1488. (hw->bus.payload == fm10k_bus_payload_128 ? "128B" :
  1489. hw->bus.payload == fm10k_bus_payload_256 ? "256B" :
  1490. hw->bus.payload == fm10k_bus_payload_512 ? "512B" :
  1491. "Unknown"));
  1492. /* print warning for non-optimal configurations */
  1493. fm10k_slot_warn(interface);
  1494. /* enable SR-IOV after registering netdev to enforce PF/VF ordering */
  1495. fm10k_iov_configure(pdev, 0);
  1496. /* clear the service task disable bit to allow service task to start */
  1497. clear_bit(__FM10K_SERVICE_DISABLE, &interface->state);
  1498. return 0;
  1499. err_register:
  1500. fm10k_mbx_free_irq(interface);
  1501. err_mbx_interrupt:
  1502. fm10k_clear_queueing_scheme(interface);
  1503. err_sw_init:
  1504. if (interface->sw_addr)
  1505. iounmap(interface->sw_addr);
  1506. iounmap(interface->uc_addr);
  1507. err_ioremap:
  1508. free_netdev(netdev);
  1509. err_alloc_netdev:
  1510. pci_release_selected_regions(pdev,
  1511. pci_select_bars(pdev, IORESOURCE_MEM));
  1512. err_pci_reg:
  1513. err_dma:
  1514. pci_disable_device(pdev);
  1515. return err;
  1516. }
  1517. /**
  1518. * fm10k_remove - Device Removal Routine
  1519. * @pdev: PCI device information struct
  1520. *
  1521. * fm10k_remove is called by the PCI subsystem to alert the driver
  1522. * that it should release a PCI device. The could be caused by a
  1523. * Hot-Plug event, or because the driver is going to be removed from
  1524. * memory.
  1525. **/
  1526. static void fm10k_remove(struct pci_dev *pdev)
  1527. {
  1528. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1529. struct net_device *netdev = interface->netdev;
  1530. del_timer_sync(&interface->service_timer);
  1531. set_bit(__FM10K_SERVICE_DISABLE, &interface->state);
  1532. cancel_work_sync(&interface->service_task);
  1533. /* free netdev, this may bounce the interrupts due to setup_tc */
  1534. if (netdev->reg_state == NETREG_REGISTERED)
  1535. unregister_netdev(netdev);
  1536. /* cleanup timestamp handling */
  1537. fm10k_ptp_unregister(interface);
  1538. /* release VFs */
  1539. fm10k_iov_disable(pdev);
  1540. /* disable mailbox interrupt */
  1541. fm10k_mbx_free_irq(interface);
  1542. /* free interrupts */
  1543. fm10k_clear_queueing_scheme(interface);
  1544. /* remove any debugfs interfaces */
  1545. fm10k_dbg_intfc_exit(interface);
  1546. if (interface->sw_addr)
  1547. iounmap(interface->sw_addr);
  1548. iounmap(interface->uc_addr);
  1549. free_netdev(netdev);
  1550. pci_release_selected_regions(pdev,
  1551. pci_select_bars(pdev, IORESOURCE_MEM));
  1552. pci_disable_pcie_error_reporting(pdev);
  1553. pci_disable_device(pdev);
  1554. }
  1555. #ifdef CONFIG_PM
  1556. /**
  1557. * fm10k_resume - Restore device to pre-sleep state
  1558. * @pdev: PCI device information struct
  1559. *
  1560. * fm10k_resume is called after the system has powered back up from a sleep
  1561. * state and is ready to resume operation. This function is meant to restore
  1562. * the device back to its pre-sleep state.
  1563. **/
  1564. static int fm10k_resume(struct pci_dev *pdev)
  1565. {
  1566. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1567. struct net_device *netdev = interface->netdev;
  1568. struct fm10k_hw *hw = &interface->hw;
  1569. u32 err;
  1570. pci_set_power_state(pdev, PCI_D0);
  1571. pci_restore_state(pdev);
  1572. /* pci_restore_state clears dev->state_saved so call
  1573. * pci_save_state to restore it.
  1574. */
  1575. pci_save_state(pdev);
  1576. err = pci_enable_device_mem(pdev);
  1577. if (err) {
  1578. dev_err(&pdev->dev, "Cannot enable PCI device from suspend\n");
  1579. return err;
  1580. }
  1581. pci_set_master(pdev);
  1582. pci_wake_from_d3(pdev, false);
  1583. /* refresh hw_addr in case it was dropped */
  1584. hw->hw_addr = interface->uc_addr;
  1585. /* reset hardware to known state */
  1586. err = hw->mac.ops.init_hw(&interface->hw);
  1587. if (err)
  1588. return err;
  1589. /* reset statistics starting values */
  1590. hw->mac.ops.rebind_hw_stats(hw, &interface->stats);
  1591. /* reset clock */
  1592. fm10k_ts_reset(interface);
  1593. rtnl_lock();
  1594. err = fm10k_init_queueing_scheme(interface);
  1595. if (!err) {
  1596. fm10k_mbx_request_irq(interface);
  1597. if (netif_running(netdev))
  1598. err = fm10k_open(netdev);
  1599. }
  1600. rtnl_unlock();
  1601. if (err)
  1602. return err;
  1603. /* restore SR-IOV interface */
  1604. fm10k_iov_resume(pdev);
  1605. netif_device_attach(netdev);
  1606. return 0;
  1607. }
  1608. /**
  1609. * fm10k_suspend - Prepare the device for a system sleep state
  1610. * @pdev: PCI device information struct
  1611. *
  1612. * fm10k_suspend is meant to shutdown the device prior to the system entering
  1613. * a sleep state. The fm10k hardware does not support wake on lan so the
  1614. * driver simply needs to shut down the device so it is in a low power state.
  1615. **/
  1616. static int fm10k_suspend(struct pci_dev *pdev,
  1617. pm_message_t __always_unused state)
  1618. {
  1619. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1620. struct net_device *netdev = interface->netdev;
  1621. int err = 0;
  1622. netif_device_detach(netdev);
  1623. fm10k_iov_suspend(pdev);
  1624. rtnl_lock();
  1625. if (netif_running(netdev))
  1626. fm10k_close(netdev);
  1627. fm10k_mbx_free_irq(interface);
  1628. fm10k_clear_queueing_scheme(interface);
  1629. rtnl_unlock();
  1630. err = pci_save_state(pdev);
  1631. if (err)
  1632. return err;
  1633. pci_disable_device(pdev);
  1634. pci_wake_from_d3(pdev, false);
  1635. pci_set_power_state(pdev, PCI_D3hot);
  1636. return 0;
  1637. }
  1638. #endif /* CONFIG_PM */
  1639. /**
  1640. * fm10k_io_error_detected - called when PCI error is detected
  1641. * @pdev: Pointer to PCI device
  1642. * @state: The current pci connection state
  1643. *
  1644. * This function is called after a PCI bus error affecting
  1645. * this device has been detected.
  1646. */
  1647. static pci_ers_result_t fm10k_io_error_detected(struct pci_dev *pdev,
  1648. pci_channel_state_t state)
  1649. {
  1650. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1651. struct net_device *netdev = interface->netdev;
  1652. netif_device_detach(netdev);
  1653. if (state == pci_channel_io_perm_failure)
  1654. return PCI_ERS_RESULT_DISCONNECT;
  1655. if (netif_running(netdev))
  1656. fm10k_close(netdev);
  1657. fm10k_mbx_free_irq(interface);
  1658. pci_disable_device(pdev);
  1659. /* Request a slot reset. */
  1660. return PCI_ERS_RESULT_NEED_RESET;
  1661. }
  1662. /**
  1663. * fm10k_io_slot_reset - called after the pci bus has been reset.
  1664. * @pdev: Pointer to PCI device
  1665. *
  1666. * Restart the card from scratch, as if from a cold-boot.
  1667. */
  1668. static pci_ers_result_t fm10k_io_slot_reset(struct pci_dev *pdev)
  1669. {
  1670. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1671. pci_ers_result_t result;
  1672. if (pci_enable_device_mem(pdev)) {
  1673. dev_err(&pdev->dev,
  1674. "Cannot re-enable PCI device after reset.\n");
  1675. result = PCI_ERS_RESULT_DISCONNECT;
  1676. } else {
  1677. pci_set_master(pdev);
  1678. pci_restore_state(pdev);
  1679. /* After second error pci->state_saved is false, this
  1680. * resets it so EEH doesn't break.
  1681. */
  1682. pci_save_state(pdev);
  1683. pci_wake_from_d3(pdev, false);
  1684. /* refresh hw_addr in case it was dropped */
  1685. interface->hw.hw_addr = interface->uc_addr;
  1686. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  1687. fm10k_service_event_schedule(interface);
  1688. result = PCI_ERS_RESULT_RECOVERED;
  1689. }
  1690. pci_cleanup_aer_uncorrect_error_status(pdev);
  1691. return result;
  1692. }
  1693. /**
  1694. * fm10k_io_resume - called when traffic can start flowing again.
  1695. * @pdev: Pointer to PCI device
  1696. *
  1697. * This callback is called when the error recovery driver tells us that
  1698. * its OK to resume normal operation.
  1699. */
  1700. static void fm10k_io_resume(struct pci_dev *pdev)
  1701. {
  1702. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1703. struct net_device *netdev = interface->netdev;
  1704. struct fm10k_hw *hw = &interface->hw;
  1705. int err = 0;
  1706. /* reset hardware to known state */
  1707. hw->mac.ops.init_hw(&interface->hw);
  1708. /* reset statistics starting values */
  1709. hw->mac.ops.rebind_hw_stats(hw, &interface->stats);
  1710. /* reassociate interrupts */
  1711. fm10k_mbx_request_irq(interface);
  1712. /* reset clock */
  1713. fm10k_ts_reset(interface);
  1714. if (netif_running(netdev))
  1715. err = fm10k_open(netdev);
  1716. /* final check of hardware state before registering the interface */
  1717. err = err ? : fm10k_hw_ready(interface);
  1718. if (!err)
  1719. netif_device_attach(netdev);
  1720. }
  1721. static const struct pci_error_handlers fm10k_err_handler = {
  1722. .error_detected = fm10k_io_error_detected,
  1723. .slot_reset = fm10k_io_slot_reset,
  1724. .resume = fm10k_io_resume,
  1725. };
  1726. static struct pci_driver fm10k_driver = {
  1727. .name = fm10k_driver_name,
  1728. .id_table = fm10k_pci_tbl,
  1729. .probe = fm10k_probe,
  1730. .remove = fm10k_remove,
  1731. #ifdef CONFIG_PM
  1732. .suspend = fm10k_suspend,
  1733. .resume = fm10k_resume,
  1734. #endif
  1735. .sriov_configure = fm10k_iov_configure,
  1736. .err_handler = &fm10k_err_handler
  1737. };
  1738. /**
  1739. * fm10k_register_pci_driver - register driver interface
  1740. *
  1741. * This funciton is called on module load in order to register the driver.
  1742. **/
  1743. int fm10k_register_pci_driver(void)
  1744. {
  1745. return pci_register_driver(&fm10k_driver);
  1746. }
  1747. /**
  1748. * fm10k_unregister_pci_driver - unregister driver interface
  1749. *
  1750. * This funciton is called on module unload in order to remove the driver.
  1751. **/
  1752. void fm10k_unregister_pci_driver(void)
  1753. {
  1754. pci_unregister_driver(&fm10k_driver);
  1755. }