exynos7_drm_decon.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866
  1. /* drivers/gpu/drm/exynos/exynos7_drm_decon.c
  2. *
  3. * Copyright (C) 2014 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Akshu Agarwal <akshua@gmail.com>
  6. * Ajay Kumar <ajaykumar.rs@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <drm/exynos_drm.h>
  16. #include <linux/clk.h>
  17. #include <linux/component.h>
  18. #include <linux/kernel.h>
  19. #include <linux/of.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_device.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pm_runtime.h>
  24. #include <video/of_display_timing.h>
  25. #include <video/of_videomode.h>
  26. #include <video/exynos7_decon.h>
  27. #include "exynos_drm_crtc.h"
  28. #include "exynos_drm_plane.h"
  29. #include "exynos_drm_drv.h"
  30. #include "exynos_drm_fbdev.h"
  31. #include "exynos_drm_iommu.h"
  32. /*
  33. * DECON stands for Display and Enhancement controller.
  34. */
  35. #define DECON_DEFAULT_FRAMERATE 60
  36. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  37. #define WINDOWS_NR 2
  38. struct decon_context {
  39. struct device *dev;
  40. struct drm_device *drm_dev;
  41. struct exynos_drm_crtc *crtc;
  42. struct exynos_drm_plane planes[WINDOWS_NR];
  43. struct clk *pclk;
  44. struct clk *aclk;
  45. struct clk *eclk;
  46. struct clk *vclk;
  47. void __iomem *regs;
  48. unsigned int default_win;
  49. unsigned long irq_flags;
  50. bool i80_if;
  51. bool suspended;
  52. int pipe;
  53. wait_queue_head_t wait_vsync_queue;
  54. atomic_t wait_vsync_event;
  55. struct exynos_drm_panel_info panel;
  56. struct drm_encoder *encoder;
  57. };
  58. static const struct of_device_id decon_driver_dt_match[] = {
  59. {.compatible = "samsung,exynos7-decon"},
  60. {},
  61. };
  62. MODULE_DEVICE_TABLE(of, decon_driver_dt_match);
  63. static const uint32_t decon_formats[] = {
  64. DRM_FORMAT_RGB565,
  65. DRM_FORMAT_XRGB8888,
  66. DRM_FORMAT_XBGR8888,
  67. DRM_FORMAT_RGBX8888,
  68. DRM_FORMAT_BGRX8888,
  69. DRM_FORMAT_ARGB8888,
  70. DRM_FORMAT_ABGR8888,
  71. DRM_FORMAT_RGBA8888,
  72. DRM_FORMAT_BGRA8888,
  73. };
  74. static void decon_wait_for_vblank(struct exynos_drm_crtc *crtc)
  75. {
  76. struct decon_context *ctx = crtc->ctx;
  77. if (ctx->suspended)
  78. return;
  79. atomic_set(&ctx->wait_vsync_event, 1);
  80. /*
  81. * wait for DECON to signal VSYNC interrupt or return after
  82. * timeout which is set to 50ms (refresh rate of 20).
  83. */
  84. if (!wait_event_timeout(ctx->wait_vsync_queue,
  85. !atomic_read(&ctx->wait_vsync_event),
  86. HZ/20))
  87. DRM_DEBUG_KMS("vblank wait timed out.\n");
  88. }
  89. static void decon_clear_channels(struct exynos_drm_crtc *crtc)
  90. {
  91. struct decon_context *ctx = crtc->ctx;
  92. unsigned int win, ch_enabled = 0;
  93. DRM_DEBUG_KMS("%s\n", __FILE__);
  94. /* Check if any channel is enabled. */
  95. for (win = 0; win < WINDOWS_NR; win++) {
  96. u32 val = readl(ctx->regs + WINCON(win));
  97. if (val & WINCONx_ENWIN) {
  98. val &= ~WINCONx_ENWIN;
  99. writel(val, ctx->regs + WINCON(win));
  100. ch_enabled = 1;
  101. }
  102. }
  103. /* Wait for vsync, as disable channel takes effect at next vsync */
  104. if (ch_enabled) {
  105. unsigned int state = ctx->suspended;
  106. ctx->suspended = 0;
  107. decon_wait_for_vblank(ctx->crtc);
  108. ctx->suspended = state;
  109. }
  110. }
  111. static int decon_ctx_initialize(struct decon_context *ctx,
  112. struct drm_device *drm_dev)
  113. {
  114. struct exynos_drm_private *priv = drm_dev->dev_private;
  115. int ret;
  116. ctx->drm_dev = drm_dev;
  117. ctx->pipe = priv->pipe++;
  118. decon_clear_channels(ctx->crtc);
  119. ret = drm_iommu_attach_device(drm_dev, ctx->dev);
  120. if (ret)
  121. priv->pipe--;
  122. return ret;
  123. }
  124. static void decon_ctx_remove(struct decon_context *ctx)
  125. {
  126. /* detach this sub driver from iommu mapping if supported. */
  127. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  128. }
  129. static u32 decon_calc_clkdiv(struct decon_context *ctx,
  130. const struct drm_display_mode *mode)
  131. {
  132. unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
  133. u32 clkdiv;
  134. /* Find the clock divider value that gets us closest to ideal_clk */
  135. clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->vclk), ideal_clk);
  136. return (clkdiv < 0x100) ? clkdiv : 0xff;
  137. }
  138. static bool decon_mode_fixup(struct exynos_drm_crtc *crtc,
  139. const struct drm_display_mode *mode,
  140. struct drm_display_mode *adjusted_mode)
  141. {
  142. if (adjusted_mode->vrefresh == 0)
  143. adjusted_mode->vrefresh = DECON_DEFAULT_FRAMERATE;
  144. return true;
  145. }
  146. static void decon_commit(struct exynos_drm_crtc *crtc)
  147. {
  148. struct decon_context *ctx = crtc->ctx;
  149. struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
  150. u32 val, clkdiv;
  151. if (ctx->suspended)
  152. return;
  153. /* nothing to do if we haven't set the mode yet */
  154. if (mode->htotal == 0 || mode->vtotal == 0)
  155. return;
  156. if (!ctx->i80_if) {
  157. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  158. /* setup vertical timing values. */
  159. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  160. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  161. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  162. val = VIDTCON0_VBPD(vbpd - 1) | VIDTCON0_VFPD(vfpd - 1);
  163. writel(val, ctx->regs + VIDTCON0);
  164. val = VIDTCON1_VSPW(vsync_len - 1);
  165. writel(val, ctx->regs + VIDTCON1);
  166. /* setup horizontal timing values. */
  167. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  168. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  169. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  170. /* setup horizontal timing values. */
  171. val = VIDTCON2_HBPD(hbpd - 1) | VIDTCON2_HFPD(hfpd - 1);
  172. writel(val, ctx->regs + VIDTCON2);
  173. val = VIDTCON3_HSPW(hsync_len - 1);
  174. writel(val, ctx->regs + VIDTCON3);
  175. }
  176. /* setup horizontal and vertical display size. */
  177. val = VIDTCON4_LINEVAL(mode->vdisplay - 1) |
  178. VIDTCON4_HOZVAL(mode->hdisplay - 1);
  179. writel(val, ctx->regs + VIDTCON4);
  180. writel(mode->vdisplay - 1, ctx->regs + LINECNT_OP_THRESHOLD);
  181. /*
  182. * fields of register with prefix '_F' would be updated
  183. * at vsync(same as dma start)
  184. */
  185. val = VIDCON0_ENVID | VIDCON0_ENVID_F;
  186. writel(val, ctx->regs + VIDCON0);
  187. clkdiv = decon_calc_clkdiv(ctx, mode);
  188. if (clkdiv > 1) {
  189. val = VCLKCON1_CLKVAL_NUM_VCLK(clkdiv - 1);
  190. writel(val, ctx->regs + VCLKCON1);
  191. writel(val, ctx->regs + VCLKCON2);
  192. }
  193. val = readl(ctx->regs + DECON_UPDATE);
  194. val |= DECON_UPDATE_STANDALONE_F;
  195. writel(val, ctx->regs + DECON_UPDATE);
  196. }
  197. static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
  198. {
  199. struct decon_context *ctx = crtc->ctx;
  200. u32 val;
  201. if (ctx->suspended)
  202. return -EPERM;
  203. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  204. val = readl(ctx->regs + VIDINTCON0);
  205. val |= VIDINTCON0_INT_ENABLE;
  206. if (!ctx->i80_if) {
  207. val |= VIDINTCON0_INT_FRAME;
  208. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  209. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  210. }
  211. writel(val, ctx->regs + VIDINTCON0);
  212. }
  213. return 0;
  214. }
  215. static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
  216. {
  217. struct decon_context *ctx = crtc->ctx;
  218. u32 val;
  219. if (ctx->suspended)
  220. return;
  221. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  222. val = readl(ctx->regs + VIDINTCON0);
  223. val &= ~VIDINTCON0_INT_ENABLE;
  224. if (!ctx->i80_if)
  225. val &= ~VIDINTCON0_INT_FRAME;
  226. writel(val, ctx->regs + VIDINTCON0);
  227. }
  228. }
  229. static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
  230. struct drm_framebuffer *fb)
  231. {
  232. unsigned long val;
  233. int padding;
  234. val = readl(ctx->regs + WINCON(win));
  235. val &= ~WINCONx_BPPMODE_MASK;
  236. switch (fb->pixel_format) {
  237. case DRM_FORMAT_RGB565:
  238. val |= WINCONx_BPPMODE_16BPP_565;
  239. val |= WINCONx_BURSTLEN_16WORD;
  240. break;
  241. case DRM_FORMAT_XRGB8888:
  242. val |= WINCONx_BPPMODE_24BPP_xRGB;
  243. val |= WINCONx_BURSTLEN_16WORD;
  244. break;
  245. case DRM_FORMAT_XBGR8888:
  246. val |= WINCONx_BPPMODE_24BPP_xBGR;
  247. val |= WINCONx_BURSTLEN_16WORD;
  248. break;
  249. case DRM_FORMAT_RGBX8888:
  250. val |= WINCONx_BPPMODE_24BPP_RGBx;
  251. val |= WINCONx_BURSTLEN_16WORD;
  252. break;
  253. case DRM_FORMAT_BGRX8888:
  254. val |= WINCONx_BPPMODE_24BPP_BGRx;
  255. val |= WINCONx_BURSTLEN_16WORD;
  256. break;
  257. case DRM_FORMAT_ARGB8888:
  258. val |= WINCONx_BPPMODE_32BPP_ARGB | WINCONx_BLD_PIX |
  259. WINCONx_ALPHA_SEL;
  260. val |= WINCONx_BURSTLEN_16WORD;
  261. break;
  262. case DRM_FORMAT_ABGR8888:
  263. val |= WINCONx_BPPMODE_32BPP_ABGR | WINCONx_BLD_PIX |
  264. WINCONx_ALPHA_SEL;
  265. val |= WINCONx_BURSTLEN_16WORD;
  266. break;
  267. case DRM_FORMAT_RGBA8888:
  268. val |= WINCONx_BPPMODE_32BPP_RGBA | WINCONx_BLD_PIX |
  269. WINCONx_ALPHA_SEL;
  270. val |= WINCONx_BURSTLEN_16WORD;
  271. break;
  272. case DRM_FORMAT_BGRA8888:
  273. val |= WINCONx_BPPMODE_32BPP_BGRA | WINCONx_BLD_PIX |
  274. WINCONx_ALPHA_SEL;
  275. val |= WINCONx_BURSTLEN_16WORD;
  276. break;
  277. default:
  278. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  279. val |= WINCONx_BPPMODE_24BPP_xRGB;
  280. val |= WINCONx_BURSTLEN_16WORD;
  281. break;
  282. }
  283. DRM_DEBUG_KMS("bpp = %d\n", fb->bits_per_pixel);
  284. /*
  285. * In case of exynos, setting dma-burst to 16Word causes permanent
  286. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  287. * switching which is based on plane size is not recommended as
  288. * plane size varies a lot towards the end of the screen and rapid
  289. * movement causes unstable DMA which results into iommu crash/tear.
  290. */
  291. padding = (fb->pitches[0] / (fb->bits_per_pixel >> 3)) - fb->width;
  292. if (fb->width + padding < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  293. val &= ~WINCONx_BURSTLEN_MASK;
  294. val |= WINCONx_BURSTLEN_8WORD;
  295. }
  296. writel(val, ctx->regs + WINCON(win));
  297. }
  298. static void decon_win_set_colkey(struct decon_context *ctx, unsigned int win)
  299. {
  300. unsigned int keycon0 = 0, keycon1 = 0;
  301. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  302. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  303. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  304. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  305. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  306. }
  307. /**
  308. * shadow_protect_win() - disable updating values from shadow registers at vsync
  309. *
  310. * @win: window to protect registers for
  311. * @protect: 1 to protect (disable updates)
  312. */
  313. static void decon_shadow_protect_win(struct decon_context *ctx,
  314. unsigned int win, bool protect)
  315. {
  316. u32 bits, val;
  317. bits = SHADOWCON_WINx_PROTECT(win);
  318. val = readl(ctx->regs + SHADOWCON);
  319. if (protect)
  320. val |= bits;
  321. else
  322. val &= ~bits;
  323. writel(val, ctx->regs + SHADOWCON);
  324. }
  325. static void decon_atomic_begin(struct exynos_drm_crtc *crtc,
  326. struct exynos_drm_plane *plane)
  327. {
  328. struct decon_context *ctx = crtc->ctx;
  329. if (ctx->suspended)
  330. return;
  331. decon_shadow_protect_win(ctx, plane->zpos, true);
  332. }
  333. static void decon_update_plane(struct exynos_drm_crtc *crtc,
  334. struct exynos_drm_plane *plane)
  335. {
  336. struct decon_context *ctx = crtc->ctx;
  337. struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
  338. struct drm_plane_state *state = plane->base.state;
  339. int padding;
  340. unsigned long val, alpha;
  341. unsigned int last_x;
  342. unsigned int last_y;
  343. unsigned int win = plane->zpos;
  344. unsigned int bpp = state->fb->bits_per_pixel >> 3;
  345. unsigned int pitch = state->fb->pitches[0];
  346. if (ctx->suspended)
  347. return;
  348. /*
  349. * SHADOWCON/PRTCON register is used for enabling timing.
  350. *
  351. * for example, once only width value of a register is set,
  352. * if the dma is started then decon hardware could malfunction so
  353. * with protect window setting, the register fields with prefix '_F'
  354. * wouldn't be updated at vsync also but updated once unprotect window
  355. * is set.
  356. */
  357. /* buffer start address */
  358. val = (unsigned long)plane->dma_addr[0];
  359. writel(val, ctx->regs + VIDW_BUF_START(win));
  360. padding = (pitch / bpp) - state->fb->width;
  361. /* buffer size */
  362. writel(state->fb->width + padding, ctx->regs + VIDW_WHOLE_X(win));
  363. writel(state->fb->height, ctx->regs + VIDW_WHOLE_Y(win));
  364. /* offset from the start of the buffer to read */
  365. writel(plane->src_x, ctx->regs + VIDW_OFFSET_X(win));
  366. writel(plane->src_y, ctx->regs + VIDW_OFFSET_Y(win));
  367. DRM_DEBUG_KMS("start addr = 0x%lx\n",
  368. (unsigned long)val);
  369. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  370. plane->crtc_w, plane->crtc_h);
  371. /*
  372. * OSD position.
  373. * In case the window layout goes of LCD layout, DECON fails.
  374. */
  375. if ((plane->crtc_x + plane->crtc_w) > mode->hdisplay)
  376. plane->crtc_x = mode->hdisplay - plane->crtc_w;
  377. if ((plane->crtc_y + plane->crtc_h) > mode->vdisplay)
  378. plane->crtc_y = mode->vdisplay - plane->crtc_h;
  379. val = VIDOSDxA_TOPLEFT_X(plane->crtc_x) |
  380. VIDOSDxA_TOPLEFT_Y(plane->crtc_y);
  381. writel(val, ctx->regs + VIDOSD_A(win));
  382. last_x = plane->crtc_x + plane->crtc_w;
  383. if (last_x)
  384. last_x--;
  385. last_y = plane->crtc_y + plane->crtc_h;
  386. if (last_y)
  387. last_y--;
  388. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y);
  389. writel(val, ctx->regs + VIDOSD_B(win));
  390. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  391. plane->crtc_x, plane->crtc_y, last_x, last_y);
  392. /* OSD alpha */
  393. alpha = VIDOSDxC_ALPHA0_R_F(0x0) |
  394. VIDOSDxC_ALPHA0_G_F(0x0) |
  395. VIDOSDxC_ALPHA0_B_F(0x0);
  396. writel(alpha, ctx->regs + VIDOSD_C(win));
  397. alpha = VIDOSDxD_ALPHA1_R_F(0xff) |
  398. VIDOSDxD_ALPHA1_G_F(0xff) |
  399. VIDOSDxD_ALPHA1_B_F(0xff);
  400. writel(alpha, ctx->regs + VIDOSD_D(win));
  401. decon_win_set_pixfmt(ctx, win, state->fb);
  402. /* hardware window 0 doesn't support color key. */
  403. if (win != 0)
  404. decon_win_set_colkey(ctx, win);
  405. /* wincon */
  406. val = readl(ctx->regs + WINCON(win));
  407. val |= WINCONx_TRIPLE_BUF_MODE;
  408. val |= WINCONx_ENWIN;
  409. writel(val, ctx->regs + WINCON(win));
  410. /* Enable DMA channel and unprotect windows */
  411. decon_shadow_protect_win(ctx, win, false);
  412. val = readl(ctx->regs + DECON_UPDATE);
  413. val |= DECON_UPDATE_STANDALONE_F;
  414. writel(val, ctx->regs + DECON_UPDATE);
  415. }
  416. static void decon_disable_plane(struct exynos_drm_crtc *crtc,
  417. struct exynos_drm_plane *plane)
  418. {
  419. struct decon_context *ctx = crtc->ctx;
  420. unsigned int win = plane->zpos;
  421. u32 val;
  422. if (ctx->suspended)
  423. return;
  424. /* protect windows */
  425. decon_shadow_protect_win(ctx, win, true);
  426. /* wincon */
  427. val = readl(ctx->regs + WINCON(win));
  428. val &= ~WINCONx_ENWIN;
  429. writel(val, ctx->regs + WINCON(win));
  430. val = readl(ctx->regs + DECON_UPDATE);
  431. val |= DECON_UPDATE_STANDALONE_F;
  432. writel(val, ctx->regs + DECON_UPDATE);
  433. }
  434. static void decon_atomic_flush(struct exynos_drm_crtc *crtc,
  435. struct exynos_drm_plane *plane)
  436. {
  437. struct decon_context *ctx = crtc->ctx;
  438. if (ctx->suspended)
  439. return;
  440. decon_shadow_protect_win(ctx, plane->zpos, false);
  441. }
  442. static void decon_init(struct decon_context *ctx)
  443. {
  444. u32 val;
  445. writel(VIDCON0_SWRESET, ctx->regs + VIDCON0);
  446. val = VIDOUTCON0_DISP_IF_0_ON;
  447. if (!ctx->i80_if)
  448. val |= VIDOUTCON0_RGBIF;
  449. writel(val, ctx->regs + VIDOUTCON0);
  450. writel(VCLKCON0_CLKVALUP | VCLKCON0_VCLKFREE, ctx->regs + VCLKCON0);
  451. if (!ctx->i80_if)
  452. writel(VIDCON1_VCLK_HOLD, ctx->regs + VIDCON1(0));
  453. }
  454. static void decon_enable(struct exynos_drm_crtc *crtc)
  455. {
  456. struct decon_context *ctx = crtc->ctx;
  457. int ret;
  458. if (!ctx->suspended)
  459. return;
  460. ctx->suspended = false;
  461. pm_runtime_get_sync(ctx->dev);
  462. ret = clk_prepare_enable(ctx->pclk);
  463. if (ret < 0) {
  464. DRM_ERROR("Failed to prepare_enable the pclk [%d]\n", ret);
  465. return;
  466. }
  467. ret = clk_prepare_enable(ctx->aclk);
  468. if (ret < 0) {
  469. DRM_ERROR("Failed to prepare_enable the aclk [%d]\n", ret);
  470. return;
  471. }
  472. ret = clk_prepare_enable(ctx->eclk);
  473. if (ret < 0) {
  474. DRM_ERROR("Failed to prepare_enable the eclk [%d]\n", ret);
  475. return;
  476. }
  477. ret = clk_prepare_enable(ctx->vclk);
  478. if (ret < 0) {
  479. DRM_ERROR("Failed to prepare_enable the vclk [%d]\n", ret);
  480. return;
  481. }
  482. decon_init(ctx);
  483. /* if vblank was enabled status, enable it again. */
  484. if (test_and_clear_bit(0, &ctx->irq_flags))
  485. decon_enable_vblank(ctx->crtc);
  486. decon_commit(ctx->crtc);
  487. }
  488. static void decon_disable(struct exynos_drm_crtc *crtc)
  489. {
  490. struct decon_context *ctx = crtc->ctx;
  491. int i;
  492. if (ctx->suspended)
  493. return;
  494. /*
  495. * We need to make sure that all windows are disabled before we
  496. * suspend that connector. Otherwise we might try to scan from
  497. * a destroyed buffer later.
  498. */
  499. for (i = 0; i < WINDOWS_NR; i++)
  500. decon_disable_plane(crtc, &ctx->planes[i]);
  501. clk_disable_unprepare(ctx->vclk);
  502. clk_disable_unprepare(ctx->eclk);
  503. clk_disable_unprepare(ctx->aclk);
  504. clk_disable_unprepare(ctx->pclk);
  505. pm_runtime_put_sync(ctx->dev);
  506. ctx->suspended = true;
  507. }
  508. static const struct exynos_drm_crtc_ops decon_crtc_ops = {
  509. .enable = decon_enable,
  510. .disable = decon_disable,
  511. .mode_fixup = decon_mode_fixup,
  512. .commit = decon_commit,
  513. .enable_vblank = decon_enable_vblank,
  514. .disable_vblank = decon_disable_vblank,
  515. .wait_for_vblank = decon_wait_for_vblank,
  516. .atomic_begin = decon_atomic_begin,
  517. .update_plane = decon_update_plane,
  518. .disable_plane = decon_disable_plane,
  519. .atomic_flush = decon_atomic_flush,
  520. };
  521. static irqreturn_t decon_irq_handler(int irq, void *dev_id)
  522. {
  523. struct decon_context *ctx = (struct decon_context *)dev_id;
  524. u32 val, clear_bit;
  525. int win;
  526. val = readl(ctx->regs + VIDINTCON1);
  527. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  528. if (val & clear_bit)
  529. writel(clear_bit, ctx->regs + VIDINTCON1);
  530. /* check the crtc is detached already from encoder */
  531. if (ctx->pipe < 0 || !ctx->drm_dev)
  532. goto out;
  533. if (!ctx->i80_if) {
  534. drm_crtc_handle_vblank(&ctx->crtc->base);
  535. for (win = 0 ; win < WINDOWS_NR ; win++) {
  536. struct exynos_drm_plane *plane = &ctx->planes[win];
  537. if (!plane->pending_fb)
  538. continue;
  539. exynos_drm_crtc_finish_update(ctx->crtc, plane);
  540. }
  541. /* set wait vsync event to zero and wake up queue. */
  542. if (atomic_read(&ctx->wait_vsync_event)) {
  543. atomic_set(&ctx->wait_vsync_event, 0);
  544. wake_up(&ctx->wait_vsync_queue);
  545. }
  546. }
  547. out:
  548. return IRQ_HANDLED;
  549. }
  550. static int decon_bind(struct device *dev, struct device *master, void *data)
  551. {
  552. struct decon_context *ctx = dev_get_drvdata(dev);
  553. struct drm_device *drm_dev = data;
  554. struct exynos_drm_plane *exynos_plane;
  555. enum drm_plane_type type;
  556. unsigned int zpos;
  557. int ret;
  558. ret = decon_ctx_initialize(ctx, drm_dev);
  559. if (ret) {
  560. DRM_ERROR("decon_ctx_initialize failed.\n");
  561. return ret;
  562. }
  563. for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
  564. type = (zpos == ctx->default_win) ? DRM_PLANE_TYPE_PRIMARY :
  565. DRM_PLANE_TYPE_OVERLAY;
  566. ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
  567. 1 << ctx->pipe, type, decon_formats,
  568. ARRAY_SIZE(decon_formats), zpos);
  569. if (ret)
  570. return ret;
  571. }
  572. exynos_plane = &ctx->planes[ctx->default_win];
  573. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  574. ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
  575. &decon_crtc_ops, ctx);
  576. if (IS_ERR(ctx->crtc)) {
  577. decon_ctx_remove(ctx);
  578. return PTR_ERR(ctx->crtc);
  579. }
  580. if (ctx->encoder)
  581. exynos_dpi_bind(drm_dev, ctx->encoder);
  582. return 0;
  583. }
  584. static void decon_unbind(struct device *dev, struct device *master,
  585. void *data)
  586. {
  587. struct decon_context *ctx = dev_get_drvdata(dev);
  588. decon_disable(ctx->crtc);
  589. if (ctx->encoder)
  590. exynos_dpi_remove(ctx->encoder);
  591. decon_ctx_remove(ctx);
  592. }
  593. static const struct component_ops decon_component_ops = {
  594. .bind = decon_bind,
  595. .unbind = decon_unbind,
  596. };
  597. static int decon_probe(struct platform_device *pdev)
  598. {
  599. struct device *dev = &pdev->dev;
  600. struct decon_context *ctx;
  601. struct device_node *i80_if_timings;
  602. struct resource *res;
  603. int ret;
  604. if (!dev->of_node)
  605. return -ENODEV;
  606. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  607. if (!ctx)
  608. return -ENOMEM;
  609. ctx->dev = dev;
  610. ctx->suspended = true;
  611. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  612. if (i80_if_timings)
  613. ctx->i80_if = true;
  614. of_node_put(i80_if_timings);
  615. ctx->regs = of_iomap(dev->of_node, 0);
  616. if (!ctx->regs)
  617. return -ENOMEM;
  618. ctx->pclk = devm_clk_get(dev, "pclk_decon0");
  619. if (IS_ERR(ctx->pclk)) {
  620. dev_err(dev, "failed to get bus clock pclk\n");
  621. ret = PTR_ERR(ctx->pclk);
  622. goto err_iounmap;
  623. }
  624. ctx->aclk = devm_clk_get(dev, "aclk_decon0");
  625. if (IS_ERR(ctx->aclk)) {
  626. dev_err(dev, "failed to get bus clock aclk\n");
  627. ret = PTR_ERR(ctx->aclk);
  628. goto err_iounmap;
  629. }
  630. ctx->eclk = devm_clk_get(dev, "decon0_eclk");
  631. if (IS_ERR(ctx->eclk)) {
  632. dev_err(dev, "failed to get eclock\n");
  633. ret = PTR_ERR(ctx->eclk);
  634. goto err_iounmap;
  635. }
  636. ctx->vclk = devm_clk_get(dev, "decon0_vclk");
  637. if (IS_ERR(ctx->vclk)) {
  638. dev_err(dev, "failed to get vclock\n");
  639. ret = PTR_ERR(ctx->vclk);
  640. goto err_iounmap;
  641. }
  642. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  643. ctx->i80_if ? "lcd_sys" : "vsync");
  644. if (!res) {
  645. dev_err(dev, "irq request failed.\n");
  646. ret = -ENXIO;
  647. goto err_iounmap;
  648. }
  649. ret = devm_request_irq(dev, res->start, decon_irq_handler,
  650. 0, "drm_decon", ctx);
  651. if (ret) {
  652. dev_err(dev, "irq request failed.\n");
  653. goto err_iounmap;
  654. }
  655. init_waitqueue_head(&ctx->wait_vsync_queue);
  656. atomic_set(&ctx->wait_vsync_event, 0);
  657. platform_set_drvdata(pdev, ctx);
  658. ctx->encoder = exynos_dpi_probe(dev);
  659. if (IS_ERR(ctx->encoder)) {
  660. ret = PTR_ERR(ctx->encoder);
  661. goto err_iounmap;
  662. }
  663. pm_runtime_enable(dev);
  664. ret = component_add(dev, &decon_component_ops);
  665. if (ret)
  666. goto err_disable_pm_runtime;
  667. return ret;
  668. err_disable_pm_runtime:
  669. pm_runtime_disable(dev);
  670. err_iounmap:
  671. iounmap(ctx->regs);
  672. return ret;
  673. }
  674. static int decon_remove(struct platform_device *pdev)
  675. {
  676. struct decon_context *ctx = dev_get_drvdata(&pdev->dev);
  677. pm_runtime_disable(&pdev->dev);
  678. iounmap(ctx->regs);
  679. component_del(&pdev->dev, &decon_component_ops);
  680. return 0;
  681. }
  682. struct platform_driver decon_driver = {
  683. .probe = decon_probe,
  684. .remove = decon_remove,
  685. .driver = {
  686. .name = "exynos-decon",
  687. .of_match_table = decon_driver_dt_match,
  688. },
  689. };