8250_pci.c 134 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Probe module for 8250/16550-type PCI serial ports.
  4. *
  5. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  6. *
  7. * Copyright (C) 2001 Russell King, All Rights Reserved.
  8. */
  9. #undef DEBUG
  10. #include <linux/module.h>
  11. #include <linux/pci.h>
  12. #include <linux/string.h>
  13. #include <linux/kernel.h>
  14. #include <linux/slab.h>
  15. #include <linux/delay.h>
  16. #include <linux/tty.h>
  17. #include <linux/serial_reg.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/8250_pci.h>
  20. #include <linux/bitops.h>
  21. #include <asm/byteorder.h>
  22. #include <asm/io.h>
  23. #include "8250.h"
  24. /*
  25. * init function returns:
  26. * > 0 - number of ports
  27. * = 0 - use board->num_ports
  28. * < 0 - error
  29. */
  30. struct pci_serial_quirk {
  31. u32 vendor;
  32. u32 device;
  33. u32 subvendor;
  34. u32 subdevice;
  35. int (*probe)(struct pci_dev *dev);
  36. int (*init)(struct pci_dev *dev);
  37. int (*setup)(struct serial_private *,
  38. const struct pciserial_board *,
  39. struct uart_8250_port *, int);
  40. void (*exit)(struct pci_dev *dev);
  41. };
  42. #define PCI_NUM_BAR_RESOURCES 6
  43. struct serial_private {
  44. struct pci_dev *dev;
  45. unsigned int nr;
  46. struct pci_serial_quirk *quirk;
  47. const struct pciserial_board *board;
  48. int line[0];
  49. };
  50. static int pci_default_setup(struct serial_private*,
  51. const struct pciserial_board*, struct uart_8250_port *, int);
  52. static void moan_device(const char *str, struct pci_dev *dev)
  53. {
  54. dev_err(&dev->dev,
  55. "%s: %s\n"
  56. "Please send the output of lspci -vv, this\n"
  57. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  58. "manufacturer and name of serial board or\n"
  59. "modem board to <linux-serial@vger.kernel.org>.\n",
  60. pci_name(dev), str, dev->vendor, dev->device,
  61. dev->subsystem_vendor, dev->subsystem_device);
  62. }
  63. static int
  64. setup_port(struct serial_private *priv, struct uart_8250_port *port,
  65. int bar, int offset, int regshift)
  66. {
  67. struct pci_dev *dev = priv->dev;
  68. if (bar >= PCI_NUM_BAR_RESOURCES)
  69. return -EINVAL;
  70. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  71. if (!pcim_iomap(dev, bar, 0) && !pcim_iomap_table(dev))
  72. return -ENOMEM;
  73. port->port.iotype = UPIO_MEM;
  74. port->port.iobase = 0;
  75. port->port.mapbase = pci_resource_start(dev, bar) + offset;
  76. port->port.membase = pcim_iomap_table(dev)[bar] + offset;
  77. port->port.regshift = regshift;
  78. } else {
  79. port->port.iotype = UPIO_PORT;
  80. port->port.iobase = pci_resource_start(dev, bar) + offset;
  81. port->port.mapbase = 0;
  82. port->port.membase = NULL;
  83. port->port.regshift = 0;
  84. }
  85. return 0;
  86. }
  87. /*
  88. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  89. */
  90. static int addidata_apci7800_setup(struct serial_private *priv,
  91. const struct pciserial_board *board,
  92. struct uart_8250_port *port, int idx)
  93. {
  94. unsigned int bar = 0, offset = board->first_offset;
  95. bar = FL_GET_BASE(board->flags);
  96. if (idx < 2) {
  97. offset += idx * board->uart_offset;
  98. } else if ((idx >= 2) && (idx < 4)) {
  99. bar += 1;
  100. offset += ((idx - 2) * board->uart_offset);
  101. } else if ((idx >= 4) && (idx < 6)) {
  102. bar += 2;
  103. offset += ((idx - 4) * board->uart_offset);
  104. } else if (idx >= 6) {
  105. bar += 3;
  106. offset += ((idx - 6) * board->uart_offset);
  107. }
  108. return setup_port(priv, port, bar, offset, board->reg_shift);
  109. }
  110. /*
  111. * AFAVLAB uses a different mixture of BARs and offsets
  112. * Not that ugly ;) -- HW
  113. */
  114. static int
  115. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  116. struct uart_8250_port *port, int idx)
  117. {
  118. unsigned int bar, offset = board->first_offset;
  119. bar = FL_GET_BASE(board->flags);
  120. if (idx < 4)
  121. bar += idx;
  122. else {
  123. bar = 4;
  124. offset += (idx - 4) * board->uart_offset;
  125. }
  126. return setup_port(priv, port, bar, offset, board->reg_shift);
  127. }
  128. /*
  129. * HP's Remote Management Console. The Diva chip came in several
  130. * different versions. N-class, L2000 and A500 have two Diva chips, each
  131. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  132. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  133. * one Diva chip, but it has been expanded to 5 UARTs.
  134. */
  135. static int pci_hp_diva_init(struct pci_dev *dev)
  136. {
  137. int rc = 0;
  138. switch (dev->subsystem_device) {
  139. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  140. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  141. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  142. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  143. rc = 3;
  144. break;
  145. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  146. rc = 2;
  147. break;
  148. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  149. rc = 4;
  150. break;
  151. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  152. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  153. rc = 1;
  154. break;
  155. }
  156. return rc;
  157. }
  158. /*
  159. * HP's Diva chip puts the 4th/5th serial port further out, and
  160. * some serial ports are supposed to be hidden on certain models.
  161. */
  162. static int
  163. pci_hp_diva_setup(struct serial_private *priv,
  164. const struct pciserial_board *board,
  165. struct uart_8250_port *port, int idx)
  166. {
  167. unsigned int offset = board->first_offset;
  168. unsigned int bar = FL_GET_BASE(board->flags);
  169. switch (priv->dev->subsystem_device) {
  170. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  171. if (idx == 3)
  172. idx++;
  173. break;
  174. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  175. if (idx > 0)
  176. idx++;
  177. if (idx > 2)
  178. idx++;
  179. break;
  180. }
  181. if (idx > 2)
  182. offset = 0x18;
  183. offset += idx * board->uart_offset;
  184. return setup_port(priv, port, bar, offset, board->reg_shift);
  185. }
  186. /*
  187. * Added for EKF Intel i960 serial boards
  188. */
  189. static int pci_inteli960ni_init(struct pci_dev *dev)
  190. {
  191. u32 oldval;
  192. if (!(dev->subsystem_device & 0x1000))
  193. return -ENODEV;
  194. /* is firmware started? */
  195. pci_read_config_dword(dev, 0x44, &oldval);
  196. if (oldval == 0x00001000L) { /* RESET value */
  197. dev_dbg(&dev->dev, "Local i960 firmware missing\n");
  198. return -ENODEV;
  199. }
  200. return 0;
  201. }
  202. /*
  203. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  204. * that the card interrupt be explicitly enabled or disabled. This
  205. * seems to be mainly needed on card using the PLX which also use I/O
  206. * mapped memory.
  207. */
  208. static int pci_plx9050_init(struct pci_dev *dev)
  209. {
  210. u8 irq_config;
  211. void __iomem *p;
  212. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  213. moan_device("no memory in bar 0", dev);
  214. return 0;
  215. }
  216. irq_config = 0x41;
  217. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  218. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  219. irq_config = 0x43;
  220. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  221. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  222. /*
  223. * As the megawolf cards have the int pins active
  224. * high, and have 2 UART chips, both ints must be
  225. * enabled on the 9050. Also, the UARTS are set in
  226. * 16450 mode by default, so we have to enable the
  227. * 16C950 'enhanced' mode so that we can use the
  228. * deep FIFOs
  229. */
  230. irq_config = 0x5b;
  231. /*
  232. * enable/disable interrupts
  233. */
  234. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  235. if (p == NULL)
  236. return -ENOMEM;
  237. writel(irq_config, p + 0x4c);
  238. /*
  239. * Read the register back to ensure that it took effect.
  240. */
  241. readl(p + 0x4c);
  242. iounmap(p);
  243. return 0;
  244. }
  245. static void pci_plx9050_exit(struct pci_dev *dev)
  246. {
  247. u8 __iomem *p;
  248. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  249. return;
  250. /*
  251. * disable interrupts
  252. */
  253. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  254. if (p != NULL) {
  255. writel(0, p + 0x4c);
  256. /*
  257. * Read the register back to ensure that it took effect.
  258. */
  259. readl(p + 0x4c);
  260. iounmap(p);
  261. }
  262. }
  263. #define NI8420_INT_ENABLE_REG 0x38
  264. #define NI8420_INT_ENABLE_BIT 0x2000
  265. static void pci_ni8420_exit(struct pci_dev *dev)
  266. {
  267. void __iomem *p;
  268. unsigned int bar = 0;
  269. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  270. moan_device("no memory in bar", dev);
  271. return;
  272. }
  273. p = pci_ioremap_bar(dev, bar);
  274. if (p == NULL)
  275. return;
  276. /* Disable the CPU Interrupt */
  277. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  278. p + NI8420_INT_ENABLE_REG);
  279. iounmap(p);
  280. }
  281. /* MITE registers */
  282. #define MITE_IOWBSR1 0xc4
  283. #define MITE_IOWCR1 0xf4
  284. #define MITE_LCIMR1 0x08
  285. #define MITE_LCIMR2 0x10
  286. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  287. static void pci_ni8430_exit(struct pci_dev *dev)
  288. {
  289. void __iomem *p;
  290. unsigned int bar = 0;
  291. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  292. moan_device("no memory in bar", dev);
  293. return;
  294. }
  295. p = pci_ioremap_bar(dev, bar);
  296. if (p == NULL)
  297. return;
  298. /* Disable the CPU Interrupt */
  299. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  300. iounmap(p);
  301. }
  302. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  303. static int
  304. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  305. struct uart_8250_port *port, int idx)
  306. {
  307. unsigned int bar, offset = board->first_offset;
  308. bar = 0;
  309. if (idx < 4) {
  310. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  311. offset += idx * board->uart_offset;
  312. } else if (idx < 8) {
  313. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  314. offset += idx * board->uart_offset + 0xC00;
  315. } else /* we have only 8 ports on PMC-OCTALPRO */
  316. return 1;
  317. return setup_port(priv, port, bar, offset, board->reg_shift);
  318. }
  319. /*
  320. * This does initialization for PMC OCTALPRO cards:
  321. * maps the device memory, resets the UARTs (needed, bc
  322. * if the module is removed and inserted again, the card
  323. * is in the sleep mode) and enables global interrupt.
  324. */
  325. /* global control register offset for SBS PMC-OctalPro */
  326. #define OCT_REG_CR_OFF 0x500
  327. static int sbs_init(struct pci_dev *dev)
  328. {
  329. u8 __iomem *p;
  330. p = pci_ioremap_bar(dev, 0);
  331. if (p == NULL)
  332. return -ENOMEM;
  333. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  334. writeb(0x10, p + OCT_REG_CR_OFF);
  335. udelay(50);
  336. writeb(0x0, p + OCT_REG_CR_OFF);
  337. /* Set bit-2 (INTENABLE) of Control Register */
  338. writeb(0x4, p + OCT_REG_CR_OFF);
  339. iounmap(p);
  340. return 0;
  341. }
  342. /*
  343. * Disables the global interrupt of PMC-OctalPro
  344. */
  345. static void sbs_exit(struct pci_dev *dev)
  346. {
  347. u8 __iomem *p;
  348. p = pci_ioremap_bar(dev, 0);
  349. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  350. if (p != NULL)
  351. writeb(0, p + OCT_REG_CR_OFF);
  352. iounmap(p);
  353. }
  354. /*
  355. * SIIG serial cards have an PCI interface chip which also controls
  356. * the UART clocking frequency. Each UART can be clocked independently
  357. * (except cards equipped with 4 UARTs) and initial clocking settings
  358. * are stored in the EEPROM chip. It can cause problems because this
  359. * version of serial driver doesn't support differently clocked UART's
  360. * on single PCI card. To prevent this, initialization functions set
  361. * high frequency clocking for all UART's on given card. It is safe (I
  362. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  363. * with other OSes (like M$ DOS).
  364. *
  365. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  366. *
  367. * There is two family of SIIG serial cards with different PCI
  368. * interface chip and different configuration methods:
  369. * - 10x cards have control registers in IO and/or memory space;
  370. * - 20x cards have control registers in standard PCI configuration space.
  371. *
  372. * Note: all 10x cards have PCI device ids 0x10..
  373. * all 20x cards have PCI device ids 0x20..
  374. *
  375. * There are also Quartet Serial cards which use Oxford Semiconductor
  376. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  377. *
  378. * Note: some SIIG cards are probed by the parport_serial object.
  379. */
  380. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  381. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  382. static int pci_siig10x_init(struct pci_dev *dev)
  383. {
  384. u16 data;
  385. void __iomem *p;
  386. switch (dev->device & 0xfff8) {
  387. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  388. data = 0xffdf;
  389. break;
  390. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  391. data = 0xf7ff;
  392. break;
  393. default: /* 1S1P, 4S */
  394. data = 0xfffb;
  395. break;
  396. }
  397. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  398. if (p == NULL)
  399. return -ENOMEM;
  400. writew(readw(p + 0x28) & data, p + 0x28);
  401. readw(p + 0x28);
  402. iounmap(p);
  403. return 0;
  404. }
  405. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  406. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  407. static int pci_siig20x_init(struct pci_dev *dev)
  408. {
  409. u8 data;
  410. /* Change clock frequency for the first UART. */
  411. pci_read_config_byte(dev, 0x6f, &data);
  412. pci_write_config_byte(dev, 0x6f, data & 0xef);
  413. /* If this card has 2 UART, we have to do the same with second UART. */
  414. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  415. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  416. pci_read_config_byte(dev, 0x73, &data);
  417. pci_write_config_byte(dev, 0x73, data & 0xef);
  418. }
  419. return 0;
  420. }
  421. static int pci_siig_init(struct pci_dev *dev)
  422. {
  423. unsigned int type = dev->device & 0xff00;
  424. if (type == 0x1000)
  425. return pci_siig10x_init(dev);
  426. else if (type == 0x2000)
  427. return pci_siig20x_init(dev);
  428. moan_device("Unknown SIIG card", dev);
  429. return -ENODEV;
  430. }
  431. static int pci_siig_setup(struct serial_private *priv,
  432. const struct pciserial_board *board,
  433. struct uart_8250_port *port, int idx)
  434. {
  435. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  436. if (idx > 3) {
  437. bar = 4;
  438. offset = (idx - 4) * 8;
  439. }
  440. return setup_port(priv, port, bar, offset, 0);
  441. }
  442. /*
  443. * Timedia has an explosion of boards, and to avoid the PCI table from
  444. * growing *huge*, we use this function to collapse some 70 entries
  445. * in the PCI table into one, for sanity's and compactness's sake.
  446. */
  447. static const unsigned short timedia_single_port[] = {
  448. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  449. };
  450. static const unsigned short timedia_dual_port[] = {
  451. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  452. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  453. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  454. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  455. 0xD079, 0
  456. };
  457. static const unsigned short timedia_quad_port[] = {
  458. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  459. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  460. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  461. 0xB157, 0
  462. };
  463. static const unsigned short timedia_eight_port[] = {
  464. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  465. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  466. };
  467. static const struct timedia_struct {
  468. int num;
  469. const unsigned short *ids;
  470. } timedia_data[] = {
  471. { 1, timedia_single_port },
  472. { 2, timedia_dual_port },
  473. { 4, timedia_quad_port },
  474. { 8, timedia_eight_port }
  475. };
  476. /*
  477. * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
  478. * listing them individually, this driver merely grabs them all with
  479. * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
  480. * and should be left free to be claimed by parport_serial instead.
  481. */
  482. static int pci_timedia_probe(struct pci_dev *dev)
  483. {
  484. /*
  485. * Check the third digit of the subdevice ID
  486. * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
  487. */
  488. if ((dev->subsystem_device & 0x00f0) >= 0x70) {
  489. dev_info(&dev->dev,
  490. "ignoring Timedia subdevice %04x for parport_serial\n",
  491. dev->subsystem_device);
  492. return -ENODEV;
  493. }
  494. return 0;
  495. }
  496. static int pci_timedia_init(struct pci_dev *dev)
  497. {
  498. const unsigned short *ids;
  499. int i, j;
  500. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  501. ids = timedia_data[i].ids;
  502. for (j = 0; ids[j]; j++)
  503. if (dev->subsystem_device == ids[j])
  504. return timedia_data[i].num;
  505. }
  506. return 0;
  507. }
  508. /*
  509. * Timedia/SUNIX uses a mixture of BARs and offsets
  510. * Ugh, this is ugly as all hell --- TYT
  511. */
  512. static int
  513. pci_timedia_setup(struct serial_private *priv,
  514. const struct pciserial_board *board,
  515. struct uart_8250_port *port, int idx)
  516. {
  517. unsigned int bar = 0, offset = board->first_offset;
  518. switch (idx) {
  519. case 0:
  520. bar = 0;
  521. break;
  522. case 1:
  523. offset = board->uart_offset;
  524. bar = 0;
  525. break;
  526. case 2:
  527. bar = 1;
  528. break;
  529. case 3:
  530. offset = board->uart_offset;
  531. /* FALLTHROUGH */
  532. case 4: /* BAR 2 */
  533. case 5: /* BAR 3 */
  534. case 6: /* BAR 4 */
  535. case 7: /* BAR 5 */
  536. bar = idx - 2;
  537. }
  538. return setup_port(priv, port, bar, offset, board->reg_shift);
  539. }
  540. /*
  541. * Some Titan cards are also a little weird
  542. */
  543. static int
  544. titan_400l_800l_setup(struct serial_private *priv,
  545. const struct pciserial_board *board,
  546. struct uart_8250_port *port, int idx)
  547. {
  548. unsigned int bar, offset = board->first_offset;
  549. switch (idx) {
  550. case 0:
  551. bar = 1;
  552. break;
  553. case 1:
  554. bar = 2;
  555. break;
  556. default:
  557. bar = 4;
  558. offset = (idx - 2) * board->uart_offset;
  559. }
  560. return setup_port(priv, port, bar, offset, board->reg_shift);
  561. }
  562. static int pci_xircom_init(struct pci_dev *dev)
  563. {
  564. msleep(100);
  565. return 0;
  566. }
  567. static int pci_ni8420_init(struct pci_dev *dev)
  568. {
  569. void __iomem *p;
  570. unsigned int bar = 0;
  571. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  572. moan_device("no memory in bar", dev);
  573. return 0;
  574. }
  575. p = pci_ioremap_bar(dev, bar);
  576. if (p == NULL)
  577. return -ENOMEM;
  578. /* Enable CPU Interrupt */
  579. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  580. p + NI8420_INT_ENABLE_REG);
  581. iounmap(p);
  582. return 0;
  583. }
  584. #define MITE_IOWBSR1_WSIZE 0xa
  585. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  586. #define MITE_IOWBSR1_WENAB (1 << 7)
  587. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  588. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  589. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  590. static int pci_ni8430_init(struct pci_dev *dev)
  591. {
  592. void __iomem *p;
  593. struct pci_bus_region region;
  594. u32 device_window;
  595. unsigned int bar = 0;
  596. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  597. moan_device("no memory in bar", dev);
  598. return 0;
  599. }
  600. p = pci_ioremap_bar(dev, bar);
  601. if (p == NULL)
  602. return -ENOMEM;
  603. /*
  604. * Set device window address and size in BAR0, while acknowledging that
  605. * the resource structure may contain a translated address that differs
  606. * from the address the device responds to.
  607. */
  608. pcibios_resource_to_bus(dev->bus, &region, &dev->resource[bar]);
  609. device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  610. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  611. writel(device_window, p + MITE_IOWBSR1);
  612. /* Set window access to go to RAMSEL IO address space */
  613. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  614. p + MITE_IOWCR1);
  615. /* Enable IO Bus Interrupt 0 */
  616. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  617. /* Enable CPU Interrupt */
  618. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  619. iounmap(p);
  620. return 0;
  621. }
  622. /* UART Port Control Register */
  623. #define NI8430_PORTCON 0x0f
  624. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  625. static int
  626. pci_ni8430_setup(struct serial_private *priv,
  627. const struct pciserial_board *board,
  628. struct uart_8250_port *port, int idx)
  629. {
  630. struct pci_dev *dev = priv->dev;
  631. void __iomem *p;
  632. unsigned int bar, offset = board->first_offset;
  633. if (idx >= board->num_ports)
  634. return 1;
  635. bar = FL_GET_BASE(board->flags);
  636. offset += idx * board->uart_offset;
  637. p = pci_ioremap_bar(dev, bar);
  638. if (!p)
  639. return -ENOMEM;
  640. /* enable the transceiver */
  641. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  642. p + offset + NI8430_PORTCON);
  643. iounmap(p);
  644. return setup_port(priv, port, bar, offset, board->reg_shift);
  645. }
  646. static int pci_netmos_9900_setup(struct serial_private *priv,
  647. const struct pciserial_board *board,
  648. struct uart_8250_port *port, int idx)
  649. {
  650. unsigned int bar;
  651. if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
  652. (priv->dev->subsystem_device & 0xff00) == 0x3000) {
  653. /* netmos apparently orders BARs by datasheet layout, so serial
  654. * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
  655. */
  656. bar = 3 * idx;
  657. return setup_port(priv, port, bar, 0, board->reg_shift);
  658. } else {
  659. return pci_default_setup(priv, board, port, idx);
  660. }
  661. }
  662. /* the 99xx series comes with a range of device IDs and a variety
  663. * of capabilities:
  664. *
  665. * 9900 has varying capabilities and can cascade to sub-controllers
  666. * (cascading should be purely internal)
  667. * 9904 is hardwired with 4 serial ports
  668. * 9912 and 9922 are hardwired with 2 serial ports
  669. */
  670. static int pci_netmos_9900_numports(struct pci_dev *dev)
  671. {
  672. unsigned int c = dev->class;
  673. unsigned int pi;
  674. unsigned short sub_serports;
  675. pi = c & 0xff;
  676. if (pi == 2)
  677. return 1;
  678. if ((pi == 0) && (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
  679. /* two possibilities: 0x30ps encodes number of parallel and
  680. * serial ports, or 0x1000 indicates *something*. This is not
  681. * immediately obvious, since the 2s1p+4s configuration seems
  682. * to offer all functionality on functions 0..2, while still
  683. * advertising the same function 3 as the 4s+2s1p config.
  684. */
  685. sub_serports = dev->subsystem_device & 0xf;
  686. if (sub_serports > 0)
  687. return sub_serports;
  688. dev_err(&dev->dev,
  689. "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
  690. return 0;
  691. }
  692. moan_device("unknown NetMos/Mostech program interface", dev);
  693. return 0;
  694. }
  695. static int pci_netmos_init(struct pci_dev *dev)
  696. {
  697. /* subdevice 0x00PS means <P> parallel, <S> serial */
  698. unsigned int num_serial = dev->subsystem_device & 0xf;
  699. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  700. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  701. return 0;
  702. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  703. dev->subsystem_device == 0x0299)
  704. return 0;
  705. switch (dev->device) { /* FALLTHROUGH on all */
  706. case PCI_DEVICE_ID_NETMOS_9904:
  707. case PCI_DEVICE_ID_NETMOS_9912:
  708. case PCI_DEVICE_ID_NETMOS_9922:
  709. case PCI_DEVICE_ID_NETMOS_9900:
  710. num_serial = pci_netmos_9900_numports(dev);
  711. break;
  712. default:
  713. break;
  714. }
  715. if (num_serial == 0) {
  716. moan_device("unknown NetMos/Mostech device", dev);
  717. return -ENODEV;
  718. }
  719. return num_serial;
  720. }
  721. /*
  722. * These chips are available with optionally one parallel port and up to
  723. * two serial ports. Unfortunately they all have the same product id.
  724. *
  725. * Basic configuration is done over a region of 32 I/O ports. The base
  726. * ioport is called INTA or INTC, depending on docs/other drivers.
  727. *
  728. * The region of the 32 I/O ports is configured in POSIO0R...
  729. */
  730. /* registers */
  731. #define ITE_887x_MISCR 0x9c
  732. #define ITE_887x_INTCBAR 0x78
  733. #define ITE_887x_UARTBAR 0x7c
  734. #define ITE_887x_PS0BAR 0x10
  735. #define ITE_887x_POSIO0 0x60
  736. /* I/O space size */
  737. #define ITE_887x_IOSIZE 32
  738. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  739. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  740. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  741. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  742. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  743. #define ITE_887x_POSIO_SPEED (3 << 29)
  744. /* enable IO_Space bit */
  745. #define ITE_887x_POSIO_ENABLE (1 << 31)
  746. static int pci_ite887x_init(struct pci_dev *dev)
  747. {
  748. /* inta_addr are the configuration addresses of the ITE */
  749. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  750. 0x200, 0x280, 0 };
  751. int ret, i, type;
  752. struct resource *iobase = NULL;
  753. u32 miscr, uartbar, ioport;
  754. /* search for the base-ioport */
  755. i = 0;
  756. while (inta_addr[i] && iobase == NULL) {
  757. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  758. "ite887x");
  759. if (iobase != NULL) {
  760. /* write POSIO0R - speed | size | ioport */
  761. pci_write_config_dword(dev, ITE_887x_POSIO0,
  762. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  763. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  764. /* write INTCBAR - ioport */
  765. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  766. inta_addr[i]);
  767. ret = inb(inta_addr[i]);
  768. if (ret != 0xff) {
  769. /* ioport connected */
  770. break;
  771. }
  772. release_region(iobase->start, ITE_887x_IOSIZE);
  773. iobase = NULL;
  774. }
  775. i++;
  776. }
  777. if (!inta_addr[i]) {
  778. dev_err(&dev->dev, "ite887x: could not find iobase\n");
  779. return -ENODEV;
  780. }
  781. /* start of undocumented type checking (see parport_pc.c) */
  782. type = inb(iobase->start + 0x18) & 0x0f;
  783. switch (type) {
  784. case 0x2: /* ITE8871 (1P) */
  785. case 0xa: /* ITE8875 (1P) */
  786. ret = 0;
  787. break;
  788. case 0xe: /* ITE8872 (2S1P) */
  789. ret = 2;
  790. break;
  791. case 0x6: /* ITE8873 (1S) */
  792. ret = 1;
  793. break;
  794. case 0x8: /* ITE8874 (2S) */
  795. ret = 2;
  796. break;
  797. default:
  798. moan_device("Unknown ITE887x", dev);
  799. ret = -ENODEV;
  800. }
  801. /* configure all serial ports */
  802. for (i = 0; i < ret; i++) {
  803. /* read the I/O port from the device */
  804. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  805. &ioport);
  806. ioport &= 0x0000FF00; /* the actual base address */
  807. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  808. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  809. ITE_887x_POSIO_IOSIZE_8 | ioport);
  810. /* write the ioport to the UARTBAR */
  811. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  812. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  813. uartbar |= (ioport << (16 * i)); /* set the ioport */
  814. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  815. /* get current config */
  816. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  817. /* disable interrupts (UARTx_Routing[3:0]) */
  818. miscr &= ~(0xf << (12 - 4 * i));
  819. /* activate the UART (UARTx_En) */
  820. miscr |= 1 << (23 - i);
  821. /* write new config with activated UART */
  822. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  823. }
  824. if (ret <= 0) {
  825. /* the device has no UARTs if we get here */
  826. release_region(iobase->start, ITE_887x_IOSIZE);
  827. }
  828. return ret;
  829. }
  830. static void pci_ite887x_exit(struct pci_dev *dev)
  831. {
  832. u32 ioport;
  833. /* the ioport is bit 0-15 in POSIO0R */
  834. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  835. ioport &= 0xffff;
  836. release_region(ioport, ITE_887x_IOSIZE);
  837. }
  838. /*
  839. * EndRun Technologies.
  840. * Determine the number of ports available on the device.
  841. */
  842. #define PCI_VENDOR_ID_ENDRUN 0x7401
  843. #define PCI_DEVICE_ID_ENDRUN_1588 0xe100
  844. static int pci_endrun_init(struct pci_dev *dev)
  845. {
  846. u8 __iomem *p;
  847. unsigned long deviceID;
  848. unsigned int number_uarts = 0;
  849. /* EndRun device is all 0xexxx */
  850. if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
  851. (dev->device & 0xf000) != 0xe000)
  852. return 0;
  853. p = pci_iomap(dev, 0, 5);
  854. if (p == NULL)
  855. return -ENOMEM;
  856. deviceID = ioread32(p);
  857. /* EndRun device */
  858. if (deviceID == 0x07000200) {
  859. number_uarts = ioread8(p + 4);
  860. dev_dbg(&dev->dev,
  861. "%d ports detected on EndRun PCI Express device\n",
  862. number_uarts);
  863. }
  864. pci_iounmap(dev, p);
  865. return number_uarts;
  866. }
  867. /*
  868. * Oxford Semiconductor Inc.
  869. * Check that device is part of the Tornado range of devices, then determine
  870. * the number of ports available on the device.
  871. */
  872. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  873. {
  874. u8 __iomem *p;
  875. unsigned long deviceID;
  876. unsigned int number_uarts = 0;
  877. /* OxSemi Tornado devices are all 0xCxxx */
  878. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  879. (dev->device & 0xF000) != 0xC000)
  880. return 0;
  881. p = pci_iomap(dev, 0, 5);
  882. if (p == NULL)
  883. return -ENOMEM;
  884. deviceID = ioread32(p);
  885. /* Tornado device */
  886. if (deviceID == 0x07000200) {
  887. number_uarts = ioread8(p + 4);
  888. dev_dbg(&dev->dev,
  889. "%d ports detected on Oxford PCI Express device\n",
  890. number_uarts);
  891. }
  892. pci_iounmap(dev, p);
  893. return number_uarts;
  894. }
  895. static int pci_asix_setup(struct serial_private *priv,
  896. const struct pciserial_board *board,
  897. struct uart_8250_port *port, int idx)
  898. {
  899. port->bugs |= UART_BUG_PARITY;
  900. return pci_default_setup(priv, board, port, idx);
  901. }
  902. /* Quatech devices have their own extra interface features */
  903. struct quatech_feature {
  904. u16 devid;
  905. bool amcc;
  906. };
  907. #define QPCR_TEST_FOR1 0x3F
  908. #define QPCR_TEST_GET1 0x00
  909. #define QPCR_TEST_FOR2 0x40
  910. #define QPCR_TEST_GET2 0x40
  911. #define QPCR_TEST_FOR3 0x80
  912. #define QPCR_TEST_GET3 0x40
  913. #define QPCR_TEST_FOR4 0xC0
  914. #define QPCR_TEST_GET4 0x80
  915. #define QOPR_CLOCK_X1 0x0000
  916. #define QOPR_CLOCK_X2 0x0001
  917. #define QOPR_CLOCK_X4 0x0002
  918. #define QOPR_CLOCK_X8 0x0003
  919. #define QOPR_CLOCK_RATE_MASK 0x0003
  920. static struct quatech_feature quatech_cards[] = {
  921. { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
  922. { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
  923. { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
  924. { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
  925. { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
  926. { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
  927. { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
  928. { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
  929. { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
  930. { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
  931. { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
  932. { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
  933. { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
  934. { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
  935. { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
  936. { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
  937. { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
  938. { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
  939. { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
  940. { 0, }
  941. };
  942. static int pci_quatech_amcc(u16 devid)
  943. {
  944. struct quatech_feature *qf = &quatech_cards[0];
  945. while (qf->devid) {
  946. if (qf->devid == devid)
  947. return qf->amcc;
  948. qf++;
  949. }
  950. pr_err("quatech: unknown port type '0x%04X'.\n", devid);
  951. return 0;
  952. };
  953. static int pci_quatech_rqopr(struct uart_8250_port *port)
  954. {
  955. unsigned long base = port->port.iobase;
  956. u8 LCR, val;
  957. LCR = inb(base + UART_LCR);
  958. outb(0xBF, base + UART_LCR);
  959. val = inb(base + UART_SCR);
  960. outb(LCR, base + UART_LCR);
  961. return val;
  962. }
  963. static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
  964. {
  965. unsigned long base = port->port.iobase;
  966. u8 LCR;
  967. LCR = inb(base + UART_LCR);
  968. outb(0xBF, base + UART_LCR);
  969. inb(base + UART_SCR);
  970. outb(qopr, base + UART_SCR);
  971. outb(LCR, base + UART_LCR);
  972. }
  973. static int pci_quatech_rqmcr(struct uart_8250_port *port)
  974. {
  975. unsigned long base = port->port.iobase;
  976. u8 LCR, val, qmcr;
  977. LCR = inb(base + UART_LCR);
  978. outb(0xBF, base + UART_LCR);
  979. val = inb(base + UART_SCR);
  980. outb(val | 0x10, base + UART_SCR);
  981. qmcr = inb(base + UART_MCR);
  982. outb(val, base + UART_SCR);
  983. outb(LCR, base + UART_LCR);
  984. return qmcr;
  985. }
  986. static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
  987. {
  988. unsigned long base = port->port.iobase;
  989. u8 LCR, val;
  990. LCR = inb(base + UART_LCR);
  991. outb(0xBF, base + UART_LCR);
  992. val = inb(base + UART_SCR);
  993. outb(val | 0x10, base + UART_SCR);
  994. outb(qmcr, base + UART_MCR);
  995. outb(val, base + UART_SCR);
  996. outb(LCR, base + UART_LCR);
  997. }
  998. static int pci_quatech_has_qmcr(struct uart_8250_port *port)
  999. {
  1000. unsigned long base = port->port.iobase;
  1001. u8 LCR, val;
  1002. LCR = inb(base + UART_LCR);
  1003. outb(0xBF, base + UART_LCR);
  1004. val = inb(base + UART_SCR);
  1005. if (val & 0x20) {
  1006. outb(0x80, UART_LCR);
  1007. if (!(inb(UART_SCR) & 0x20)) {
  1008. outb(LCR, base + UART_LCR);
  1009. return 1;
  1010. }
  1011. }
  1012. return 0;
  1013. }
  1014. static int pci_quatech_test(struct uart_8250_port *port)
  1015. {
  1016. u8 reg, qopr;
  1017. qopr = pci_quatech_rqopr(port);
  1018. pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
  1019. reg = pci_quatech_rqopr(port) & 0xC0;
  1020. if (reg != QPCR_TEST_GET1)
  1021. return -EINVAL;
  1022. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
  1023. reg = pci_quatech_rqopr(port) & 0xC0;
  1024. if (reg != QPCR_TEST_GET2)
  1025. return -EINVAL;
  1026. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
  1027. reg = pci_quatech_rqopr(port) & 0xC0;
  1028. if (reg != QPCR_TEST_GET3)
  1029. return -EINVAL;
  1030. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
  1031. reg = pci_quatech_rqopr(port) & 0xC0;
  1032. if (reg != QPCR_TEST_GET4)
  1033. return -EINVAL;
  1034. pci_quatech_wqopr(port, qopr);
  1035. return 0;
  1036. }
  1037. static int pci_quatech_clock(struct uart_8250_port *port)
  1038. {
  1039. u8 qopr, reg, set;
  1040. unsigned long clock;
  1041. if (pci_quatech_test(port) < 0)
  1042. return 1843200;
  1043. qopr = pci_quatech_rqopr(port);
  1044. pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
  1045. reg = pci_quatech_rqopr(port);
  1046. if (reg & QOPR_CLOCK_X8) {
  1047. clock = 1843200;
  1048. goto out;
  1049. }
  1050. pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
  1051. reg = pci_quatech_rqopr(port);
  1052. if (!(reg & QOPR_CLOCK_X8)) {
  1053. clock = 1843200;
  1054. goto out;
  1055. }
  1056. reg &= QOPR_CLOCK_X8;
  1057. if (reg == QOPR_CLOCK_X2) {
  1058. clock = 3685400;
  1059. set = QOPR_CLOCK_X2;
  1060. } else if (reg == QOPR_CLOCK_X4) {
  1061. clock = 7372800;
  1062. set = QOPR_CLOCK_X4;
  1063. } else if (reg == QOPR_CLOCK_X8) {
  1064. clock = 14745600;
  1065. set = QOPR_CLOCK_X8;
  1066. } else {
  1067. clock = 1843200;
  1068. set = QOPR_CLOCK_X1;
  1069. }
  1070. qopr &= ~QOPR_CLOCK_RATE_MASK;
  1071. qopr |= set;
  1072. out:
  1073. pci_quatech_wqopr(port, qopr);
  1074. return clock;
  1075. }
  1076. static int pci_quatech_rs422(struct uart_8250_port *port)
  1077. {
  1078. u8 qmcr;
  1079. int rs422 = 0;
  1080. if (!pci_quatech_has_qmcr(port))
  1081. return 0;
  1082. qmcr = pci_quatech_rqmcr(port);
  1083. pci_quatech_wqmcr(port, 0xFF);
  1084. if (pci_quatech_rqmcr(port))
  1085. rs422 = 1;
  1086. pci_quatech_wqmcr(port, qmcr);
  1087. return rs422;
  1088. }
  1089. static int pci_quatech_init(struct pci_dev *dev)
  1090. {
  1091. if (pci_quatech_amcc(dev->device)) {
  1092. unsigned long base = pci_resource_start(dev, 0);
  1093. if (base) {
  1094. u32 tmp;
  1095. outl(inl(base + 0x38) | 0x00002000, base + 0x38);
  1096. tmp = inl(base + 0x3c);
  1097. outl(tmp | 0x01000000, base + 0x3c);
  1098. outl(tmp &= ~0x01000000, base + 0x3c);
  1099. }
  1100. }
  1101. return 0;
  1102. }
  1103. static int pci_quatech_setup(struct serial_private *priv,
  1104. const struct pciserial_board *board,
  1105. struct uart_8250_port *port, int idx)
  1106. {
  1107. /* Needed by pci_quatech calls below */
  1108. port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
  1109. /* Set up the clocking */
  1110. port->port.uartclk = pci_quatech_clock(port);
  1111. /* For now just warn about RS422 */
  1112. if (pci_quatech_rs422(port))
  1113. pr_warn("quatech: software control of RS422 features not currently supported.\n");
  1114. return pci_default_setup(priv, board, port, idx);
  1115. }
  1116. static void pci_quatech_exit(struct pci_dev *dev)
  1117. {
  1118. }
  1119. static int pci_default_setup(struct serial_private *priv,
  1120. const struct pciserial_board *board,
  1121. struct uart_8250_port *port, int idx)
  1122. {
  1123. unsigned int bar, offset = board->first_offset, maxnr;
  1124. bar = FL_GET_BASE(board->flags);
  1125. if (board->flags & FL_BASE_BARS)
  1126. bar += idx;
  1127. else
  1128. offset += idx * board->uart_offset;
  1129. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  1130. (board->reg_shift + 3);
  1131. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  1132. return 1;
  1133. return setup_port(priv, port, bar, offset, board->reg_shift);
  1134. }
  1135. static int pci_pericom_setup(struct serial_private *priv,
  1136. const struct pciserial_board *board,
  1137. struct uart_8250_port *port, int idx)
  1138. {
  1139. unsigned int bar, offset = board->first_offset, maxnr;
  1140. bar = FL_GET_BASE(board->flags);
  1141. if (board->flags & FL_BASE_BARS)
  1142. bar += idx;
  1143. else
  1144. offset += idx * board->uart_offset;
  1145. if (idx==3)
  1146. offset = 0x38;
  1147. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  1148. (board->reg_shift + 3);
  1149. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  1150. return 1;
  1151. return setup_port(priv, port, bar, offset, board->reg_shift);
  1152. }
  1153. static int
  1154. ce4100_serial_setup(struct serial_private *priv,
  1155. const struct pciserial_board *board,
  1156. struct uart_8250_port *port, int idx)
  1157. {
  1158. int ret;
  1159. ret = setup_port(priv, port, idx, 0, board->reg_shift);
  1160. port->port.iotype = UPIO_MEM32;
  1161. port->port.type = PORT_XSCALE;
  1162. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1163. port->port.regshift = 2;
  1164. return ret;
  1165. }
  1166. static int
  1167. pci_omegapci_setup(struct serial_private *priv,
  1168. const struct pciserial_board *board,
  1169. struct uart_8250_port *port, int idx)
  1170. {
  1171. return setup_port(priv, port, 2, idx * 8, 0);
  1172. }
  1173. static int
  1174. pci_brcm_trumanage_setup(struct serial_private *priv,
  1175. const struct pciserial_board *board,
  1176. struct uart_8250_port *port, int idx)
  1177. {
  1178. int ret = pci_default_setup(priv, board, port, idx);
  1179. port->port.type = PORT_BRCM_TRUMANAGE;
  1180. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1181. return ret;
  1182. }
  1183. /* RTS will control by MCR if this bit is 0 */
  1184. #define FINTEK_RTS_CONTROL_BY_HW BIT(4)
  1185. /* only worked with FINTEK_RTS_CONTROL_BY_HW on */
  1186. #define FINTEK_RTS_INVERT BIT(5)
  1187. /* We should do proper H/W transceiver setting before change to RS485 mode */
  1188. static int pci_fintek_rs485_config(struct uart_port *port,
  1189. struct serial_rs485 *rs485)
  1190. {
  1191. struct pci_dev *pci_dev = to_pci_dev(port->dev);
  1192. u8 setting;
  1193. u8 *index = (u8 *) port->private_data;
  1194. pci_read_config_byte(pci_dev, 0x40 + 8 * *index + 7, &setting);
  1195. if (!rs485)
  1196. rs485 = &port->rs485;
  1197. else if (rs485->flags & SER_RS485_ENABLED)
  1198. memset(rs485->padding, 0, sizeof(rs485->padding));
  1199. else
  1200. memset(rs485, 0, sizeof(*rs485));
  1201. /* F81504/508/512 not support RTS delay before or after send */
  1202. rs485->flags &= SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND;
  1203. if (rs485->flags & SER_RS485_ENABLED) {
  1204. /* Enable RTS H/W control mode */
  1205. setting |= FINTEK_RTS_CONTROL_BY_HW;
  1206. if (rs485->flags & SER_RS485_RTS_ON_SEND) {
  1207. /* RTS driving high on TX */
  1208. setting &= ~FINTEK_RTS_INVERT;
  1209. } else {
  1210. /* RTS driving low on TX */
  1211. setting |= FINTEK_RTS_INVERT;
  1212. }
  1213. rs485->delay_rts_after_send = 0;
  1214. rs485->delay_rts_before_send = 0;
  1215. } else {
  1216. /* Disable RTS H/W control mode */
  1217. setting &= ~(FINTEK_RTS_CONTROL_BY_HW | FINTEK_RTS_INVERT);
  1218. }
  1219. pci_write_config_byte(pci_dev, 0x40 + 8 * *index + 7, setting);
  1220. if (rs485 != &port->rs485)
  1221. port->rs485 = *rs485;
  1222. return 0;
  1223. }
  1224. static int pci_fintek_setup(struct serial_private *priv,
  1225. const struct pciserial_board *board,
  1226. struct uart_8250_port *port, int idx)
  1227. {
  1228. struct pci_dev *pdev = priv->dev;
  1229. u8 *data;
  1230. u8 config_base;
  1231. u16 iobase;
  1232. config_base = 0x40 + 0x08 * idx;
  1233. /* Get the io address from configuration space */
  1234. pci_read_config_word(pdev, config_base + 4, &iobase);
  1235. dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%x", __func__, idx, iobase);
  1236. port->port.iotype = UPIO_PORT;
  1237. port->port.iobase = iobase;
  1238. port->port.rs485_config = pci_fintek_rs485_config;
  1239. data = devm_kzalloc(&pdev->dev, sizeof(u8), GFP_KERNEL);
  1240. if (!data)
  1241. return -ENOMEM;
  1242. /* preserve index in PCI configuration space */
  1243. *data = idx;
  1244. port->port.private_data = data;
  1245. return 0;
  1246. }
  1247. static int pci_fintek_init(struct pci_dev *dev)
  1248. {
  1249. unsigned long iobase;
  1250. u32 max_port, i;
  1251. resource_size_t bar_data[3];
  1252. u8 config_base;
  1253. struct serial_private *priv = pci_get_drvdata(dev);
  1254. struct uart_8250_port *port;
  1255. if (!(pci_resource_flags(dev, 5) & IORESOURCE_IO) ||
  1256. !(pci_resource_flags(dev, 4) & IORESOURCE_IO) ||
  1257. !(pci_resource_flags(dev, 3) & IORESOURCE_IO))
  1258. return -ENODEV;
  1259. switch (dev->device) {
  1260. case 0x1104: /* 4 ports */
  1261. case 0x1108: /* 8 ports */
  1262. max_port = dev->device & 0xff;
  1263. break;
  1264. case 0x1112: /* 12 ports */
  1265. max_port = 12;
  1266. break;
  1267. default:
  1268. return -EINVAL;
  1269. }
  1270. /* Get the io address dispatch from the BIOS */
  1271. bar_data[0] = pci_resource_start(dev, 5);
  1272. bar_data[1] = pci_resource_start(dev, 4);
  1273. bar_data[2] = pci_resource_start(dev, 3);
  1274. for (i = 0; i < max_port; ++i) {
  1275. /* UART0 configuration offset start from 0x40 */
  1276. config_base = 0x40 + 0x08 * i;
  1277. /* Calculate Real IO Port */
  1278. iobase = (bar_data[i / 4] & 0xffffffe0) + (i % 4) * 8;
  1279. /* Enable UART I/O port */
  1280. pci_write_config_byte(dev, config_base + 0x00, 0x01);
  1281. /* Select 128-byte FIFO and 8x FIFO threshold */
  1282. pci_write_config_byte(dev, config_base + 0x01, 0x33);
  1283. /* LSB UART */
  1284. pci_write_config_byte(dev, config_base + 0x04,
  1285. (u8)(iobase & 0xff));
  1286. /* MSB UART */
  1287. pci_write_config_byte(dev, config_base + 0x05,
  1288. (u8)((iobase & 0xff00) >> 8));
  1289. pci_write_config_byte(dev, config_base + 0x06, dev->irq);
  1290. if (priv) {
  1291. /* re-apply RS232/485 mode when
  1292. * pciserial_resume_ports()
  1293. */
  1294. port = serial8250_get_port(priv->line[i]);
  1295. pci_fintek_rs485_config(&port->port, NULL);
  1296. } else {
  1297. /* First init without port data
  1298. * force init to RS232 Mode
  1299. */
  1300. pci_write_config_byte(dev, config_base + 0x07, 0x01);
  1301. }
  1302. }
  1303. return max_port;
  1304. }
  1305. static int skip_tx_en_setup(struct serial_private *priv,
  1306. const struct pciserial_board *board,
  1307. struct uart_8250_port *port, int idx)
  1308. {
  1309. port->port.quirks |= UPQ_NO_TXEN_TEST;
  1310. dev_dbg(&priv->dev->dev,
  1311. "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
  1312. priv->dev->vendor, priv->dev->device,
  1313. priv->dev->subsystem_vendor, priv->dev->subsystem_device);
  1314. return pci_default_setup(priv, board, port, idx);
  1315. }
  1316. static void kt_handle_break(struct uart_port *p)
  1317. {
  1318. struct uart_8250_port *up = up_to_u8250p(p);
  1319. /*
  1320. * On receipt of a BI, serial device in Intel ME (Intel
  1321. * management engine) needs to have its fifos cleared for sane
  1322. * SOL (Serial Over Lan) output.
  1323. */
  1324. serial8250_clear_and_reinit_fifos(up);
  1325. }
  1326. static unsigned int kt_serial_in(struct uart_port *p, int offset)
  1327. {
  1328. struct uart_8250_port *up = up_to_u8250p(p);
  1329. unsigned int val;
  1330. /*
  1331. * When the Intel ME (management engine) gets reset its serial
  1332. * port registers could return 0 momentarily. Functions like
  1333. * serial8250_console_write, read and save the IER, perform
  1334. * some operation and then restore it. In order to avoid
  1335. * setting IER register inadvertently to 0, if the value read
  1336. * is 0, double check with ier value in uart_8250_port and use
  1337. * that instead. up->ier should be the same value as what is
  1338. * currently configured.
  1339. */
  1340. val = inb(p->iobase + offset);
  1341. if (offset == UART_IER) {
  1342. if (val == 0)
  1343. val = up->ier;
  1344. }
  1345. return val;
  1346. }
  1347. static int kt_serial_setup(struct serial_private *priv,
  1348. const struct pciserial_board *board,
  1349. struct uart_8250_port *port, int idx)
  1350. {
  1351. port->port.flags |= UPF_BUG_THRE;
  1352. port->port.serial_in = kt_serial_in;
  1353. port->port.handle_break = kt_handle_break;
  1354. return skip_tx_en_setup(priv, board, port, idx);
  1355. }
  1356. static int pci_eg20t_init(struct pci_dev *dev)
  1357. {
  1358. #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
  1359. return -ENODEV;
  1360. #else
  1361. return 0;
  1362. #endif
  1363. }
  1364. static int
  1365. pci_wch_ch353_setup(struct serial_private *priv,
  1366. const struct pciserial_board *board,
  1367. struct uart_8250_port *port, int idx)
  1368. {
  1369. port->port.flags |= UPF_FIXED_TYPE;
  1370. port->port.type = PORT_16550A;
  1371. return pci_default_setup(priv, board, port, idx);
  1372. }
  1373. static int
  1374. pci_wch_ch355_setup(struct serial_private *priv,
  1375. const struct pciserial_board *board,
  1376. struct uart_8250_port *port, int idx)
  1377. {
  1378. port->port.flags |= UPF_FIXED_TYPE;
  1379. port->port.type = PORT_16550A;
  1380. return pci_default_setup(priv, board, port, idx);
  1381. }
  1382. static int
  1383. pci_wch_ch38x_setup(struct serial_private *priv,
  1384. const struct pciserial_board *board,
  1385. struct uart_8250_port *port, int idx)
  1386. {
  1387. port->port.flags |= UPF_FIXED_TYPE;
  1388. port->port.type = PORT_16850;
  1389. return pci_default_setup(priv, board, port, idx);
  1390. }
  1391. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  1392. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  1393. #define PCI_DEVICE_ID_OCTPRO 0x0001
  1394. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  1395. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  1396. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  1397. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  1398. #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
  1399. #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
  1400. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  1401. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  1402. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  1403. #define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
  1404. #define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
  1405. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  1406. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  1407. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  1408. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  1409. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  1410. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  1411. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  1412. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  1413. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  1414. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  1415. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  1416. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  1417. #define PCI_DEVICE_ID_TITAN_200V3 0xA306
  1418. #define PCI_DEVICE_ID_TITAN_400V3 0xA310
  1419. #define PCI_DEVICE_ID_TITAN_410V3 0xA312
  1420. #define PCI_DEVICE_ID_TITAN_800V3 0xA314
  1421. #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
  1422. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  1423. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  1424. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  1425. #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
  1426. #define PCI_VENDOR_ID_WCH 0x4348
  1427. #define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
  1428. #define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
  1429. #define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
  1430. #define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
  1431. #define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
  1432. #define PCI_DEVICE_ID_WCH_CH355_4S 0x7173
  1433. #define PCI_VENDOR_ID_AGESTAR 0x5372
  1434. #define PCI_DEVICE_ID_AGESTAR_9375 0x6872
  1435. #define PCI_VENDOR_ID_ASIX 0x9710
  1436. #define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
  1437. #define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
  1438. #define PCIE_VENDOR_ID_WCH 0x1c00
  1439. #define PCIE_DEVICE_ID_WCH_CH382_2S1P 0x3250
  1440. #define PCIE_DEVICE_ID_WCH_CH384_4S 0x3470
  1441. #define PCIE_DEVICE_ID_WCH_CH382_2S 0x3253
  1442. #define PCI_VENDOR_ID_PERICOM 0x12D8
  1443. #define PCI_DEVICE_ID_PERICOM_PI7C9X7951 0x7951
  1444. #define PCI_DEVICE_ID_PERICOM_PI7C9X7952 0x7952
  1445. #define PCI_DEVICE_ID_PERICOM_PI7C9X7954 0x7954
  1446. #define PCI_DEVICE_ID_PERICOM_PI7C9X7958 0x7958
  1447. #define PCI_VENDOR_ID_ACCESIO 0x494f
  1448. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SDB 0x1051
  1449. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2S 0x1053
  1450. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB 0x105C
  1451. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S 0x105E
  1452. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_2DB 0x1091
  1453. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_2 0x1093
  1454. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB 0x1099
  1455. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4 0x109B
  1456. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SMDB 0x10D1
  1457. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2SM 0x10D3
  1458. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB 0x10DA
  1459. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM 0x10DC
  1460. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_1 0x1108
  1461. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_2 0x1110
  1462. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_2 0x1111
  1463. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4 0x1118
  1464. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4 0x1119
  1465. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2S 0x1152
  1466. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S 0x115A
  1467. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_2 0x1190
  1468. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_2 0x1191
  1469. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4 0x1198
  1470. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4 0x1199
  1471. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2SM 0x11D0
  1472. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4 0x105A
  1473. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4 0x105B
  1474. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM422_8 0x106A
  1475. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM485_8 0x106B
  1476. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4 0x1098
  1477. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_8 0x10A9
  1478. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM 0x10D9
  1479. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_8SM 0x10E9
  1480. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM 0x11D8
  1481. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  1482. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  1483. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
  1484. /*
  1485. * Master list of serial port init/setup/exit quirks.
  1486. * This does not describe the general nature of the port.
  1487. * (ie, baud base, number and location of ports, etc)
  1488. *
  1489. * This list is ordered alphabetically by vendor then device.
  1490. * Specific entries must come before more generic entries.
  1491. */
  1492. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  1493. /*
  1494. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  1495. */
  1496. {
  1497. .vendor = PCI_VENDOR_ID_AMCC,
  1498. .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
  1499. .subvendor = PCI_ANY_ID,
  1500. .subdevice = PCI_ANY_ID,
  1501. .setup = addidata_apci7800_setup,
  1502. },
  1503. /*
  1504. * AFAVLAB cards - these may be called via parport_serial
  1505. * It is not clear whether this applies to all products.
  1506. */
  1507. {
  1508. .vendor = PCI_VENDOR_ID_AFAVLAB,
  1509. .device = PCI_ANY_ID,
  1510. .subvendor = PCI_ANY_ID,
  1511. .subdevice = PCI_ANY_ID,
  1512. .setup = afavlab_setup,
  1513. },
  1514. /*
  1515. * HP Diva
  1516. */
  1517. {
  1518. .vendor = PCI_VENDOR_ID_HP,
  1519. .device = PCI_DEVICE_ID_HP_DIVA,
  1520. .subvendor = PCI_ANY_ID,
  1521. .subdevice = PCI_ANY_ID,
  1522. .init = pci_hp_diva_init,
  1523. .setup = pci_hp_diva_setup,
  1524. },
  1525. /*
  1526. * Intel
  1527. */
  1528. {
  1529. .vendor = PCI_VENDOR_ID_INTEL,
  1530. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  1531. .subvendor = 0xe4bf,
  1532. .subdevice = PCI_ANY_ID,
  1533. .init = pci_inteli960ni_init,
  1534. .setup = pci_default_setup,
  1535. },
  1536. {
  1537. .vendor = PCI_VENDOR_ID_INTEL,
  1538. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  1539. .subvendor = PCI_ANY_ID,
  1540. .subdevice = PCI_ANY_ID,
  1541. .setup = skip_tx_en_setup,
  1542. },
  1543. {
  1544. .vendor = PCI_VENDOR_ID_INTEL,
  1545. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  1546. .subvendor = PCI_ANY_ID,
  1547. .subdevice = PCI_ANY_ID,
  1548. .setup = skip_tx_en_setup,
  1549. },
  1550. {
  1551. .vendor = PCI_VENDOR_ID_INTEL,
  1552. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  1553. .subvendor = PCI_ANY_ID,
  1554. .subdevice = PCI_ANY_ID,
  1555. .setup = skip_tx_en_setup,
  1556. },
  1557. {
  1558. .vendor = PCI_VENDOR_ID_INTEL,
  1559. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  1560. .subvendor = PCI_ANY_ID,
  1561. .subdevice = PCI_ANY_ID,
  1562. .setup = ce4100_serial_setup,
  1563. },
  1564. {
  1565. .vendor = PCI_VENDOR_ID_INTEL,
  1566. .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
  1567. .subvendor = PCI_ANY_ID,
  1568. .subdevice = PCI_ANY_ID,
  1569. .setup = kt_serial_setup,
  1570. },
  1571. /*
  1572. * ITE
  1573. */
  1574. {
  1575. .vendor = PCI_VENDOR_ID_ITE,
  1576. .device = PCI_DEVICE_ID_ITE_8872,
  1577. .subvendor = PCI_ANY_ID,
  1578. .subdevice = PCI_ANY_ID,
  1579. .init = pci_ite887x_init,
  1580. .setup = pci_default_setup,
  1581. .exit = pci_ite887x_exit,
  1582. },
  1583. /*
  1584. * National Instruments
  1585. */
  1586. {
  1587. .vendor = PCI_VENDOR_ID_NI,
  1588. .device = PCI_DEVICE_ID_NI_PCI23216,
  1589. .subvendor = PCI_ANY_ID,
  1590. .subdevice = PCI_ANY_ID,
  1591. .init = pci_ni8420_init,
  1592. .setup = pci_default_setup,
  1593. .exit = pci_ni8420_exit,
  1594. },
  1595. {
  1596. .vendor = PCI_VENDOR_ID_NI,
  1597. .device = PCI_DEVICE_ID_NI_PCI2328,
  1598. .subvendor = PCI_ANY_ID,
  1599. .subdevice = PCI_ANY_ID,
  1600. .init = pci_ni8420_init,
  1601. .setup = pci_default_setup,
  1602. .exit = pci_ni8420_exit,
  1603. },
  1604. {
  1605. .vendor = PCI_VENDOR_ID_NI,
  1606. .device = PCI_DEVICE_ID_NI_PCI2324,
  1607. .subvendor = PCI_ANY_ID,
  1608. .subdevice = PCI_ANY_ID,
  1609. .init = pci_ni8420_init,
  1610. .setup = pci_default_setup,
  1611. .exit = pci_ni8420_exit,
  1612. },
  1613. {
  1614. .vendor = PCI_VENDOR_ID_NI,
  1615. .device = PCI_DEVICE_ID_NI_PCI2322,
  1616. .subvendor = PCI_ANY_ID,
  1617. .subdevice = PCI_ANY_ID,
  1618. .init = pci_ni8420_init,
  1619. .setup = pci_default_setup,
  1620. .exit = pci_ni8420_exit,
  1621. },
  1622. {
  1623. .vendor = PCI_VENDOR_ID_NI,
  1624. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1625. .subvendor = PCI_ANY_ID,
  1626. .subdevice = PCI_ANY_ID,
  1627. .init = pci_ni8420_init,
  1628. .setup = pci_default_setup,
  1629. .exit = pci_ni8420_exit,
  1630. },
  1631. {
  1632. .vendor = PCI_VENDOR_ID_NI,
  1633. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1634. .subvendor = PCI_ANY_ID,
  1635. .subdevice = PCI_ANY_ID,
  1636. .init = pci_ni8420_init,
  1637. .setup = pci_default_setup,
  1638. .exit = pci_ni8420_exit,
  1639. },
  1640. {
  1641. .vendor = PCI_VENDOR_ID_NI,
  1642. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1643. .subvendor = PCI_ANY_ID,
  1644. .subdevice = PCI_ANY_ID,
  1645. .init = pci_ni8420_init,
  1646. .setup = pci_default_setup,
  1647. .exit = pci_ni8420_exit,
  1648. },
  1649. {
  1650. .vendor = PCI_VENDOR_ID_NI,
  1651. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1652. .subvendor = PCI_ANY_ID,
  1653. .subdevice = PCI_ANY_ID,
  1654. .init = pci_ni8420_init,
  1655. .setup = pci_default_setup,
  1656. .exit = pci_ni8420_exit,
  1657. },
  1658. {
  1659. .vendor = PCI_VENDOR_ID_NI,
  1660. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1661. .subvendor = PCI_ANY_ID,
  1662. .subdevice = PCI_ANY_ID,
  1663. .init = pci_ni8420_init,
  1664. .setup = pci_default_setup,
  1665. .exit = pci_ni8420_exit,
  1666. },
  1667. {
  1668. .vendor = PCI_VENDOR_ID_NI,
  1669. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1670. .subvendor = PCI_ANY_ID,
  1671. .subdevice = PCI_ANY_ID,
  1672. .init = pci_ni8420_init,
  1673. .setup = pci_default_setup,
  1674. .exit = pci_ni8420_exit,
  1675. },
  1676. {
  1677. .vendor = PCI_VENDOR_ID_NI,
  1678. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1679. .subvendor = PCI_ANY_ID,
  1680. .subdevice = PCI_ANY_ID,
  1681. .init = pci_ni8420_init,
  1682. .setup = pci_default_setup,
  1683. .exit = pci_ni8420_exit,
  1684. },
  1685. {
  1686. .vendor = PCI_VENDOR_ID_NI,
  1687. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1688. .subvendor = PCI_ANY_ID,
  1689. .subdevice = PCI_ANY_ID,
  1690. .init = pci_ni8420_init,
  1691. .setup = pci_default_setup,
  1692. .exit = pci_ni8420_exit,
  1693. },
  1694. {
  1695. .vendor = PCI_VENDOR_ID_NI,
  1696. .device = PCI_ANY_ID,
  1697. .subvendor = PCI_ANY_ID,
  1698. .subdevice = PCI_ANY_ID,
  1699. .init = pci_ni8430_init,
  1700. .setup = pci_ni8430_setup,
  1701. .exit = pci_ni8430_exit,
  1702. },
  1703. /* Quatech */
  1704. {
  1705. .vendor = PCI_VENDOR_ID_QUATECH,
  1706. .device = PCI_ANY_ID,
  1707. .subvendor = PCI_ANY_ID,
  1708. .subdevice = PCI_ANY_ID,
  1709. .init = pci_quatech_init,
  1710. .setup = pci_quatech_setup,
  1711. .exit = pci_quatech_exit,
  1712. },
  1713. /*
  1714. * Panacom
  1715. */
  1716. {
  1717. .vendor = PCI_VENDOR_ID_PANACOM,
  1718. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1719. .subvendor = PCI_ANY_ID,
  1720. .subdevice = PCI_ANY_ID,
  1721. .init = pci_plx9050_init,
  1722. .setup = pci_default_setup,
  1723. .exit = pci_plx9050_exit,
  1724. },
  1725. {
  1726. .vendor = PCI_VENDOR_ID_PANACOM,
  1727. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1728. .subvendor = PCI_ANY_ID,
  1729. .subdevice = PCI_ANY_ID,
  1730. .init = pci_plx9050_init,
  1731. .setup = pci_default_setup,
  1732. .exit = pci_plx9050_exit,
  1733. },
  1734. /*
  1735. * Pericom (Only 7954 - It have a offset jump for port 4)
  1736. */
  1737. {
  1738. .vendor = PCI_VENDOR_ID_PERICOM,
  1739. .device = PCI_DEVICE_ID_PERICOM_PI7C9X7954,
  1740. .subvendor = PCI_ANY_ID,
  1741. .subdevice = PCI_ANY_ID,
  1742. .setup = pci_pericom_setup,
  1743. },
  1744. /*
  1745. * PLX
  1746. */
  1747. {
  1748. .vendor = PCI_VENDOR_ID_PLX,
  1749. .device = PCI_DEVICE_ID_PLX_9050,
  1750. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1751. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1752. .init = pci_plx9050_init,
  1753. .setup = pci_default_setup,
  1754. .exit = pci_plx9050_exit,
  1755. },
  1756. {
  1757. .vendor = PCI_VENDOR_ID_PLX,
  1758. .device = PCI_DEVICE_ID_PLX_9050,
  1759. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1760. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1761. .init = pci_plx9050_init,
  1762. .setup = pci_default_setup,
  1763. .exit = pci_plx9050_exit,
  1764. },
  1765. {
  1766. .vendor = PCI_VENDOR_ID_PLX,
  1767. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1768. .subvendor = PCI_VENDOR_ID_PLX,
  1769. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1770. .init = pci_plx9050_init,
  1771. .setup = pci_default_setup,
  1772. .exit = pci_plx9050_exit,
  1773. },
  1774. /*
  1775. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1776. */
  1777. {
  1778. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1779. .device = PCI_DEVICE_ID_OCTPRO,
  1780. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1781. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1782. .init = sbs_init,
  1783. .setup = sbs_setup,
  1784. .exit = sbs_exit,
  1785. },
  1786. /*
  1787. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1788. */
  1789. {
  1790. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1791. .device = PCI_DEVICE_ID_OCTPRO,
  1792. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1793. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1794. .init = sbs_init,
  1795. .setup = sbs_setup,
  1796. .exit = sbs_exit,
  1797. },
  1798. /*
  1799. * SBS Technologies, Inc., P-Octal 232
  1800. */
  1801. {
  1802. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1803. .device = PCI_DEVICE_ID_OCTPRO,
  1804. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1805. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1806. .init = sbs_init,
  1807. .setup = sbs_setup,
  1808. .exit = sbs_exit,
  1809. },
  1810. /*
  1811. * SBS Technologies, Inc., P-Octal 422
  1812. */
  1813. {
  1814. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1815. .device = PCI_DEVICE_ID_OCTPRO,
  1816. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1817. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1818. .init = sbs_init,
  1819. .setup = sbs_setup,
  1820. .exit = sbs_exit,
  1821. },
  1822. /*
  1823. * SIIG cards - these may be called via parport_serial
  1824. */
  1825. {
  1826. .vendor = PCI_VENDOR_ID_SIIG,
  1827. .device = PCI_ANY_ID,
  1828. .subvendor = PCI_ANY_ID,
  1829. .subdevice = PCI_ANY_ID,
  1830. .init = pci_siig_init,
  1831. .setup = pci_siig_setup,
  1832. },
  1833. /*
  1834. * Titan cards
  1835. */
  1836. {
  1837. .vendor = PCI_VENDOR_ID_TITAN,
  1838. .device = PCI_DEVICE_ID_TITAN_400L,
  1839. .subvendor = PCI_ANY_ID,
  1840. .subdevice = PCI_ANY_ID,
  1841. .setup = titan_400l_800l_setup,
  1842. },
  1843. {
  1844. .vendor = PCI_VENDOR_ID_TITAN,
  1845. .device = PCI_DEVICE_ID_TITAN_800L,
  1846. .subvendor = PCI_ANY_ID,
  1847. .subdevice = PCI_ANY_ID,
  1848. .setup = titan_400l_800l_setup,
  1849. },
  1850. /*
  1851. * Timedia cards
  1852. */
  1853. {
  1854. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1855. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1856. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1857. .subdevice = PCI_ANY_ID,
  1858. .probe = pci_timedia_probe,
  1859. .init = pci_timedia_init,
  1860. .setup = pci_timedia_setup,
  1861. },
  1862. {
  1863. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1864. .device = PCI_ANY_ID,
  1865. .subvendor = PCI_ANY_ID,
  1866. .subdevice = PCI_ANY_ID,
  1867. .setup = pci_timedia_setup,
  1868. },
  1869. /*
  1870. * SUNIX (Timedia) cards
  1871. * Do not "probe" for these cards as there is at least one combination
  1872. * card that should be handled by parport_pc that doesn't match the
  1873. * rule in pci_timedia_probe.
  1874. * It is part number is MIO5079A but its subdevice ID is 0x0102.
  1875. * There are some boards with part number SER5037AL that report
  1876. * subdevice ID 0x0002.
  1877. */
  1878. {
  1879. .vendor = PCI_VENDOR_ID_SUNIX,
  1880. .device = PCI_DEVICE_ID_SUNIX_1999,
  1881. .subvendor = PCI_VENDOR_ID_SUNIX,
  1882. .subdevice = PCI_ANY_ID,
  1883. .init = pci_timedia_init,
  1884. .setup = pci_timedia_setup,
  1885. },
  1886. /*
  1887. * Xircom cards
  1888. */
  1889. {
  1890. .vendor = PCI_VENDOR_ID_XIRCOM,
  1891. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1892. .subvendor = PCI_ANY_ID,
  1893. .subdevice = PCI_ANY_ID,
  1894. .init = pci_xircom_init,
  1895. .setup = pci_default_setup,
  1896. },
  1897. /*
  1898. * Netmos cards - these may be called via parport_serial
  1899. */
  1900. {
  1901. .vendor = PCI_VENDOR_ID_NETMOS,
  1902. .device = PCI_ANY_ID,
  1903. .subvendor = PCI_ANY_ID,
  1904. .subdevice = PCI_ANY_ID,
  1905. .init = pci_netmos_init,
  1906. .setup = pci_netmos_9900_setup,
  1907. },
  1908. /*
  1909. * EndRun Technologies
  1910. */
  1911. {
  1912. .vendor = PCI_VENDOR_ID_ENDRUN,
  1913. .device = PCI_ANY_ID,
  1914. .subvendor = PCI_ANY_ID,
  1915. .subdevice = PCI_ANY_ID,
  1916. .init = pci_endrun_init,
  1917. .setup = pci_default_setup,
  1918. },
  1919. /*
  1920. * For Oxford Semiconductor Tornado based devices
  1921. */
  1922. {
  1923. .vendor = PCI_VENDOR_ID_OXSEMI,
  1924. .device = PCI_ANY_ID,
  1925. .subvendor = PCI_ANY_ID,
  1926. .subdevice = PCI_ANY_ID,
  1927. .init = pci_oxsemi_tornado_init,
  1928. .setup = pci_default_setup,
  1929. },
  1930. {
  1931. .vendor = PCI_VENDOR_ID_MAINPINE,
  1932. .device = PCI_ANY_ID,
  1933. .subvendor = PCI_ANY_ID,
  1934. .subdevice = PCI_ANY_ID,
  1935. .init = pci_oxsemi_tornado_init,
  1936. .setup = pci_default_setup,
  1937. },
  1938. {
  1939. .vendor = PCI_VENDOR_ID_DIGI,
  1940. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  1941. .subvendor = PCI_SUBVENDOR_ID_IBM,
  1942. .subdevice = PCI_ANY_ID,
  1943. .init = pci_oxsemi_tornado_init,
  1944. .setup = pci_default_setup,
  1945. },
  1946. {
  1947. .vendor = PCI_VENDOR_ID_INTEL,
  1948. .device = 0x8811,
  1949. .subvendor = PCI_ANY_ID,
  1950. .subdevice = PCI_ANY_ID,
  1951. .init = pci_eg20t_init,
  1952. .setup = pci_default_setup,
  1953. },
  1954. {
  1955. .vendor = PCI_VENDOR_ID_INTEL,
  1956. .device = 0x8812,
  1957. .subvendor = PCI_ANY_ID,
  1958. .subdevice = PCI_ANY_ID,
  1959. .init = pci_eg20t_init,
  1960. .setup = pci_default_setup,
  1961. },
  1962. {
  1963. .vendor = PCI_VENDOR_ID_INTEL,
  1964. .device = 0x8813,
  1965. .subvendor = PCI_ANY_ID,
  1966. .subdevice = PCI_ANY_ID,
  1967. .init = pci_eg20t_init,
  1968. .setup = pci_default_setup,
  1969. },
  1970. {
  1971. .vendor = PCI_VENDOR_ID_INTEL,
  1972. .device = 0x8814,
  1973. .subvendor = PCI_ANY_ID,
  1974. .subdevice = PCI_ANY_ID,
  1975. .init = pci_eg20t_init,
  1976. .setup = pci_default_setup,
  1977. },
  1978. {
  1979. .vendor = 0x10DB,
  1980. .device = 0x8027,
  1981. .subvendor = PCI_ANY_ID,
  1982. .subdevice = PCI_ANY_ID,
  1983. .init = pci_eg20t_init,
  1984. .setup = pci_default_setup,
  1985. },
  1986. {
  1987. .vendor = 0x10DB,
  1988. .device = 0x8028,
  1989. .subvendor = PCI_ANY_ID,
  1990. .subdevice = PCI_ANY_ID,
  1991. .init = pci_eg20t_init,
  1992. .setup = pci_default_setup,
  1993. },
  1994. {
  1995. .vendor = 0x10DB,
  1996. .device = 0x8029,
  1997. .subvendor = PCI_ANY_ID,
  1998. .subdevice = PCI_ANY_ID,
  1999. .init = pci_eg20t_init,
  2000. .setup = pci_default_setup,
  2001. },
  2002. {
  2003. .vendor = 0x10DB,
  2004. .device = 0x800C,
  2005. .subvendor = PCI_ANY_ID,
  2006. .subdevice = PCI_ANY_ID,
  2007. .init = pci_eg20t_init,
  2008. .setup = pci_default_setup,
  2009. },
  2010. {
  2011. .vendor = 0x10DB,
  2012. .device = 0x800D,
  2013. .subvendor = PCI_ANY_ID,
  2014. .subdevice = PCI_ANY_ID,
  2015. .init = pci_eg20t_init,
  2016. .setup = pci_default_setup,
  2017. },
  2018. /*
  2019. * Cronyx Omega PCI (PLX-chip based)
  2020. */
  2021. {
  2022. .vendor = PCI_VENDOR_ID_PLX,
  2023. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  2024. .subvendor = PCI_ANY_ID,
  2025. .subdevice = PCI_ANY_ID,
  2026. .setup = pci_omegapci_setup,
  2027. },
  2028. /* WCH CH353 1S1P card (16550 clone) */
  2029. {
  2030. .vendor = PCI_VENDOR_ID_WCH,
  2031. .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
  2032. .subvendor = PCI_ANY_ID,
  2033. .subdevice = PCI_ANY_ID,
  2034. .setup = pci_wch_ch353_setup,
  2035. },
  2036. /* WCH CH353 2S1P card (16550 clone) */
  2037. {
  2038. .vendor = PCI_VENDOR_ID_WCH,
  2039. .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
  2040. .subvendor = PCI_ANY_ID,
  2041. .subdevice = PCI_ANY_ID,
  2042. .setup = pci_wch_ch353_setup,
  2043. },
  2044. /* WCH CH353 4S card (16550 clone) */
  2045. {
  2046. .vendor = PCI_VENDOR_ID_WCH,
  2047. .device = PCI_DEVICE_ID_WCH_CH353_4S,
  2048. .subvendor = PCI_ANY_ID,
  2049. .subdevice = PCI_ANY_ID,
  2050. .setup = pci_wch_ch353_setup,
  2051. },
  2052. /* WCH CH353 2S1PF card (16550 clone) */
  2053. {
  2054. .vendor = PCI_VENDOR_ID_WCH,
  2055. .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
  2056. .subvendor = PCI_ANY_ID,
  2057. .subdevice = PCI_ANY_ID,
  2058. .setup = pci_wch_ch353_setup,
  2059. },
  2060. /* WCH CH352 2S card (16550 clone) */
  2061. {
  2062. .vendor = PCI_VENDOR_ID_WCH,
  2063. .device = PCI_DEVICE_ID_WCH_CH352_2S,
  2064. .subvendor = PCI_ANY_ID,
  2065. .subdevice = PCI_ANY_ID,
  2066. .setup = pci_wch_ch353_setup,
  2067. },
  2068. /* WCH CH355 4S card (16550 clone) */
  2069. {
  2070. .vendor = PCI_VENDOR_ID_WCH,
  2071. .device = PCI_DEVICE_ID_WCH_CH355_4S,
  2072. .subvendor = PCI_ANY_ID,
  2073. .subdevice = PCI_ANY_ID,
  2074. .setup = pci_wch_ch355_setup,
  2075. },
  2076. /* WCH CH382 2S card (16850 clone) */
  2077. {
  2078. .vendor = PCIE_VENDOR_ID_WCH,
  2079. .device = PCIE_DEVICE_ID_WCH_CH382_2S,
  2080. .subvendor = PCI_ANY_ID,
  2081. .subdevice = PCI_ANY_ID,
  2082. .setup = pci_wch_ch38x_setup,
  2083. },
  2084. /* WCH CH382 2S1P card (16850 clone) */
  2085. {
  2086. .vendor = PCIE_VENDOR_ID_WCH,
  2087. .device = PCIE_DEVICE_ID_WCH_CH382_2S1P,
  2088. .subvendor = PCI_ANY_ID,
  2089. .subdevice = PCI_ANY_ID,
  2090. .setup = pci_wch_ch38x_setup,
  2091. },
  2092. /* WCH CH384 4S card (16850 clone) */
  2093. {
  2094. .vendor = PCIE_VENDOR_ID_WCH,
  2095. .device = PCIE_DEVICE_ID_WCH_CH384_4S,
  2096. .subvendor = PCI_ANY_ID,
  2097. .subdevice = PCI_ANY_ID,
  2098. .setup = pci_wch_ch38x_setup,
  2099. },
  2100. /*
  2101. * ASIX devices with FIFO bug
  2102. */
  2103. {
  2104. .vendor = PCI_VENDOR_ID_ASIX,
  2105. .device = PCI_ANY_ID,
  2106. .subvendor = PCI_ANY_ID,
  2107. .subdevice = PCI_ANY_ID,
  2108. .setup = pci_asix_setup,
  2109. },
  2110. /*
  2111. * Broadcom TruManage (NetXtreme)
  2112. */
  2113. {
  2114. .vendor = PCI_VENDOR_ID_BROADCOM,
  2115. .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  2116. .subvendor = PCI_ANY_ID,
  2117. .subdevice = PCI_ANY_ID,
  2118. .setup = pci_brcm_trumanage_setup,
  2119. },
  2120. {
  2121. .vendor = 0x1c29,
  2122. .device = 0x1104,
  2123. .subvendor = PCI_ANY_ID,
  2124. .subdevice = PCI_ANY_ID,
  2125. .setup = pci_fintek_setup,
  2126. .init = pci_fintek_init,
  2127. },
  2128. {
  2129. .vendor = 0x1c29,
  2130. .device = 0x1108,
  2131. .subvendor = PCI_ANY_ID,
  2132. .subdevice = PCI_ANY_ID,
  2133. .setup = pci_fintek_setup,
  2134. .init = pci_fintek_init,
  2135. },
  2136. {
  2137. .vendor = 0x1c29,
  2138. .device = 0x1112,
  2139. .subvendor = PCI_ANY_ID,
  2140. .subdevice = PCI_ANY_ID,
  2141. .setup = pci_fintek_setup,
  2142. .init = pci_fintek_init,
  2143. },
  2144. /*
  2145. * Default "match everything" terminator entry
  2146. */
  2147. {
  2148. .vendor = PCI_ANY_ID,
  2149. .device = PCI_ANY_ID,
  2150. .subvendor = PCI_ANY_ID,
  2151. .subdevice = PCI_ANY_ID,
  2152. .setup = pci_default_setup,
  2153. }
  2154. };
  2155. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  2156. {
  2157. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  2158. }
  2159. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  2160. {
  2161. struct pci_serial_quirk *quirk;
  2162. for (quirk = pci_serial_quirks; ; quirk++)
  2163. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  2164. quirk_id_matches(quirk->device, dev->device) &&
  2165. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  2166. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  2167. break;
  2168. return quirk;
  2169. }
  2170. static inline int get_pci_irq(struct pci_dev *dev,
  2171. const struct pciserial_board *board)
  2172. {
  2173. if (board->flags & FL_NOIRQ)
  2174. return 0;
  2175. else
  2176. return dev->irq;
  2177. }
  2178. /*
  2179. * This is the configuration table for all of the PCI serial boards
  2180. * which we support. It is directly indexed by the pci_board_num_t enum
  2181. * value, which is encoded in the pci_device_id PCI probe table's
  2182. * driver_data member.
  2183. *
  2184. * The makeup of these names are:
  2185. * pbn_bn{_bt}_n_baud{_offsetinhex}
  2186. *
  2187. * bn = PCI BAR number
  2188. * bt = Index using PCI BARs
  2189. * n = number of serial ports
  2190. * baud = baud rate
  2191. * offsetinhex = offset for each sequential port (in hex)
  2192. *
  2193. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  2194. *
  2195. * Please note: in theory if n = 1, _bt infix should make no difference.
  2196. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  2197. */
  2198. enum pci_board_num_t {
  2199. pbn_default = 0,
  2200. pbn_b0_1_115200,
  2201. pbn_b0_2_115200,
  2202. pbn_b0_4_115200,
  2203. pbn_b0_5_115200,
  2204. pbn_b0_8_115200,
  2205. pbn_b0_1_921600,
  2206. pbn_b0_2_921600,
  2207. pbn_b0_4_921600,
  2208. pbn_b0_2_1130000,
  2209. pbn_b0_4_1152000,
  2210. pbn_b0_4_1250000,
  2211. pbn_b0_2_1843200,
  2212. pbn_b0_4_1843200,
  2213. pbn_b0_1_4000000,
  2214. pbn_b0_bt_1_115200,
  2215. pbn_b0_bt_2_115200,
  2216. pbn_b0_bt_4_115200,
  2217. pbn_b0_bt_8_115200,
  2218. pbn_b0_bt_1_460800,
  2219. pbn_b0_bt_2_460800,
  2220. pbn_b0_bt_4_460800,
  2221. pbn_b0_bt_1_921600,
  2222. pbn_b0_bt_2_921600,
  2223. pbn_b0_bt_4_921600,
  2224. pbn_b0_bt_8_921600,
  2225. pbn_b1_1_115200,
  2226. pbn_b1_2_115200,
  2227. pbn_b1_4_115200,
  2228. pbn_b1_8_115200,
  2229. pbn_b1_16_115200,
  2230. pbn_b1_1_921600,
  2231. pbn_b1_2_921600,
  2232. pbn_b1_4_921600,
  2233. pbn_b1_8_921600,
  2234. pbn_b1_2_1250000,
  2235. pbn_b1_bt_1_115200,
  2236. pbn_b1_bt_2_115200,
  2237. pbn_b1_bt_4_115200,
  2238. pbn_b1_bt_2_921600,
  2239. pbn_b1_1_1382400,
  2240. pbn_b1_2_1382400,
  2241. pbn_b1_4_1382400,
  2242. pbn_b1_8_1382400,
  2243. pbn_b2_1_115200,
  2244. pbn_b2_2_115200,
  2245. pbn_b2_4_115200,
  2246. pbn_b2_8_115200,
  2247. pbn_b2_1_460800,
  2248. pbn_b2_4_460800,
  2249. pbn_b2_8_460800,
  2250. pbn_b2_16_460800,
  2251. pbn_b2_1_921600,
  2252. pbn_b2_4_921600,
  2253. pbn_b2_8_921600,
  2254. pbn_b2_8_1152000,
  2255. pbn_b2_bt_1_115200,
  2256. pbn_b2_bt_2_115200,
  2257. pbn_b2_bt_4_115200,
  2258. pbn_b2_bt_2_921600,
  2259. pbn_b2_bt_4_921600,
  2260. pbn_b3_2_115200,
  2261. pbn_b3_4_115200,
  2262. pbn_b3_8_115200,
  2263. pbn_b4_bt_2_921600,
  2264. pbn_b4_bt_4_921600,
  2265. pbn_b4_bt_8_921600,
  2266. /*
  2267. * Board-specific versions.
  2268. */
  2269. pbn_panacom,
  2270. pbn_panacom2,
  2271. pbn_panacom4,
  2272. pbn_plx_romulus,
  2273. pbn_endrun_2_4000000,
  2274. pbn_oxsemi,
  2275. pbn_oxsemi_1_4000000,
  2276. pbn_oxsemi_2_4000000,
  2277. pbn_oxsemi_4_4000000,
  2278. pbn_oxsemi_8_4000000,
  2279. pbn_intel_i960,
  2280. pbn_sgi_ioc3,
  2281. pbn_computone_4,
  2282. pbn_computone_6,
  2283. pbn_computone_8,
  2284. pbn_sbsxrsio,
  2285. pbn_pasemi_1682M,
  2286. pbn_ni8430_2,
  2287. pbn_ni8430_4,
  2288. pbn_ni8430_8,
  2289. pbn_ni8430_16,
  2290. pbn_ADDIDATA_PCIe_1_3906250,
  2291. pbn_ADDIDATA_PCIe_2_3906250,
  2292. pbn_ADDIDATA_PCIe_4_3906250,
  2293. pbn_ADDIDATA_PCIe_8_3906250,
  2294. pbn_ce4100_1_115200,
  2295. pbn_omegapci,
  2296. pbn_NETMOS9900_2s_115200,
  2297. pbn_brcm_trumanage,
  2298. pbn_fintek_4,
  2299. pbn_fintek_8,
  2300. pbn_fintek_12,
  2301. pbn_wch382_2,
  2302. pbn_wch384_4,
  2303. pbn_pericom_PI7C9X7951,
  2304. pbn_pericom_PI7C9X7952,
  2305. pbn_pericom_PI7C9X7954,
  2306. pbn_pericom_PI7C9X7958,
  2307. };
  2308. /*
  2309. * uart_offset - the space between channels
  2310. * reg_shift - describes how the UART registers are mapped
  2311. * to PCI memory by the card.
  2312. * For example IER register on SBS, Inc. PMC-OctPro is located at
  2313. * offset 0x10 from the UART base, while UART_IER is defined as 1
  2314. * in include/linux/serial_reg.h,
  2315. * see first lines of serial_in() and serial_out() in 8250.c
  2316. */
  2317. static struct pciserial_board pci_boards[] = {
  2318. [pbn_default] = {
  2319. .flags = FL_BASE0,
  2320. .num_ports = 1,
  2321. .base_baud = 115200,
  2322. .uart_offset = 8,
  2323. },
  2324. [pbn_b0_1_115200] = {
  2325. .flags = FL_BASE0,
  2326. .num_ports = 1,
  2327. .base_baud = 115200,
  2328. .uart_offset = 8,
  2329. },
  2330. [pbn_b0_2_115200] = {
  2331. .flags = FL_BASE0,
  2332. .num_ports = 2,
  2333. .base_baud = 115200,
  2334. .uart_offset = 8,
  2335. },
  2336. [pbn_b0_4_115200] = {
  2337. .flags = FL_BASE0,
  2338. .num_ports = 4,
  2339. .base_baud = 115200,
  2340. .uart_offset = 8,
  2341. },
  2342. [pbn_b0_5_115200] = {
  2343. .flags = FL_BASE0,
  2344. .num_ports = 5,
  2345. .base_baud = 115200,
  2346. .uart_offset = 8,
  2347. },
  2348. [pbn_b0_8_115200] = {
  2349. .flags = FL_BASE0,
  2350. .num_ports = 8,
  2351. .base_baud = 115200,
  2352. .uart_offset = 8,
  2353. },
  2354. [pbn_b0_1_921600] = {
  2355. .flags = FL_BASE0,
  2356. .num_ports = 1,
  2357. .base_baud = 921600,
  2358. .uart_offset = 8,
  2359. },
  2360. [pbn_b0_2_921600] = {
  2361. .flags = FL_BASE0,
  2362. .num_ports = 2,
  2363. .base_baud = 921600,
  2364. .uart_offset = 8,
  2365. },
  2366. [pbn_b0_4_921600] = {
  2367. .flags = FL_BASE0,
  2368. .num_ports = 4,
  2369. .base_baud = 921600,
  2370. .uart_offset = 8,
  2371. },
  2372. [pbn_b0_2_1130000] = {
  2373. .flags = FL_BASE0,
  2374. .num_ports = 2,
  2375. .base_baud = 1130000,
  2376. .uart_offset = 8,
  2377. },
  2378. [pbn_b0_4_1152000] = {
  2379. .flags = FL_BASE0,
  2380. .num_ports = 4,
  2381. .base_baud = 1152000,
  2382. .uart_offset = 8,
  2383. },
  2384. [pbn_b0_4_1250000] = {
  2385. .flags = FL_BASE0,
  2386. .num_ports = 4,
  2387. .base_baud = 1250000,
  2388. .uart_offset = 8,
  2389. },
  2390. [pbn_b0_2_1843200] = {
  2391. .flags = FL_BASE0,
  2392. .num_ports = 2,
  2393. .base_baud = 1843200,
  2394. .uart_offset = 8,
  2395. },
  2396. [pbn_b0_4_1843200] = {
  2397. .flags = FL_BASE0,
  2398. .num_ports = 4,
  2399. .base_baud = 1843200,
  2400. .uart_offset = 8,
  2401. },
  2402. [pbn_b0_1_4000000] = {
  2403. .flags = FL_BASE0,
  2404. .num_ports = 1,
  2405. .base_baud = 4000000,
  2406. .uart_offset = 8,
  2407. },
  2408. [pbn_b0_bt_1_115200] = {
  2409. .flags = FL_BASE0|FL_BASE_BARS,
  2410. .num_ports = 1,
  2411. .base_baud = 115200,
  2412. .uart_offset = 8,
  2413. },
  2414. [pbn_b0_bt_2_115200] = {
  2415. .flags = FL_BASE0|FL_BASE_BARS,
  2416. .num_ports = 2,
  2417. .base_baud = 115200,
  2418. .uart_offset = 8,
  2419. },
  2420. [pbn_b0_bt_4_115200] = {
  2421. .flags = FL_BASE0|FL_BASE_BARS,
  2422. .num_ports = 4,
  2423. .base_baud = 115200,
  2424. .uart_offset = 8,
  2425. },
  2426. [pbn_b0_bt_8_115200] = {
  2427. .flags = FL_BASE0|FL_BASE_BARS,
  2428. .num_ports = 8,
  2429. .base_baud = 115200,
  2430. .uart_offset = 8,
  2431. },
  2432. [pbn_b0_bt_1_460800] = {
  2433. .flags = FL_BASE0|FL_BASE_BARS,
  2434. .num_ports = 1,
  2435. .base_baud = 460800,
  2436. .uart_offset = 8,
  2437. },
  2438. [pbn_b0_bt_2_460800] = {
  2439. .flags = FL_BASE0|FL_BASE_BARS,
  2440. .num_ports = 2,
  2441. .base_baud = 460800,
  2442. .uart_offset = 8,
  2443. },
  2444. [pbn_b0_bt_4_460800] = {
  2445. .flags = FL_BASE0|FL_BASE_BARS,
  2446. .num_ports = 4,
  2447. .base_baud = 460800,
  2448. .uart_offset = 8,
  2449. },
  2450. [pbn_b0_bt_1_921600] = {
  2451. .flags = FL_BASE0|FL_BASE_BARS,
  2452. .num_ports = 1,
  2453. .base_baud = 921600,
  2454. .uart_offset = 8,
  2455. },
  2456. [pbn_b0_bt_2_921600] = {
  2457. .flags = FL_BASE0|FL_BASE_BARS,
  2458. .num_ports = 2,
  2459. .base_baud = 921600,
  2460. .uart_offset = 8,
  2461. },
  2462. [pbn_b0_bt_4_921600] = {
  2463. .flags = FL_BASE0|FL_BASE_BARS,
  2464. .num_ports = 4,
  2465. .base_baud = 921600,
  2466. .uart_offset = 8,
  2467. },
  2468. [pbn_b0_bt_8_921600] = {
  2469. .flags = FL_BASE0|FL_BASE_BARS,
  2470. .num_ports = 8,
  2471. .base_baud = 921600,
  2472. .uart_offset = 8,
  2473. },
  2474. [pbn_b1_1_115200] = {
  2475. .flags = FL_BASE1,
  2476. .num_ports = 1,
  2477. .base_baud = 115200,
  2478. .uart_offset = 8,
  2479. },
  2480. [pbn_b1_2_115200] = {
  2481. .flags = FL_BASE1,
  2482. .num_ports = 2,
  2483. .base_baud = 115200,
  2484. .uart_offset = 8,
  2485. },
  2486. [pbn_b1_4_115200] = {
  2487. .flags = FL_BASE1,
  2488. .num_ports = 4,
  2489. .base_baud = 115200,
  2490. .uart_offset = 8,
  2491. },
  2492. [pbn_b1_8_115200] = {
  2493. .flags = FL_BASE1,
  2494. .num_ports = 8,
  2495. .base_baud = 115200,
  2496. .uart_offset = 8,
  2497. },
  2498. [pbn_b1_16_115200] = {
  2499. .flags = FL_BASE1,
  2500. .num_ports = 16,
  2501. .base_baud = 115200,
  2502. .uart_offset = 8,
  2503. },
  2504. [pbn_b1_1_921600] = {
  2505. .flags = FL_BASE1,
  2506. .num_ports = 1,
  2507. .base_baud = 921600,
  2508. .uart_offset = 8,
  2509. },
  2510. [pbn_b1_2_921600] = {
  2511. .flags = FL_BASE1,
  2512. .num_ports = 2,
  2513. .base_baud = 921600,
  2514. .uart_offset = 8,
  2515. },
  2516. [pbn_b1_4_921600] = {
  2517. .flags = FL_BASE1,
  2518. .num_ports = 4,
  2519. .base_baud = 921600,
  2520. .uart_offset = 8,
  2521. },
  2522. [pbn_b1_8_921600] = {
  2523. .flags = FL_BASE1,
  2524. .num_ports = 8,
  2525. .base_baud = 921600,
  2526. .uart_offset = 8,
  2527. },
  2528. [pbn_b1_2_1250000] = {
  2529. .flags = FL_BASE1,
  2530. .num_ports = 2,
  2531. .base_baud = 1250000,
  2532. .uart_offset = 8,
  2533. },
  2534. [pbn_b1_bt_1_115200] = {
  2535. .flags = FL_BASE1|FL_BASE_BARS,
  2536. .num_ports = 1,
  2537. .base_baud = 115200,
  2538. .uart_offset = 8,
  2539. },
  2540. [pbn_b1_bt_2_115200] = {
  2541. .flags = FL_BASE1|FL_BASE_BARS,
  2542. .num_ports = 2,
  2543. .base_baud = 115200,
  2544. .uart_offset = 8,
  2545. },
  2546. [pbn_b1_bt_4_115200] = {
  2547. .flags = FL_BASE1|FL_BASE_BARS,
  2548. .num_ports = 4,
  2549. .base_baud = 115200,
  2550. .uart_offset = 8,
  2551. },
  2552. [pbn_b1_bt_2_921600] = {
  2553. .flags = FL_BASE1|FL_BASE_BARS,
  2554. .num_ports = 2,
  2555. .base_baud = 921600,
  2556. .uart_offset = 8,
  2557. },
  2558. [pbn_b1_1_1382400] = {
  2559. .flags = FL_BASE1,
  2560. .num_ports = 1,
  2561. .base_baud = 1382400,
  2562. .uart_offset = 8,
  2563. },
  2564. [pbn_b1_2_1382400] = {
  2565. .flags = FL_BASE1,
  2566. .num_ports = 2,
  2567. .base_baud = 1382400,
  2568. .uart_offset = 8,
  2569. },
  2570. [pbn_b1_4_1382400] = {
  2571. .flags = FL_BASE1,
  2572. .num_ports = 4,
  2573. .base_baud = 1382400,
  2574. .uart_offset = 8,
  2575. },
  2576. [pbn_b1_8_1382400] = {
  2577. .flags = FL_BASE1,
  2578. .num_ports = 8,
  2579. .base_baud = 1382400,
  2580. .uart_offset = 8,
  2581. },
  2582. [pbn_b2_1_115200] = {
  2583. .flags = FL_BASE2,
  2584. .num_ports = 1,
  2585. .base_baud = 115200,
  2586. .uart_offset = 8,
  2587. },
  2588. [pbn_b2_2_115200] = {
  2589. .flags = FL_BASE2,
  2590. .num_ports = 2,
  2591. .base_baud = 115200,
  2592. .uart_offset = 8,
  2593. },
  2594. [pbn_b2_4_115200] = {
  2595. .flags = FL_BASE2,
  2596. .num_ports = 4,
  2597. .base_baud = 115200,
  2598. .uart_offset = 8,
  2599. },
  2600. [pbn_b2_8_115200] = {
  2601. .flags = FL_BASE2,
  2602. .num_ports = 8,
  2603. .base_baud = 115200,
  2604. .uart_offset = 8,
  2605. },
  2606. [pbn_b2_1_460800] = {
  2607. .flags = FL_BASE2,
  2608. .num_ports = 1,
  2609. .base_baud = 460800,
  2610. .uart_offset = 8,
  2611. },
  2612. [pbn_b2_4_460800] = {
  2613. .flags = FL_BASE2,
  2614. .num_ports = 4,
  2615. .base_baud = 460800,
  2616. .uart_offset = 8,
  2617. },
  2618. [pbn_b2_8_460800] = {
  2619. .flags = FL_BASE2,
  2620. .num_ports = 8,
  2621. .base_baud = 460800,
  2622. .uart_offset = 8,
  2623. },
  2624. [pbn_b2_16_460800] = {
  2625. .flags = FL_BASE2,
  2626. .num_ports = 16,
  2627. .base_baud = 460800,
  2628. .uart_offset = 8,
  2629. },
  2630. [pbn_b2_1_921600] = {
  2631. .flags = FL_BASE2,
  2632. .num_ports = 1,
  2633. .base_baud = 921600,
  2634. .uart_offset = 8,
  2635. },
  2636. [pbn_b2_4_921600] = {
  2637. .flags = FL_BASE2,
  2638. .num_ports = 4,
  2639. .base_baud = 921600,
  2640. .uart_offset = 8,
  2641. },
  2642. [pbn_b2_8_921600] = {
  2643. .flags = FL_BASE2,
  2644. .num_ports = 8,
  2645. .base_baud = 921600,
  2646. .uart_offset = 8,
  2647. },
  2648. [pbn_b2_8_1152000] = {
  2649. .flags = FL_BASE2,
  2650. .num_ports = 8,
  2651. .base_baud = 1152000,
  2652. .uart_offset = 8,
  2653. },
  2654. [pbn_b2_bt_1_115200] = {
  2655. .flags = FL_BASE2|FL_BASE_BARS,
  2656. .num_ports = 1,
  2657. .base_baud = 115200,
  2658. .uart_offset = 8,
  2659. },
  2660. [pbn_b2_bt_2_115200] = {
  2661. .flags = FL_BASE2|FL_BASE_BARS,
  2662. .num_ports = 2,
  2663. .base_baud = 115200,
  2664. .uart_offset = 8,
  2665. },
  2666. [pbn_b2_bt_4_115200] = {
  2667. .flags = FL_BASE2|FL_BASE_BARS,
  2668. .num_ports = 4,
  2669. .base_baud = 115200,
  2670. .uart_offset = 8,
  2671. },
  2672. [pbn_b2_bt_2_921600] = {
  2673. .flags = FL_BASE2|FL_BASE_BARS,
  2674. .num_ports = 2,
  2675. .base_baud = 921600,
  2676. .uart_offset = 8,
  2677. },
  2678. [pbn_b2_bt_4_921600] = {
  2679. .flags = FL_BASE2|FL_BASE_BARS,
  2680. .num_ports = 4,
  2681. .base_baud = 921600,
  2682. .uart_offset = 8,
  2683. },
  2684. [pbn_b3_2_115200] = {
  2685. .flags = FL_BASE3,
  2686. .num_ports = 2,
  2687. .base_baud = 115200,
  2688. .uart_offset = 8,
  2689. },
  2690. [pbn_b3_4_115200] = {
  2691. .flags = FL_BASE3,
  2692. .num_ports = 4,
  2693. .base_baud = 115200,
  2694. .uart_offset = 8,
  2695. },
  2696. [pbn_b3_8_115200] = {
  2697. .flags = FL_BASE3,
  2698. .num_ports = 8,
  2699. .base_baud = 115200,
  2700. .uart_offset = 8,
  2701. },
  2702. [pbn_b4_bt_2_921600] = {
  2703. .flags = FL_BASE4,
  2704. .num_ports = 2,
  2705. .base_baud = 921600,
  2706. .uart_offset = 8,
  2707. },
  2708. [pbn_b4_bt_4_921600] = {
  2709. .flags = FL_BASE4,
  2710. .num_ports = 4,
  2711. .base_baud = 921600,
  2712. .uart_offset = 8,
  2713. },
  2714. [pbn_b4_bt_8_921600] = {
  2715. .flags = FL_BASE4,
  2716. .num_ports = 8,
  2717. .base_baud = 921600,
  2718. .uart_offset = 8,
  2719. },
  2720. /*
  2721. * Entries following this are board-specific.
  2722. */
  2723. /*
  2724. * Panacom - IOMEM
  2725. */
  2726. [pbn_panacom] = {
  2727. .flags = FL_BASE2,
  2728. .num_ports = 2,
  2729. .base_baud = 921600,
  2730. .uart_offset = 0x400,
  2731. .reg_shift = 7,
  2732. },
  2733. [pbn_panacom2] = {
  2734. .flags = FL_BASE2|FL_BASE_BARS,
  2735. .num_ports = 2,
  2736. .base_baud = 921600,
  2737. .uart_offset = 0x400,
  2738. .reg_shift = 7,
  2739. },
  2740. [pbn_panacom4] = {
  2741. .flags = FL_BASE2|FL_BASE_BARS,
  2742. .num_ports = 4,
  2743. .base_baud = 921600,
  2744. .uart_offset = 0x400,
  2745. .reg_shift = 7,
  2746. },
  2747. /* I think this entry is broken - the first_offset looks wrong --rmk */
  2748. [pbn_plx_romulus] = {
  2749. .flags = FL_BASE2,
  2750. .num_ports = 4,
  2751. .base_baud = 921600,
  2752. .uart_offset = 8 << 2,
  2753. .reg_shift = 2,
  2754. .first_offset = 0x03,
  2755. },
  2756. /*
  2757. * EndRun Technologies
  2758. * Uses the size of PCI Base region 0 to
  2759. * signal now many ports are available
  2760. * 2 port 952 Uart support
  2761. */
  2762. [pbn_endrun_2_4000000] = {
  2763. .flags = FL_BASE0,
  2764. .num_ports = 2,
  2765. .base_baud = 4000000,
  2766. .uart_offset = 0x200,
  2767. .first_offset = 0x1000,
  2768. },
  2769. /*
  2770. * This board uses the size of PCI Base region 0 to
  2771. * signal now many ports are available
  2772. */
  2773. [pbn_oxsemi] = {
  2774. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  2775. .num_ports = 32,
  2776. .base_baud = 115200,
  2777. .uart_offset = 8,
  2778. },
  2779. [pbn_oxsemi_1_4000000] = {
  2780. .flags = FL_BASE0,
  2781. .num_ports = 1,
  2782. .base_baud = 4000000,
  2783. .uart_offset = 0x200,
  2784. .first_offset = 0x1000,
  2785. },
  2786. [pbn_oxsemi_2_4000000] = {
  2787. .flags = FL_BASE0,
  2788. .num_ports = 2,
  2789. .base_baud = 4000000,
  2790. .uart_offset = 0x200,
  2791. .first_offset = 0x1000,
  2792. },
  2793. [pbn_oxsemi_4_4000000] = {
  2794. .flags = FL_BASE0,
  2795. .num_ports = 4,
  2796. .base_baud = 4000000,
  2797. .uart_offset = 0x200,
  2798. .first_offset = 0x1000,
  2799. },
  2800. [pbn_oxsemi_8_4000000] = {
  2801. .flags = FL_BASE0,
  2802. .num_ports = 8,
  2803. .base_baud = 4000000,
  2804. .uart_offset = 0x200,
  2805. .first_offset = 0x1000,
  2806. },
  2807. /*
  2808. * EKF addition for i960 Boards form EKF with serial port.
  2809. * Max 256 ports.
  2810. */
  2811. [pbn_intel_i960] = {
  2812. .flags = FL_BASE0,
  2813. .num_ports = 32,
  2814. .base_baud = 921600,
  2815. .uart_offset = 8 << 2,
  2816. .reg_shift = 2,
  2817. .first_offset = 0x10000,
  2818. },
  2819. [pbn_sgi_ioc3] = {
  2820. .flags = FL_BASE0|FL_NOIRQ,
  2821. .num_ports = 1,
  2822. .base_baud = 458333,
  2823. .uart_offset = 8,
  2824. .reg_shift = 0,
  2825. .first_offset = 0x20178,
  2826. },
  2827. /*
  2828. * Computone - uses IOMEM.
  2829. */
  2830. [pbn_computone_4] = {
  2831. .flags = FL_BASE0,
  2832. .num_ports = 4,
  2833. .base_baud = 921600,
  2834. .uart_offset = 0x40,
  2835. .reg_shift = 2,
  2836. .first_offset = 0x200,
  2837. },
  2838. [pbn_computone_6] = {
  2839. .flags = FL_BASE0,
  2840. .num_ports = 6,
  2841. .base_baud = 921600,
  2842. .uart_offset = 0x40,
  2843. .reg_shift = 2,
  2844. .first_offset = 0x200,
  2845. },
  2846. [pbn_computone_8] = {
  2847. .flags = FL_BASE0,
  2848. .num_ports = 8,
  2849. .base_baud = 921600,
  2850. .uart_offset = 0x40,
  2851. .reg_shift = 2,
  2852. .first_offset = 0x200,
  2853. },
  2854. [pbn_sbsxrsio] = {
  2855. .flags = FL_BASE0,
  2856. .num_ports = 8,
  2857. .base_baud = 460800,
  2858. .uart_offset = 256,
  2859. .reg_shift = 4,
  2860. },
  2861. /*
  2862. * PA Semi PWRficient PA6T-1682M on-chip UART
  2863. */
  2864. [pbn_pasemi_1682M] = {
  2865. .flags = FL_BASE0,
  2866. .num_ports = 1,
  2867. .base_baud = 8333333,
  2868. },
  2869. /*
  2870. * National Instruments 843x
  2871. */
  2872. [pbn_ni8430_16] = {
  2873. .flags = FL_BASE0,
  2874. .num_ports = 16,
  2875. .base_baud = 3686400,
  2876. .uart_offset = 0x10,
  2877. .first_offset = 0x800,
  2878. },
  2879. [pbn_ni8430_8] = {
  2880. .flags = FL_BASE0,
  2881. .num_ports = 8,
  2882. .base_baud = 3686400,
  2883. .uart_offset = 0x10,
  2884. .first_offset = 0x800,
  2885. },
  2886. [pbn_ni8430_4] = {
  2887. .flags = FL_BASE0,
  2888. .num_ports = 4,
  2889. .base_baud = 3686400,
  2890. .uart_offset = 0x10,
  2891. .first_offset = 0x800,
  2892. },
  2893. [pbn_ni8430_2] = {
  2894. .flags = FL_BASE0,
  2895. .num_ports = 2,
  2896. .base_baud = 3686400,
  2897. .uart_offset = 0x10,
  2898. .first_offset = 0x800,
  2899. },
  2900. /*
  2901. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2902. */
  2903. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2904. .flags = FL_BASE0,
  2905. .num_ports = 1,
  2906. .base_baud = 3906250,
  2907. .uart_offset = 0x200,
  2908. .first_offset = 0x1000,
  2909. },
  2910. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2911. .flags = FL_BASE0,
  2912. .num_ports = 2,
  2913. .base_baud = 3906250,
  2914. .uart_offset = 0x200,
  2915. .first_offset = 0x1000,
  2916. },
  2917. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2918. .flags = FL_BASE0,
  2919. .num_ports = 4,
  2920. .base_baud = 3906250,
  2921. .uart_offset = 0x200,
  2922. .first_offset = 0x1000,
  2923. },
  2924. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2925. .flags = FL_BASE0,
  2926. .num_ports = 8,
  2927. .base_baud = 3906250,
  2928. .uart_offset = 0x200,
  2929. .first_offset = 0x1000,
  2930. },
  2931. [pbn_ce4100_1_115200] = {
  2932. .flags = FL_BASE_BARS,
  2933. .num_ports = 2,
  2934. .base_baud = 921600,
  2935. .reg_shift = 2,
  2936. },
  2937. [pbn_omegapci] = {
  2938. .flags = FL_BASE0,
  2939. .num_ports = 8,
  2940. .base_baud = 115200,
  2941. .uart_offset = 0x200,
  2942. },
  2943. [pbn_NETMOS9900_2s_115200] = {
  2944. .flags = FL_BASE0,
  2945. .num_ports = 2,
  2946. .base_baud = 115200,
  2947. },
  2948. [pbn_brcm_trumanage] = {
  2949. .flags = FL_BASE0,
  2950. .num_ports = 1,
  2951. .reg_shift = 2,
  2952. .base_baud = 115200,
  2953. },
  2954. [pbn_fintek_4] = {
  2955. .num_ports = 4,
  2956. .uart_offset = 8,
  2957. .base_baud = 115200,
  2958. .first_offset = 0x40,
  2959. },
  2960. [pbn_fintek_8] = {
  2961. .num_ports = 8,
  2962. .uart_offset = 8,
  2963. .base_baud = 115200,
  2964. .first_offset = 0x40,
  2965. },
  2966. [pbn_fintek_12] = {
  2967. .num_ports = 12,
  2968. .uart_offset = 8,
  2969. .base_baud = 115200,
  2970. .first_offset = 0x40,
  2971. },
  2972. [pbn_wch382_2] = {
  2973. .flags = FL_BASE0,
  2974. .num_ports = 2,
  2975. .base_baud = 115200,
  2976. .uart_offset = 8,
  2977. .first_offset = 0xC0,
  2978. },
  2979. [pbn_wch384_4] = {
  2980. .flags = FL_BASE0,
  2981. .num_ports = 4,
  2982. .base_baud = 115200,
  2983. .uart_offset = 8,
  2984. .first_offset = 0xC0,
  2985. },
  2986. /*
  2987. * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
  2988. */
  2989. [pbn_pericom_PI7C9X7951] = {
  2990. .flags = FL_BASE0,
  2991. .num_ports = 1,
  2992. .base_baud = 921600,
  2993. .uart_offset = 0x8,
  2994. },
  2995. [pbn_pericom_PI7C9X7952] = {
  2996. .flags = FL_BASE0,
  2997. .num_ports = 2,
  2998. .base_baud = 921600,
  2999. .uart_offset = 0x8,
  3000. },
  3001. [pbn_pericom_PI7C9X7954] = {
  3002. .flags = FL_BASE0,
  3003. .num_ports = 4,
  3004. .base_baud = 921600,
  3005. .uart_offset = 0x8,
  3006. },
  3007. [pbn_pericom_PI7C9X7958] = {
  3008. .flags = FL_BASE0,
  3009. .num_ports = 8,
  3010. .base_baud = 921600,
  3011. .uart_offset = 0x8,
  3012. },
  3013. };
  3014. static const struct pci_device_id blacklist[] = {
  3015. /* softmodems */
  3016. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  3017. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  3018. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  3019. /* multi-io cards handled by parport_serial */
  3020. { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
  3021. { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
  3022. { PCI_DEVICE(0x1c00, 0x3250), }, /* WCH CH382 2S1P */
  3023. /* Moxa Smartio MUE boards handled by 8250_moxa */
  3024. { PCI_VDEVICE(MOXA, 0x1024), },
  3025. { PCI_VDEVICE(MOXA, 0x1025), },
  3026. { PCI_VDEVICE(MOXA, 0x1045), },
  3027. { PCI_VDEVICE(MOXA, 0x1144), },
  3028. { PCI_VDEVICE(MOXA, 0x1160), },
  3029. { PCI_VDEVICE(MOXA, 0x1161), },
  3030. { PCI_VDEVICE(MOXA, 0x1182), },
  3031. { PCI_VDEVICE(MOXA, 0x1183), },
  3032. { PCI_VDEVICE(MOXA, 0x1322), },
  3033. { PCI_VDEVICE(MOXA, 0x1342), },
  3034. { PCI_VDEVICE(MOXA, 0x1381), },
  3035. { PCI_VDEVICE(MOXA, 0x1683), },
  3036. /* Intel platforms with MID UART */
  3037. { PCI_VDEVICE(INTEL, 0x081b), },
  3038. { PCI_VDEVICE(INTEL, 0x081c), },
  3039. { PCI_VDEVICE(INTEL, 0x081d), },
  3040. { PCI_VDEVICE(INTEL, 0x1191), },
  3041. { PCI_VDEVICE(INTEL, 0x18d8), },
  3042. { PCI_VDEVICE(INTEL, 0x19d8), },
  3043. /* Intel platforms with DesignWare UART */
  3044. { PCI_VDEVICE(INTEL, 0x0936), },
  3045. { PCI_VDEVICE(INTEL, 0x0f0a), },
  3046. { PCI_VDEVICE(INTEL, 0x0f0c), },
  3047. { PCI_VDEVICE(INTEL, 0x228a), },
  3048. { PCI_VDEVICE(INTEL, 0x228c), },
  3049. { PCI_VDEVICE(INTEL, 0x9ce3), },
  3050. { PCI_VDEVICE(INTEL, 0x9ce4), },
  3051. /* Exar devices */
  3052. { PCI_VDEVICE(EXAR, PCI_ANY_ID), },
  3053. { PCI_VDEVICE(COMMTECH, PCI_ANY_ID), },
  3054. };
  3055. static int serial_pci_is_class_communication(struct pci_dev *dev)
  3056. {
  3057. /*
  3058. * If it is not a communications device or the programming
  3059. * interface is greater than 6, give up.
  3060. */
  3061. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  3062. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MULTISERIAL) &&
  3063. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  3064. (dev->class & 0xff) > 6)
  3065. return -ENODEV;
  3066. return 0;
  3067. }
  3068. static int serial_pci_is_blacklisted(struct pci_dev *dev)
  3069. {
  3070. const struct pci_device_id *bldev;
  3071. /*
  3072. * Do not access blacklisted devices that are known not to
  3073. * feature serial ports or are handled by other modules.
  3074. */
  3075. for (bldev = blacklist;
  3076. bldev < blacklist + ARRAY_SIZE(blacklist);
  3077. bldev++) {
  3078. if (dev->vendor == bldev->vendor &&
  3079. dev->device == bldev->device)
  3080. return -ENODEV;
  3081. }
  3082. return 0;
  3083. }
  3084. /*
  3085. * Given a complete unknown PCI device, try to use some heuristics to
  3086. * guess what the configuration might be, based on the pitiful PCI
  3087. * serial specs. Returns 0 on success, -ENODEV on failure.
  3088. */
  3089. static int
  3090. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  3091. {
  3092. int num_iomem, num_port, first_port = -1, i;
  3093. /*
  3094. * Should we try to make guesses for multiport serial devices later?
  3095. */
  3096. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_MULTISERIAL)
  3097. return -ENODEV;
  3098. num_iomem = num_port = 0;
  3099. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3100. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  3101. num_port++;
  3102. if (first_port == -1)
  3103. first_port = i;
  3104. }
  3105. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  3106. num_iomem++;
  3107. }
  3108. /*
  3109. * If there is 1 or 0 iomem regions, and exactly one port,
  3110. * use it. We guess the number of ports based on the IO
  3111. * region size.
  3112. */
  3113. if (num_iomem <= 1 && num_port == 1) {
  3114. board->flags = first_port;
  3115. board->num_ports = pci_resource_len(dev, first_port) / 8;
  3116. return 0;
  3117. }
  3118. /*
  3119. * Now guess if we've got a board which indexes by BARs.
  3120. * Each IO BAR should be 8 bytes, and they should follow
  3121. * consecutively.
  3122. */
  3123. first_port = -1;
  3124. num_port = 0;
  3125. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3126. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  3127. pci_resource_len(dev, i) == 8 &&
  3128. (first_port == -1 || (first_port + num_port) == i)) {
  3129. num_port++;
  3130. if (first_port == -1)
  3131. first_port = i;
  3132. }
  3133. }
  3134. if (num_port > 1) {
  3135. board->flags = first_port | FL_BASE_BARS;
  3136. board->num_ports = num_port;
  3137. return 0;
  3138. }
  3139. return -ENODEV;
  3140. }
  3141. static inline int
  3142. serial_pci_matches(const struct pciserial_board *board,
  3143. const struct pciserial_board *guessed)
  3144. {
  3145. return
  3146. board->num_ports == guessed->num_ports &&
  3147. board->base_baud == guessed->base_baud &&
  3148. board->uart_offset == guessed->uart_offset &&
  3149. board->reg_shift == guessed->reg_shift &&
  3150. board->first_offset == guessed->first_offset;
  3151. }
  3152. struct serial_private *
  3153. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  3154. {
  3155. struct uart_8250_port uart;
  3156. struct serial_private *priv;
  3157. struct pci_serial_quirk *quirk;
  3158. int rc, nr_ports, i;
  3159. nr_ports = board->num_ports;
  3160. /*
  3161. * Find an init and setup quirks.
  3162. */
  3163. quirk = find_quirk(dev);
  3164. /*
  3165. * Run the new-style initialization function.
  3166. * The initialization function returns:
  3167. * <0 - error
  3168. * 0 - use board->num_ports
  3169. * >0 - number of ports
  3170. */
  3171. if (quirk->init) {
  3172. rc = quirk->init(dev);
  3173. if (rc < 0) {
  3174. priv = ERR_PTR(rc);
  3175. goto err_out;
  3176. }
  3177. if (rc)
  3178. nr_ports = rc;
  3179. }
  3180. priv = kzalloc(sizeof(struct serial_private) +
  3181. sizeof(unsigned int) * nr_ports,
  3182. GFP_KERNEL);
  3183. if (!priv) {
  3184. priv = ERR_PTR(-ENOMEM);
  3185. goto err_deinit;
  3186. }
  3187. priv->dev = dev;
  3188. priv->quirk = quirk;
  3189. memset(&uart, 0, sizeof(uart));
  3190. uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  3191. uart.port.uartclk = board->base_baud * 16;
  3192. uart.port.irq = get_pci_irq(dev, board);
  3193. uart.port.dev = &dev->dev;
  3194. for (i = 0; i < nr_ports; i++) {
  3195. if (quirk->setup(priv, board, &uart, i))
  3196. break;
  3197. dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
  3198. uart.port.iobase, uart.port.irq, uart.port.iotype);
  3199. priv->line[i] = serial8250_register_8250_port(&uart);
  3200. if (priv->line[i] < 0) {
  3201. dev_err(&dev->dev,
  3202. "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
  3203. uart.port.iobase, uart.port.irq,
  3204. uart.port.iotype, priv->line[i]);
  3205. break;
  3206. }
  3207. }
  3208. priv->nr = i;
  3209. priv->board = board;
  3210. return priv;
  3211. err_deinit:
  3212. if (quirk->exit)
  3213. quirk->exit(dev);
  3214. err_out:
  3215. return priv;
  3216. }
  3217. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  3218. static void pciserial_detach_ports(struct serial_private *priv)
  3219. {
  3220. struct pci_serial_quirk *quirk;
  3221. int i;
  3222. for (i = 0; i < priv->nr; i++)
  3223. serial8250_unregister_port(priv->line[i]);
  3224. /*
  3225. * Find the exit quirks.
  3226. */
  3227. quirk = find_quirk(priv->dev);
  3228. if (quirk->exit)
  3229. quirk->exit(priv->dev);
  3230. }
  3231. void pciserial_remove_ports(struct serial_private *priv)
  3232. {
  3233. pciserial_detach_ports(priv);
  3234. kfree(priv);
  3235. }
  3236. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  3237. void pciserial_suspend_ports(struct serial_private *priv)
  3238. {
  3239. int i;
  3240. for (i = 0; i < priv->nr; i++)
  3241. if (priv->line[i] >= 0)
  3242. serial8250_suspend_port(priv->line[i]);
  3243. /*
  3244. * Ensure that every init quirk is properly torn down
  3245. */
  3246. if (priv->quirk->exit)
  3247. priv->quirk->exit(priv->dev);
  3248. }
  3249. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  3250. void pciserial_resume_ports(struct serial_private *priv)
  3251. {
  3252. int i;
  3253. /*
  3254. * Ensure that the board is correctly configured.
  3255. */
  3256. if (priv->quirk->init)
  3257. priv->quirk->init(priv->dev);
  3258. for (i = 0; i < priv->nr; i++)
  3259. if (priv->line[i] >= 0)
  3260. serial8250_resume_port(priv->line[i]);
  3261. }
  3262. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  3263. /*
  3264. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  3265. * to the arrangement of serial ports on a PCI card.
  3266. */
  3267. static int
  3268. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  3269. {
  3270. struct pci_serial_quirk *quirk;
  3271. struct serial_private *priv;
  3272. const struct pciserial_board *board;
  3273. struct pciserial_board tmp;
  3274. int rc;
  3275. quirk = find_quirk(dev);
  3276. if (quirk->probe) {
  3277. rc = quirk->probe(dev);
  3278. if (rc)
  3279. return rc;
  3280. }
  3281. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  3282. dev_err(&dev->dev, "invalid driver_data: %ld\n",
  3283. ent->driver_data);
  3284. return -EINVAL;
  3285. }
  3286. board = &pci_boards[ent->driver_data];
  3287. rc = serial_pci_is_class_communication(dev);
  3288. if (rc)
  3289. return rc;
  3290. rc = serial_pci_is_blacklisted(dev);
  3291. if (rc)
  3292. return rc;
  3293. rc = pcim_enable_device(dev);
  3294. pci_save_state(dev);
  3295. if (rc)
  3296. return rc;
  3297. if (ent->driver_data == pbn_default) {
  3298. /*
  3299. * Use a copy of the pci_board entry for this;
  3300. * avoid changing entries in the table.
  3301. */
  3302. memcpy(&tmp, board, sizeof(struct pciserial_board));
  3303. board = &tmp;
  3304. /*
  3305. * We matched one of our class entries. Try to
  3306. * determine the parameters of this board.
  3307. */
  3308. rc = serial_pci_guess_board(dev, &tmp);
  3309. if (rc)
  3310. return rc;
  3311. } else {
  3312. /*
  3313. * We matched an explicit entry. If we are able to
  3314. * detect this boards settings with our heuristic,
  3315. * then we no longer need this entry.
  3316. */
  3317. memcpy(&tmp, &pci_boards[pbn_default],
  3318. sizeof(struct pciserial_board));
  3319. rc = serial_pci_guess_board(dev, &tmp);
  3320. if (rc == 0 && serial_pci_matches(board, &tmp))
  3321. moan_device("Redundant entry in serial pci_table.",
  3322. dev);
  3323. }
  3324. priv = pciserial_init_ports(dev, board);
  3325. if (IS_ERR(priv))
  3326. return PTR_ERR(priv);
  3327. pci_set_drvdata(dev, priv);
  3328. return 0;
  3329. }
  3330. static void pciserial_remove_one(struct pci_dev *dev)
  3331. {
  3332. struct serial_private *priv = pci_get_drvdata(dev);
  3333. pciserial_remove_ports(priv);
  3334. }
  3335. #ifdef CONFIG_PM_SLEEP
  3336. static int pciserial_suspend_one(struct device *dev)
  3337. {
  3338. struct pci_dev *pdev = to_pci_dev(dev);
  3339. struct serial_private *priv = pci_get_drvdata(pdev);
  3340. if (priv)
  3341. pciserial_suspend_ports(priv);
  3342. return 0;
  3343. }
  3344. static int pciserial_resume_one(struct device *dev)
  3345. {
  3346. struct pci_dev *pdev = to_pci_dev(dev);
  3347. struct serial_private *priv = pci_get_drvdata(pdev);
  3348. int err;
  3349. if (priv) {
  3350. /*
  3351. * The device may have been disabled. Re-enable it.
  3352. */
  3353. err = pci_enable_device(pdev);
  3354. /* FIXME: We cannot simply error out here */
  3355. if (err)
  3356. dev_err(dev, "Unable to re-enable ports, trying to continue.\n");
  3357. pciserial_resume_ports(priv);
  3358. }
  3359. return 0;
  3360. }
  3361. #endif
  3362. static SIMPLE_DEV_PM_OPS(pciserial_pm_ops, pciserial_suspend_one,
  3363. pciserial_resume_one);
  3364. static const struct pci_device_id serial_pci_tbl[] = {
  3365. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  3366. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  3367. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  3368. pbn_b2_8_921600 },
  3369. /* Advantech also use 0x3618 and 0xf618 */
  3370. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
  3371. PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
  3372. pbn_b0_4_921600 },
  3373. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
  3374. PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
  3375. pbn_b0_4_921600 },
  3376. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3377. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3378. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3379. pbn_b1_8_1382400 },
  3380. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3381. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3382. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3383. pbn_b1_4_1382400 },
  3384. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3385. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3386. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3387. pbn_b1_2_1382400 },
  3388. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3389. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3390. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3391. pbn_b1_8_1382400 },
  3392. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3393. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3394. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3395. pbn_b1_4_1382400 },
  3396. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3397. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3398. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3399. pbn_b1_2_1382400 },
  3400. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3401. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3402. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  3403. pbn_b1_8_921600 },
  3404. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3405. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3406. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  3407. pbn_b1_8_921600 },
  3408. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3409. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3410. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  3411. pbn_b1_4_921600 },
  3412. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3413. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3414. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  3415. pbn_b1_4_921600 },
  3416. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3417. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3418. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  3419. pbn_b1_2_921600 },
  3420. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3421. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3422. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  3423. pbn_b1_8_921600 },
  3424. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3425. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3426. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  3427. pbn_b1_8_921600 },
  3428. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3429. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3430. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  3431. pbn_b1_4_921600 },
  3432. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3433. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3434. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  3435. pbn_b1_2_1250000 },
  3436. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3437. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3438. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  3439. pbn_b0_2_1843200 },
  3440. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3441. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3442. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  3443. pbn_b0_4_1843200 },
  3444. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3445. PCI_VENDOR_ID_AFAVLAB,
  3446. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  3447. pbn_b0_4_1152000 },
  3448. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  3449. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3450. pbn_b2_bt_1_115200 },
  3451. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  3452. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3453. pbn_b2_bt_2_115200 },
  3454. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  3455. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3456. pbn_b2_bt_4_115200 },
  3457. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  3458. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3459. pbn_b2_bt_2_115200 },
  3460. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  3461. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3462. pbn_b2_bt_4_115200 },
  3463. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  3464. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3465. pbn_b2_8_115200 },
  3466. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  3467. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3468. pbn_b2_8_460800 },
  3469. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  3470. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3471. pbn_b2_8_115200 },
  3472. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  3473. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3474. pbn_b2_bt_2_115200 },
  3475. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  3476. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3477. pbn_b2_bt_2_921600 },
  3478. /*
  3479. * VScom SPCOM800, from sl@s.pl
  3480. */
  3481. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  3482. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3483. pbn_b2_8_921600 },
  3484. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  3485. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3486. pbn_b2_4_921600 },
  3487. /* Unknown card - subdevice 0x1584 */
  3488. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3489. PCI_VENDOR_ID_PLX,
  3490. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  3491. pbn_b2_4_115200 },
  3492. /* Unknown card - subdevice 0x1588 */
  3493. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3494. PCI_VENDOR_ID_PLX,
  3495. PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
  3496. pbn_b2_8_115200 },
  3497. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3498. PCI_SUBVENDOR_ID_KEYSPAN,
  3499. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  3500. pbn_panacom },
  3501. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  3502. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3503. pbn_panacom4 },
  3504. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  3505. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3506. pbn_panacom2 },
  3507. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3508. PCI_VENDOR_ID_ESDGMBH,
  3509. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  3510. pbn_b2_4_115200 },
  3511. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3512. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3513. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  3514. pbn_b2_4_460800 },
  3515. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3516. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3517. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  3518. pbn_b2_8_460800 },
  3519. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3520. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3521. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  3522. pbn_b2_16_460800 },
  3523. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3524. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3525. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  3526. pbn_b2_16_460800 },
  3527. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3528. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3529. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  3530. pbn_b2_4_460800 },
  3531. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3532. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3533. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  3534. pbn_b2_8_460800 },
  3535. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3536. PCI_SUBVENDOR_ID_EXSYS,
  3537. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  3538. pbn_b2_4_115200 },
  3539. /*
  3540. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  3541. * (Exoray@isys.ca)
  3542. */
  3543. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  3544. 0x10b5, 0x106a, 0, 0,
  3545. pbn_plx_romulus },
  3546. /*
  3547. * EndRun Technologies. PCI express device range.
  3548. * EndRun PTP/1588 has 2 Native UARTs.
  3549. */
  3550. { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
  3551. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3552. pbn_endrun_2_4000000 },
  3553. /*
  3554. * Quatech cards. These actually have configurable clocks but for
  3555. * now we just use the default.
  3556. *
  3557. * 100 series are RS232, 200 series RS422,
  3558. */
  3559. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  3560. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3561. pbn_b1_4_115200 },
  3562. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  3563. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3564. pbn_b1_2_115200 },
  3565. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
  3566. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3567. pbn_b2_2_115200 },
  3568. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
  3569. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3570. pbn_b1_2_115200 },
  3571. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
  3572. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3573. pbn_b2_2_115200 },
  3574. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
  3575. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3576. pbn_b1_4_115200 },
  3577. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  3578. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3579. pbn_b1_8_115200 },
  3580. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  3581. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3582. pbn_b1_8_115200 },
  3583. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
  3584. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3585. pbn_b1_4_115200 },
  3586. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
  3587. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3588. pbn_b1_2_115200 },
  3589. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
  3590. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3591. pbn_b1_4_115200 },
  3592. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
  3593. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3594. pbn_b1_2_115200 },
  3595. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
  3596. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3597. pbn_b2_4_115200 },
  3598. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
  3599. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3600. pbn_b2_2_115200 },
  3601. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
  3602. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3603. pbn_b2_1_115200 },
  3604. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
  3605. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3606. pbn_b2_4_115200 },
  3607. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
  3608. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3609. pbn_b2_2_115200 },
  3610. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
  3611. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3612. pbn_b2_1_115200 },
  3613. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
  3614. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3615. pbn_b0_8_115200 },
  3616. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3617. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  3618. 0, 0,
  3619. pbn_b0_4_921600 },
  3620. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3621. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  3622. 0, 0,
  3623. pbn_b0_4_1152000 },
  3624. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  3625. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3626. pbn_b0_bt_2_921600 },
  3627. /*
  3628. * The below card is a little controversial since it is the
  3629. * subject of a PCI vendor/device ID clash. (See
  3630. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  3631. * For now just used the hex ID 0x950a.
  3632. */
  3633. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3634. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
  3635. 0, 0, pbn_b0_2_115200 },
  3636. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3637. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
  3638. 0, 0, pbn_b0_2_115200 },
  3639. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3640. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3641. pbn_b0_2_1130000 },
  3642. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  3643. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  3644. pbn_b0_1_921600 },
  3645. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3646. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3647. pbn_b0_4_115200 },
  3648. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  3649. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3650. pbn_b0_bt_2_921600 },
  3651. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  3652. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3653. pbn_b2_8_1152000 },
  3654. /*
  3655. * Oxford Semiconductor Inc. Tornado PCI express device range.
  3656. */
  3657. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  3658. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3659. pbn_b0_1_4000000 },
  3660. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  3661. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3662. pbn_b0_1_4000000 },
  3663. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  3664. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3665. pbn_oxsemi_1_4000000 },
  3666. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  3667. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3668. pbn_oxsemi_1_4000000 },
  3669. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  3670. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3671. pbn_b0_1_4000000 },
  3672. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  3673. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3674. pbn_b0_1_4000000 },
  3675. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  3676. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3677. pbn_oxsemi_1_4000000 },
  3678. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  3679. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3680. pbn_oxsemi_1_4000000 },
  3681. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  3682. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3683. pbn_b0_1_4000000 },
  3684. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  3685. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3686. pbn_b0_1_4000000 },
  3687. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  3688. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3689. pbn_b0_1_4000000 },
  3690. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  3691. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3692. pbn_b0_1_4000000 },
  3693. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  3694. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3695. pbn_oxsemi_2_4000000 },
  3696. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  3697. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3698. pbn_oxsemi_2_4000000 },
  3699. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  3700. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3701. pbn_oxsemi_4_4000000 },
  3702. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  3703. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3704. pbn_oxsemi_4_4000000 },
  3705. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  3706. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3707. pbn_oxsemi_8_4000000 },
  3708. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  3709. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3710. pbn_oxsemi_8_4000000 },
  3711. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  3712. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3713. pbn_oxsemi_1_4000000 },
  3714. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  3715. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3716. pbn_oxsemi_1_4000000 },
  3717. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  3718. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3719. pbn_oxsemi_1_4000000 },
  3720. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  3721. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3722. pbn_oxsemi_1_4000000 },
  3723. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  3724. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3725. pbn_oxsemi_1_4000000 },
  3726. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  3727. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3728. pbn_oxsemi_1_4000000 },
  3729. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  3730. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3731. pbn_oxsemi_1_4000000 },
  3732. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  3733. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3734. pbn_oxsemi_1_4000000 },
  3735. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  3736. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3737. pbn_oxsemi_1_4000000 },
  3738. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  3739. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3740. pbn_oxsemi_1_4000000 },
  3741. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  3742. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3743. pbn_oxsemi_1_4000000 },
  3744. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  3745. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3746. pbn_oxsemi_1_4000000 },
  3747. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  3748. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3749. pbn_oxsemi_1_4000000 },
  3750. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  3751. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3752. pbn_oxsemi_1_4000000 },
  3753. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  3754. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3755. pbn_oxsemi_1_4000000 },
  3756. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  3757. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3758. pbn_oxsemi_1_4000000 },
  3759. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  3760. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3761. pbn_oxsemi_1_4000000 },
  3762. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  3763. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3764. pbn_oxsemi_1_4000000 },
  3765. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  3766. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3767. pbn_oxsemi_1_4000000 },
  3768. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  3769. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3770. pbn_oxsemi_1_4000000 },
  3771. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  3772. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3773. pbn_oxsemi_1_4000000 },
  3774. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  3775. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3776. pbn_oxsemi_1_4000000 },
  3777. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  3778. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3779. pbn_oxsemi_1_4000000 },
  3780. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  3781. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3782. pbn_oxsemi_1_4000000 },
  3783. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  3784. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3785. pbn_oxsemi_1_4000000 },
  3786. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  3787. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3788. pbn_oxsemi_1_4000000 },
  3789. /*
  3790. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  3791. */
  3792. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  3793. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  3794. pbn_oxsemi_1_4000000 },
  3795. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  3796. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  3797. pbn_oxsemi_2_4000000 },
  3798. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  3799. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  3800. pbn_oxsemi_4_4000000 },
  3801. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  3802. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  3803. pbn_oxsemi_8_4000000 },
  3804. /*
  3805. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  3806. */
  3807. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  3808. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  3809. pbn_oxsemi_2_4000000 },
  3810. /*
  3811. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  3812. * from skokodyn@yahoo.com
  3813. */
  3814. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3815. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  3816. pbn_sbsxrsio },
  3817. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3818. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  3819. pbn_sbsxrsio },
  3820. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3821. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  3822. pbn_sbsxrsio },
  3823. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3824. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  3825. pbn_sbsxrsio },
  3826. /*
  3827. * Digitan DS560-558, from jimd@esoft.com
  3828. */
  3829. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  3830. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3831. pbn_b1_1_115200 },
  3832. /*
  3833. * Titan Electronic cards
  3834. * The 400L and 800L have a custom setup quirk.
  3835. */
  3836. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  3837. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3838. pbn_b0_1_921600 },
  3839. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  3840. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3841. pbn_b0_2_921600 },
  3842. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  3843. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3844. pbn_b0_4_921600 },
  3845. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  3846. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3847. pbn_b0_4_921600 },
  3848. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  3849. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3850. pbn_b1_1_921600 },
  3851. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  3852. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3853. pbn_b1_bt_2_921600 },
  3854. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  3855. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3856. pbn_b0_bt_4_921600 },
  3857. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  3858. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3859. pbn_b0_bt_8_921600 },
  3860. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  3861. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3862. pbn_b4_bt_2_921600 },
  3863. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  3864. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3865. pbn_b4_bt_4_921600 },
  3866. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  3867. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3868. pbn_b4_bt_8_921600 },
  3869. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  3870. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3871. pbn_b0_4_921600 },
  3872. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  3873. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3874. pbn_b0_4_921600 },
  3875. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  3876. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3877. pbn_b0_4_921600 },
  3878. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  3879. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3880. pbn_oxsemi_1_4000000 },
  3881. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  3882. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3883. pbn_oxsemi_2_4000000 },
  3884. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  3885. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3886. pbn_oxsemi_4_4000000 },
  3887. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  3888. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3889. pbn_oxsemi_8_4000000 },
  3890. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  3891. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3892. pbn_oxsemi_2_4000000 },
  3893. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  3894. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3895. pbn_oxsemi_2_4000000 },
  3896. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
  3897. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3898. pbn_b0_bt_2_921600 },
  3899. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
  3900. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3901. pbn_b0_4_921600 },
  3902. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
  3903. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3904. pbn_b0_4_921600 },
  3905. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
  3906. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3907. pbn_b0_4_921600 },
  3908. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
  3909. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3910. pbn_b0_4_921600 },
  3911. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  3912. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3913. pbn_b2_1_460800 },
  3914. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  3915. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3916. pbn_b2_1_460800 },
  3917. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  3918. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3919. pbn_b2_1_460800 },
  3920. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  3921. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3922. pbn_b2_bt_2_921600 },
  3923. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  3924. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3925. pbn_b2_bt_2_921600 },
  3926. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  3927. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3928. pbn_b2_bt_2_921600 },
  3929. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  3930. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3931. pbn_b2_bt_4_921600 },
  3932. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  3933. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3934. pbn_b2_bt_4_921600 },
  3935. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  3936. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3937. pbn_b2_bt_4_921600 },
  3938. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  3939. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3940. pbn_b0_1_921600 },
  3941. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  3942. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3943. pbn_b0_1_921600 },
  3944. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  3945. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3946. pbn_b0_1_921600 },
  3947. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  3948. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3949. pbn_b0_bt_2_921600 },
  3950. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  3951. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3952. pbn_b0_bt_2_921600 },
  3953. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  3954. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3955. pbn_b0_bt_2_921600 },
  3956. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  3957. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3958. pbn_b0_bt_4_921600 },
  3959. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  3960. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3961. pbn_b0_bt_4_921600 },
  3962. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  3963. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3964. pbn_b0_bt_4_921600 },
  3965. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  3966. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3967. pbn_b0_bt_8_921600 },
  3968. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  3969. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3970. pbn_b0_bt_8_921600 },
  3971. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  3972. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3973. pbn_b0_bt_8_921600 },
  3974. /*
  3975. * Computone devices submitted by Doug McNash dmcnash@computone.com
  3976. */
  3977. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3978. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  3979. 0, 0, pbn_computone_4 },
  3980. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3981. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  3982. 0, 0, pbn_computone_8 },
  3983. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3984. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  3985. 0, 0, pbn_computone_6 },
  3986. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  3987. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3988. pbn_oxsemi },
  3989. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  3990. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  3991. pbn_b0_bt_1_921600 },
  3992. /*
  3993. * SUNIX (TIMEDIA)
  3994. */
  3995. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  3996. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  3997. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
  3998. pbn_b0_bt_1_921600 },
  3999. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  4000. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  4001. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
  4002. pbn_b0_bt_1_921600 },
  4003. /*
  4004. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  4005. */
  4006. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  4007. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4008. pbn_b0_bt_8_115200 },
  4009. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  4010. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4011. pbn_b0_bt_8_115200 },
  4012. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  4013. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4014. pbn_b0_bt_2_115200 },
  4015. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  4016. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4017. pbn_b0_bt_2_115200 },
  4018. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  4019. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4020. pbn_b0_bt_2_115200 },
  4021. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  4022. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4023. pbn_b0_bt_2_115200 },
  4024. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  4025. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4026. pbn_b0_bt_2_115200 },
  4027. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  4028. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4029. pbn_b0_bt_4_460800 },
  4030. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  4031. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4032. pbn_b0_bt_4_460800 },
  4033. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  4034. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4035. pbn_b0_bt_2_460800 },
  4036. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  4037. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4038. pbn_b0_bt_2_460800 },
  4039. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  4040. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4041. pbn_b0_bt_2_460800 },
  4042. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  4043. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4044. pbn_b0_bt_1_115200 },
  4045. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  4046. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4047. pbn_b0_bt_1_460800 },
  4048. /*
  4049. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  4050. * Cards are identified by their subsystem vendor IDs, which
  4051. * (in hex) match the model number.
  4052. *
  4053. * Note that JC140x are RS422/485 cards which require ox950
  4054. * ACR = 0x10, and as such are not currently fully supported.
  4055. */
  4056. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4057. 0x1204, 0x0004, 0, 0,
  4058. pbn_b0_4_921600 },
  4059. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4060. 0x1208, 0x0004, 0, 0,
  4061. pbn_b0_4_921600 },
  4062. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4063. 0x1402, 0x0002, 0, 0,
  4064. pbn_b0_2_921600 }, */
  4065. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4066. 0x1404, 0x0004, 0, 0,
  4067. pbn_b0_4_921600 }, */
  4068. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  4069. 0x1208, 0x0004, 0, 0,
  4070. pbn_b0_4_921600 },
  4071. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  4072. 0x1204, 0x0004, 0, 0,
  4073. pbn_b0_4_921600 },
  4074. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  4075. 0x1208, 0x0004, 0, 0,
  4076. pbn_b0_4_921600 },
  4077. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  4078. 0x1208, 0x0004, 0, 0,
  4079. pbn_b0_4_921600 },
  4080. /*
  4081. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  4082. */
  4083. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  4084. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4085. pbn_b1_1_1382400 },
  4086. /*
  4087. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  4088. */
  4089. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  4090. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4091. pbn_b1_1_1382400 },
  4092. /*
  4093. * RAStel 2 port modem, gerg@moreton.com.au
  4094. */
  4095. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  4096. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4097. pbn_b2_bt_2_115200 },
  4098. /*
  4099. * EKF addition for i960 Boards form EKF with serial port
  4100. */
  4101. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  4102. 0xE4BF, PCI_ANY_ID, 0, 0,
  4103. pbn_intel_i960 },
  4104. /*
  4105. * Xircom Cardbus/Ethernet combos
  4106. */
  4107. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  4108. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4109. pbn_b0_1_115200 },
  4110. /*
  4111. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  4112. */
  4113. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  4114. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4115. pbn_b0_1_115200 },
  4116. /*
  4117. * Untested PCI modems, sent in from various folks...
  4118. */
  4119. /*
  4120. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  4121. */
  4122. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  4123. 0x1048, 0x1500, 0, 0,
  4124. pbn_b1_1_115200 },
  4125. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  4126. 0xFF00, 0, 0, 0,
  4127. pbn_sgi_ioc3 },
  4128. /*
  4129. * HP Diva card
  4130. */
  4131. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4132. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  4133. pbn_b1_1_115200 },
  4134. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4135. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4136. pbn_b0_5_115200 },
  4137. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  4138. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4139. pbn_b2_1_115200 },
  4140. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  4141. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4142. pbn_b3_2_115200 },
  4143. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  4144. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4145. pbn_b3_4_115200 },
  4146. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  4147. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4148. pbn_b3_8_115200 },
  4149. /*
  4150. * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
  4151. */
  4152. { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7951,
  4153. PCI_ANY_ID, PCI_ANY_ID,
  4154. 0,
  4155. 0, pbn_pericom_PI7C9X7951 },
  4156. { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7952,
  4157. PCI_ANY_ID, PCI_ANY_ID,
  4158. 0,
  4159. 0, pbn_pericom_PI7C9X7952 },
  4160. { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7954,
  4161. PCI_ANY_ID, PCI_ANY_ID,
  4162. 0,
  4163. 0, pbn_pericom_PI7C9X7954 },
  4164. { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7958,
  4165. PCI_ANY_ID, PCI_ANY_ID,
  4166. 0,
  4167. 0, pbn_pericom_PI7C9X7958 },
  4168. /*
  4169. * ACCES I/O Products quad
  4170. */
  4171. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SDB,
  4172. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4173. pbn_pericom_PI7C9X7954 },
  4174. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2S,
  4175. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4176. pbn_pericom_PI7C9X7954 },
  4177. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB,
  4178. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4179. pbn_pericom_PI7C9X7954 },
  4180. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S,
  4181. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4182. pbn_pericom_PI7C9X7954 },
  4183. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_2DB,
  4184. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4185. pbn_pericom_PI7C9X7954 },
  4186. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_2,
  4187. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4188. pbn_pericom_PI7C9X7954 },
  4189. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB,
  4190. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4191. pbn_pericom_PI7C9X7954 },
  4192. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4,
  4193. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4194. pbn_pericom_PI7C9X7954 },
  4195. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SMDB,
  4196. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4197. pbn_pericom_PI7C9X7954 },
  4198. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2SM,
  4199. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4200. pbn_pericom_PI7C9X7954 },
  4201. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB,
  4202. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4203. pbn_pericom_PI7C9X7954 },
  4204. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM,
  4205. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4206. pbn_pericom_PI7C9X7954 },
  4207. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_1,
  4208. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4209. pbn_pericom_PI7C9X7954 },
  4210. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_2,
  4211. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4212. pbn_pericom_PI7C9X7954 },
  4213. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_2,
  4214. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4215. pbn_pericom_PI7C9X7954 },
  4216. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4,
  4217. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4218. pbn_pericom_PI7C9X7954 },
  4219. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4,
  4220. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4221. pbn_pericom_PI7C9X7954 },
  4222. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2S,
  4223. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4224. pbn_pericom_PI7C9X7954 },
  4225. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S,
  4226. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4227. pbn_pericom_PI7C9X7954 },
  4228. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_2,
  4229. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4230. pbn_pericom_PI7C9X7954 },
  4231. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_2,
  4232. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4233. pbn_pericom_PI7C9X7954 },
  4234. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4,
  4235. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4236. pbn_pericom_PI7C9X7954 },
  4237. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4,
  4238. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4239. pbn_pericom_PI7C9X7954 },
  4240. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2SM,
  4241. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4242. pbn_pericom_PI7C9X7954 },
  4243. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4,
  4244. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4245. pbn_pericom_PI7C9X7958 },
  4246. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4,
  4247. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4248. pbn_pericom_PI7C9X7958 },
  4249. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM422_8,
  4250. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4251. pbn_pericom_PI7C9X7958 },
  4252. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM485_8,
  4253. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4254. pbn_pericom_PI7C9X7958 },
  4255. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4,
  4256. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4257. pbn_pericom_PI7C9X7958 },
  4258. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_8,
  4259. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4260. pbn_pericom_PI7C9X7958 },
  4261. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM,
  4262. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4263. pbn_pericom_PI7C9X7958 },
  4264. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_8SM,
  4265. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4266. pbn_pericom_PI7C9X7958 },
  4267. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM,
  4268. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4269. pbn_pericom_PI7C9X7958 },
  4270. /*
  4271. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  4272. */
  4273. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  4274. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4275. pbn_b0_1_115200 },
  4276. /*
  4277. * ITE
  4278. */
  4279. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  4280. PCI_ANY_ID, PCI_ANY_ID,
  4281. 0, 0,
  4282. pbn_b1_bt_1_115200 },
  4283. /*
  4284. * IntaShield IS-200
  4285. */
  4286. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  4287. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  4288. pbn_b2_2_115200 },
  4289. /*
  4290. * IntaShield IS-400
  4291. */
  4292. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  4293. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  4294. pbn_b2_4_115200 },
  4295. /*
  4296. * BrainBoxes UC-260
  4297. */
  4298. { PCI_VENDOR_ID_INTASHIELD, 0x0D21,
  4299. PCI_ANY_ID, PCI_ANY_ID,
  4300. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
  4301. pbn_b2_4_115200 },
  4302. { PCI_VENDOR_ID_INTASHIELD, 0x0E34,
  4303. PCI_ANY_ID, PCI_ANY_ID,
  4304. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
  4305. pbn_b2_4_115200 },
  4306. /*
  4307. * Perle PCI-RAS cards
  4308. */
  4309. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4310. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  4311. 0, 0, pbn_b2_4_921600 },
  4312. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4313. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  4314. 0, 0, pbn_b2_8_921600 },
  4315. /*
  4316. * Mainpine series cards: Fairly standard layout but fools
  4317. * parts of the autodetect in some cases and uses otherwise
  4318. * unmatched communications subclasses in the PCI Express case
  4319. */
  4320. { /* RockForceDUO */
  4321. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4322. PCI_VENDOR_ID_MAINPINE, 0x0200,
  4323. 0, 0, pbn_b0_2_115200 },
  4324. { /* RockForceQUATRO */
  4325. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4326. PCI_VENDOR_ID_MAINPINE, 0x0300,
  4327. 0, 0, pbn_b0_4_115200 },
  4328. { /* RockForceDUO+ */
  4329. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4330. PCI_VENDOR_ID_MAINPINE, 0x0400,
  4331. 0, 0, pbn_b0_2_115200 },
  4332. { /* RockForceQUATRO+ */
  4333. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4334. PCI_VENDOR_ID_MAINPINE, 0x0500,
  4335. 0, 0, pbn_b0_4_115200 },
  4336. { /* RockForce+ */
  4337. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4338. PCI_VENDOR_ID_MAINPINE, 0x0600,
  4339. 0, 0, pbn_b0_2_115200 },
  4340. { /* RockForce+ */
  4341. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4342. PCI_VENDOR_ID_MAINPINE, 0x0700,
  4343. 0, 0, pbn_b0_4_115200 },
  4344. { /* RockForceOCTO+ */
  4345. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4346. PCI_VENDOR_ID_MAINPINE, 0x0800,
  4347. 0, 0, pbn_b0_8_115200 },
  4348. { /* RockForceDUO+ */
  4349. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4350. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  4351. 0, 0, pbn_b0_2_115200 },
  4352. { /* RockForceQUARTRO+ */
  4353. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4354. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  4355. 0, 0, pbn_b0_4_115200 },
  4356. { /* RockForceOCTO+ */
  4357. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4358. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  4359. 0, 0, pbn_b0_8_115200 },
  4360. { /* RockForceD1 */
  4361. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4362. PCI_VENDOR_ID_MAINPINE, 0x2000,
  4363. 0, 0, pbn_b0_1_115200 },
  4364. { /* RockForceF1 */
  4365. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4366. PCI_VENDOR_ID_MAINPINE, 0x2100,
  4367. 0, 0, pbn_b0_1_115200 },
  4368. { /* RockForceD2 */
  4369. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4370. PCI_VENDOR_ID_MAINPINE, 0x2200,
  4371. 0, 0, pbn_b0_2_115200 },
  4372. { /* RockForceF2 */
  4373. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4374. PCI_VENDOR_ID_MAINPINE, 0x2300,
  4375. 0, 0, pbn_b0_2_115200 },
  4376. { /* RockForceD4 */
  4377. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4378. PCI_VENDOR_ID_MAINPINE, 0x2400,
  4379. 0, 0, pbn_b0_4_115200 },
  4380. { /* RockForceF4 */
  4381. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4382. PCI_VENDOR_ID_MAINPINE, 0x2500,
  4383. 0, 0, pbn_b0_4_115200 },
  4384. { /* RockForceD8 */
  4385. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4386. PCI_VENDOR_ID_MAINPINE, 0x2600,
  4387. 0, 0, pbn_b0_8_115200 },
  4388. { /* RockForceF8 */
  4389. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4390. PCI_VENDOR_ID_MAINPINE, 0x2700,
  4391. 0, 0, pbn_b0_8_115200 },
  4392. { /* IQ Express D1 */
  4393. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4394. PCI_VENDOR_ID_MAINPINE, 0x3000,
  4395. 0, 0, pbn_b0_1_115200 },
  4396. { /* IQ Express F1 */
  4397. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4398. PCI_VENDOR_ID_MAINPINE, 0x3100,
  4399. 0, 0, pbn_b0_1_115200 },
  4400. { /* IQ Express D2 */
  4401. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4402. PCI_VENDOR_ID_MAINPINE, 0x3200,
  4403. 0, 0, pbn_b0_2_115200 },
  4404. { /* IQ Express F2 */
  4405. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4406. PCI_VENDOR_ID_MAINPINE, 0x3300,
  4407. 0, 0, pbn_b0_2_115200 },
  4408. { /* IQ Express D4 */
  4409. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4410. PCI_VENDOR_ID_MAINPINE, 0x3400,
  4411. 0, 0, pbn_b0_4_115200 },
  4412. { /* IQ Express F4 */
  4413. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4414. PCI_VENDOR_ID_MAINPINE, 0x3500,
  4415. 0, 0, pbn_b0_4_115200 },
  4416. { /* IQ Express D8 */
  4417. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4418. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  4419. 0, 0, pbn_b0_8_115200 },
  4420. { /* IQ Express F8 */
  4421. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4422. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  4423. 0, 0, pbn_b0_8_115200 },
  4424. /*
  4425. * PA Semi PA6T-1682M on-chip UART
  4426. */
  4427. { PCI_VENDOR_ID_PASEMI, 0xa004,
  4428. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4429. pbn_pasemi_1682M },
  4430. /*
  4431. * National Instruments
  4432. */
  4433. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  4434. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4435. pbn_b1_16_115200 },
  4436. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  4437. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4438. pbn_b1_8_115200 },
  4439. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  4440. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4441. pbn_b1_bt_4_115200 },
  4442. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  4443. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4444. pbn_b1_bt_2_115200 },
  4445. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  4446. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4447. pbn_b1_bt_4_115200 },
  4448. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  4449. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4450. pbn_b1_bt_2_115200 },
  4451. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  4452. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4453. pbn_b1_16_115200 },
  4454. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  4455. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4456. pbn_b1_8_115200 },
  4457. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  4458. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4459. pbn_b1_bt_4_115200 },
  4460. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  4461. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4462. pbn_b1_bt_2_115200 },
  4463. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  4464. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4465. pbn_b1_bt_4_115200 },
  4466. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  4467. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4468. pbn_b1_bt_2_115200 },
  4469. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  4470. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4471. pbn_ni8430_2 },
  4472. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  4473. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4474. pbn_ni8430_2 },
  4475. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  4476. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4477. pbn_ni8430_4 },
  4478. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  4479. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4480. pbn_ni8430_4 },
  4481. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  4482. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4483. pbn_ni8430_8 },
  4484. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  4485. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4486. pbn_ni8430_8 },
  4487. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  4488. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4489. pbn_ni8430_16 },
  4490. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  4491. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4492. pbn_ni8430_16 },
  4493. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  4494. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4495. pbn_ni8430_2 },
  4496. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  4497. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4498. pbn_ni8430_2 },
  4499. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  4500. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4501. pbn_ni8430_4 },
  4502. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  4503. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4504. pbn_ni8430_4 },
  4505. /*
  4506. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  4507. */
  4508. { PCI_VENDOR_ID_ADDIDATA,
  4509. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  4510. PCI_ANY_ID,
  4511. PCI_ANY_ID,
  4512. 0,
  4513. 0,
  4514. pbn_b0_4_115200 },
  4515. { PCI_VENDOR_ID_ADDIDATA,
  4516. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  4517. PCI_ANY_ID,
  4518. PCI_ANY_ID,
  4519. 0,
  4520. 0,
  4521. pbn_b0_2_115200 },
  4522. { PCI_VENDOR_ID_ADDIDATA,
  4523. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  4524. PCI_ANY_ID,
  4525. PCI_ANY_ID,
  4526. 0,
  4527. 0,
  4528. pbn_b0_1_115200 },
  4529. { PCI_VENDOR_ID_AMCC,
  4530. PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
  4531. PCI_ANY_ID,
  4532. PCI_ANY_ID,
  4533. 0,
  4534. 0,
  4535. pbn_b1_8_115200 },
  4536. { PCI_VENDOR_ID_ADDIDATA,
  4537. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  4538. PCI_ANY_ID,
  4539. PCI_ANY_ID,
  4540. 0,
  4541. 0,
  4542. pbn_b0_4_115200 },
  4543. { PCI_VENDOR_ID_ADDIDATA,
  4544. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  4545. PCI_ANY_ID,
  4546. PCI_ANY_ID,
  4547. 0,
  4548. 0,
  4549. pbn_b0_2_115200 },
  4550. { PCI_VENDOR_ID_ADDIDATA,
  4551. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  4552. PCI_ANY_ID,
  4553. PCI_ANY_ID,
  4554. 0,
  4555. 0,
  4556. pbn_b0_1_115200 },
  4557. { PCI_VENDOR_ID_ADDIDATA,
  4558. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  4559. PCI_ANY_ID,
  4560. PCI_ANY_ID,
  4561. 0,
  4562. 0,
  4563. pbn_b0_4_115200 },
  4564. { PCI_VENDOR_ID_ADDIDATA,
  4565. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  4566. PCI_ANY_ID,
  4567. PCI_ANY_ID,
  4568. 0,
  4569. 0,
  4570. pbn_b0_2_115200 },
  4571. { PCI_VENDOR_ID_ADDIDATA,
  4572. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  4573. PCI_ANY_ID,
  4574. PCI_ANY_ID,
  4575. 0,
  4576. 0,
  4577. pbn_b0_1_115200 },
  4578. { PCI_VENDOR_ID_ADDIDATA,
  4579. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  4580. PCI_ANY_ID,
  4581. PCI_ANY_ID,
  4582. 0,
  4583. 0,
  4584. pbn_b0_8_115200 },
  4585. { PCI_VENDOR_ID_ADDIDATA,
  4586. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  4587. PCI_ANY_ID,
  4588. PCI_ANY_ID,
  4589. 0,
  4590. 0,
  4591. pbn_ADDIDATA_PCIe_4_3906250 },
  4592. { PCI_VENDOR_ID_ADDIDATA,
  4593. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  4594. PCI_ANY_ID,
  4595. PCI_ANY_ID,
  4596. 0,
  4597. 0,
  4598. pbn_ADDIDATA_PCIe_2_3906250 },
  4599. { PCI_VENDOR_ID_ADDIDATA,
  4600. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  4601. PCI_ANY_ID,
  4602. PCI_ANY_ID,
  4603. 0,
  4604. 0,
  4605. pbn_ADDIDATA_PCIe_1_3906250 },
  4606. { PCI_VENDOR_ID_ADDIDATA,
  4607. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  4608. PCI_ANY_ID,
  4609. PCI_ANY_ID,
  4610. 0,
  4611. 0,
  4612. pbn_ADDIDATA_PCIe_8_3906250 },
  4613. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  4614. PCI_VENDOR_ID_IBM, 0x0299,
  4615. 0, 0, pbn_b0_bt_2_115200 },
  4616. /*
  4617. * other NetMos 9835 devices are most likely handled by the
  4618. * parport_serial driver, check drivers/parport/parport_serial.c
  4619. * before adding them here.
  4620. */
  4621. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  4622. 0xA000, 0x1000,
  4623. 0, 0, pbn_b0_1_115200 },
  4624. /* the 9901 is a rebranded 9912 */
  4625. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
  4626. 0xA000, 0x1000,
  4627. 0, 0, pbn_b0_1_115200 },
  4628. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
  4629. 0xA000, 0x1000,
  4630. 0, 0, pbn_b0_1_115200 },
  4631. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
  4632. 0xA000, 0x1000,
  4633. 0, 0, pbn_b0_1_115200 },
  4634. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4635. 0xA000, 0x1000,
  4636. 0, 0, pbn_b0_1_115200 },
  4637. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4638. 0xA000, 0x3002,
  4639. 0, 0, pbn_NETMOS9900_2s_115200 },
  4640. /*
  4641. * Best Connectivity and Rosewill PCI Multi I/O cards
  4642. */
  4643. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4644. 0xA000, 0x1000,
  4645. 0, 0, pbn_b0_1_115200 },
  4646. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4647. 0xA000, 0x3002,
  4648. 0, 0, pbn_b0_bt_2_115200 },
  4649. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4650. 0xA000, 0x3004,
  4651. 0, 0, pbn_b0_bt_4_115200 },
  4652. /* Intel CE4100 */
  4653. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  4654. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4655. pbn_ce4100_1_115200 },
  4656. /*
  4657. * Cronyx Omega PCI
  4658. */
  4659. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  4660. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4661. pbn_omegapci },
  4662. /*
  4663. * Broadcom TruManage
  4664. */
  4665. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  4666. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4667. pbn_brcm_trumanage },
  4668. /*
  4669. * AgeStar as-prs2-009
  4670. */
  4671. { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
  4672. PCI_ANY_ID, PCI_ANY_ID,
  4673. 0, 0, pbn_b0_bt_2_115200 },
  4674. /*
  4675. * WCH CH353 series devices: The 2S1P is handled by parport_serial
  4676. * so not listed here.
  4677. */
  4678. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
  4679. PCI_ANY_ID, PCI_ANY_ID,
  4680. 0, 0, pbn_b0_bt_4_115200 },
  4681. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
  4682. PCI_ANY_ID, PCI_ANY_ID,
  4683. 0, 0, pbn_b0_bt_2_115200 },
  4684. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH355_4S,
  4685. PCI_ANY_ID, PCI_ANY_ID,
  4686. 0, 0, pbn_b0_bt_4_115200 },
  4687. { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH382_2S,
  4688. PCI_ANY_ID, PCI_ANY_ID,
  4689. 0, 0, pbn_wch382_2 },
  4690. { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH384_4S,
  4691. PCI_ANY_ID, PCI_ANY_ID,
  4692. 0, 0, pbn_wch384_4 },
  4693. /* Fintek PCI serial cards */
  4694. { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
  4695. { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
  4696. { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
  4697. /* MKS Tenta SCOM-080x serial cards */
  4698. { PCI_DEVICE(0x1601, 0x0800), .driver_data = pbn_b0_4_1250000 },
  4699. { PCI_DEVICE(0x1601, 0xa801), .driver_data = pbn_b0_4_1250000 },
  4700. /* Amazon PCI serial device */
  4701. { PCI_DEVICE(0x1d0f, 0x8250), .driver_data = pbn_b0_1_115200 },
  4702. /*
  4703. * These entries match devices with class COMMUNICATION_SERIAL,
  4704. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  4705. */
  4706. { PCI_ANY_ID, PCI_ANY_ID,
  4707. PCI_ANY_ID, PCI_ANY_ID,
  4708. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  4709. 0xffff00, pbn_default },
  4710. { PCI_ANY_ID, PCI_ANY_ID,
  4711. PCI_ANY_ID, PCI_ANY_ID,
  4712. PCI_CLASS_COMMUNICATION_MODEM << 8,
  4713. 0xffff00, pbn_default },
  4714. { PCI_ANY_ID, PCI_ANY_ID,
  4715. PCI_ANY_ID, PCI_ANY_ID,
  4716. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  4717. 0xffff00, pbn_default },
  4718. { 0, }
  4719. };
  4720. static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
  4721. pci_channel_state_t state)
  4722. {
  4723. struct serial_private *priv = pci_get_drvdata(dev);
  4724. if (state == pci_channel_io_perm_failure)
  4725. return PCI_ERS_RESULT_DISCONNECT;
  4726. if (priv)
  4727. pciserial_detach_ports(priv);
  4728. pci_disable_device(dev);
  4729. return PCI_ERS_RESULT_NEED_RESET;
  4730. }
  4731. static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
  4732. {
  4733. int rc;
  4734. rc = pci_enable_device(dev);
  4735. if (rc)
  4736. return PCI_ERS_RESULT_DISCONNECT;
  4737. pci_restore_state(dev);
  4738. pci_save_state(dev);
  4739. return PCI_ERS_RESULT_RECOVERED;
  4740. }
  4741. static void serial8250_io_resume(struct pci_dev *dev)
  4742. {
  4743. struct serial_private *priv = pci_get_drvdata(dev);
  4744. struct serial_private *new;
  4745. if (!priv)
  4746. return;
  4747. new = pciserial_init_ports(dev, priv->board);
  4748. if (!IS_ERR(new)) {
  4749. pci_set_drvdata(dev, new);
  4750. kfree(priv);
  4751. }
  4752. }
  4753. static const struct pci_error_handlers serial8250_err_handler = {
  4754. .error_detected = serial8250_io_error_detected,
  4755. .slot_reset = serial8250_io_slot_reset,
  4756. .resume = serial8250_io_resume,
  4757. };
  4758. static struct pci_driver serial_pci_driver = {
  4759. .name = "serial",
  4760. .probe = pciserial_init_one,
  4761. .remove = pciserial_remove_one,
  4762. .driver = {
  4763. .pm = &pciserial_pm_ops,
  4764. },
  4765. .id_table = serial_pci_tbl,
  4766. .err_handler = &serial8250_err_handler,
  4767. };
  4768. module_pci_driver(serial_pci_driver);
  4769. MODULE_LICENSE("GPL");
  4770. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  4771. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);