8250_omap.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * 8250-core based driver for the OMAP internal UART
  4. *
  5. * based on omap-serial.c, Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Copyright (C) 2014 Sebastian Andrzej Siewior
  8. *
  9. */
  10. #include <linux/device.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/serial_reg.h>
  15. #include <linux/tty_flip.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/slab.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/of_gpio.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/delay.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/console.h>
  25. #include <linux/pm_qos.h>
  26. #include <linux/pm_wakeirq.h>
  27. #include <linux/dma-mapping.h>
  28. #include "8250.h"
  29. #define DEFAULT_CLK_SPEED 48000000
  30. #define UART_ERRATA_i202_MDR1_ACCESS (1 << 0)
  31. #define OMAP_UART_WER_HAS_TX_WAKEUP (1 << 1)
  32. #define OMAP_DMA_TX_KICK (1 << 2)
  33. /*
  34. * See Advisory 21 in AM437x errata SPRZ408B, updated April 2015.
  35. * The same errata is applicable to AM335x and DRA7x processors too.
  36. */
  37. #define UART_ERRATA_CLOCK_DISABLE (1 << 3)
  38. #define OMAP_UART_FCR_RX_TRIG 6
  39. #define OMAP_UART_FCR_TX_TRIG 4
  40. /* SCR register bitmasks */
  41. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  42. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  43. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  44. #define OMAP_UART_SCR_DMAMODE_MASK (3 << 1)
  45. #define OMAP_UART_SCR_DMAMODE_1 (1 << 1)
  46. #define OMAP_UART_SCR_DMAMODE_CTL (1 << 0)
  47. /* MVR register bitmasks */
  48. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  49. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  50. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  51. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  52. #define OMAP_UART_MVR_MAJ_MASK 0x700
  53. #define OMAP_UART_MVR_MAJ_SHIFT 8
  54. #define OMAP_UART_MVR_MIN_MASK 0x3f
  55. /* SYSC register bitmasks */
  56. #define OMAP_UART_SYSC_SOFTRESET (1 << 1)
  57. /* SYSS register bitmasks */
  58. #define OMAP_UART_SYSS_RESETDONE (1 << 0)
  59. #define UART_TI752_TLR_TX 0
  60. #define UART_TI752_TLR_RX 4
  61. #define TRIGGER_TLR_MASK(x) ((x & 0x3c) >> 2)
  62. #define TRIGGER_FCR_MASK(x) (x & 3)
  63. /* Enable XON/XOFF flow control on output */
  64. #define OMAP_UART_SW_TX 0x08
  65. /* Enable XON/XOFF flow control on input */
  66. #define OMAP_UART_SW_RX 0x02
  67. #define OMAP_UART_WER_MOD_WKUP 0x7f
  68. #define OMAP_UART_TX_WAKEUP_EN (1 << 7)
  69. #define TX_TRIGGER 1
  70. #define RX_TRIGGER 48
  71. #define OMAP_UART_TCR_RESTORE(x) ((x / 4) << 4)
  72. #define OMAP_UART_TCR_HALT(x) ((x / 4) << 0)
  73. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  74. #define OMAP_UART_REV_46 0x0406
  75. #define OMAP_UART_REV_52 0x0502
  76. #define OMAP_UART_REV_63 0x0603
  77. struct omap8250_priv {
  78. int line;
  79. u8 habit;
  80. u8 mdr1;
  81. u8 efr;
  82. u8 scr;
  83. u8 wer;
  84. u8 xon;
  85. u8 xoff;
  86. u8 delayed_restore;
  87. u16 quot;
  88. bool is_suspending;
  89. int wakeirq;
  90. int wakeups_enabled;
  91. u32 latency;
  92. u32 calc_latency;
  93. struct pm_qos_request pm_qos_request;
  94. struct work_struct qos_work;
  95. struct uart_8250_dma omap8250_dma;
  96. spinlock_t rx_dma_lock;
  97. bool rx_dma_broken;
  98. bool throttled;
  99. };
  100. #ifdef CONFIG_SERIAL_8250_DMA
  101. static void omap_8250_rx_dma_flush(struct uart_8250_port *p);
  102. #else
  103. static inline void omap_8250_rx_dma_flush(struct uart_8250_port *p) { }
  104. #endif
  105. static u32 uart_read(struct uart_8250_port *up, u32 reg)
  106. {
  107. return readl(up->port.membase + (reg << up->port.regshift));
  108. }
  109. static void omap8250_set_mctrl(struct uart_port *port, unsigned int mctrl)
  110. {
  111. struct uart_8250_port *up = up_to_u8250p(port);
  112. struct omap8250_priv *priv = up->port.private_data;
  113. u8 lcr;
  114. serial8250_do_set_mctrl(port, mctrl);
  115. /*
  116. * Turn off autoRTS if RTS is lowered and restore autoRTS setting
  117. * if RTS is raised
  118. */
  119. lcr = serial_in(up, UART_LCR);
  120. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  121. if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
  122. priv->efr |= UART_EFR_RTS;
  123. else
  124. priv->efr &= ~UART_EFR_RTS;
  125. serial_out(up, UART_EFR, priv->efr);
  126. serial_out(up, UART_LCR, lcr);
  127. }
  128. /*
  129. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  130. * The access to uart register after MDR1 Access
  131. * causes UART to corrupt data.
  132. *
  133. * Need a delay =
  134. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  135. * give 10 times as much
  136. */
  137. static void omap_8250_mdr1_errataset(struct uart_8250_port *up,
  138. struct omap8250_priv *priv)
  139. {
  140. u8 timeout = 255;
  141. u8 old_mdr1;
  142. old_mdr1 = serial_in(up, UART_OMAP_MDR1);
  143. if (old_mdr1 == priv->mdr1)
  144. return;
  145. serial_out(up, UART_OMAP_MDR1, priv->mdr1);
  146. udelay(2);
  147. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  148. UART_FCR_CLEAR_RCVR);
  149. /*
  150. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  151. * TX_FIFO_E bit is 1.
  152. */
  153. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  154. (UART_LSR_THRE | UART_LSR_DR))) {
  155. timeout--;
  156. if (!timeout) {
  157. /* Should *never* happen. we warn and carry on */
  158. dev_crit(up->port.dev, "Errata i202: timedout %x\n",
  159. serial_in(up, UART_LSR));
  160. break;
  161. }
  162. udelay(1);
  163. }
  164. }
  165. static void omap_8250_get_divisor(struct uart_port *port, unsigned int baud,
  166. struct omap8250_priv *priv)
  167. {
  168. unsigned int uartclk = port->uartclk;
  169. unsigned int div_13, div_16;
  170. unsigned int abs_d13, abs_d16;
  171. /*
  172. * Old custom speed handling.
  173. */
  174. if (baud == 38400 && (port->flags & UPF_SPD_MASK) == UPF_SPD_CUST) {
  175. priv->quot = port->custom_divisor & UART_DIV_MAX;
  176. /*
  177. * I assume that nobody is using this. But hey, if somebody
  178. * would like to specify the divisor _and_ the mode then the
  179. * driver is ready and waiting for it.
  180. */
  181. if (port->custom_divisor & (1 << 16))
  182. priv->mdr1 = UART_OMAP_MDR1_13X_MODE;
  183. else
  184. priv->mdr1 = UART_OMAP_MDR1_16X_MODE;
  185. return;
  186. }
  187. div_13 = DIV_ROUND_CLOSEST(uartclk, 13 * baud);
  188. div_16 = DIV_ROUND_CLOSEST(uartclk, 16 * baud);
  189. if (!div_13)
  190. div_13 = 1;
  191. if (!div_16)
  192. div_16 = 1;
  193. abs_d13 = abs(baud - uartclk / 13 / div_13);
  194. abs_d16 = abs(baud - uartclk / 16 / div_16);
  195. if (abs_d13 >= abs_d16) {
  196. priv->mdr1 = UART_OMAP_MDR1_16X_MODE;
  197. priv->quot = div_16;
  198. } else {
  199. priv->mdr1 = UART_OMAP_MDR1_13X_MODE;
  200. priv->quot = div_13;
  201. }
  202. }
  203. static void omap8250_update_scr(struct uart_8250_port *up,
  204. struct omap8250_priv *priv)
  205. {
  206. u8 old_scr;
  207. old_scr = serial_in(up, UART_OMAP_SCR);
  208. if (old_scr == priv->scr)
  209. return;
  210. /*
  211. * The manual recommends not to enable the DMA mode selector in the SCR
  212. * (instead of the FCR) register _and_ selecting the DMA mode as one
  213. * register write because this may lead to malfunction.
  214. */
  215. if (priv->scr & OMAP_UART_SCR_DMAMODE_MASK)
  216. serial_out(up, UART_OMAP_SCR,
  217. priv->scr & ~OMAP_UART_SCR_DMAMODE_MASK);
  218. serial_out(up, UART_OMAP_SCR, priv->scr);
  219. }
  220. static void omap8250_update_mdr1(struct uart_8250_port *up,
  221. struct omap8250_priv *priv)
  222. {
  223. if (priv->habit & UART_ERRATA_i202_MDR1_ACCESS)
  224. omap_8250_mdr1_errataset(up, priv);
  225. else
  226. serial_out(up, UART_OMAP_MDR1, priv->mdr1);
  227. }
  228. static void omap8250_restore_regs(struct uart_8250_port *up)
  229. {
  230. struct omap8250_priv *priv = up->port.private_data;
  231. struct uart_8250_dma *dma = up->dma;
  232. if (dma && dma->tx_running) {
  233. /*
  234. * TCSANOW requests the change to occur immediately however if
  235. * we have a TX-DMA operation in progress then it has been
  236. * observed that it might stall and never complete. Therefore we
  237. * delay DMA completes to prevent this hang from happen.
  238. */
  239. priv->delayed_restore = 1;
  240. return;
  241. }
  242. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  243. serial_out(up, UART_EFR, UART_EFR_ECB);
  244. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  245. serial8250_out_MCR(up, UART_MCR_TCRTLR);
  246. serial_out(up, UART_FCR, up->fcr);
  247. omap8250_update_scr(up, priv);
  248. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  249. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_RESTORE(16) |
  250. OMAP_UART_TCR_HALT(52));
  251. serial_out(up, UART_TI752_TLR,
  252. TRIGGER_TLR_MASK(TX_TRIGGER) << UART_TI752_TLR_TX |
  253. TRIGGER_TLR_MASK(RX_TRIGGER) << UART_TI752_TLR_RX);
  254. serial_out(up, UART_LCR, 0);
  255. /* drop TCR + TLR access, we setup XON/XOFF later */
  256. serial8250_out_MCR(up, up->mcr);
  257. serial_out(up, UART_IER, up->ier);
  258. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  259. serial_dl_write(up, priv->quot);
  260. serial_out(up, UART_EFR, priv->efr);
  261. /* Configure flow control */
  262. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  263. serial_out(up, UART_XON1, priv->xon);
  264. serial_out(up, UART_XOFF1, priv->xoff);
  265. serial_out(up, UART_LCR, up->lcr);
  266. omap8250_update_mdr1(up, priv);
  267. up->port.ops->set_mctrl(&up->port, up->port.mctrl);
  268. }
  269. /*
  270. * OMAP can use "CLK / (16 or 13) / div" for baud rate. And then we have have
  271. * some differences in how we want to handle flow control.
  272. */
  273. static void omap_8250_set_termios(struct uart_port *port,
  274. struct ktermios *termios,
  275. struct ktermios *old)
  276. {
  277. struct uart_8250_port *up = up_to_u8250p(port);
  278. struct omap8250_priv *priv = up->port.private_data;
  279. unsigned char cval = 0;
  280. unsigned int baud;
  281. switch (termios->c_cflag & CSIZE) {
  282. case CS5:
  283. cval = UART_LCR_WLEN5;
  284. break;
  285. case CS6:
  286. cval = UART_LCR_WLEN6;
  287. break;
  288. case CS7:
  289. cval = UART_LCR_WLEN7;
  290. break;
  291. default:
  292. case CS8:
  293. cval = UART_LCR_WLEN8;
  294. break;
  295. }
  296. if (termios->c_cflag & CSTOPB)
  297. cval |= UART_LCR_STOP;
  298. if (termios->c_cflag & PARENB)
  299. cval |= UART_LCR_PARITY;
  300. if (!(termios->c_cflag & PARODD))
  301. cval |= UART_LCR_EPAR;
  302. if (termios->c_cflag & CMSPAR)
  303. cval |= UART_LCR_SPAR;
  304. /*
  305. * Ask the core to calculate the divisor for us.
  306. */
  307. baud = uart_get_baud_rate(port, termios, old,
  308. port->uartclk / 16 / UART_DIV_MAX,
  309. port->uartclk / 13);
  310. omap_8250_get_divisor(port, baud, priv);
  311. /*
  312. * Ok, we're now changing the port state. Do it with
  313. * interrupts disabled.
  314. */
  315. pm_runtime_get_sync(port->dev);
  316. spin_lock_irq(&port->lock);
  317. /*
  318. * Update the per-port timeout.
  319. */
  320. uart_update_timeout(port, termios->c_cflag, baud);
  321. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  322. if (termios->c_iflag & INPCK)
  323. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  324. if (termios->c_iflag & (IGNBRK | PARMRK))
  325. up->port.read_status_mask |= UART_LSR_BI;
  326. /*
  327. * Characters to ignore
  328. */
  329. up->port.ignore_status_mask = 0;
  330. if (termios->c_iflag & IGNPAR)
  331. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  332. if (termios->c_iflag & IGNBRK) {
  333. up->port.ignore_status_mask |= UART_LSR_BI;
  334. /*
  335. * If we're ignoring parity and break indicators,
  336. * ignore overruns too (for real raw support).
  337. */
  338. if (termios->c_iflag & IGNPAR)
  339. up->port.ignore_status_mask |= UART_LSR_OE;
  340. }
  341. /*
  342. * ignore all characters if CREAD is not set
  343. */
  344. if ((termios->c_cflag & CREAD) == 0)
  345. up->port.ignore_status_mask |= UART_LSR_DR;
  346. /*
  347. * Modem status interrupts
  348. */
  349. up->ier &= ~UART_IER_MSI;
  350. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  351. up->ier |= UART_IER_MSI;
  352. up->lcr = cval;
  353. /* Up to here it was mostly serial8250_do_set_termios() */
  354. /*
  355. * We enable TRIG_GRANU for RX and TX and additionally we set
  356. * SCR_TX_EMPTY bit. The result is the following:
  357. * - RX_TRIGGER amount of bytes in the FIFO will cause an interrupt.
  358. * - less than RX_TRIGGER number of bytes will also cause an interrupt
  359. * once the UART decides that there no new bytes arriving.
  360. * - Once THRE is enabled, the interrupt will be fired once the FIFO is
  361. * empty - the trigger level is ignored here.
  362. *
  363. * Once DMA is enabled:
  364. * - UART will assert the TX DMA line once there is room for TX_TRIGGER
  365. * bytes in the TX FIFO. On each assert the DMA engine will move
  366. * TX_TRIGGER bytes into the FIFO.
  367. * - UART will assert the RX DMA line once there are RX_TRIGGER bytes in
  368. * the FIFO and move RX_TRIGGER bytes.
  369. * This is because threshold and trigger values are the same.
  370. */
  371. up->fcr = UART_FCR_ENABLE_FIFO;
  372. up->fcr |= TRIGGER_FCR_MASK(TX_TRIGGER) << OMAP_UART_FCR_TX_TRIG;
  373. up->fcr |= TRIGGER_FCR_MASK(RX_TRIGGER) << OMAP_UART_FCR_RX_TRIG;
  374. priv->scr = OMAP_UART_SCR_RX_TRIG_GRANU1_MASK | OMAP_UART_SCR_TX_EMPTY |
  375. OMAP_UART_SCR_TX_TRIG_GRANU1_MASK;
  376. if (up->dma)
  377. priv->scr |= OMAP_UART_SCR_DMAMODE_1 |
  378. OMAP_UART_SCR_DMAMODE_CTL;
  379. priv->xon = termios->c_cc[VSTART];
  380. priv->xoff = termios->c_cc[VSTOP];
  381. priv->efr = 0;
  382. up->port.status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS | UPSTAT_AUTOXOFF);
  383. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  384. /* Enable AUTOCTS (autoRTS is enabled when RTS is raised) */
  385. up->port.status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
  386. priv->efr |= UART_EFR_CTS;
  387. } else if (up->port.flags & UPF_SOFT_FLOW) {
  388. /*
  389. * OMAP rx s/w flow control is borked; the transmitter remains
  390. * stuck off even if rx flow control is subsequently disabled
  391. */
  392. /*
  393. * IXOFF Flag:
  394. * Enable XON/XOFF flow control on output.
  395. * Transmit XON1, XOFF1
  396. */
  397. if (termios->c_iflag & IXOFF) {
  398. up->port.status |= UPSTAT_AUTOXOFF;
  399. priv->efr |= OMAP_UART_SW_TX;
  400. }
  401. }
  402. omap8250_restore_regs(up);
  403. spin_unlock_irq(&up->port.lock);
  404. pm_runtime_mark_last_busy(port->dev);
  405. pm_runtime_put_autosuspend(port->dev);
  406. /* calculate wakeup latency constraint */
  407. priv->calc_latency = USEC_PER_SEC * 64 * 8 / baud;
  408. priv->latency = priv->calc_latency;
  409. schedule_work(&priv->qos_work);
  410. /* Don't rewrite B0 */
  411. if (tty_termios_baud_rate(termios))
  412. tty_termios_encode_baud_rate(termios, baud, baud);
  413. }
  414. /* same as 8250 except that we may have extra flow bits set in EFR */
  415. static void omap_8250_pm(struct uart_port *port, unsigned int state,
  416. unsigned int oldstate)
  417. {
  418. struct uart_8250_port *up = up_to_u8250p(port);
  419. u8 efr;
  420. pm_runtime_get_sync(port->dev);
  421. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  422. efr = serial_in(up, UART_EFR);
  423. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  424. serial_out(up, UART_LCR, 0);
  425. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  426. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  427. serial_out(up, UART_EFR, efr);
  428. serial_out(up, UART_LCR, 0);
  429. pm_runtime_mark_last_busy(port->dev);
  430. pm_runtime_put_autosuspend(port->dev);
  431. }
  432. static void omap_serial_fill_features_erratas(struct uart_8250_port *up,
  433. struct omap8250_priv *priv)
  434. {
  435. u32 mvr, scheme;
  436. u16 revision, major, minor;
  437. mvr = uart_read(up, UART_OMAP_MVER);
  438. /* Check revision register scheme */
  439. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  440. switch (scheme) {
  441. case 0: /* Legacy Scheme: OMAP2/3 */
  442. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  443. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  444. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  445. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  446. break;
  447. case 1:
  448. /* New Scheme: OMAP4+ */
  449. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  450. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  451. OMAP_UART_MVR_MAJ_SHIFT;
  452. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  453. break;
  454. default:
  455. dev_warn(up->port.dev,
  456. "Unknown revision, defaulting to highest\n");
  457. /* highest possible revision */
  458. major = 0xff;
  459. minor = 0xff;
  460. }
  461. /* normalize revision for the driver */
  462. revision = UART_BUILD_REVISION(major, minor);
  463. switch (revision) {
  464. case OMAP_UART_REV_46:
  465. priv->habit |= UART_ERRATA_i202_MDR1_ACCESS;
  466. break;
  467. case OMAP_UART_REV_52:
  468. priv->habit |= UART_ERRATA_i202_MDR1_ACCESS |
  469. OMAP_UART_WER_HAS_TX_WAKEUP;
  470. break;
  471. case OMAP_UART_REV_63:
  472. priv->habit |= UART_ERRATA_i202_MDR1_ACCESS |
  473. OMAP_UART_WER_HAS_TX_WAKEUP;
  474. break;
  475. default:
  476. break;
  477. }
  478. }
  479. static void omap8250_uart_qos_work(struct work_struct *work)
  480. {
  481. struct omap8250_priv *priv;
  482. priv = container_of(work, struct omap8250_priv, qos_work);
  483. pm_qos_update_request(&priv->pm_qos_request, priv->latency);
  484. }
  485. #ifdef CONFIG_SERIAL_8250_DMA
  486. static int omap_8250_dma_handle_irq(struct uart_port *port);
  487. #endif
  488. static irqreturn_t omap8250_irq(int irq, void *dev_id)
  489. {
  490. struct uart_port *port = dev_id;
  491. struct uart_8250_port *up = up_to_u8250p(port);
  492. unsigned int iir;
  493. int ret;
  494. #ifdef CONFIG_SERIAL_8250_DMA
  495. if (up->dma) {
  496. ret = omap_8250_dma_handle_irq(port);
  497. return IRQ_RETVAL(ret);
  498. }
  499. #endif
  500. serial8250_rpm_get(up);
  501. iir = serial_port_in(port, UART_IIR);
  502. ret = serial8250_handle_irq(port, iir);
  503. serial8250_rpm_put(up);
  504. return IRQ_RETVAL(ret);
  505. }
  506. static int omap_8250_startup(struct uart_port *port)
  507. {
  508. struct uart_8250_port *up = up_to_u8250p(port);
  509. struct omap8250_priv *priv = port->private_data;
  510. int ret;
  511. if (priv->wakeirq) {
  512. ret = dev_pm_set_dedicated_wake_irq(port->dev, priv->wakeirq);
  513. if (ret)
  514. return ret;
  515. }
  516. pm_runtime_get_sync(port->dev);
  517. up->mcr = 0;
  518. serial_out(up, UART_FCR, UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  519. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  520. up->lsr_saved_flags = 0;
  521. up->msr_saved_flags = 0;
  522. /* Disable DMA for console UART */
  523. if (uart_console(port))
  524. up->dma = NULL;
  525. if (up->dma) {
  526. ret = serial8250_request_dma(up);
  527. if (ret) {
  528. dev_warn_ratelimited(port->dev,
  529. "failed to request DMA\n");
  530. up->dma = NULL;
  531. }
  532. }
  533. ret = request_irq(port->irq, omap8250_irq, IRQF_SHARED,
  534. dev_name(port->dev), port);
  535. if (ret < 0)
  536. goto err;
  537. up->ier = UART_IER_RLSI | UART_IER_RDI;
  538. serial_out(up, UART_IER, up->ier);
  539. #ifdef CONFIG_PM
  540. up->capabilities |= UART_CAP_RPM;
  541. #endif
  542. /* Enable module level wake up */
  543. priv->wer = OMAP_UART_WER_MOD_WKUP;
  544. if (priv->habit & OMAP_UART_WER_HAS_TX_WAKEUP)
  545. priv->wer |= OMAP_UART_TX_WAKEUP_EN;
  546. serial_out(up, UART_OMAP_WER, priv->wer);
  547. if (up->dma)
  548. up->dma->rx_dma(up);
  549. pm_runtime_mark_last_busy(port->dev);
  550. pm_runtime_put_autosuspend(port->dev);
  551. return 0;
  552. err:
  553. pm_runtime_mark_last_busy(port->dev);
  554. pm_runtime_put_autosuspend(port->dev);
  555. dev_pm_clear_wake_irq(port->dev);
  556. return ret;
  557. }
  558. static void omap_8250_shutdown(struct uart_port *port)
  559. {
  560. struct uart_8250_port *up = up_to_u8250p(port);
  561. struct omap8250_priv *priv = port->private_data;
  562. flush_work(&priv->qos_work);
  563. if (up->dma)
  564. omap_8250_rx_dma_flush(up);
  565. pm_runtime_get_sync(port->dev);
  566. serial_out(up, UART_OMAP_WER, 0);
  567. up->ier = 0;
  568. serial_out(up, UART_IER, 0);
  569. if (up->dma)
  570. serial8250_release_dma(up);
  571. /*
  572. * Disable break condition and FIFOs
  573. */
  574. if (up->lcr & UART_LCR_SBC)
  575. serial_out(up, UART_LCR, up->lcr & ~UART_LCR_SBC);
  576. serial_out(up, UART_FCR, UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  577. pm_runtime_mark_last_busy(port->dev);
  578. pm_runtime_put_autosuspend(port->dev);
  579. free_irq(port->irq, port);
  580. dev_pm_clear_wake_irq(port->dev);
  581. }
  582. static void omap_8250_throttle(struct uart_port *port)
  583. {
  584. struct omap8250_priv *priv = port->private_data;
  585. struct uart_8250_port *up = up_to_u8250p(port);
  586. unsigned long flags;
  587. pm_runtime_get_sync(port->dev);
  588. spin_lock_irqsave(&port->lock, flags);
  589. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  590. serial_out(up, UART_IER, up->ier);
  591. priv->throttled = true;
  592. spin_unlock_irqrestore(&port->lock, flags);
  593. pm_runtime_mark_last_busy(port->dev);
  594. pm_runtime_put_autosuspend(port->dev);
  595. }
  596. static int omap_8250_rs485_config(struct uart_port *port,
  597. struct serial_rs485 *rs485)
  598. {
  599. struct uart_8250_port *up = up_to_u8250p(port);
  600. /* Clamp the delays to [0, 100ms] */
  601. rs485->delay_rts_before_send = min(rs485->delay_rts_before_send, 100U);
  602. rs485->delay_rts_after_send = min(rs485->delay_rts_after_send, 100U);
  603. port->rs485 = *rs485;
  604. /*
  605. * Both serial8250_em485_init and serial8250_em485_destroy
  606. * are idempotent
  607. */
  608. if (rs485->flags & SER_RS485_ENABLED) {
  609. int ret = serial8250_em485_init(up);
  610. if (ret) {
  611. rs485->flags &= ~SER_RS485_ENABLED;
  612. port->rs485.flags &= ~SER_RS485_ENABLED;
  613. }
  614. return ret;
  615. }
  616. serial8250_em485_destroy(up);
  617. return 0;
  618. }
  619. static void omap_8250_unthrottle(struct uart_port *port)
  620. {
  621. struct omap8250_priv *priv = port->private_data;
  622. struct uart_8250_port *up = up_to_u8250p(port);
  623. unsigned long flags;
  624. pm_runtime_get_sync(port->dev);
  625. spin_lock_irqsave(&port->lock, flags);
  626. priv->throttled = false;
  627. if (up->dma)
  628. up->dma->rx_dma(up);
  629. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  630. serial_out(up, UART_IER, up->ier);
  631. spin_unlock_irqrestore(&port->lock, flags);
  632. pm_runtime_mark_last_busy(port->dev);
  633. pm_runtime_put_autosuspend(port->dev);
  634. }
  635. #ifdef CONFIG_SERIAL_8250_DMA
  636. static int omap_8250_rx_dma(struct uart_8250_port *p);
  637. static void __dma_rx_do_complete(struct uart_8250_port *p)
  638. {
  639. struct omap8250_priv *priv = p->port.private_data;
  640. struct uart_8250_dma *dma = p->dma;
  641. struct tty_port *tty_port = &p->port.state->port;
  642. struct dma_tx_state state;
  643. int count;
  644. unsigned long flags;
  645. int ret;
  646. spin_lock_irqsave(&priv->rx_dma_lock, flags);
  647. if (!dma->rx_running)
  648. goto unlock;
  649. dma->rx_running = 0;
  650. dmaengine_tx_status(dma->rxchan, dma->rx_cookie, &state);
  651. count = dma->rx_size - state.residue;
  652. ret = tty_insert_flip_string(tty_port, dma->rx_buf, count);
  653. p->port.icount.rx += ret;
  654. p->port.icount.buf_overrun += count - ret;
  655. unlock:
  656. spin_unlock_irqrestore(&priv->rx_dma_lock, flags);
  657. tty_flip_buffer_push(tty_port);
  658. }
  659. static void __dma_rx_complete(void *param)
  660. {
  661. struct uart_8250_port *p = param;
  662. struct omap8250_priv *priv = p->port.private_data;
  663. struct uart_8250_dma *dma = p->dma;
  664. struct dma_tx_state state;
  665. unsigned long flags;
  666. spin_lock_irqsave(&p->port.lock, flags);
  667. /*
  668. * If the tx status is not DMA_COMPLETE, then this is a delayed
  669. * completion callback. A previous RX timeout flush would have
  670. * already pushed the data, so exit.
  671. */
  672. if (dmaengine_tx_status(dma->rxchan, dma->rx_cookie, &state) !=
  673. DMA_COMPLETE) {
  674. spin_unlock_irqrestore(&p->port.lock, flags);
  675. return;
  676. }
  677. __dma_rx_do_complete(p);
  678. if (!priv->throttled)
  679. omap_8250_rx_dma(p);
  680. spin_unlock_irqrestore(&p->port.lock, flags);
  681. }
  682. static void omap_8250_rx_dma_flush(struct uart_8250_port *p)
  683. {
  684. struct omap8250_priv *priv = p->port.private_data;
  685. struct uart_8250_dma *dma = p->dma;
  686. struct dma_tx_state state;
  687. unsigned long flags;
  688. int ret;
  689. spin_lock_irqsave(&priv->rx_dma_lock, flags);
  690. if (!dma->rx_running) {
  691. spin_unlock_irqrestore(&priv->rx_dma_lock, flags);
  692. return;
  693. }
  694. ret = dmaengine_tx_status(dma->rxchan, dma->rx_cookie, &state);
  695. if (ret == DMA_IN_PROGRESS) {
  696. ret = dmaengine_pause(dma->rxchan);
  697. if (WARN_ON_ONCE(ret))
  698. priv->rx_dma_broken = true;
  699. }
  700. spin_unlock_irqrestore(&priv->rx_dma_lock, flags);
  701. __dma_rx_do_complete(p);
  702. dmaengine_terminate_all(dma->rxchan);
  703. }
  704. static int omap_8250_rx_dma(struct uart_8250_port *p)
  705. {
  706. struct omap8250_priv *priv = p->port.private_data;
  707. struct uart_8250_dma *dma = p->dma;
  708. int err = 0;
  709. struct dma_async_tx_descriptor *desc;
  710. unsigned long flags;
  711. if (priv->rx_dma_broken)
  712. return -EINVAL;
  713. spin_lock_irqsave(&priv->rx_dma_lock, flags);
  714. if (dma->rx_running)
  715. goto out;
  716. desc = dmaengine_prep_slave_single(dma->rxchan, dma->rx_addr,
  717. dma->rx_size, DMA_DEV_TO_MEM,
  718. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  719. if (!desc) {
  720. err = -EBUSY;
  721. goto out;
  722. }
  723. dma->rx_running = 1;
  724. desc->callback = __dma_rx_complete;
  725. desc->callback_param = p;
  726. dma->rx_cookie = dmaengine_submit(desc);
  727. dma_async_issue_pending(dma->rxchan);
  728. out:
  729. spin_unlock_irqrestore(&priv->rx_dma_lock, flags);
  730. return err;
  731. }
  732. static int omap_8250_tx_dma(struct uart_8250_port *p);
  733. static void omap_8250_dma_tx_complete(void *param)
  734. {
  735. struct uart_8250_port *p = param;
  736. struct uart_8250_dma *dma = p->dma;
  737. struct circ_buf *xmit = &p->port.state->xmit;
  738. unsigned long flags;
  739. bool en_thri = false;
  740. struct omap8250_priv *priv = p->port.private_data;
  741. dma_sync_single_for_cpu(dma->txchan->device->dev, dma->tx_addr,
  742. UART_XMIT_SIZE, DMA_TO_DEVICE);
  743. spin_lock_irqsave(&p->port.lock, flags);
  744. dma->tx_running = 0;
  745. xmit->tail += dma->tx_size;
  746. xmit->tail &= UART_XMIT_SIZE - 1;
  747. p->port.icount.tx += dma->tx_size;
  748. if (priv->delayed_restore) {
  749. priv->delayed_restore = 0;
  750. omap8250_restore_regs(p);
  751. }
  752. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  753. uart_write_wakeup(&p->port);
  754. if (!uart_circ_empty(xmit) && !uart_tx_stopped(&p->port)) {
  755. int ret;
  756. ret = omap_8250_tx_dma(p);
  757. if (ret)
  758. en_thri = true;
  759. } else if (p->capabilities & UART_CAP_RPM) {
  760. en_thri = true;
  761. }
  762. if (en_thri) {
  763. dma->tx_err = 1;
  764. p->ier |= UART_IER_THRI;
  765. serial_port_out(&p->port, UART_IER, p->ier);
  766. }
  767. spin_unlock_irqrestore(&p->port.lock, flags);
  768. }
  769. static int omap_8250_tx_dma(struct uart_8250_port *p)
  770. {
  771. struct uart_8250_dma *dma = p->dma;
  772. struct omap8250_priv *priv = p->port.private_data;
  773. struct circ_buf *xmit = &p->port.state->xmit;
  774. struct dma_async_tx_descriptor *desc;
  775. unsigned int skip_byte = 0;
  776. int ret;
  777. if (dma->tx_running)
  778. return 0;
  779. if (uart_tx_stopped(&p->port) || uart_circ_empty(xmit)) {
  780. /*
  781. * Even if no data, we need to return an error for the two cases
  782. * below so serial8250_tx_chars() is invoked and properly clears
  783. * THRI and/or runtime suspend.
  784. */
  785. if (dma->tx_err || p->capabilities & UART_CAP_RPM) {
  786. ret = -EBUSY;
  787. goto err;
  788. }
  789. if (p->ier & UART_IER_THRI) {
  790. p->ier &= ~UART_IER_THRI;
  791. serial_out(p, UART_IER, p->ier);
  792. }
  793. return 0;
  794. }
  795. dma->tx_size = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  796. if (priv->habit & OMAP_DMA_TX_KICK) {
  797. u8 tx_lvl;
  798. /*
  799. * We need to put the first byte into the FIFO in order to start
  800. * the DMA transfer. For transfers smaller than four bytes we
  801. * don't bother doing DMA at all. It seem not matter if there
  802. * are still bytes in the FIFO from the last transfer (in case
  803. * we got here directly from omap_8250_dma_tx_complete()). Bytes
  804. * leaving the FIFO seem not to trigger the DMA transfer. It is
  805. * really the byte that we put into the FIFO.
  806. * If the FIFO is already full then we most likely got here from
  807. * omap_8250_dma_tx_complete(). And this means the DMA engine
  808. * just completed its work. We don't have to wait the complete
  809. * 86us at 115200,8n1 but around 60us (not to mention lower
  810. * baudrates). So in that case we take the interrupt and try
  811. * again with an empty FIFO.
  812. */
  813. tx_lvl = serial_in(p, UART_OMAP_TX_LVL);
  814. if (tx_lvl == p->tx_loadsz) {
  815. ret = -EBUSY;
  816. goto err;
  817. }
  818. if (dma->tx_size < 4) {
  819. ret = -EINVAL;
  820. goto err;
  821. }
  822. skip_byte = 1;
  823. }
  824. desc = dmaengine_prep_slave_single(dma->txchan,
  825. dma->tx_addr + xmit->tail + skip_byte,
  826. dma->tx_size - skip_byte, DMA_MEM_TO_DEV,
  827. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  828. if (!desc) {
  829. ret = -EBUSY;
  830. goto err;
  831. }
  832. dma->tx_running = 1;
  833. desc->callback = omap_8250_dma_tx_complete;
  834. desc->callback_param = p;
  835. dma->tx_cookie = dmaengine_submit(desc);
  836. dma_sync_single_for_device(dma->txchan->device->dev, dma->tx_addr,
  837. UART_XMIT_SIZE, DMA_TO_DEVICE);
  838. dma_async_issue_pending(dma->txchan);
  839. if (dma->tx_err)
  840. dma->tx_err = 0;
  841. if (p->ier & UART_IER_THRI) {
  842. p->ier &= ~UART_IER_THRI;
  843. serial_out(p, UART_IER, p->ier);
  844. }
  845. if (skip_byte)
  846. serial_out(p, UART_TX, xmit->buf[xmit->tail]);
  847. return 0;
  848. err:
  849. dma->tx_err = 1;
  850. return ret;
  851. }
  852. static bool handle_rx_dma(struct uart_8250_port *up, unsigned int iir)
  853. {
  854. switch (iir & 0x3f) {
  855. case UART_IIR_RLSI:
  856. case UART_IIR_RX_TIMEOUT:
  857. case UART_IIR_RDI:
  858. omap_8250_rx_dma_flush(up);
  859. return true;
  860. }
  861. return omap_8250_rx_dma(up);
  862. }
  863. /*
  864. * This is mostly serial8250_handle_irq(). We have a slightly different DMA
  865. * hoook for RX/TX and need different logic for them in the ISR. Therefore we
  866. * use the default routine in the non-DMA case and this one for with DMA.
  867. */
  868. static int omap_8250_dma_handle_irq(struct uart_port *port)
  869. {
  870. struct uart_8250_port *up = up_to_u8250p(port);
  871. unsigned char status;
  872. unsigned long flags;
  873. u8 iir;
  874. serial8250_rpm_get(up);
  875. iir = serial_port_in(port, UART_IIR);
  876. if (iir & UART_IIR_NO_INT) {
  877. serial8250_rpm_put(up);
  878. return 0;
  879. }
  880. spin_lock_irqsave(&port->lock, flags);
  881. status = serial_port_in(port, UART_LSR);
  882. if (status & (UART_LSR_DR | UART_LSR_BI)) {
  883. if (handle_rx_dma(up, iir)) {
  884. status = serial8250_rx_chars(up, status);
  885. omap_8250_rx_dma(up);
  886. }
  887. }
  888. serial8250_modem_status(up);
  889. if (status & UART_LSR_THRE && up->dma->tx_err) {
  890. if (uart_tx_stopped(&up->port) ||
  891. uart_circ_empty(&up->port.state->xmit)) {
  892. up->dma->tx_err = 0;
  893. serial8250_tx_chars(up);
  894. } else {
  895. /*
  896. * try again due to an earlier failer which
  897. * might have been resolved by now.
  898. */
  899. if (omap_8250_tx_dma(up))
  900. serial8250_tx_chars(up);
  901. }
  902. }
  903. spin_unlock_irqrestore(&port->lock, flags);
  904. serial8250_rpm_put(up);
  905. return 1;
  906. }
  907. static bool the_no_dma_filter_fn(struct dma_chan *chan, void *param)
  908. {
  909. return false;
  910. }
  911. #else
  912. static inline int omap_8250_rx_dma(struct uart_8250_port *p)
  913. {
  914. return -EINVAL;
  915. }
  916. #endif
  917. static int omap8250_no_handle_irq(struct uart_port *port)
  918. {
  919. /* IRQ has not been requested but handling irq? */
  920. WARN_ONCE(1, "Unexpected irq handling before port startup\n");
  921. return 0;
  922. }
  923. static const u8 omap4_habit = UART_ERRATA_CLOCK_DISABLE;
  924. static const u8 am3352_habit = OMAP_DMA_TX_KICK | UART_ERRATA_CLOCK_DISABLE;
  925. static const u8 dra742_habit = UART_ERRATA_CLOCK_DISABLE;
  926. static const struct of_device_id omap8250_dt_ids[] = {
  927. { .compatible = "ti,am654-uart" },
  928. { .compatible = "ti,omap2-uart" },
  929. { .compatible = "ti,omap3-uart" },
  930. { .compatible = "ti,omap4-uart", .data = &omap4_habit, },
  931. { .compatible = "ti,am3352-uart", .data = &am3352_habit, },
  932. { .compatible = "ti,am4372-uart", .data = &am3352_habit, },
  933. { .compatible = "ti,dra742-uart", .data = &dra742_habit, },
  934. {},
  935. };
  936. MODULE_DEVICE_TABLE(of, omap8250_dt_ids);
  937. static int omap8250_probe(struct platform_device *pdev)
  938. {
  939. struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  940. struct resource *irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  941. struct omap8250_priv *priv;
  942. struct uart_8250_port up;
  943. int ret;
  944. void __iomem *membase;
  945. if (!regs || !irq) {
  946. dev_err(&pdev->dev, "missing registers or irq\n");
  947. return -EINVAL;
  948. }
  949. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  950. if (!priv)
  951. return -ENOMEM;
  952. membase = devm_ioremap_nocache(&pdev->dev, regs->start,
  953. resource_size(regs));
  954. if (!membase)
  955. return -ENODEV;
  956. memset(&up, 0, sizeof(up));
  957. up.port.dev = &pdev->dev;
  958. up.port.mapbase = regs->start;
  959. up.port.membase = membase;
  960. up.port.irq = irq->start;
  961. /*
  962. * It claims to be 16C750 compatible however it is a little different.
  963. * It has EFR and has no FCR7_64byte bit. The AFE (which it claims to
  964. * have) is enabled via EFR instead of MCR. The type is set here 8250
  965. * just to get things going. UNKNOWN does not work for a few reasons and
  966. * we don't need our own type since we don't use 8250's set_termios()
  967. * or pm callback.
  968. */
  969. up.port.type = PORT_8250;
  970. up.port.iotype = UPIO_MEM;
  971. up.port.flags = UPF_FIXED_PORT | UPF_FIXED_TYPE | UPF_SOFT_FLOW |
  972. UPF_HARD_FLOW;
  973. up.port.private_data = priv;
  974. up.port.regshift = 2;
  975. up.port.fifosize = 64;
  976. up.tx_loadsz = 64;
  977. up.capabilities = UART_CAP_FIFO;
  978. #ifdef CONFIG_PM
  979. /*
  980. * Runtime PM is mostly transparent. However to do it right we need to a
  981. * TX empty interrupt before we can put the device to auto idle. So if
  982. * PM is not enabled we don't add that flag and can spare that one extra
  983. * interrupt in the TX path.
  984. */
  985. up.capabilities |= UART_CAP_RPM;
  986. #endif
  987. up.port.set_termios = omap_8250_set_termios;
  988. up.port.set_mctrl = omap8250_set_mctrl;
  989. up.port.pm = omap_8250_pm;
  990. up.port.startup = omap_8250_startup;
  991. up.port.shutdown = omap_8250_shutdown;
  992. up.port.throttle = omap_8250_throttle;
  993. up.port.unthrottle = omap_8250_unthrottle;
  994. up.port.rs485_config = omap_8250_rs485_config;
  995. if (pdev->dev.of_node) {
  996. const struct of_device_id *id;
  997. ret = of_alias_get_id(pdev->dev.of_node, "serial");
  998. of_property_read_u32(pdev->dev.of_node, "clock-frequency",
  999. &up.port.uartclk);
  1000. priv->wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
  1001. id = of_match_device(of_match_ptr(omap8250_dt_ids), &pdev->dev);
  1002. if (id && id->data)
  1003. priv->habit |= *(u8 *)id->data;
  1004. } else {
  1005. ret = pdev->id;
  1006. }
  1007. if (ret < 0) {
  1008. dev_err(&pdev->dev, "failed to get alias/pdev id\n");
  1009. return ret;
  1010. }
  1011. up.port.line = ret;
  1012. if (!up.port.uartclk) {
  1013. up.port.uartclk = DEFAULT_CLK_SPEED;
  1014. dev_warn(&pdev->dev,
  1015. "No clock speed specified: using default: %d\n",
  1016. DEFAULT_CLK_SPEED);
  1017. }
  1018. priv->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1019. priv->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1020. pm_qos_add_request(&priv->pm_qos_request, PM_QOS_CPU_DMA_LATENCY,
  1021. priv->latency);
  1022. INIT_WORK(&priv->qos_work, omap8250_uart_qos_work);
  1023. spin_lock_init(&priv->rx_dma_lock);
  1024. device_init_wakeup(&pdev->dev, true);
  1025. pm_runtime_use_autosuspend(&pdev->dev);
  1026. pm_runtime_set_autosuspend_delay(&pdev->dev, -1);
  1027. pm_runtime_irq_safe(&pdev->dev);
  1028. pm_runtime_enable(&pdev->dev);
  1029. pm_runtime_get_sync(&pdev->dev);
  1030. omap_serial_fill_features_erratas(&up, priv);
  1031. up.port.handle_irq = omap8250_no_handle_irq;
  1032. #ifdef CONFIG_SERIAL_8250_DMA
  1033. if (pdev->dev.of_node) {
  1034. /*
  1035. * Oh DMA support. If there are no DMA properties in the DT then
  1036. * we will fall back to a generic DMA channel which does not
  1037. * really work here. To ensure that we do not get a generic DMA
  1038. * channel assigned, we have the the_no_dma_filter_fn() here.
  1039. * To avoid "failed to request DMA" messages we check for DMA
  1040. * properties in DT.
  1041. */
  1042. ret = of_property_count_strings(pdev->dev.of_node, "dma-names");
  1043. if (ret == 2) {
  1044. up.dma = &priv->omap8250_dma;
  1045. priv->omap8250_dma.fn = the_no_dma_filter_fn;
  1046. priv->omap8250_dma.tx_dma = omap_8250_tx_dma;
  1047. priv->omap8250_dma.rx_dma = omap_8250_rx_dma;
  1048. priv->omap8250_dma.rx_size = RX_TRIGGER;
  1049. priv->omap8250_dma.rxconf.src_maxburst = RX_TRIGGER;
  1050. priv->omap8250_dma.txconf.dst_maxburst = TX_TRIGGER;
  1051. }
  1052. }
  1053. #endif
  1054. ret = serial8250_register_8250_port(&up);
  1055. if (ret < 0) {
  1056. dev_err(&pdev->dev, "unable to register 8250 port\n");
  1057. goto err;
  1058. }
  1059. priv->line = ret;
  1060. platform_set_drvdata(pdev, priv);
  1061. pm_runtime_mark_last_busy(&pdev->dev);
  1062. pm_runtime_put_autosuspend(&pdev->dev);
  1063. return 0;
  1064. err:
  1065. pm_runtime_dont_use_autosuspend(&pdev->dev);
  1066. pm_runtime_put_sync(&pdev->dev);
  1067. pm_runtime_disable(&pdev->dev);
  1068. return ret;
  1069. }
  1070. static int omap8250_remove(struct platform_device *pdev)
  1071. {
  1072. struct omap8250_priv *priv = platform_get_drvdata(pdev);
  1073. pm_runtime_dont_use_autosuspend(&pdev->dev);
  1074. pm_runtime_put_sync(&pdev->dev);
  1075. pm_runtime_disable(&pdev->dev);
  1076. serial8250_unregister_port(priv->line);
  1077. pm_qos_remove_request(&priv->pm_qos_request);
  1078. device_init_wakeup(&pdev->dev, false);
  1079. return 0;
  1080. }
  1081. #ifdef CONFIG_PM_SLEEP
  1082. static int omap8250_prepare(struct device *dev)
  1083. {
  1084. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1085. if (!priv)
  1086. return 0;
  1087. priv->is_suspending = true;
  1088. return 0;
  1089. }
  1090. static void omap8250_complete(struct device *dev)
  1091. {
  1092. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1093. if (!priv)
  1094. return;
  1095. priv->is_suspending = false;
  1096. }
  1097. static int omap8250_suspend(struct device *dev)
  1098. {
  1099. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1100. struct uart_8250_port *up = serial8250_get_port(priv->line);
  1101. serial8250_suspend_port(priv->line);
  1102. pm_runtime_get_sync(dev);
  1103. if (!device_may_wakeup(dev))
  1104. priv->wer = 0;
  1105. serial_out(up, UART_OMAP_WER, priv->wer);
  1106. pm_runtime_mark_last_busy(dev);
  1107. pm_runtime_put_autosuspend(dev);
  1108. flush_work(&priv->qos_work);
  1109. return 0;
  1110. }
  1111. static int omap8250_resume(struct device *dev)
  1112. {
  1113. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1114. serial8250_resume_port(priv->line);
  1115. return 0;
  1116. }
  1117. #else
  1118. #define omap8250_prepare NULL
  1119. #define omap8250_complete NULL
  1120. #endif
  1121. #ifdef CONFIG_PM
  1122. static int omap8250_lost_context(struct uart_8250_port *up)
  1123. {
  1124. u32 val;
  1125. val = serial_in(up, UART_OMAP_SCR);
  1126. /*
  1127. * If we lose context, then SCR is set to its reset value of zero.
  1128. * After set_termios() we set bit 3 of SCR (TX_EMPTY_CTL_IT) to 1,
  1129. * among other bits, to never set the register back to zero again.
  1130. */
  1131. if (!val)
  1132. return 1;
  1133. return 0;
  1134. }
  1135. /* TODO: in future, this should happen via API in drivers/reset/ */
  1136. static int omap8250_soft_reset(struct device *dev)
  1137. {
  1138. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1139. struct uart_8250_port *up = serial8250_get_port(priv->line);
  1140. int timeout = 100;
  1141. int sysc;
  1142. int syss;
  1143. /*
  1144. * At least on omap4, unused uarts may not idle after reset without
  1145. * a basic scr dma configuration even with no dma in use. The
  1146. * module clkctrl status bits will be 1 instead of 3 blocking idle
  1147. * for the whole clockdomain. The softreset below will clear scr,
  1148. * and we restore it on resume so this is safe to do on all SoCs
  1149. * needing omap8250_soft_reset() quirk. Do it in two writes as
  1150. * recommended in the comment for omap8250_update_scr().
  1151. */
  1152. serial_out(up, UART_OMAP_SCR, OMAP_UART_SCR_DMAMODE_1);
  1153. serial_out(up, UART_OMAP_SCR,
  1154. OMAP_UART_SCR_DMAMODE_1 | OMAP_UART_SCR_DMAMODE_CTL);
  1155. sysc = serial_in(up, UART_OMAP_SYSC);
  1156. /* softreset the UART */
  1157. sysc |= OMAP_UART_SYSC_SOFTRESET;
  1158. serial_out(up, UART_OMAP_SYSC, sysc);
  1159. /* By experiments, 1us enough for reset complete on AM335x */
  1160. do {
  1161. udelay(1);
  1162. syss = serial_in(up, UART_OMAP_SYSS);
  1163. } while (--timeout && !(syss & OMAP_UART_SYSS_RESETDONE));
  1164. if (!timeout) {
  1165. dev_err(dev, "timed out waiting for reset done\n");
  1166. return -ETIMEDOUT;
  1167. }
  1168. return 0;
  1169. }
  1170. static int omap8250_runtime_suspend(struct device *dev)
  1171. {
  1172. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1173. struct uart_8250_port *up;
  1174. /* In case runtime-pm tries this before we are setup */
  1175. if (!priv)
  1176. return 0;
  1177. up = serial8250_get_port(priv->line);
  1178. /*
  1179. * When using 'no_console_suspend', the console UART must not be
  1180. * suspended. Since driver suspend is managed by runtime suspend,
  1181. * preventing runtime suspend (by returning error) will keep device
  1182. * active during suspend.
  1183. */
  1184. if (priv->is_suspending && !console_suspend_enabled) {
  1185. if (uart_console(&up->port))
  1186. return -EBUSY;
  1187. }
  1188. if (priv->habit & UART_ERRATA_CLOCK_DISABLE) {
  1189. int ret;
  1190. ret = omap8250_soft_reset(dev);
  1191. if (ret)
  1192. return ret;
  1193. /* Restore to UART mode after reset (for wakeup) */
  1194. omap8250_update_mdr1(up, priv);
  1195. /* Restore wakeup enable register */
  1196. serial_out(up, UART_OMAP_WER, priv->wer);
  1197. }
  1198. if (up->dma && up->dma->rxchan)
  1199. omap_8250_rx_dma_flush(up);
  1200. priv->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1201. schedule_work(&priv->qos_work);
  1202. return 0;
  1203. }
  1204. static int omap8250_runtime_resume(struct device *dev)
  1205. {
  1206. struct omap8250_priv *priv = dev_get_drvdata(dev);
  1207. struct uart_8250_port *up;
  1208. /* In case runtime-pm tries this before we are setup */
  1209. if (!priv)
  1210. return 0;
  1211. up = serial8250_get_port(priv->line);
  1212. if (omap8250_lost_context(up))
  1213. omap8250_restore_regs(up);
  1214. if (up->dma && up->dma->rxchan)
  1215. omap_8250_rx_dma(up);
  1216. priv->latency = priv->calc_latency;
  1217. schedule_work(&priv->qos_work);
  1218. return 0;
  1219. }
  1220. #endif
  1221. #ifdef CONFIG_SERIAL_8250_OMAP_TTYO_FIXUP
  1222. static int __init omap8250_console_fixup(void)
  1223. {
  1224. char *omap_str;
  1225. char *options;
  1226. u8 idx;
  1227. if (strstr(boot_command_line, "console=ttyS"))
  1228. /* user set a ttyS based name for the console */
  1229. return 0;
  1230. omap_str = strstr(boot_command_line, "console=ttyO");
  1231. if (!omap_str)
  1232. /* user did not set ttyO based console, so we don't care */
  1233. return 0;
  1234. omap_str += 12;
  1235. if ('0' <= *omap_str && *omap_str <= '9')
  1236. idx = *omap_str - '0';
  1237. else
  1238. return 0;
  1239. omap_str++;
  1240. if (omap_str[0] == ',') {
  1241. omap_str++;
  1242. options = omap_str;
  1243. } else {
  1244. options = NULL;
  1245. }
  1246. add_preferred_console("ttyS", idx, options);
  1247. pr_err("WARNING: Your 'console=ttyO%d' has been replaced by 'ttyS%d'\n",
  1248. idx, idx);
  1249. pr_err("This ensures that you still see kernel messages. Please\n");
  1250. pr_err("update your kernel commandline.\n");
  1251. return 0;
  1252. }
  1253. console_initcall(omap8250_console_fixup);
  1254. #endif
  1255. static const struct dev_pm_ops omap8250_dev_pm_ops = {
  1256. SET_SYSTEM_SLEEP_PM_OPS(omap8250_suspend, omap8250_resume)
  1257. SET_RUNTIME_PM_OPS(omap8250_runtime_suspend,
  1258. omap8250_runtime_resume, NULL)
  1259. .prepare = omap8250_prepare,
  1260. .complete = omap8250_complete,
  1261. };
  1262. static struct platform_driver omap8250_platform_driver = {
  1263. .driver = {
  1264. .name = "omap8250",
  1265. .pm = &omap8250_dev_pm_ops,
  1266. .of_match_table = omap8250_dt_ids,
  1267. },
  1268. .probe = omap8250_probe,
  1269. .remove = omap8250_remove,
  1270. };
  1271. module_platform_driver(omap8250_platform_driver);
  1272. MODULE_AUTHOR("Sebastian Andrzej Siewior");
  1273. MODULE_DESCRIPTION("OMAP 8250 Driver");
  1274. MODULE_LICENSE("GPL v2");