8250_fintek.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Probe for F81216A LPC to 4 UART
  4. *
  5. * Copyright (C) 2014-2016 Ricardo Ribalda, Qtechnology A/S
  6. */
  7. #include <linux/module.h>
  8. #include <linux/pci.h>
  9. #include <linux/pnp.h>
  10. #include <linux/kernel.h>
  11. #include <linux/serial_core.h>
  12. #include <linux/irq.h>
  13. #include "8250.h"
  14. #define ADDR_PORT 0
  15. #define DATA_PORT 1
  16. #define EXIT_KEY 0xAA
  17. #define CHIP_ID1 0x20
  18. #define CHIP_ID2 0x21
  19. #define CHIP_ID_F81865 0x0407
  20. #define CHIP_ID_F81866 0x1010
  21. #define CHIP_ID_F81216AD 0x1602
  22. #define CHIP_ID_F81216H 0x0501
  23. #define CHIP_ID_F81216 0x0802
  24. #define VENDOR_ID1 0x23
  25. #define VENDOR_ID1_VAL 0x19
  26. #define VENDOR_ID2 0x24
  27. #define VENDOR_ID2_VAL 0x34
  28. #define IO_ADDR1 0x61
  29. #define IO_ADDR2 0x60
  30. #define LDN 0x7
  31. #define FINTEK_IRQ_MODE 0x70
  32. #define IRQ_SHARE BIT(4)
  33. #define IRQ_MODE_MASK (BIT(6) | BIT(5))
  34. #define IRQ_LEVEL_LOW 0
  35. #define IRQ_EDGE_HIGH BIT(5)
  36. /*
  37. * F81216H clock source register, the value and mask is the same with F81866,
  38. * but it's on F0h.
  39. *
  40. * Clock speeds for UART (register F0h)
  41. * 00: 1.8432MHz.
  42. * 01: 18.432MHz.
  43. * 10: 24MHz.
  44. * 11: 14.769MHz.
  45. */
  46. #define RS485 0xF0
  47. #define RTS_INVERT BIT(5)
  48. #define RS485_URA BIT(4)
  49. #define RXW4C_IRA BIT(3)
  50. #define TXW4C_IRA BIT(2)
  51. #define FIFO_CTRL 0xF6
  52. #define FIFO_MODE_MASK (BIT(1) | BIT(0))
  53. #define FIFO_MODE_128 (BIT(1) | BIT(0))
  54. #define RXFTHR_MODE_MASK (BIT(5) | BIT(4))
  55. #define RXFTHR_MODE_4X BIT(5)
  56. #define F81216_LDN_LOW 0x0
  57. #define F81216_LDN_HIGH 0x4
  58. /*
  59. * F81866 registers
  60. *
  61. * The IRQ setting mode of F81866 is not the same with F81216 series.
  62. * Level/Low: IRQ_MODE0:0, IRQ_MODE1:0
  63. * Edge/High: IRQ_MODE0:1, IRQ_MODE1:0
  64. *
  65. * Clock speeds for UART (register F2h)
  66. * 00: 1.8432MHz.
  67. * 01: 18.432MHz.
  68. * 10: 24MHz.
  69. * 11: 14.769MHz.
  70. */
  71. #define F81866_IRQ_MODE 0xf0
  72. #define F81866_IRQ_SHARE BIT(0)
  73. #define F81866_IRQ_MODE0 BIT(1)
  74. #define F81866_FIFO_CTRL FIFO_CTRL
  75. #define F81866_IRQ_MODE1 BIT(3)
  76. #define F81866_LDN_LOW 0x10
  77. #define F81866_LDN_HIGH 0x16
  78. #define F81866_UART_CLK 0xF2
  79. #define F81866_UART_CLK_MASK (BIT(1) | BIT(0))
  80. #define F81866_UART_CLK_1_8432MHZ 0
  81. #define F81866_UART_CLK_14_769MHZ (BIT(1) | BIT(0))
  82. #define F81866_UART_CLK_18_432MHZ BIT(0)
  83. #define F81866_UART_CLK_24MHZ BIT(1)
  84. struct fintek_8250 {
  85. u16 pid;
  86. u16 base_port;
  87. u8 index;
  88. u8 key;
  89. };
  90. static u8 sio_read_reg(struct fintek_8250 *pdata, u8 reg)
  91. {
  92. outb(reg, pdata->base_port + ADDR_PORT);
  93. return inb(pdata->base_port + DATA_PORT);
  94. }
  95. static void sio_write_reg(struct fintek_8250 *pdata, u8 reg, u8 data)
  96. {
  97. outb(reg, pdata->base_port + ADDR_PORT);
  98. outb(data, pdata->base_port + DATA_PORT);
  99. }
  100. static void sio_write_mask_reg(struct fintek_8250 *pdata, u8 reg, u8 mask,
  101. u8 data)
  102. {
  103. u8 tmp;
  104. tmp = (sio_read_reg(pdata, reg) & ~mask) | (mask & data);
  105. sio_write_reg(pdata, reg, tmp);
  106. }
  107. static int fintek_8250_enter_key(u16 base_port, u8 key)
  108. {
  109. if (!request_muxed_region(base_port, 2, "8250_fintek"))
  110. return -EBUSY;
  111. /* Force to deactive all SuperIO in this base_port */
  112. outb(EXIT_KEY, base_port + ADDR_PORT);
  113. outb(key, base_port + ADDR_PORT);
  114. outb(key, base_port + ADDR_PORT);
  115. return 0;
  116. }
  117. static void fintek_8250_exit_key(u16 base_port)
  118. {
  119. outb(EXIT_KEY, base_port + ADDR_PORT);
  120. release_region(base_port + ADDR_PORT, 2);
  121. }
  122. static int fintek_8250_check_id(struct fintek_8250 *pdata)
  123. {
  124. u16 chip;
  125. if (sio_read_reg(pdata, VENDOR_ID1) != VENDOR_ID1_VAL)
  126. return -ENODEV;
  127. if (sio_read_reg(pdata, VENDOR_ID2) != VENDOR_ID2_VAL)
  128. return -ENODEV;
  129. chip = sio_read_reg(pdata, CHIP_ID1);
  130. chip |= sio_read_reg(pdata, CHIP_ID2) << 8;
  131. switch (chip) {
  132. case CHIP_ID_F81865:
  133. case CHIP_ID_F81866:
  134. case CHIP_ID_F81216AD:
  135. case CHIP_ID_F81216H:
  136. case CHIP_ID_F81216:
  137. break;
  138. default:
  139. return -ENODEV;
  140. }
  141. pdata->pid = chip;
  142. return 0;
  143. }
  144. static int fintek_8250_get_ldn_range(struct fintek_8250 *pdata, int *min,
  145. int *max)
  146. {
  147. switch (pdata->pid) {
  148. case CHIP_ID_F81865:
  149. case CHIP_ID_F81866:
  150. *min = F81866_LDN_LOW;
  151. *max = F81866_LDN_HIGH;
  152. return 0;
  153. case CHIP_ID_F81216AD:
  154. case CHIP_ID_F81216H:
  155. case CHIP_ID_F81216:
  156. *min = F81216_LDN_LOW;
  157. *max = F81216_LDN_HIGH;
  158. return 0;
  159. }
  160. return -ENODEV;
  161. }
  162. static int fintek_8250_rs485_config(struct uart_port *port,
  163. struct serial_rs485 *rs485)
  164. {
  165. uint8_t config = 0;
  166. struct fintek_8250 *pdata = port->private_data;
  167. if (!pdata)
  168. return -EINVAL;
  169. /* Hardware do not support same RTS level on send and receive */
  170. if (!(rs485->flags & SER_RS485_RTS_ON_SEND) ==
  171. !(rs485->flags & SER_RS485_RTS_AFTER_SEND))
  172. return -EINVAL;
  173. if (rs485->flags & SER_RS485_ENABLED) {
  174. memset(rs485->padding, 0, sizeof(rs485->padding));
  175. config |= RS485_URA;
  176. } else {
  177. memset(rs485, 0, sizeof(*rs485));
  178. }
  179. rs485->flags &= SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND |
  180. SER_RS485_RTS_AFTER_SEND;
  181. /* Only the first port supports delays */
  182. if (pdata->index) {
  183. rs485->delay_rts_before_send = 0;
  184. rs485->delay_rts_after_send = 0;
  185. }
  186. if (rs485->delay_rts_before_send) {
  187. rs485->delay_rts_before_send = 1;
  188. config |= TXW4C_IRA;
  189. }
  190. if (rs485->delay_rts_after_send) {
  191. rs485->delay_rts_after_send = 1;
  192. config |= RXW4C_IRA;
  193. }
  194. if (rs485->flags & SER_RS485_RTS_ON_SEND)
  195. config |= RTS_INVERT;
  196. if (fintek_8250_enter_key(pdata->base_port, pdata->key))
  197. return -EBUSY;
  198. sio_write_reg(pdata, LDN, pdata->index);
  199. sio_write_reg(pdata, RS485, config);
  200. fintek_8250_exit_key(pdata->base_port);
  201. port->rs485 = *rs485;
  202. return 0;
  203. }
  204. static void fintek_8250_set_irq_mode(struct fintek_8250 *pdata, bool is_level)
  205. {
  206. sio_write_reg(pdata, LDN, pdata->index);
  207. switch (pdata->pid) {
  208. case CHIP_ID_F81866:
  209. sio_write_mask_reg(pdata, F81866_FIFO_CTRL, F81866_IRQ_MODE1,
  210. 0);
  211. /* fall through */
  212. case CHIP_ID_F81865:
  213. sio_write_mask_reg(pdata, F81866_IRQ_MODE, F81866_IRQ_SHARE,
  214. F81866_IRQ_SHARE);
  215. sio_write_mask_reg(pdata, F81866_IRQ_MODE, F81866_IRQ_MODE0,
  216. is_level ? 0 : F81866_IRQ_MODE0);
  217. break;
  218. case CHIP_ID_F81216AD:
  219. case CHIP_ID_F81216H:
  220. case CHIP_ID_F81216:
  221. sio_write_mask_reg(pdata, FINTEK_IRQ_MODE, IRQ_SHARE,
  222. IRQ_SHARE);
  223. sio_write_mask_reg(pdata, FINTEK_IRQ_MODE, IRQ_MODE_MASK,
  224. is_level ? IRQ_LEVEL_LOW : IRQ_EDGE_HIGH);
  225. break;
  226. }
  227. }
  228. static void fintek_8250_set_max_fifo(struct fintek_8250 *pdata)
  229. {
  230. switch (pdata->pid) {
  231. case CHIP_ID_F81216H: /* 128Bytes FIFO */
  232. case CHIP_ID_F81866:
  233. sio_write_mask_reg(pdata, FIFO_CTRL,
  234. FIFO_MODE_MASK | RXFTHR_MODE_MASK,
  235. FIFO_MODE_128 | RXFTHR_MODE_4X);
  236. break;
  237. default: /* Default 16Bytes FIFO */
  238. break;
  239. }
  240. }
  241. static void fintek_8250_goto_highspeed(struct uart_8250_port *uart,
  242. struct fintek_8250 *pdata)
  243. {
  244. sio_write_reg(pdata, LDN, pdata->index);
  245. switch (pdata->pid) {
  246. case CHIP_ID_F81866: /* set uart clock for high speed serial mode */
  247. sio_write_mask_reg(pdata, F81866_UART_CLK,
  248. F81866_UART_CLK_MASK,
  249. F81866_UART_CLK_14_769MHZ);
  250. uart->port.uartclk = 921600 * 16;
  251. break;
  252. default: /* leave clock speed untouched */
  253. break;
  254. }
  255. }
  256. void fintek_8250_set_termios(struct uart_port *port, struct ktermios *termios,
  257. struct ktermios *old)
  258. {
  259. struct fintek_8250 *pdata = port->private_data;
  260. unsigned int baud = tty_termios_baud_rate(termios);
  261. int i;
  262. u8 reg;
  263. static u32 baudrate_table[] = {115200, 921600, 1152000, 1500000};
  264. static u8 clock_table[] = { F81866_UART_CLK_1_8432MHZ,
  265. F81866_UART_CLK_14_769MHZ, F81866_UART_CLK_18_432MHZ,
  266. F81866_UART_CLK_24MHZ };
  267. /*
  268. * We'll use serial8250_do_set_termios() for baud = 0, otherwise It'll
  269. * crash on baudrate_table[i] % baud with "division by zero".
  270. */
  271. if (!baud)
  272. goto exit;
  273. switch (pdata->pid) {
  274. case CHIP_ID_F81216H:
  275. reg = RS485;
  276. break;
  277. case CHIP_ID_F81866:
  278. reg = F81866_UART_CLK;
  279. break;
  280. default:
  281. /* Don't change clocksource with unknown PID */
  282. dev_warn(port->dev,
  283. "%s: pid: %x Not support. use default set_termios.\n",
  284. __func__, pdata->pid);
  285. goto exit;
  286. }
  287. for (i = 0; i < ARRAY_SIZE(baudrate_table); ++i) {
  288. if (baud > baudrate_table[i] || baudrate_table[i] % baud != 0)
  289. continue;
  290. if (port->uartclk == baudrate_table[i] * 16)
  291. break;
  292. if (fintek_8250_enter_key(pdata->base_port, pdata->key))
  293. continue;
  294. port->uartclk = baudrate_table[i] * 16;
  295. sio_write_reg(pdata, LDN, pdata->index);
  296. sio_write_mask_reg(pdata, reg, F81866_UART_CLK_MASK,
  297. clock_table[i]);
  298. fintek_8250_exit_key(pdata->base_port);
  299. break;
  300. }
  301. if (i == ARRAY_SIZE(baudrate_table)) {
  302. baud = tty_termios_baud_rate(old);
  303. tty_termios_encode_baud_rate(termios, baud, baud);
  304. }
  305. exit:
  306. serial8250_do_set_termios(port, termios, old);
  307. }
  308. static void fintek_8250_set_termios_handler(struct uart_8250_port *uart)
  309. {
  310. struct fintek_8250 *pdata = uart->port.private_data;
  311. switch (pdata->pid) {
  312. case CHIP_ID_F81216H:
  313. case CHIP_ID_F81866:
  314. uart->port.set_termios = fintek_8250_set_termios;
  315. break;
  316. default:
  317. break;
  318. }
  319. }
  320. static int probe_setup_port(struct fintek_8250 *pdata,
  321. struct uart_8250_port *uart)
  322. {
  323. static const u16 addr[] = {0x4e, 0x2e};
  324. static const u8 keys[] = {0x77, 0xa0, 0x87, 0x67};
  325. struct irq_data *irq_data;
  326. bool level_mode = false;
  327. int i, j, k, min, max;
  328. for (i = 0; i < ARRAY_SIZE(addr); i++) {
  329. for (j = 0; j < ARRAY_SIZE(keys); j++) {
  330. pdata->base_port = addr[i];
  331. pdata->key = keys[j];
  332. if (fintek_8250_enter_key(addr[i], keys[j]))
  333. continue;
  334. if (fintek_8250_check_id(pdata) ||
  335. fintek_8250_get_ldn_range(pdata, &min, &max)) {
  336. fintek_8250_exit_key(addr[i]);
  337. continue;
  338. }
  339. for (k = min; k < max; k++) {
  340. u16 aux;
  341. sio_write_reg(pdata, LDN, k);
  342. aux = sio_read_reg(pdata, IO_ADDR1);
  343. aux |= sio_read_reg(pdata, IO_ADDR2) << 8;
  344. if (aux != uart->port.iobase)
  345. continue;
  346. pdata->index = k;
  347. irq_data = irq_get_irq_data(uart->port.irq);
  348. if (irq_data)
  349. level_mode =
  350. irqd_is_level_type(irq_data);
  351. fintek_8250_set_irq_mode(pdata, level_mode);
  352. fintek_8250_set_max_fifo(pdata);
  353. fintek_8250_goto_highspeed(uart, pdata);
  354. fintek_8250_exit_key(addr[i]);
  355. return 0;
  356. }
  357. fintek_8250_exit_key(addr[i]);
  358. }
  359. }
  360. return -ENODEV;
  361. }
  362. static void fintek_8250_set_rs485_handler(struct uart_8250_port *uart)
  363. {
  364. struct fintek_8250 *pdata = uart->port.private_data;
  365. switch (pdata->pid) {
  366. case CHIP_ID_F81216AD:
  367. case CHIP_ID_F81216H:
  368. case CHIP_ID_F81866:
  369. case CHIP_ID_F81865:
  370. uart->port.rs485_config = fintek_8250_rs485_config;
  371. break;
  372. default: /* No RS485 Auto direction functional */
  373. break;
  374. }
  375. }
  376. int fintek_8250_probe(struct uart_8250_port *uart)
  377. {
  378. struct fintek_8250 *pdata;
  379. struct fintek_8250 probe_data;
  380. if (probe_setup_port(&probe_data, uart))
  381. return -ENODEV;
  382. pdata = devm_kzalloc(uart->port.dev, sizeof(*pdata), GFP_KERNEL);
  383. if (!pdata)
  384. return -ENOMEM;
  385. memcpy(pdata, &probe_data, sizeof(probe_data));
  386. uart->port.private_data = pdata;
  387. fintek_8250_set_rs485_handler(uart);
  388. fintek_8250_set_termios_handler(uart);
  389. return 0;
  390. }