8250_exar.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Probe module for 8250/16550-type Exar chips PCI serial ports.
  4. *
  5. * Based on drivers/tty/serial/8250/8250_pci.c,
  6. *
  7. * Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved.
  8. */
  9. #include <linux/acpi.h>
  10. #include <linux/dmi.h>
  11. #include <linux/io.h>
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/pci.h>
  15. #include <linux/property.h>
  16. #include <linux/serial_core.h>
  17. #include <linux/serial_reg.h>
  18. #include <linux/slab.h>
  19. #include <linux/string.h>
  20. #include <linux/tty.h>
  21. #include <linux/8250_pci.h>
  22. #include <asm/byteorder.h>
  23. #include "8250.h"
  24. #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
  25. #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
  26. #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
  27. #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
  28. #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
  29. #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
  30. #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
  31. #define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358
  32. #define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358
  33. #define UART_EXAR_INT0 0x80
  34. #define UART_EXAR_8XMODE 0x88 /* 8X sampling rate select */
  35. #define UART_EXAR_FCTR 0x08 /* Feature Control Register */
  36. #define UART_FCTR_EXAR_IRDA 0x10 /* IrDa data encode select */
  37. #define UART_FCTR_EXAR_485 0x20 /* Auto 485 half duplex dir ctl */
  38. #define UART_FCTR_EXAR_TRGA 0x00 /* FIFO trigger table A */
  39. #define UART_FCTR_EXAR_TRGB 0x60 /* FIFO trigger table B */
  40. #define UART_FCTR_EXAR_TRGC 0x80 /* FIFO trigger table C */
  41. #define UART_FCTR_EXAR_TRGD 0xc0 /* FIFO trigger table D programmable */
  42. #define UART_EXAR_TXTRG 0x0a /* Tx FIFO trigger level write-only */
  43. #define UART_EXAR_RXTRG 0x0b /* Rx FIFO trigger level write-only */
  44. #define UART_EXAR_MPIOINT_7_0 0x8f /* MPIOINT[7:0] */
  45. #define UART_EXAR_MPIOLVL_7_0 0x90 /* MPIOLVL[7:0] */
  46. #define UART_EXAR_MPIO3T_7_0 0x91 /* MPIO3T[7:0] */
  47. #define UART_EXAR_MPIOINV_7_0 0x92 /* MPIOINV[7:0] */
  48. #define UART_EXAR_MPIOSEL_7_0 0x93 /* MPIOSEL[7:0] */
  49. #define UART_EXAR_MPIOOD_7_0 0x94 /* MPIOOD[7:0] */
  50. #define UART_EXAR_MPIOINT_15_8 0x95 /* MPIOINT[15:8] */
  51. #define UART_EXAR_MPIOLVL_15_8 0x96 /* MPIOLVL[15:8] */
  52. #define UART_EXAR_MPIO3T_15_8 0x97 /* MPIO3T[15:8] */
  53. #define UART_EXAR_MPIOINV_15_8 0x98 /* MPIOINV[15:8] */
  54. #define UART_EXAR_MPIOSEL_15_8 0x99 /* MPIOSEL[15:8] */
  55. #define UART_EXAR_MPIOOD_15_8 0x9a /* MPIOOD[15:8] */
  56. #define UART_EXAR_RS485_DLY(x) ((x) << 4)
  57. /*
  58. * IOT2040 MPIO wiring semantics:
  59. *
  60. * MPIO Port Function
  61. * ---- ---- --------
  62. * 0 2 Mode bit 0
  63. * 1 2 Mode bit 1
  64. * 2 2 Terminate bus
  65. * 3 - <reserved>
  66. * 4 3 Mode bit 0
  67. * 5 3 Mode bit 1
  68. * 6 3 Terminate bus
  69. * 7 - <reserved>
  70. * 8 2 Enable
  71. * 9 3 Enable
  72. * 10 - Red LED
  73. * 11..15 - <unused>
  74. */
  75. /* IOT2040 MPIOs 0..7 */
  76. #define IOT2040_UART_MODE_RS232 0x01
  77. #define IOT2040_UART_MODE_RS485 0x02
  78. #define IOT2040_UART_MODE_RS422 0x03
  79. #define IOT2040_UART_TERMINATE_BUS 0x04
  80. #define IOT2040_UART1_MASK 0x0f
  81. #define IOT2040_UART2_SHIFT 4
  82. #define IOT2040_UARTS_DEFAULT_MODE 0x11 /* both RS232 */
  83. #define IOT2040_UARTS_GPIO_LO_MODE 0x88 /* reserved pins as input */
  84. /* IOT2040 MPIOs 8..15 */
  85. #define IOT2040_UARTS_ENABLE 0x03
  86. #define IOT2040_UARTS_GPIO_HI_MODE 0xF8 /* enable & LED as outputs */
  87. struct exar8250;
  88. struct exar8250_platform {
  89. int (*rs485_config)(struct uart_port *, struct serial_rs485 *);
  90. int (*register_gpio)(struct pci_dev *, struct uart_8250_port *);
  91. };
  92. /**
  93. * struct exar8250_board - board information
  94. * @num_ports: number of serial ports
  95. * @reg_shift: describes UART register mapping in PCI memory
  96. * @setup: quirk run at ->probe() stage
  97. * @exit: quirk run at ->remove() stage
  98. */
  99. struct exar8250_board {
  100. unsigned int num_ports;
  101. unsigned int reg_shift;
  102. int (*setup)(struct exar8250 *, struct pci_dev *,
  103. struct uart_8250_port *, int);
  104. void (*exit)(struct pci_dev *pcidev);
  105. };
  106. struct exar8250 {
  107. unsigned int nr;
  108. struct exar8250_board *board;
  109. void __iomem *virt;
  110. int line[0];
  111. };
  112. static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  113. int idx, unsigned int offset,
  114. struct uart_8250_port *port)
  115. {
  116. const struct exar8250_board *board = priv->board;
  117. unsigned int bar = 0;
  118. port->port.iotype = UPIO_MEM;
  119. port->port.mapbase = pci_resource_start(pcidev, bar) + offset;
  120. port->port.membase = priv->virt + offset;
  121. port->port.regshift = board->reg_shift;
  122. return 0;
  123. }
  124. static int
  125. pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  126. struct uart_8250_port *port, int idx)
  127. {
  128. unsigned int offset = idx * 0x200;
  129. unsigned int baud = 1843200;
  130. u8 __iomem *p;
  131. int err;
  132. port->port.uartclk = baud * 16;
  133. err = default_setup(priv, pcidev, idx, offset, port);
  134. if (err)
  135. return err;
  136. p = port->port.membase;
  137. writeb(0x00, p + UART_EXAR_8XMODE);
  138. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  139. writeb(32, p + UART_EXAR_TXTRG);
  140. writeb(32, p + UART_EXAR_RXTRG);
  141. /*
  142. * Setup Multipurpose Input/Output pins.
  143. */
  144. if (idx == 0) {
  145. switch (pcidev->device) {
  146. case PCI_DEVICE_ID_COMMTECH_4222PCI335:
  147. case PCI_DEVICE_ID_COMMTECH_4224PCI335:
  148. writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
  149. writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
  150. writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
  151. break;
  152. case PCI_DEVICE_ID_COMMTECH_2324PCI335:
  153. case PCI_DEVICE_ID_COMMTECH_2328PCI335:
  154. writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
  155. writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
  156. writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
  157. break;
  158. }
  159. writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
  160. writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
  161. writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
  162. }
  163. return 0;
  164. }
  165. static int
  166. pci_connect_tech_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  167. struct uart_8250_port *port, int idx)
  168. {
  169. unsigned int offset = idx * 0x200;
  170. unsigned int baud = 1843200;
  171. port->port.uartclk = baud * 16;
  172. return default_setup(priv, pcidev, idx, offset, port);
  173. }
  174. static int
  175. pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  176. struct uart_8250_port *port, int idx)
  177. {
  178. unsigned int offset = idx * 0x200;
  179. unsigned int baud = 921600;
  180. port->port.uartclk = baud * 16;
  181. return default_setup(priv, pcidev, idx, offset, port);
  182. }
  183. static void setup_gpio(struct pci_dev *pcidev, u8 __iomem *p)
  184. {
  185. /*
  186. * The Commtech adapters required the MPIOs to be driven low. The Exar
  187. * devices will export them as GPIOs, so we pre-configure them safely
  188. * as inputs.
  189. */
  190. u8 dir = pcidev->vendor == PCI_VENDOR_ID_EXAR ? 0xff : 0x00;
  191. writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
  192. writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
  193. writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
  194. writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
  195. writeb(dir, p + UART_EXAR_MPIOSEL_7_0);
  196. writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
  197. writeb(0x00, p + UART_EXAR_MPIOINT_15_8);
  198. writeb(0x00, p + UART_EXAR_MPIOLVL_15_8);
  199. writeb(0x00, p + UART_EXAR_MPIO3T_15_8);
  200. writeb(0x00, p + UART_EXAR_MPIOINV_15_8);
  201. writeb(dir, p + UART_EXAR_MPIOSEL_15_8);
  202. writeb(0x00, p + UART_EXAR_MPIOOD_15_8);
  203. }
  204. static void *
  205. __xr17v35x_register_gpio(struct pci_dev *pcidev,
  206. const struct property_entry *properties)
  207. {
  208. struct platform_device *pdev;
  209. pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO);
  210. if (!pdev)
  211. return NULL;
  212. pdev->dev.parent = &pcidev->dev;
  213. ACPI_COMPANION_SET(&pdev->dev, ACPI_COMPANION(&pcidev->dev));
  214. if (platform_device_add_properties(pdev, properties) < 0 ||
  215. platform_device_add(pdev) < 0) {
  216. platform_device_put(pdev);
  217. return NULL;
  218. }
  219. return pdev;
  220. }
  221. static const struct property_entry exar_gpio_properties[] = {
  222. PROPERTY_ENTRY_U32("exar,first-pin", 0),
  223. PROPERTY_ENTRY_U32("ngpios", 16),
  224. { }
  225. };
  226. static int xr17v35x_register_gpio(struct pci_dev *pcidev,
  227. struct uart_8250_port *port)
  228. {
  229. if (pcidev->vendor == PCI_VENDOR_ID_EXAR)
  230. port->port.private_data =
  231. __xr17v35x_register_gpio(pcidev, exar_gpio_properties);
  232. return 0;
  233. }
  234. static int generic_rs485_config(struct uart_port *port,
  235. struct serial_rs485 *rs485)
  236. {
  237. bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
  238. u8 __iomem *p = port->membase;
  239. u8 value;
  240. value = readb(p + UART_EXAR_FCTR);
  241. if (is_rs485)
  242. value |= UART_FCTR_EXAR_485;
  243. else
  244. value &= ~UART_FCTR_EXAR_485;
  245. writeb(value, p + UART_EXAR_FCTR);
  246. if (is_rs485)
  247. writeb(UART_EXAR_RS485_DLY(4), p + UART_MSR);
  248. port->rs485 = *rs485;
  249. return 0;
  250. }
  251. static const struct exar8250_platform exar8250_default_platform = {
  252. .register_gpio = xr17v35x_register_gpio,
  253. .rs485_config = generic_rs485_config,
  254. };
  255. static int iot2040_rs485_config(struct uart_port *port,
  256. struct serial_rs485 *rs485)
  257. {
  258. bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
  259. u8 __iomem *p = port->membase;
  260. u8 mask = IOT2040_UART1_MASK;
  261. u8 mode, value;
  262. if (is_rs485) {
  263. if (rs485->flags & SER_RS485_RX_DURING_TX)
  264. mode = IOT2040_UART_MODE_RS422;
  265. else
  266. mode = IOT2040_UART_MODE_RS485;
  267. if (rs485->flags & SER_RS485_TERMINATE_BUS)
  268. mode |= IOT2040_UART_TERMINATE_BUS;
  269. } else {
  270. mode = IOT2040_UART_MODE_RS232;
  271. }
  272. if (port->line == 3) {
  273. mask <<= IOT2040_UART2_SHIFT;
  274. mode <<= IOT2040_UART2_SHIFT;
  275. }
  276. value = readb(p + UART_EXAR_MPIOLVL_7_0);
  277. value &= ~mask;
  278. value |= mode;
  279. writeb(value, p + UART_EXAR_MPIOLVL_7_0);
  280. return generic_rs485_config(port, rs485);
  281. }
  282. static const struct property_entry iot2040_gpio_properties[] = {
  283. PROPERTY_ENTRY_U32("exar,first-pin", 10),
  284. PROPERTY_ENTRY_U32("ngpios", 1),
  285. { }
  286. };
  287. static int iot2040_register_gpio(struct pci_dev *pcidev,
  288. struct uart_8250_port *port)
  289. {
  290. u8 __iomem *p = port->port.membase;
  291. writeb(IOT2040_UARTS_DEFAULT_MODE, p + UART_EXAR_MPIOLVL_7_0);
  292. writeb(IOT2040_UARTS_GPIO_LO_MODE, p + UART_EXAR_MPIOSEL_7_0);
  293. writeb(IOT2040_UARTS_ENABLE, p + UART_EXAR_MPIOLVL_15_8);
  294. writeb(IOT2040_UARTS_GPIO_HI_MODE, p + UART_EXAR_MPIOSEL_15_8);
  295. port->port.private_data =
  296. __xr17v35x_register_gpio(pcidev, iot2040_gpio_properties);
  297. return 0;
  298. }
  299. static const struct exar8250_platform iot2040_platform = {
  300. .rs485_config = iot2040_rs485_config,
  301. .register_gpio = iot2040_register_gpio,
  302. };
  303. static const struct dmi_system_id exar_platforms[] = {
  304. {
  305. .matches = {
  306. DMI_EXACT_MATCH(DMI_BOARD_NAME, "SIMATIC IOT2000"),
  307. DMI_EXACT_MATCH(DMI_BOARD_ASSET_TAG,
  308. "6ES7647-0AA00-1YA2"),
  309. },
  310. .driver_data = (void *)&iot2040_platform,
  311. },
  312. {}
  313. };
  314. static int
  315. pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev,
  316. struct uart_8250_port *port, int idx)
  317. {
  318. const struct exar8250_platform *platform;
  319. const struct dmi_system_id *dmi_match;
  320. unsigned int offset = idx * 0x400;
  321. unsigned int baud = 7812500;
  322. u8 __iomem *p;
  323. int ret;
  324. dmi_match = dmi_first_match(exar_platforms);
  325. if (dmi_match)
  326. platform = dmi_match->driver_data;
  327. else
  328. platform = &exar8250_default_platform;
  329. port->port.uartclk = baud * 16;
  330. port->port.rs485_config = platform->rs485_config;
  331. /*
  332. * Setup the UART clock for the devices on expansion slot to
  333. * half the clock speed of the main chip (which is 125MHz)
  334. */
  335. if (idx >= 8)
  336. port->port.uartclk /= 2;
  337. ret = default_setup(priv, pcidev, idx, offset, port);
  338. if (ret)
  339. return ret;
  340. p = port->port.membase;
  341. writeb(0x00, p + UART_EXAR_8XMODE);
  342. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  343. writeb(128, p + UART_EXAR_TXTRG);
  344. writeb(128, p + UART_EXAR_RXTRG);
  345. if (idx == 0) {
  346. /* Setup Multipurpose Input/Output pins. */
  347. setup_gpio(pcidev, p);
  348. ret = platform->register_gpio(pcidev, port);
  349. }
  350. return ret;
  351. }
  352. static void pci_xr17v35x_exit(struct pci_dev *pcidev)
  353. {
  354. struct exar8250 *priv = pci_get_drvdata(pcidev);
  355. struct uart_8250_port *port = serial8250_get_port(priv->line[0]);
  356. struct platform_device *pdev = port->port.private_data;
  357. platform_device_unregister(pdev);
  358. port->port.private_data = NULL;
  359. }
  360. /*
  361. * These Exar UARTs have an extra interrupt indicator that could fire for a
  362. * few interrupts that are not presented/cleared through IIR. One of which is
  363. * a wakeup interrupt when coming out of sleep. These interrupts are only
  364. * cleared by reading global INT0 or INT1 registers as interrupts are
  365. * associated with channel 0. The INT[3:0] registers _are_ accessible from each
  366. * channel's address space, but for the sake of bus efficiency we register a
  367. * dedicated handler at the PCI device level to handle them.
  368. */
  369. static irqreturn_t exar_misc_handler(int irq, void *data)
  370. {
  371. struct exar8250 *priv = data;
  372. /* Clear all PCI interrupts by reading INT0. No effect on IIR */
  373. readb(priv->virt + UART_EXAR_INT0);
  374. /* Clear INT0 for Expansion Interface slave ports, too */
  375. if (priv->board->num_ports > 8)
  376. readb(priv->virt + 0x2000 + UART_EXAR_INT0);
  377. return IRQ_HANDLED;
  378. }
  379. static int
  380. exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent)
  381. {
  382. unsigned int nr_ports, i, bar = 0, maxnr;
  383. struct exar8250_board *board;
  384. struct uart_8250_port uart;
  385. struct exar8250 *priv;
  386. int rc;
  387. board = (struct exar8250_board *)ent->driver_data;
  388. if (!board)
  389. return -EINVAL;
  390. rc = pcim_enable_device(pcidev);
  391. if (rc)
  392. return rc;
  393. maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3);
  394. nr_ports = board->num_ports ? board->num_ports : pcidev->device & 0x0f;
  395. priv = devm_kzalloc(&pcidev->dev, sizeof(*priv) +
  396. sizeof(unsigned int) * nr_ports,
  397. GFP_KERNEL);
  398. if (!priv)
  399. return -ENOMEM;
  400. priv->board = board;
  401. priv->virt = pcim_iomap(pcidev, bar, 0);
  402. if (!priv->virt)
  403. return -ENOMEM;
  404. pci_set_master(pcidev);
  405. rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES);
  406. if (rc < 0)
  407. return rc;
  408. memset(&uart, 0, sizeof(uart));
  409. uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ
  410. | UPF_EXAR_EFR;
  411. uart.port.irq = pci_irq_vector(pcidev, 0);
  412. uart.port.dev = &pcidev->dev;
  413. rc = devm_request_irq(&pcidev->dev, uart.port.irq, exar_misc_handler,
  414. IRQF_SHARED, "exar_uart", priv);
  415. if (rc)
  416. return rc;
  417. for (i = 0; i < nr_ports && i < maxnr; i++) {
  418. rc = board->setup(priv, pcidev, &uart, i);
  419. if (rc) {
  420. dev_err(&pcidev->dev, "Failed to setup port %u\n", i);
  421. break;
  422. }
  423. dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
  424. uart.port.iobase, uart.port.irq, uart.port.iotype);
  425. priv->line[i] = serial8250_register_8250_port(&uart);
  426. if (priv->line[i] < 0) {
  427. dev_err(&pcidev->dev,
  428. "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
  429. uart.port.iobase, uart.port.irq,
  430. uart.port.iotype, priv->line[i]);
  431. break;
  432. }
  433. }
  434. priv->nr = i;
  435. pci_set_drvdata(pcidev, priv);
  436. return 0;
  437. }
  438. static void exar_pci_remove(struct pci_dev *pcidev)
  439. {
  440. struct exar8250 *priv = pci_get_drvdata(pcidev);
  441. unsigned int i;
  442. for (i = 0; i < priv->nr; i++)
  443. serial8250_unregister_port(priv->line[i]);
  444. if (priv->board->exit)
  445. priv->board->exit(pcidev);
  446. }
  447. static int __maybe_unused exar_suspend(struct device *dev)
  448. {
  449. struct pci_dev *pcidev = to_pci_dev(dev);
  450. struct exar8250 *priv = pci_get_drvdata(pcidev);
  451. unsigned int i;
  452. for (i = 0; i < priv->nr; i++)
  453. if (priv->line[i] >= 0)
  454. serial8250_suspend_port(priv->line[i]);
  455. /* Ensure that every init quirk is properly torn down */
  456. if (priv->board->exit)
  457. priv->board->exit(pcidev);
  458. return 0;
  459. }
  460. static int __maybe_unused exar_resume(struct device *dev)
  461. {
  462. struct pci_dev *pcidev = to_pci_dev(dev);
  463. struct exar8250 *priv = pci_get_drvdata(pcidev);
  464. unsigned int i;
  465. for (i = 0; i < priv->nr; i++)
  466. if (priv->line[i] >= 0)
  467. serial8250_resume_port(priv->line[i]);
  468. return 0;
  469. }
  470. static SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume);
  471. static const struct exar8250_board pbn_fastcom335_2 = {
  472. .num_ports = 2,
  473. .setup = pci_fastcom335_setup,
  474. };
  475. static const struct exar8250_board pbn_fastcom335_4 = {
  476. .num_ports = 4,
  477. .setup = pci_fastcom335_setup,
  478. };
  479. static const struct exar8250_board pbn_fastcom335_8 = {
  480. .num_ports = 8,
  481. .setup = pci_fastcom335_setup,
  482. };
  483. static const struct exar8250_board pbn_connect = {
  484. .setup = pci_connect_tech_setup,
  485. };
  486. static const struct exar8250_board pbn_exar_ibm_saturn = {
  487. .num_ports = 1,
  488. .setup = pci_xr17c154_setup,
  489. };
  490. static const struct exar8250_board pbn_exar_XR17C15x = {
  491. .setup = pci_xr17c154_setup,
  492. };
  493. static const struct exar8250_board pbn_exar_XR17V35x = {
  494. .setup = pci_xr17v35x_setup,
  495. .exit = pci_xr17v35x_exit,
  496. };
  497. static const struct exar8250_board pbn_exar_XR17V4358 = {
  498. .num_ports = 12,
  499. .setup = pci_xr17v35x_setup,
  500. .exit = pci_xr17v35x_exit,
  501. };
  502. static const struct exar8250_board pbn_exar_XR17V8358 = {
  503. .num_ports = 16,
  504. .setup = pci_xr17v35x_setup,
  505. .exit = pci_xr17v35x_exit,
  506. };
  507. #define CONNECT_DEVICE(devid, sdevid, bd) { \
  508. PCI_DEVICE_SUB( \
  509. PCI_VENDOR_ID_EXAR, \
  510. PCI_DEVICE_ID_EXAR_##devid, \
  511. PCI_SUBVENDOR_ID_CONNECT_TECH, \
  512. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_##sdevid), 0, 0, \
  513. (kernel_ulong_t)&bd \
  514. }
  515. #define EXAR_DEVICE(vend, devid, bd) { \
  516. PCI_VDEVICE(vend, PCI_DEVICE_ID_##devid), (kernel_ulong_t)&bd \
  517. }
  518. #define IBM_DEVICE(devid, sdevid, bd) { \
  519. PCI_DEVICE_SUB( \
  520. PCI_VENDOR_ID_EXAR, \
  521. PCI_DEVICE_ID_EXAR_##devid, \
  522. PCI_VENDOR_ID_IBM, \
  523. PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0, \
  524. (kernel_ulong_t)&bd \
  525. }
  526. static const struct pci_device_id exar_pci_tbl[] = {
  527. CONNECT_DEVICE(XR17C152, UART_2_232, pbn_connect),
  528. CONNECT_DEVICE(XR17C154, UART_4_232, pbn_connect),
  529. CONNECT_DEVICE(XR17C158, UART_8_232, pbn_connect),
  530. CONNECT_DEVICE(XR17C152, UART_1_1, pbn_connect),
  531. CONNECT_DEVICE(XR17C154, UART_2_2, pbn_connect),
  532. CONNECT_DEVICE(XR17C158, UART_4_4, pbn_connect),
  533. CONNECT_DEVICE(XR17C152, UART_2, pbn_connect),
  534. CONNECT_DEVICE(XR17C154, UART_4, pbn_connect),
  535. CONNECT_DEVICE(XR17C158, UART_8, pbn_connect),
  536. CONNECT_DEVICE(XR17C152, UART_2_485, pbn_connect),
  537. CONNECT_DEVICE(XR17C154, UART_4_485, pbn_connect),
  538. CONNECT_DEVICE(XR17C158, UART_8_485, pbn_connect),
  539. IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn),
  540. /* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */
  541. EXAR_DEVICE(EXAR, EXAR_XR17C152, pbn_exar_XR17C15x),
  542. EXAR_DEVICE(EXAR, EXAR_XR17C154, pbn_exar_XR17C15x),
  543. EXAR_DEVICE(EXAR, EXAR_XR17C158, pbn_exar_XR17C15x),
  544. /* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */
  545. EXAR_DEVICE(EXAR, EXAR_XR17V352, pbn_exar_XR17V35x),
  546. EXAR_DEVICE(EXAR, EXAR_XR17V354, pbn_exar_XR17V35x),
  547. EXAR_DEVICE(EXAR, EXAR_XR17V358, pbn_exar_XR17V35x),
  548. EXAR_DEVICE(EXAR, EXAR_XR17V4358, pbn_exar_XR17V4358),
  549. EXAR_DEVICE(EXAR, EXAR_XR17V8358, pbn_exar_XR17V8358),
  550. EXAR_DEVICE(COMMTECH, COMMTECH_4222PCIE, pbn_exar_XR17V35x),
  551. EXAR_DEVICE(COMMTECH, COMMTECH_4224PCIE, pbn_exar_XR17V35x),
  552. EXAR_DEVICE(COMMTECH, COMMTECH_4228PCIE, pbn_exar_XR17V35x),
  553. EXAR_DEVICE(COMMTECH, COMMTECH_4222PCI335, pbn_fastcom335_2),
  554. EXAR_DEVICE(COMMTECH, COMMTECH_4224PCI335, pbn_fastcom335_4),
  555. EXAR_DEVICE(COMMTECH, COMMTECH_2324PCI335, pbn_fastcom335_4),
  556. EXAR_DEVICE(COMMTECH, COMMTECH_2328PCI335, pbn_fastcom335_8),
  557. { 0, }
  558. };
  559. MODULE_DEVICE_TABLE(pci, exar_pci_tbl);
  560. static struct pci_driver exar_pci_driver = {
  561. .name = "exar_serial",
  562. .probe = exar_pci_probe,
  563. .remove = exar_pci_remove,
  564. .driver = {
  565. .pm = &exar_pci_pm,
  566. },
  567. .id_table = exar_pci_tbl,
  568. };
  569. module_pci_driver(exar_pci_driver);
  570. MODULE_LICENSE("GPL");
  571. MODULE_DESCRIPTION("Exar Serial Driver");
  572. MODULE_AUTHOR("Sudip Mukherjee <sudip.mukherjee@codethink.co.uk>");