phy-mvebu-cp110-comphy.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2017 Marvell
  4. *
  5. * Antoine Tenart <antoine.tenart@free-electrons.com>
  6. */
  7. #include <linux/io.h>
  8. #include <linux/iopoll.h>
  9. #include <linux/mfd/syscon.h>
  10. #include <linux/module.h>
  11. #include <linux/phy/phy.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/regmap.h>
  14. /* Relative to priv->base */
  15. #define MVEBU_COMPHY_SERDES_CFG0(n) (0x0 + (n) * 0x1000)
  16. #define MVEBU_COMPHY_SERDES_CFG0_PU_PLL BIT(1)
  17. #define MVEBU_COMPHY_SERDES_CFG0_GEN_RX(n) ((n) << 3)
  18. #define MVEBU_COMPHY_SERDES_CFG0_GEN_TX(n) ((n) << 7)
  19. #define MVEBU_COMPHY_SERDES_CFG0_PU_RX BIT(11)
  20. #define MVEBU_COMPHY_SERDES_CFG0_PU_TX BIT(12)
  21. #define MVEBU_COMPHY_SERDES_CFG0_HALF_BUS BIT(14)
  22. #define MVEBU_COMPHY_SERDES_CFG1(n) (0x4 + (n) * 0x1000)
  23. #define MVEBU_COMPHY_SERDES_CFG1_RESET BIT(3)
  24. #define MVEBU_COMPHY_SERDES_CFG1_RX_INIT BIT(4)
  25. #define MVEBU_COMPHY_SERDES_CFG1_CORE_RESET BIT(5)
  26. #define MVEBU_COMPHY_SERDES_CFG1_RF_RESET BIT(6)
  27. #define MVEBU_COMPHY_SERDES_CFG2(n) (0x8 + (n) * 0x1000)
  28. #define MVEBU_COMPHY_SERDES_CFG2_DFE_EN BIT(4)
  29. #define MVEBU_COMPHY_SERDES_STATUS0(n) (0x18 + (n) * 0x1000)
  30. #define MVEBU_COMPHY_SERDES_STATUS0_TX_PLL_RDY BIT(2)
  31. #define MVEBU_COMPHY_SERDES_STATUS0_RX_PLL_RDY BIT(3)
  32. #define MVEBU_COMPHY_SERDES_STATUS0_RX_INIT BIT(4)
  33. #define MVEBU_COMPHY_PWRPLL_CTRL(n) (0x804 + (n) * 0x1000)
  34. #define MVEBU_COMPHY_PWRPLL_CTRL_RFREQ(n) ((n) << 0)
  35. #define MVEBU_COMPHY_PWRPLL_PHY_MODE(n) ((n) << 5)
  36. #define MVEBU_COMPHY_IMP_CAL(n) (0x80c + (n) * 0x1000)
  37. #define MVEBU_COMPHY_IMP_CAL_TX_EXT(n) ((n) << 10)
  38. #define MVEBU_COMPHY_IMP_CAL_TX_EXT_EN BIT(15)
  39. #define MVEBU_COMPHY_DFE_RES(n) (0x81c + (n) * 0x1000)
  40. #define MVEBU_COMPHY_DFE_RES_FORCE_GEN_TBL BIT(15)
  41. #define MVEBU_COMPHY_COEF(n) (0x828 + (n) * 0x1000)
  42. #define MVEBU_COMPHY_COEF_DFE_EN BIT(14)
  43. #define MVEBU_COMPHY_COEF_DFE_CTRL BIT(15)
  44. #define MVEBU_COMPHY_GEN1_S0(n) (0x834 + (n) * 0x1000)
  45. #define MVEBU_COMPHY_GEN1_S0_TX_AMP(n) ((n) << 1)
  46. #define MVEBU_COMPHY_GEN1_S0_TX_EMPH(n) ((n) << 7)
  47. #define MVEBU_COMPHY_GEN1_S1(n) (0x838 + (n) * 0x1000)
  48. #define MVEBU_COMPHY_GEN1_S1_RX_MUL_PI(n) ((n) << 0)
  49. #define MVEBU_COMPHY_GEN1_S1_RX_MUL_PF(n) ((n) << 3)
  50. #define MVEBU_COMPHY_GEN1_S1_RX_MUL_FI(n) ((n) << 6)
  51. #define MVEBU_COMPHY_GEN1_S1_RX_MUL_FF(n) ((n) << 8)
  52. #define MVEBU_COMPHY_GEN1_S1_RX_DFE_EN BIT(10)
  53. #define MVEBU_COMPHY_GEN1_S1_RX_DIV(n) ((n) << 11)
  54. #define MVEBU_COMPHY_GEN1_S2(n) (0x8f4 + (n) * 0x1000)
  55. #define MVEBU_COMPHY_GEN1_S2_TX_EMPH(n) ((n) << 0)
  56. #define MVEBU_COMPHY_GEN1_S2_TX_EMPH_EN BIT(4)
  57. #define MVEBU_COMPHY_LOOPBACK(n) (0x88c + (n) * 0x1000)
  58. #define MVEBU_COMPHY_LOOPBACK_DBUS_WIDTH(n) ((n) << 1)
  59. #define MVEBU_COMPHY_VDD_CAL0(n) (0x908 + (n) * 0x1000)
  60. #define MVEBU_COMPHY_VDD_CAL0_CONT_MODE BIT(15)
  61. #define MVEBU_COMPHY_EXT_SELV(n) (0x914 + (n) * 0x1000)
  62. #define MVEBU_COMPHY_EXT_SELV_RX_SAMPL(n) ((n) << 5)
  63. #define MVEBU_COMPHY_MISC_CTRL0(n) (0x93c + (n) * 0x1000)
  64. #define MVEBU_COMPHY_MISC_CTRL0_ICP_FORCE BIT(5)
  65. #define MVEBU_COMPHY_MISC_CTRL0_REFCLK_SEL BIT(10)
  66. #define MVEBU_COMPHY_RX_CTRL1(n) (0x940 + (n) * 0x1000)
  67. #define MVEBU_COMPHY_RX_CTRL1_RXCLK2X_SEL BIT(11)
  68. #define MVEBU_COMPHY_RX_CTRL1_CLK8T_EN BIT(12)
  69. #define MVEBU_COMPHY_SPEED_DIV(n) (0x954 + (n) * 0x1000)
  70. #define MVEBU_COMPHY_SPEED_DIV_TX_FORCE BIT(7)
  71. #define MVEBU_SP_CALIB(n) (0x96c + (n) * 0x1000)
  72. #define MVEBU_SP_CALIB_SAMPLER(n) ((n) << 8)
  73. #define MVEBU_SP_CALIB_SAMPLER_EN BIT(12)
  74. #define MVEBU_COMPHY_TX_SLEW_RATE(n) (0x974 + (n) * 0x1000)
  75. #define MVEBU_COMPHY_TX_SLEW_RATE_EMPH(n) ((n) << 5)
  76. #define MVEBU_COMPHY_TX_SLEW_RATE_SLC(n) ((n) << 10)
  77. #define MVEBU_COMPHY_DLT_CTRL(n) (0x984 + (n) * 0x1000)
  78. #define MVEBU_COMPHY_DLT_CTRL_DTL_FLOOP_EN BIT(2)
  79. #define MVEBU_COMPHY_FRAME_DETECT0(n) (0xa14 + (n) * 0x1000)
  80. #define MVEBU_COMPHY_FRAME_DETECT0_PATN(n) ((n) << 7)
  81. #define MVEBU_COMPHY_FRAME_DETECT3(n) (0xa20 + (n) * 0x1000)
  82. #define MVEBU_COMPHY_FRAME_DETECT3_LOST_TIMEOUT_EN BIT(12)
  83. #define MVEBU_COMPHY_DME(n) (0xa28 + (n) * 0x1000)
  84. #define MVEBU_COMPHY_DME_ETH_MODE BIT(7)
  85. #define MVEBU_COMPHY_TRAINING0(n) (0xa68 + (n) * 0x1000)
  86. #define MVEBU_COMPHY_TRAINING0_P2P_HOLD BIT(15)
  87. #define MVEBU_COMPHY_TRAINING5(n) (0xaa4 + (n) * 0x1000)
  88. #define MVEBU_COMPHY_TRAINING5_RX_TIMER(n) ((n) << 0)
  89. #define MVEBU_COMPHY_TX_TRAIN_PRESET(n) (0xb1c + (n) * 0x1000)
  90. #define MVEBU_COMPHY_TX_TRAIN_PRESET_16B_AUTO_EN BIT(8)
  91. #define MVEBU_COMPHY_TX_TRAIN_PRESET_PRBS11 BIT(9)
  92. #define MVEBU_COMPHY_GEN1_S3(n) (0xc40 + (n) * 0x1000)
  93. #define MVEBU_COMPHY_GEN1_S3_FBCK_SEL BIT(9)
  94. #define MVEBU_COMPHY_GEN1_S4(n) (0xc44 + (n) * 0x1000)
  95. #define MVEBU_COMPHY_GEN1_S4_DFE_RES(n) ((n) << 8)
  96. #define MVEBU_COMPHY_TX_PRESET(n) (0xc68 + (n) * 0x1000)
  97. #define MVEBU_COMPHY_TX_PRESET_INDEX(n) ((n) << 0)
  98. #define MVEBU_COMPHY_GEN1_S5(n) (0xd38 + (n) * 0x1000)
  99. #define MVEBU_COMPHY_GEN1_S5_ICP(n) ((n) << 0)
  100. /* Relative to priv->regmap */
  101. #define MVEBU_COMPHY_CONF1(n) (0x1000 + (n) * 0x28)
  102. #define MVEBU_COMPHY_CONF1_PWRUP BIT(1)
  103. #define MVEBU_COMPHY_CONF1_USB_PCIE BIT(2) /* 0: Ethernet/SATA */
  104. #define MVEBU_COMPHY_CONF6(n) (0x1014 + (n) * 0x28)
  105. #define MVEBU_COMPHY_CONF6_40B BIT(18)
  106. #define MVEBU_COMPHY_SELECTOR 0x1140
  107. #define MVEBU_COMPHY_SELECTOR_PHY(n) ((n) * 0x4)
  108. #define MVEBU_COMPHY_PIPE_SELECTOR 0x1144
  109. #define MVEBU_COMPHY_PIPE_SELECTOR_PIPE(n) ((n) * 0x4)
  110. #define MVEBU_COMPHY_LANES 6
  111. #define MVEBU_COMPHY_PORTS 3
  112. struct mvebu_comhy_conf {
  113. enum phy_mode mode;
  114. unsigned lane;
  115. unsigned port;
  116. u32 mux;
  117. };
  118. #define MVEBU_COMPHY_CONF(_lane, _port, _mode, _mux) \
  119. { \
  120. .lane = _lane, \
  121. .port = _port, \
  122. .mode = _mode, \
  123. .mux = _mux, \
  124. }
  125. static const struct mvebu_comhy_conf mvebu_comphy_cp110_modes[] = {
  126. /* lane 0 */
  127. MVEBU_COMPHY_CONF(0, 1, PHY_MODE_SGMII, 0x1),
  128. MVEBU_COMPHY_CONF(0, 1, PHY_MODE_2500SGMII, 0x1),
  129. /* lane 1 */
  130. MVEBU_COMPHY_CONF(1, 2, PHY_MODE_SGMII, 0x1),
  131. MVEBU_COMPHY_CONF(1, 2, PHY_MODE_2500SGMII, 0x1),
  132. /* lane 2 */
  133. MVEBU_COMPHY_CONF(2, 0, PHY_MODE_SGMII, 0x1),
  134. MVEBU_COMPHY_CONF(2, 0, PHY_MODE_2500SGMII, 0x1),
  135. MVEBU_COMPHY_CONF(2, 0, PHY_MODE_10GKR, 0x1),
  136. /* lane 3 */
  137. MVEBU_COMPHY_CONF(3, 1, PHY_MODE_SGMII, 0x2),
  138. MVEBU_COMPHY_CONF(3, 1, PHY_MODE_2500SGMII, 0x2),
  139. /* lane 4 */
  140. MVEBU_COMPHY_CONF(4, 0, PHY_MODE_SGMII, 0x2),
  141. MVEBU_COMPHY_CONF(4, 0, PHY_MODE_2500SGMII, 0x2),
  142. MVEBU_COMPHY_CONF(4, 0, PHY_MODE_10GKR, 0x2),
  143. MVEBU_COMPHY_CONF(4, 1, PHY_MODE_SGMII, 0x1),
  144. /* lane 5 */
  145. MVEBU_COMPHY_CONF(5, 2, PHY_MODE_SGMII, 0x1),
  146. MVEBU_COMPHY_CONF(5, 2, PHY_MODE_2500SGMII, 0x1),
  147. };
  148. struct mvebu_comphy_priv {
  149. void __iomem *base;
  150. struct regmap *regmap;
  151. struct device *dev;
  152. };
  153. struct mvebu_comphy_lane {
  154. struct mvebu_comphy_priv *priv;
  155. unsigned id;
  156. enum phy_mode mode;
  157. int port;
  158. };
  159. static int mvebu_comphy_get_mux(int lane, int port, enum phy_mode mode)
  160. {
  161. int i, n = ARRAY_SIZE(mvebu_comphy_cp110_modes);
  162. /* Unused PHY mux value is 0x0 */
  163. if (mode == PHY_MODE_INVALID)
  164. return 0;
  165. for (i = 0; i < n; i++) {
  166. if (mvebu_comphy_cp110_modes[i].lane == lane &&
  167. mvebu_comphy_cp110_modes[i].port == port &&
  168. mvebu_comphy_cp110_modes[i].mode == mode)
  169. break;
  170. }
  171. if (i == n)
  172. return -EINVAL;
  173. return mvebu_comphy_cp110_modes[i].mux;
  174. }
  175. static void mvebu_comphy_ethernet_init_reset(struct mvebu_comphy_lane *lane,
  176. enum phy_mode mode)
  177. {
  178. struct mvebu_comphy_priv *priv = lane->priv;
  179. u32 val;
  180. regmap_read(priv->regmap, MVEBU_COMPHY_CONF1(lane->id), &val);
  181. val &= ~MVEBU_COMPHY_CONF1_USB_PCIE;
  182. val |= MVEBU_COMPHY_CONF1_PWRUP;
  183. regmap_write(priv->regmap, MVEBU_COMPHY_CONF1(lane->id), val);
  184. /* Select baud rates and PLLs */
  185. val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG0(lane->id));
  186. val &= ~(MVEBU_COMPHY_SERDES_CFG0_PU_PLL |
  187. MVEBU_COMPHY_SERDES_CFG0_PU_RX |
  188. MVEBU_COMPHY_SERDES_CFG0_PU_TX |
  189. MVEBU_COMPHY_SERDES_CFG0_HALF_BUS |
  190. MVEBU_COMPHY_SERDES_CFG0_GEN_RX(0xf) |
  191. MVEBU_COMPHY_SERDES_CFG0_GEN_TX(0xf));
  192. if (mode == PHY_MODE_10GKR)
  193. val |= MVEBU_COMPHY_SERDES_CFG0_GEN_RX(0xe) |
  194. MVEBU_COMPHY_SERDES_CFG0_GEN_TX(0xe);
  195. else if (mode == PHY_MODE_2500SGMII)
  196. val |= MVEBU_COMPHY_SERDES_CFG0_GEN_RX(0x8) |
  197. MVEBU_COMPHY_SERDES_CFG0_GEN_TX(0x8) |
  198. MVEBU_COMPHY_SERDES_CFG0_HALF_BUS;
  199. else if (mode == PHY_MODE_SGMII)
  200. val |= MVEBU_COMPHY_SERDES_CFG0_GEN_RX(0x6) |
  201. MVEBU_COMPHY_SERDES_CFG0_GEN_TX(0x6) |
  202. MVEBU_COMPHY_SERDES_CFG0_HALF_BUS;
  203. writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG0(lane->id));
  204. /* reset */
  205. val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
  206. val &= ~(MVEBU_COMPHY_SERDES_CFG1_RESET |
  207. MVEBU_COMPHY_SERDES_CFG1_CORE_RESET |
  208. MVEBU_COMPHY_SERDES_CFG1_RF_RESET);
  209. writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
  210. /* de-assert reset */
  211. val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
  212. val |= MVEBU_COMPHY_SERDES_CFG1_RESET |
  213. MVEBU_COMPHY_SERDES_CFG1_CORE_RESET;
  214. writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
  215. /* wait until clocks are ready */
  216. mdelay(1);
  217. /* exlicitly disable 40B, the bits isn't clear on reset */
  218. regmap_read(priv->regmap, MVEBU_COMPHY_CONF6(lane->id), &val);
  219. val &= ~MVEBU_COMPHY_CONF6_40B;
  220. regmap_write(priv->regmap, MVEBU_COMPHY_CONF6(lane->id), val);
  221. /* refclk selection */
  222. val = readl(priv->base + MVEBU_COMPHY_MISC_CTRL0(lane->id));
  223. val &= ~MVEBU_COMPHY_MISC_CTRL0_REFCLK_SEL;
  224. if (mode == PHY_MODE_10GKR)
  225. val |= MVEBU_COMPHY_MISC_CTRL0_ICP_FORCE;
  226. writel(val, priv->base + MVEBU_COMPHY_MISC_CTRL0(lane->id));
  227. /* power and pll selection */
  228. val = readl(priv->base + MVEBU_COMPHY_PWRPLL_CTRL(lane->id));
  229. val &= ~(MVEBU_COMPHY_PWRPLL_CTRL_RFREQ(0x1f) |
  230. MVEBU_COMPHY_PWRPLL_PHY_MODE(0x7));
  231. val |= MVEBU_COMPHY_PWRPLL_CTRL_RFREQ(0x1) |
  232. MVEBU_COMPHY_PWRPLL_PHY_MODE(0x4);
  233. writel(val, priv->base + MVEBU_COMPHY_PWRPLL_CTRL(lane->id));
  234. val = readl(priv->base + MVEBU_COMPHY_LOOPBACK(lane->id));
  235. val &= ~MVEBU_COMPHY_LOOPBACK_DBUS_WIDTH(0x7);
  236. val |= MVEBU_COMPHY_LOOPBACK_DBUS_WIDTH(0x1);
  237. writel(val, priv->base + MVEBU_COMPHY_LOOPBACK(lane->id));
  238. }
  239. static int mvebu_comphy_init_plls(struct mvebu_comphy_lane *lane,
  240. enum phy_mode mode)
  241. {
  242. struct mvebu_comphy_priv *priv = lane->priv;
  243. u32 val;
  244. /* SERDES external config */
  245. val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG0(lane->id));
  246. val |= MVEBU_COMPHY_SERDES_CFG0_PU_PLL |
  247. MVEBU_COMPHY_SERDES_CFG0_PU_RX |
  248. MVEBU_COMPHY_SERDES_CFG0_PU_TX;
  249. writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG0(lane->id));
  250. /* check rx/tx pll */
  251. readl_poll_timeout(priv->base + MVEBU_COMPHY_SERDES_STATUS0(lane->id),
  252. val,
  253. val & (MVEBU_COMPHY_SERDES_STATUS0_RX_PLL_RDY |
  254. MVEBU_COMPHY_SERDES_STATUS0_TX_PLL_RDY),
  255. 1000, 150000);
  256. if (!(val & (MVEBU_COMPHY_SERDES_STATUS0_RX_PLL_RDY |
  257. MVEBU_COMPHY_SERDES_STATUS0_TX_PLL_RDY)))
  258. return -ETIMEDOUT;
  259. /* rx init */
  260. val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
  261. val |= MVEBU_COMPHY_SERDES_CFG1_RX_INIT;
  262. writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
  263. /* check rx */
  264. readl_poll_timeout(priv->base + MVEBU_COMPHY_SERDES_STATUS0(lane->id),
  265. val, val & MVEBU_COMPHY_SERDES_STATUS0_RX_INIT,
  266. 1000, 10000);
  267. if (!(val & MVEBU_COMPHY_SERDES_STATUS0_RX_INIT))
  268. return -ETIMEDOUT;
  269. val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
  270. val &= ~MVEBU_COMPHY_SERDES_CFG1_RX_INIT;
  271. writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
  272. return 0;
  273. }
  274. static int mvebu_comphy_set_mode_sgmii(struct phy *phy, enum phy_mode mode)
  275. {
  276. struct mvebu_comphy_lane *lane = phy_get_drvdata(phy);
  277. struct mvebu_comphy_priv *priv = lane->priv;
  278. u32 val;
  279. mvebu_comphy_ethernet_init_reset(lane, mode);
  280. val = readl(priv->base + MVEBU_COMPHY_RX_CTRL1(lane->id));
  281. val &= ~MVEBU_COMPHY_RX_CTRL1_CLK8T_EN;
  282. val |= MVEBU_COMPHY_RX_CTRL1_RXCLK2X_SEL;
  283. writel(val, priv->base + MVEBU_COMPHY_RX_CTRL1(lane->id));
  284. val = readl(priv->base + MVEBU_COMPHY_DLT_CTRL(lane->id));
  285. val &= ~MVEBU_COMPHY_DLT_CTRL_DTL_FLOOP_EN;
  286. writel(val, priv->base + MVEBU_COMPHY_DLT_CTRL(lane->id));
  287. regmap_read(priv->regmap, MVEBU_COMPHY_CONF1(lane->id), &val);
  288. val &= ~MVEBU_COMPHY_CONF1_USB_PCIE;
  289. val |= MVEBU_COMPHY_CONF1_PWRUP;
  290. regmap_write(priv->regmap, MVEBU_COMPHY_CONF1(lane->id), val);
  291. val = readl(priv->base + MVEBU_COMPHY_GEN1_S0(lane->id));
  292. val &= ~MVEBU_COMPHY_GEN1_S0_TX_EMPH(0xf);
  293. val |= MVEBU_COMPHY_GEN1_S0_TX_EMPH(0x1);
  294. writel(val, priv->base + MVEBU_COMPHY_GEN1_S0(lane->id));
  295. return mvebu_comphy_init_plls(lane, PHY_MODE_SGMII);
  296. }
  297. static int mvebu_comphy_set_mode_10gkr(struct phy *phy)
  298. {
  299. struct mvebu_comphy_lane *lane = phy_get_drvdata(phy);
  300. struct mvebu_comphy_priv *priv = lane->priv;
  301. u32 val;
  302. mvebu_comphy_ethernet_init_reset(lane, PHY_MODE_10GKR);
  303. val = readl(priv->base + MVEBU_COMPHY_RX_CTRL1(lane->id));
  304. val |= MVEBU_COMPHY_RX_CTRL1_RXCLK2X_SEL |
  305. MVEBU_COMPHY_RX_CTRL1_CLK8T_EN;
  306. writel(val, priv->base + MVEBU_COMPHY_RX_CTRL1(lane->id));
  307. val = readl(priv->base + MVEBU_COMPHY_DLT_CTRL(lane->id));
  308. val |= MVEBU_COMPHY_DLT_CTRL_DTL_FLOOP_EN;
  309. writel(val, priv->base + MVEBU_COMPHY_DLT_CTRL(lane->id));
  310. /* Speed divider */
  311. val = readl(priv->base + MVEBU_COMPHY_SPEED_DIV(lane->id));
  312. val |= MVEBU_COMPHY_SPEED_DIV_TX_FORCE;
  313. writel(val, priv->base + MVEBU_COMPHY_SPEED_DIV(lane->id));
  314. val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG2(lane->id));
  315. val |= MVEBU_COMPHY_SERDES_CFG2_DFE_EN;
  316. writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG2(lane->id));
  317. /* DFE resolution */
  318. val = readl(priv->base + MVEBU_COMPHY_DFE_RES(lane->id));
  319. val |= MVEBU_COMPHY_DFE_RES_FORCE_GEN_TBL;
  320. writel(val, priv->base + MVEBU_COMPHY_DFE_RES(lane->id));
  321. val = readl(priv->base + MVEBU_COMPHY_GEN1_S0(lane->id));
  322. val &= ~(MVEBU_COMPHY_GEN1_S0_TX_AMP(0x1f) |
  323. MVEBU_COMPHY_GEN1_S0_TX_EMPH(0xf));
  324. val |= MVEBU_COMPHY_GEN1_S0_TX_AMP(0x1c) |
  325. MVEBU_COMPHY_GEN1_S0_TX_EMPH(0xe);
  326. writel(val, priv->base + MVEBU_COMPHY_GEN1_S0(lane->id));
  327. val = readl(priv->base + MVEBU_COMPHY_GEN1_S2(lane->id));
  328. val &= ~MVEBU_COMPHY_GEN1_S2_TX_EMPH(0xf);
  329. val |= MVEBU_COMPHY_GEN1_S2_TX_EMPH_EN;
  330. writel(val, priv->base + MVEBU_COMPHY_GEN1_S2(lane->id));
  331. val = readl(priv->base + MVEBU_COMPHY_TX_SLEW_RATE(lane->id));
  332. val |= MVEBU_COMPHY_TX_SLEW_RATE_EMPH(0x3) |
  333. MVEBU_COMPHY_TX_SLEW_RATE_SLC(0x3f);
  334. writel(val, priv->base + MVEBU_COMPHY_TX_SLEW_RATE(lane->id));
  335. /* Impedance calibration */
  336. val = readl(priv->base + MVEBU_COMPHY_IMP_CAL(lane->id));
  337. val &= ~MVEBU_COMPHY_IMP_CAL_TX_EXT(0x1f);
  338. val |= MVEBU_COMPHY_IMP_CAL_TX_EXT(0xe) |
  339. MVEBU_COMPHY_IMP_CAL_TX_EXT_EN;
  340. writel(val, priv->base + MVEBU_COMPHY_IMP_CAL(lane->id));
  341. val = readl(priv->base + MVEBU_COMPHY_GEN1_S5(lane->id));
  342. val &= ~MVEBU_COMPHY_GEN1_S5_ICP(0xf);
  343. writel(val, priv->base + MVEBU_COMPHY_GEN1_S5(lane->id));
  344. val = readl(priv->base + MVEBU_COMPHY_GEN1_S1(lane->id));
  345. val &= ~(MVEBU_COMPHY_GEN1_S1_RX_MUL_PI(0x7) |
  346. MVEBU_COMPHY_GEN1_S1_RX_MUL_PF(0x7) |
  347. MVEBU_COMPHY_GEN1_S1_RX_MUL_FI(0x3) |
  348. MVEBU_COMPHY_GEN1_S1_RX_MUL_FF(0x3));
  349. val |= MVEBU_COMPHY_GEN1_S1_RX_DFE_EN |
  350. MVEBU_COMPHY_GEN1_S1_RX_MUL_PI(0x2) |
  351. MVEBU_COMPHY_GEN1_S1_RX_MUL_PF(0x2) |
  352. MVEBU_COMPHY_GEN1_S1_RX_MUL_FF(0x1) |
  353. MVEBU_COMPHY_GEN1_S1_RX_DIV(0x3);
  354. writel(val, priv->base + MVEBU_COMPHY_GEN1_S1(lane->id));
  355. val = readl(priv->base + MVEBU_COMPHY_COEF(lane->id));
  356. val &= ~(MVEBU_COMPHY_COEF_DFE_EN | MVEBU_COMPHY_COEF_DFE_CTRL);
  357. writel(val, priv->base + MVEBU_COMPHY_COEF(lane->id));
  358. val = readl(priv->base + MVEBU_COMPHY_GEN1_S4(lane->id));
  359. val &= ~MVEBU_COMPHY_GEN1_S4_DFE_RES(0x3);
  360. val |= MVEBU_COMPHY_GEN1_S4_DFE_RES(0x1);
  361. writel(val, priv->base + MVEBU_COMPHY_GEN1_S4(lane->id));
  362. val = readl(priv->base + MVEBU_COMPHY_GEN1_S3(lane->id));
  363. val |= MVEBU_COMPHY_GEN1_S3_FBCK_SEL;
  364. writel(val, priv->base + MVEBU_COMPHY_GEN1_S3(lane->id));
  365. /* rx training timer */
  366. val = readl(priv->base + MVEBU_COMPHY_TRAINING5(lane->id));
  367. val &= ~MVEBU_COMPHY_TRAINING5_RX_TIMER(0x3ff);
  368. val |= MVEBU_COMPHY_TRAINING5_RX_TIMER(0x13);
  369. writel(val, priv->base + MVEBU_COMPHY_TRAINING5(lane->id));
  370. /* tx train peak to peak hold */
  371. val = readl(priv->base + MVEBU_COMPHY_TRAINING0(lane->id));
  372. val |= MVEBU_COMPHY_TRAINING0_P2P_HOLD;
  373. writel(val, priv->base + MVEBU_COMPHY_TRAINING0(lane->id));
  374. val = readl(priv->base + MVEBU_COMPHY_TX_PRESET(lane->id));
  375. val &= ~MVEBU_COMPHY_TX_PRESET_INDEX(0xf);
  376. val |= MVEBU_COMPHY_TX_PRESET_INDEX(0x2); /* preset coeff */
  377. writel(val, priv->base + MVEBU_COMPHY_TX_PRESET(lane->id));
  378. val = readl(priv->base + MVEBU_COMPHY_FRAME_DETECT3(lane->id));
  379. val &= ~MVEBU_COMPHY_FRAME_DETECT3_LOST_TIMEOUT_EN;
  380. writel(val, priv->base + MVEBU_COMPHY_FRAME_DETECT3(lane->id));
  381. val = readl(priv->base + MVEBU_COMPHY_TX_TRAIN_PRESET(lane->id));
  382. val |= MVEBU_COMPHY_TX_TRAIN_PRESET_16B_AUTO_EN |
  383. MVEBU_COMPHY_TX_TRAIN_PRESET_PRBS11;
  384. writel(val, priv->base + MVEBU_COMPHY_TX_TRAIN_PRESET(lane->id));
  385. val = readl(priv->base + MVEBU_COMPHY_FRAME_DETECT0(lane->id));
  386. val &= ~MVEBU_COMPHY_FRAME_DETECT0_PATN(0x1ff);
  387. val |= MVEBU_COMPHY_FRAME_DETECT0_PATN(0x88);
  388. writel(val, priv->base + MVEBU_COMPHY_FRAME_DETECT0(lane->id));
  389. val = readl(priv->base + MVEBU_COMPHY_DME(lane->id));
  390. val |= MVEBU_COMPHY_DME_ETH_MODE;
  391. writel(val, priv->base + MVEBU_COMPHY_DME(lane->id));
  392. val = readl(priv->base + MVEBU_COMPHY_VDD_CAL0(lane->id));
  393. val |= MVEBU_COMPHY_VDD_CAL0_CONT_MODE;
  394. writel(val, priv->base + MVEBU_COMPHY_VDD_CAL0(lane->id));
  395. val = readl(priv->base + MVEBU_SP_CALIB(lane->id));
  396. val &= ~MVEBU_SP_CALIB_SAMPLER(0x3);
  397. val |= MVEBU_SP_CALIB_SAMPLER(0x3) |
  398. MVEBU_SP_CALIB_SAMPLER_EN;
  399. writel(val, priv->base + MVEBU_SP_CALIB(lane->id));
  400. val &= ~MVEBU_SP_CALIB_SAMPLER_EN;
  401. writel(val, priv->base + MVEBU_SP_CALIB(lane->id));
  402. /* External rx regulator */
  403. val = readl(priv->base + MVEBU_COMPHY_EXT_SELV(lane->id));
  404. val &= ~MVEBU_COMPHY_EXT_SELV_RX_SAMPL(0x1f);
  405. val |= MVEBU_COMPHY_EXT_SELV_RX_SAMPL(0x1a);
  406. writel(val, priv->base + MVEBU_COMPHY_EXT_SELV(lane->id));
  407. return mvebu_comphy_init_plls(lane, PHY_MODE_10GKR);
  408. }
  409. static int mvebu_comphy_power_on(struct phy *phy)
  410. {
  411. struct mvebu_comphy_lane *lane = phy_get_drvdata(phy);
  412. struct mvebu_comphy_priv *priv = lane->priv;
  413. int ret, mux;
  414. u32 val;
  415. mux = mvebu_comphy_get_mux(lane->id, lane->port, lane->mode);
  416. if (mux < 0)
  417. return -ENOTSUPP;
  418. regmap_read(priv->regmap, MVEBU_COMPHY_PIPE_SELECTOR, &val);
  419. val &= ~(0xf << MVEBU_COMPHY_PIPE_SELECTOR_PIPE(lane->id));
  420. regmap_write(priv->regmap, MVEBU_COMPHY_PIPE_SELECTOR, val);
  421. regmap_read(priv->regmap, MVEBU_COMPHY_SELECTOR, &val);
  422. val &= ~(0xf << MVEBU_COMPHY_SELECTOR_PHY(lane->id));
  423. val |= mux << MVEBU_COMPHY_SELECTOR_PHY(lane->id);
  424. regmap_write(priv->regmap, MVEBU_COMPHY_SELECTOR, val);
  425. switch (lane->mode) {
  426. case PHY_MODE_SGMII:
  427. case PHY_MODE_2500SGMII:
  428. ret = mvebu_comphy_set_mode_sgmii(phy, lane->mode);
  429. break;
  430. case PHY_MODE_10GKR:
  431. ret = mvebu_comphy_set_mode_10gkr(phy);
  432. break;
  433. default:
  434. return -ENOTSUPP;
  435. }
  436. /* digital reset */
  437. val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
  438. val |= MVEBU_COMPHY_SERDES_CFG1_RF_RESET;
  439. writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
  440. return ret;
  441. }
  442. static int mvebu_comphy_set_mode(struct phy *phy, enum phy_mode mode)
  443. {
  444. struct mvebu_comphy_lane *lane = phy_get_drvdata(phy);
  445. if (mvebu_comphy_get_mux(lane->id, lane->port, mode) < 0)
  446. return -EINVAL;
  447. lane->mode = mode;
  448. return 0;
  449. }
  450. static int mvebu_comphy_power_off(struct phy *phy)
  451. {
  452. struct mvebu_comphy_lane *lane = phy_get_drvdata(phy);
  453. struct mvebu_comphy_priv *priv = lane->priv;
  454. u32 val;
  455. val = readl(priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
  456. val &= ~(MVEBU_COMPHY_SERDES_CFG1_RESET |
  457. MVEBU_COMPHY_SERDES_CFG1_CORE_RESET |
  458. MVEBU_COMPHY_SERDES_CFG1_RF_RESET);
  459. writel(val, priv->base + MVEBU_COMPHY_SERDES_CFG1(lane->id));
  460. regmap_read(priv->regmap, MVEBU_COMPHY_SELECTOR, &val);
  461. val &= ~(0xf << MVEBU_COMPHY_SELECTOR_PHY(lane->id));
  462. regmap_write(priv->regmap, MVEBU_COMPHY_SELECTOR, val);
  463. regmap_read(priv->regmap, MVEBU_COMPHY_PIPE_SELECTOR, &val);
  464. val &= ~(0xf << MVEBU_COMPHY_PIPE_SELECTOR_PIPE(lane->id));
  465. regmap_write(priv->regmap, MVEBU_COMPHY_PIPE_SELECTOR, val);
  466. return 0;
  467. }
  468. static const struct phy_ops mvebu_comphy_ops = {
  469. .power_on = mvebu_comphy_power_on,
  470. .power_off = mvebu_comphy_power_off,
  471. .set_mode = mvebu_comphy_set_mode,
  472. .owner = THIS_MODULE,
  473. };
  474. static struct phy *mvebu_comphy_xlate(struct device *dev,
  475. struct of_phandle_args *args)
  476. {
  477. struct mvebu_comphy_lane *lane;
  478. struct phy *phy;
  479. if (WARN_ON(args->args[0] >= MVEBU_COMPHY_PORTS))
  480. return ERR_PTR(-EINVAL);
  481. phy = of_phy_simple_xlate(dev, args);
  482. if (IS_ERR(phy))
  483. return phy;
  484. lane = phy_get_drvdata(phy);
  485. if (lane->port >= 0)
  486. return ERR_PTR(-EBUSY);
  487. lane->port = args->args[0];
  488. return phy;
  489. }
  490. static int mvebu_comphy_probe(struct platform_device *pdev)
  491. {
  492. struct mvebu_comphy_priv *priv;
  493. struct phy_provider *provider;
  494. struct device_node *child;
  495. struct resource *res;
  496. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  497. if (!priv)
  498. return -ENOMEM;
  499. priv->dev = &pdev->dev;
  500. priv->regmap =
  501. syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  502. "marvell,system-controller");
  503. if (IS_ERR(priv->regmap))
  504. return PTR_ERR(priv->regmap);
  505. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  506. priv->base = devm_ioremap_resource(&pdev->dev, res);
  507. if (IS_ERR(priv->base))
  508. return PTR_ERR(priv->base);
  509. for_each_available_child_of_node(pdev->dev.of_node, child) {
  510. struct mvebu_comphy_lane *lane;
  511. struct phy *phy;
  512. int ret;
  513. u32 val;
  514. ret = of_property_read_u32(child, "reg", &val);
  515. if (ret < 0) {
  516. dev_err(&pdev->dev, "missing 'reg' property (%d)\n",
  517. ret);
  518. continue;
  519. }
  520. if (val >= MVEBU_COMPHY_LANES) {
  521. dev_err(&pdev->dev, "invalid 'reg' property\n");
  522. continue;
  523. }
  524. lane = devm_kzalloc(&pdev->dev, sizeof(*lane), GFP_KERNEL);
  525. if (!lane)
  526. return -ENOMEM;
  527. phy = devm_phy_create(&pdev->dev, child, &mvebu_comphy_ops);
  528. if (IS_ERR(phy))
  529. return PTR_ERR(phy);
  530. lane->priv = priv;
  531. lane->mode = PHY_MODE_INVALID;
  532. lane->id = val;
  533. lane->port = -1;
  534. phy_set_drvdata(phy, lane);
  535. /*
  536. * Once all modes are supported in this driver we should call
  537. * mvebu_comphy_power_off(phy) here to avoid relying on the
  538. * bootloader/firmware configuration.
  539. */
  540. }
  541. dev_set_drvdata(&pdev->dev, priv);
  542. provider = devm_of_phy_provider_register(&pdev->dev,
  543. mvebu_comphy_xlate);
  544. return PTR_ERR_OR_ZERO(provider);
  545. }
  546. static const struct of_device_id mvebu_comphy_of_match_table[] = {
  547. { .compatible = "marvell,comphy-cp110" },
  548. { },
  549. };
  550. MODULE_DEVICE_TABLE(of, mvebu_comphy_of_match_table);
  551. static struct platform_driver mvebu_comphy_driver = {
  552. .probe = mvebu_comphy_probe,
  553. .driver = {
  554. .name = "mvebu-comphy",
  555. .of_match_table = mvebu_comphy_of_match_table,
  556. },
  557. };
  558. module_platform_driver(mvebu_comphy_driver);
  559. MODULE_AUTHOR("Antoine Tenart <antoine.tenart@free-electrons.com>");
  560. MODULE_DESCRIPTION("Common PHY driver for mvebu SoCs");
  561. MODULE_LICENSE("GPL v2");