core.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903
  1. /*
  2. * Copyright (c) 2005-2011 Atheros Communications Inc.
  3. * Copyright (c) 2011-2017 Qualcomm Atheros, Inc.
  4. * Copyright (c) 2018, The Linux Foundation. All rights reserved.
  5. *
  6. * Permission to use, copy, modify, and/or distribute this software for any
  7. * purpose with or without fee is hereby granted, provided that the above
  8. * copyright notice and this permission notice appear in all copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  11. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  13. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  14. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  15. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  16. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/firmware.h>
  20. #include <linux/of.h>
  21. #include <linux/dmi.h>
  22. #include <linux/ctype.h>
  23. #include <asm/byteorder.h>
  24. #include "core.h"
  25. #include "mac.h"
  26. #include "htc.h"
  27. #include "hif.h"
  28. #include "wmi.h"
  29. #include "bmi.h"
  30. #include "debug.h"
  31. #include "htt.h"
  32. #include "testmode.h"
  33. #include "wmi-ops.h"
  34. #include "coredump.h"
  35. unsigned int ath10k_debug_mask;
  36. static unsigned int ath10k_cryptmode_param;
  37. static bool uart_print;
  38. static bool skip_otp;
  39. static bool rawmode;
  40. unsigned long ath10k_coredump_mask = BIT(ATH10K_FW_CRASH_DUMP_REGISTERS) |
  41. BIT(ATH10K_FW_CRASH_DUMP_CE_DATA);
  42. /* FIXME: most of these should be readonly */
  43. module_param_named(debug_mask, ath10k_debug_mask, uint, 0644);
  44. module_param_named(cryptmode, ath10k_cryptmode_param, uint, 0644);
  45. module_param(uart_print, bool, 0644);
  46. module_param(skip_otp, bool, 0644);
  47. module_param(rawmode, bool, 0644);
  48. module_param_named(coredump_mask, ath10k_coredump_mask, ulong, 0444);
  49. MODULE_PARM_DESC(debug_mask, "Debugging mask");
  50. MODULE_PARM_DESC(uart_print, "Uart target debugging");
  51. MODULE_PARM_DESC(skip_otp, "Skip otp failure for calibration in testmode");
  52. MODULE_PARM_DESC(cryptmode, "Crypto mode: 0-hardware, 1-software");
  53. MODULE_PARM_DESC(rawmode, "Use raw 802.11 frame datapath");
  54. MODULE_PARM_DESC(coredump_mask, "Bitfield of what to include in firmware crash file");
  55. static const struct ath10k_hw_params ath10k_hw_params_list[] = {
  56. {
  57. .id = QCA988X_HW_2_0_VERSION,
  58. .dev_id = QCA988X_2_0_DEVICE_ID,
  59. .name = "qca988x hw2.0",
  60. .patch_load_addr = QCA988X_HW_2_0_PATCH_LOAD_ADDR,
  61. .uart_pin = 7,
  62. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
  63. .otp_exe_param = 0,
  64. .channel_counters_freq_hz = 88000,
  65. .max_probe_resp_desc_thres = 0,
  66. .cal_data_len = 2116,
  67. .fw = {
  68. .dir = QCA988X_HW_2_0_FW_DIR,
  69. .board = QCA988X_HW_2_0_BOARD_DATA_FILE,
  70. .board_size = QCA988X_BOARD_DATA_SZ,
  71. .board_ext_size = QCA988X_BOARD_EXT_DATA_SZ,
  72. },
  73. .hw_ops = &qca988x_ops,
  74. .decap_align_bytes = 4,
  75. .spectral_bin_discard = 0,
  76. .spectral_bin_offset = 0,
  77. .vht160_mcs_rx_highest = 0,
  78. .vht160_mcs_tx_highest = 0,
  79. .n_cipher_suites = 8,
  80. .num_peers = TARGET_TLV_NUM_PEERS,
  81. .ast_skid_limit = 0x10,
  82. .num_wds_entries = 0x20,
  83. .target_64bit = false,
  84. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  85. .shadow_reg_support = false,
  86. .rri_on_ddr = false,
  87. },
  88. {
  89. .id = QCA988X_HW_2_0_VERSION,
  90. .dev_id = QCA988X_2_0_DEVICE_ID_UBNT,
  91. .name = "qca988x hw2.0 ubiquiti",
  92. .patch_load_addr = QCA988X_HW_2_0_PATCH_LOAD_ADDR,
  93. .uart_pin = 7,
  94. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
  95. .otp_exe_param = 0,
  96. .channel_counters_freq_hz = 88000,
  97. .max_probe_resp_desc_thres = 0,
  98. .cal_data_len = 2116,
  99. .fw = {
  100. .dir = QCA988X_HW_2_0_FW_DIR,
  101. .board = QCA988X_HW_2_0_BOARD_DATA_FILE,
  102. .board_size = QCA988X_BOARD_DATA_SZ,
  103. .board_ext_size = QCA988X_BOARD_EXT_DATA_SZ,
  104. },
  105. .hw_ops = &qca988x_ops,
  106. .decap_align_bytes = 4,
  107. .spectral_bin_discard = 0,
  108. .spectral_bin_offset = 0,
  109. .vht160_mcs_rx_highest = 0,
  110. .vht160_mcs_tx_highest = 0,
  111. .n_cipher_suites = 8,
  112. .num_peers = TARGET_TLV_NUM_PEERS,
  113. .ast_skid_limit = 0x10,
  114. .num_wds_entries = 0x20,
  115. .target_64bit = false,
  116. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  117. .per_ce_irq = false,
  118. .shadow_reg_support = false,
  119. .rri_on_ddr = false,
  120. },
  121. {
  122. .id = QCA9887_HW_1_0_VERSION,
  123. .dev_id = QCA9887_1_0_DEVICE_ID,
  124. .name = "qca9887 hw1.0",
  125. .patch_load_addr = QCA9887_HW_1_0_PATCH_LOAD_ADDR,
  126. .uart_pin = 7,
  127. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
  128. .otp_exe_param = 0,
  129. .channel_counters_freq_hz = 88000,
  130. .max_probe_resp_desc_thres = 0,
  131. .cal_data_len = 2116,
  132. .fw = {
  133. .dir = QCA9887_HW_1_0_FW_DIR,
  134. .board = QCA9887_HW_1_0_BOARD_DATA_FILE,
  135. .board_size = QCA9887_BOARD_DATA_SZ,
  136. .board_ext_size = QCA9887_BOARD_EXT_DATA_SZ,
  137. },
  138. .hw_ops = &qca988x_ops,
  139. .decap_align_bytes = 4,
  140. .spectral_bin_discard = 0,
  141. .spectral_bin_offset = 0,
  142. .vht160_mcs_rx_highest = 0,
  143. .vht160_mcs_tx_highest = 0,
  144. .n_cipher_suites = 8,
  145. .num_peers = TARGET_TLV_NUM_PEERS,
  146. .ast_skid_limit = 0x10,
  147. .num_wds_entries = 0x20,
  148. .target_64bit = false,
  149. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  150. .per_ce_irq = false,
  151. .shadow_reg_support = false,
  152. .rri_on_ddr = false,
  153. },
  154. {
  155. .id = QCA6174_HW_2_1_VERSION,
  156. .dev_id = QCA6164_2_1_DEVICE_ID,
  157. .name = "qca6164 hw2.1",
  158. .patch_load_addr = QCA6174_HW_2_1_PATCH_LOAD_ADDR,
  159. .uart_pin = 6,
  160. .otp_exe_param = 0,
  161. .channel_counters_freq_hz = 88000,
  162. .max_probe_resp_desc_thres = 0,
  163. .cal_data_len = 8124,
  164. .fw = {
  165. .dir = QCA6174_HW_2_1_FW_DIR,
  166. .board = QCA6174_HW_2_1_BOARD_DATA_FILE,
  167. .board_size = QCA6174_BOARD_DATA_SZ,
  168. .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
  169. },
  170. .hw_ops = &qca988x_ops,
  171. .decap_align_bytes = 4,
  172. .spectral_bin_discard = 0,
  173. .spectral_bin_offset = 0,
  174. .vht160_mcs_rx_highest = 0,
  175. .vht160_mcs_tx_highest = 0,
  176. .n_cipher_suites = 8,
  177. .num_peers = TARGET_TLV_NUM_PEERS,
  178. .ast_skid_limit = 0x10,
  179. .num_wds_entries = 0x20,
  180. .target_64bit = false,
  181. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  182. .per_ce_irq = false,
  183. .shadow_reg_support = false,
  184. .rri_on_ddr = false,
  185. },
  186. {
  187. .id = QCA6174_HW_2_1_VERSION,
  188. .dev_id = QCA6174_2_1_DEVICE_ID,
  189. .name = "qca6174 hw2.1",
  190. .patch_load_addr = QCA6174_HW_2_1_PATCH_LOAD_ADDR,
  191. .uart_pin = 6,
  192. .otp_exe_param = 0,
  193. .channel_counters_freq_hz = 88000,
  194. .max_probe_resp_desc_thres = 0,
  195. .cal_data_len = 8124,
  196. .fw = {
  197. .dir = QCA6174_HW_2_1_FW_DIR,
  198. .board = QCA6174_HW_2_1_BOARD_DATA_FILE,
  199. .board_size = QCA6174_BOARD_DATA_SZ,
  200. .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
  201. },
  202. .hw_ops = &qca988x_ops,
  203. .decap_align_bytes = 4,
  204. .spectral_bin_discard = 0,
  205. .spectral_bin_offset = 0,
  206. .vht160_mcs_rx_highest = 0,
  207. .vht160_mcs_tx_highest = 0,
  208. .n_cipher_suites = 8,
  209. .num_peers = TARGET_TLV_NUM_PEERS,
  210. .ast_skid_limit = 0x10,
  211. .num_wds_entries = 0x20,
  212. .target_64bit = false,
  213. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  214. .per_ce_irq = false,
  215. .shadow_reg_support = false,
  216. .rri_on_ddr = false,
  217. },
  218. {
  219. .id = QCA6174_HW_3_0_VERSION,
  220. .dev_id = QCA6174_2_1_DEVICE_ID,
  221. .name = "qca6174 hw3.0",
  222. .patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
  223. .uart_pin = 6,
  224. .otp_exe_param = 0,
  225. .channel_counters_freq_hz = 88000,
  226. .max_probe_resp_desc_thres = 0,
  227. .cal_data_len = 8124,
  228. .fw = {
  229. .dir = QCA6174_HW_3_0_FW_DIR,
  230. .board = QCA6174_HW_3_0_BOARD_DATA_FILE,
  231. .board_size = QCA6174_BOARD_DATA_SZ,
  232. .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
  233. },
  234. .hw_ops = &qca988x_ops,
  235. .decap_align_bytes = 4,
  236. .spectral_bin_discard = 0,
  237. .spectral_bin_offset = 0,
  238. .vht160_mcs_rx_highest = 0,
  239. .vht160_mcs_tx_highest = 0,
  240. .n_cipher_suites = 8,
  241. .num_peers = TARGET_TLV_NUM_PEERS,
  242. .ast_skid_limit = 0x10,
  243. .num_wds_entries = 0x20,
  244. .target_64bit = false,
  245. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  246. .per_ce_irq = false,
  247. .shadow_reg_support = false,
  248. .rri_on_ddr = false,
  249. },
  250. {
  251. .id = QCA6174_HW_3_2_VERSION,
  252. .dev_id = QCA6174_2_1_DEVICE_ID,
  253. .name = "qca6174 hw3.2",
  254. .patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
  255. .uart_pin = 6,
  256. .otp_exe_param = 0,
  257. .channel_counters_freq_hz = 88000,
  258. .max_probe_resp_desc_thres = 0,
  259. .cal_data_len = 8124,
  260. .fw = {
  261. /* uses same binaries as hw3.0 */
  262. .dir = QCA6174_HW_3_0_FW_DIR,
  263. .board = QCA6174_HW_3_0_BOARD_DATA_FILE,
  264. .board_size = QCA6174_BOARD_DATA_SZ,
  265. .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
  266. },
  267. .hw_ops = &qca6174_ops,
  268. .hw_clk = qca6174_clk,
  269. .target_cpu_freq = 176000000,
  270. .decap_align_bytes = 4,
  271. .spectral_bin_discard = 0,
  272. .spectral_bin_offset = 0,
  273. .vht160_mcs_rx_highest = 0,
  274. .vht160_mcs_tx_highest = 0,
  275. .n_cipher_suites = 8,
  276. .num_peers = TARGET_TLV_NUM_PEERS,
  277. .ast_skid_limit = 0x10,
  278. .num_wds_entries = 0x20,
  279. .target_64bit = false,
  280. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  281. .per_ce_irq = false,
  282. .shadow_reg_support = false,
  283. .rri_on_ddr = false,
  284. },
  285. {
  286. .id = QCA99X0_HW_2_0_DEV_VERSION,
  287. .dev_id = QCA99X0_2_0_DEVICE_ID,
  288. .name = "qca99x0 hw2.0",
  289. .patch_load_addr = QCA99X0_HW_2_0_PATCH_LOAD_ADDR,
  290. .uart_pin = 7,
  291. .otp_exe_param = 0x00000700,
  292. .continuous_frag_desc = true,
  293. .cck_rate_map_rev2 = true,
  294. .channel_counters_freq_hz = 150000,
  295. .max_probe_resp_desc_thres = 24,
  296. .tx_chain_mask = 0xf,
  297. .rx_chain_mask = 0xf,
  298. .max_spatial_stream = 4,
  299. .cal_data_len = 12064,
  300. .fw = {
  301. .dir = QCA99X0_HW_2_0_FW_DIR,
  302. .board = QCA99X0_HW_2_0_BOARD_DATA_FILE,
  303. .board_size = QCA99X0_BOARD_DATA_SZ,
  304. .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
  305. },
  306. .sw_decrypt_mcast_mgmt = true,
  307. .hw_ops = &qca99x0_ops,
  308. .decap_align_bytes = 1,
  309. .spectral_bin_discard = 4,
  310. .spectral_bin_offset = 0,
  311. .vht160_mcs_rx_highest = 0,
  312. .vht160_mcs_tx_highest = 0,
  313. .n_cipher_suites = 11,
  314. .num_peers = TARGET_TLV_NUM_PEERS,
  315. .ast_skid_limit = 0x10,
  316. .num_wds_entries = 0x20,
  317. .target_64bit = false,
  318. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  319. .per_ce_irq = false,
  320. .shadow_reg_support = false,
  321. .rri_on_ddr = false,
  322. },
  323. {
  324. .id = QCA9984_HW_1_0_DEV_VERSION,
  325. .dev_id = QCA9984_1_0_DEVICE_ID,
  326. .name = "qca9984/qca9994 hw1.0",
  327. .patch_load_addr = QCA9984_HW_1_0_PATCH_LOAD_ADDR,
  328. .uart_pin = 7,
  329. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
  330. .otp_exe_param = 0x00000700,
  331. .continuous_frag_desc = true,
  332. .cck_rate_map_rev2 = true,
  333. .channel_counters_freq_hz = 150000,
  334. .max_probe_resp_desc_thres = 24,
  335. .tx_chain_mask = 0xf,
  336. .rx_chain_mask = 0xf,
  337. .max_spatial_stream = 4,
  338. .cal_data_len = 12064,
  339. .fw = {
  340. .dir = QCA9984_HW_1_0_FW_DIR,
  341. .board = QCA9984_HW_1_0_BOARD_DATA_FILE,
  342. .board_size = QCA99X0_BOARD_DATA_SZ,
  343. .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
  344. },
  345. .sw_decrypt_mcast_mgmt = true,
  346. .hw_ops = &qca99x0_ops,
  347. .decap_align_bytes = 1,
  348. .spectral_bin_discard = 12,
  349. .spectral_bin_offset = 8,
  350. /* Can do only 2x2 VHT160 or 80+80. 1560Mbps is 4x4 80Mhz
  351. * or 2x2 160Mhz, long-guard-interval.
  352. */
  353. .vht160_mcs_rx_highest = 1560,
  354. .vht160_mcs_tx_highest = 1560,
  355. .n_cipher_suites = 11,
  356. .num_peers = TARGET_TLV_NUM_PEERS,
  357. .ast_skid_limit = 0x10,
  358. .num_wds_entries = 0x20,
  359. .target_64bit = false,
  360. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  361. .per_ce_irq = false,
  362. .shadow_reg_support = false,
  363. .rri_on_ddr = false,
  364. },
  365. {
  366. .id = QCA9888_HW_2_0_DEV_VERSION,
  367. .dev_id = QCA9888_2_0_DEVICE_ID,
  368. .name = "qca9888 hw2.0",
  369. .patch_load_addr = QCA9888_HW_2_0_PATCH_LOAD_ADDR,
  370. .uart_pin = 7,
  371. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
  372. .otp_exe_param = 0x00000700,
  373. .continuous_frag_desc = true,
  374. .channel_counters_freq_hz = 150000,
  375. .max_probe_resp_desc_thres = 24,
  376. .tx_chain_mask = 3,
  377. .rx_chain_mask = 3,
  378. .max_spatial_stream = 2,
  379. .cal_data_len = 12064,
  380. .fw = {
  381. .dir = QCA9888_HW_2_0_FW_DIR,
  382. .board = QCA9888_HW_2_0_BOARD_DATA_FILE,
  383. .board_size = QCA99X0_BOARD_DATA_SZ,
  384. .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
  385. },
  386. .sw_decrypt_mcast_mgmt = true,
  387. .hw_ops = &qca99x0_ops,
  388. .decap_align_bytes = 1,
  389. .spectral_bin_discard = 12,
  390. .spectral_bin_offset = 8,
  391. /* Can do only 1x1 VHT160 or 80+80. 780Mbps is 2x2 80Mhz or
  392. * 1x1 160Mhz, long-guard-interval.
  393. */
  394. .vht160_mcs_rx_highest = 780,
  395. .vht160_mcs_tx_highest = 780,
  396. .n_cipher_suites = 11,
  397. .num_peers = TARGET_TLV_NUM_PEERS,
  398. .ast_skid_limit = 0x10,
  399. .num_wds_entries = 0x20,
  400. .target_64bit = false,
  401. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  402. .per_ce_irq = false,
  403. .shadow_reg_support = false,
  404. .rri_on_ddr = false,
  405. },
  406. {
  407. .id = QCA9377_HW_1_0_DEV_VERSION,
  408. .dev_id = QCA9377_1_0_DEVICE_ID,
  409. .name = "qca9377 hw1.0",
  410. .patch_load_addr = QCA9377_HW_1_0_PATCH_LOAD_ADDR,
  411. .uart_pin = 6,
  412. .otp_exe_param = 0,
  413. .channel_counters_freq_hz = 88000,
  414. .max_probe_resp_desc_thres = 0,
  415. .cal_data_len = 8124,
  416. .fw = {
  417. .dir = QCA9377_HW_1_0_FW_DIR,
  418. .board = QCA9377_HW_1_0_BOARD_DATA_FILE,
  419. .board_size = QCA9377_BOARD_DATA_SZ,
  420. .board_ext_size = QCA9377_BOARD_EXT_DATA_SZ,
  421. },
  422. .hw_ops = &qca988x_ops,
  423. .decap_align_bytes = 4,
  424. .spectral_bin_discard = 0,
  425. .spectral_bin_offset = 0,
  426. .vht160_mcs_rx_highest = 0,
  427. .vht160_mcs_tx_highest = 0,
  428. .n_cipher_suites = 8,
  429. .num_peers = TARGET_TLV_NUM_PEERS,
  430. .ast_skid_limit = 0x10,
  431. .num_wds_entries = 0x20,
  432. .target_64bit = false,
  433. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  434. .per_ce_irq = false,
  435. .shadow_reg_support = false,
  436. .rri_on_ddr = false,
  437. },
  438. {
  439. .id = QCA9377_HW_1_1_DEV_VERSION,
  440. .dev_id = QCA9377_1_0_DEVICE_ID,
  441. .name = "qca9377 hw1.1",
  442. .patch_load_addr = QCA9377_HW_1_0_PATCH_LOAD_ADDR,
  443. .uart_pin = 6,
  444. .otp_exe_param = 0,
  445. .channel_counters_freq_hz = 88000,
  446. .max_probe_resp_desc_thres = 0,
  447. .cal_data_len = 8124,
  448. .fw = {
  449. .dir = QCA9377_HW_1_0_FW_DIR,
  450. .board = QCA9377_HW_1_0_BOARD_DATA_FILE,
  451. .board_size = QCA9377_BOARD_DATA_SZ,
  452. .board_ext_size = QCA9377_BOARD_EXT_DATA_SZ,
  453. },
  454. .hw_ops = &qca6174_ops,
  455. .hw_clk = qca6174_clk,
  456. .target_cpu_freq = 176000000,
  457. .decap_align_bytes = 4,
  458. .spectral_bin_discard = 0,
  459. .spectral_bin_offset = 0,
  460. .vht160_mcs_rx_highest = 0,
  461. .vht160_mcs_tx_highest = 0,
  462. .n_cipher_suites = 8,
  463. .num_peers = TARGET_TLV_NUM_PEERS,
  464. .ast_skid_limit = 0x10,
  465. .num_wds_entries = 0x20,
  466. .target_64bit = false,
  467. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  468. .per_ce_irq = false,
  469. .shadow_reg_support = false,
  470. .rri_on_ddr = false,
  471. },
  472. {
  473. .id = QCA4019_HW_1_0_DEV_VERSION,
  474. .dev_id = 0,
  475. .name = "qca4019 hw1.0",
  476. .patch_load_addr = QCA4019_HW_1_0_PATCH_LOAD_ADDR,
  477. .uart_pin = 7,
  478. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
  479. .otp_exe_param = 0x0010000,
  480. .continuous_frag_desc = true,
  481. .cck_rate_map_rev2 = true,
  482. .channel_counters_freq_hz = 125000,
  483. .max_probe_resp_desc_thres = 24,
  484. .tx_chain_mask = 0x3,
  485. .rx_chain_mask = 0x3,
  486. .max_spatial_stream = 2,
  487. .cal_data_len = 12064,
  488. .fw = {
  489. .dir = QCA4019_HW_1_0_FW_DIR,
  490. .board = QCA4019_HW_1_0_BOARD_DATA_FILE,
  491. .board_size = QCA4019_BOARD_DATA_SZ,
  492. .board_ext_size = QCA4019_BOARD_EXT_DATA_SZ,
  493. },
  494. .sw_decrypt_mcast_mgmt = true,
  495. .hw_ops = &qca99x0_ops,
  496. .decap_align_bytes = 1,
  497. .spectral_bin_discard = 4,
  498. .spectral_bin_offset = 0,
  499. .vht160_mcs_rx_highest = 0,
  500. .vht160_mcs_tx_highest = 0,
  501. .n_cipher_suites = 11,
  502. .num_peers = TARGET_TLV_NUM_PEERS,
  503. .ast_skid_limit = 0x10,
  504. .num_wds_entries = 0x20,
  505. .target_64bit = false,
  506. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  507. .per_ce_irq = false,
  508. .shadow_reg_support = false,
  509. .rri_on_ddr = false,
  510. },
  511. {
  512. .id = WCN3990_HW_1_0_DEV_VERSION,
  513. .dev_id = 0,
  514. .name = "wcn3990 hw1.0",
  515. .continuous_frag_desc = true,
  516. .tx_chain_mask = 0x7,
  517. .rx_chain_mask = 0x7,
  518. .max_spatial_stream = 4,
  519. .fw = {
  520. .dir = WCN3990_HW_1_0_FW_DIR,
  521. },
  522. .sw_decrypt_mcast_mgmt = true,
  523. .hw_ops = &wcn3990_ops,
  524. .decap_align_bytes = 1,
  525. .num_peers = TARGET_HL_10_TLV_NUM_PEERS,
  526. .ast_skid_limit = TARGET_HL_10_TLV_AST_SKID_LIMIT,
  527. .num_wds_entries = TARGET_HL_10_TLV_NUM_WDS_ENTRIES,
  528. .target_64bit = true,
  529. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL_DUAL_MAC,
  530. .per_ce_irq = true,
  531. .shadow_reg_support = true,
  532. .rri_on_ddr = true,
  533. },
  534. };
  535. static const char *const ath10k_core_fw_feature_str[] = {
  536. [ATH10K_FW_FEATURE_EXT_WMI_MGMT_RX] = "wmi-mgmt-rx",
  537. [ATH10K_FW_FEATURE_WMI_10X] = "wmi-10.x",
  538. [ATH10K_FW_FEATURE_HAS_WMI_MGMT_TX] = "has-wmi-mgmt-tx",
  539. [ATH10K_FW_FEATURE_NO_P2P] = "no-p2p",
  540. [ATH10K_FW_FEATURE_WMI_10_2] = "wmi-10.2",
  541. [ATH10K_FW_FEATURE_MULTI_VIF_PS_SUPPORT] = "multi-vif-ps",
  542. [ATH10K_FW_FEATURE_WOWLAN_SUPPORT] = "wowlan",
  543. [ATH10K_FW_FEATURE_IGNORE_OTP_RESULT] = "ignore-otp",
  544. [ATH10K_FW_FEATURE_NO_NWIFI_DECAP_4ADDR_PADDING] = "no-4addr-pad",
  545. [ATH10K_FW_FEATURE_SUPPORTS_SKIP_CLOCK_INIT] = "skip-clock-init",
  546. [ATH10K_FW_FEATURE_RAW_MODE_SUPPORT] = "raw-mode",
  547. [ATH10K_FW_FEATURE_SUPPORTS_ADAPTIVE_CCA] = "adaptive-cca",
  548. [ATH10K_FW_FEATURE_MFP_SUPPORT] = "mfp",
  549. [ATH10K_FW_FEATURE_PEER_FLOW_CONTROL] = "peer-flow-ctrl",
  550. [ATH10K_FW_FEATURE_BTCOEX_PARAM] = "btcoex-param",
  551. [ATH10K_FW_FEATURE_SKIP_NULL_FUNC_WAR] = "skip-null-func-war",
  552. [ATH10K_FW_FEATURE_ALLOWS_MESH_BCAST] = "allows-mesh-bcast",
  553. [ATH10K_FW_FEATURE_NO_PS] = "no-ps",
  554. [ATH10K_FW_FEATURE_MGMT_TX_BY_REF] = "mgmt-tx-by-reference",
  555. [ATH10K_FW_FEATURE_NON_BMI] = "non-bmi",
  556. };
  557. static unsigned int ath10k_core_get_fw_feature_str(char *buf,
  558. size_t buf_len,
  559. enum ath10k_fw_features feat)
  560. {
  561. /* make sure that ath10k_core_fw_feature_str[] gets updated */
  562. BUILD_BUG_ON(ARRAY_SIZE(ath10k_core_fw_feature_str) !=
  563. ATH10K_FW_FEATURE_COUNT);
  564. if (feat >= ARRAY_SIZE(ath10k_core_fw_feature_str) ||
  565. WARN_ON(!ath10k_core_fw_feature_str[feat])) {
  566. return scnprintf(buf, buf_len, "bit%d", feat);
  567. }
  568. return scnprintf(buf, buf_len, "%s", ath10k_core_fw_feature_str[feat]);
  569. }
  570. void ath10k_core_get_fw_features_str(struct ath10k *ar,
  571. char *buf,
  572. size_t buf_len)
  573. {
  574. size_t len = 0;
  575. int i;
  576. for (i = 0; i < ATH10K_FW_FEATURE_COUNT; i++) {
  577. if (test_bit(i, ar->normal_mode_fw.fw_file.fw_features)) {
  578. if (len > 0)
  579. len += scnprintf(buf + len, buf_len - len, ",");
  580. len += ath10k_core_get_fw_feature_str(buf + len,
  581. buf_len - len,
  582. i);
  583. }
  584. }
  585. }
  586. static void ath10k_send_suspend_complete(struct ath10k *ar)
  587. {
  588. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot suspend complete\n");
  589. complete(&ar->target_suspend);
  590. }
  591. static void ath10k_init_sdio(struct ath10k *ar)
  592. {
  593. u32 param = 0;
  594. ath10k_bmi_write32(ar, hi_mbox_io_block_sz, 256);
  595. ath10k_bmi_write32(ar, hi_mbox_isr_yield_limit, 99);
  596. ath10k_bmi_read32(ar, hi_acs_flags, &param);
  597. param |= (HI_ACS_FLAGS_SDIO_SWAP_MAILBOX_SET |
  598. HI_ACS_FLAGS_SDIO_REDUCE_TX_COMPL_SET |
  599. HI_ACS_FLAGS_ALT_DATA_CREDIT_SIZE);
  600. ath10k_bmi_write32(ar, hi_acs_flags, param);
  601. }
  602. static int ath10k_init_configure_target(struct ath10k *ar)
  603. {
  604. u32 param_host;
  605. int ret;
  606. /* tell target which HTC version it is used*/
  607. ret = ath10k_bmi_write32(ar, hi_app_host_interest,
  608. HTC_PROTOCOL_VERSION);
  609. if (ret) {
  610. ath10k_err(ar, "settings HTC version failed\n");
  611. return ret;
  612. }
  613. /* set the firmware mode to STA/IBSS/AP */
  614. ret = ath10k_bmi_read32(ar, hi_option_flag, &param_host);
  615. if (ret) {
  616. ath10k_err(ar, "setting firmware mode (1/2) failed\n");
  617. return ret;
  618. }
  619. /* TODO following parameters need to be re-visited. */
  620. /* num_device */
  621. param_host |= (1 << HI_OPTION_NUM_DEV_SHIFT);
  622. /* Firmware mode */
  623. /* FIXME: Why FW_MODE_AP ??.*/
  624. param_host |= (HI_OPTION_FW_MODE_AP << HI_OPTION_FW_MODE_SHIFT);
  625. /* mac_addr_method */
  626. param_host |= (1 << HI_OPTION_MAC_ADDR_METHOD_SHIFT);
  627. /* firmware_bridge */
  628. param_host |= (0 << HI_OPTION_FW_BRIDGE_SHIFT);
  629. /* fwsubmode */
  630. param_host |= (0 << HI_OPTION_FW_SUBMODE_SHIFT);
  631. ret = ath10k_bmi_write32(ar, hi_option_flag, param_host);
  632. if (ret) {
  633. ath10k_err(ar, "setting firmware mode (2/2) failed\n");
  634. return ret;
  635. }
  636. /* We do all byte-swapping on the host */
  637. ret = ath10k_bmi_write32(ar, hi_be, 0);
  638. if (ret) {
  639. ath10k_err(ar, "setting host CPU BE mode failed\n");
  640. return ret;
  641. }
  642. /* FW descriptor/Data swap flags */
  643. ret = ath10k_bmi_write32(ar, hi_fw_swap, 0);
  644. if (ret) {
  645. ath10k_err(ar, "setting FW data/desc swap flags failed\n");
  646. return ret;
  647. }
  648. /* Some devices have a special sanity check that verifies the PCI
  649. * Device ID is written to this host interest var. It is known to be
  650. * required to boot QCA6164.
  651. */
  652. ret = ath10k_bmi_write32(ar, hi_hci_uart_pwr_mgmt_params_ext,
  653. ar->dev_id);
  654. if (ret) {
  655. ath10k_err(ar, "failed to set pwr_mgmt_params: %d\n", ret);
  656. return ret;
  657. }
  658. return 0;
  659. }
  660. static const struct firmware *ath10k_fetch_fw_file(struct ath10k *ar,
  661. const char *dir,
  662. const char *file)
  663. {
  664. char filename[100];
  665. const struct firmware *fw;
  666. int ret;
  667. if (file == NULL)
  668. return ERR_PTR(-ENOENT);
  669. if (dir == NULL)
  670. dir = ".";
  671. snprintf(filename, sizeof(filename), "%s/%s", dir, file);
  672. ret = firmware_request_nowarn(&fw, filename, ar->dev);
  673. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot fw request '%s': %d\n",
  674. filename, ret);
  675. if (ret)
  676. return ERR_PTR(ret);
  677. return fw;
  678. }
  679. static int ath10k_push_board_ext_data(struct ath10k *ar, const void *data,
  680. size_t data_len)
  681. {
  682. u32 board_data_size = ar->hw_params.fw.board_size;
  683. u32 board_ext_data_size = ar->hw_params.fw.board_ext_size;
  684. u32 board_ext_data_addr;
  685. int ret;
  686. ret = ath10k_bmi_read32(ar, hi_board_ext_data, &board_ext_data_addr);
  687. if (ret) {
  688. ath10k_err(ar, "could not read board ext data addr (%d)\n",
  689. ret);
  690. return ret;
  691. }
  692. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  693. "boot push board extended data addr 0x%x\n",
  694. board_ext_data_addr);
  695. if (board_ext_data_addr == 0)
  696. return 0;
  697. if (data_len != (board_data_size + board_ext_data_size)) {
  698. ath10k_err(ar, "invalid board (ext) data sizes %zu != %d+%d\n",
  699. data_len, board_data_size, board_ext_data_size);
  700. return -EINVAL;
  701. }
  702. ret = ath10k_bmi_write_memory(ar, board_ext_data_addr,
  703. data + board_data_size,
  704. board_ext_data_size);
  705. if (ret) {
  706. ath10k_err(ar, "could not write board ext data (%d)\n", ret);
  707. return ret;
  708. }
  709. ret = ath10k_bmi_write32(ar, hi_board_ext_data_config,
  710. (board_ext_data_size << 16) | 1);
  711. if (ret) {
  712. ath10k_err(ar, "could not write board ext data bit (%d)\n",
  713. ret);
  714. return ret;
  715. }
  716. return 0;
  717. }
  718. static int ath10k_download_board_data(struct ath10k *ar, const void *data,
  719. size_t data_len)
  720. {
  721. u32 board_data_size = ar->hw_params.fw.board_size;
  722. u32 address;
  723. int ret;
  724. ret = ath10k_push_board_ext_data(ar, data, data_len);
  725. if (ret) {
  726. ath10k_err(ar, "could not push board ext data (%d)\n", ret);
  727. goto exit;
  728. }
  729. ret = ath10k_bmi_read32(ar, hi_board_data, &address);
  730. if (ret) {
  731. ath10k_err(ar, "could not read board data addr (%d)\n", ret);
  732. goto exit;
  733. }
  734. ret = ath10k_bmi_write_memory(ar, address, data,
  735. min_t(u32, board_data_size,
  736. data_len));
  737. if (ret) {
  738. ath10k_err(ar, "could not write board data (%d)\n", ret);
  739. goto exit;
  740. }
  741. ret = ath10k_bmi_write32(ar, hi_board_data_initialized, 1);
  742. if (ret) {
  743. ath10k_err(ar, "could not write board data bit (%d)\n", ret);
  744. goto exit;
  745. }
  746. exit:
  747. return ret;
  748. }
  749. static int ath10k_download_cal_file(struct ath10k *ar,
  750. const struct firmware *file)
  751. {
  752. int ret;
  753. if (!file)
  754. return -ENOENT;
  755. if (IS_ERR(file))
  756. return PTR_ERR(file);
  757. ret = ath10k_download_board_data(ar, file->data, file->size);
  758. if (ret) {
  759. ath10k_err(ar, "failed to download cal_file data: %d\n", ret);
  760. return ret;
  761. }
  762. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cal file downloaded\n");
  763. return 0;
  764. }
  765. static int ath10k_download_cal_dt(struct ath10k *ar, const char *dt_name)
  766. {
  767. struct device_node *node;
  768. int data_len;
  769. void *data;
  770. int ret;
  771. node = ar->dev->of_node;
  772. if (!node)
  773. /* Device Tree is optional, don't print any warnings if
  774. * there's no node for ath10k.
  775. */
  776. return -ENOENT;
  777. if (!of_get_property(node, dt_name, &data_len)) {
  778. /* The calibration data node is optional */
  779. return -ENOENT;
  780. }
  781. if (data_len != ar->hw_params.cal_data_len) {
  782. ath10k_warn(ar, "invalid calibration data length in DT: %d\n",
  783. data_len);
  784. ret = -EMSGSIZE;
  785. goto out;
  786. }
  787. data = kmalloc(data_len, GFP_KERNEL);
  788. if (!data) {
  789. ret = -ENOMEM;
  790. goto out;
  791. }
  792. ret = of_property_read_u8_array(node, dt_name, data, data_len);
  793. if (ret) {
  794. ath10k_warn(ar, "failed to read calibration data from DT: %d\n",
  795. ret);
  796. goto out_free;
  797. }
  798. ret = ath10k_download_board_data(ar, data, data_len);
  799. if (ret) {
  800. ath10k_warn(ar, "failed to download calibration data from Device Tree: %d\n",
  801. ret);
  802. goto out_free;
  803. }
  804. ret = 0;
  805. out_free:
  806. kfree(data);
  807. out:
  808. return ret;
  809. }
  810. static int ath10k_download_cal_eeprom(struct ath10k *ar)
  811. {
  812. size_t data_len;
  813. void *data = NULL;
  814. int ret;
  815. ret = ath10k_hif_fetch_cal_eeprom(ar, &data, &data_len);
  816. if (ret) {
  817. if (ret != -EOPNOTSUPP)
  818. ath10k_warn(ar, "failed to read calibration data from EEPROM: %d\n",
  819. ret);
  820. goto out_free;
  821. }
  822. ret = ath10k_download_board_data(ar, data, data_len);
  823. if (ret) {
  824. ath10k_warn(ar, "failed to download calibration data from EEPROM: %d\n",
  825. ret);
  826. goto out_free;
  827. }
  828. ret = 0;
  829. out_free:
  830. kfree(data);
  831. return ret;
  832. }
  833. static int ath10k_core_get_board_id_from_otp(struct ath10k *ar)
  834. {
  835. u32 result, address;
  836. u8 board_id, chip_id;
  837. int ret, bmi_board_id_param;
  838. address = ar->hw_params.patch_load_addr;
  839. if (!ar->normal_mode_fw.fw_file.otp_data ||
  840. !ar->normal_mode_fw.fw_file.otp_len) {
  841. ath10k_warn(ar,
  842. "failed to retrieve board id because of invalid otp\n");
  843. return -ENODATA;
  844. }
  845. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  846. "boot upload otp to 0x%x len %zd for board id\n",
  847. address, ar->normal_mode_fw.fw_file.otp_len);
  848. ret = ath10k_bmi_fast_download(ar, address,
  849. ar->normal_mode_fw.fw_file.otp_data,
  850. ar->normal_mode_fw.fw_file.otp_len);
  851. if (ret) {
  852. ath10k_err(ar, "could not write otp for board id check: %d\n",
  853. ret);
  854. return ret;
  855. }
  856. if (ar->cal_mode == ATH10K_PRE_CAL_MODE_DT ||
  857. ar->cal_mode == ATH10K_PRE_CAL_MODE_FILE)
  858. bmi_board_id_param = BMI_PARAM_GET_FLASH_BOARD_ID;
  859. else
  860. bmi_board_id_param = BMI_PARAM_GET_EEPROM_BOARD_ID;
  861. ret = ath10k_bmi_execute(ar, address, bmi_board_id_param, &result);
  862. if (ret) {
  863. ath10k_err(ar, "could not execute otp for board id check: %d\n",
  864. ret);
  865. return ret;
  866. }
  867. board_id = MS(result, ATH10K_BMI_BOARD_ID_FROM_OTP);
  868. chip_id = MS(result, ATH10K_BMI_CHIP_ID_FROM_OTP);
  869. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  870. "boot get otp board id result 0x%08x board_id %d chip_id %d\n",
  871. result, board_id, chip_id);
  872. if ((result & ATH10K_BMI_BOARD_ID_STATUS_MASK) != 0 ||
  873. (board_id == 0)) {
  874. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  875. "board id does not exist in otp, ignore it\n");
  876. return -EOPNOTSUPP;
  877. }
  878. ar->id.bmi_ids_valid = true;
  879. ar->id.bmi_board_id = board_id;
  880. ar->id.bmi_chip_id = chip_id;
  881. return 0;
  882. }
  883. static void ath10k_core_check_bdfext(const struct dmi_header *hdr, void *data)
  884. {
  885. struct ath10k *ar = data;
  886. const char *bdf_ext;
  887. const char *magic = ATH10K_SMBIOS_BDF_EXT_MAGIC;
  888. u8 bdf_enabled;
  889. int i;
  890. if (hdr->type != ATH10K_SMBIOS_BDF_EXT_TYPE)
  891. return;
  892. if (hdr->length != ATH10K_SMBIOS_BDF_EXT_LENGTH) {
  893. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  894. "wrong smbios bdf ext type length (%d).\n",
  895. hdr->length);
  896. return;
  897. }
  898. bdf_enabled = *((u8 *)hdr + ATH10K_SMBIOS_BDF_EXT_OFFSET);
  899. if (!bdf_enabled) {
  900. ath10k_dbg(ar, ATH10K_DBG_BOOT, "bdf variant name not found.\n");
  901. return;
  902. }
  903. /* Only one string exists (per spec) */
  904. bdf_ext = (char *)hdr + hdr->length;
  905. if (memcmp(bdf_ext, magic, strlen(magic)) != 0) {
  906. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  907. "bdf variant magic does not match.\n");
  908. return;
  909. }
  910. for (i = 0; i < strlen(bdf_ext); i++) {
  911. if (!isascii(bdf_ext[i]) || !isprint(bdf_ext[i])) {
  912. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  913. "bdf variant name contains non ascii chars.\n");
  914. return;
  915. }
  916. }
  917. /* Copy extension name without magic suffix */
  918. if (strscpy(ar->id.bdf_ext, bdf_ext + strlen(magic),
  919. sizeof(ar->id.bdf_ext)) < 0) {
  920. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  921. "bdf variant string is longer than the buffer can accommodate (variant: %s)\n",
  922. bdf_ext);
  923. return;
  924. }
  925. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  926. "found and validated bdf variant smbios_type 0x%x bdf %s\n",
  927. ATH10K_SMBIOS_BDF_EXT_TYPE, bdf_ext);
  928. }
  929. static int ath10k_core_check_smbios(struct ath10k *ar)
  930. {
  931. ar->id.bdf_ext[0] = '\0';
  932. dmi_walk(ath10k_core_check_bdfext, ar);
  933. if (ar->id.bdf_ext[0] == '\0')
  934. return -ENODATA;
  935. return 0;
  936. }
  937. static int ath10k_core_check_dt(struct ath10k *ar)
  938. {
  939. struct device_node *node;
  940. const char *variant = NULL;
  941. node = ar->dev->of_node;
  942. if (!node)
  943. return -ENOENT;
  944. of_property_read_string(node, "qcom,ath10k-calibration-variant",
  945. &variant);
  946. if (!variant)
  947. return -ENODATA;
  948. if (strscpy(ar->id.bdf_ext, variant, sizeof(ar->id.bdf_ext)) < 0)
  949. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  950. "bdf variant string is longer than the buffer can accommodate (variant: %s)\n",
  951. variant);
  952. return 0;
  953. }
  954. static int ath10k_download_and_run_otp(struct ath10k *ar)
  955. {
  956. u32 result, address = ar->hw_params.patch_load_addr;
  957. u32 bmi_otp_exe_param = ar->hw_params.otp_exe_param;
  958. int ret;
  959. ret = ath10k_download_board_data(ar,
  960. ar->running_fw->board_data,
  961. ar->running_fw->board_len);
  962. if (ret) {
  963. ath10k_err(ar, "failed to download board data: %d\n", ret);
  964. return ret;
  965. }
  966. /* OTP is optional */
  967. if (!ar->running_fw->fw_file.otp_data ||
  968. !ar->running_fw->fw_file.otp_len) {
  969. ath10k_warn(ar, "Not running otp, calibration will be incorrect (otp-data %pK otp_len %zd)!\n",
  970. ar->running_fw->fw_file.otp_data,
  971. ar->running_fw->fw_file.otp_len);
  972. return 0;
  973. }
  974. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot upload otp to 0x%x len %zd\n",
  975. address, ar->running_fw->fw_file.otp_len);
  976. ret = ath10k_bmi_fast_download(ar, address,
  977. ar->running_fw->fw_file.otp_data,
  978. ar->running_fw->fw_file.otp_len);
  979. if (ret) {
  980. ath10k_err(ar, "could not write otp (%d)\n", ret);
  981. return ret;
  982. }
  983. /* As of now pre-cal is valid for 10_4 variants */
  984. if (ar->cal_mode == ATH10K_PRE_CAL_MODE_DT ||
  985. ar->cal_mode == ATH10K_PRE_CAL_MODE_FILE)
  986. bmi_otp_exe_param = BMI_PARAM_FLASH_SECTION_ALL;
  987. ret = ath10k_bmi_execute(ar, address, bmi_otp_exe_param, &result);
  988. if (ret) {
  989. ath10k_err(ar, "could not execute otp (%d)\n", ret);
  990. return ret;
  991. }
  992. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot otp execute result %d\n", result);
  993. if (!(skip_otp || test_bit(ATH10K_FW_FEATURE_IGNORE_OTP_RESULT,
  994. ar->running_fw->fw_file.fw_features)) &&
  995. result != 0) {
  996. ath10k_err(ar, "otp calibration failed: %d", result);
  997. return -EINVAL;
  998. }
  999. return 0;
  1000. }
  1001. static int ath10k_download_fw(struct ath10k *ar)
  1002. {
  1003. u32 address, data_len;
  1004. const void *data;
  1005. int ret;
  1006. address = ar->hw_params.patch_load_addr;
  1007. data = ar->running_fw->fw_file.firmware_data;
  1008. data_len = ar->running_fw->fw_file.firmware_len;
  1009. ret = ath10k_swap_code_seg_configure(ar, &ar->running_fw->fw_file);
  1010. if (ret) {
  1011. ath10k_err(ar, "failed to configure fw code swap: %d\n",
  1012. ret);
  1013. return ret;
  1014. }
  1015. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1016. "boot uploading firmware image %pK len %d\n",
  1017. data, data_len);
  1018. ret = ath10k_bmi_fast_download(ar, address, data, data_len);
  1019. if (ret) {
  1020. ath10k_err(ar, "failed to download firmware: %d\n",
  1021. ret);
  1022. return ret;
  1023. }
  1024. return ret;
  1025. }
  1026. static void ath10k_core_free_board_files(struct ath10k *ar)
  1027. {
  1028. if (!IS_ERR(ar->normal_mode_fw.board))
  1029. release_firmware(ar->normal_mode_fw.board);
  1030. ar->normal_mode_fw.board = NULL;
  1031. ar->normal_mode_fw.board_data = NULL;
  1032. ar->normal_mode_fw.board_len = 0;
  1033. }
  1034. static void ath10k_core_free_firmware_files(struct ath10k *ar)
  1035. {
  1036. if (!IS_ERR(ar->normal_mode_fw.fw_file.firmware))
  1037. release_firmware(ar->normal_mode_fw.fw_file.firmware);
  1038. if (!IS_ERR(ar->cal_file))
  1039. release_firmware(ar->cal_file);
  1040. if (!IS_ERR(ar->pre_cal_file))
  1041. release_firmware(ar->pre_cal_file);
  1042. ath10k_swap_code_seg_release(ar, &ar->normal_mode_fw.fw_file);
  1043. ar->normal_mode_fw.fw_file.otp_data = NULL;
  1044. ar->normal_mode_fw.fw_file.otp_len = 0;
  1045. ar->normal_mode_fw.fw_file.firmware = NULL;
  1046. ar->normal_mode_fw.fw_file.firmware_data = NULL;
  1047. ar->normal_mode_fw.fw_file.firmware_len = 0;
  1048. ar->cal_file = NULL;
  1049. ar->pre_cal_file = NULL;
  1050. }
  1051. static int ath10k_fetch_cal_file(struct ath10k *ar)
  1052. {
  1053. char filename[100];
  1054. /* pre-cal-<bus>-<id>.bin */
  1055. scnprintf(filename, sizeof(filename), "pre-cal-%s-%s.bin",
  1056. ath10k_bus_str(ar->hif.bus), dev_name(ar->dev));
  1057. ar->pre_cal_file = ath10k_fetch_fw_file(ar, ATH10K_FW_DIR, filename);
  1058. if (!IS_ERR(ar->pre_cal_file))
  1059. goto success;
  1060. /* cal-<bus>-<id>.bin */
  1061. scnprintf(filename, sizeof(filename), "cal-%s-%s.bin",
  1062. ath10k_bus_str(ar->hif.bus), dev_name(ar->dev));
  1063. ar->cal_file = ath10k_fetch_fw_file(ar, ATH10K_FW_DIR, filename);
  1064. if (IS_ERR(ar->cal_file))
  1065. /* calibration file is optional, don't print any warnings */
  1066. return PTR_ERR(ar->cal_file);
  1067. success:
  1068. ath10k_dbg(ar, ATH10K_DBG_BOOT, "found calibration file %s/%s\n",
  1069. ATH10K_FW_DIR, filename);
  1070. return 0;
  1071. }
  1072. static int ath10k_core_fetch_board_data_api_1(struct ath10k *ar)
  1073. {
  1074. if (!ar->hw_params.fw.board) {
  1075. ath10k_err(ar, "failed to find board file fw entry\n");
  1076. return -EINVAL;
  1077. }
  1078. ar->normal_mode_fw.board = ath10k_fetch_fw_file(ar,
  1079. ar->hw_params.fw.dir,
  1080. ar->hw_params.fw.board);
  1081. if (IS_ERR(ar->normal_mode_fw.board))
  1082. return PTR_ERR(ar->normal_mode_fw.board);
  1083. ar->normal_mode_fw.board_data = ar->normal_mode_fw.board->data;
  1084. ar->normal_mode_fw.board_len = ar->normal_mode_fw.board->size;
  1085. return 0;
  1086. }
  1087. static int ath10k_core_parse_bd_ie_board(struct ath10k *ar,
  1088. const void *buf, size_t buf_len,
  1089. const char *boardname)
  1090. {
  1091. const struct ath10k_fw_ie *hdr;
  1092. bool name_match_found;
  1093. int ret, board_ie_id;
  1094. size_t board_ie_len;
  1095. const void *board_ie_data;
  1096. name_match_found = false;
  1097. /* go through ATH10K_BD_IE_BOARD_ elements */
  1098. while (buf_len > sizeof(struct ath10k_fw_ie)) {
  1099. hdr = buf;
  1100. board_ie_id = le32_to_cpu(hdr->id);
  1101. board_ie_len = le32_to_cpu(hdr->len);
  1102. board_ie_data = hdr->data;
  1103. buf_len -= sizeof(*hdr);
  1104. buf += sizeof(*hdr);
  1105. if (buf_len < ALIGN(board_ie_len, 4)) {
  1106. ath10k_err(ar, "invalid ATH10K_BD_IE_BOARD length: %zu < %zu\n",
  1107. buf_len, ALIGN(board_ie_len, 4));
  1108. ret = -EINVAL;
  1109. goto out;
  1110. }
  1111. switch (board_ie_id) {
  1112. case ATH10K_BD_IE_BOARD_NAME:
  1113. ath10k_dbg_dump(ar, ATH10K_DBG_BOOT, "board name", "",
  1114. board_ie_data, board_ie_len);
  1115. if (board_ie_len != strlen(boardname))
  1116. break;
  1117. ret = memcmp(board_ie_data, boardname, strlen(boardname));
  1118. if (ret)
  1119. break;
  1120. name_match_found = true;
  1121. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1122. "boot found match for name '%s'",
  1123. boardname);
  1124. break;
  1125. case ATH10K_BD_IE_BOARD_DATA:
  1126. if (!name_match_found)
  1127. /* no match found */
  1128. break;
  1129. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1130. "boot found board data for '%s'",
  1131. boardname);
  1132. ar->normal_mode_fw.board_data = board_ie_data;
  1133. ar->normal_mode_fw.board_len = board_ie_len;
  1134. ret = 0;
  1135. goto out;
  1136. default:
  1137. ath10k_warn(ar, "unknown ATH10K_BD_IE_BOARD found: %d\n",
  1138. board_ie_id);
  1139. break;
  1140. }
  1141. /* jump over the padding */
  1142. board_ie_len = ALIGN(board_ie_len, 4);
  1143. buf_len -= board_ie_len;
  1144. buf += board_ie_len;
  1145. }
  1146. /* no match found */
  1147. ret = -ENOENT;
  1148. out:
  1149. return ret;
  1150. }
  1151. static int ath10k_core_search_bd(struct ath10k *ar,
  1152. const char *boardname,
  1153. const u8 *data,
  1154. size_t len)
  1155. {
  1156. size_t ie_len;
  1157. struct ath10k_fw_ie *hdr;
  1158. int ret = -ENOENT, ie_id;
  1159. while (len > sizeof(struct ath10k_fw_ie)) {
  1160. hdr = (struct ath10k_fw_ie *)data;
  1161. ie_id = le32_to_cpu(hdr->id);
  1162. ie_len = le32_to_cpu(hdr->len);
  1163. len -= sizeof(*hdr);
  1164. data = hdr->data;
  1165. if (len < ALIGN(ie_len, 4)) {
  1166. ath10k_err(ar, "invalid length for board ie_id %d ie_len %zu len %zu\n",
  1167. ie_id, ie_len, len);
  1168. return -EINVAL;
  1169. }
  1170. switch (ie_id) {
  1171. case ATH10K_BD_IE_BOARD:
  1172. ret = ath10k_core_parse_bd_ie_board(ar, data, ie_len,
  1173. boardname);
  1174. if (ret == -ENOENT)
  1175. /* no match found, continue */
  1176. break;
  1177. /* either found or error, so stop searching */
  1178. goto out;
  1179. }
  1180. /* jump over the padding */
  1181. ie_len = ALIGN(ie_len, 4);
  1182. len -= ie_len;
  1183. data += ie_len;
  1184. }
  1185. out:
  1186. /* return result of parse_bd_ie_board() or -ENOENT */
  1187. return ret;
  1188. }
  1189. static int ath10k_core_fetch_board_data_api_n(struct ath10k *ar,
  1190. const char *boardname,
  1191. const char *fallback_boardname,
  1192. const char *filename)
  1193. {
  1194. size_t len, magic_len;
  1195. const u8 *data;
  1196. int ret;
  1197. ar->normal_mode_fw.board = ath10k_fetch_fw_file(ar,
  1198. ar->hw_params.fw.dir,
  1199. filename);
  1200. if (IS_ERR(ar->normal_mode_fw.board))
  1201. return PTR_ERR(ar->normal_mode_fw.board);
  1202. data = ar->normal_mode_fw.board->data;
  1203. len = ar->normal_mode_fw.board->size;
  1204. /* magic has extra null byte padded */
  1205. magic_len = strlen(ATH10K_BOARD_MAGIC) + 1;
  1206. if (len < magic_len) {
  1207. ath10k_err(ar, "failed to find magic value in %s/%s, file too short: %zu\n",
  1208. ar->hw_params.fw.dir, filename, len);
  1209. ret = -EINVAL;
  1210. goto err;
  1211. }
  1212. if (memcmp(data, ATH10K_BOARD_MAGIC, magic_len)) {
  1213. ath10k_err(ar, "found invalid board magic\n");
  1214. ret = -EINVAL;
  1215. goto err;
  1216. }
  1217. /* magic is padded to 4 bytes */
  1218. magic_len = ALIGN(magic_len, 4);
  1219. if (len < magic_len) {
  1220. ath10k_err(ar, "failed: %s/%s too small to contain board data, len: %zu\n",
  1221. ar->hw_params.fw.dir, filename, len);
  1222. ret = -EINVAL;
  1223. goto err;
  1224. }
  1225. data += magic_len;
  1226. len -= magic_len;
  1227. /* attempt to find boardname in the IE list */
  1228. ret = ath10k_core_search_bd(ar, boardname, data, len);
  1229. /* if we didn't find it and have a fallback name, try that */
  1230. if (ret == -ENOENT && fallback_boardname)
  1231. ret = ath10k_core_search_bd(ar, fallback_boardname, data, len);
  1232. if (ret == -ENOENT) {
  1233. ath10k_err(ar,
  1234. "failed to fetch board data for %s from %s/%s\n",
  1235. boardname, ar->hw_params.fw.dir, filename);
  1236. ret = -ENODATA;
  1237. }
  1238. if (ret)
  1239. goto err;
  1240. return 0;
  1241. err:
  1242. ath10k_core_free_board_files(ar);
  1243. return ret;
  1244. }
  1245. static int ath10k_core_create_board_name(struct ath10k *ar, char *name,
  1246. size_t name_len, bool with_variant)
  1247. {
  1248. /* strlen(',variant=') + strlen(ar->id.bdf_ext) */
  1249. char variant[9 + ATH10K_SMBIOS_BDF_EXT_STR_LENGTH] = { 0 };
  1250. if (with_variant && ar->id.bdf_ext[0] != '\0')
  1251. scnprintf(variant, sizeof(variant), ",variant=%s",
  1252. ar->id.bdf_ext);
  1253. if (ar->id.bmi_ids_valid) {
  1254. scnprintf(name, name_len,
  1255. "bus=%s,bmi-chip-id=%d,bmi-board-id=%d%s",
  1256. ath10k_bus_str(ar->hif.bus),
  1257. ar->id.bmi_chip_id,
  1258. ar->id.bmi_board_id, variant);
  1259. goto out;
  1260. }
  1261. scnprintf(name, name_len,
  1262. "bus=%s,vendor=%04x,device=%04x,subsystem-vendor=%04x,subsystem-device=%04x%s",
  1263. ath10k_bus_str(ar->hif.bus),
  1264. ar->id.vendor, ar->id.device,
  1265. ar->id.subsystem_vendor, ar->id.subsystem_device, variant);
  1266. out:
  1267. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using board name '%s'\n", name);
  1268. return 0;
  1269. }
  1270. static int ath10k_core_fetch_board_file(struct ath10k *ar)
  1271. {
  1272. char boardname[100], fallback_boardname[100];
  1273. int ret;
  1274. ret = ath10k_core_create_board_name(ar, boardname,
  1275. sizeof(boardname), true);
  1276. if (ret) {
  1277. ath10k_err(ar, "failed to create board name: %d", ret);
  1278. return ret;
  1279. }
  1280. ret = ath10k_core_create_board_name(ar, fallback_boardname,
  1281. sizeof(boardname), false);
  1282. if (ret) {
  1283. ath10k_err(ar, "failed to create fallback board name: %d", ret);
  1284. return ret;
  1285. }
  1286. ar->bd_api = 2;
  1287. ret = ath10k_core_fetch_board_data_api_n(ar, boardname,
  1288. fallback_boardname,
  1289. ATH10K_BOARD_API2_FILE);
  1290. if (!ret)
  1291. goto success;
  1292. ar->bd_api = 1;
  1293. ret = ath10k_core_fetch_board_data_api_1(ar);
  1294. if (ret) {
  1295. ath10k_err(ar, "failed to fetch board-2.bin or board.bin from %s\n",
  1296. ar->hw_params.fw.dir);
  1297. return ret;
  1298. }
  1299. success:
  1300. ath10k_dbg(ar, ATH10K_DBG_BOOT, "using board api %d\n", ar->bd_api);
  1301. return 0;
  1302. }
  1303. int ath10k_core_fetch_firmware_api_n(struct ath10k *ar, const char *name,
  1304. struct ath10k_fw_file *fw_file)
  1305. {
  1306. size_t magic_len, len, ie_len;
  1307. int ie_id, i, index, bit, ret;
  1308. struct ath10k_fw_ie *hdr;
  1309. const u8 *data;
  1310. __le32 *timestamp, *version;
  1311. /* first fetch the firmware file (firmware-*.bin) */
  1312. fw_file->firmware = ath10k_fetch_fw_file(ar, ar->hw_params.fw.dir,
  1313. name);
  1314. if (IS_ERR(fw_file->firmware))
  1315. return PTR_ERR(fw_file->firmware);
  1316. data = fw_file->firmware->data;
  1317. len = fw_file->firmware->size;
  1318. /* magic also includes the null byte, check that as well */
  1319. magic_len = strlen(ATH10K_FIRMWARE_MAGIC) + 1;
  1320. if (len < magic_len) {
  1321. ath10k_err(ar, "firmware file '%s/%s' too small to contain magic: %zu\n",
  1322. ar->hw_params.fw.dir, name, len);
  1323. ret = -EINVAL;
  1324. goto err;
  1325. }
  1326. if (memcmp(data, ATH10K_FIRMWARE_MAGIC, magic_len) != 0) {
  1327. ath10k_err(ar, "invalid firmware magic\n");
  1328. ret = -EINVAL;
  1329. goto err;
  1330. }
  1331. /* jump over the padding */
  1332. magic_len = ALIGN(magic_len, 4);
  1333. len -= magic_len;
  1334. data += magic_len;
  1335. /* loop elements */
  1336. while (len > sizeof(struct ath10k_fw_ie)) {
  1337. hdr = (struct ath10k_fw_ie *)data;
  1338. ie_id = le32_to_cpu(hdr->id);
  1339. ie_len = le32_to_cpu(hdr->len);
  1340. len -= sizeof(*hdr);
  1341. data += sizeof(*hdr);
  1342. if (len < ie_len) {
  1343. ath10k_err(ar, "invalid length for FW IE %d (%zu < %zu)\n",
  1344. ie_id, len, ie_len);
  1345. ret = -EINVAL;
  1346. goto err;
  1347. }
  1348. switch (ie_id) {
  1349. case ATH10K_FW_IE_FW_VERSION:
  1350. if (ie_len > sizeof(fw_file->fw_version) - 1)
  1351. break;
  1352. memcpy(fw_file->fw_version, data, ie_len);
  1353. fw_file->fw_version[ie_len] = '\0';
  1354. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1355. "found fw version %s\n",
  1356. fw_file->fw_version);
  1357. break;
  1358. case ATH10K_FW_IE_TIMESTAMP:
  1359. if (ie_len != sizeof(u32))
  1360. break;
  1361. timestamp = (__le32 *)data;
  1362. ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw timestamp %d\n",
  1363. le32_to_cpup(timestamp));
  1364. break;
  1365. case ATH10K_FW_IE_FEATURES:
  1366. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1367. "found firmware features ie (%zd B)\n",
  1368. ie_len);
  1369. for (i = 0; i < ATH10K_FW_FEATURE_COUNT; i++) {
  1370. index = i / 8;
  1371. bit = i % 8;
  1372. if (index == ie_len)
  1373. break;
  1374. if (data[index] & (1 << bit)) {
  1375. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1376. "Enabling feature bit: %i\n",
  1377. i);
  1378. __set_bit(i, fw_file->fw_features);
  1379. }
  1380. }
  1381. ath10k_dbg_dump(ar, ATH10K_DBG_BOOT, "features", "",
  1382. fw_file->fw_features,
  1383. sizeof(fw_file->fw_features));
  1384. break;
  1385. case ATH10K_FW_IE_FW_IMAGE:
  1386. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1387. "found fw image ie (%zd B)\n",
  1388. ie_len);
  1389. fw_file->firmware_data = data;
  1390. fw_file->firmware_len = ie_len;
  1391. break;
  1392. case ATH10K_FW_IE_OTP_IMAGE:
  1393. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1394. "found otp image ie (%zd B)\n",
  1395. ie_len);
  1396. fw_file->otp_data = data;
  1397. fw_file->otp_len = ie_len;
  1398. break;
  1399. case ATH10K_FW_IE_WMI_OP_VERSION:
  1400. if (ie_len != sizeof(u32))
  1401. break;
  1402. version = (__le32 *)data;
  1403. fw_file->wmi_op_version = le32_to_cpup(version);
  1404. ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw ie wmi op version %d\n",
  1405. fw_file->wmi_op_version);
  1406. break;
  1407. case ATH10K_FW_IE_HTT_OP_VERSION:
  1408. if (ie_len != sizeof(u32))
  1409. break;
  1410. version = (__le32 *)data;
  1411. fw_file->htt_op_version = le32_to_cpup(version);
  1412. ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw ie htt op version %d\n",
  1413. fw_file->htt_op_version);
  1414. break;
  1415. case ATH10K_FW_IE_FW_CODE_SWAP_IMAGE:
  1416. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1417. "found fw code swap image ie (%zd B)\n",
  1418. ie_len);
  1419. fw_file->codeswap_data = data;
  1420. fw_file->codeswap_len = ie_len;
  1421. break;
  1422. default:
  1423. ath10k_warn(ar, "Unknown FW IE: %u\n",
  1424. le32_to_cpu(hdr->id));
  1425. break;
  1426. }
  1427. /* jump over the padding */
  1428. ie_len = ALIGN(ie_len, 4);
  1429. len -= ie_len;
  1430. data += ie_len;
  1431. }
  1432. if (!test_bit(ATH10K_FW_FEATURE_NON_BMI, fw_file->fw_features) &&
  1433. (!fw_file->firmware_data || !fw_file->firmware_len)) {
  1434. ath10k_warn(ar, "No ATH10K_FW_IE_FW_IMAGE found from '%s/%s', skipping\n",
  1435. ar->hw_params.fw.dir, name);
  1436. ret = -ENOMEDIUM;
  1437. goto err;
  1438. }
  1439. return 0;
  1440. err:
  1441. ath10k_core_free_firmware_files(ar);
  1442. return ret;
  1443. }
  1444. static void ath10k_core_get_fw_name(struct ath10k *ar, char *fw_name,
  1445. size_t fw_name_len, int fw_api)
  1446. {
  1447. switch (ar->hif.bus) {
  1448. case ATH10K_BUS_SDIO:
  1449. case ATH10K_BUS_USB:
  1450. scnprintf(fw_name, fw_name_len, "%s-%s-%d.bin",
  1451. ATH10K_FW_FILE_BASE, ath10k_bus_str(ar->hif.bus),
  1452. fw_api);
  1453. break;
  1454. case ATH10K_BUS_PCI:
  1455. case ATH10K_BUS_AHB:
  1456. case ATH10K_BUS_SNOC:
  1457. scnprintf(fw_name, fw_name_len, "%s-%d.bin",
  1458. ATH10K_FW_FILE_BASE, fw_api);
  1459. break;
  1460. }
  1461. }
  1462. static int ath10k_core_fetch_firmware_files(struct ath10k *ar)
  1463. {
  1464. int ret, i;
  1465. char fw_name[100];
  1466. /* calibration file is optional, don't check for any errors */
  1467. ath10k_fetch_cal_file(ar);
  1468. for (i = ATH10K_FW_API_MAX; i >= ATH10K_FW_API_MIN; i--) {
  1469. ar->fw_api = i;
  1470. ath10k_dbg(ar, ATH10K_DBG_BOOT, "trying fw api %d\n",
  1471. ar->fw_api);
  1472. ath10k_core_get_fw_name(ar, fw_name, sizeof(fw_name), ar->fw_api);
  1473. ret = ath10k_core_fetch_firmware_api_n(ar, fw_name,
  1474. &ar->normal_mode_fw.fw_file);
  1475. if (!ret)
  1476. goto success;
  1477. }
  1478. /* we end up here if we couldn't fetch any firmware */
  1479. ath10k_err(ar, "Failed to find firmware-N.bin (N between %d and %d) from %s: %d",
  1480. ATH10K_FW_API_MIN, ATH10K_FW_API_MAX, ar->hw_params.fw.dir,
  1481. ret);
  1482. return ret;
  1483. success:
  1484. ath10k_dbg(ar, ATH10K_DBG_BOOT, "using fw api %d\n", ar->fw_api);
  1485. return 0;
  1486. }
  1487. static int ath10k_core_pre_cal_download(struct ath10k *ar)
  1488. {
  1489. int ret;
  1490. ret = ath10k_download_cal_file(ar, ar->pre_cal_file);
  1491. if (ret == 0) {
  1492. ar->cal_mode = ATH10K_PRE_CAL_MODE_FILE;
  1493. goto success;
  1494. }
  1495. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1496. "boot did not find a pre calibration file, try DT next: %d\n",
  1497. ret);
  1498. ret = ath10k_download_cal_dt(ar, "qcom,ath10k-pre-calibration-data");
  1499. if (ret) {
  1500. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1501. "unable to load pre cal data from DT: %d\n", ret);
  1502. return ret;
  1503. }
  1504. ar->cal_mode = ATH10K_PRE_CAL_MODE_DT;
  1505. success:
  1506. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using calibration mode %s\n",
  1507. ath10k_cal_mode_str(ar->cal_mode));
  1508. return 0;
  1509. }
  1510. static int ath10k_core_pre_cal_config(struct ath10k *ar)
  1511. {
  1512. int ret;
  1513. ret = ath10k_core_pre_cal_download(ar);
  1514. if (ret) {
  1515. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1516. "failed to load pre cal data: %d\n", ret);
  1517. return ret;
  1518. }
  1519. ret = ath10k_core_get_board_id_from_otp(ar);
  1520. if (ret) {
  1521. ath10k_err(ar, "failed to get board id: %d\n", ret);
  1522. return ret;
  1523. }
  1524. ret = ath10k_download_and_run_otp(ar);
  1525. if (ret) {
  1526. ath10k_err(ar, "failed to run otp: %d\n", ret);
  1527. return ret;
  1528. }
  1529. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1530. "pre cal configuration done successfully\n");
  1531. return 0;
  1532. }
  1533. static int ath10k_download_cal_data(struct ath10k *ar)
  1534. {
  1535. int ret;
  1536. ret = ath10k_core_pre_cal_config(ar);
  1537. if (ret == 0)
  1538. return 0;
  1539. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1540. "pre cal download procedure failed, try cal file: %d\n",
  1541. ret);
  1542. ret = ath10k_download_cal_file(ar, ar->cal_file);
  1543. if (ret == 0) {
  1544. ar->cal_mode = ATH10K_CAL_MODE_FILE;
  1545. goto done;
  1546. }
  1547. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1548. "boot did not find a calibration file, try DT next: %d\n",
  1549. ret);
  1550. ret = ath10k_download_cal_dt(ar, "qcom,ath10k-calibration-data");
  1551. if (ret == 0) {
  1552. ar->cal_mode = ATH10K_CAL_MODE_DT;
  1553. goto done;
  1554. }
  1555. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1556. "boot did not find DT entry, try target EEPROM next: %d\n",
  1557. ret);
  1558. ret = ath10k_download_cal_eeprom(ar);
  1559. if (ret == 0) {
  1560. ar->cal_mode = ATH10K_CAL_MODE_EEPROM;
  1561. goto done;
  1562. }
  1563. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1564. "boot did not find target EEPROM entry, try OTP next: %d\n",
  1565. ret);
  1566. ret = ath10k_download_and_run_otp(ar);
  1567. if (ret) {
  1568. ath10k_err(ar, "failed to run otp: %d\n", ret);
  1569. return ret;
  1570. }
  1571. ar->cal_mode = ATH10K_CAL_MODE_OTP;
  1572. done:
  1573. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using calibration mode %s\n",
  1574. ath10k_cal_mode_str(ar->cal_mode));
  1575. return 0;
  1576. }
  1577. static int ath10k_init_uart(struct ath10k *ar)
  1578. {
  1579. int ret;
  1580. /*
  1581. * Explicitly setting UART prints to zero as target turns it on
  1582. * based on scratch registers.
  1583. */
  1584. ret = ath10k_bmi_write32(ar, hi_serial_enable, 0);
  1585. if (ret) {
  1586. ath10k_warn(ar, "could not disable UART prints (%d)\n", ret);
  1587. return ret;
  1588. }
  1589. if (!uart_print)
  1590. return 0;
  1591. ret = ath10k_bmi_write32(ar, hi_dbg_uart_txpin, ar->hw_params.uart_pin);
  1592. if (ret) {
  1593. ath10k_warn(ar, "could not enable UART prints (%d)\n", ret);
  1594. return ret;
  1595. }
  1596. ret = ath10k_bmi_write32(ar, hi_serial_enable, 1);
  1597. if (ret) {
  1598. ath10k_warn(ar, "could not enable UART prints (%d)\n", ret);
  1599. return ret;
  1600. }
  1601. /* Set the UART baud rate to 19200. */
  1602. ret = ath10k_bmi_write32(ar, hi_desired_baud_rate, 19200);
  1603. if (ret) {
  1604. ath10k_warn(ar, "could not set the baud rate (%d)\n", ret);
  1605. return ret;
  1606. }
  1607. ath10k_info(ar, "UART prints enabled\n");
  1608. return 0;
  1609. }
  1610. static int ath10k_init_hw_params(struct ath10k *ar)
  1611. {
  1612. const struct ath10k_hw_params *uninitialized_var(hw_params);
  1613. int i;
  1614. for (i = 0; i < ARRAY_SIZE(ath10k_hw_params_list); i++) {
  1615. hw_params = &ath10k_hw_params_list[i];
  1616. if (hw_params->id == ar->target_version &&
  1617. hw_params->dev_id == ar->dev_id)
  1618. break;
  1619. }
  1620. if (i == ARRAY_SIZE(ath10k_hw_params_list)) {
  1621. ath10k_err(ar, "Unsupported hardware version: 0x%x\n",
  1622. ar->target_version);
  1623. return -EINVAL;
  1624. }
  1625. ar->hw_params = *hw_params;
  1626. ath10k_dbg(ar, ATH10K_DBG_BOOT, "Hardware name %s version 0x%x\n",
  1627. ar->hw_params.name, ar->target_version);
  1628. return 0;
  1629. }
  1630. static void ath10k_core_restart(struct work_struct *work)
  1631. {
  1632. struct ath10k *ar = container_of(work, struct ath10k, restart_work);
  1633. int ret;
  1634. set_bit(ATH10K_FLAG_CRASH_FLUSH, &ar->dev_flags);
  1635. /* Place a barrier to make sure the compiler doesn't reorder
  1636. * CRASH_FLUSH and calling other functions.
  1637. */
  1638. barrier();
  1639. ieee80211_stop_queues(ar->hw);
  1640. ath10k_drain_tx(ar);
  1641. complete(&ar->scan.started);
  1642. complete(&ar->scan.completed);
  1643. complete(&ar->scan.on_channel);
  1644. complete(&ar->offchan_tx_completed);
  1645. complete(&ar->install_key_done);
  1646. complete(&ar->vdev_setup_done);
  1647. complete(&ar->thermal.wmi_sync);
  1648. complete(&ar->bss_survey_done);
  1649. wake_up(&ar->htt.empty_tx_wq);
  1650. wake_up(&ar->wmi.tx_credits_wq);
  1651. wake_up(&ar->peer_mapping_wq);
  1652. /* TODO: We can have one instance of cancelling coverage_class_work by
  1653. * moving it to ath10k_halt(), so that both stop() and restart() would
  1654. * call that but it takes conf_mutex() and if we call cancel_work_sync()
  1655. * with conf_mutex it will deadlock.
  1656. */
  1657. cancel_work_sync(&ar->set_coverage_class_work);
  1658. mutex_lock(&ar->conf_mutex);
  1659. switch (ar->state) {
  1660. case ATH10K_STATE_ON:
  1661. ar->state = ATH10K_STATE_RESTARTING;
  1662. ath10k_halt(ar);
  1663. ath10k_scan_finish(ar);
  1664. ieee80211_restart_hw(ar->hw);
  1665. break;
  1666. case ATH10K_STATE_OFF:
  1667. /* this can happen if driver is being unloaded
  1668. * or if the crash happens during FW probing
  1669. */
  1670. ath10k_warn(ar, "cannot restart a device that hasn't been started\n");
  1671. break;
  1672. case ATH10K_STATE_RESTARTING:
  1673. /* hw restart might be requested from multiple places */
  1674. break;
  1675. case ATH10K_STATE_RESTARTED:
  1676. ar->state = ATH10K_STATE_WEDGED;
  1677. /* fall through */
  1678. case ATH10K_STATE_WEDGED:
  1679. ath10k_warn(ar, "device is wedged, will not restart\n");
  1680. break;
  1681. case ATH10K_STATE_UTF:
  1682. ath10k_warn(ar, "firmware restart in UTF mode not supported\n");
  1683. break;
  1684. }
  1685. mutex_unlock(&ar->conf_mutex);
  1686. ret = ath10k_coredump_submit(ar);
  1687. if (ret)
  1688. ath10k_warn(ar, "failed to send firmware crash dump via devcoredump: %d",
  1689. ret);
  1690. }
  1691. static void ath10k_core_set_coverage_class_work(struct work_struct *work)
  1692. {
  1693. struct ath10k *ar = container_of(work, struct ath10k,
  1694. set_coverage_class_work);
  1695. if (ar->hw_params.hw_ops->set_coverage_class)
  1696. ar->hw_params.hw_ops->set_coverage_class(ar, -1);
  1697. }
  1698. static int ath10k_core_init_firmware_features(struct ath10k *ar)
  1699. {
  1700. struct ath10k_fw_file *fw_file = &ar->normal_mode_fw.fw_file;
  1701. if (test_bit(ATH10K_FW_FEATURE_WMI_10_2, fw_file->fw_features) &&
  1702. !test_bit(ATH10K_FW_FEATURE_WMI_10X, fw_file->fw_features)) {
  1703. ath10k_err(ar, "feature bits corrupted: 10.2 feature requires 10.x feature to be set as well");
  1704. return -EINVAL;
  1705. }
  1706. if (fw_file->wmi_op_version >= ATH10K_FW_WMI_OP_VERSION_MAX) {
  1707. ath10k_err(ar, "unsupported WMI OP version (max %d): %d\n",
  1708. ATH10K_FW_WMI_OP_VERSION_MAX, fw_file->wmi_op_version);
  1709. return -EINVAL;
  1710. }
  1711. ar->wmi.rx_decap_mode = ATH10K_HW_TXRX_NATIVE_WIFI;
  1712. switch (ath10k_cryptmode_param) {
  1713. case ATH10K_CRYPT_MODE_HW:
  1714. clear_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
  1715. clear_bit(ATH10K_FLAG_HW_CRYPTO_DISABLED, &ar->dev_flags);
  1716. break;
  1717. case ATH10K_CRYPT_MODE_SW:
  1718. if (!test_bit(ATH10K_FW_FEATURE_RAW_MODE_SUPPORT,
  1719. fw_file->fw_features)) {
  1720. ath10k_err(ar, "cryptmode > 0 requires raw mode support from firmware");
  1721. return -EINVAL;
  1722. }
  1723. set_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
  1724. set_bit(ATH10K_FLAG_HW_CRYPTO_DISABLED, &ar->dev_flags);
  1725. break;
  1726. default:
  1727. ath10k_info(ar, "invalid cryptmode: %d\n",
  1728. ath10k_cryptmode_param);
  1729. return -EINVAL;
  1730. }
  1731. ar->htt.max_num_amsdu = ATH10K_HTT_MAX_NUM_AMSDU_DEFAULT;
  1732. ar->htt.max_num_ampdu = ATH10K_HTT_MAX_NUM_AMPDU_DEFAULT;
  1733. if (rawmode) {
  1734. if (!test_bit(ATH10K_FW_FEATURE_RAW_MODE_SUPPORT,
  1735. fw_file->fw_features)) {
  1736. ath10k_err(ar, "rawmode = 1 requires support from firmware");
  1737. return -EINVAL;
  1738. }
  1739. set_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
  1740. }
  1741. if (test_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags)) {
  1742. ar->wmi.rx_decap_mode = ATH10K_HW_TXRX_RAW;
  1743. /* Workaround:
  1744. *
  1745. * Firmware A-MSDU aggregation breaks with RAW Tx encap mode
  1746. * and causes enormous performance issues (malformed frames,
  1747. * etc).
  1748. *
  1749. * Disabling A-MSDU makes RAW mode stable with heavy traffic
  1750. * albeit a bit slower compared to regular operation.
  1751. */
  1752. ar->htt.max_num_amsdu = 1;
  1753. }
  1754. /* Backwards compatibility for firmwares without
  1755. * ATH10K_FW_IE_WMI_OP_VERSION.
  1756. */
  1757. if (fw_file->wmi_op_version == ATH10K_FW_WMI_OP_VERSION_UNSET) {
  1758. if (test_bit(ATH10K_FW_FEATURE_WMI_10X, fw_file->fw_features)) {
  1759. if (test_bit(ATH10K_FW_FEATURE_WMI_10_2,
  1760. fw_file->fw_features))
  1761. fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_10_2;
  1762. else
  1763. fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_10_1;
  1764. } else {
  1765. fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_MAIN;
  1766. }
  1767. }
  1768. switch (fw_file->wmi_op_version) {
  1769. case ATH10K_FW_WMI_OP_VERSION_MAIN:
  1770. ar->max_num_peers = TARGET_NUM_PEERS;
  1771. ar->max_num_stations = TARGET_NUM_STATIONS;
  1772. ar->max_num_vdevs = TARGET_NUM_VDEVS;
  1773. ar->htt.max_num_pending_tx = TARGET_NUM_MSDU_DESC;
  1774. ar->fw_stats_req_mask = WMI_STAT_PDEV | WMI_STAT_VDEV |
  1775. WMI_STAT_PEER;
  1776. ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
  1777. break;
  1778. case ATH10K_FW_WMI_OP_VERSION_10_1:
  1779. case ATH10K_FW_WMI_OP_VERSION_10_2:
  1780. case ATH10K_FW_WMI_OP_VERSION_10_2_4:
  1781. if (ath10k_peer_stats_enabled(ar)) {
  1782. ar->max_num_peers = TARGET_10X_TX_STATS_NUM_PEERS;
  1783. ar->max_num_stations = TARGET_10X_TX_STATS_NUM_STATIONS;
  1784. } else {
  1785. ar->max_num_peers = TARGET_10X_NUM_PEERS;
  1786. ar->max_num_stations = TARGET_10X_NUM_STATIONS;
  1787. }
  1788. ar->max_num_vdevs = TARGET_10X_NUM_VDEVS;
  1789. ar->htt.max_num_pending_tx = TARGET_10X_NUM_MSDU_DESC;
  1790. ar->fw_stats_req_mask = WMI_STAT_PEER;
  1791. ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
  1792. break;
  1793. case ATH10K_FW_WMI_OP_VERSION_TLV:
  1794. ar->max_num_peers = TARGET_TLV_NUM_PEERS;
  1795. ar->max_num_stations = TARGET_TLV_NUM_STATIONS;
  1796. ar->max_num_vdevs = TARGET_TLV_NUM_VDEVS;
  1797. ar->max_num_tdls_vdevs = TARGET_TLV_NUM_TDLS_VDEVS;
  1798. ar->htt.max_num_pending_tx = TARGET_TLV_NUM_MSDU_DESC;
  1799. ar->wow.max_num_patterns = TARGET_TLV_NUM_WOW_PATTERNS;
  1800. ar->fw_stats_req_mask = WMI_STAT_PDEV | WMI_STAT_VDEV |
  1801. WMI_STAT_PEER;
  1802. ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
  1803. ar->wmi.mgmt_max_num_pending_tx = TARGET_TLV_MGMT_NUM_MSDU_DESC;
  1804. break;
  1805. case ATH10K_FW_WMI_OP_VERSION_10_4:
  1806. ar->max_num_peers = TARGET_10_4_NUM_PEERS;
  1807. ar->max_num_stations = TARGET_10_4_NUM_STATIONS;
  1808. ar->num_active_peers = TARGET_10_4_ACTIVE_PEERS;
  1809. ar->max_num_vdevs = TARGET_10_4_NUM_VDEVS;
  1810. ar->num_tids = TARGET_10_4_TGT_NUM_TIDS;
  1811. ar->fw_stats_req_mask = WMI_10_4_STAT_PEER |
  1812. WMI_10_4_STAT_PEER_EXTD |
  1813. WMI_10_4_STAT_VDEV_EXTD;
  1814. ar->max_spatial_stream = ar->hw_params.max_spatial_stream;
  1815. ar->max_num_tdls_vdevs = TARGET_10_4_NUM_TDLS_VDEVS;
  1816. if (test_bit(ATH10K_FW_FEATURE_PEER_FLOW_CONTROL,
  1817. fw_file->fw_features))
  1818. ar->htt.max_num_pending_tx = TARGET_10_4_NUM_MSDU_DESC_PFC;
  1819. else
  1820. ar->htt.max_num_pending_tx = TARGET_10_4_NUM_MSDU_DESC;
  1821. break;
  1822. case ATH10K_FW_WMI_OP_VERSION_UNSET:
  1823. case ATH10K_FW_WMI_OP_VERSION_MAX:
  1824. WARN_ON(1);
  1825. return -EINVAL;
  1826. }
  1827. /* Backwards compatibility for firmwares without
  1828. * ATH10K_FW_IE_HTT_OP_VERSION.
  1829. */
  1830. if (fw_file->htt_op_version == ATH10K_FW_HTT_OP_VERSION_UNSET) {
  1831. switch (fw_file->wmi_op_version) {
  1832. case ATH10K_FW_WMI_OP_VERSION_MAIN:
  1833. fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_MAIN;
  1834. break;
  1835. case ATH10K_FW_WMI_OP_VERSION_10_1:
  1836. case ATH10K_FW_WMI_OP_VERSION_10_2:
  1837. case ATH10K_FW_WMI_OP_VERSION_10_2_4:
  1838. fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_10_1;
  1839. break;
  1840. case ATH10K_FW_WMI_OP_VERSION_TLV:
  1841. fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_TLV;
  1842. break;
  1843. case ATH10K_FW_WMI_OP_VERSION_10_4:
  1844. case ATH10K_FW_WMI_OP_VERSION_UNSET:
  1845. case ATH10K_FW_WMI_OP_VERSION_MAX:
  1846. ath10k_err(ar, "htt op version not found from fw meta data");
  1847. return -EINVAL;
  1848. }
  1849. }
  1850. return 0;
  1851. }
  1852. static int ath10k_core_reset_rx_filter(struct ath10k *ar)
  1853. {
  1854. int ret;
  1855. int vdev_id;
  1856. int vdev_type;
  1857. int vdev_subtype;
  1858. const u8 *vdev_addr;
  1859. vdev_id = 0;
  1860. vdev_type = WMI_VDEV_TYPE_STA;
  1861. vdev_subtype = ath10k_wmi_get_vdev_subtype(ar, WMI_VDEV_SUBTYPE_NONE);
  1862. vdev_addr = ar->mac_addr;
  1863. ret = ath10k_wmi_vdev_create(ar, vdev_id, vdev_type, vdev_subtype,
  1864. vdev_addr);
  1865. if (ret) {
  1866. ath10k_err(ar, "failed to create dummy vdev: %d\n", ret);
  1867. return ret;
  1868. }
  1869. ret = ath10k_wmi_vdev_delete(ar, vdev_id);
  1870. if (ret) {
  1871. ath10k_err(ar, "failed to delete dummy vdev: %d\n", ret);
  1872. return ret;
  1873. }
  1874. /* WMI and HTT may use separate HIF pipes and are not guaranteed to be
  1875. * serialized properly implicitly.
  1876. *
  1877. * Moreover (most) WMI commands have no explicit acknowledges. It is
  1878. * possible to infer it implicitly by poking firmware with echo
  1879. * command - getting a reply means all preceding comments have been
  1880. * (mostly) processed.
  1881. *
  1882. * In case of vdev create/delete this is sufficient.
  1883. *
  1884. * Without this it's possible to end up with a race when HTT Rx ring is
  1885. * started before vdev create/delete hack is complete allowing a short
  1886. * window of opportunity to receive (and Tx ACK) a bunch of frames.
  1887. */
  1888. ret = ath10k_wmi_barrier(ar);
  1889. if (ret) {
  1890. ath10k_err(ar, "failed to ping firmware: %d\n", ret);
  1891. return ret;
  1892. }
  1893. return 0;
  1894. }
  1895. int ath10k_core_start(struct ath10k *ar, enum ath10k_firmware_mode mode,
  1896. const struct ath10k_fw_components *fw)
  1897. {
  1898. int status;
  1899. u32 val;
  1900. lockdep_assert_held(&ar->conf_mutex);
  1901. clear_bit(ATH10K_FLAG_CRASH_FLUSH, &ar->dev_flags);
  1902. ar->running_fw = fw;
  1903. if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
  1904. ar->running_fw->fw_file.fw_features)) {
  1905. ath10k_bmi_start(ar);
  1906. if (ath10k_init_configure_target(ar)) {
  1907. status = -EINVAL;
  1908. goto err;
  1909. }
  1910. status = ath10k_download_cal_data(ar);
  1911. if (status)
  1912. goto err;
  1913. /* Some of of qca988x solutions are having global reset issue
  1914. * during target initialization. Bypassing PLL setting before
  1915. * downloading firmware and letting the SoC run on REF_CLK is
  1916. * fixing the problem. Corresponding firmware change is also
  1917. * needed to set the clock source once the target is
  1918. * initialized.
  1919. */
  1920. if (test_bit(ATH10K_FW_FEATURE_SUPPORTS_SKIP_CLOCK_INIT,
  1921. ar->running_fw->fw_file.fw_features)) {
  1922. status = ath10k_bmi_write32(ar, hi_skip_clock_init, 1);
  1923. if (status) {
  1924. ath10k_err(ar, "could not write to skip_clock_init: %d\n",
  1925. status);
  1926. goto err;
  1927. }
  1928. }
  1929. status = ath10k_download_fw(ar);
  1930. if (status)
  1931. goto err;
  1932. status = ath10k_init_uart(ar);
  1933. if (status)
  1934. goto err;
  1935. if (ar->hif.bus == ATH10K_BUS_SDIO)
  1936. ath10k_init_sdio(ar);
  1937. }
  1938. ar->htc.htc_ops.target_send_suspend_complete =
  1939. ath10k_send_suspend_complete;
  1940. status = ath10k_htc_init(ar);
  1941. if (status) {
  1942. ath10k_err(ar, "could not init HTC (%d)\n", status);
  1943. goto err;
  1944. }
  1945. if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
  1946. ar->running_fw->fw_file.fw_features)) {
  1947. status = ath10k_bmi_done(ar);
  1948. if (status)
  1949. goto err;
  1950. }
  1951. status = ath10k_wmi_attach(ar);
  1952. if (status) {
  1953. ath10k_err(ar, "WMI attach failed: %d\n", status);
  1954. goto err;
  1955. }
  1956. status = ath10k_htt_init(ar);
  1957. if (status) {
  1958. ath10k_err(ar, "failed to init htt: %d\n", status);
  1959. goto err_wmi_detach;
  1960. }
  1961. status = ath10k_htt_tx_start(&ar->htt);
  1962. if (status) {
  1963. ath10k_err(ar, "failed to alloc htt tx: %d\n", status);
  1964. goto err_wmi_detach;
  1965. }
  1966. /* If firmware indicates Full Rx Reorder support it must be used in a
  1967. * slightly different manner. Let HTT code know.
  1968. */
  1969. ar->htt.rx_ring.in_ord_rx = !!(test_bit(WMI_SERVICE_RX_FULL_REORDER,
  1970. ar->wmi.svc_map));
  1971. status = ath10k_htt_rx_alloc(&ar->htt);
  1972. if (status) {
  1973. ath10k_err(ar, "failed to alloc htt rx: %d\n", status);
  1974. goto err_htt_tx_detach;
  1975. }
  1976. status = ath10k_hif_start(ar);
  1977. if (status) {
  1978. ath10k_err(ar, "could not start HIF: %d\n", status);
  1979. goto err_htt_rx_detach;
  1980. }
  1981. status = ath10k_htc_wait_target(&ar->htc);
  1982. if (status) {
  1983. ath10k_err(ar, "failed to connect to HTC: %d\n", status);
  1984. goto err_hif_stop;
  1985. }
  1986. if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
  1987. status = ath10k_htt_connect(&ar->htt);
  1988. if (status) {
  1989. ath10k_err(ar, "failed to connect htt (%d)\n", status);
  1990. goto err_hif_stop;
  1991. }
  1992. }
  1993. status = ath10k_wmi_connect(ar);
  1994. if (status) {
  1995. ath10k_err(ar, "could not connect wmi: %d\n", status);
  1996. goto err_hif_stop;
  1997. }
  1998. status = ath10k_htc_start(&ar->htc);
  1999. if (status) {
  2000. ath10k_err(ar, "failed to start htc: %d\n", status);
  2001. goto err_hif_stop;
  2002. }
  2003. if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
  2004. status = ath10k_wmi_wait_for_service_ready(ar);
  2005. if (status) {
  2006. ath10k_warn(ar, "wmi service ready event not received");
  2007. goto err_hif_stop;
  2008. }
  2009. }
  2010. ath10k_dbg(ar, ATH10K_DBG_BOOT, "firmware %s booted\n",
  2011. ar->hw->wiphy->fw_version);
  2012. if (test_bit(WMI_SERVICE_EXT_RES_CFG_SUPPORT, ar->wmi.svc_map) &&
  2013. mode == ATH10K_FIRMWARE_MODE_NORMAL) {
  2014. val = 0;
  2015. if (ath10k_peer_stats_enabled(ar))
  2016. val = WMI_10_4_PEER_STATS;
  2017. /* Enable vdev stats by default */
  2018. val |= WMI_10_4_VDEV_STATS;
  2019. if (test_bit(WMI_SERVICE_BSS_CHANNEL_INFO_64, ar->wmi.svc_map))
  2020. val |= WMI_10_4_BSS_CHANNEL_INFO_64;
  2021. /* 10.4 firmware supports BT-Coex without reloading firmware
  2022. * via pdev param. To support Bluetooth coexistence pdev param,
  2023. * WMI_COEX_GPIO_SUPPORT of extended resource config should be
  2024. * enabled always.
  2025. */
  2026. if (test_bit(WMI_SERVICE_COEX_GPIO, ar->wmi.svc_map) &&
  2027. test_bit(ATH10K_FW_FEATURE_BTCOEX_PARAM,
  2028. ar->running_fw->fw_file.fw_features))
  2029. val |= WMI_10_4_COEX_GPIO_SUPPORT;
  2030. if (test_bit(WMI_SERVICE_TDLS_EXPLICIT_MODE_ONLY,
  2031. ar->wmi.svc_map))
  2032. val |= WMI_10_4_TDLS_EXPLICIT_MODE_ONLY;
  2033. if (test_bit(WMI_SERVICE_TDLS_UAPSD_BUFFER_STA,
  2034. ar->wmi.svc_map))
  2035. val |= WMI_10_4_TDLS_UAPSD_BUFFER_STA;
  2036. status = ath10k_mac_ext_resource_config(ar, val);
  2037. if (status) {
  2038. ath10k_err(ar,
  2039. "failed to send ext resource cfg command : %d\n",
  2040. status);
  2041. goto err_hif_stop;
  2042. }
  2043. }
  2044. status = ath10k_wmi_cmd_init(ar);
  2045. if (status) {
  2046. ath10k_err(ar, "could not send WMI init command (%d)\n",
  2047. status);
  2048. goto err_hif_stop;
  2049. }
  2050. status = ath10k_wmi_wait_for_unified_ready(ar);
  2051. if (status) {
  2052. ath10k_err(ar, "wmi unified ready event not received\n");
  2053. goto err_hif_stop;
  2054. }
  2055. /* Some firmware revisions do not properly set up hardware rx filter
  2056. * registers.
  2057. *
  2058. * A known example from QCA9880 and 10.2.4 is that MAC_PCU_ADDR1_MASK
  2059. * is filled with 0s instead of 1s allowing HW to respond with ACKs to
  2060. * any frames that matches MAC_PCU_RX_FILTER which is also
  2061. * misconfigured to accept anything.
  2062. *
  2063. * The ADDR1 is programmed using internal firmware structure field and
  2064. * can't be (easily/sanely) reached from the driver explicitly. It is
  2065. * possible to implicitly make it correct by creating a dummy vdev and
  2066. * then deleting it.
  2067. */
  2068. if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
  2069. status = ath10k_core_reset_rx_filter(ar);
  2070. if (status) {
  2071. ath10k_err(ar,
  2072. "failed to reset rx filter: %d\n", status);
  2073. goto err_hif_stop;
  2074. }
  2075. }
  2076. status = ath10k_htt_rx_ring_refill(ar);
  2077. if (status) {
  2078. ath10k_err(ar, "failed to refill htt rx ring: %d\n", status);
  2079. goto err_hif_stop;
  2080. }
  2081. if (ar->max_num_vdevs >= 64)
  2082. ar->free_vdev_map = 0xFFFFFFFFFFFFFFFFLL;
  2083. else
  2084. ar->free_vdev_map = (1LL << ar->max_num_vdevs) - 1;
  2085. INIT_LIST_HEAD(&ar->arvifs);
  2086. /* we don't care about HTT in UTF mode */
  2087. if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
  2088. status = ath10k_htt_setup(&ar->htt);
  2089. if (status) {
  2090. ath10k_err(ar, "failed to setup htt: %d\n", status);
  2091. goto err_hif_stop;
  2092. }
  2093. }
  2094. status = ath10k_debug_start(ar);
  2095. if (status)
  2096. goto err_hif_stop;
  2097. return 0;
  2098. err_hif_stop:
  2099. ath10k_hif_stop(ar);
  2100. err_htt_rx_detach:
  2101. ath10k_htt_rx_free(&ar->htt);
  2102. err_htt_tx_detach:
  2103. ath10k_htt_tx_free(&ar->htt);
  2104. err_wmi_detach:
  2105. ath10k_wmi_detach(ar);
  2106. err:
  2107. return status;
  2108. }
  2109. EXPORT_SYMBOL(ath10k_core_start);
  2110. int ath10k_wait_for_suspend(struct ath10k *ar, u32 suspend_opt)
  2111. {
  2112. int ret;
  2113. unsigned long time_left;
  2114. reinit_completion(&ar->target_suspend);
  2115. ret = ath10k_wmi_pdev_suspend_target(ar, suspend_opt);
  2116. if (ret) {
  2117. ath10k_warn(ar, "could not suspend target (%d)\n", ret);
  2118. return ret;
  2119. }
  2120. time_left = wait_for_completion_timeout(&ar->target_suspend, 1 * HZ);
  2121. if (!time_left) {
  2122. ath10k_warn(ar, "suspend timed out - target pause event never came\n");
  2123. return -ETIMEDOUT;
  2124. }
  2125. return 0;
  2126. }
  2127. void ath10k_core_stop(struct ath10k *ar)
  2128. {
  2129. lockdep_assert_held(&ar->conf_mutex);
  2130. ath10k_debug_stop(ar);
  2131. /* try to suspend target */
  2132. if (ar->state != ATH10K_STATE_RESTARTING &&
  2133. ar->state != ATH10K_STATE_UTF)
  2134. ath10k_wait_for_suspend(ar, WMI_PDEV_SUSPEND_AND_DISABLE_INTR);
  2135. ath10k_hif_stop(ar);
  2136. ath10k_htt_tx_stop(&ar->htt);
  2137. ath10k_htt_rx_free(&ar->htt);
  2138. ath10k_wmi_detach(ar);
  2139. }
  2140. EXPORT_SYMBOL(ath10k_core_stop);
  2141. /* mac80211 manages fw/hw initialization through start/stop hooks. However in
  2142. * order to know what hw capabilities should be advertised to mac80211 it is
  2143. * necessary to load the firmware (and tear it down immediately since start
  2144. * hook will try to init it again) before registering
  2145. */
  2146. static int ath10k_core_probe_fw(struct ath10k *ar)
  2147. {
  2148. struct bmi_target_info target_info;
  2149. int ret = 0;
  2150. ret = ath10k_hif_power_up(ar);
  2151. if (ret) {
  2152. ath10k_err(ar, "could not power on hif bus (%d)\n", ret);
  2153. return ret;
  2154. }
  2155. switch (ar->hif.bus) {
  2156. case ATH10K_BUS_SDIO:
  2157. memset(&target_info, 0, sizeof(target_info));
  2158. ret = ath10k_bmi_get_target_info_sdio(ar, &target_info);
  2159. if (ret) {
  2160. ath10k_err(ar, "could not get target info (%d)\n", ret);
  2161. goto err_power_down;
  2162. }
  2163. ar->target_version = target_info.version;
  2164. ar->hw->wiphy->hw_version = target_info.version;
  2165. break;
  2166. case ATH10K_BUS_PCI:
  2167. case ATH10K_BUS_AHB:
  2168. case ATH10K_BUS_USB:
  2169. memset(&target_info, 0, sizeof(target_info));
  2170. ret = ath10k_bmi_get_target_info(ar, &target_info);
  2171. if (ret) {
  2172. ath10k_err(ar, "could not get target info (%d)\n", ret);
  2173. goto err_power_down;
  2174. }
  2175. ar->target_version = target_info.version;
  2176. ar->hw->wiphy->hw_version = target_info.version;
  2177. break;
  2178. case ATH10K_BUS_SNOC:
  2179. memset(&target_info, 0, sizeof(target_info));
  2180. ret = ath10k_hif_get_target_info(ar, &target_info);
  2181. if (ret) {
  2182. ath10k_err(ar, "could not get target info (%d)\n", ret);
  2183. goto err_power_down;
  2184. }
  2185. ar->target_version = target_info.version;
  2186. ar->hw->wiphy->hw_version = target_info.version;
  2187. break;
  2188. default:
  2189. ath10k_err(ar, "incorrect hif bus type: %d\n", ar->hif.bus);
  2190. }
  2191. ret = ath10k_init_hw_params(ar);
  2192. if (ret) {
  2193. ath10k_err(ar, "could not get hw params (%d)\n", ret);
  2194. goto err_power_down;
  2195. }
  2196. ret = ath10k_core_fetch_firmware_files(ar);
  2197. if (ret) {
  2198. ath10k_err(ar, "could not fetch firmware files (%d)\n", ret);
  2199. goto err_power_down;
  2200. }
  2201. BUILD_BUG_ON(sizeof(ar->hw->wiphy->fw_version) !=
  2202. sizeof(ar->normal_mode_fw.fw_file.fw_version));
  2203. memcpy(ar->hw->wiphy->fw_version, ar->normal_mode_fw.fw_file.fw_version,
  2204. sizeof(ar->hw->wiphy->fw_version));
  2205. ath10k_debug_print_hwfw_info(ar);
  2206. if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
  2207. ar->normal_mode_fw.fw_file.fw_features)) {
  2208. ret = ath10k_core_pre_cal_download(ar);
  2209. if (ret) {
  2210. /* pre calibration data download is not necessary
  2211. * for all the chipsets. Ignore failures and continue.
  2212. */
  2213. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  2214. "could not load pre cal data: %d\n", ret);
  2215. }
  2216. ret = ath10k_core_get_board_id_from_otp(ar);
  2217. if (ret && ret != -EOPNOTSUPP) {
  2218. ath10k_err(ar, "failed to get board id from otp: %d\n",
  2219. ret);
  2220. goto err_free_firmware_files;
  2221. }
  2222. ret = ath10k_core_check_smbios(ar);
  2223. if (ret)
  2224. ath10k_dbg(ar, ATH10K_DBG_BOOT, "SMBIOS bdf variant name not set.\n");
  2225. ret = ath10k_core_check_dt(ar);
  2226. if (ret)
  2227. ath10k_dbg(ar, ATH10K_DBG_BOOT, "DT bdf variant name not set.\n");
  2228. ret = ath10k_core_fetch_board_file(ar);
  2229. if (ret) {
  2230. ath10k_err(ar, "failed to fetch board file: %d\n", ret);
  2231. goto err_free_firmware_files;
  2232. }
  2233. ath10k_debug_print_board_info(ar);
  2234. }
  2235. ret = ath10k_core_init_firmware_features(ar);
  2236. if (ret) {
  2237. ath10k_err(ar, "fatal problem with firmware features: %d\n",
  2238. ret);
  2239. goto err_free_firmware_files;
  2240. }
  2241. if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
  2242. ar->normal_mode_fw.fw_file.fw_features)) {
  2243. ret = ath10k_swap_code_seg_init(ar,
  2244. &ar->normal_mode_fw.fw_file);
  2245. if (ret) {
  2246. ath10k_err(ar, "failed to initialize code swap segment: %d\n",
  2247. ret);
  2248. goto err_free_firmware_files;
  2249. }
  2250. }
  2251. mutex_lock(&ar->conf_mutex);
  2252. ret = ath10k_core_start(ar, ATH10K_FIRMWARE_MODE_NORMAL,
  2253. &ar->normal_mode_fw);
  2254. if (ret) {
  2255. ath10k_err(ar, "could not init core (%d)\n", ret);
  2256. goto err_unlock;
  2257. }
  2258. ath10k_debug_print_boot_info(ar);
  2259. ath10k_core_stop(ar);
  2260. mutex_unlock(&ar->conf_mutex);
  2261. ath10k_hif_power_down(ar);
  2262. return 0;
  2263. err_unlock:
  2264. mutex_unlock(&ar->conf_mutex);
  2265. err_free_firmware_files:
  2266. ath10k_core_free_firmware_files(ar);
  2267. err_power_down:
  2268. ath10k_hif_power_down(ar);
  2269. return ret;
  2270. }
  2271. static void ath10k_core_register_work(struct work_struct *work)
  2272. {
  2273. struct ath10k *ar = container_of(work, struct ath10k, register_work);
  2274. int status;
  2275. /* peer stats are enabled by default */
  2276. set_bit(ATH10K_FLAG_PEER_STATS, &ar->dev_flags);
  2277. status = ath10k_core_probe_fw(ar);
  2278. if (status) {
  2279. ath10k_err(ar, "could not probe fw (%d)\n", status);
  2280. goto err;
  2281. }
  2282. status = ath10k_mac_register(ar);
  2283. if (status) {
  2284. ath10k_err(ar, "could not register to mac80211 (%d)\n", status);
  2285. goto err_release_fw;
  2286. }
  2287. status = ath10k_coredump_register(ar);
  2288. if (status) {
  2289. ath10k_err(ar, "unable to register coredump\n");
  2290. goto err_unregister_mac;
  2291. }
  2292. status = ath10k_debug_register(ar);
  2293. if (status) {
  2294. ath10k_err(ar, "unable to initialize debugfs\n");
  2295. goto err_unregister_coredump;
  2296. }
  2297. status = ath10k_spectral_create(ar);
  2298. if (status) {
  2299. ath10k_err(ar, "failed to initialize spectral\n");
  2300. goto err_debug_destroy;
  2301. }
  2302. status = ath10k_thermal_register(ar);
  2303. if (status) {
  2304. ath10k_err(ar, "could not register thermal device: %d\n",
  2305. status);
  2306. goto err_spectral_destroy;
  2307. }
  2308. set_bit(ATH10K_FLAG_CORE_REGISTERED, &ar->dev_flags);
  2309. return;
  2310. err_spectral_destroy:
  2311. ath10k_spectral_destroy(ar);
  2312. err_debug_destroy:
  2313. ath10k_debug_destroy(ar);
  2314. err_unregister_coredump:
  2315. ath10k_coredump_unregister(ar);
  2316. err_unregister_mac:
  2317. ath10k_mac_unregister(ar);
  2318. err_release_fw:
  2319. ath10k_core_free_firmware_files(ar);
  2320. err:
  2321. /* TODO: It's probably a good idea to release device from the driver
  2322. * but calling device_release_driver() here will cause a deadlock.
  2323. */
  2324. return;
  2325. }
  2326. int ath10k_core_register(struct ath10k *ar, u32 chip_id)
  2327. {
  2328. ar->chip_id = chip_id;
  2329. queue_work(ar->workqueue, &ar->register_work);
  2330. return 0;
  2331. }
  2332. EXPORT_SYMBOL(ath10k_core_register);
  2333. void ath10k_core_unregister(struct ath10k *ar)
  2334. {
  2335. cancel_work_sync(&ar->register_work);
  2336. if (!test_bit(ATH10K_FLAG_CORE_REGISTERED, &ar->dev_flags))
  2337. return;
  2338. ath10k_thermal_unregister(ar);
  2339. /* Stop spectral before unregistering from mac80211 to remove the
  2340. * relayfs debugfs file cleanly. Otherwise the parent debugfs tree
  2341. * would be already be free'd recursively, leading to a double free.
  2342. */
  2343. ath10k_spectral_destroy(ar);
  2344. /* We must unregister from mac80211 before we stop HTC and HIF.
  2345. * Otherwise we will fail to submit commands to FW and mac80211 will be
  2346. * unhappy about callback failures.
  2347. */
  2348. ath10k_mac_unregister(ar);
  2349. ath10k_testmode_destroy(ar);
  2350. ath10k_core_free_firmware_files(ar);
  2351. ath10k_core_free_board_files(ar);
  2352. ath10k_debug_unregister(ar);
  2353. }
  2354. EXPORT_SYMBOL(ath10k_core_unregister);
  2355. struct ath10k *ath10k_core_create(size_t priv_size, struct device *dev,
  2356. enum ath10k_bus bus,
  2357. enum ath10k_hw_rev hw_rev,
  2358. const struct ath10k_hif_ops *hif_ops)
  2359. {
  2360. struct ath10k *ar;
  2361. int ret;
  2362. ar = ath10k_mac_create(priv_size);
  2363. if (!ar)
  2364. return NULL;
  2365. ar->ath_common.priv = ar;
  2366. ar->ath_common.hw = ar->hw;
  2367. ar->dev = dev;
  2368. ar->hw_rev = hw_rev;
  2369. ar->hif.ops = hif_ops;
  2370. ar->hif.bus = bus;
  2371. switch (hw_rev) {
  2372. case ATH10K_HW_QCA988X:
  2373. case ATH10K_HW_QCA9887:
  2374. ar->regs = &qca988x_regs;
  2375. ar->hw_ce_regs = &qcax_ce_regs;
  2376. ar->hw_values = &qca988x_values;
  2377. break;
  2378. case ATH10K_HW_QCA6174:
  2379. case ATH10K_HW_QCA9377:
  2380. ar->regs = &qca6174_regs;
  2381. ar->hw_ce_regs = &qcax_ce_regs;
  2382. ar->hw_values = &qca6174_values;
  2383. break;
  2384. case ATH10K_HW_QCA99X0:
  2385. case ATH10K_HW_QCA9984:
  2386. ar->regs = &qca99x0_regs;
  2387. ar->hw_ce_regs = &qcax_ce_regs;
  2388. ar->hw_values = &qca99x0_values;
  2389. break;
  2390. case ATH10K_HW_QCA9888:
  2391. ar->regs = &qca99x0_regs;
  2392. ar->hw_ce_regs = &qcax_ce_regs;
  2393. ar->hw_values = &qca9888_values;
  2394. break;
  2395. case ATH10K_HW_QCA4019:
  2396. ar->regs = &qca4019_regs;
  2397. ar->hw_ce_regs = &qcax_ce_regs;
  2398. ar->hw_values = &qca4019_values;
  2399. break;
  2400. case ATH10K_HW_WCN3990:
  2401. ar->regs = &wcn3990_regs;
  2402. ar->hw_ce_regs = &wcn3990_ce_regs;
  2403. ar->hw_values = &wcn3990_values;
  2404. break;
  2405. default:
  2406. ath10k_err(ar, "unsupported core hardware revision %d\n",
  2407. hw_rev);
  2408. ret = -ENOTSUPP;
  2409. goto err_free_mac;
  2410. }
  2411. init_completion(&ar->scan.started);
  2412. init_completion(&ar->scan.completed);
  2413. init_completion(&ar->scan.on_channel);
  2414. init_completion(&ar->target_suspend);
  2415. init_completion(&ar->wow.wakeup_completed);
  2416. init_completion(&ar->install_key_done);
  2417. init_completion(&ar->vdev_setup_done);
  2418. init_completion(&ar->thermal.wmi_sync);
  2419. init_completion(&ar->bss_survey_done);
  2420. INIT_DELAYED_WORK(&ar->scan.timeout, ath10k_scan_timeout_work);
  2421. ar->workqueue = create_singlethread_workqueue("ath10k_wq");
  2422. if (!ar->workqueue)
  2423. goto err_free_mac;
  2424. ar->workqueue_aux = create_singlethread_workqueue("ath10k_aux_wq");
  2425. if (!ar->workqueue_aux)
  2426. goto err_free_wq;
  2427. mutex_init(&ar->conf_mutex);
  2428. spin_lock_init(&ar->data_lock);
  2429. spin_lock_init(&ar->txqs_lock);
  2430. INIT_LIST_HEAD(&ar->txqs);
  2431. INIT_LIST_HEAD(&ar->peers);
  2432. init_waitqueue_head(&ar->peer_mapping_wq);
  2433. init_waitqueue_head(&ar->htt.empty_tx_wq);
  2434. init_waitqueue_head(&ar->wmi.tx_credits_wq);
  2435. init_completion(&ar->offchan_tx_completed);
  2436. INIT_WORK(&ar->offchan_tx_work, ath10k_offchan_tx_work);
  2437. skb_queue_head_init(&ar->offchan_tx_queue);
  2438. INIT_WORK(&ar->wmi_mgmt_tx_work, ath10k_mgmt_over_wmi_tx_work);
  2439. skb_queue_head_init(&ar->wmi_mgmt_tx_queue);
  2440. INIT_WORK(&ar->register_work, ath10k_core_register_work);
  2441. INIT_WORK(&ar->restart_work, ath10k_core_restart);
  2442. INIT_WORK(&ar->set_coverage_class_work,
  2443. ath10k_core_set_coverage_class_work);
  2444. init_dummy_netdev(&ar->napi_dev);
  2445. ret = ath10k_coredump_create(ar);
  2446. if (ret)
  2447. goto err_free_aux_wq;
  2448. ret = ath10k_debug_create(ar);
  2449. if (ret)
  2450. goto err_free_coredump;
  2451. return ar;
  2452. err_free_coredump:
  2453. ath10k_coredump_destroy(ar);
  2454. err_free_aux_wq:
  2455. destroy_workqueue(ar->workqueue_aux);
  2456. err_free_wq:
  2457. destroy_workqueue(ar->workqueue);
  2458. err_free_mac:
  2459. ath10k_mac_destroy(ar);
  2460. return NULL;
  2461. }
  2462. EXPORT_SYMBOL(ath10k_core_create);
  2463. void ath10k_core_destroy(struct ath10k *ar)
  2464. {
  2465. flush_workqueue(ar->workqueue);
  2466. destroy_workqueue(ar->workqueue);
  2467. flush_workqueue(ar->workqueue_aux);
  2468. destroy_workqueue(ar->workqueue_aux);
  2469. ath10k_debug_destroy(ar);
  2470. ath10k_coredump_destroy(ar);
  2471. ath10k_htt_tx_destroy(&ar->htt);
  2472. ath10k_wmi_free_host_mem(ar);
  2473. ath10k_mac_destroy(ar);
  2474. }
  2475. EXPORT_SYMBOL(ath10k_core_destroy);
  2476. MODULE_AUTHOR("Qualcomm Atheros");
  2477. MODULE_DESCRIPTION("Core module for Qualcomm Atheros 802.11ac wireless LAN cards.");
  2478. MODULE_LICENSE("Dual BSD/GPL");