vmxnet3_drv.c 100 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2016, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: pv-drivers@vmware.com
  24. *
  25. */
  26. #include <linux/module.h>
  27. #include <net/ip6_checksum.h>
  28. #include "vmxnet3_int.h"
  29. char vmxnet3_driver_name[] = "vmxnet3";
  30. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  31. /*
  32. * PCI Device ID Table
  33. * Last entry must be all 0s
  34. */
  35. static const struct pci_device_id vmxnet3_pciid_table[] = {
  36. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  37. {0}
  38. };
  39. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  40. static int enable_mq = 1;
  41. static void
  42. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
  43. /*
  44. * Enable/Disable the given intr
  45. */
  46. static void
  47. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  48. {
  49. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  50. }
  51. static void
  52. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  53. {
  54. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  55. }
  56. /*
  57. * Enable/Disable all intrs used by the device
  58. */
  59. static void
  60. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  61. {
  62. int i;
  63. for (i = 0; i < adapter->intr.num_intrs; i++)
  64. vmxnet3_enable_intr(adapter, i);
  65. adapter->shared->devRead.intrConf.intrCtrl &=
  66. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  67. }
  68. static void
  69. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  70. {
  71. int i;
  72. adapter->shared->devRead.intrConf.intrCtrl |=
  73. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  74. for (i = 0; i < adapter->intr.num_intrs; i++)
  75. vmxnet3_disable_intr(adapter, i);
  76. }
  77. static void
  78. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  79. {
  80. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  81. }
  82. static bool
  83. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  84. {
  85. return tq->stopped;
  86. }
  87. static void
  88. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  89. {
  90. tq->stopped = false;
  91. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  92. }
  93. static void
  94. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  95. {
  96. tq->stopped = false;
  97. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  98. }
  99. static void
  100. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  101. {
  102. tq->stopped = true;
  103. tq->num_stop++;
  104. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  105. }
  106. /*
  107. * Check the link state. This may start or stop the tx queue.
  108. */
  109. static void
  110. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  111. {
  112. u32 ret;
  113. int i;
  114. unsigned long flags;
  115. spin_lock_irqsave(&adapter->cmd_lock, flags);
  116. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  117. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  118. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  119. adapter->link_speed = ret >> 16;
  120. if (ret & 1) { /* Link is up. */
  121. netdev_info(adapter->netdev, "NIC Link is Up %d Mbps\n",
  122. adapter->link_speed);
  123. netif_carrier_on(adapter->netdev);
  124. if (affectTxQueue) {
  125. for (i = 0; i < adapter->num_tx_queues; i++)
  126. vmxnet3_tq_start(&adapter->tx_queue[i],
  127. adapter);
  128. }
  129. } else {
  130. netdev_info(adapter->netdev, "NIC Link is Down\n");
  131. netif_carrier_off(adapter->netdev);
  132. if (affectTxQueue) {
  133. for (i = 0; i < adapter->num_tx_queues; i++)
  134. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  135. }
  136. }
  137. }
  138. static void
  139. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  140. {
  141. int i;
  142. unsigned long flags;
  143. u32 events = le32_to_cpu(adapter->shared->ecr);
  144. if (!events)
  145. return;
  146. vmxnet3_ack_events(adapter, events);
  147. /* Check if link state has changed */
  148. if (events & VMXNET3_ECR_LINK)
  149. vmxnet3_check_link(adapter, true);
  150. /* Check if there is an error on xmit/recv queues */
  151. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  152. spin_lock_irqsave(&adapter->cmd_lock, flags);
  153. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  154. VMXNET3_CMD_GET_QUEUE_STATUS);
  155. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  156. for (i = 0; i < adapter->num_tx_queues; i++)
  157. if (adapter->tqd_start[i].status.stopped)
  158. dev_err(&adapter->netdev->dev,
  159. "%s: tq[%d] error 0x%x\n",
  160. adapter->netdev->name, i, le32_to_cpu(
  161. adapter->tqd_start[i].status.error));
  162. for (i = 0; i < adapter->num_rx_queues; i++)
  163. if (adapter->rqd_start[i].status.stopped)
  164. dev_err(&adapter->netdev->dev,
  165. "%s: rq[%d] error 0x%x\n",
  166. adapter->netdev->name, i,
  167. adapter->rqd_start[i].status.error);
  168. schedule_work(&adapter->work);
  169. }
  170. }
  171. #ifdef __BIG_ENDIAN_BITFIELD
  172. /*
  173. * The device expects the bitfields in shared structures to be written in
  174. * little endian. When CPU is big endian, the following routines are used to
  175. * correctly read and write into ABI.
  176. * The general technique used here is : double word bitfields are defined in
  177. * opposite order for big endian architecture. Then before reading them in
  178. * driver the complete double word is translated using le32_to_cpu. Similarly
  179. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  180. * double words into required format.
  181. * In order to avoid touching bits in shared structure more than once, temporary
  182. * descriptors are used. These are passed as srcDesc to following functions.
  183. */
  184. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  185. struct Vmxnet3_RxDesc *dstDesc)
  186. {
  187. u32 *src = (u32 *)srcDesc + 2;
  188. u32 *dst = (u32 *)dstDesc + 2;
  189. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  190. *dst = le32_to_cpu(*src);
  191. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  192. }
  193. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  194. struct Vmxnet3_TxDesc *dstDesc)
  195. {
  196. int i;
  197. u32 *src = (u32 *)(srcDesc + 1);
  198. u32 *dst = (u32 *)(dstDesc + 1);
  199. /* Working backwards so that the gen bit is set at the end. */
  200. for (i = 2; i > 0; i--) {
  201. src--;
  202. dst--;
  203. *dst = cpu_to_le32(*src);
  204. }
  205. }
  206. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  207. struct Vmxnet3_RxCompDesc *dstDesc)
  208. {
  209. int i = 0;
  210. u32 *src = (u32 *)srcDesc;
  211. u32 *dst = (u32 *)dstDesc;
  212. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  213. *dst = le32_to_cpu(*src);
  214. src++;
  215. dst++;
  216. }
  217. }
  218. /* Used to read bitfield values from double words. */
  219. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  220. {
  221. u32 temp = le32_to_cpu(*bitfield);
  222. u32 mask = ((1 << size) - 1) << pos;
  223. temp &= mask;
  224. temp >>= pos;
  225. return temp;
  226. }
  227. #endif /* __BIG_ENDIAN_BITFIELD */
  228. #ifdef __BIG_ENDIAN_BITFIELD
  229. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  230. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  231. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  232. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  233. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  234. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  235. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  236. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  237. VMXNET3_TCD_GEN_SIZE)
  238. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  239. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  240. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  241. (dstrcd) = (tmp); \
  242. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  243. } while (0)
  244. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  245. (dstrxd) = (tmp); \
  246. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  247. } while (0)
  248. #else
  249. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  250. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  251. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  252. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  253. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  254. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  255. #endif /* __BIG_ENDIAN_BITFIELD */
  256. static void
  257. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  258. struct pci_dev *pdev)
  259. {
  260. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  261. dma_unmap_single(&pdev->dev, tbi->dma_addr, tbi->len,
  262. PCI_DMA_TODEVICE);
  263. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  264. dma_unmap_page(&pdev->dev, tbi->dma_addr, tbi->len,
  265. PCI_DMA_TODEVICE);
  266. else
  267. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  268. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  269. }
  270. static int
  271. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  272. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  273. {
  274. struct sk_buff *skb;
  275. int entries = 0;
  276. /* no out of order completion */
  277. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  278. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  279. skb = tq->buf_info[eop_idx].skb;
  280. BUG_ON(skb == NULL);
  281. tq->buf_info[eop_idx].skb = NULL;
  282. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  283. while (tq->tx_ring.next2comp != eop_idx) {
  284. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  285. pdev);
  286. /* update next2comp w/o tx_lock. Since we are marking more,
  287. * instead of less, tx ring entries avail, the worst case is
  288. * that the tx routine incorrectly re-queues a pkt due to
  289. * insufficient tx ring entries.
  290. */
  291. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  292. entries++;
  293. }
  294. dev_kfree_skb_any(skb);
  295. return entries;
  296. }
  297. static int
  298. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  299. struct vmxnet3_adapter *adapter)
  300. {
  301. int completed = 0;
  302. union Vmxnet3_GenericDesc *gdesc;
  303. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  304. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  305. /* Prevent any &gdesc->tcd field from being (speculatively)
  306. * read before (&gdesc->tcd)->gen is read.
  307. */
  308. dma_rmb();
  309. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  310. &gdesc->tcd), tq, adapter->pdev,
  311. adapter);
  312. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  313. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  314. }
  315. if (completed) {
  316. spin_lock(&tq->tx_lock);
  317. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  318. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  319. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  320. netif_carrier_ok(adapter->netdev))) {
  321. vmxnet3_tq_wake(tq, adapter);
  322. }
  323. spin_unlock(&tq->tx_lock);
  324. }
  325. return completed;
  326. }
  327. static void
  328. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  329. struct vmxnet3_adapter *adapter)
  330. {
  331. int i;
  332. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  333. struct vmxnet3_tx_buf_info *tbi;
  334. tbi = tq->buf_info + tq->tx_ring.next2comp;
  335. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  336. if (tbi->skb) {
  337. dev_kfree_skb_any(tbi->skb);
  338. tbi->skb = NULL;
  339. }
  340. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  341. }
  342. /* sanity check, verify all buffers are indeed unmapped and freed */
  343. for (i = 0; i < tq->tx_ring.size; i++) {
  344. BUG_ON(tq->buf_info[i].skb != NULL ||
  345. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  346. }
  347. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  348. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  349. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  350. tq->comp_ring.next2proc = 0;
  351. }
  352. static void
  353. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  354. struct vmxnet3_adapter *adapter)
  355. {
  356. if (tq->tx_ring.base) {
  357. dma_free_coherent(&adapter->pdev->dev, tq->tx_ring.size *
  358. sizeof(struct Vmxnet3_TxDesc),
  359. tq->tx_ring.base, tq->tx_ring.basePA);
  360. tq->tx_ring.base = NULL;
  361. }
  362. if (tq->data_ring.base) {
  363. dma_free_coherent(&adapter->pdev->dev,
  364. tq->data_ring.size * tq->txdata_desc_size,
  365. tq->data_ring.base, tq->data_ring.basePA);
  366. tq->data_ring.base = NULL;
  367. }
  368. if (tq->comp_ring.base) {
  369. dma_free_coherent(&adapter->pdev->dev, tq->comp_ring.size *
  370. sizeof(struct Vmxnet3_TxCompDesc),
  371. tq->comp_ring.base, tq->comp_ring.basePA);
  372. tq->comp_ring.base = NULL;
  373. }
  374. if (tq->buf_info) {
  375. dma_free_coherent(&adapter->pdev->dev,
  376. tq->tx_ring.size * sizeof(tq->buf_info[0]),
  377. tq->buf_info, tq->buf_info_pa);
  378. tq->buf_info = NULL;
  379. }
  380. }
  381. /* Destroy all tx queues */
  382. void
  383. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  384. {
  385. int i;
  386. for (i = 0; i < adapter->num_tx_queues; i++)
  387. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  388. }
  389. static void
  390. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  391. struct vmxnet3_adapter *adapter)
  392. {
  393. int i;
  394. /* reset the tx ring contents to 0 and reset the tx ring states */
  395. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  396. sizeof(struct Vmxnet3_TxDesc));
  397. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  398. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  399. memset(tq->data_ring.base, 0,
  400. tq->data_ring.size * tq->txdata_desc_size);
  401. /* reset the tx comp ring contents to 0 and reset comp ring states */
  402. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  403. sizeof(struct Vmxnet3_TxCompDesc));
  404. tq->comp_ring.next2proc = 0;
  405. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  406. /* reset the bookkeeping data */
  407. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  408. for (i = 0; i < tq->tx_ring.size; i++)
  409. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  410. /* stats are not reset */
  411. }
  412. static int
  413. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  414. struct vmxnet3_adapter *adapter)
  415. {
  416. size_t sz;
  417. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  418. tq->comp_ring.base || tq->buf_info);
  419. tq->tx_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  420. tq->tx_ring.size * sizeof(struct Vmxnet3_TxDesc),
  421. &tq->tx_ring.basePA, GFP_KERNEL);
  422. if (!tq->tx_ring.base) {
  423. netdev_err(adapter->netdev, "failed to allocate tx ring\n");
  424. goto err;
  425. }
  426. tq->data_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  427. tq->data_ring.size * tq->txdata_desc_size,
  428. &tq->data_ring.basePA, GFP_KERNEL);
  429. if (!tq->data_ring.base) {
  430. netdev_err(adapter->netdev, "failed to allocate tx data ring\n");
  431. goto err;
  432. }
  433. tq->comp_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  434. tq->comp_ring.size * sizeof(struct Vmxnet3_TxCompDesc),
  435. &tq->comp_ring.basePA, GFP_KERNEL);
  436. if (!tq->comp_ring.base) {
  437. netdev_err(adapter->netdev, "failed to allocate tx comp ring\n");
  438. goto err;
  439. }
  440. sz = tq->tx_ring.size * sizeof(tq->buf_info[0]);
  441. tq->buf_info = dma_zalloc_coherent(&adapter->pdev->dev, sz,
  442. &tq->buf_info_pa, GFP_KERNEL);
  443. if (!tq->buf_info)
  444. goto err;
  445. return 0;
  446. err:
  447. vmxnet3_tq_destroy(tq, adapter);
  448. return -ENOMEM;
  449. }
  450. static void
  451. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  452. {
  453. int i;
  454. for (i = 0; i < adapter->num_tx_queues; i++)
  455. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  456. }
  457. /*
  458. * starting from ring->next2fill, allocate rx buffers for the given ring
  459. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  460. * are allocated or allocation fails
  461. */
  462. static int
  463. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  464. int num_to_alloc, struct vmxnet3_adapter *adapter)
  465. {
  466. int num_allocated = 0;
  467. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  468. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  469. u32 val;
  470. while (num_allocated <= num_to_alloc) {
  471. struct vmxnet3_rx_buf_info *rbi;
  472. union Vmxnet3_GenericDesc *gd;
  473. rbi = rbi_base + ring->next2fill;
  474. gd = ring->base + ring->next2fill;
  475. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  476. if (rbi->skb == NULL) {
  477. rbi->skb = __netdev_alloc_skb_ip_align(adapter->netdev,
  478. rbi->len,
  479. GFP_KERNEL);
  480. if (unlikely(rbi->skb == NULL)) {
  481. rq->stats.rx_buf_alloc_failure++;
  482. break;
  483. }
  484. rbi->dma_addr = dma_map_single(
  485. &adapter->pdev->dev,
  486. rbi->skb->data, rbi->len,
  487. PCI_DMA_FROMDEVICE);
  488. if (dma_mapping_error(&adapter->pdev->dev,
  489. rbi->dma_addr)) {
  490. dev_kfree_skb_any(rbi->skb);
  491. rq->stats.rx_buf_alloc_failure++;
  492. break;
  493. }
  494. } else {
  495. /* rx buffer skipped by the device */
  496. }
  497. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  498. } else {
  499. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  500. rbi->len != PAGE_SIZE);
  501. if (rbi->page == NULL) {
  502. rbi->page = alloc_page(GFP_ATOMIC);
  503. if (unlikely(rbi->page == NULL)) {
  504. rq->stats.rx_buf_alloc_failure++;
  505. break;
  506. }
  507. rbi->dma_addr = dma_map_page(
  508. &adapter->pdev->dev,
  509. rbi->page, 0, PAGE_SIZE,
  510. PCI_DMA_FROMDEVICE);
  511. if (dma_mapping_error(&adapter->pdev->dev,
  512. rbi->dma_addr)) {
  513. put_page(rbi->page);
  514. rq->stats.rx_buf_alloc_failure++;
  515. break;
  516. }
  517. } else {
  518. /* rx buffers skipped by the device */
  519. }
  520. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  521. }
  522. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  523. gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
  524. | val | rbi->len);
  525. /* Fill the last buffer but dont mark it ready, or else the
  526. * device will think that the queue is full */
  527. if (num_allocated == num_to_alloc)
  528. break;
  529. gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
  530. num_allocated++;
  531. vmxnet3_cmd_ring_adv_next2fill(ring);
  532. }
  533. netdev_dbg(adapter->netdev,
  534. "alloc_rx_buf: %d allocated, next2fill %u, next2comp %u\n",
  535. num_allocated, ring->next2fill, ring->next2comp);
  536. /* so that the device can distinguish a full ring and an empty ring */
  537. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  538. return num_allocated;
  539. }
  540. static void
  541. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  542. struct vmxnet3_rx_buf_info *rbi)
  543. {
  544. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  545. skb_shinfo(skb)->nr_frags;
  546. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  547. __skb_frag_set_page(frag, rbi->page);
  548. frag->page_offset = 0;
  549. skb_frag_size_set(frag, rcd->len);
  550. skb->data_len += rcd->len;
  551. skb->truesize += PAGE_SIZE;
  552. skb_shinfo(skb)->nr_frags++;
  553. }
  554. static int
  555. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  556. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  557. struct vmxnet3_adapter *adapter)
  558. {
  559. u32 dw2, len;
  560. unsigned long buf_offset;
  561. int i;
  562. union Vmxnet3_GenericDesc *gdesc;
  563. struct vmxnet3_tx_buf_info *tbi = NULL;
  564. BUG_ON(ctx->copy_size > skb_headlen(skb));
  565. /* use the previous gen bit for the SOP desc */
  566. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  567. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  568. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  569. /* no need to map the buffer if headers are copied */
  570. if (ctx->copy_size) {
  571. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  572. tq->tx_ring.next2fill *
  573. tq->txdata_desc_size);
  574. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  575. ctx->sop_txd->dword[3] = 0;
  576. tbi = tq->buf_info + tq->tx_ring.next2fill;
  577. tbi->map_type = VMXNET3_MAP_NONE;
  578. netdev_dbg(adapter->netdev,
  579. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  580. tq->tx_ring.next2fill,
  581. le64_to_cpu(ctx->sop_txd->txd.addr),
  582. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  583. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  584. /* use the right gen for non-SOP desc */
  585. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  586. }
  587. /* linear part can use multiple tx desc if it's big */
  588. len = skb_headlen(skb) - ctx->copy_size;
  589. buf_offset = ctx->copy_size;
  590. while (len) {
  591. u32 buf_size;
  592. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  593. buf_size = len;
  594. dw2 |= len;
  595. } else {
  596. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  597. /* spec says that for TxDesc.len, 0 == 2^14 */
  598. }
  599. tbi = tq->buf_info + tq->tx_ring.next2fill;
  600. tbi->map_type = VMXNET3_MAP_SINGLE;
  601. tbi->dma_addr = dma_map_single(&adapter->pdev->dev,
  602. skb->data + buf_offset, buf_size,
  603. PCI_DMA_TODEVICE);
  604. if (dma_mapping_error(&adapter->pdev->dev, tbi->dma_addr))
  605. return -EFAULT;
  606. tbi->len = buf_size;
  607. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  608. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  609. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  610. gdesc->dword[2] = cpu_to_le32(dw2);
  611. gdesc->dword[3] = 0;
  612. netdev_dbg(adapter->netdev,
  613. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  614. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  615. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  616. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  617. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  618. len -= buf_size;
  619. buf_offset += buf_size;
  620. }
  621. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  622. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  623. u32 buf_size;
  624. buf_offset = 0;
  625. len = skb_frag_size(frag);
  626. while (len) {
  627. tbi = tq->buf_info + tq->tx_ring.next2fill;
  628. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  629. buf_size = len;
  630. dw2 |= len;
  631. } else {
  632. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  633. /* spec says that for TxDesc.len, 0 == 2^14 */
  634. }
  635. tbi->map_type = VMXNET3_MAP_PAGE;
  636. tbi->dma_addr = skb_frag_dma_map(&adapter->pdev->dev, frag,
  637. buf_offset, buf_size,
  638. DMA_TO_DEVICE);
  639. if (dma_mapping_error(&adapter->pdev->dev, tbi->dma_addr))
  640. return -EFAULT;
  641. tbi->len = buf_size;
  642. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  643. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  644. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  645. gdesc->dword[2] = cpu_to_le32(dw2);
  646. gdesc->dword[3] = 0;
  647. netdev_dbg(adapter->netdev,
  648. "txd[%u]: 0x%llx %u %u\n",
  649. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  650. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  651. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  652. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  653. len -= buf_size;
  654. buf_offset += buf_size;
  655. }
  656. }
  657. ctx->eop_txd = gdesc;
  658. /* set the last buf_info for the pkt */
  659. tbi->skb = skb;
  660. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  661. return 0;
  662. }
  663. /* Init all tx queues */
  664. static void
  665. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  666. {
  667. int i;
  668. for (i = 0; i < adapter->num_tx_queues; i++)
  669. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  670. }
  671. /*
  672. * parse relevant protocol headers:
  673. * For a tso pkt, relevant headers are L2/3/4 including options
  674. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  675. * if it's a TCP/UDP pkt
  676. *
  677. * Returns:
  678. * -1: error happens during parsing
  679. * 0: protocol headers parsed, but too big to be copied
  680. * 1: protocol headers parsed and copied
  681. *
  682. * Other effects:
  683. * 1. related *ctx fields are updated.
  684. * 2. ctx->copy_size is # of bytes copied
  685. * 3. the portion to be copied is guaranteed to be in the linear part
  686. *
  687. */
  688. static int
  689. vmxnet3_parse_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  690. struct vmxnet3_tx_ctx *ctx,
  691. struct vmxnet3_adapter *adapter)
  692. {
  693. u8 protocol = 0;
  694. if (ctx->mss) { /* TSO */
  695. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  696. ctx->l4_hdr_size = tcp_hdrlen(skb);
  697. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  698. } else {
  699. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  700. ctx->eth_ip_hdr_size = skb_checksum_start_offset(skb);
  701. if (ctx->ipv4) {
  702. const struct iphdr *iph = ip_hdr(skb);
  703. protocol = iph->protocol;
  704. } else if (ctx->ipv6) {
  705. const struct ipv6hdr *ipv6h = ipv6_hdr(skb);
  706. protocol = ipv6h->nexthdr;
  707. }
  708. switch (protocol) {
  709. case IPPROTO_TCP:
  710. ctx->l4_hdr_size = tcp_hdrlen(skb);
  711. break;
  712. case IPPROTO_UDP:
  713. ctx->l4_hdr_size = sizeof(struct udphdr);
  714. break;
  715. default:
  716. ctx->l4_hdr_size = 0;
  717. break;
  718. }
  719. ctx->copy_size = min(ctx->eth_ip_hdr_size +
  720. ctx->l4_hdr_size, skb->len);
  721. } else {
  722. ctx->eth_ip_hdr_size = 0;
  723. ctx->l4_hdr_size = 0;
  724. /* copy as much as allowed */
  725. ctx->copy_size = min_t(unsigned int,
  726. tq->txdata_desc_size,
  727. skb_headlen(skb));
  728. }
  729. if (skb->len <= VMXNET3_HDR_COPY_SIZE)
  730. ctx->copy_size = skb->len;
  731. /* make sure headers are accessible directly */
  732. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  733. goto err;
  734. }
  735. if (unlikely(ctx->copy_size > tq->txdata_desc_size)) {
  736. tq->stats.oversized_hdr++;
  737. ctx->copy_size = 0;
  738. return 0;
  739. }
  740. return 1;
  741. err:
  742. return -1;
  743. }
  744. /*
  745. * copy relevant protocol headers to the transmit ring:
  746. * For a tso pkt, relevant headers are L2/3/4 including options
  747. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  748. * if it's a TCP/UDP pkt
  749. *
  750. *
  751. * Note that this requires that vmxnet3_parse_hdr be called first to set the
  752. * appropriate bits in ctx first
  753. */
  754. static void
  755. vmxnet3_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  756. struct vmxnet3_tx_ctx *ctx,
  757. struct vmxnet3_adapter *adapter)
  758. {
  759. struct Vmxnet3_TxDataDesc *tdd;
  760. tdd = (struct Vmxnet3_TxDataDesc *)((u8 *)tq->data_ring.base +
  761. tq->tx_ring.next2fill *
  762. tq->txdata_desc_size);
  763. memcpy(tdd->data, skb->data, ctx->copy_size);
  764. netdev_dbg(adapter->netdev,
  765. "copy %u bytes to dataRing[%u]\n",
  766. ctx->copy_size, tq->tx_ring.next2fill);
  767. }
  768. static void
  769. vmxnet3_prepare_tso(struct sk_buff *skb,
  770. struct vmxnet3_tx_ctx *ctx)
  771. {
  772. struct tcphdr *tcph = tcp_hdr(skb);
  773. if (ctx->ipv4) {
  774. struct iphdr *iph = ip_hdr(skb);
  775. iph->check = 0;
  776. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  777. IPPROTO_TCP, 0);
  778. } else if (ctx->ipv6) {
  779. struct ipv6hdr *iph = ipv6_hdr(skb);
  780. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  781. IPPROTO_TCP, 0);
  782. }
  783. }
  784. static int txd_estimate(const struct sk_buff *skb)
  785. {
  786. int count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  787. int i;
  788. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  789. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  790. count += VMXNET3_TXD_NEEDED(skb_frag_size(frag));
  791. }
  792. return count;
  793. }
  794. /*
  795. * Transmits a pkt thru a given tq
  796. * Returns:
  797. * NETDEV_TX_OK: descriptors are setup successfully
  798. * NETDEV_TX_OK: error occurred, the pkt is dropped
  799. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  800. *
  801. * Side-effects:
  802. * 1. tx ring may be changed
  803. * 2. tq stats may be updated accordingly
  804. * 3. shared->txNumDeferred may be updated
  805. */
  806. static int
  807. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  808. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  809. {
  810. int ret;
  811. u32 count;
  812. int num_pkts;
  813. int tx_num_deferred;
  814. unsigned long flags;
  815. struct vmxnet3_tx_ctx ctx;
  816. union Vmxnet3_GenericDesc *gdesc;
  817. #ifdef __BIG_ENDIAN_BITFIELD
  818. /* Use temporary descriptor to avoid touching bits multiple times */
  819. union Vmxnet3_GenericDesc tempTxDesc;
  820. #endif
  821. count = txd_estimate(skb);
  822. ctx.ipv4 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IP));
  823. ctx.ipv6 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IPV6));
  824. ctx.mss = skb_shinfo(skb)->gso_size;
  825. if (ctx.mss) {
  826. if (skb_header_cloned(skb)) {
  827. if (unlikely(pskb_expand_head(skb, 0, 0,
  828. GFP_ATOMIC) != 0)) {
  829. tq->stats.drop_tso++;
  830. goto drop_pkt;
  831. }
  832. tq->stats.copy_skb_header++;
  833. }
  834. vmxnet3_prepare_tso(skb, &ctx);
  835. } else {
  836. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  837. /* non-tso pkts must not use more than
  838. * VMXNET3_MAX_TXD_PER_PKT entries
  839. */
  840. if (skb_linearize(skb) != 0) {
  841. tq->stats.drop_too_many_frags++;
  842. goto drop_pkt;
  843. }
  844. tq->stats.linearized++;
  845. /* recalculate the # of descriptors to use */
  846. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  847. }
  848. }
  849. ret = vmxnet3_parse_hdr(skb, tq, &ctx, adapter);
  850. if (ret >= 0) {
  851. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  852. /* hdrs parsed, check against other limits */
  853. if (ctx.mss) {
  854. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  855. VMXNET3_MAX_TX_BUF_SIZE)) {
  856. tq->stats.drop_oversized_hdr++;
  857. goto drop_pkt;
  858. }
  859. } else {
  860. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  861. if (unlikely(ctx.eth_ip_hdr_size +
  862. skb->csum_offset >
  863. VMXNET3_MAX_CSUM_OFFSET)) {
  864. tq->stats.drop_oversized_hdr++;
  865. goto drop_pkt;
  866. }
  867. }
  868. }
  869. } else {
  870. tq->stats.drop_hdr_inspect_err++;
  871. goto drop_pkt;
  872. }
  873. spin_lock_irqsave(&tq->tx_lock, flags);
  874. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  875. tq->stats.tx_ring_full++;
  876. netdev_dbg(adapter->netdev,
  877. "tx queue stopped on %s, next2comp %u"
  878. " next2fill %u\n", adapter->netdev->name,
  879. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  880. vmxnet3_tq_stop(tq, adapter);
  881. spin_unlock_irqrestore(&tq->tx_lock, flags);
  882. return NETDEV_TX_BUSY;
  883. }
  884. vmxnet3_copy_hdr(skb, tq, &ctx, adapter);
  885. /* fill tx descs related to addr & len */
  886. if (vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter))
  887. goto unlock_drop_pkt;
  888. /* setup the EOP desc */
  889. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  890. /* setup the SOP desc */
  891. #ifdef __BIG_ENDIAN_BITFIELD
  892. gdesc = &tempTxDesc;
  893. gdesc->dword[2] = ctx.sop_txd->dword[2];
  894. gdesc->dword[3] = ctx.sop_txd->dword[3];
  895. #else
  896. gdesc = ctx.sop_txd;
  897. #endif
  898. tx_num_deferred = le32_to_cpu(tq->shared->txNumDeferred);
  899. if (ctx.mss) {
  900. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  901. gdesc->txd.om = VMXNET3_OM_TSO;
  902. gdesc->txd.msscof = ctx.mss;
  903. num_pkts = (skb->len - gdesc->txd.hlen + ctx.mss - 1) / ctx.mss;
  904. } else {
  905. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  906. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  907. gdesc->txd.om = VMXNET3_OM_CSUM;
  908. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  909. skb->csum_offset;
  910. } else {
  911. gdesc->txd.om = 0;
  912. gdesc->txd.msscof = 0;
  913. }
  914. num_pkts = 1;
  915. }
  916. le32_add_cpu(&tq->shared->txNumDeferred, num_pkts);
  917. tx_num_deferred += num_pkts;
  918. if (skb_vlan_tag_present(skb)) {
  919. gdesc->txd.ti = 1;
  920. gdesc->txd.tci = skb_vlan_tag_get(skb);
  921. }
  922. /* Ensure that the write to (&gdesc->txd)->gen will be observed after
  923. * all other writes to &gdesc->txd.
  924. */
  925. dma_wmb();
  926. /* finally flips the GEN bit of the SOP desc. */
  927. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  928. VMXNET3_TXD_GEN);
  929. #ifdef __BIG_ENDIAN_BITFIELD
  930. /* Finished updating in bitfields of Tx Desc, so write them in original
  931. * place.
  932. */
  933. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  934. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  935. gdesc = ctx.sop_txd;
  936. #endif
  937. netdev_dbg(adapter->netdev,
  938. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  939. (u32)(ctx.sop_txd -
  940. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  941. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  942. spin_unlock_irqrestore(&tq->tx_lock, flags);
  943. if (tx_num_deferred >= le32_to_cpu(tq->shared->txThreshold)) {
  944. tq->shared->txNumDeferred = 0;
  945. VMXNET3_WRITE_BAR0_REG(adapter,
  946. VMXNET3_REG_TXPROD + tq->qid * 8,
  947. tq->tx_ring.next2fill);
  948. }
  949. return NETDEV_TX_OK;
  950. unlock_drop_pkt:
  951. spin_unlock_irqrestore(&tq->tx_lock, flags);
  952. drop_pkt:
  953. tq->stats.drop_total++;
  954. dev_kfree_skb_any(skb);
  955. return NETDEV_TX_OK;
  956. }
  957. static netdev_tx_t
  958. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  959. {
  960. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  961. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  962. return vmxnet3_tq_xmit(skb,
  963. &adapter->tx_queue[skb->queue_mapping],
  964. adapter, netdev);
  965. }
  966. static void
  967. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  968. struct sk_buff *skb,
  969. union Vmxnet3_GenericDesc *gdesc)
  970. {
  971. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  972. if (gdesc->rcd.v4 &&
  973. (le32_to_cpu(gdesc->dword[3]) &
  974. VMXNET3_RCD_CSUM_OK) == VMXNET3_RCD_CSUM_OK) {
  975. skb->ip_summed = CHECKSUM_UNNECESSARY;
  976. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  977. BUG_ON(gdesc->rcd.frg);
  978. } else if (gdesc->rcd.v6 && (le32_to_cpu(gdesc->dword[3]) &
  979. (1 << VMXNET3_RCD_TUC_SHIFT))) {
  980. skb->ip_summed = CHECKSUM_UNNECESSARY;
  981. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  982. BUG_ON(gdesc->rcd.frg);
  983. } else {
  984. if (gdesc->rcd.csum) {
  985. skb->csum = htons(gdesc->rcd.csum);
  986. skb->ip_summed = CHECKSUM_PARTIAL;
  987. } else {
  988. skb_checksum_none_assert(skb);
  989. }
  990. }
  991. } else {
  992. skb_checksum_none_assert(skb);
  993. }
  994. }
  995. static void
  996. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  997. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  998. {
  999. rq->stats.drop_err++;
  1000. if (!rcd->fcs)
  1001. rq->stats.drop_fcs++;
  1002. rq->stats.drop_total++;
  1003. /*
  1004. * We do not unmap and chain the rx buffer to the skb.
  1005. * We basically pretend this buffer is not used and will be recycled
  1006. * by vmxnet3_rq_alloc_rx_buf()
  1007. */
  1008. /*
  1009. * ctx->skb may be NULL if this is the first and the only one
  1010. * desc for the pkt
  1011. */
  1012. if (ctx->skb)
  1013. dev_kfree_skb_irq(ctx->skb);
  1014. ctx->skb = NULL;
  1015. }
  1016. static u32
  1017. vmxnet3_get_hdr_len(struct vmxnet3_adapter *adapter, struct sk_buff *skb,
  1018. union Vmxnet3_GenericDesc *gdesc)
  1019. {
  1020. u32 hlen, maplen;
  1021. union {
  1022. void *ptr;
  1023. struct ethhdr *eth;
  1024. struct vlan_ethhdr *veth;
  1025. struct iphdr *ipv4;
  1026. struct ipv6hdr *ipv6;
  1027. struct tcphdr *tcp;
  1028. } hdr;
  1029. BUG_ON(gdesc->rcd.tcp == 0);
  1030. maplen = skb_headlen(skb);
  1031. if (unlikely(sizeof(struct iphdr) + sizeof(struct tcphdr) > maplen))
  1032. return 0;
  1033. if (skb->protocol == cpu_to_be16(ETH_P_8021Q) ||
  1034. skb->protocol == cpu_to_be16(ETH_P_8021AD))
  1035. hlen = sizeof(struct vlan_ethhdr);
  1036. else
  1037. hlen = sizeof(struct ethhdr);
  1038. hdr.eth = eth_hdr(skb);
  1039. if (gdesc->rcd.v4) {
  1040. BUG_ON(hdr.eth->h_proto != htons(ETH_P_IP) &&
  1041. hdr.veth->h_vlan_encapsulated_proto != htons(ETH_P_IP));
  1042. hdr.ptr += hlen;
  1043. BUG_ON(hdr.ipv4->protocol != IPPROTO_TCP);
  1044. hlen = hdr.ipv4->ihl << 2;
  1045. hdr.ptr += hdr.ipv4->ihl << 2;
  1046. } else if (gdesc->rcd.v6) {
  1047. BUG_ON(hdr.eth->h_proto != htons(ETH_P_IPV6) &&
  1048. hdr.veth->h_vlan_encapsulated_proto != htons(ETH_P_IPV6));
  1049. hdr.ptr += hlen;
  1050. /* Use an estimated value, since we also need to handle
  1051. * TSO case.
  1052. */
  1053. if (hdr.ipv6->nexthdr != IPPROTO_TCP)
  1054. return sizeof(struct ipv6hdr) + sizeof(struct tcphdr);
  1055. hlen = sizeof(struct ipv6hdr);
  1056. hdr.ptr += sizeof(struct ipv6hdr);
  1057. } else {
  1058. /* Non-IP pkt, dont estimate header length */
  1059. return 0;
  1060. }
  1061. if (hlen + sizeof(struct tcphdr) > maplen)
  1062. return 0;
  1063. return (hlen + (hdr.tcp->doff << 2));
  1064. }
  1065. static int
  1066. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  1067. struct vmxnet3_adapter *adapter, int quota)
  1068. {
  1069. static const u32 rxprod_reg[2] = {
  1070. VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
  1071. };
  1072. u32 num_pkts = 0;
  1073. bool skip_page_frags = false;
  1074. struct Vmxnet3_RxCompDesc *rcd;
  1075. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  1076. u16 segCnt = 0, mss = 0;
  1077. #ifdef __BIG_ENDIAN_BITFIELD
  1078. struct Vmxnet3_RxDesc rxCmdDesc;
  1079. struct Vmxnet3_RxCompDesc rxComp;
  1080. #endif
  1081. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  1082. &rxComp);
  1083. while (rcd->gen == rq->comp_ring.gen) {
  1084. struct vmxnet3_rx_buf_info *rbi;
  1085. struct sk_buff *skb, *new_skb = NULL;
  1086. struct page *new_page = NULL;
  1087. dma_addr_t new_dma_addr;
  1088. int num_to_alloc;
  1089. struct Vmxnet3_RxDesc *rxd;
  1090. u32 idx, ring_idx;
  1091. struct vmxnet3_cmd_ring *ring = NULL;
  1092. if (num_pkts >= quota) {
  1093. /* we may stop even before we see the EOP desc of
  1094. * the current pkt
  1095. */
  1096. break;
  1097. }
  1098. /* Prevent any rcd field from being (speculatively) read before
  1099. * rcd->gen is read.
  1100. */
  1101. dma_rmb();
  1102. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2 &&
  1103. rcd->rqID != rq->dataRingQid);
  1104. idx = rcd->rxdIdx;
  1105. ring_idx = VMXNET3_GET_RING_IDX(adapter, rcd->rqID);
  1106. ring = rq->rx_ring + ring_idx;
  1107. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  1108. &rxCmdDesc);
  1109. rbi = rq->buf_info[ring_idx] + idx;
  1110. BUG_ON(rxd->addr != rbi->dma_addr ||
  1111. rxd->len != rbi->len);
  1112. if (unlikely(rcd->eop && rcd->err)) {
  1113. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  1114. goto rcd_done;
  1115. }
  1116. if (rcd->sop) { /* first buf of the pkt */
  1117. bool rxDataRingUsed;
  1118. u16 len;
  1119. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  1120. (rcd->rqID != rq->qid &&
  1121. rcd->rqID != rq->dataRingQid));
  1122. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  1123. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  1124. if (unlikely(rcd->len == 0)) {
  1125. /* Pretend the rx buffer is skipped. */
  1126. BUG_ON(!(rcd->sop && rcd->eop));
  1127. netdev_dbg(adapter->netdev,
  1128. "rxRing[%u][%u] 0 length\n",
  1129. ring_idx, idx);
  1130. goto rcd_done;
  1131. }
  1132. skip_page_frags = false;
  1133. ctx->skb = rbi->skb;
  1134. rxDataRingUsed =
  1135. VMXNET3_RX_DATA_RING(adapter, rcd->rqID);
  1136. len = rxDataRingUsed ? rcd->len : rbi->len;
  1137. new_skb = netdev_alloc_skb_ip_align(adapter->netdev,
  1138. len);
  1139. if (new_skb == NULL) {
  1140. /* Skb allocation failed, do not handover this
  1141. * skb to stack. Reuse it. Drop the existing pkt
  1142. */
  1143. rq->stats.rx_buf_alloc_failure++;
  1144. ctx->skb = NULL;
  1145. rq->stats.drop_total++;
  1146. skip_page_frags = true;
  1147. goto rcd_done;
  1148. }
  1149. if (rxDataRingUsed) {
  1150. size_t sz;
  1151. BUG_ON(rcd->len > rq->data_ring.desc_size);
  1152. ctx->skb = new_skb;
  1153. sz = rcd->rxdIdx * rq->data_ring.desc_size;
  1154. memcpy(new_skb->data,
  1155. &rq->data_ring.base[sz], rcd->len);
  1156. } else {
  1157. ctx->skb = rbi->skb;
  1158. new_dma_addr =
  1159. dma_map_single(&adapter->pdev->dev,
  1160. new_skb->data, rbi->len,
  1161. PCI_DMA_FROMDEVICE);
  1162. if (dma_mapping_error(&adapter->pdev->dev,
  1163. new_dma_addr)) {
  1164. dev_kfree_skb(new_skb);
  1165. /* Skb allocation failed, do not
  1166. * handover this skb to stack. Reuse
  1167. * it. Drop the existing pkt.
  1168. */
  1169. rq->stats.rx_buf_alloc_failure++;
  1170. ctx->skb = NULL;
  1171. rq->stats.drop_total++;
  1172. skip_page_frags = true;
  1173. goto rcd_done;
  1174. }
  1175. dma_unmap_single(&adapter->pdev->dev,
  1176. rbi->dma_addr,
  1177. rbi->len,
  1178. PCI_DMA_FROMDEVICE);
  1179. /* Immediate refill */
  1180. rbi->skb = new_skb;
  1181. rbi->dma_addr = new_dma_addr;
  1182. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1183. rxd->len = rbi->len;
  1184. }
  1185. #ifdef VMXNET3_RSS
  1186. if (rcd->rssType != VMXNET3_RCD_RSS_TYPE_NONE &&
  1187. (adapter->netdev->features & NETIF_F_RXHASH))
  1188. skb_set_hash(ctx->skb,
  1189. le32_to_cpu(rcd->rssHash),
  1190. PKT_HASH_TYPE_L3);
  1191. #endif
  1192. skb_put(ctx->skb, rcd->len);
  1193. if (VMXNET3_VERSION_GE_2(adapter) &&
  1194. rcd->type == VMXNET3_CDTYPE_RXCOMP_LRO) {
  1195. struct Vmxnet3_RxCompDescExt *rcdlro;
  1196. rcdlro = (struct Vmxnet3_RxCompDescExt *)rcd;
  1197. segCnt = rcdlro->segCnt;
  1198. WARN_ON_ONCE(segCnt == 0);
  1199. mss = rcdlro->mss;
  1200. if (unlikely(segCnt <= 1))
  1201. segCnt = 0;
  1202. } else {
  1203. segCnt = 0;
  1204. }
  1205. } else {
  1206. BUG_ON(ctx->skb == NULL && !skip_page_frags);
  1207. /* non SOP buffer must be type 1 in most cases */
  1208. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
  1209. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1210. /* If an sop buffer was dropped, skip all
  1211. * following non-sop fragments. They will be reused.
  1212. */
  1213. if (skip_page_frags)
  1214. goto rcd_done;
  1215. if (rcd->len) {
  1216. new_page = alloc_page(GFP_ATOMIC);
  1217. /* Replacement page frag could not be allocated.
  1218. * Reuse this page. Drop the pkt and free the
  1219. * skb which contained this page as a frag. Skip
  1220. * processing all the following non-sop frags.
  1221. */
  1222. if (unlikely(!new_page)) {
  1223. rq->stats.rx_buf_alloc_failure++;
  1224. dev_kfree_skb(ctx->skb);
  1225. ctx->skb = NULL;
  1226. skip_page_frags = true;
  1227. goto rcd_done;
  1228. }
  1229. new_dma_addr = dma_map_page(&adapter->pdev->dev,
  1230. new_page,
  1231. 0, PAGE_SIZE,
  1232. PCI_DMA_FROMDEVICE);
  1233. if (dma_mapping_error(&adapter->pdev->dev,
  1234. new_dma_addr)) {
  1235. put_page(new_page);
  1236. rq->stats.rx_buf_alloc_failure++;
  1237. dev_kfree_skb(ctx->skb);
  1238. ctx->skb = NULL;
  1239. skip_page_frags = true;
  1240. goto rcd_done;
  1241. }
  1242. dma_unmap_page(&adapter->pdev->dev,
  1243. rbi->dma_addr, rbi->len,
  1244. PCI_DMA_FROMDEVICE);
  1245. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1246. /* Immediate refill */
  1247. rbi->page = new_page;
  1248. rbi->dma_addr = new_dma_addr;
  1249. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1250. rxd->len = rbi->len;
  1251. }
  1252. }
  1253. skb = ctx->skb;
  1254. if (rcd->eop) {
  1255. u32 mtu = adapter->netdev->mtu;
  1256. skb->len += skb->data_len;
  1257. vmxnet3_rx_csum(adapter, skb,
  1258. (union Vmxnet3_GenericDesc *)rcd);
  1259. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1260. if (!rcd->tcp ||
  1261. !(adapter->netdev->features & NETIF_F_LRO))
  1262. goto not_lro;
  1263. if (segCnt != 0 && mss != 0) {
  1264. skb_shinfo(skb)->gso_type = rcd->v4 ?
  1265. SKB_GSO_TCPV4 : SKB_GSO_TCPV6;
  1266. skb_shinfo(skb)->gso_size = mss;
  1267. skb_shinfo(skb)->gso_segs = segCnt;
  1268. } else if (segCnt != 0 || skb->len > mtu) {
  1269. u32 hlen;
  1270. hlen = vmxnet3_get_hdr_len(adapter, skb,
  1271. (union Vmxnet3_GenericDesc *)rcd);
  1272. if (hlen == 0)
  1273. goto not_lro;
  1274. skb_shinfo(skb)->gso_type =
  1275. rcd->v4 ? SKB_GSO_TCPV4 : SKB_GSO_TCPV6;
  1276. if (segCnt != 0) {
  1277. skb_shinfo(skb)->gso_segs = segCnt;
  1278. skb_shinfo(skb)->gso_size =
  1279. DIV_ROUND_UP(skb->len -
  1280. hlen, segCnt);
  1281. } else {
  1282. skb_shinfo(skb)->gso_size = mtu - hlen;
  1283. }
  1284. }
  1285. not_lro:
  1286. if (unlikely(rcd->ts))
  1287. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rcd->tci);
  1288. if (adapter->netdev->features & NETIF_F_LRO)
  1289. netif_receive_skb(skb);
  1290. else
  1291. napi_gro_receive(&rq->napi, skb);
  1292. ctx->skb = NULL;
  1293. num_pkts++;
  1294. }
  1295. rcd_done:
  1296. /* device may have skipped some rx descs */
  1297. ring->next2comp = idx;
  1298. num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
  1299. ring = rq->rx_ring + ring_idx;
  1300. /* Ensure that the writes to rxd->gen bits will be observed
  1301. * after all other writes to rxd objects.
  1302. */
  1303. dma_wmb();
  1304. while (num_to_alloc) {
  1305. vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
  1306. &rxCmdDesc);
  1307. BUG_ON(!rxd->addr);
  1308. /* Recv desc is ready to be used by the device */
  1309. rxd->gen = ring->gen;
  1310. vmxnet3_cmd_ring_adv_next2fill(ring);
  1311. num_to_alloc--;
  1312. }
  1313. /* if needed, update the register */
  1314. if (unlikely(rq->shared->updateRxProd)) {
  1315. VMXNET3_WRITE_BAR0_REG(adapter,
  1316. rxprod_reg[ring_idx] + rq->qid * 8,
  1317. ring->next2fill);
  1318. }
  1319. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1320. vmxnet3_getRxComp(rcd,
  1321. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1322. }
  1323. return num_pkts;
  1324. }
  1325. static void
  1326. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1327. struct vmxnet3_adapter *adapter)
  1328. {
  1329. u32 i, ring_idx;
  1330. struct Vmxnet3_RxDesc *rxd;
  1331. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1332. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1333. #ifdef __BIG_ENDIAN_BITFIELD
  1334. struct Vmxnet3_RxDesc rxDesc;
  1335. #endif
  1336. vmxnet3_getRxDesc(rxd,
  1337. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1338. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1339. rq->buf_info[ring_idx][i].skb) {
  1340. dma_unmap_single(&adapter->pdev->dev, rxd->addr,
  1341. rxd->len, PCI_DMA_FROMDEVICE);
  1342. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1343. rq->buf_info[ring_idx][i].skb = NULL;
  1344. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1345. rq->buf_info[ring_idx][i].page) {
  1346. dma_unmap_page(&adapter->pdev->dev, rxd->addr,
  1347. rxd->len, PCI_DMA_FROMDEVICE);
  1348. put_page(rq->buf_info[ring_idx][i].page);
  1349. rq->buf_info[ring_idx][i].page = NULL;
  1350. }
  1351. }
  1352. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1353. rq->rx_ring[ring_idx].next2fill =
  1354. rq->rx_ring[ring_idx].next2comp = 0;
  1355. }
  1356. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1357. rq->comp_ring.next2proc = 0;
  1358. }
  1359. static void
  1360. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1361. {
  1362. int i;
  1363. for (i = 0; i < adapter->num_rx_queues; i++)
  1364. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1365. }
  1366. static void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1367. struct vmxnet3_adapter *adapter)
  1368. {
  1369. int i;
  1370. int j;
  1371. /* all rx buffers must have already been freed */
  1372. for (i = 0; i < 2; i++) {
  1373. if (rq->buf_info[i]) {
  1374. for (j = 0; j < rq->rx_ring[i].size; j++)
  1375. BUG_ON(rq->buf_info[i][j].page != NULL);
  1376. }
  1377. }
  1378. for (i = 0; i < 2; i++) {
  1379. if (rq->rx_ring[i].base) {
  1380. dma_free_coherent(&adapter->pdev->dev,
  1381. rq->rx_ring[i].size
  1382. * sizeof(struct Vmxnet3_RxDesc),
  1383. rq->rx_ring[i].base,
  1384. rq->rx_ring[i].basePA);
  1385. rq->rx_ring[i].base = NULL;
  1386. }
  1387. }
  1388. if (rq->data_ring.base) {
  1389. dma_free_coherent(&adapter->pdev->dev,
  1390. rq->rx_ring[0].size * rq->data_ring.desc_size,
  1391. rq->data_ring.base, rq->data_ring.basePA);
  1392. rq->data_ring.base = NULL;
  1393. }
  1394. if (rq->comp_ring.base) {
  1395. dma_free_coherent(&adapter->pdev->dev, rq->comp_ring.size
  1396. * sizeof(struct Vmxnet3_RxCompDesc),
  1397. rq->comp_ring.base, rq->comp_ring.basePA);
  1398. rq->comp_ring.base = NULL;
  1399. }
  1400. if (rq->buf_info[0]) {
  1401. size_t sz = sizeof(struct vmxnet3_rx_buf_info) *
  1402. (rq->rx_ring[0].size + rq->rx_ring[1].size);
  1403. dma_free_coherent(&adapter->pdev->dev, sz, rq->buf_info[0],
  1404. rq->buf_info_pa);
  1405. rq->buf_info[0] = rq->buf_info[1] = NULL;
  1406. }
  1407. }
  1408. static void
  1409. vmxnet3_rq_destroy_all_rxdataring(struct vmxnet3_adapter *adapter)
  1410. {
  1411. int i;
  1412. for (i = 0; i < adapter->num_rx_queues; i++) {
  1413. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1414. if (rq->data_ring.base) {
  1415. dma_free_coherent(&adapter->pdev->dev,
  1416. (rq->rx_ring[0].size *
  1417. rq->data_ring.desc_size),
  1418. rq->data_ring.base,
  1419. rq->data_ring.basePA);
  1420. rq->data_ring.base = NULL;
  1421. rq->data_ring.desc_size = 0;
  1422. }
  1423. }
  1424. }
  1425. static int
  1426. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1427. struct vmxnet3_adapter *adapter)
  1428. {
  1429. int i;
  1430. /* initialize buf_info */
  1431. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1432. /* 1st buf for a pkt is skbuff */
  1433. if (i % adapter->rx_buf_per_pkt == 0) {
  1434. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1435. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1436. } else { /* subsequent bufs for a pkt is frag */
  1437. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1438. rq->buf_info[0][i].len = PAGE_SIZE;
  1439. }
  1440. }
  1441. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1442. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1443. rq->buf_info[1][i].len = PAGE_SIZE;
  1444. }
  1445. /* reset internal state and allocate buffers for both rings */
  1446. for (i = 0; i < 2; i++) {
  1447. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1448. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1449. sizeof(struct Vmxnet3_RxDesc));
  1450. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1451. }
  1452. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1453. adapter) == 0) {
  1454. /* at least has 1 rx buffer for the 1st ring */
  1455. return -ENOMEM;
  1456. }
  1457. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1458. /* reset the comp ring */
  1459. rq->comp_ring.next2proc = 0;
  1460. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1461. sizeof(struct Vmxnet3_RxCompDesc));
  1462. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1463. /* reset rxctx */
  1464. rq->rx_ctx.skb = NULL;
  1465. /* stats are not reset */
  1466. return 0;
  1467. }
  1468. static int
  1469. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1470. {
  1471. int i, err = 0;
  1472. for (i = 0; i < adapter->num_rx_queues; i++) {
  1473. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1474. if (unlikely(err)) {
  1475. dev_err(&adapter->netdev->dev, "%s: failed to "
  1476. "initialize rx queue%i\n",
  1477. adapter->netdev->name, i);
  1478. break;
  1479. }
  1480. }
  1481. return err;
  1482. }
  1483. static int
  1484. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1485. {
  1486. int i;
  1487. size_t sz;
  1488. struct vmxnet3_rx_buf_info *bi;
  1489. for (i = 0; i < 2; i++) {
  1490. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1491. rq->rx_ring[i].base = dma_alloc_coherent(
  1492. &adapter->pdev->dev, sz,
  1493. &rq->rx_ring[i].basePA,
  1494. GFP_KERNEL);
  1495. if (!rq->rx_ring[i].base) {
  1496. netdev_err(adapter->netdev,
  1497. "failed to allocate rx ring %d\n", i);
  1498. goto err;
  1499. }
  1500. }
  1501. if ((adapter->rxdataring_enabled) && (rq->data_ring.desc_size != 0)) {
  1502. sz = rq->rx_ring[0].size * rq->data_ring.desc_size;
  1503. rq->data_ring.base =
  1504. dma_alloc_coherent(&adapter->pdev->dev, sz,
  1505. &rq->data_ring.basePA,
  1506. GFP_KERNEL);
  1507. if (!rq->data_ring.base) {
  1508. netdev_err(adapter->netdev,
  1509. "rx data ring will be disabled\n");
  1510. adapter->rxdataring_enabled = false;
  1511. }
  1512. } else {
  1513. rq->data_ring.base = NULL;
  1514. rq->data_ring.desc_size = 0;
  1515. }
  1516. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1517. rq->comp_ring.base = dma_alloc_coherent(&adapter->pdev->dev, sz,
  1518. &rq->comp_ring.basePA,
  1519. GFP_KERNEL);
  1520. if (!rq->comp_ring.base) {
  1521. netdev_err(adapter->netdev, "failed to allocate rx comp ring\n");
  1522. goto err;
  1523. }
  1524. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1525. rq->rx_ring[1].size);
  1526. bi = dma_zalloc_coherent(&adapter->pdev->dev, sz, &rq->buf_info_pa,
  1527. GFP_KERNEL);
  1528. if (!bi)
  1529. goto err;
  1530. rq->buf_info[0] = bi;
  1531. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1532. return 0;
  1533. err:
  1534. vmxnet3_rq_destroy(rq, adapter);
  1535. return -ENOMEM;
  1536. }
  1537. static int
  1538. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1539. {
  1540. int i, err = 0;
  1541. adapter->rxdataring_enabled = VMXNET3_VERSION_GE_3(adapter);
  1542. for (i = 0; i < adapter->num_rx_queues; i++) {
  1543. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1544. if (unlikely(err)) {
  1545. dev_err(&adapter->netdev->dev,
  1546. "%s: failed to create rx queue%i\n",
  1547. adapter->netdev->name, i);
  1548. goto err_out;
  1549. }
  1550. }
  1551. if (!adapter->rxdataring_enabled)
  1552. vmxnet3_rq_destroy_all_rxdataring(adapter);
  1553. return err;
  1554. err_out:
  1555. vmxnet3_rq_destroy_all(adapter);
  1556. return err;
  1557. }
  1558. /* Multiple queue aware polling function for tx and rx */
  1559. static int
  1560. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1561. {
  1562. int rcd_done = 0, i;
  1563. if (unlikely(adapter->shared->ecr))
  1564. vmxnet3_process_events(adapter);
  1565. for (i = 0; i < adapter->num_tx_queues; i++)
  1566. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1567. for (i = 0; i < adapter->num_rx_queues; i++)
  1568. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1569. adapter, budget);
  1570. return rcd_done;
  1571. }
  1572. static int
  1573. vmxnet3_poll(struct napi_struct *napi, int budget)
  1574. {
  1575. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1576. struct vmxnet3_rx_queue, napi);
  1577. int rxd_done;
  1578. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1579. if (rxd_done < budget) {
  1580. napi_complete_done(napi, rxd_done);
  1581. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1582. }
  1583. return rxd_done;
  1584. }
  1585. /*
  1586. * NAPI polling function for MSI-X mode with multiple Rx queues
  1587. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1588. */
  1589. static int
  1590. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1591. {
  1592. struct vmxnet3_rx_queue *rq = container_of(napi,
  1593. struct vmxnet3_rx_queue, napi);
  1594. struct vmxnet3_adapter *adapter = rq->adapter;
  1595. int rxd_done;
  1596. /* When sharing interrupt with corresponding tx queue, process
  1597. * tx completions in that queue as well
  1598. */
  1599. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1600. struct vmxnet3_tx_queue *tq =
  1601. &adapter->tx_queue[rq - adapter->rx_queue];
  1602. vmxnet3_tq_tx_complete(tq, adapter);
  1603. }
  1604. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1605. if (rxd_done < budget) {
  1606. napi_complete_done(napi, rxd_done);
  1607. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1608. }
  1609. return rxd_done;
  1610. }
  1611. #ifdef CONFIG_PCI_MSI
  1612. /*
  1613. * Handle completion interrupts on tx queues
  1614. * Returns whether or not the intr is handled
  1615. */
  1616. static irqreturn_t
  1617. vmxnet3_msix_tx(int irq, void *data)
  1618. {
  1619. struct vmxnet3_tx_queue *tq = data;
  1620. struct vmxnet3_adapter *adapter = tq->adapter;
  1621. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1622. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1623. /* Handle the case where only one irq is allocate for all tx queues */
  1624. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1625. int i;
  1626. for (i = 0; i < adapter->num_tx_queues; i++) {
  1627. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1628. vmxnet3_tq_tx_complete(txq, adapter);
  1629. }
  1630. } else {
  1631. vmxnet3_tq_tx_complete(tq, adapter);
  1632. }
  1633. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1634. return IRQ_HANDLED;
  1635. }
  1636. /*
  1637. * Handle completion interrupts on rx queues. Returns whether or not the
  1638. * intr is handled
  1639. */
  1640. static irqreturn_t
  1641. vmxnet3_msix_rx(int irq, void *data)
  1642. {
  1643. struct vmxnet3_rx_queue *rq = data;
  1644. struct vmxnet3_adapter *adapter = rq->adapter;
  1645. /* disable intr if needed */
  1646. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1647. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1648. napi_schedule(&rq->napi);
  1649. return IRQ_HANDLED;
  1650. }
  1651. /*
  1652. *----------------------------------------------------------------------------
  1653. *
  1654. * vmxnet3_msix_event --
  1655. *
  1656. * vmxnet3 msix event intr handler
  1657. *
  1658. * Result:
  1659. * whether or not the intr is handled
  1660. *
  1661. *----------------------------------------------------------------------------
  1662. */
  1663. static irqreturn_t
  1664. vmxnet3_msix_event(int irq, void *data)
  1665. {
  1666. struct net_device *dev = data;
  1667. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1668. /* disable intr if needed */
  1669. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1670. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1671. if (adapter->shared->ecr)
  1672. vmxnet3_process_events(adapter);
  1673. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1674. return IRQ_HANDLED;
  1675. }
  1676. #endif /* CONFIG_PCI_MSI */
  1677. /* Interrupt handler for vmxnet3 */
  1678. static irqreturn_t
  1679. vmxnet3_intr(int irq, void *dev_id)
  1680. {
  1681. struct net_device *dev = dev_id;
  1682. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1683. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1684. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1685. if (unlikely(icr == 0))
  1686. /* not ours */
  1687. return IRQ_NONE;
  1688. }
  1689. /* disable intr if needed */
  1690. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1691. vmxnet3_disable_all_intrs(adapter);
  1692. napi_schedule(&adapter->rx_queue[0].napi);
  1693. return IRQ_HANDLED;
  1694. }
  1695. #ifdef CONFIG_NET_POLL_CONTROLLER
  1696. /* netpoll callback. */
  1697. static void
  1698. vmxnet3_netpoll(struct net_device *netdev)
  1699. {
  1700. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1701. switch (adapter->intr.type) {
  1702. #ifdef CONFIG_PCI_MSI
  1703. case VMXNET3_IT_MSIX: {
  1704. int i;
  1705. for (i = 0; i < adapter->num_rx_queues; i++)
  1706. vmxnet3_msix_rx(0, &adapter->rx_queue[i]);
  1707. break;
  1708. }
  1709. #endif
  1710. case VMXNET3_IT_MSI:
  1711. default:
  1712. vmxnet3_intr(0, adapter->netdev);
  1713. break;
  1714. }
  1715. }
  1716. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1717. static int
  1718. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1719. {
  1720. struct vmxnet3_intr *intr = &adapter->intr;
  1721. int err = 0, i;
  1722. int vector = 0;
  1723. #ifdef CONFIG_PCI_MSI
  1724. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1725. for (i = 0; i < adapter->num_tx_queues; i++) {
  1726. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1727. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1728. adapter->netdev->name, vector);
  1729. err = request_irq(
  1730. intr->msix_entries[vector].vector,
  1731. vmxnet3_msix_tx, 0,
  1732. adapter->tx_queue[i].name,
  1733. &adapter->tx_queue[i]);
  1734. } else {
  1735. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1736. adapter->netdev->name, vector);
  1737. }
  1738. if (err) {
  1739. dev_err(&adapter->netdev->dev,
  1740. "Failed to request irq for MSIX, %s, "
  1741. "error %d\n",
  1742. adapter->tx_queue[i].name, err);
  1743. return err;
  1744. }
  1745. /* Handle the case where only 1 MSIx was allocated for
  1746. * all tx queues */
  1747. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1748. for (; i < adapter->num_tx_queues; i++)
  1749. adapter->tx_queue[i].comp_ring.intr_idx
  1750. = vector;
  1751. vector++;
  1752. break;
  1753. } else {
  1754. adapter->tx_queue[i].comp_ring.intr_idx
  1755. = vector++;
  1756. }
  1757. }
  1758. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1759. vector = 0;
  1760. for (i = 0; i < adapter->num_rx_queues; i++) {
  1761. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1762. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1763. adapter->netdev->name, vector);
  1764. else
  1765. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1766. adapter->netdev->name, vector);
  1767. err = request_irq(intr->msix_entries[vector].vector,
  1768. vmxnet3_msix_rx, 0,
  1769. adapter->rx_queue[i].name,
  1770. &(adapter->rx_queue[i]));
  1771. if (err) {
  1772. netdev_err(adapter->netdev,
  1773. "Failed to request irq for MSIX, "
  1774. "%s, error %d\n",
  1775. adapter->rx_queue[i].name, err);
  1776. return err;
  1777. }
  1778. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1779. }
  1780. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1781. adapter->netdev->name, vector);
  1782. err = request_irq(intr->msix_entries[vector].vector,
  1783. vmxnet3_msix_event, 0,
  1784. intr->event_msi_vector_name, adapter->netdev);
  1785. intr->event_intr_idx = vector;
  1786. } else if (intr->type == VMXNET3_IT_MSI) {
  1787. adapter->num_rx_queues = 1;
  1788. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1789. adapter->netdev->name, adapter->netdev);
  1790. } else {
  1791. #endif
  1792. adapter->num_rx_queues = 1;
  1793. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1794. IRQF_SHARED, adapter->netdev->name,
  1795. adapter->netdev);
  1796. #ifdef CONFIG_PCI_MSI
  1797. }
  1798. #endif
  1799. intr->num_intrs = vector + 1;
  1800. if (err) {
  1801. netdev_err(adapter->netdev,
  1802. "Failed to request irq (intr type:%d), error %d\n",
  1803. intr->type, err);
  1804. } else {
  1805. /* Number of rx queues will not change after this */
  1806. for (i = 0; i < adapter->num_rx_queues; i++) {
  1807. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1808. rq->qid = i;
  1809. rq->qid2 = i + adapter->num_rx_queues;
  1810. rq->dataRingQid = i + 2 * adapter->num_rx_queues;
  1811. }
  1812. /* init our intr settings */
  1813. for (i = 0; i < intr->num_intrs; i++)
  1814. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1815. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1816. adapter->intr.event_intr_idx = 0;
  1817. for (i = 0; i < adapter->num_tx_queues; i++)
  1818. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1819. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1820. }
  1821. netdev_info(adapter->netdev,
  1822. "intr type %u, mode %u, %u vectors allocated\n",
  1823. intr->type, intr->mask_mode, intr->num_intrs);
  1824. }
  1825. return err;
  1826. }
  1827. static void
  1828. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1829. {
  1830. struct vmxnet3_intr *intr = &adapter->intr;
  1831. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  1832. switch (intr->type) {
  1833. #ifdef CONFIG_PCI_MSI
  1834. case VMXNET3_IT_MSIX:
  1835. {
  1836. int i, vector = 0;
  1837. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1838. for (i = 0; i < adapter->num_tx_queues; i++) {
  1839. free_irq(intr->msix_entries[vector++].vector,
  1840. &(adapter->tx_queue[i]));
  1841. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  1842. break;
  1843. }
  1844. }
  1845. for (i = 0; i < adapter->num_rx_queues; i++) {
  1846. free_irq(intr->msix_entries[vector++].vector,
  1847. &(adapter->rx_queue[i]));
  1848. }
  1849. free_irq(intr->msix_entries[vector].vector,
  1850. adapter->netdev);
  1851. BUG_ON(vector >= intr->num_intrs);
  1852. break;
  1853. }
  1854. #endif
  1855. case VMXNET3_IT_MSI:
  1856. free_irq(adapter->pdev->irq, adapter->netdev);
  1857. break;
  1858. case VMXNET3_IT_INTX:
  1859. free_irq(adapter->pdev->irq, adapter->netdev);
  1860. break;
  1861. default:
  1862. BUG();
  1863. }
  1864. }
  1865. static void
  1866. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1867. {
  1868. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1869. u16 vid;
  1870. /* allow untagged pkts */
  1871. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1872. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  1873. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1874. }
  1875. static int
  1876. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, __be16 proto, u16 vid)
  1877. {
  1878. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1879. if (!(netdev->flags & IFF_PROMISC)) {
  1880. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1881. unsigned long flags;
  1882. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1883. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1884. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1885. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1886. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1887. }
  1888. set_bit(vid, adapter->active_vlans);
  1889. return 0;
  1890. }
  1891. static int
  1892. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, __be16 proto, u16 vid)
  1893. {
  1894. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1895. if (!(netdev->flags & IFF_PROMISC)) {
  1896. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1897. unsigned long flags;
  1898. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1899. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1900. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1901. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1902. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1903. }
  1904. clear_bit(vid, adapter->active_vlans);
  1905. return 0;
  1906. }
  1907. static u8 *
  1908. vmxnet3_copy_mc(struct net_device *netdev)
  1909. {
  1910. u8 *buf = NULL;
  1911. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1912. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1913. if (sz <= 0xffff) {
  1914. /* We may be called with BH disabled */
  1915. buf = kmalloc(sz, GFP_ATOMIC);
  1916. if (buf) {
  1917. struct netdev_hw_addr *ha;
  1918. int i = 0;
  1919. netdev_for_each_mc_addr(ha, netdev)
  1920. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1921. ETH_ALEN);
  1922. }
  1923. }
  1924. return buf;
  1925. }
  1926. static void
  1927. vmxnet3_set_mc(struct net_device *netdev)
  1928. {
  1929. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1930. unsigned long flags;
  1931. struct Vmxnet3_RxFilterConf *rxConf =
  1932. &adapter->shared->devRead.rxFilterConf;
  1933. u8 *new_table = NULL;
  1934. dma_addr_t new_table_pa = 0;
  1935. bool new_table_pa_valid = false;
  1936. u32 new_mode = VMXNET3_RXM_UCAST;
  1937. if (netdev->flags & IFF_PROMISC) {
  1938. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1939. memset(vfTable, 0, VMXNET3_VFT_SIZE * sizeof(*vfTable));
  1940. new_mode |= VMXNET3_RXM_PROMISC;
  1941. } else {
  1942. vmxnet3_restore_vlan(adapter);
  1943. }
  1944. if (netdev->flags & IFF_BROADCAST)
  1945. new_mode |= VMXNET3_RXM_BCAST;
  1946. if (netdev->flags & IFF_ALLMULTI)
  1947. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1948. else
  1949. if (!netdev_mc_empty(netdev)) {
  1950. new_table = vmxnet3_copy_mc(netdev);
  1951. if (new_table) {
  1952. size_t sz = netdev_mc_count(netdev) * ETH_ALEN;
  1953. rxConf->mfTableLen = cpu_to_le16(sz);
  1954. new_table_pa = dma_map_single(
  1955. &adapter->pdev->dev,
  1956. new_table,
  1957. sz,
  1958. PCI_DMA_TODEVICE);
  1959. if (!dma_mapping_error(&adapter->pdev->dev,
  1960. new_table_pa)) {
  1961. new_mode |= VMXNET3_RXM_MCAST;
  1962. new_table_pa_valid = true;
  1963. rxConf->mfTablePA = cpu_to_le64(
  1964. new_table_pa);
  1965. }
  1966. }
  1967. if (!new_table_pa_valid) {
  1968. netdev_info(netdev,
  1969. "failed to copy mcast list, setting ALL_MULTI\n");
  1970. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1971. }
  1972. }
  1973. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1974. rxConf->mfTableLen = 0;
  1975. rxConf->mfTablePA = 0;
  1976. }
  1977. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1978. if (new_mode != rxConf->rxMode) {
  1979. rxConf->rxMode = cpu_to_le32(new_mode);
  1980. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1981. VMXNET3_CMD_UPDATE_RX_MODE);
  1982. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1983. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1984. }
  1985. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1986. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1987. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1988. if (new_table_pa_valid)
  1989. dma_unmap_single(&adapter->pdev->dev, new_table_pa,
  1990. rxConf->mfTableLen, PCI_DMA_TODEVICE);
  1991. kfree(new_table);
  1992. }
  1993. void
  1994. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  1995. {
  1996. int i;
  1997. for (i = 0; i < adapter->num_rx_queues; i++)
  1998. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  1999. }
  2000. /*
  2001. * Set up driver_shared based on settings in adapter.
  2002. */
  2003. static void
  2004. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  2005. {
  2006. struct Vmxnet3_DriverShared *shared = adapter->shared;
  2007. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  2008. struct Vmxnet3_TxQueueConf *tqc;
  2009. struct Vmxnet3_RxQueueConf *rqc;
  2010. int i;
  2011. memset(shared, 0, sizeof(*shared));
  2012. /* driver settings */
  2013. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  2014. devRead->misc.driverInfo.version = cpu_to_le32(
  2015. VMXNET3_DRIVER_VERSION_NUM);
  2016. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  2017. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  2018. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  2019. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  2020. *((u32 *)&devRead->misc.driverInfo.gos));
  2021. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  2022. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  2023. devRead->misc.ddPA = cpu_to_le64(adapter->adapter_pa);
  2024. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  2025. /* set up feature flags */
  2026. if (adapter->netdev->features & NETIF_F_RXCSUM)
  2027. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  2028. if (adapter->netdev->features & NETIF_F_LRO) {
  2029. devRead->misc.uptFeatures |= UPT1_F_LRO;
  2030. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  2031. }
  2032. if (adapter->netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
  2033. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  2034. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  2035. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  2036. devRead->misc.queueDescLen = cpu_to_le32(
  2037. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  2038. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  2039. /* tx queue settings */
  2040. devRead->misc.numTxQueues = adapter->num_tx_queues;
  2041. for (i = 0; i < adapter->num_tx_queues; i++) {
  2042. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2043. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  2044. tqc = &adapter->tqd_start[i].conf;
  2045. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  2046. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  2047. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  2048. tqc->ddPA = cpu_to_le64(tq->buf_info_pa);
  2049. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  2050. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  2051. tqc->txDataRingDescSize = cpu_to_le32(tq->txdata_desc_size);
  2052. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  2053. tqc->ddLen = cpu_to_le32(
  2054. sizeof(struct vmxnet3_tx_buf_info) *
  2055. tqc->txRingSize);
  2056. tqc->intrIdx = tq->comp_ring.intr_idx;
  2057. }
  2058. /* rx queue settings */
  2059. devRead->misc.numRxQueues = adapter->num_rx_queues;
  2060. for (i = 0; i < adapter->num_rx_queues; i++) {
  2061. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2062. rqc = &adapter->rqd_start[i].conf;
  2063. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  2064. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  2065. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  2066. rqc->ddPA = cpu_to_le64(rq->buf_info_pa);
  2067. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  2068. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  2069. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  2070. rqc->ddLen = cpu_to_le32(
  2071. sizeof(struct vmxnet3_rx_buf_info) *
  2072. (rqc->rxRingSize[0] +
  2073. rqc->rxRingSize[1]));
  2074. rqc->intrIdx = rq->comp_ring.intr_idx;
  2075. if (VMXNET3_VERSION_GE_3(adapter)) {
  2076. rqc->rxDataRingBasePA =
  2077. cpu_to_le64(rq->data_ring.basePA);
  2078. rqc->rxDataRingDescSize =
  2079. cpu_to_le16(rq->data_ring.desc_size);
  2080. }
  2081. }
  2082. #ifdef VMXNET3_RSS
  2083. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  2084. if (adapter->rss) {
  2085. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  2086. devRead->misc.uptFeatures |= UPT1_F_RSS;
  2087. devRead->misc.numRxQueues = adapter->num_rx_queues;
  2088. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  2089. UPT1_RSS_HASH_TYPE_IPV4 |
  2090. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  2091. UPT1_RSS_HASH_TYPE_IPV6;
  2092. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  2093. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  2094. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  2095. netdev_rss_key_fill(rssConf->hashKey, sizeof(rssConf->hashKey));
  2096. for (i = 0; i < rssConf->indTableSize; i++)
  2097. rssConf->indTable[i] = ethtool_rxfh_indir_default(
  2098. i, adapter->num_rx_queues);
  2099. devRead->rssConfDesc.confVer = 1;
  2100. devRead->rssConfDesc.confLen = cpu_to_le32(sizeof(*rssConf));
  2101. devRead->rssConfDesc.confPA =
  2102. cpu_to_le64(adapter->rss_conf_pa);
  2103. }
  2104. #endif /* VMXNET3_RSS */
  2105. /* intr settings */
  2106. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  2107. VMXNET3_IMM_AUTO;
  2108. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  2109. for (i = 0; i < adapter->intr.num_intrs; i++)
  2110. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  2111. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  2112. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  2113. /* rx filter settings */
  2114. devRead->rxFilterConf.rxMode = 0;
  2115. vmxnet3_restore_vlan(adapter);
  2116. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  2117. /* the rest are already zeroed */
  2118. }
  2119. static void
  2120. vmxnet3_init_coalesce(struct vmxnet3_adapter *adapter)
  2121. {
  2122. struct Vmxnet3_DriverShared *shared = adapter->shared;
  2123. union Vmxnet3_CmdInfo *cmdInfo = &shared->cu.cmdInfo;
  2124. unsigned long flags;
  2125. if (!VMXNET3_VERSION_GE_3(adapter))
  2126. return;
  2127. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2128. cmdInfo->varConf.confVer = 1;
  2129. cmdInfo->varConf.confLen =
  2130. cpu_to_le32(sizeof(*adapter->coal_conf));
  2131. cmdInfo->varConf.confPA = cpu_to_le64(adapter->coal_conf_pa);
  2132. if (adapter->default_coal_mode) {
  2133. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2134. VMXNET3_CMD_GET_COALESCE);
  2135. } else {
  2136. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2137. VMXNET3_CMD_SET_COALESCE);
  2138. }
  2139. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2140. }
  2141. int
  2142. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  2143. {
  2144. int err, i;
  2145. u32 ret;
  2146. unsigned long flags;
  2147. netdev_dbg(adapter->netdev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  2148. " ring sizes %u %u %u\n", adapter->netdev->name,
  2149. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  2150. adapter->tx_queue[0].tx_ring.size,
  2151. adapter->rx_queue[0].rx_ring[0].size,
  2152. adapter->rx_queue[0].rx_ring[1].size);
  2153. vmxnet3_tq_init_all(adapter);
  2154. err = vmxnet3_rq_init_all(adapter);
  2155. if (err) {
  2156. netdev_err(adapter->netdev,
  2157. "Failed to init rx queue error %d\n", err);
  2158. goto rq_err;
  2159. }
  2160. err = vmxnet3_request_irqs(adapter);
  2161. if (err) {
  2162. netdev_err(adapter->netdev,
  2163. "Failed to setup irq for error %d\n", err);
  2164. goto irq_err;
  2165. }
  2166. vmxnet3_setup_driver_shared(adapter);
  2167. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  2168. adapter->shared_pa));
  2169. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  2170. adapter->shared_pa));
  2171. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2172. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2173. VMXNET3_CMD_ACTIVATE_DEV);
  2174. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2175. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2176. if (ret != 0) {
  2177. netdev_err(adapter->netdev,
  2178. "Failed to activate dev: error %u\n", ret);
  2179. err = -EINVAL;
  2180. goto activate_err;
  2181. }
  2182. vmxnet3_init_coalesce(adapter);
  2183. for (i = 0; i < adapter->num_rx_queues; i++) {
  2184. VMXNET3_WRITE_BAR0_REG(adapter,
  2185. VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
  2186. adapter->rx_queue[i].rx_ring[0].next2fill);
  2187. VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
  2188. (i * VMXNET3_REG_ALIGN)),
  2189. adapter->rx_queue[i].rx_ring[1].next2fill);
  2190. }
  2191. /* Apply the rx filter settins last. */
  2192. vmxnet3_set_mc(adapter->netdev);
  2193. /*
  2194. * Check link state when first activating device. It will start the
  2195. * tx queue if the link is up.
  2196. */
  2197. vmxnet3_check_link(adapter, true);
  2198. for (i = 0; i < adapter->num_rx_queues; i++)
  2199. napi_enable(&adapter->rx_queue[i].napi);
  2200. vmxnet3_enable_all_intrs(adapter);
  2201. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2202. return 0;
  2203. activate_err:
  2204. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  2205. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  2206. vmxnet3_free_irqs(adapter);
  2207. irq_err:
  2208. rq_err:
  2209. /* free up buffers we allocated */
  2210. vmxnet3_rq_cleanup_all(adapter);
  2211. return err;
  2212. }
  2213. void
  2214. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  2215. {
  2216. unsigned long flags;
  2217. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2218. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  2219. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2220. }
  2221. int
  2222. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  2223. {
  2224. int i;
  2225. unsigned long flags;
  2226. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  2227. return 0;
  2228. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2229. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2230. VMXNET3_CMD_QUIESCE_DEV);
  2231. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2232. vmxnet3_disable_all_intrs(adapter);
  2233. for (i = 0; i < adapter->num_rx_queues; i++)
  2234. napi_disable(&adapter->rx_queue[i].napi);
  2235. netif_tx_disable(adapter->netdev);
  2236. adapter->link_speed = 0;
  2237. netif_carrier_off(adapter->netdev);
  2238. vmxnet3_tq_cleanup_all(adapter);
  2239. vmxnet3_rq_cleanup_all(adapter);
  2240. vmxnet3_free_irqs(adapter);
  2241. return 0;
  2242. }
  2243. static void
  2244. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2245. {
  2246. u32 tmp;
  2247. tmp = *(u32 *)mac;
  2248. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  2249. tmp = (mac[5] << 8) | mac[4];
  2250. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  2251. }
  2252. static int
  2253. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  2254. {
  2255. struct sockaddr *addr = p;
  2256. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2257. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  2258. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  2259. return 0;
  2260. }
  2261. /* ==================== initialization and cleanup routines ============ */
  2262. static int
  2263. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter)
  2264. {
  2265. int err;
  2266. unsigned long mmio_start, mmio_len;
  2267. struct pci_dev *pdev = adapter->pdev;
  2268. err = pci_enable_device(pdev);
  2269. if (err) {
  2270. dev_err(&pdev->dev, "Failed to enable adapter: error %d\n", err);
  2271. return err;
  2272. }
  2273. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  2274. vmxnet3_driver_name);
  2275. if (err) {
  2276. dev_err(&pdev->dev,
  2277. "Failed to request region for adapter: error %d\n", err);
  2278. goto err_enable_device;
  2279. }
  2280. pci_set_master(pdev);
  2281. mmio_start = pci_resource_start(pdev, 0);
  2282. mmio_len = pci_resource_len(pdev, 0);
  2283. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  2284. if (!adapter->hw_addr0) {
  2285. dev_err(&pdev->dev, "Failed to map bar0\n");
  2286. err = -EIO;
  2287. goto err_ioremap;
  2288. }
  2289. mmio_start = pci_resource_start(pdev, 1);
  2290. mmio_len = pci_resource_len(pdev, 1);
  2291. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  2292. if (!adapter->hw_addr1) {
  2293. dev_err(&pdev->dev, "Failed to map bar1\n");
  2294. err = -EIO;
  2295. goto err_bar1;
  2296. }
  2297. return 0;
  2298. err_bar1:
  2299. iounmap(adapter->hw_addr0);
  2300. err_ioremap:
  2301. pci_release_selected_regions(pdev, (1 << 2) - 1);
  2302. err_enable_device:
  2303. pci_disable_device(pdev);
  2304. return err;
  2305. }
  2306. static void
  2307. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2308. {
  2309. BUG_ON(!adapter->pdev);
  2310. iounmap(adapter->hw_addr0);
  2311. iounmap(adapter->hw_addr1);
  2312. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2313. pci_disable_device(adapter->pdev);
  2314. }
  2315. static void
  2316. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2317. {
  2318. size_t sz, i, ring0_size, ring1_size, comp_size;
  2319. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2320. VMXNET3_MAX_ETH_HDR_SIZE) {
  2321. adapter->skb_buf_size = adapter->netdev->mtu +
  2322. VMXNET3_MAX_ETH_HDR_SIZE;
  2323. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2324. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2325. adapter->rx_buf_per_pkt = 1;
  2326. } else {
  2327. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2328. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2329. VMXNET3_MAX_ETH_HDR_SIZE;
  2330. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2331. }
  2332. /*
  2333. * for simplicity, force the ring0 size to be a multiple of
  2334. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2335. */
  2336. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2337. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2338. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2339. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2340. sz * sz);
  2341. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2342. ring1_size = (ring1_size + sz - 1) / sz * sz;
  2343. ring1_size = min_t(u32, ring1_size, VMXNET3_RX_RING2_MAX_SIZE /
  2344. sz * sz);
  2345. comp_size = ring0_size + ring1_size;
  2346. for (i = 0; i < adapter->num_rx_queues; i++) {
  2347. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2348. rq->rx_ring[0].size = ring0_size;
  2349. rq->rx_ring[1].size = ring1_size;
  2350. rq->comp_ring.size = comp_size;
  2351. }
  2352. }
  2353. int
  2354. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2355. u32 rx_ring_size, u32 rx_ring2_size,
  2356. u16 txdata_desc_size, u16 rxdata_desc_size)
  2357. {
  2358. int err = 0, i;
  2359. for (i = 0; i < adapter->num_tx_queues; i++) {
  2360. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2361. tq->tx_ring.size = tx_ring_size;
  2362. tq->data_ring.size = tx_ring_size;
  2363. tq->comp_ring.size = tx_ring_size;
  2364. tq->txdata_desc_size = txdata_desc_size;
  2365. tq->shared = &adapter->tqd_start[i].ctrl;
  2366. tq->stopped = true;
  2367. tq->adapter = adapter;
  2368. tq->qid = i;
  2369. err = vmxnet3_tq_create(tq, adapter);
  2370. /*
  2371. * Too late to change num_tx_queues. We cannot do away with
  2372. * lesser number of queues than what we asked for
  2373. */
  2374. if (err)
  2375. goto queue_err;
  2376. }
  2377. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2378. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2379. vmxnet3_adjust_rx_ring_size(adapter);
  2380. adapter->rxdataring_enabled = VMXNET3_VERSION_GE_3(adapter);
  2381. for (i = 0; i < adapter->num_rx_queues; i++) {
  2382. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2383. /* qid and qid2 for rx queues will be assigned later when num
  2384. * of rx queues is finalized after allocating intrs */
  2385. rq->shared = &adapter->rqd_start[i].ctrl;
  2386. rq->adapter = adapter;
  2387. rq->data_ring.desc_size = rxdata_desc_size;
  2388. err = vmxnet3_rq_create(rq, adapter);
  2389. if (err) {
  2390. if (i == 0) {
  2391. netdev_err(adapter->netdev,
  2392. "Could not allocate any rx queues. "
  2393. "Aborting.\n");
  2394. goto queue_err;
  2395. } else {
  2396. netdev_info(adapter->netdev,
  2397. "Number of rx queues changed "
  2398. "to : %d.\n", i);
  2399. adapter->num_rx_queues = i;
  2400. err = 0;
  2401. break;
  2402. }
  2403. }
  2404. }
  2405. if (!adapter->rxdataring_enabled)
  2406. vmxnet3_rq_destroy_all_rxdataring(adapter);
  2407. return err;
  2408. queue_err:
  2409. vmxnet3_tq_destroy_all(adapter);
  2410. return err;
  2411. }
  2412. static int
  2413. vmxnet3_open(struct net_device *netdev)
  2414. {
  2415. struct vmxnet3_adapter *adapter;
  2416. int err, i;
  2417. adapter = netdev_priv(netdev);
  2418. for (i = 0; i < adapter->num_tx_queues; i++)
  2419. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2420. if (VMXNET3_VERSION_GE_3(adapter)) {
  2421. unsigned long flags;
  2422. u16 txdata_desc_size;
  2423. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2424. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2425. VMXNET3_CMD_GET_TXDATA_DESC_SIZE);
  2426. txdata_desc_size = VMXNET3_READ_BAR1_REG(adapter,
  2427. VMXNET3_REG_CMD);
  2428. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2429. if ((txdata_desc_size < VMXNET3_TXDATA_DESC_MIN_SIZE) ||
  2430. (txdata_desc_size > VMXNET3_TXDATA_DESC_MAX_SIZE) ||
  2431. (txdata_desc_size & VMXNET3_TXDATA_DESC_SIZE_MASK)) {
  2432. adapter->txdata_desc_size =
  2433. sizeof(struct Vmxnet3_TxDataDesc);
  2434. } else {
  2435. adapter->txdata_desc_size = txdata_desc_size;
  2436. }
  2437. } else {
  2438. adapter->txdata_desc_size = sizeof(struct Vmxnet3_TxDataDesc);
  2439. }
  2440. err = vmxnet3_create_queues(adapter,
  2441. adapter->tx_ring_size,
  2442. adapter->rx_ring_size,
  2443. adapter->rx_ring2_size,
  2444. adapter->txdata_desc_size,
  2445. adapter->rxdata_desc_size);
  2446. if (err)
  2447. goto queue_err;
  2448. err = vmxnet3_activate_dev(adapter);
  2449. if (err)
  2450. goto activate_err;
  2451. return 0;
  2452. activate_err:
  2453. vmxnet3_rq_destroy_all(adapter);
  2454. vmxnet3_tq_destroy_all(adapter);
  2455. queue_err:
  2456. return err;
  2457. }
  2458. static int
  2459. vmxnet3_close(struct net_device *netdev)
  2460. {
  2461. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2462. /*
  2463. * Reset_work may be in the middle of resetting the device, wait for its
  2464. * completion.
  2465. */
  2466. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2467. usleep_range(1000, 2000);
  2468. vmxnet3_quiesce_dev(adapter);
  2469. vmxnet3_rq_destroy_all(adapter);
  2470. vmxnet3_tq_destroy_all(adapter);
  2471. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2472. return 0;
  2473. }
  2474. void
  2475. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2476. {
  2477. int i;
  2478. /*
  2479. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2480. * vmxnet3_close() will deadlock.
  2481. */
  2482. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2483. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2484. for (i = 0; i < adapter->num_rx_queues; i++)
  2485. napi_enable(&adapter->rx_queue[i].napi);
  2486. /*
  2487. * Need to clear the quiesce bit to ensure that vmxnet3_close
  2488. * can quiesce the device properly
  2489. */
  2490. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2491. dev_close(adapter->netdev);
  2492. }
  2493. static int
  2494. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2495. {
  2496. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2497. int err = 0;
  2498. netdev->mtu = new_mtu;
  2499. /*
  2500. * Reset_work may be in the middle of resetting the device, wait for its
  2501. * completion.
  2502. */
  2503. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2504. usleep_range(1000, 2000);
  2505. if (netif_running(netdev)) {
  2506. vmxnet3_quiesce_dev(adapter);
  2507. vmxnet3_reset_dev(adapter);
  2508. /* we need to re-create the rx queue based on the new mtu */
  2509. vmxnet3_rq_destroy_all(adapter);
  2510. vmxnet3_adjust_rx_ring_size(adapter);
  2511. err = vmxnet3_rq_create_all(adapter);
  2512. if (err) {
  2513. netdev_err(netdev,
  2514. "failed to re-create rx queues, "
  2515. " error %d. Closing it.\n", err);
  2516. goto out;
  2517. }
  2518. err = vmxnet3_activate_dev(adapter);
  2519. if (err) {
  2520. netdev_err(netdev,
  2521. "failed to re-activate, error %d. "
  2522. "Closing it\n", err);
  2523. goto out;
  2524. }
  2525. }
  2526. out:
  2527. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2528. if (err)
  2529. vmxnet3_force_close(adapter);
  2530. return err;
  2531. }
  2532. static void
  2533. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  2534. {
  2535. struct net_device *netdev = adapter->netdev;
  2536. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2537. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_CTAG_TX |
  2538. NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_TSO | NETIF_F_TSO6 |
  2539. NETIF_F_LRO;
  2540. if (dma64)
  2541. netdev->hw_features |= NETIF_F_HIGHDMA;
  2542. netdev->vlan_features = netdev->hw_features &
  2543. ~(NETIF_F_HW_VLAN_CTAG_TX |
  2544. NETIF_F_HW_VLAN_CTAG_RX);
  2545. netdev->features = netdev->hw_features | NETIF_F_HW_VLAN_CTAG_FILTER;
  2546. }
  2547. static void
  2548. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2549. {
  2550. u32 tmp;
  2551. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2552. *(u32 *)mac = tmp;
  2553. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2554. mac[4] = tmp & 0xff;
  2555. mac[5] = (tmp >> 8) & 0xff;
  2556. }
  2557. #ifdef CONFIG_PCI_MSI
  2558. /*
  2559. * Enable MSIx vectors.
  2560. * Returns :
  2561. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  2562. * were enabled.
  2563. * number of vectors which were enabled otherwise (this number is greater
  2564. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2565. */
  2566. static int
  2567. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter, int nvec)
  2568. {
  2569. int ret = pci_enable_msix_range(adapter->pdev,
  2570. adapter->intr.msix_entries, nvec, nvec);
  2571. if (ret == -ENOSPC && nvec > VMXNET3_LINUX_MIN_MSIX_VECT) {
  2572. dev_err(&adapter->netdev->dev,
  2573. "Failed to enable %d MSI-X, trying %d\n",
  2574. nvec, VMXNET3_LINUX_MIN_MSIX_VECT);
  2575. ret = pci_enable_msix_range(adapter->pdev,
  2576. adapter->intr.msix_entries,
  2577. VMXNET3_LINUX_MIN_MSIX_VECT,
  2578. VMXNET3_LINUX_MIN_MSIX_VECT);
  2579. }
  2580. if (ret < 0) {
  2581. dev_err(&adapter->netdev->dev,
  2582. "Failed to enable MSI-X, error: %d\n", ret);
  2583. }
  2584. return ret;
  2585. }
  2586. #endif /* CONFIG_PCI_MSI */
  2587. static void
  2588. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2589. {
  2590. u32 cfg;
  2591. unsigned long flags;
  2592. /* intr settings */
  2593. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2594. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2595. VMXNET3_CMD_GET_CONF_INTR);
  2596. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2597. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2598. adapter->intr.type = cfg & 0x3;
  2599. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2600. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2601. adapter->intr.type = VMXNET3_IT_MSIX;
  2602. }
  2603. #ifdef CONFIG_PCI_MSI
  2604. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2605. int i, nvec;
  2606. nvec = adapter->share_intr == VMXNET3_INTR_TXSHARE ?
  2607. 1 : adapter->num_tx_queues;
  2608. nvec += adapter->share_intr == VMXNET3_INTR_BUDDYSHARE ?
  2609. 0 : adapter->num_rx_queues;
  2610. nvec += 1; /* for link event */
  2611. nvec = nvec > VMXNET3_LINUX_MIN_MSIX_VECT ?
  2612. nvec : VMXNET3_LINUX_MIN_MSIX_VECT;
  2613. for (i = 0; i < nvec; i++)
  2614. adapter->intr.msix_entries[i].entry = i;
  2615. nvec = vmxnet3_acquire_msix_vectors(adapter, nvec);
  2616. if (nvec < 0)
  2617. goto msix_err;
  2618. /* If we cannot allocate one MSIx vector per queue
  2619. * then limit the number of rx queues to 1
  2620. */
  2621. if (nvec == VMXNET3_LINUX_MIN_MSIX_VECT) {
  2622. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2623. || adapter->num_rx_queues != 1) {
  2624. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2625. netdev_err(adapter->netdev,
  2626. "Number of rx queues : 1\n");
  2627. adapter->num_rx_queues = 1;
  2628. }
  2629. }
  2630. adapter->intr.num_intrs = nvec;
  2631. return;
  2632. msix_err:
  2633. /* If we cannot allocate MSIx vectors use only one rx queue */
  2634. dev_info(&adapter->pdev->dev,
  2635. "Failed to enable MSI-X, error %d. "
  2636. "Limiting #rx queues to 1, try MSI.\n", nvec);
  2637. adapter->intr.type = VMXNET3_IT_MSI;
  2638. }
  2639. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2640. if (!pci_enable_msi(adapter->pdev)) {
  2641. adapter->num_rx_queues = 1;
  2642. adapter->intr.num_intrs = 1;
  2643. return;
  2644. }
  2645. }
  2646. #endif /* CONFIG_PCI_MSI */
  2647. adapter->num_rx_queues = 1;
  2648. dev_info(&adapter->netdev->dev,
  2649. "Using INTx interrupt, #Rx queues: 1.\n");
  2650. adapter->intr.type = VMXNET3_IT_INTX;
  2651. /* INT-X related setting */
  2652. adapter->intr.num_intrs = 1;
  2653. }
  2654. static void
  2655. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2656. {
  2657. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2658. pci_disable_msix(adapter->pdev);
  2659. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2660. pci_disable_msi(adapter->pdev);
  2661. else
  2662. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2663. }
  2664. static void
  2665. vmxnet3_tx_timeout(struct net_device *netdev)
  2666. {
  2667. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2668. adapter->tx_timeout_count++;
  2669. netdev_err(adapter->netdev, "tx hang\n");
  2670. schedule_work(&adapter->work);
  2671. }
  2672. static void
  2673. vmxnet3_reset_work(struct work_struct *data)
  2674. {
  2675. struct vmxnet3_adapter *adapter;
  2676. adapter = container_of(data, struct vmxnet3_adapter, work);
  2677. /* if another thread is resetting the device, no need to proceed */
  2678. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2679. return;
  2680. /* if the device is closed, we must leave it alone */
  2681. rtnl_lock();
  2682. if (netif_running(adapter->netdev)) {
  2683. netdev_notice(adapter->netdev, "resetting\n");
  2684. vmxnet3_quiesce_dev(adapter);
  2685. vmxnet3_reset_dev(adapter);
  2686. vmxnet3_activate_dev(adapter);
  2687. } else {
  2688. netdev_info(adapter->netdev, "already closed\n");
  2689. }
  2690. rtnl_unlock();
  2691. netif_wake_queue(adapter->netdev);
  2692. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2693. }
  2694. static int
  2695. vmxnet3_probe_device(struct pci_dev *pdev,
  2696. const struct pci_device_id *id)
  2697. {
  2698. static const struct net_device_ops vmxnet3_netdev_ops = {
  2699. .ndo_open = vmxnet3_open,
  2700. .ndo_stop = vmxnet3_close,
  2701. .ndo_start_xmit = vmxnet3_xmit_frame,
  2702. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  2703. .ndo_change_mtu = vmxnet3_change_mtu,
  2704. .ndo_set_features = vmxnet3_set_features,
  2705. .ndo_get_stats64 = vmxnet3_get_stats64,
  2706. .ndo_tx_timeout = vmxnet3_tx_timeout,
  2707. .ndo_set_rx_mode = vmxnet3_set_mc,
  2708. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  2709. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  2710. #ifdef CONFIG_NET_POLL_CONTROLLER
  2711. .ndo_poll_controller = vmxnet3_netpoll,
  2712. #endif
  2713. };
  2714. int err;
  2715. bool dma64;
  2716. u32 ver;
  2717. struct net_device *netdev;
  2718. struct vmxnet3_adapter *adapter;
  2719. u8 mac[ETH_ALEN];
  2720. int size;
  2721. int num_tx_queues;
  2722. int num_rx_queues;
  2723. if (!pci_msi_enabled())
  2724. enable_mq = 0;
  2725. #ifdef VMXNET3_RSS
  2726. if (enable_mq)
  2727. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2728. (int)num_online_cpus());
  2729. else
  2730. #endif
  2731. num_rx_queues = 1;
  2732. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2733. if (enable_mq)
  2734. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  2735. (int)num_online_cpus());
  2736. else
  2737. num_tx_queues = 1;
  2738. num_tx_queues = rounddown_pow_of_two(num_tx_queues);
  2739. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  2740. max(num_tx_queues, num_rx_queues));
  2741. dev_info(&pdev->dev,
  2742. "# of Tx queues : %d, # of Rx queues : %d\n",
  2743. num_tx_queues, num_rx_queues);
  2744. if (!netdev)
  2745. return -ENOMEM;
  2746. pci_set_drvdata(pdev, netdev);
  2747. adapter = netdev_priv(netdev);
  2748. adapter->netdev = netdev;
  2749. adapter->pdev = pdev;
  2750. adapter->tx_ring_size = VMXNET3_DEF_TX_RING_SIZE;
  2751. adapter->rx_ring_size = VMXNET3_DEF_RX_RING_SIZE;
  2752. adapter->rx_ring2_size = VMXNET3_DEF_RX_RING2_SIZE;
  2753. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  2754. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  2755. dev_err(&pdev->dev,
  2756. "pci_set_consistent_dma_mask failed\n");
  2757. err = -EIO;
  2758. goto err_set_mask;
  2759. }
  2760. dma64 = true;
  2761. } else {
  2762. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  2763. dev_err(&pdev->dev,
  2764. "pci_set_dma_mask failed\n");
  2765. err = -EIO;
  2766. goto err_set_mask;
  2767. }
  2768. dma64 = false;
  2769. }
  2770. spin_lock_init(&adapter->cmd_lock);
  2771. adapter->adapter_pa = dma_map_single(&adapter->pdev->dev, adapter,
  2772. sizeof(struct vmxnet3_adapter),
  2773. PCI_DMA_TODEVICE);
  2774. if (dma_mapping_error(&adapter->pdev->dev, adapter->adapter_pa)) {
  2775. dev_err(&pdev->dev, "Failed to map dma\n");
  2776. err = -EFAULT;
  2777. goto err_set_mask;
  2778. }
  2779. adapter->shared = dma_alloc_coherent(
  2780. &adapter->pdev->dev,
  2781. sizeof(struct Vmxnet3_DriverShared),
  2782. &adapter->shared_pa, GFP_KERNEL);
  2783. if (!adapter->shared) {
  2784. dev_err(&pdev->dev, "Failed to allocate memory\n");
  2785. err = -ENOMEM;
  2786. goto err_alloc_shared;
  2787. }
  2788. adapter->num_rx_queues = num_rx_queues;
  2789. adapter->num_tx_queues = num_tx_queues;
  2790. adapter->rx_buf_per_pkt = 1;
  2791. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2792. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  2793. adapter->tqd_start = dma_alloc_coherent(&adapter->pdev->dev, size,
  2794. &adapter->queue_desc_pa,
  2795. GFP_KERNEL);
  2796. if (!adapter->tqd_start) {
  2797. dev_err(&pdev->dev, "Failed to allocate memory\n");
  2798. err = -ENOMEM;
  2799. goto err_alloc_queue_desc;
  2800. }
  2801. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  2802. adapter->num_tx_queues);
  2803. adapter->pm_conf = dma_alloc_coherent(&adapter->pdev->dev,
  2804. sizeof(struct Vmxnet3_PMConf),
  2805. &adapter->pm_conf_pa,
  2806. GFP_KERNEL);
  2807. if (adapter->pm_conf == NULL) {
  2808. err = -ENOMEM;
  2809. goto err_alloc_pm;
  2810. }
  2811. #ifdef VMXNET3_RSS
  2812. adapter->rss_conf = dma_alloc_coherent(&adapter->pdev->dev,
  2813. sizeof(struct UPT1_RSSConf),
  2814. &adapter->rss_conf_pa,
  2815. GFP_KERNEL);
  2816. if (adapter->rss_conf == NULL) {
  2817. err = -ENOMEM;
  2818. goto err_alloc_rss;
  2819. }
  2820. #endif /* VMXNET3_RSS */
  2821. err = vmxnet3_alloc_pci_resources(adapter);
  2822. if (err < 0)
  2823. goto err_alloc_pci;
  2824. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2825. if (ver & (1 << VMXNET3_REV_3)) {
  2826. VMXNET3_WRITE_BAR1_REG(adapter,
  2827. VMXNET3_REG_VRRS,
  2828. 1 << VMXNET3_REV_3);
  2829. adapter->version = VMXNET3_REV_3 + 1;
  2830. } else if (ver & (1 << VMXNET3_REV_2)) {
  2831. VMXNET3_WRITE_BAR1_REG(adapter,
  2832. VMXNET3_REG_VRRS,
  2833. 1 << VMXNET3_REV_2);
  2834. adapter->version = VMXNET3_REV_2 + 1;
  2835. } else if (ver & (1 << VMXNET3_REV_1)) {
  2836. VMXNET3_WRITE_BAR1_REG(adapter,
  2837. VMXNET3_REG_VRRS,
  2838. 1 << VMXNET3_REV_1);
  2839. adapter->version = VMXNET3_REV_1 + 1;
  2840. } else {
  2841. dev_err(&pdev->dev,
  2842. "Incompatible h/w version (0x%x) for adapter\n", ver);
  2843. err = -EBUSY;
  2844. goto err_ver;
  2845. }
  2846. dev_dbg(&pdev->dev, "Using device version %d\n", adapter->version);
  2847. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2848. if (ver & 1) {
  2849. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2850. } else {
  2851. dev_err(&pdev->dev,
  2852. "Incompatible upt version (0x%x) for adapter\n", ver);
  2853. err = -EBUSY;
  2854. goto err_ver;
  2855. }
  2856. if (VMXNET3_VERSION_GE_3(adapter)) {
  2857. adapter->coal_conf =
  2858. dma_alloc_coherent(&adapter->pdev->dev,
  2859. sizeof(struct Vmxnet3_CoalesceScheme)
  2860. ,
  2861. &adapter->coal_conf_pa,
  2862. GFP_KERNEL);
  2863. if (!adapter->coal_conf) {
  2864. err = -ENOMEM;
  2865. goto err_ver;
  2866. }
  2867. memset(adapter->coal_conf, 0, sizeof(*adapter->coal_conf));
  2868. adapter->coal_conf->coalMode = VMXNET3_COALESCE_DISABLED;
  2869. adapter->default_coal_mode = true;
  2870. }
  2871. SET_NETDEV_DEV(netdev, &pdev->dev);
  2872. vmxnet3_declare_features(adapter, dma64);
  2873. adapter->rxdata_desc_size = VMXNET3_VERSION_GE_3(adapter) ?
  2874. VMXNET3_DEF_RXDATA_DESC_SIZE : 0;
  2875. if (adapter->num_tx_queues == adapter->num_rx_queues)
  2876. adapter->share_intr = VMXNET3_INTR_BUDDYSHARE;
  2877. else
  2878. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  2879. vmxnet3_alloc_intr_resources(adapter);
  2880. #ifdef VMXNET3_RSS
  2881. if (adapter->num_rx_queues > 1 &&
  2882. adapter->intr.type == VMXNET3_IT_MSIX) {
  2883. adapter->rss = true;
  2884. netdev->hw_features |= NETIF_F_RXHASH;
  2885. netdev->features |= NETIF_F_RXHASH;
  2886. dev_dbg(&pdev->dev, "RSS is enabled.\n");
  2887. } else {
  2888. adapter->rss = false;
  2889. }
  2890. #endif
  2891. vmxnet3_read_mac_addr(adapter, mac);
  2892. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2893. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2894. vmxnet3_set_ethtool_ops(netdev);
  2895. netdev->watchdog_timeo = 5 * HZ;
  2896. /* MTU range: 60 - 9000 */
  2897. netdev->min_mtu = VMXNET3_MIN_MTU;
  2898. netdev->max_mtu = VMXNET3_MAX_MTU;
  2899. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2900. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2901. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2902. int i;
  2903. for (i = 0; i < adapter->num_rx_queues; i++) {
  2904. netif_napi_add(adapter->netdev,
  2905. &adapter->rx_queue[i].napi,
  2906. vmxnet3_poll_rx_only, 64);
  2907. }
  2908. } else {
  2909. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  2910. vmxnet3_poll, 64);
  2911. }
  2912. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  2913. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  2914. netif_carrier_off(netdev);
  2915. err = register_netdev(netdev);
  2916. if (err) {
  2917. dev_err(&pdev->dev, "Failed to register adapter\n");
  2918. goto err_register;
  2919. }
  2920. vmxnet3_check_link(adapter, false);
  2921. return 0;
  2922. err_register:
  2923. if (VMXNET3_VERSION_GE_3(adapter)) {
  2924. dma_free_coherent(&adapter->pdev->dev,
  2925. sizeof(struct Vmxnet3_CoalesceScheme),
  2926. adapter->coal_conf, adapter->coal_conf_pa);
  2927. }
  2928. vmxnet3_free_intr_resources(adapter);
  2929. err_ver:
  2930. vmxnet3_free_pci_resources(adapter);
  2931. err_alloc_pci:
  2932. #ifdef VMXNET3_RSS
  2933. dma_free_coherent(&adapter->pdev->dev, sizeof(struct UPT1_RSSConf),
  2934. adapter->rss_conf, adapter->rss_conf_pa);
  2935. err_alloc_rss:
  2936. #endif
  2937. dma_free_coherent(&adapter->pdev->dev, sizeof(struct Vmxnet3_PMConf),
  2938. adapter->pm_conf, adapter->pm_conf_pa);
  2939. err_alloc_pm:
  2940. dma_free_coherent(&adapter->pdev->dev, size, adapter->tqd_start,
  2941. adapter->queue_desc_pa);
  2942. err_alloc_queue_desc:
  2943. dma_free_coherent(&adapter->pdev->dev,
  2944. sizeof(struct Vmxnet3_DriverShared),
  2945. adapter->shared, adapter->shared_pa);
  2946. err_alloc_shared:
  2947. dma_unmap_single(&adapter->pdev->dev, adapter->adapter_pa,
  2948. sizeof(struct vmxnet3_adapter), PCI_DMA_TODEVICE);
  2949. err_set_mask:
  2950. free_netdev(netdev);
  2951. return err;
  2952. }
  2953. static void
  2954. vmxnet3_remove_device(struct pci_dev *pdev)
  2955. {
  2956. struct net_device *netdev = pci_get_drvdata(pdev);
  2957. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2958. int size = 0;
  2959. int num_rx_queues;
  2960. #ifdef VMXNET3_RSS
  2961. if (enable_mq)
  2962. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2963. (int)num_online_cpus());
  2964. else
  2965. #endif
  2966. num_rx_queues = 1;
  2967. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2968. cancel_work_sync(&adapter->work);
  2969. unregister_netdev(netdev);
  2970. vmxnet3_free_intr_resources(adapter);
  2971. vmxnet3_free_pci_resources(adapter);
  2972. if (VMXNET3_VERSION_GE_3(adapter)) {
  2973. dma_free_coherent(&adapter->pdev->dev,
  2974. sizeof(struct Vmxnet3_CoalesceScheme),
  2975. adapter->coal_conf, adapter->coal_conf_pa);
  2976. }
  2977. #ifdef VMXNET3_RSS
  2978. dma_free_coherent(&adapter->pdev->dev, sizeof(struct UPT1_RSSConf),
  2979. adapter->rss_conf, adapter->rss_conf_pa);
  2980. #endif
  2981. dma_free_coherent(&adapter->pdev->dev, sizeof(struct Vmxnet3_PMConf),
  2982. adapter->pm_conf, adapter->pm_conf_pa);
  2983. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2984. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  2985. dma_free_coherent(&adapter->pdev->dev, size, adapter->tqd_start,
  2986. adapter->queue_desc_pa);
  2987. dma_free_coherent(&adapter->pdev->dev,
  2988. sizeof(struct Vmxnet3_DriverShared),
  2989. adapter->shared, adapter->shared_pa);
  2990. dma_unmap_single(&adapter->pdev->dev, adapter->adapter_pa,
  2991. sizeof(struct vmxnet3_adapter), PCI_DMA_TODEVICE);
  2992. free_netdev(netdev);
  2993. }
  2994. static void vmxnet3_shutdown_device(struct pci_dev *pdev)
  2995. {
  2996. struct net_device *netdev = pci_get_drvdata(pdev);
  2997. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2998. unsigned long flags;
  2999. /* Reset_work may be in the middle of resetting the device, wait for its
  3000. * completion.
  3001. */
  3002. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  3003. usleep_range(1000, 2000);
  3004. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED,
  3005. &adapter->state)) {
  3006. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  3007. return;
  3008. }
  3009. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3010. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3011. VMXNET3_CMD_QUIESCE_DEV);
  3012. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3013. vmxnet3_disable_all_intrs(adapter);
  3014. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  3015. }
  3016. #ifdef CONFIG_PM
  3017. static int
  3018. vmxnet3_suspend(struct device *device)
  3019. {
  3020. struct pci_dev *pdev = to_pci_dev(device);
  3021. struct net_device *netdev = pci_get_drvdata(pdev);
  3022. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  3023. struct Vmxnet3_PMConf *pmConf;
  3024. struct ethhdr *ehdr;
  3025. struct arphdr *ahdr;
  3026. u8 *arpreq;
  3027. struct in_device *in_dev;
  3028. struct in_ifaddr *ifa;
  3029. unsigned long flags;
  3030. int i = 0;
  3031. if (!netif_running(netdev))
  3032. return 0;
  3033. for (i = 0; i < adapter->num_rx_queues; i++)
  3034. napi_disable(&adapter->rx_queue[i].napi);
  3035. vmxnet3_disable_all_intrs(adapter);
  3036. vmxnet3_free_irqs(adapter);
  3037. vmxnet3_free_intr_resources(adapter);
  3038. netif_device_detach(netdev);
  3039. netif_tx_stop_all_queues(netdev);
  3040. /* Create wake-up filters. */
  3041. pmConf = adapter->pm_conf;
  3042. memset(pmConf, 0, sizeof(*pmConf));
  3043. if (adapter->wol & WAKE_UCAST) {
  3044. pmConf->filters[i].patternSize = ETH_ALEN;
  3045. pmConf->filters[i].maskSize = 1;
  3046. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  3047. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  3048. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  3049. i++;
  3050. }
  3051. if (adapter->wol & WAKE_ARP) {
  3052. in_dev = in_dev_get(netdev);
  3053. if (!in_dev)
  3054. goto skip_arp;
  3055. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  3056. if (!ifa)
  3057. goto skip_arp;
  3058. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  3059. sizeof(struct arphdr) + /* ARP header */
  3060. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  3061. 2 * sizeof(u32); /*2 IPv4 addresses */
  3062. pmConf->filters[i].maskSize =
  3063. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  3064. /* ETH_P_ARP in Ethernet header. */
  3065. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  3066. ehdr->h_proto = htons(ETH_P_ARP);
  3067. /* ARPOP_REQUEST in ARP header. */
  3068. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  3069. ahdr->ar_op = htons(ARPOP_REQUEST);
  3070. arpreq = (u8 *)(ahdr + 1);
  3071. /* The Unicast IPv4 address in 'tip' field. */
  3072. arpreq += 2 * ETH_ALEN + sizeof(u32);
  3073. *(u32 *)arpreq = ifa->ifa_address;
  3074. /* The mask for the relevant bits. */
  3075. pmConf->filters[i].mask[0] = 0x00;
  3076. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  3077. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  3078. pmConf->filters[i].mask[3] = 0x00;
  3079. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  3080. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  3081. in_dev_put(in_dev);
  3082. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  3083. i++;
  3084. }
  3085. skip_arp:
  3086. if (adapter->wol & WAKE_MAGIC)
  3087. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  3088. pmConf->numFilters = i;
  3089. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  3090. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  3091. *pmConf));
  3092. adapter->shared->devRead.pmConfDesc.confPA =
  3093. cpu_to_le64(adapter->pm_conf_pa);
  3094. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3095. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3096. VMXNET3_CMD_UPDATE_PMCFG);
  3097. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3098. pci_save_state(pdev);
  3099. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  3100. adapter->wol);
  3101. pci_disable_device(pdev);
  3102. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  3103. return 0;
  3104. }
  3105. static int
  3106. vmxnet3_resume(struct device *device)
  3107. {
  3108. int err;
  3109. unsigned long flags;
  3110. struct pci_dev *pdev = to_pci_dev(device);
  3111. struct net_device *netdev = pci_get_drvdata(pdev);
  3112. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  3113. if (!netif_running(netdev))
  3114. return 0;
  3115. pci_set_power_state(pdev, PCI_D0);
  3116. pci_restore_state(pdev);
  3117. err = pci_enable_device_mem(pdev);
  3118. if (err != 0)
  3119. return err;
  3120. pci_enable_wake(pdev, PCI_D0, 0);
  3121. vmxnet3_alloc_intr_resources(adapter);
  3122. /* During hibernate and suspend, device has to be reinitialized as the
  3123. * device state need not be preserved.
  3124. */
  3125. /* Need not check adapter state as other reset tasks cannot run during
  3126. * device resume.
  3127. */
  3128. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3129. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3130. VMXNET3_CMD_QUIESCE_DEV);
  3131. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3132. vmxnet3_tq_cleanup_all(adapter);
  3133. vmxnet3_rq_cleanup_all(adapter);
  3134. vmxnet3_reset_dev(adapter);
  3135. err = vmxnet3_activate_dev(adapter);
  3136. if (err != 0) {
  3137. netdev_err(netdev,
  3138. "failed to re-activate on resume, error: %d", err);
  3139. vmxnet3_force_close(adapter);
  3140. return err;
  3141. }
  3142. netif_device_attach(netdev);
  3143. return 0;
  3144. }
  3145. static const struct dev_pm_ops vmxnet3_pm_ops = {
  3146. .suspend = vmxnet3_suspend,
  3147. .resume = vmxnet3_resume,
  3148. .freeze = vmxnet3_suspend,
  3149. .restore = vmxnet3_resume,
  3150. };
  3151. #endif
  3152. static struct pci_driver vmxnet3_driver = {
  3153. .name = vmxnet3_driver_name,
  3154. .id_table = vmxnet3_pciid_table,
  3155. .probe = vmxnet3_probe_device,
  3156. .remove = vmxnet3_remove_device,
  3157. .shutdown = vmxnet3_shutdown_device,
  3158. #ifdef CONFIG_PM
  3159. .driver.pm = &vmxnet3_pm_ops,
  3160. #endif
  3161. };
  3162. static int __init
  3163. vmxnet3_init_module(void)
  3164. {
  3165. pr_info("%s - version %s\n", VMXNET3_DRIVER_DESC,
  3166. VMXNET3_DRIVER_VERSION_REPORT);
  3167. return pci_register_driver(&vmxnet3_driver);
  3168. }
  3169. module_init(vmxnet3_init_module);
  3170. static void
  3171. vmxnet3_exit_module(void)
  3172. {
  3173. pci_unregister_driver(&vmxnet3_driver);
  3174. }
  3175. module_exit(vmxnet3_exit_module);
  3176. MODULE_AUTHOR("VMware, Inc.");
  3177. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  3178. MODULE_LICENSE("GPL v2");
  3179. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);