smsc75xx.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2010 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. *****************************************************************************/
  19. #include <linux/module.h>
  20. #include <linux/kmod.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/etherdevice.h>
  23. #include <linux/ethtool.h>
  24. #include <linux/mii.h>
  25. #include <linux/usb.h>
  26. #include <linux/bitrev.h>
  27. #include <linux/crc16.h>
  28. #include <linux/crc32.h>
  29. #include <linux/usb/usbnet.h>
  30. #include <linux/slab.h>
  31. #include <linux/of_net.h>
  32. #include "smsc75xx.h"
  33. #define SMSC_CHIPNAME "smsc75xx"
  34. #define SMSC_DRIVER_VERSION "1.0.0"
  35. #define HS_USB_PKT_SIZE (512)
  36. #define FS_USB_PKT_SIZE (64)
  37. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  38. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  39. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  40. #define MAX_SINGLE_PACKET_SIZE (9000)
  41. #define LAN75XX_EEPROM_MAGIC (0x7500)
  42. #define EEPROM_MAC_OFFSET (0x01)
  43. #define DEFAULT_TX_CSUM_ENABLE (true)
  44. #define DEFAULT_RX_CSUM_ENABLE (true)
  45. #define SMSC75XX_INTERNAL_PHY_ID (1)
  46. #define SMSC75XX_TX_OVERHEAD (8)
  47. #define MAX_RX_FIFO_SIZE (20 * 1024)
  48. #define MAX_TX_FIFO_SIZE (12 * 1024)
  49. #define USB_VENDOR_ID_SMSC (0x0424)
  50. #define USB_PRODUCT_ID_LAN7500 (0x7500)
  51. #define USB_PRODUCT_ID_LAN7505 (0x7505)
  52. #define RXW_PADDING 2
  53. #define SUPPORTED_WAKE (WAKE_PHY | WAKE_UCAST | WAKE_BCAST | \
  54. WAKE_MCAST | WAKE_ARP | WAKE_MAGIC)
  55. #define SUSPEND_SUSPEND0 (0x01)
  56. #define SUSPEND_SUSPEND1 (0x02)
  57. #define SUSPEND_SUSPEND2 (0x04)
  58. #define SUSPEND_SUSPEND3 (0x08)
  59. #define SUSPEND_ALLMODES (SUSPEND_SUSPEND0 | SUSPEND_SUSPEND1 | \
  60. SUSPEND_SUSPEND2 | SUSPEND_SUSPEND3)
  61. struct smsc75xx_priv {
  62. struct usbnet *dev;
  63. u32 rfe_ctl;
  64. u32 wolopts;
  65. u32 multicast_hash_table[DP_SEL_VHF_HASH_LEN];
  66. struct mutex dataport_mutex;
  67. spinlock_t rfe_ctl_lock;
  68. struct work_struct set_multicast;
  69. u8 suspend_flags;
  70. };
  71. struct usb_context {
  72. struct usb_ctrlrequest req;
  73. struct usbnet *dev;
  74. };
  75. static bool turbo_mode = true;
  76. module_param(turbo_mode, bool, 0644);
  77. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  78. static int smsc75xx_link_ok_nopm(struct usbnet *dev);
  79. static int smsc75xx_phy_gig_workaround(struct usbnet *dev);
  80. static int __must_check __smsc75xx_read_reg(struct usbnet *dev, u32 index,
  81. u32 *data, int in_pm)
  82. {
  83. u32 buf;
  84. int ret;
  85. int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16);
  86. BUG_ON(!dev);
  87. if (!in_pm)
  88. fn = usbnet_read_cmd;
  89. else
  90. fn = usbnet_read_cmd_nopm;
  91. ret = fn(dev, USB_VENDOR_REQUEST_READ_REGISTER, USB_DIR_IN
  92. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  93. 0, index, &buf, 4);
  94. if (unlikely(ret < 0)) {
  95. netdev_warn(dev->net, "Failed to read reg index 0x%08x: %d\n",
  96. index, ret);
  97. return ret;
  98. }
  99. le32_to_cpus(&buf);
  100. *data = buf;
  101. return ret;
  102. }
  103. static int __must_check __smsc75xx_write_reg(struct usbnet *dev, u32 index,
  104. u32 data, int in_pm)
  105. {
  106. u32 buf;
  107. int ret;
  108. int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16);
  109. BUG_ON(!dev);
  110. if (!in_pm)
  111. fn = usbnet_write_cmd;
  112. else
  113. fn = usbnet_write_cmd_nopm;
  114. buf = data;
  115. cpu_to_le32s(&buf);
  116. ret = fn(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, USB_DIR_OUT
  117. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  118. 0, index, &buf, 4);
  119. if (unlikely(ret < 0))
  120. netdev_warn(dev->net, "Failed to write reg index 0x%08x: %d\n",
  121. index, ret);
  122. return ret;
  123. }
  124. static int __must_check smsc75xx_read_reg_nopm(struct usbnet *dev, u32 index,
  125. u32 *data)
  126. {
  127. return __smsc75xx_read_reg(dev, index, data, 1);
  128. }
  129. static int __must_check smsc75xx_write_reg_nopm(struct usbnet *dev, u32 index,
  130. u32 data)
  131. {
  132. return __smsc75xx_write_reg(dev, index, data, 1);
  133. }
  134. static int __must_check smsc75xx_read_reg(struct usbnet *dev, u32 index,
  135. u32 *data)
  136. {
  137. return __smsc75xx_read_reg(dev, index, data, 0);
  138. }
  139. static int __must_check smsc75xx_write_reg(struct usbnet *dev, u32 index,
  140. u32 data)
  141. {
  142. return __smsc75xx_write_reg(dev, index, data, 0);
  143. }
  144. /* Loop until the read is completed with timeout
  145. * called with phy_mutex held */
  146. static __must_check int __smsc75xx_phy_wait_not_busy(struct usbnet *dev,
  147. int in_pm)
  148. {
  149. unsigned long start_time = jiffies;
  150. u32 val;
  151. int ret;
  152. do {
  153. ret = __smsc75xx_read_reg(dev, MII_ACCESS, &val, in_pm);
  154. if (ret < 0) {
  155. netdev_warn(dev->net, "Error reading MII_ACCESS\n");
  156. return ret;
  157. }
  158. if (!(val & MII_ACCESS_BUSY))
  159. return 0;
  160. } while (!time_after(jiffies, start_time + HZ));
  161. return -EIO;
  162. }
  163. static int __smsc75xx_mdio_read(struct net_device *netdev, int phy_id, int idx,
  164. int in_pm)
  165. {
  166. struct usbnet *dev = netdev_priv(netdev);
  167. u32 val, addr;
  168. int ret;
  169. mutex_lock(&dev->phy_mutex);
  170. /* confirm MII not busy */
  171. ret = __smsc75xx_phy_wait_not_busy(dev, in_pm);
  172. if (ret < 0) {
  173. netdev_warn(dev->net, "MII is busy in smsc75xx_mdio_read\n");
  174. goto done;
  175. }
  176. /* set the address, index & direction (read from PHY) */
  177. phy_id &= dev->mii.phy_id_mask;
  178. idx &= dev->mii.reg_num_mask;
  179. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  180. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  181. | MII_ACCESS_READ | MII_ACCESS_BUSY;
  182. ret = __smsc75xx_write_reg(dev, MII_ACCESS, addr, in_pm);
  183. if (ret < 0) {
  184. netdev_warn(dev->net, "Error writing MII_ACCESS\n");
  185. goto done;
  186. }
  187. ret = __smsc75xx_phy_wait_not_busy(dev, in_pm);
  188. if (ret < 0) {
  189. netdev_warn(dev->net, "Timed out reading MII reg %02X\n", idx);
  190. goto done;
  191. }
  192. ret = __smsc75xx_read_reg(dev, MII_DATA, &val, in_pm);
  193. if (ret < 0) {
  194. netdev_warn(dev->net, "Error reading MII_DATA\n");
  195. goto done;
  196. }
  197. ret = (u16)(val & 0xFFFF);
  198. done:
  199. mutex_unlock(&dev->phy_mutex);
  200. return ret;
  201. }
  202. static void __smsc75xx_mdio_write(struct net_device *netdev, int phy_id,
  203. int idx, int regval, int in_pm)
  204. {
  205. struct usbnet *dev = netdev_priv(netdev);
  206. u32 val, addr;
  207. int ret;
  208. mutex_lock(&dev->phy_mutex);
  209. /* confirm MII not busy */
  210. ret = __smsc75xx_phy_wait_not_busy(dev, in_pm);
  211. if (ret < 0) {
  212. netdev_warn(dev->net, "MII is busy in smsc75xx_mdio_write\n");
  213. goto done;
  214. }
  215. val = regval;
  216. ret = __smsc75xx_write_reg(dev, MII_DATA, val, in_pm);
  217. if (ret < 0) {
  218. netdev_warn(dev->net, "Error writing MII_DATA\n");
  219. goto done;
  220. }
  221. /* set the address, index & direction (write to PHY) */
  222. phy_id &= dev->mii.phy_id_mask;
  223. idx &= dev->mii.reg_num_mask;
  224. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  225. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  226. | MII_ACCESS_WRITE | MII_ACCESS_BUSY;
  227. ret = __smsc75xx_write_reg(dev, MII_ACCESS, addr, in_pm);
  228. if (ret < 0) {
  229. netdev_warn(dev->net, "Error writing MII_ACCESS\n");
  230. goto done;
  231. }
  232. ret = __smsc75xx_phy_wait_not_busy(dev, in_pm);
  233. if (ret < 0) {
  234. netdev_warn(dev->net, "Timed out writing MII reg %02X\n", idx);
  235. goto done;
  236. }
  237. done:
  238. mutex_unlock(&dev->phy_mutex);
  239. }
  240. static int smsc75xx_mdio_read_nopm(struct net_device *netdev, int phy_id,
  241. int idx)
  242. {
  243. return __smsc75xx_mdio_read(netdev, phy_id, idx, 1);
  244. }
  245. static void smsc75xx_mdio_write_nopm(struct net_device *netdev, int phy_id,
  246. int idx, int regval)
  247. {
  248. __smsc75xx_mdio_write(netdev, phy_id, idx, regval, 1);
  249. }
  250. static int smsc75xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  251. {
  252. return __smsc75xx_mdio_read(netdev, phy_id, idx, 0);
  253. }
  254. static void smsc75xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  255. int regval)
  256. {
  257. __smsc75xx_mdio_write(netdev, phy_id, idx, regval, 0);
  258. }
  259. static int smsc75xx_wait_eeprom(struct usbnet *dev)
  260. {
  261. unsigned long start_time = jiffies;
  262. u32 val;
  263. int ret;
  264. do {
  265. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  266. if (ret < 0) {
  267. netdev_warn(dev->net, "Error reading E2P_CMD\n");
  268. return ret;
  269. }
  270. if (!(val & E2P_CMD_BUSY) || (val & E2P_CMD_TIMEOUT))
  271. break;
  272. udelay(40);
  273. } while (!time_after(jiffies, start_time + HZ));
  274. if (val & (E2P_CMD_TIMEOUT | E2P_CMD_BUSY)) {
  275. netdev_warn(dev->net, "EEPROM read operation timeout\n");
  276. return -EIO;
  277. }
  278. return 0;
  279. }
  280. static int smsc75xx_eeprom_confirm_not_busy(struct usbnet *dev)
  281. {
  282. unsigned long start_time = jiffies;
  283. u32 val;
  284. int ret;
  285. do {
  286. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  287. if (ret < 0) {
  288. netdev_warn(dev->net, "Error reading E2P_CMD\n");
  289. return ret;
  290. }
  291. if (!(val & E2P_CMD_BUSY))
  292. return 0;
  293. udelay(40);
  294. } while (!time_after(jiffies, start_time + HZ));
  295. netdev_warn(dev->net, "EEPROM is busy\n");
  296. return -EIO;
  297. }
  298. static int smsc75xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  299. u8 *data)
  300. {
  301. u32 val;
  302. int i, ret;
  303. BUG_ON(!dev);
  304. BUG_ON(!data);
  305. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  306. if (ret)
  307. return ret;
  308. for (i = 0; i < length; i++) {
  309. val = E2P_CMD_BUSY | E2P_CMD_READ | (offset & E2P_CMD_ADDR);
  310. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  311. if (ret < 0) {
  312. netdev_warn(dev->net, "Error writing E2P_CMD\n");
  313. return ret;
  314. }
  315. ret = smsc75xx_wait_eeprom(dev);
  316. if (ret < 0)
  317. return ret;
  318. ret = smsc75xx_read_reg(dev, E2P_DATA, &val);
  319. if (ret < 0) {
  320. netdev_warn(dev->net, "Error reading E2P_DATA\n");
  321. return ret;
  322. }
  323. data[i] = val & 0xFF;
  324. offset++;
  325. }
  326. return 0;
  327. }
  328. static int smsc75xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  329. u8 *data)
  330. {
  331. u32 val;
  332. int i, ret;
  333. BUG_ON(!dev);
  334. BUG_ON(!data);
  335. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  336. if (ret)
  337. return ret;
  338. /* Issue write/erase enable command */
  339. val = E2P_CMD_BUSY | E2P_CMD_EWEN;
  340. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  341. if (ret < 0) {
  342. netdev_warn(dev->net, "Error writing E2P_CMD\n");
  343. return ret;
  344. }
  345. ret = smsc75xx_wait_eeprom(dev);
  346. if (ret < 0)
  347. return ret;
  348. for (i = 0; i < length; i++) {
  349. /* Fill data register */
  350. val = data[i];
  351. ret = smsc75xx_write_reg(dev, E2P_DATA, val);
  352. if (ret < 0) {
  353. netdev_warn(dev->net, "Error writing E2P_DATA\n");
  354. return ret;
  355. }
  356. /* Send "write" command */
  357. val = E2P_CMD_BUSY | E2P_CMD_WRITE | (offset & E2P_CMD_ADDR);
  358. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  359. if (ret < 0) {
  360. netdev_warn(dev->net, "Error writing E2P_CMD\n");
  361. return ret;
  362. }
  363. ret = smsc75xx_wait_eeprom(dev);
  364. if (ret < 0)
  365. return ret;
  366. offset++;
  367. }
  368. return 0;
  369. }
  370. static int smsc75xx_dataport_wait_not_busy(struct usbnet *dev)
  371. {
  372. int i, ret;
  373. for (i = 0; i < 100; i++) {
  374. u32 dp_sel;
  375. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  376. if (ret < 0) {
  377. netdev_warn(dev->net, "Error reading DP_SEL\n");
  378. return ret;
  379. }
  380. if (dp_sel & DP_SEL_DPRDY)
  381. return 0;
  382. udelay(40);
  383. }
  384. netdev_warn(dev->net, "smsc75xx_dataport_wait_not_busy timed out\n");
  385. return -EIO;
  386. }
  387. static int smsc75xx_dataport_write(struct usbnet *dev, u32 ram_select, u32 addr,
  388. u32 length, u32 *buf)
  389. {
  390. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  391. u32 dp_sel;
  392. int i, ret;
  393. mutex_lock(&pdata->dataport_mutex);
  394. ret = smsc75xx_dataport_wait_not_busy(dev);
  395. if (ret < 0) {
  396. netdev_warn(dev->net, "smsc75xx_dataport_write busy on entry\n");
  397. goto done;
  398. }
  399. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  400. if (ret < 0) {
  401. netdev_warn(dev->net, "Error reading DP_SEL\n");
  402. goto done;
  403. }
  404. dp_sel &= ~DP_SEL_RSEL;
  405. dp_sel |= ram_select;
  406. ret = smsc75xx_write_reg(dev, DP_SEL, dp_sel);
  407. if (ret < 0) {
  408. netdev_warn(dev->net, "Error writing DP_SEL\n");
  409. goto done;
  410. }
  411. for (i = 0; i < length; i++) {
  412. ret = smsc75xx_write_reg(dev, DP_ADDR, addr + i);
  413. if (ret < 0) {
  414. netdev_warn(dev->net, "Error writing DP_ADDR\n");
  415. goto done;
  416. }
  417. ret = smsc75xx_write_reg(dev, DP_DATA, buf[i]);
  418. if (ret < 0) {
  419. netdev_warn(dev->net, "Error writing DP_DATA\n");
  420. goto done;
  421. }
  422. ret = smsc75xx_write_reg(dev, DP_CMD, DP_CMD_WRITE);
  423. if (ret < 0) {
  424. netdev_warn(dev->net, "Error writing DP_CMD\n");
  425. goto done;
  426. }
  427. ret = smsc75xx_dataport_wait_not_busy(dev);
  428. if (ret < 0) {
  429. netdev_warn(dev->net, "smsc75xx_dataport_write timeout\n");
  430. goto done;
  431. }
  432. }
  433. done:
  434. mutex_unlock(&pdata->dataport_mutex);
  435. return ret;
  436. }
  437. /* returns hash bit number for given MAC address */
  438. static u32 smsc75xx_hash(char addr[ETH_ALEN])
  439. {
  440. return (ether_crc(ETH_ALEN, addr) >> 23) & 0x1ff;
  441. }
  442. static void smsc75xx_deferred_multicast_write(struct work_struct *param)
  443. {
  444. struct smsc75xx_priv *pdata =
  445. container_of(param, struct smsc75xx_priv, set_multicast);
  446. struct usbnet *dev = pdata->dev;
  447. int ret;
  448. netif_dbg(dev, drv, dev->net, "deferred multicast write 0x%08x\n",
  449. pdata->rfe_ctl);
  450. smsc75xx_dataport_write(dev, DP_SEL_VHF, DP_SEL_VHF_VLAN_LEN,
  451. DP_SEL_VHF_HASH_LEN, pdata->multicast_hash_table);
  452. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  453. if (ret < 0)
  454. netdev_warn(dev->net, "Error writing RFE_CRL\n");
  455. }
  456. static void smsc75xx_set_multicast(struct net_device *netdev)
  457. {
  458. struct usbnet *dev = netdev_priv(netdev);
  459. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  460. unsigned long flags;
  461. int i;
  462. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  463. pdata->rfe_ctl &=
  464. ~(RFE_CTL_AU | RFE_CTL_AM | RFE_CTL_DPF | RFE_CTL_MHF);
  465. pdata->rfe_ctl |= RFE_CTL_AB;
  466. for (i = 0; i < DP_SEL_VHF_HASH_LEN; i++)
  467. pdata->multicast_hash_table[i] = 0;
  468. if (dev->net->flags & IFF_PROMISC) {
  469. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n");
  470. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_AU;
  471. } else if (dev->net->flags & IFF_ALLMULTI) {
  472. netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n");
  473. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_DPF;
  474. } else if (!netdev_mc_empty(dev->net)) {
  475. struct netdev_hw_addr *ha;
  476. netif_dbg(dev, drv, dev->net, "receive multicast hash filter\n");
  477. pdata->rfe_ctl |= RFE_CTL_MHF | RFE_CTL_DPF;
  478. netdev_for_each_mc_addr(ha, netdev) {
  479. u32 bitnum = smsc75xx_hash(ha->addr);
  480. pdata->multicast_hash_table[bitnum / 32] |=
  481. (1 << (bitnum % 32));
  482. }
  483. } else {
  484. netif_dbg(dev, drv, dev->net, "receive own packets only\n");
  485. pdata->rfe_ctl |= RFE_CTL_DPF;
  486. }
  487. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  488. /* defer register writes to a sleepable context */
  489. schedule_work(&pdata->set_multicast);
  490. }
  491. static int smsc75xx_update_flowcontrol(struct usbnet *dev, u8 duplex,
  492. u16 lcladv, u16 rmtadv)
  493. {
  494. u32 flow = 0, fct_flow = 0;
  495. int ret;
  496. if (duplex == DUPLEX_FULL) {
  497. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  498. if (cap & FLOW_CTRL_TX) {
  499. flow = (FLOW_TX_FCEN | 0xFFFF);
  500. /* set fct_flow thresholds to 20% and 80% */
  501. fct_flow = (8 << 8) | 32;
  502. }
  503. if (cap & FLOW_CTRL_RX)
  504. flow |= FLOW_RX_FCEN;
  505. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n",
  506. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  507. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  508. } else {
  509. netif_dbg(dev, link, dev->net, "half duplex\n");
  510. }
  511. ret = smsc75xx_write_reg(dev, FLOW, flow);
  512. if (ret < 0) {
  513. netdev_warn(dev->net, "Error writing FLOW\n");
  514. return ret;
  515. }
  516. ret = smsc75xx_write_reg(dev, FCT_FLOW, fct_flow);
  517. if (ret < 0) {
  518. netdev_warn(dev->net, "Error writing FCT_FLOW\n");
  519. return ret;
  520. }
  521. return 0;
  522. }
  523. static int smsc75xx_link_reset(struct usbnet *dev)
  524. {
  525. struct mii_if_info *mii = &dev->mii;
  526. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  527. u16 lcladv, rmtadv;
  528. int ret;
  529. /* write to clear phy interrupt status */
  530. smsc75xx_mdio_write(dev->net, mii->phy_id, PHY_INT_SRC,
  531. PHY_INT_SRC_CLEAR_ALL);
  532. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  533. if (ret < 0) {
  534. netdev_warn(dev->net, "Error writing INT_STS\n");
  535. return ret;
  536. }
  537. mii_check_media(mii, 1, 1);
  538. mii_ethtool_gset(&dev->mii, &ecmd);
  539. lcladv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  540. rmtadv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  541. netif_dbg(dev, link, dev->net, "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n",
  542. ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv);
  543. return smsc75xx_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  544. }
  545. static void smsc75xx_status(struct usbnet *dev, struct urb *urb)
  546. {
  547. u32 intdata;
  548. if (urb->actual_length != 4) {
  549. netdev_warn(dev->net, "unexpected urb length %d\n",
  550. urb->actual_length);
  551. return;
  552. }
  553. memcpy(&intdata, urb->transfer_buffer, 4);
  554. le32_to_cpus(&intdata);
  555. netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata);
  556. if (intdata & INT_ENP_PHY_INT)
  557. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  558. else
  559. netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n",
  560. intdata);
  561. }
  562. static int smsc75xx_ethtool_get_eeprom_len(struct net_device *net)
  563. {
  564. return MAX_EEPROM_SIZE;
  565. }
  566. static int smsc75xx_ethtool_get_eeprom(struct net_device *netdev,
  567. struct ethtool_eeprom *ee, u8 *data)
  568. {
  569. struct usbnet *dev = netdev_priv(netdev);
  570. ee->magic = LAN75XX_EEPROM_MAGIC;
  571. return smsc75xx_read_eeprom(dev, ee->offset, ee->len, data);
  572. }
  573. static int smsc75xx_ethtool_set_eeprom(struct net_device *netdev,
  574. struct ethtool_eeprom *ee, u8 *data)
  575. {
  576. struct usbnet *dev = netdev_priv(netdev);
  577. if (ee->magic != LAN75XX_EEPROM_MAGIC) {
  578. netdev_warn(dev->net, "EEPROM: magic value mismatch: 0x%x\n",
  579. ee->magic);
  580. return -EINVAL;
  581. }
  582. return smsc75xx_write_eeprom(dev, ee->offset, ee->len, data);
  583. }
  584. static void smsc75xx_ethtool_get_wol(struct net_device *net,
  585. struct ethtool_wolinfo *wolinfo)
  586. {
  587. struct usbnet *dev = netdev_priv(net);
  588. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  589. wolinfo->supported = SUPPORTED_WAKE;
  590. wolinfo->wolopts = pdata->wolopts;
  591. }
  592. static int smsc75xx_ethtool_set_wol(struct net_device *net,
  593. struct ethtool_wolinfo *wolinfo)
  594. {
  595. struct usbnet *dev = netdev_priv(net);
  596. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  597. int ret;
  598. pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
  599. ret = device_set_wakeup_enable(&dev->udev->dev, pdata->wolopts);
  600. if (ret < 0)
  601. netdev_warn(dev->net, "device_set_wakeup_enable error %d\n", ret);
  602. return ret;
  603. }
  604. static const struct ethtool_ops smsc75xx_ethtool_ops = {
  605. .get_link = usbnet_get_link,
  606. .nway_reset = usbnet_nway_reset,
  607. .get_drvinfo = usbnet_get_drvinfo,
  608. .get_msglevel = usbnet_get_msglevel,
  609. .set_msglevel = usbnet_set_msglevel,
  610. .get_eeprom_len = smsc75xx_ethtool_get_eeprom_len,
  611. .get_eeprom = smsc75xx_ethtool_get_eeprom,
  612. .set_eeprom = smsc75xx_ethtool_set_eeprom,
  613. .get_wol = smsc75xx_ethtool_get_wol,
  614. .set_wol = smsc75xx_ethtool_set_wol,
  615. .get_link_ksettings = usbnet_get_link_ksettings,
  616. .set_link_ksettings = usbnet_set_link_ksettings,
  617. };
  618. static int smsc75xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  619. {
  620. struct usbnet *dev = netdev_priv(netdev);
  621. if (!netif_running(netdev))
  622. return -EINVAL;
  623. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  624. }
  625. static void smsc75xx_init_mac_address(struct usbnet *dev)
  626. {
  627. const u8 *mac_addr;
  628. /* maybe the boot loader passed the MAC address in devicetree */
  629. mac_addr = of_get_mac_address(dev->udev->dev.of_node);
  630. if (mac_addr) {
  631. memcpy(dev->net->dev_addr, mac_addr, ETH_ALEN);
  632. return;
  633. }
  634. /* try reading mac address from EEPROM */
  635. if (smsc75xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  636. dev->net->dev_addr) == 0) {
  637. if (is_valid_ether_addr(dev->net->dev_addr)) {
  638. /* eeprom values are valid so use them */
  639. netif_dbg(dev, ifup, dev->net,
  640. "MAC address read from EEPROM\n");
  641. return;
  642. }
  643. }
  644. /* no useful static MAC address found. generate a random one */
  645. eth_hw_addr_random(dev->net);
  646. netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n");
  647. }
  648. static int smsc75xx_set_mac_address(struct usbnet *dev)
  649. {
  650. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  651. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  652. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  653. int ret = smsc75xx_write_reg(dev, RX_ADDRH, addr_hi);
  654. if (ret < 0) {
  655. netdev_warn(dev->net, "Failed to write RX_ADDRH: %d\n", ret);
  656. return ret;
  657. }
  658. ret = smsc75xx_write_reg(dev, RX_ADDRL, addr_lo);
  659. if (ret < 0) {
  660. netdev_warn(dev->net, "Failed to write RX_ADDRL: %d\n", ret);
  661. return ret;
  662. }
  663. addr_hi |= ADDR_FILTX_FB_VALID;
  664. ret = smsc75xx_write_reg(dev, ADDR_FILTX, addr_hi);
  665. if (ret < 0) {
  666. netdev_warn(dev->net, "Failed to write ADDR_FILTX: %d\n", ret);
  667. return ret;
  668. }
  669. ret = smsc75xx_write_reg(dev, ADDR_FILTX + 4, addr_lo);
  670. if (ret < 0)
  671. netdev_warn(dev->net, "Failed to write ADDR_FILTX+4: %d\n", ret);
  672. return ret;
  673. }
  674. static int smsc75xx_phy_initialize(struct usbnet *dev)
  675. {
  676. int bmcr, ret, timeout = 0;
  677. /* Initialize MII structure */
  678. dev->mii.dev = dev->net;
  679. dev->mii.mdio_read = smsc75xx_mdio_read;
  680. dev->mii.mdio_write = smsc75xx_mdio_write;
  681. dev->mii.phy_id_mask = 0x1f;
  682. dev->mii.reg_num_mask = 0x1f;
  683. dev->mii.supports_gmii = 1;
  684. dev->mii.phy_id = SMSC75XX_INTERNAL_PHY_ID;
  685. /* reset phy and wait for reset to complete */
  686. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  687. do {
  688. msleep(10);
  689. bmcr = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  690. if (bmcr < 0) {
  691. netdev_warn(dev->net, "Error reading MII_BMCR\n");
  692. return bmcr;
  693. }
  694. timeout++;
  695. } while ((bmcr & BMCR_RESET) && (timeout < 100));
  696. if (timeout >= 100) {
  697. netdev_warn(dev->net, "timeout on PHY Reset\n");
  698. return -EIO;
  699. }
  700. /* phy workaround for gig link */
  701. smsc75xx_phy_gig_workaround(dev);
  702. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  703. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  704. ADVERTISE_PAUSE_ASYM);
  705. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
  706. ADVERTISE_1000FULL);
  707. /* read and write to clear phy interrupt status */
  708. ret = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  709. if (ret < 0) {
  710. netdev_warn(dev->net, "Error reading PHY_INT_SRC\n");
  711. return ret;
  712. }
  713. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_SRC, 0xffff);
  714. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  715. PHY_INT_MASK_DEFAULT);
  716. mii_nway_restart(&dev->mii);
  717. netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n");
  718. return 0;
  719. }
  720. static int smsc75xx_set_rx_max_frame_length(struct usbnet *dev, int size)
  721. {
  722. int ret = 0;
  723. u32 buf;
  724. bool rxenabled;
  725. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  726. if (ret < 0) {
  727. netdev_warn(dev->net, "Failed to read MAC_RX: %d\n", ret);
  728. return ret;
  729. }
  730. rxenabled = ((buf & MAC_RX_RXEN) != 0);
  731. if (rxenabled) {
  732. buf &= ~MAC_RX_RXEN;
  733. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  734. if (ret < 0) {
  735. netdev_warn(dev->net, "Failed to write MAC_RX: %d\n", ret);
  736. return ret;
  737. }
  738. }
  739. /* add 4 to size for FCS */
  740. buf &= ~MAC_RX_MAX_SIZE;
  741. buf |= (((size + 4) << MAC_RX_MAX_SIZE_SHIFT) & MAC_RX_MAX_SIZE);
  742. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  743. if (ret < 0) {
  744. netdev_warn(dev->net, "Failed to write MAC_RX: %d\n", ret);
  745. return ret;
  746. }
  747. if (rxenabled) {
  748. buf |= MAC_RX_RXEN;
  749. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  750. if (ret < 0) {
  751. netdev_warn(dev->net, "Failed to write MAC_RX: %d\n", ret);
  752. return ret;
  753. }
  754. }
  755. return 0;
  756. }
  757. static int smsc75xx_change_mtu(struct net_device *netdev, int new_mtu)
  758. {
  759. struct usbnet *dev = netdev_priv(netdev);
  760. int ret;
  761. ret = smsc75xx_set_rx_max_frame_length(dev, new_mtu + ETH_HLEN);
  762. if (ret < 0) {
  763. netdev_warn(dev->net, "Failed to set mac rx frame length\n");
  764. return ret;
  765. }
  766. return usbnet_change_mtu(netdev, new_mtu);
  767. }
  768. /* Enable or disable Rx checksum offload engine */
  769. static int smsc75xx_set_features(struct net_device *netdev,
  770. netdev_features_t features)
  771. {
  772. struct usbnet *dev = netdev_priv(netdev);
  773. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  774. unsigned long flags;
  775. int ret;
  776. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  777. if (features & NETIF_F_RXCSUM)
  778. pdata->rfe_ctl |= RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM;
  779. else
  780. pdata->rfe_ctl &= ~(RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM);
  781. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  782. /* it's racing here! */
  783. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  784. if (ret < 0) {
  785. netdev_warn(dev->net, "Error writing RFE_CTL\n");
  786. return ret;
  787. }
  788. return 0;
  789. }
  790. static int smsc75xx_wait_ready(struct usbnet *dev, int in_pm)
  791. {
  792. int timeout = 0;
  793. do {
  794. u32 buf;
  795. int ret;
  796. ret = __smsc75xx_read_reg(dev, PMT_CTL, &buf, in_pm);
  797. if (ret < 0) {
  798. netdev_warn(dev->net, "Failed to read PMT_CTL: %d\n", ret);
  799. return ret;
  800. }
  801. if (buf & PMT_CTL_DEV_RDY)
  802. return 0;
  803. msleep(10);
  804. timeout++;
  805. } while (timeout < 100);
  806. netdev_warn(dev->net, "timeout waiting for device ready\n");
  807. return -EIO;
  808. }
  809. static int smsc75xx_phy_gig_workaround(struct usbnet *dev)
  810. {
  811. struct mii_if_info *mii = &dev->mii;
  812. int ret = 0, timeout = 0;
  813. u32 buf, link_up = 0;
  814. /* Set the phy in Gig loopback */
  815. smsc75xx_mdio_write(dev->net, mii->phy_id, MII_BMCR, 0x4040);
  816. /* Wait for the link up */
  817. do {
  818. link_up = smsc75xx_link_ok_nopm(dev);
  819. usleep_range(10000, 20000);
  820. timeout++;
  821. } while ((!link_up) && (timeout < 1000));
  822. if (timeout >= 1000) {
  823. netdev_warn(dev->net, "Timeout waiting for PHY link up\n");
  824. return -EIO;
  825. }
  826. /* phy reset */
  827. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  828. if (ret < 0) {
  829. netdev_warn(dev->net, "Failed to read PMT_CTL: %d\n", ret);
  830. return ret;
  831. }
  832. buf |= PMT_CTL_PHY_RST;
  833. ret = smsc75xx_write_reg(dev, PMT_CTL, buf);
  834. if (ret < 0) {
  835. netdev_warn(dev->net, "Failed to write PMT_CTL: %d\n", ret);
  836. return ret;
  837. }
  838. timeout = 0;
  839. do {
  840. usleep_range(10000, 20000);
  841. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  842. if (ret < 0) {
  843. netdev_warn(dev->net, "Failed to read PMT_CTL: %d\n",
  844. ret);
  845. return ret;
  846. }
  847. timeout++;
  848. } while ((buf & PMT_CTL_PHY_RST) && (timeout < 100));
  849. if (timeout >= 100) {
  850. netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
  851. return -EIO;
  852. }
  853. return 0;
  854. }
  855. static int smsc75xx_reset(struct usbnet *dev)
  856. {
  857. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  858. u32 buf;
  859. int ret = 0, timeout;
  860. netif_dbg(dev, ifup, dev->net, "entering smsc75xx_reset\n");
  861. ret = smsc75xx_wait_ready(dev, 0);
  862. if (ret < 0) {
  863. netdev_warn(dev->net, "device not ready in smsc75xx_reset\n");
  864. return ret;
  865. }
  866. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  867. if (ret < 0) {
  868. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  869. return ret;
  870. }
  871. buf |= HW_CFG_LRST;
  872. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  873. if (ret < 0) {
  874. netdev_warn(dev->net, "Failed to write HW_CFG: %d\n", ret);
  875. return ret;
  876. }
  877. timeout = 0;
  878. do {
  879. msleep(10);
  880. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  881. if (ret < 0) {
  882. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  883. return ret;
  884. }
  885. timeout++;
  886. } while ((buf & HW_CFG_LRST) && (timeout < 100));
  887. if (timeout >= 100) {
  888. netdev_warn(dev->net, "timeout on completion of Lite Reset\n");
  889. return -EIO;
  890. }
  891. netif_dbg(dev, ifup, dev->net, "Lite reset complete, resetting PHY\n");
  892. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  893. if (ret < 0) {
  894. netdev_warn(dev->net, "Failed to read PMT_CTL: %d\n", ret);
  895. return ret;
  896. }
  897. buf |= PMT_CTL_PHY_RST;
  898. ret = smsc75xx_write_reg(dev, PMT_CTL, buf);
  899. if (ret < 0) {
  900. netdev_warn(dev->net, "Failed to write PMT_CTL: %d\n", ret);
  901. return ret;
  902. }
  903. timeout = 0;
  904. do {
  905. msleep(10);
  906. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  907. if (ret < 0) {
  908. netdev_warn(dev->net, "Failed to read PMT_CTL: %d\n", ret);
  909. return ret;
  910. }
  911. timeout++;
  912. } while ((buf & PMT_CTL_PHY_RST) && (timeout < 100));
  913. if (timeout >= 100) {
  914. netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
  915. return -EIO;
  916. }
  917. netif_dbg(dev, ifup, dev->net, "PHY reset complete\n");
  918. ret = smsc75xx_set_mac_address(dev);
  919. if (ret < 0) {
  920. netdev_warn(dev->net, "Failed to set mac address\n");
  921. return ret;
  922. }
  923. netif_dbg(dev, ifup, dev->net, "MAC Address: %pM\n",
  924. dev->net->dev_addr);
  925. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  926. if (ret < 0) {
  927. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  928. return ret;
  929. }
  930. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x\n",
  931. buf);
  932. buf |= HW_CFG_BIR;
  933. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  934. if (ret < 0) {
  935. netdev_warn(dev->net, "Failed to write HW_CFG: %d\n", ret);
  936. return ret;
  937. }
  938. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  939. if (ret < 0) {
  940. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  941. return ret;
  942. }
  943. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG after writing HW_CFG_BIR: 0x%08x\n",
  944. buf);
  945. if (!turbo_mode) {
  946. buf = 0;
  947. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  948. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  949. buf = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  950. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  951. } else {
  952. buf = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  953. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  954. }
  955. netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld\n",
  956. (ulong)dev->rx_urb_size);
  957. ret = smsc75xx_write_reg(dev, BURST_CAP, buf);
  958. if (ret < 0) {
  959. netdev_warn(dev->net, "Failed to write BURST_CAP: %d\n", ret);
  960. return ret;
  961. }
  962. ret = smsc75xx_read_reg(dev, BURST_CAP, &buf);
  963. if (ret < 0) {
  964. netdev_warn(dev->net, "Failed to read BURST_CAP: %d\n", ret);
  965. return ret;
  966. }
  967. netif_dbg(dev, ifup, dev->net,
  968. "Read Value from BURST_CAP after writing: 0x%08x\n", buf);
  969. ret = smsc75xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  970. if (ret < 0) {
  971. netdev_warn(dev->net, "Failed to write BULK_IN_DLY: %d\n", ret);
  972. return ret;
  973. }
  974. ret = smsc75xx_read_reg(dev, BULK_IN_DLY, &buf);
  975. if (ret < 0) {
  976. netdev_warn(dev->net, "Failed to read BULK_IN_DLY: %d\n", ret);
  977. return ret;
  978. }
  979. netif_dbg(dev, ifup, dev->net,
  980. "Read Value from BULK_IN_DLY after writing: 0x%08x\n", buf);
  981. if (turbo_mode) {
  982. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  983. if (ret < 0) {
  984. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  985. return ret;
  986. }
  987. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x\n", buf);
  988. buf |= (HW_CFG_MEF | HW_CFG_BCE);
  989. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  990. if (ret < 0) {
  991. netdev_warn(dev->net, "Failed to write HW_CFG: %d\n", ret);
  992. return ret;
  993. }
  994. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  995. if (ret < 0) {
  996. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  997. return ret;
  998. }
  999. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x\n", buf);
  1000. }
  1001. /* set FIFO sizes */
  1002. buf = (MAX_RX_FIFO_SIZE - 512) / 512;
  1003. ret = smsc75xx_write_reg(dev, FCT_RX_FIFO_END, buf);
  1004. if (ret < 0) {
  1005. netdev_warn(dev->net, "Failed to write FCT_RX_FIFO_END: %d\n", ret);
  1006. return ret;
  1007. }
  1008. netif_dbg(dev, ifup, dev->net, "FCT_RX_FIFO_END set to 0x%08x\n", buf);
  1009. buf = (MAX_TX_FIFO_SIZE - 512) / 512;
  1010. ret = smsc75xx_write_reg(dev, FCT_TX_FIFO_END, buf);
  1011. if (ret < 0) {
  1012. netdev_warn(dev->net, "Failed to write FCT_TX_FIFO_END: %d\n", ret);
  1013. return ret;
  1014. }
  1015. netif_dbg(dev, ifup, dev->net, "FCT_TX_FIFO_END set to 0x%08x\n", buf);
  1016. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  1017. if (ret < 0) {
  1018. netdev_warn(dev->net, "Failed to write INT_STS: %d\n", ret);
  1019. return ret;
  1020. }
  1021. ret = smsc75xx_read_reg(dev, ID_REV, &buf);
  1022. if (ret < 0) {
  1023. netdev_warn(dev->net, "Failed to read ID_REV: %d\n", ret);
  1024. return ret;
  1025. }
  1026. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", buf);
  1027. ret = smsc75xx_read_reg(dev, E2P_CMD, &buf);
  1028. if (ret < 0) {
  1029. netdev_warn(dev->net, "Failed to read E2P_CMD: %d\n", ret);
  1030. return ret;
  1031. }
  1032. /* only set default GPIO/LED settings if no EEPROM is detected */
  1033. if (!(buf & E2P_CMD_LOADED)) {
  1034. ret = smsc75xx_read_reg(dev, LED_GPIO_CFG, &buf);
  1035. if (ret < 0) {
  1036. netdev_warn(dev->net, "Failed to read LED_GPIO_CFG: %d\n", ret);
  1037. return ret;
  1038. }
  1039. buf &= ~(LED_GPIO_CFG_LED2_FUN_SEL | LED_GPIO_CFG_LED10_FUN_SEL);
  1040. buf |= LED_GPIO_CFG_LEDGPIO_EN | LED_GPIO_CFG_LED2_FUN_SEL;
  1041. ret = smsc75xx_write_reg(dev, LED_GPIO_CFG, buf);
  1042. if (ret < 0) {
  1043. netdev_warn(dev->net, "Failed to write LED_GPIO_CFG: %d\n", ret);
  1044. return ret;
  1045. }
  1046. }
  1047. ret = smsc75xx_write_reg(dev, FLOW, 0);
  1048. if (ret < 0) {
  1049. netdev_warn(dev->net, "Failed to write FLOW: %d\n", ret);
  1050. return ret;
  1051. }
  1052. ret = smsc75xx_write_reg(dev, FCT_FLOW, 0);
  1053. if (ret < 0) {
  1054. netdev_warn(dev->net, "Failed to write FCT_FLOW: %d\n", ret);
  1055. return ret;
  1056. }
  1057. /* Don't need rfe_ctl_lock during initialisation */
  1058. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  1059. if (ret < 0) {
  1060. netdev_warn(dev->net, "Failed to read RFE_CTL: %d\n", ret);
  1061. return ret;
  1062. }
  1063. pdata->rfe_ctl |= RFE_CTL_AB | RFE_CTL_DPF;
  1064. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  1065. if (ret < 0) {
  1066. netdev_warn(dev->net, "Failed to write RFE_CTL: %d\n", ret);
  1067. return ret;
  1068. }
  1069. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  1070. if (ret < 0) {
  1071. netdev_warn(dev->net, "Failed to read RFE_CTL: %d\n", ret);
  1072. return ret;
  1073. }
  1074. netif_dbg(dev, ifup, dev->net, "RFE_CTL set to 0x%08x\n",
  1075. pdata->rfe_ctl);
  1076. /* Enable or disable checksum offload engines */
  1077. smsc75xx_set_features(dev->net, dev->net->features);
  1078. smsc75xx_set_multicast(dev->net);
  1079. ret = smsc75xx_phy_initialize(dev);
  1080. if (ret < 0) {
  1081. netdev_warn(dev->net, "Failed to initialize PHY: %d\n", ret);
  1082. return ret;
  1083. }
  1084. ret = smsc75xx_read_reg(dev, INT_EP_CTL, &buf);
  1085. if (ret < 0) {
  1086. netdev_warn(dev->net, "Failed to read INT_EP_CTL: %d\n", ret);
  1087. return ret;
  1088. }
  1089. /* enable PHY interrupts */
  1090. buf |= INT_ENP_PHY_INT;
  1091. ret = smsc75xx_write_reg(dev, INT_EP_CTL, buf);
  1092. if (ret < 0) {
  1093. netdev_warn(dev->net, "Failed to write INT_EP_CTL: %d\n", ret);
  1094. return ret;
  1095. }
  1096. /* allow mac to detect speed and duplex from phy */
  1097. ret = smsc75xx_read_reg(dev, MAC_CR, &buf);
  1098. if (ret < 0) {
  1099. netdev_warn(dev->net, "Failed to read MAC_CR: %d\n", ret);
  1100. return ret;
  1101. }
  1102. buf |= (MAC_CR_ADD | MAC_CR_ASD);
  1103. ret = smsc75xx_write_reg(dev, MAC_CR, buf);
  1104. if (ret < 0) {
  1105. netdev_warn(dev->net, "Failed to write MAC_CR: %d\n", ret);
  1106. return ret;
  1107. }
  1108. ret = smsc75xx_read_reg(dev, MAC_TX, &buf);
  1109. if (ret < 0) {
  1110. netdev_warn(dev->net, "Failed to read MAC_TX: %d\n", ret);
  1111. return ret;
  1112. }
  1113. buf |= MAC_TX_TXEN;
  1114. ret = smsc75xx_write_reg(dev, MAC_TX, buf);
  1115. if (ret < 0) {
  1116. netdev_warn(dev->net, "Failed to write MAC_TX: %d\n", ret);
  1117. return ret;
  1118. }
  1119. netif_dbg(dev, ifup, dev->net, "MAC_TX set to 0x%08x\n", buf);
  1120. ret = smsc75xx_read_reg(dev, FCT_TX_CTL, &buf);
  1121. if (ret < 0) {
  1122. netdev_warn(dev->net, "Failed to read FCT_TX_CTL: %d\n", ret);
  1123. return ret;
  1124. }
  1125. buf |= FCT_TX_CTL_EN;
  1126. ret = smsc75xx_write_reg(dev, FCT_TX_CTL, buf);
  1127. if (ret < 0) {
  1128. netdev_warn(dev->net, "Failed to write FCT_TX_CTL: %d\n", ret);
  1129. return ret;
  1130. }
  1131. netif_dbg(dev, ifup, dev->net, "FCT_TX_CTL set to 0x%08x\n", buf);
  1132. ret = smsc75xx_set_rx_max_frame_length(dev, dev->net->mtu + ETH_HLEN);
  1133. if (ret < 0) {
  1134. netdev_warn(dev->net, "Failed to set max rx frame length\n");
  1135. return ret;
  1136. }
  1137. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  1138. if (ret < 0) {
  1139. netdev_warn(dev->net, "Failed to read MAC_RX: %d\n", ret);
  1140. return ret;
  1141. }
  1142. buf |= MAC_RX_RXEN;
  1143. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  1144. if (ret < 0) {
  1145. netdev_warn(dev->net, "Failed to write MAC_RX: %d\n", ret);
  1146. return ret;
  1147. }
  1148. netif_dbg(dev, ifup, dev->net, "MAC_RX set to 0x%08x\n", buf);
  1149. ret = smsc75xx_read_reg(dev, FCT_RX_CTL, &buf);
  1150. if (ret < 0) {
  1151. netdev_warn(dev->net, "Failed to read FCT_RX_CTL: %d\n", ret);
  1152. return ret;
  1153. }
  1154. buf |= FCT_RX_CTL_EN;
  1155. ret = smsc75xx_write_reg(dev, FCT_RX_CTL, buf);
  1156. if (ret < 0) {
  1157. netdev_warn(dev->net, "Failed to write FCT_RX_CTL: %d\n", ret);
  1158. return ret;
  1159. }
  1160. netif_dbg(dev, ifup, dev->net, "FCT_RX_CTL set to 0x%08x\n", buf);
  1161. netif_dbg(dev, ifup, dev->net, "smsc75xx_reset, return 0\n");
  1162. return 0;
  1163. }
  1164. static const struct net_device_ops smsc75xx_netdev_ops = {
  1165. .ndo_open = usbnet_open,
  1166. .ndo_stop = usbnet_stop,
  1167. .ndo_start_xmit = usbnet_start_xmit,
  1168. .ndo_tx_timeout = usbnet_tx_timeout,
  1169. .ndo_get_stats64 = usbnet_get_stats64,
  1170. .ndo_change_mtu = smsc75xx_change_mtu,
  1171. .ndo_set_mac_address = eth_mac_addr,
  1172. .ndo_validate_addr = eth_validate_addr,
  1173. .ndo_do_ioctl = smsc75xx_ioctl,
  1174. .ndo_set_rx_mode = smsc75xx_set_multicast,
  1175. .ndo_set_features = smsc75xx_set_features,
  1176. };
  1177. static int smsc75xx_bind(struct usbnet *dev, struct usb_interface *intf)
  1178. {
  1179. struct smsc75xx_priv *pdata = NULL;
  1180. int ret;
  1181. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  1182. ret = usbnet_get_endpoints(dev, intf);
  1183. if (ret < 0) {
  1184. netdev_warn(dev->net, "usbnet_get_endpoints failed: %d\n", ret);
  1185. return ret;
  1186. }
  1187. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc75xx_priv),
  1188. GFP_KERNEL);
  1189. pdata = (struct smsc75xx_priv *)(dev->data[0]);
  1190. if (!pdata)
  1191. return -ENOMEM;
  1192. pdata->dev = dev;
  1193. spin_lock_init(&pdata->rfe_ctl_lock);
  1194. mutex_init(&pdata->dataport_mutex);
  1195. INIT_WORK(&pdata->set_multicast, smsc75xx_deferred_multicast_write);
  1196. if (DEFAULT_TX_CSUM_ENABLE)
  1197. dev->net->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1198. if (DEFAULT_RX_CSUM_ENABLE)
  1199. dev->net->features |= NETIF_F_RXCSUM;
  1200. dev->net->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  1201. NETIF_F_RXCSUM;
  1202. ret = smsc75xx_wait_ready(dev, 0);
  1203. if (ret < 0) {
  1204. netdev_warn(dev->net, "device not ready in smsc75xx_bind\n");
  1205. return ret;
  1206. }
  1207. smsc75xx_init_mac_address(dev);
  1208. /* Init all registers */
  1209. ret = smsc75xx_reset(dev);
  1210. if (ret < 0) {
  1211. netdev_warn(dev->net, "smsc75xx_reset error %d\n", ret);
  1212. return ret;
  1213. }
  1214. dev->net->netdev_ops = &smsc75xx_netdev_ops;
  1215. dev->net->ethtool_ops = &smsc75xx_ethtool_ops;
  1216. dev->net->flags |= IFF_MULTICAST;
  1217. dev->net->hard_header_len += SMSC75XX_TX_OVERHEAD;
  1218. dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
  1219. dev->net->max_mtu = MAX_SINGLE_PACKET_SIZE;
  1220. return 0;
  1221. }
  1222. static void smsc75xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  1223. {
  1224. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  1225. if (pdata) {
  1226. netif_dbg(dev, ifdown, dev->net, "free pdata\n");
  1227. kfree(pdata);
  1228. pdata = NULL;
  1229. dev->data[0] = 0;
  1230. }
  1231. }
  1232. static u16 smsc_crc(const u8 *buffer, size_t len)
  1233. {
  1234. return bitrev16(crc16(0xFFFF, buffer, len));
  1235. }
  1236. static int smsc75xx_write_wuff(struct usbnet *dev, int filter, u32 wuf_cfg,
  1237. u32 wuf_mask1)
  1238. {
  1239. int cfg_base = WUF_CFGX + filter * 4;
  1240. int mask_base = WUF_MASKX + filter * 16;
  1241. int ret;
  1242. ret = smsc75xx_write_reg(dev, cfg_base, wuf_cfg);
  1243. if (ret < 0) {
  1244. netdev_warn(dev->net, "Error writing WUF_CFGX\n");
  1245. return ret;
  1246. }
  1247. ret = smsc75xx_write_reg(dev, mask_base, wuf_mask1);
  1248. if (ret < 0) {
  1249. netdev_warn(dev->net, "Error writing WUF_MASKX\n");
  1250. return ret;
  1251. }
  1252. ret = smsc75xx_write_reg(dev, mask_base + 4, 0);
  1253. if (ret < 0) {
  1254. netdev_warn(dev->net, "Error writing WUF_MASKX\n");
  1255. return ret;
  1256. }
  1257. ret = smsc75xx_write_reg(dev, mask_base + 8, 0);
  1258. if (ret < 0) {
  1259. netdev_warn(dev->net, "Error writing WUF_MASKX\n");
  1260. return ret;
  1261. }
  1262. ret = smsc75xx_write_reg(dev, mask_base + 12, 0);
  1263. if (ret < 0) {
  1264. netdev_warn(dev->net, "Error writing WUF_MASKX\n");
  1265. return ret;
  1266. }
  1267. return 0;
  1268. }
  1269. static int smsc75xx_enter_suspend0(struct usbnet *dev)
  1270. {
  1271. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  1272. u32 val;
  1273. int ret;
  1274. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1275. if (ret < 0) {
  1276. netdev_warn(dev->net, "Error reading PMT_CTL\n");
  1277. return ret;
  1278. }
  1279. val &= (~(PMT_CTL_SUS_MODE | PMT_CTL_PHY_RST));
  1280. val |= PMT_CTL_SUS_MODE_0 | PMT_CTL_WOL_EN | PMT_CTL_WUPS;
  1281. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1282. if (ret < 0) {
  1283. netdev_warn(dev->net, "Error writing PMT_CTL\n");
  1284. return ret;
  1285. }
  1286. pdata->suspend_flags |= SUSPEND_SUSPEND0;
  1287. return 0;
  1288. }
  1289. static int smsc75xx_enter_suspend1(struct usbnet *dev)
  1290. {
  1291. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  1292. u32 val;
  1293. int ret;
  1294. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1295. if (ret < 0) {
  1296. netdev_warn(dev->net, "Error reading PMT_CTL\n");
  1297. return ret;
  1298. }
  1299. val &= ~(PMT_CTL_SUS_MODE | PMT_CTL_WUPS | PMT_CTL_PHY_RST);
  1300. val |= PMT_CTL_SUS_MODE_1;
  1301. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1302. if (ret < 0) {
  1303. netdev_warn(dev->net, "Error writing PMT_CTL\n");
  1304. return ret;
  1305. }
  1306. /* clear wol status, enable energy detection */
  1307. val &= ~PMT_CTL_WUPS;
  1308. val |= (PMT_CTL_WUPS_ED | PMT_CTL_ED_EN);
  1309. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1310. if (ret < 0) {
  1311. netdev_warn(dev->net, "Error writing PMT_CTL\n");
  1312. return ret;
  1313. }
  1314. pdata->suspend_flags |= SUSPEND_SUSPEND1;
  1315. return 0;
  1316. }
  1317. static int smsc75xx_enter_suspend2(struct usbnet *dev)
  1318. {
  1319. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  1320. u32 val;
  1321. int ret;
  1322. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1323. if (ret < 0) {
  1324. netdev_warn(dev->net, "Error reading PMT_CTL\n");
  1325. return ret;
  1326. }
  1327. val &= ~(PMT_CTL_SUS_MODE | PMT_CTL_WUPS | PMT_CTL_PHY_RST);
  1328. val |= PMT_CTL_SUS_MODE_2;
  1329. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1330. if (ret < 0) {
  1331. netdev_warn(dev->net, "Error writing PMT_CTL\n");
  1332. return ret;
  1333. }
  1334. pdata->suspend_flags |= SUSPEND_SUSPEND2;
  1335. return 0;
  1336. }
  1337. static int smsc75xx_enter_suspend3(struct usbnet *dev)
  1338. {
  1339. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  1340. u32 val;
  1341. int ret;
  1342. ret = smsc75xx_read_reg_nopm(dev, FCT_RX_CTL, &val);
  1343. if (ret < 0) {
  1344. netdev_warn(dev->net, "Error reading FCT_RX_CTL\n");
  1345. return ret;
  1346. }
  1347. if (val & FCT_RX_CTL_RXUSED) {
  1348. netdev_dbg(dev->net, "rx fifo not empty in autosuspend\n");
  1349. return -EBUSY;
  1350. }
  1351. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1352. if (ret < 0) {
  1353. netdev_warn(dev->net, "Error reading PMT_CTL\n");
  1354. return ret;
  1355. }
  1356. val &= ~(PMT_CTL_SUS_MODE | PMT_CTL_WUPS | PMT_CTL_PHY_RST);
  1357. val |= PMT_CTL_SUS_MODE_3 | PMT_CTL_RES_CLR_WKP_EN;
  1358. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1359. if (ret < 0) {
  1360. netdev_warn(dev->net, "Error writing PMT_CTL\n");
  1361. return ret;
  1362. }
  1363. /* clear wol status */
  1364. val &= ~PMT_CTL_WUPS;
  1365. val |= PMT_CTL_WUPS_WOL;
  1366. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1367. if (ret < 0) {
  1368. netdev_warn(dev->net, "Error writing PMT_CTL\n");
  1369. return ret;
  1370. }
  1371. pdata->suspend_flags |= SUSPEND_SUSPEND3;
  1372. return 0;
  1373. }
  1374. static int smsc75xx_enable_phy_wakeup_interrupts(struct usbnet *dev, u16 mask)
  1375. {
  1376. struct mii_if_info *mii = &dev->mii;
  1377. int ret;
  1378. netdev_dbg(dev->net, "enabling PHY wakeup interrupts\n");
  1379. /* read to clear */
  1380. ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_SRC);
  1381. if (ret < 0) {
  1382. netdev_warn(dev->net, "Error reading PHY_INT_SRC\n");
  1383. return ret;
  1384. }
  1385. /* enable interrupt source */
  1386. ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_MASK);
  1387. if (ret < 0) {
  1388. netdev_warn(dev->net, "Error reading PHY_INT_MASK\n");
  1389. return ret;
  1390. }
  1391. ret |= mask;
  1392. smsc75xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_INT_MASK, ret);
  1393. return 0;
  1394. }
  1395. static int smsc75xx_link_ok_nopm(struct usbnet *dev)
  1396. {
  1397. struct mii_if_info *mii = &dev->mii;
  1398. int ret;
  1399. /* first, a dummy read, needed to latch some MII phys */
  1400. ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
  1401. if (ret < 0) {
  1402. netdev_warn(dev->net, "Error reading MII_BMSR\n");
  1403. return ret;
  1404. }
  1405. ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
  1406. if (ret < 0) {
  1407. netdev_warn(dev->net, "Error reading MII_BMSR\n");
  1408. return ret;
  1409. }
  1410. return !!(ret & BMSR_LSTATUS);
  1411. }
  1412. static int smsc75xx_autosuspend(struct usbnet *dev, u32 link_up)
  1413. {
  1414. int ret;
  1415. if (!netif_running(dev->net)) {
  1416. /* interface is ifconfig down so fully power down hw */
  1417. netdev_dbg(dev->net, "autosuspend entering SUSPEND2\n");
  1418. return smsc75xx_enter_suspend2(dev);
  1419. }
  1420. if (!link_up) {
  1421. /* link is down so enter EDPD mode */
  1422. netdev_dbg(dev->net, "autosuspend entering SUSPEND1\n");
  1423. /* enable PHY wakeup events for if cable is attached */
  1424. ret = smsc75xx_enable_phy_wakeup_interrupts(dev,
  1425. PHY_INT_MASK_ANEG_COMP);
  1426. if (ret < 0) {
  1427. netdev_warn(dev->net, "error enabling PHY wakeup ints\n");
  1428. return ret;
  1429. }
  1430. netdev_info(dev->net, "entering SUSPEND1 mode\n");
  1431. return smsc75xx_enter_suspend1(dev);
  1432. }
  1433. /* enable PHY wakeup events so we remote wakeup if cable is pulled */
  1434. ret = smsc75xx_enable_phy_wakeup_interrupts(dev,
  1435. PHY_INT_MASK_LINK_DOWN);
  1436. if (ret < 0) {
  1437. netdev_warn(dev->net, "error enabling PHY wakeup ints\n");
  1438. return ret;
  1439. }
  1440. netdev_dbg(dev->net, "autosuspend entering SUSPEND3\n");
  1441. return smsc75xx_enter_suspend3(dev);
  1442. }
  1443. static int smsc75xx_suspend(struct usb_interface *intf, pm_message_t message)
  1444. {
  1445. struct usbnet *dev = usb_get_intfdata(intf);
  1446. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  1447. u32 val, link_up;
  1448. int ret;
  1449. ret = usbnet_suspend(intf, message);
  1450. if (ret < 0) {
  1451. netdev_warn(dev->net, "usbnet_suspend error\n");
  1452. return ret;
  1453. }
  1454. if (pdata->suspend_flags) {
  1455. netdev_warn(dev->net, "error during last resume\n");
  1456. pdata->suspend_flags = 0;
  1457. }
  1458. /* determine if link is up using only _nopm functions */
  1459. link_up = smsc75xx_link_ok_nopm(dev);
  1460. if (message.event == PM_EVENT_AUTO_SUSPEND) {
  1461. ret = smsc75xx_autosuspend(dev, link_up);
  1462. goto done;
  1463. }
  1464. /* if we get this far we're not autosuspending */
  1465. /* if no wol options set, or if link is down and we're not waking on
  1466. * PHY activity, enter lowest power SUSPEND2 mode
  1467. */
  1468. if (!(pdata->wolopts & SUPPORTED_WAKE) ||
  1469. !(link_up || (pdata->wolopts & WAKE_PHY))) {
  1470. netdev_info(dev->net, "entering SUSPEND2 mode\n");
  1471. /* disable energy detect (link up) & wake up events */
  1472. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1473. if (ret < 0) {
  1474. netdev_warn(dev->net, "Error reading WUCSR\n");
  1475. goto done;
  1476. }
  1477. val &= ~(WUCSR_MPEN | WUCSR_WUEN);
  1478. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1479. if (ret < 0) {
  1480. netdev_warn(dev->net, "Error writing WUCSR\n");
  1481. goto done;
  1482. }
  1483. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1484. if (ret < 0) {
  1485. netdev_warn(dev->net, "Error reading PMT_CTL\n");
  1486. goto done;
  1487. }
  1488. val &= ~(PMT_CTL_ED_EN | PMT_CTL_WOL_EN);
  1489. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1490. if (ret < 0) {
  1491. netdev_warn(dev->net, "Error writing PMT_CTL\n");
  1492. goto done;
  1493. }
  1494. ret = smsc75xx_enter_suspend2(dev);
  1495. goto done;
  1496. }
  1497. if (pdata->wolopts & WAKE_PHY) {
  1498. ret = smsc75xx_enable_phy_wakeup_interrupts(dev,
  1499. (PHY_INT_MASK_ANEG_COMP | PHY_INT_MASK_LINK_DOWN));
  1500. if (ret < 0) {
  1501. netdev_warn(dev->net, "error enabling PHY wakeup ints\n");
  1502. goto done;
  1503. }
  1504. /* if link is down then configure EDPD and enter SUSPEND1,
  1505. * otherwise enter SUSPEND0 below
  1506. */
  1507. if (!link_up) {
  1508. struct mii_if_info *mii = &dev->mii;
  1509. netdev_info(dev->net, "entering SUSPEND1 mode\n");
  1510. /* enable energy detect power-down mode */
  1511. ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id,
  1512. PHY_MODE_CTRL_STS);
  1513. if (ret < 0) {
  1514. netdev_warn(dev->net, "Error reading PHY_MODE_CTRL_STS\n");
  1515. goto done;
  1516. }
  1517. ret |= MODE_CTRL_STS_EDPWRDOWN;
  1518. smsc75xx_mdio_write_nopm(dev->net, mii->phy_id,
  1519. PHY_MODE_CTRL_STS, ret);
  1520. /* enter SUSPEND1 mode */
  1521. ret = smsc75xx_enter_suspend1(dev);
  1522. goto done;
  1523. }
  1524. }
  1525. if (pdata->wolopts & (WAKE_MCAST | WAKE_ARP)) {
  1526. int i, filter = 0;
  1527. /* disable all filters */
  1528. for (i = 0; i < WUF_NUM; i++) {
  1529. ret = smsc75xx_write_reg_nopm(dev, WUF_CFGX + i * 4, 0);
  1530. if (ret < 0) {
  1531. netdev_warn(dev->net, "Error writing WUF_CFGX\n");
  1532. goto done;
  1533. }
  1534. }
  1535. if (pdata->wolopts & WAKE_MCAST) {
  1536. const u8 mcast[] = {0x01, 0x00, 0x5E};
  1537. netdev_info(dev->net, "enabling multicast detection\n");
  1538. val = WUF_CFGX_EN | WUF_CFGX_ATYPE_MULTICAST
  1539. | smsc_crc(mcast, 3);
  1540. ret = smsc75xx_write_wuff(dev, filter++, val, 0x0007);
  1541. if (ret < 0) {
  1542. netdev_warn(dev->net, "Error writing wakeup filter\n");
  1543. goto done;
  1544. }
  1545. }
  1546. if (pdata->wolopts & WAKE_ARP) {
  1547. const u8 arp[] = {0x08, 0x06};
  1548. netdev_info(dev->net, "enabling ARP detection\n");
  1549. val = WUF_CFGX_EN | WUF_CFGX_ATYPE_ALL | (0x0C << 16)
  1550. | smsc_crc(arp, 2);
  1551. ret = smsc75xx_write_wuff(dev, filter++, val, 0x0003);
  1552. if (ret < 0) {
  1553. netdev_warn(dev->net, "Error writing wakeup filter\n");
  1554. goto done;
  1555. }
  1556. }
  1557. /* clear any pending pattern match packet status */
  1558. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1559. if (ret < 0) {
  1560. netdev_warn(dev->net, "Error reading WUCSR\n");
  1561. goto done;
  1562. }
  1563. val |= WUCSR_WUFR;
  1564. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1565. if (ret < 0) {
  1566. netdev_warn(dev->net, "Error writing WUCSR\n");
  1567. goto done;
  1568. }
  1569. netdev_info(dev->net, "enabling packet match detection\n");
  1570. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1571. if (ret < 0) {
  1572. netdev_warn(dev->net, "Error reading WUCSR\n");
  1573. goto done;
  1574. }
  1575. val |= WUCSR_WUEN;
  1576. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1577. if (ret < 0) {
  1578. netdev_warn(dev->net, "Error writing WUCSR\n");
  1579. goto done;
  1580. }
  1581. } else {
  1582. netdev_info(dev->net, "disabling packet match detection\n");
  1583. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1584. if (ret < 0) {
  1585. netdev_warn(dev->net, "Error reading WUCSR\n");
  1586. goto done;
  1587. }
  1588. val &= ~WUCSR_WUEN;
  1589. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1590. if (ret < 0) {
  1591. netdev_warn(dev->net, "Error writing WUCSR\n");
  1592. goto done;
  1593. }
  1594. }
  1595. /* disable magic, bcast & unicast wakeup sources */
  1596. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1597. if (ret < 0) {
  1598. netdev_warn(dev->net, "Error reading WUCSR\n");
  1599. goto done;
  1600. }
  1601. val &= ~(WUCSR_MPEN | WUCSR_BCST_EN | WUCSR_PFDA_EN);
  1602. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1603. if (ret < 0) {
  1604. netdev_warn(dev->net, "Error writing WUCSR\n");
  1605. goto done;
  1606. }
  1607. if (pdata->wolopts & WAKE_PHY) {
  1608. netdev_info(dev->net, "enabling PHY wakeup\n");
  1609. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1610. if (ret < 0) {
  1611. netdev_warn(dev->net, "Error reading PMT_CTL\n");
  1612. goto done;
  1613. }
  1614. /* clear wol status, enable energy detection */
  1615. val &= ~PMT_CTL_WUPS;
  1616. val |= (PMT_CTL_WUPS_ED | PMT_CTL_ED_EN);
  1617. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1618. if (ret < 0) {
  1619. netdev_warn(dev->net, "Error writing PMT_CTL\n");
  1620. goto done;
  1621. }
  1622. }
  1623. if (pdata->wolopts & WAKE_MAGIC) {
  1624. netdev_info(dev->net, "enabling magic packet wakeup\n");
  1625. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1626. if (ret < 0) {
  1627. netdev_warn(dev->net, "Error reading WUCSR\n");
  1628. goto done;
  1629. }
  1630. /* clear any pending magic packet status */
  1631. val |= WUCSR_MPR | WUCSR_MPEN;
  1632. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1633. if (ret < 0) {
  1634. netdev_warn(dev->net, "Error writing WUCSR\n");
  1635. goto done;
  1636. }
  1637. }
  1638. if (pdata->wolopts & WAKE_BCAST) {
  1639. netdev_info(dev->net, "enabling broadcast detection\n");
  1640. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1641. if (ret < 0) {
  1642. netdev_warn(dev->net, "Error reading WUCSR\n");
  1643. goto done;
  1644. }
  1645. val |= WUCSR_BCAST_FR | WUCSR_BCST_EN;
  1646. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1647. if (ret < 0) {
  1648. netdev_warn(dev->net, "Error writing WUCSR\n");
  1649. goto done;
  1650. }
  1651. }
  1652. if (pdata->wolopts & WAKE_UCAST) {
  1653. netdev_info(dev->net, "enabling unicast detection\n");
  1654. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1655. if (ret < 0) {
  1656. netdev_warn(dev->net, "Error reading WUCSR\n");
  1657. goto done;
  1658. }
  1659. val |= WUCSR_WUFR | WUCSR_PFDA_EN;
  1660. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1661. if (ret < 0) {
  1662. netdev_warn(dev->net, "Error writing WUCSR\n");
  1663. goto done;
  1664. }
  1665. }
  1666. /* enable receiver to enable frame reception */
  1667. ret = smsc75xx_read_reg_nopm(dev, MAC_RX, &val);
  1668. if (ret < 0) {
  1669. netdev_warn(dev->net, "Failed to read MAC_RX: %d\n", ret);
  1670. goto done;
  1671. }
  1672. val |= MAC_RX_RXEN;
  1673. ret = smsc75xx_write_reg_nopm(dev, MAC_RX, val);
  1674. if (ret < 0) {
  1675. netdev_warn(dev->net, "Failed to write MAC_RX: %d\n", ret);
  1676. goto done;
  1677. }
  1678. /* some wol options are enabled, so enter SUSPEND0 */
  1679. netdev_info(dev->net, "entering SUSPEND0 mode\n");
  1680. ret = smsc75xx_enter_suspend0(dev);
  1681. done:
  1682. /*
  1683. * TODO: resume() might need to handle the suspend failure
  1684. * in system sleep
  1685. */
  1686. if (ret && PMSG_IS_AUTO(message))
  1687. usbnet_resume(intf);
  1688. return ret;
  1689. }
  1690. static int smsc75xx_resume(struct usb_interface *intf)
  1691. {
  1692. struct usbnet *dev = usb_get_intfdata(intf);
  1693. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  1694. u8 suspend_flags = pdata->suspend_flags;
  1695. int ret;
  1696. u32 val;
  1697. netdev_dbg(dev->net, "resume suspend_flags=0x%02x\n", suspend_flags);
  1698. /* do this first to ensure it's cleared even in error case */
  1699. pdata->suspend_flags = 0;
  1700. if (suspend_flags & SUSPEND_ALLMODES) {
  1701. /* Disable wakeup sources */
  1702. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1703. if (ret < 0) {
  1704. netdev_warn(dev->net, "Error reading WUCSR\n");
  1705. return ret;
  1706. }
  1707. val &= ~(WUCSR_WUEN | WUCSR_MPEN | WUCSR_PFDA_EN
  1708. | WUCSR_BCST_EN);
  1709. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1710. if (ret < 0) {
  1711. netdev_warn(dev->net, "Error writing WUCSR\n");
  1712. return ret;
  1713. }
  1714. /* clear wake-up status */
  1715. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1716. if (ret < 0) {
  1717. netdev_warn(dev->net, "Error reading PMT_CTL\n");
  1718. return ret;
  1719. }
  1720. val &= ~PMT_CTL_WOL_EN;
  1721. val |= PMT_CTL_WUPS;
  1722. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1723. if (ret < 0) {
  1724. netdev_warn(dev->net, "Error writing PMT_CTL\n");
  1725. return ret;
  1726. }
  1727. }
  1728. if (suspend_flags & SUSPEND_SUSPEND2) {
  1729. netdev_info(dev->net, "resuming from SUSPEND2\n");
  1730. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1731. if (ret < 0) {
  1732. netdev_warn(dev->net, "Error reading PMT_CTL\n");
  1733. return ret;
  1734. }
  1735. val |= PMT_CTL_PHY_PWRUP;
  1736. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1737. if (ret < 0) {
  1738. netdev_warn(dev->net, "Error writing PMT_CTL\n");
  1739. return ret;
  1740. }
  1741. }
  1742. ret = smsc75xx_wait_ready(dev, 1);
  1743. if (ret < 0) {
  1744. netdev_warn(dev->net, "device not ready in smsc75xx_resume\n");
  1745. return ret;
  1746. }
  1747. return usbnet_resume(intf);
  1748. }
  1749. static void smsc75xx_rx_csum_offload(struct usbnet *dev, struct sk_buff *skb,
  1750. u32 rx_cmd_a, u32 rx_cmd_b)
  1751. {
  1752. if (!(dev->net->features & NETIF_F_RXCSUM) ||
  1753. unlikely(rx_cmd_a & RX_CMD_A_LCSM)) {
  1754. skb->ip_summed = CHECKSUM_NONE;
  1755. } else {
  1756. skb->csum = ntohs((u16)(rx_cmd_b >> RX_CMD_B_CSUM_SHIFT));
  1757. skb->ip_summed = CHECKSUM_COMPLETE;
  1758. }
  1759. }
  1760. static int smsc75xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  1761. {
  1762. /* This check is no longer done by usbnet */
  1763. if (skb->len < dev->net->hard_header_len)
  1764. return 0;
  1765. while (skb->len > 0) {
  1766. u32 rx_cmd_a, rx_cmd_b, align_count, size;
  1767. struct sk_buff *ax_skb;
  1768. unsigned char *packet;
  1769. memcpy(&rx_cmd_a, skb->data, sizeof(rx_cmd_a));
  1770. le32_to_cpus(&rx_cmd_a);
  1771. skb_pull(skb, 4);
  1772. memcpy(&rx_cmd_b, skb->data, sizeof(rx_cmd_b));
  1773. le32_to_cpus(&rx_cmd_b);
  1774. skb_pull(skb, 4 + RXW_PADDING);
  1775. packet = skb->data;
  1776. /* get the packet length */
  1777. size = (rx_cmd_a & RX_CMD_A_LEN) - RXW_PADDING;
  1778. align_count = (4 - ((size + RXW_PADDING) % 4)) % 4;
  1779. if (unlikely(rx_cmd_a & RX_CMD_A_RED)) {
  1780. netif_dbg(dev, rx_err, dev->net,
  1781. "Error rx_cmd_a=0x%08x\n", rx_cmd_a);
  1782. dev->net->stats.rx_errors++;
  1783. dev->net->stats.rx_dropped++;
  1784. if (rx_cmd_a & RX_CMD_A_FCS)
  1785. dev->net->stats.rx_crc_errors++;
  1786. else if (rx_cmd_a & (RX_CMD_A_LONG | RX_CMD_A_RUNT))
  1787. dev->net->stats.rx_frame_errors++;
  1788. } else {
  1789. /* MAX_SINGLE_PACKET_SIZE + 4(CRC) + 2(COE) + 4(Vlan) */
  1790. if (unlikely(size > (MAX_SINGLE_PACKET_SIZE + ETH_HLEN + 12))) {
  1791. netif_dbg(dev, rx_err, dev->net,
  1792. "size err rx_cmd_a=0x%08x\n",
  1793. rx_cmd_a);
  1794. return 0;
  1795. }
  1796. /* last frame in this batch */
  1797. if (skb->len == size) {
  1798. smsc75xx_rx_csum_offload(dev, skb, rx_cmd_a,
  1799. rx_cmd_b);
  1800. skb_trim(skb, skb->len - 4); /* remove fcs */
  1801. skb->truesize = size + sizeof(struct sk_buff);
  1802. return 1;
  1803. }
  1804. ax_skb = skb_clone(skb, GFP_ATOMIC);
  1805. if (unlikely(!ax_skb)) {
  1806. netdev_warn(dev->net, "Error allocating skb\n");
  1807. return 0;
  1808. }
  1809. ax_skb->len = size;
  1810. ax_skb->data = packet;
  1811. skb_set_tail_pointer(ax_skb, size);
  1812. smsc75xx_rx_csum_offload(dev, ax_skb, rx_cmd_a,
  1813. rx_cmd_b);
  1814. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  1815. ax_skb->truesize = size + sizeof(struct sk_buff);
  1816. usbnet_skb_return(dev, ax_skb);
  1817. }
  1818. skb_pull(skb, size);
  1819. /* padding bytes before the next frame starts */
  1820. if (skb->len)
  1821. skb_pull(skb, align_count);
  1822. }
  1823. return 1;
  1824. }
  1825. static struct sk_buff *smsc75xx_tx_fixup(struct usbnet *dev,
  1826. struct sk_buff *skb, gfp_t flags)
  1827. {
  1828. u32 tx_cmd_a, tx_cmd_b;
  1829. if (skb_cow_head(skb, SMSC75XX_TX_OVERHEAD)) {
  1830. dev_kfree_skb_any(skb);
  1831. return NULL;
  1832. }
  1833. tx_cmd_a = (u32)(skb->len & TX_CMD_A_LEN) | TX_CMD_A_FCS;
  1834. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1835. tx_cmd_a |= TX_CMD_A_IPE | TX_CMD_A_TPE;
  1836. if (skb_is_gso(skb)) {
  1837. u16 mss = max(skb_shinfo(skb)->gso_size, TX_MSS_MIN);
  1838. tx_cmd_b = (mss << TX_CMD_B_MSS_SHIFT) & TX_CMD_B_MSS;
  1839. tx_cmd_a |= TX_CMD_A_LSO;
  1840. } else {
  1841. tx_cmd_b = 0;
  1842. }
  1843. skb_push(skb, 4);
  1844. cpu_to_le32s(&tx_cmd_b);
  1845. memcpy(skb->data, &tx_cmd_b, 4);
  1846. skb_push(skb, 4);
  1847. cpu_to_le32s(&tx_cmd_a);
  1848. memcpy(skb->data, &tx_cmd_a, 4);
  1849. return skb;
  1850. }
  1851. static int smsc75xx_manage_power(struct usbnet *dev, int on)
  1852. {
  1853. dev->intf->needs_remote_wakeup = on;
  1854. return 0;
  1855. }
  1856. static const struct driver_info smsc75xx_info = {
  1857. .description = "smsc75xx USB 2.0 Gigabit Ethernet",
  1858. .bind = smsc75xx_bind,
  1859. .unbind = smsc75xx_unbind,
  1860. .link_reset = smsc75xx_link_reset,
  1861. .reset = smsc75xx_reset,
  1862. .rx_fixup = smsc75xx_rx_fixup,
  1863. .tx_fixup = smsc75xx_tx_fixup,
  1864. .status = smsc75xx_status,
  1865. .manage_power = smsc75xx_manage_power,
  1866. .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
  1867. };
  1868. static const struct usb_device_id products[] = {
  1869. {
  1870. /* SMSC7500 USB Gigabit Ethernet Device */
  1871. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7500),
  1872. .driver_info = (unsigned long) &smsc75xx_info,
  1873. },
  1874. {
  1875. /* SMSC7500 USB Gigabit Ethernet Device */
  1876. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7505),
  1877. .driver_info = (unsigned long) &smsc75xx_info,
  1878. },
  1879. { }, /* END */
  1880. };
  1881. MODULE_DEVICE_TABLE(usb, products);
  1882. static struct usb_driver smsc75xx_driver = {
  1883. .name = SMSC_CHIPNAME,
  1884. .id_table = products,
  1885. .probe = usbnet_probe,
  1886. .suspend = smsc75xx_suspend,
  1887. .resume = smsc75xx_resume,
  1888. .reset_resume = smsc75xx_resume,
  1889. .disconnect = usbnet_disconnect,
  1890. .disable_hub_initiated_lpm = 1,
  1891. .supports_autosuspend = 1,
  1892. };
  1893. module_usb_driver(smsc75xx_driver);
  1894. MODULE_AUTHOR("Nancy Lin");
  1895. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
  1896. MODULE_DESCRIPTION("SMSC75XX USB 2.0 Gigabit Ethernet Devices");
  1897. MODULE_LICENSE("GPL");