adf7242.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353
  1. /*
  2. * Analog Devices ADF7242 Low-Power IEEE 802.15.4 Transceiver
  3. *
  4. * Copyright 2009-2017 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. *
  8. * http://www.analog.com/ADF7242
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/delay.h>
  14. #include <linux/mutex.h>
  15. #include <linux/workqueue.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/firmware.h>
  18. #include <linux/spi/spi.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/of.h>
  21. #include <linux/irq.h>
  22. #include <linux/debugfs.h>
  23. #include <linux/bitops.h>
  24. #include <linux/ieee802154.h>
  25. #include <net/mac802154.h>
  26. #include <net/cfg802154.h>
  27. #define FIRMWARE "adf7242_firmware.bin"
  28. #define MAX_POLL_LOOPS 200
  29. /* All Registers */
  30. #define REG_EXT_CTRL 0x100 /* RW External LNA/PA and internal PA control */
  31. #define REG_TX_FSK_TEST 0x101 /* RW TX FSK test mode configuration */
  32. #define REG_CCA1 0x105 /* RW RSSI threshold for CCA */
  33. #define REG_CCA2 0x106 /* RW CCA mode configuration */
  34. #define REG_BUFFERCFG 0x107 /* RW RX_BUFFER overwrite control */
  35. #define REG_PKT_CFG 0x108 /* RW FCS evaluation configuration */
  36. #define REG_DELAYCFG0 0x109 /* RW RC_RX command to SFD or sync word delay */
  37. #define REG_DELAYCFG1 0x10A /* RW RC_TX command to TX state */
  38. #define REG_DELAYCFG2 0x10B /* RW Mac delay extension */
  39. #define REG_SYNC_WORD0 0x10C /* RW sync word bits [7:0] of [23:0] */
  40. #define REG_SYNC_WORD1 0x10D /* RW sync word bits [15:8] of [23:0] */
  41. #define REG_SYNC_WORD2 0x10E /* RW sync word bits [23:16] of [23:0] */
  42. #define REG_SYNC_CONFIG 0x10F /* RW sync word configuration */
  43. #define REG_RC_CFG 0x13E /* RW RX / TX packet configuration */
  44. #define REG_RC_VAR44 0x13F /* RW RESERVED */
  45. #define REG_CH_FREQ0 0x300 /* RW Channel Frequency Settings - Low */
  46. #define REG_CH_FREQ1 0x301 /* RW Channel Frequency Settings - Middle */
  47. #define REG_CH_FREQ2 0x302 /* RW Channel Frequency Settings - High */
  48. #define REG_TX_FD 0x304 /* RW TX Frequency Deviation Register */
  49. #define REG_DM_CFG0 0x305 /* RW RX Discriminator BW Register */
  50. #define REG_TX_M 0x306 /* RW TX Mode Register */
  51. #define REG_RX_M 0x307 /* RW RX Mode Register */
  52. #define REG_RRB 0x30C /* R RSSI Readback Register */
  53. #define REG_LRB 0x30D /* R Link Quality Readback Register */
  54. #define REG_DR0 0x30E /* RW bits [15:8] of [15:0] data rate setting */
  55. #define REG_DR1 0x30F /* RW bits [7:0] of [15:0] data rate setting */
  56. #define REG_PRAMPG 0x313 /* RW RESERVED */
  57. #define REG_TXPB 0x314 /* RW TX Packet Storage Base Address */
  58. #define REG_RXPB 0x315 /* RW RX Packet Storage Base Address */
  59. #define REG_TMR_CFG0 0x316 /* RW Wake up Timer Conf Register - High */
  60. #define REG_TMR_CFG1 0x317 /* RW Wake up Timer Conf Register - Low */
  61. #define REG_TMR_RLD0 0x318 /* RW Wake up Timer Value Register - High */
  62. #define REG_TMR_RLD1 0x319 /* RW Wake up Timer Value Register - Low */
  63. #define REG_TMR_CTRL 0x31A /* RW Wake up Timer Timeout flag */
  64. #define REG_PD_AUX 0x31E /* RW Battmon enable */
  65. #define REG_GP_CFG 0x32C /* RW GPIO Configuration */
  66. #define REG_GP_OUT 0x32D /* RW GPIO Configuration */
  67. #define REG_GP_IN 0x32E /* R GPIO Configuration */
  68. #define REG_SYNT 0x335 /* RW bandwidth calibration timers */
  69. #define REG_CAL_CFG 0x33D /* RW Calibration Settings */
  70. #define REG_PA_BIAS 0x36E /* RW PA BIAS */
  71. #define REG_SYNT_CAL 0x371 /* RW Oscillator and Doubler Configuration */
  72. #define REG_IIRF_CFG 0x389 /* RW BB Filter Decimation Rate */
  73. #define REG_CDR_CFG 0x38A /* RW CDR kVCO */
  74. #define REG_DM_CFG1 0x38B /* RW Postdemodulator Filter */
  75. #define REG_AGCSTAT 0x38E /* R RXBB Ref Osc Calibration Engine Readback */
  76. #define REG_RXCAL0 0x395 /* RW RX BB filter tuning, LSB */
  77. #define REG_RXCAL1 0x396 /* RW RX BB filter tuning, MSB */
  78. #define REG_RXFE_CFG 0x39B /* RW RXBB Ref Osc & RXFE Calibration */
  79. #define REG_PA_RR 0x3A7 /* RW Set PA ramp rate */
  80. #define REG_PA_CFG 0x3A8 /* RW PA enable */
  81. #define REG_EXTPA_CFG 0x3A9 /* RW External PA BIAS DAC */
  82. #define REG_EXTPA_MSC 0x3AA /* RW PA Bias Mode */
  83. #define REG_ADC_RBK 0x3AE /* R Readback temp */
  84. #define REG_AGC_CFG1 0x3B2 /* RW GC Parameters */
  85. #define REG_AGC_MAX 0x3B4 /* RW Slew rate */
  86. #define REG_AGC_CFG2 0x3B6 /* RW RSSI Parameters */
  87. #define REG_AGC_CFG3 0x3B7 /* RW RSSI Parameters */
  88. #define REG_AGC_CFG4 0x3B8 /* RW RSSI Parameters */
  89. #define REG_AGC_CFG5 0x3B9 /* RW RSSI & NDEC Parameters */
  90. #define REG_AGC_CFG6 0x3BA /* RW NDEC Parameters */
  91. #define REG_OCL_CFG1 0x3C4 /* RW OCL System Parameters */
  92. #define REG_IRQ1_EN0 0x3C7 /* RW Interrupt Mask set bits for IRQ1 */
  93. #define REG_IRQ1_EN1 0x3C8 /* RW Interrupt Mask set bits for IRQ1 */
  94. #define REG_IRQ2_EN0 0x3C9 /* RW Interrupt Mask set bits for IRQ2 */
  95. #define REG_IRQ2_EN1 0x3CA /* RW Interrupt Mask set bits for IRQ2 */
  96. #define REG_IRQ1_SRC0 0x3CB /* RW Interrupt Source bits for IRQ */
  97. #define REG_IRQ1_SRC1 0x3CC /* RW Interrupt Source bits for IRQ */
  98. #define REG_OCL_BW0 0x3D2 /* RW OCL System Parameters */
  99. #define REG_OCL_BW1 0x3D3 /* RW OCL System Parameters */
  100. #define REG_OCL_BW2 0x3D4 /* RW OCL System Parameters */
  101. #define REG_OCL_BW3 0x3D5 /* RW OCL System Parameters */
  102. #define REG_OCL_BW4 0x3D6 /* RW OCL System Parameters */
  103. #define REG_OCL_BWS 0x3D7 /* RW OCL System Parameters */
  104. #define REG_OCL_CFG13 0x3E0 /* RW OCL System Parameters */
  105. #define REG_GP_DRV 0x3E3 /* RW I/O pads Configuration and bg trim */
  106. #define REG_BM_CFG 0x3E6 /* RW Batt. Monitor Threshold Voltage setting */
  107. #define REG_SFD_15_4 0x3F4 /* RW Option to set non standard SFD */
  108. #define REG_AFC_CFG 0x3F7 /* RW AFC mode and polarity */
  109. #define REG_AFC_KI_KP 0x3F8 /* RW AFC ki and kp */
  110. #define REG_AFC_RANGE 0x3F9 /* RW AFC range */
  111. #define REG_AFC_READ 0x3FA /* RW Readback frequency error */
  112. /* REG_EXTPA_MSC */
  113. #define PA_PWR(x) (((x) & 0xF) << 4)
  114. #define EXTPA_BIAS_SRC BIT(3)
  115. #define EXTPA_BIAS_MODE(x) (((x) & 0x7) << 0)
  116. /* REG_PA_CFG */
  117. #define PA_BRIDGE_DBIAS(x) (((x) & 0x1F) << 0)
  118. #define PA_DBIAS_HIGH_POWER 21
  119. #define PA_DBIAS_LOW_POWER 13
  120. /* REG_PA_BIAS */
  121. #define PA_BIAS_CTRL(x) (((x) & 0x1F) << 1)
  122. #define REG_PA_BIAS_DFL BIT(0)
  123. #define PA_BIAS_HIGH_POWER 63
  124. #define PA_BIAS_LOW_POWER 55
  125. #define REG_PAN_ID0 0x112
  126. #define REG_PAN_ID1 0x113
  127. #define REG_SHORT_ADDR_0 0x114
  128. #define REG_SHORT_ADDR_1 0x115
  129. #define REG_IEEE_ADDR_0 0x116
  130. #define REG_IEEE_ADDR_1 0x117
  131. #define REG_IEEE_ADDR_2 0x118
  132. #define REG_IEEE_ADDR_3 0x119
  133. #define REG_IEEE_ADDR_4 0x11A
  134. #define REG_IEEE_ADDR_5 0x11B
  135. #define REG_IEEE_ADDR_6 0x11C
  136. #define REG_IEEE_ADDR_7 0x11D
  137. #define REG_FFILT_CFG 0x11E
  138. #define REG_AUTO_CFG 0x11F
  139. #define REG_AUTO_TX1 0x120
  140. #define REG_AUTO_TX2 0x121
  141. #define REG_AUTO_STATUS 0x122
  142. /* REG_FFILT_CFG */
  143. #define ACCEPT_BEACON_FRAMES BIT(0)
  144. #define ACCEPT_DATA_FRAMES BIT(1)
  145. #define ACCEPT_ACK_FRAMES BIT(2)
  146. #define ACCEPT_MACCMD_FRAMES BIT(3)
  147. #define ACCEPT_RESERVED_FRAMES BIT(4)
  148. #define ACCEPT_ALL_ADDRESS BIT(5)
  149. /* REG_AUTO_CFG */
  150. #define AUTO_ACK_FRAMEPEND BIT(0)
  151. #define IS_PANCOORD BIT(1)
  152. #define RX_AUTO_ACK_EN BIT(3)
  153. #define CSMA_CA_RX_TURNAROUND BIT(4)
  154. /* REG_AUTO_TX1 */
  155. #define MAX_FRAME_RETRIES(x) ((x) & 0xF)
  156. #define MAX_CCA_RETRIES(x) (((x) & 0x7) << 4)
  157. /* REG_AUTO_TX2 */
  158. #define CSMA_MAX_BE(x) ((x) & 0xF)
  159. #define CSMA_MIN_BE(x) (((x) & 0xF) << 4)
  160. #define CMD_SPI_NOP 0xFF /* No operation. Use for dummy writes */
  161. #define CMD_SPI_PKT_WR 0x10 /* Write telegram to the Packet RAM
  162. * starting from the TX packet base address
  163. * pointer tx_packet_base
  164. */
  165. #define CMD_SPI_PKT_RD 0x30 /* Read telegram from the Packet RAM
  166. * starting from RX packet base address
  167. * pointer rxpb.rx_packet_base
  168. */
  169. #define CMD_SPI_MEM_WR(x) (0x18 + (x >> 8)) /* Write data to MCR or
  170. * Packet RAM sequentially
  171. */
  172. #define CMD_SPI_MEM_RD(x) (0x38 + (x >> 8)) /* Read data from MCR or
  173. * Packet RAM sequentially
  174. */
  175. #define CMD_SPI_MEMR_WR(x) (0x08 + (x >> 8)) /* Write data to MCR or Packet
  176. * RAM as random block
  177. */
  178. #define CMD_SPI_MEMR_RD(x) (0x28 + (x >> 8)) /* Read data from MCR or
  179. * Packet RAM random block
  180. */
  181. #define CMD_SPI_PRAM_WR 0x1E /* Write data sequentially to current
  182. * PRAM page selected
  183. */
  184. #define CMD_SPI_PRAM_RD 0x3E /* Read data sequentially from current
  185. * PRAM page selected
  186. */
  187. #define CMD_RC_SLEEP 0xB1 /* Invoke transition of radio controller
  188. * into SLEEP state
  189. */
  190. #define CMD_RC_IDLE 0xB2 /* Invoke transition of radio controller
  191. * into IDLE state
  192. */
  193. #define CMD_RC_PHY_RDY 0xB3 /* Invoke transition of radio controller
  194. * into PHY_RDY state
  195. */
  196. #define CMD_RC_RX 0xB4 /* Invoke transition of radio controller
  197. * into RX state
  198. */
  199. #define CMD_RC_TX 0xB5 /* Invoke transition of radio controller
  200. * into TX state
  201. */
  202. #define CMD_RC_MEAS 0xB6 /* Invoke transition of radio controller
  203. * into MEAS state
  204. */
  205. #define CMD_RC_CCA 0xB7 /* Invoke Clear channel assessment */
  206. #define CMD_RC_CSMACA 0xC1 /* initiates CSMA-CA channel access
  207. * sequence and frame transmission
  208. */
  209. #define CMD_RC_PC_RESET 0xC7 /* Program counter reset */
  210. #define CMD_RC_RESET 0xC8 /* Resets the ADF7242 and puts it in
  211. * the sleep state
  212. */
  213. #define CMD_RC_PC_RESET_NO_WAIT (CMD_RC_PC_RESET | BIT(31))
  214. /* STATUS */
  215. #define STAT_SPI_READY BIT(7)
  216. #define STAT_IRQ_STATUS BIT(6)
  217. #define STAT_RC_READY BIT(5)
  218. #define STAT_CCA_RESULT BIT(4)
  219. #define RC_STATUS_IDLE 1
  220. #define RC_STATUS_MEAS 2
  221. #define RC_STATUS_PHY_RDY 3
  222. #define RC_STATUS_RX 4
  223. #define RC_STATUS_TX 5
  224. #define RC_STATUS_MASK 0xF
  225. /* AUTO_STATUS */
  226. #define SUCCESS 0
  227. #define SUCCESS_DATPEND 1
  228. #define FAILURE_CSMACA 2
  229. #define FAILURE_NOACK 3
  230. #define AUTO_STATUS_MASK 0x3
  231. #define PRAM_PAGESIZE 256
  232. /* IRQ1 */
  233. #define IRQ_CCA_COMPLETE BIT(0)
  234. #define IRQ_SFD_RX BIT(1)
  235. #define IRQ_SFD_TX BIT(2)
  236. #define IRQ_RX_PKT_RCVD BIT(3)
  237. #define IRQ_TX_PKT_SENT BIT(4)
  238. #define IRQ_FRAME_VALID BIT(5)
  239. #define IRQ_ADDRESS_VALID BIT(6)
  240. #define IRQ_CSMA_CA BIT(7)
  241. #define AUTO_TX_TURNAROUND BIT(3)
  242. #define ADDON_EN BIT(4)
  243. #define FLAG_XMIT 0
  244. #define FLAG_START 1
  245. #define ADF7242_REPORT_CSMA_CA_STAT 0 /* framework doesn't handle yet */
  246. struct adf7242_local {
  247. struct spi_device *spi;
  248. struct completion tx_complete;
  249. struct ieee802154_hw *hw;
  250. struct mutex bmux; /* protect SPI messages */
  251. struct spi_message stat_msg;
  252. struct spi_transfer stat_xfer;
  253. struct dentry *debugfs_root;
  254. struct delayed_work work;
  255. struct workqueue_struct *wqueue;
  256. unsigned long flags;
  257. int tx_stat;
  258. bool promiscuous;
  259. s8 rssi;
  260. u8 max_frame_retries;
  261. u8 max_cca_retries;
  262. u8 max_be;
  263. u8 min_be;
  264. /* DMA (thus cache coherency maintenance) requires the
  265. * transfer buffers to live in their own cache lines.
  266. */
  267. u8 buf[3] ____cacheline_aligned;
  268. u8 buf_reg_tx[3];
  269. u8 buf_read_tx[4];
  270. u8 buf_read_rx[4];
  271. u8 buf_stat_rx;
  272. u8 buf_stat_tx;
  273. u8 buf_cmd;
  274. };
  275. static int adf7242_soft_reset(struct adf7242_local *lp, int line);
  276. static int adf7242_status(struct adf7242_local *lp, u8 *stat)
  277. {
  278. int status;
  279. mutex_lock(&lp->bmux);
  280. status = spi_sync(lp->spi, &lp->stat_msg);
  281. *stat = lp->buf_stat_rx;
  282. mutex_unlock(&lp->bmux);
  283. return status;
  284. }
  285. static int adf7242_wait_status(struct adf7242_local *lp, unsigned int status,
  286. unsigned int mask, int line)
  287. {
  288. int cnt = 0, ret = 0;
  289. u8 stat;
  290. do {
  291. adf7242_status(lp, &stat);
  292. cnt++;
  293. } while (((stat & mask) != status) && (cnt < MAX_POLL_LOOPS));
  294. if (cnt >= MAX_POLL_LOOPS) {
  295. ret = -ETIMEDOUT;
  296. if (!(stat & STAT_RC_READY)) {
  297. adf7242_soft_reset(lp, line);
  298. adf7242_status(lp, &stat);
  299. if ((stat & mask) == status)
  300. ret = 0;
  301. }
  302. if (ret < 0)
  303. dev_warn(&lp->spi->dev,
  304. "%s:line %d Timeout status 0x%x (%d)\n",
  305. __func__, line, stat, cnt);
  306. }
  307. dev_vdbg(&lp->spi->dev, "%s : loops=%d line %d\n", __func__, cnt, line);
  308. return ret;
  309. }
  310. static int adf7242_wait_rc_ready(struct adf7242_local *lp, int line)
  311. {
  312. return adf7242_wait_status(lp, STAT_RC_READY | STAT_SPI_READY,
  313. STAT_RC_READY | STAT_SPI_READY, line);
  314. }
  315. static int adf7242_wait_spi_ready(struct adf7242_local *lp, int line)
  316. {
  317. return adf7242_wait_status(lp, STAT_SPI_READY,
  318. STAT_SPI_READY, line);
  319. }
  320. static int adf7242_write_fbuf(struct adf7242_local *lp, u8 *data, u8 len)
  321. {
  322. u8 *buf = lp->buf;
  323. int status;
  324. struct spi_message msg;
  325. struct spi_transfer xfer_head = {
  326. .len = 2,
  327. .tx_buf = buf,
  328. };
  329. struct spi_transfer xfer_buf = {
  330. .len = len,
  331. .tx_buf = data,
  332. };
  333. spi_message_init(&msg);
  334. spi_message_add_tail(&xfer_head, &msg);
  335. spi_message_add_tail(&xfer_buf, &msg);
  336. adf7242_wait_spi_ready(lp, __LINE__);
  337. mutex_lock(&lp->bmux);
  338. buf[0] = CMD_SPI_PKT_WR;
  339. buf[1] = len + 2;
  340. status = spi_sync(lp->spi, &msg);
  341. mutex_unlock(&lp->bmux);
  342. return status;
  343. }
  344. static int adf7242_read_fbuf(struct adf7242_local *lp,
  345. u8 *data, size_t len, bool packet_read)
  346. {
  347. u8 *buf = lp->buf;
  348. int status;
  349. struct spi_message msg;
  350. struct spi_transfer xfer_head = {
  351. .len = 3,
  352. .tx_buf = buf,
  353. .rx_buf = buf,
  354. };
  355. struct spi_transfer xfer_buf = {
  356. .len = len,
  357. .rx_buf = data,
  358. };
  359. spi_message_init(&msg);
  360. spi_message_add_tail(&xfer_head, &msg);
  361. spi_message_add_tail(&xfer_buf, &msg);
  362. adf7242_wait_spi_ready(lp, __LINE__);
  363. mutex_lock(&lp->bmux);
  364. if (packet_read) {
  365. buf[0] = CMD_SPI_PKT_RD;
  366. buf[1] = CMD_SPI_NOP;
  367. buf[2] = 0; /* PHR */
  368. } else {
  369. buf[0] = CMD_SPI_PRAM_RD;
  370. buf[1] = 0;
  371. buf[2] = CMD_SPI_NOP;
  372. }
  373. status = spi_sync(lp->spi, &msg);
  374. mutex_unlock(&lp->bmux);
  375. return status;
  376. }
  377. static int adf7242_read_reg(struct adf7242_local *lp, u16 addr, u8 *data)
  378. {
  379. int status;
  380. struct spi_message msg;
  381. struct spi_transfer xfer = {
  382. .len = 4,
  383. .tx_buf = lp->buf_read_tx,
  384. .rx_buf = lp->buf_read_rx,
  385. };
  386. adf7242_wait_spi_ready(lp, __LINE__);
  387. mutex_lock(&lp->bmux);
  388. lp->buf_read_tx[0] = CMD_SPI_MEM_RD(addr);
  389. lp->buf_read_tx[1] = addr;
  390. lp->buf_read_tx[2] = CMD_SPI_NOP;
  391. lp->buf_read_tx[3] = CMD_SPI_NOP;
  392. spi_message_init(&msg);
  393. spi_message_add_tail(&xfer, &msg);
  394. status = spi_sync(lp->spi, &msg);
  395. if (msg.status)
  396. status = msg.status;
  397. if (!status)
  398. *data = lp->buf_read_rx[3];
  399. mutex_unlock(&lp->bmux);
  400. dev_vdbg(&lp->spi->dev, "%s : REG 0x%X, VAL 0x%X\n", __func__,
  401. addr, *data);
  402. return status;
  403. }
  404. static int adf7242_write_reg(struct adf7242_local *lp, u16 addr, u8 data)
  405. {
  406. int status;
  407. adf7242_wait_spi_ready(lp, __LINE__);
  408. mutex_lock(&lp->bmux);
  409. lp->buf_reg_tx[0] = CMD_SPI_MEM_WR(addr);
  410. lp->buf_reg_tx[1] = addr;
  411. lp->buf_reg_tx[2] = data;
  412. status = spi_write(lp->spi, lp->buf_reg_tx, 3);
  413. mutex_unlock(&lp->bmux);
  414. dev_vdbg(&lp->spi->dev, "%s : REG 0x%X, VAL 0x%X\n",
  415. __func__, addr, data);
  416. return status;
  417. }
  418. static int adf7242_cmd(struct adf7242_local *lp, unsigned int cmd)
  419. {
  420. int status;
  421. dev_vdbg(&lp->spi->dev, "%s : CMD=0x%X\n", __func__, cmd);
  422. if (cmd != CMD_RC_PC_RESET_NO_WAIT)
  423. adf7242_wait_rc_ready(lp, __LINE__);
  424. mutex_lock(&lp->bmux);
  425. lp->buf_cmd = cmd;
  426. status = spi_write(lp->spi, &lp->buf_cmd, 1);
  427. mutex_unlock(&lp->bmux);
  428. return status;
  429. }
  430. static int adf7242_upload_firmware(struct adf7242_local *lp, u8 *data, u16 len)
  431. {
  432. struct spi_message msg;
  433. struct spi_transfer xfer_buf = { };
  434. int status, i, page = 0;
  435. u8 *buf = lp->buf;
  436. struct spi_transfer xfer_head = {
  437. .len = 2,
  438. .tx_buf = buf,
  439. };
  440. buf[0] = CMD_SPI_PRAM_WR;
  441. buf[1] = 0;
  442. spi_message_init(&msg);
  443. spi_message_add_tail(&xfer_head, &msg);
  444. spi_message_add_tail(&xfer_buf, &msg);
  445. for (i = len; i >= 0; i -= PRAM_PAGESIZE) {
  446. adf7242_write_reg(lp, REG_PRAMPG, page);
  447. xfer_buf.len = (i >= PRAM_PAGESIZE) ? PRAM_PAGESIZE : i;
  448. xfer_buf.tx_buf = &data[page * PRAM_PAGESIZE];
  449. mutex_lock(&lp->bmux);
  450. status = spi_sync(lp->spi, &msg);
  451. mutex_unlock(&lp->bmux);
  452. page++;
  453. }
  454. return status;
  455. }
  456. static int adf7242_verify_firmware(struct adf7242_local *lp,
  457. const u8 *data, size_t len)
  458. {
  459. #ifdef DEBUG
  460. int i, j;
  461. unsigned int page;
  462. u8 *buf = kmalloc(PRAM_PAGESIZE, GFP_KERNEL);
  463. if (!buf)
  464. return -ENOMEM;
  465. for (page = 0, i = len; i >= 0; i -= PRAM_PAGESIZE, page++) {
  466. size_t nb = (i >= PRAM_PAGESIZE) ? PRAM_PAGESIZE : i;
  467. adf7242_write_reg(lp, REG_PRAMPG, page);
  468. adf7242_read_fbuf(lp, buf, nb, false);
  469. for (j = 0; j < nb; j++) {
  470. if (buf[j] != data[page * PRAM_PAGESIZE + j]) {
  471. kfree(buf);
  472. return -EIO;
  473. }
  474. }
  475. }
  476. kfree(buf);
  477. #endif
  478. return 0;
  479. }
  480. static void adf7242_clear_irqstat(struct adf7242_local *lp)
  481. {
  482. adf7242_write_reg(lp, REG_IRQ1_SRC1, IRQ_CCA_COMPLETE | IRQ_SFD_RX |
  483. IRQ_SFD_TX | IRQ_RX_PKT_RCVD | IRQ_TX_PKT_SENT |
  484. IRQ_FRAME_VALID | IRQ_ADDRESS_VALID | IRQ_CSMA_CA);
  485. }
  486. static int adf7242_cmd_rx(struct adf7242_local *lp)
  487. {
  488. /* Wait until the ACK is sent */
  489. adf7242_wait_status(lp, RC_STATUS_PHY_RDY, RC_STATUS_MASK, __LINE__);
  490. adf7242_clear_irqstat(lp);
  491. mod_delayed_work(lp->wqueue, &lp->work, msecs_to_jiffies(400));
  492. return adf7242_cmd(lp, CMD_RC_RX);
  493. }
  494. static void adf7242_rx_cal_work(struct work_struct *work)
  495. {
  496. struct adf7242_local *lp =
  497. container_of(work, struct adf7242_local, work.work);
  498. /* Reissuing RC_RX every 400ms - to adjust for offset
  499. * drift in receiver (datasheet page 61, OCL section)
  500. */
  501. if (!test_bit(FLAG_XMIT, &lp->flags)) {
  502. adf7242_cmd(lp, CMD_RC_PHY_RDY);
  503. adf7242_cmd_rx(lp);
  504. }
  505. }
  506. static int adf7242_set_txpower(struct ieee802154_hw *hw, int mbm)
  507. {
  508. struct adf7242_local *lp = hw->priv;
  509. u8 pwr, bias_ctrl, dbias, tmp;
  510. int db = mbm / 100;
  511. dev_vdbg(&lp->spi->dev, "%s : Power %d dB\n", __func__, db);
  512. if (db > 5 || db < -26)
  513. return -EINVAL;
  514. db = DIV_ROUND_CLOSEST(db + 29, 2);
  515. if (db > 15) {
  516. dbias = PA_DBIAS_HIGH_POWER;
  517. bias_ctrl = PA_BIAS_HIGH_POWER;
  518. } else {
  519. dbias = PA_DBIAS_LOW_POWER;
  520. bias_ctrl = PA_BIAS_LOW_POWER;
  521. }
  522. pwr = clamp_t(u8, db, 3, 15);
  523. adf7242_read_reg(lp, REG_PA_CFG, &tmp);
  524. tmp &= ~PA_BRIDGE_DBIAS(~0);
  525. tmp |= PA_BRIDGE_DBIAS(dbias);
  526. adf7242_write_reg(lp, REG_PA_CFG, tmp);
  527. adf7242_read_reg(lp, REG_PA_BIAS, &tmp);
  528. tmp &= ~PA_BIAS_CTRL(~0);
  529. tmp |= PA_BIAS_CTRL(bias_ctrl);
  530. adf7242_write_reg(lp, REG_PA_BIAS, tmp);
  531. adf7242_read_reg(lp, REG_EXTPA_MSC, &tmp);
  532. tmp &= ~PA_PWR(~0);
  533. tmp |= PA_PWR(pwr);
  534. return adf7242_write_reg(lp, REG_EXTPA_MSC, tmp);
  535. }
  536. static int adf7242_set_csma_params(struct ieee802154_hw *hw, u8 min_be,
  537. u8 max_be, u8 retries)
  538. {
  539. struct adf7242_local *lp = hw->priv;
  540. int ret;
  541. dev_vdbg(&lp->spi->dev, "%s : min_be=%d max_be=%d retries=%d\n",
  542. __func__, min_be, max_be, retries);
  543. if (min_be > max_be || max_be > 8 || retries > 5)
  544. return -EINVAL;
  545. ret = adf7242_write_reg(lp, REG_AUTO_TX1,
  546. MAX_FRAME_RETRIES(lp->max_frame_retries) |
  547. MAX_CCA_RETRIES(retries));
  548. if (ret)
  549. return ret;
  550. lp->max_cca_retries = retries;
  551. lp->max_be = max_be;
  552. lp->min_be = min_be;
  553. return adf7242_write_reg(lp, REG_AUTO_TX2, CSMA_MAX_BE(max_be) |
  554. CSMA_MIN_BE(min_be));
  555. }
  556. static int adf7242_set_frame_retries(struct ieee802154_hw *hw, s8 retries)
  557. {
  558. struct adf7242_local *lp = hw->priv;
  559. int ret = 0;
  560. dev_vdbg(&lp->spi->dev, "%s : Retries = %d\n", __func__, retries);
  561. if (retries < -1 || retries > 15)
  562. return -EINVAL;
  563. if (retries >= 0)
  564. ret = adf7242_write_reg(lp, REG_AUTO_TX1,
  565. MAX_FRAME_RETRIES(retries) |
  566. MAX_CCA_RETRIES(lp->max_cca_retries));
  567. lp->max_frame_retries = retries;
  568. return ret;
  569. }
  570. static int adf7242_ed(struct ieee802154_hw *hw, u8 *level)
  571. {
  572. struct adf7242_local *lp = hw->priv;
  573. *level = lp->rssi;
  574. dev_vdbg(&lp->spi->dev, "%s :Exit level=%d\n",
  575. __func__, *level);
  576. return 0;
  577. }
  578. static int adf7242_start(struct ieee802154_hw *hw)
  579. {
  580. struct adf7242_local *lp = hw->priv;
  581. adf7242_cmd(lp, CMD_RC_PHY_RDY);
  582. adf7242_clear_irqstat(lp);
  583. enable_irq(lp->spi->irq);
  584. set_bit(FLAG_START, &lp->flags);
  585. return adf7242_cmd_rx(lp);
  586. }
  587. static void adf7242_stop(struct ieee802154_hw *hw)
  588. {
  589. struct adf7242_local *lp = hw->priv;
  590. disable_irq(lp->spi->irq);
  591. cancel_delayed_work_sync(&lp->work);
  592. adf7242_cmd(lp, CMD_RC_IDLE);
  593. clear_bit(FLAG_START, &lp->flags);
  594. adf7242_clear_irqstat(lp);
  595. }
  596. static int adf7242_channel(struct ieee802154_hw *hw, u8 page, u8 channel)
  597. {
  598. struct adf7242_local *lp = hw->priv;
  599. unsigned long freq;
  600. dev_dbg(&lp->spi->dev, "%s :Channel=%d\n", __func__, channel);
  601. might_sleep();
  602. WARN_ON(page != 0);
  603. WARN_ON(channel < 11);
  604. WARN_ON(channel > 26);
  605. freq = (2405 + 5 * (channel - 11)) * 100;
  606. adf7242_cmd(lp, CMD_RC_PHY_RDY);
  607. adf7242_write_reg(lp, REG_CH_FREQ0, freq);
  608. adf7242_write_reg(lp, REG_CH_FREQ1, freq >> 8);
  609. adf7242_write_reg(lp, REG_CH_FREQ2, freq >> 16);
  610. if (test_bit(FLAG_START, &lp->flags))
  611. return adf7242_cmd_rx(lp);
  612. else
  613. return adf7242_cmd(lp, CMD_RC_PHY_RDY);
  614. }
  615. static int adf7242_set_hw_addr_filt(struct ieee802154_hw *hw,
  616. struct ieee802154_hw_addr_filt *filt,
  617. unsigned long changed)
  618. {
  619. struct adf7242_local *lp = hw->priv;
  620. u8 reg;
  621. dev_dbg(&lp->spi->dev, "%s :Changed=0x%lX\n", __func__, changed);
  622. might_sleep();
  623. if (changed & IEEE802154_AFILT_IEEEADDR_CHANGED) {
  624. u8 addr[8], i;
  625. memcpy(addr, &filt->ieee_addr, 8);
  626. for (i = 0; i < 8; i++)
  627. adf7242_write_reg(lp, REG_IEEE_ADDR_0 + i, addr[i]);
  628. }
  629. if (changed & IEEE802154_AFILT_SADDR_CHANGED) {
  630. u16 saddr = le16_to_cpu(filt->short_addr);
  631. adf7242_write_reg(lp, REG_SHORT_ADDR_0, saddr);
  632. adf7242_write_reg(lp, REG_SHORT_ADDR_1, saddr >> 8);
  633. }
  634. if (changed & IEEE802154_AFILT_PANID_CHANGED) {
  635. u16 pan_id = le16_to_cpu(filt->pan_id);
  636. adf7242_write_reg(lp, REG_PAN_ID0, pan_id);
  637. adf7242_write_reg(lp, REG_PAN_ID1, pan_id >> 8);
  638. }
  639. if (changed & IEEE802154_AFILT_PANC_CHANGED) {
  640. adf7242_read_reg(lp, REG_AUTO_CFG, &reg);
  641. if (filt->pan_coord)
  642. reg |= IS_PANCOORD;
  643. else
  644. reg &= ~IS_PANCOORD;
  645. adf7242_write_reg(lp, REG_AUTO_CFG, reg);
  646. }
  647. return 0;
  648. }
  649. static int adf7242_set_promiscuous_mode(struct ieee802154_hw *hw, bool on)
  650. {
  651. struct adf7242_local *lp = hw->priv;
  652. dev_dbg(&lp->spi->dev, "%s : mode %d\n", __func__, on);
  653. lp->promiscuous = on;
  654. if (on) {
  655. adf7242_write_reg(lp, REG_AUTO_CFG, 0);
  656. return adf7242_write_reg(lp, REG_FFILT_CFG,
  657. ACCEPT_BEACON_FRAMES |
  658. ACCEPT_DATA_FRAMES |
  659. ACCEPT_MACCMD_FRAMES |
  660. ACCEPT_ALL_ADDRESS |
  661. ACCEPT_ACK_FRAMES |
  662. ACCEPT_RESERVED_FRAMES);
  663. } else {
  664. adf7242_write_reg(lp, REG_FFILT_CFG,
  665. ACCEPT_BEACON_FRAMES |
  666. ACCEPT_DATA_FRAMES |
  667. ACCEPT_MACCMD_FRAMES |
  668. ACCEPT_RESERVED_FRAMES);
  669. return adf7242_write_reg(lp, REG_AUTO_CFG, RX_AUTO_ACK_EN);
  670. }
  671. }
  672. static int adf7242_set_cca_ed_level(struct ieee802154_hw *hw, s32 mbm)
  673. {
  674. struct adf7242_local *lp = hw->priv;
  675. s8 level = clamp_t(s8, mbm / 100, S8_MIN, S8_MAX);
  676. dev_dbg(&lp->spi->dev, "%s : level %d\n", __func__, level);
  677. return adf7242_write_reg(lp, REG_CCA1, level);
  678. }
  679. static int adf7242_xmit(struct ieee802154_hw *hw, struct sk_buff *skb)
  680. {
  681. struct adf7242_local *lp = hw->priv;
  682. int ret;
  683. /* ensure existing instances of the IRQ handler have completed */
  684. disable_irq(lp->spi->irq);
  685. set_bit(FLAG_XMIT, &lp->flags);
  686. cancel_delayed_work_sync(&lp->work);
  687. reinit_completion(&lp->tx_complete);
  688. adf7242_cmd(lp, CMD_RC_PHY_RDY);
  689. adf7242_clear_irqstat(lp);
  690. ret = adf7242_write_fbuf(lp, skb->data, skb->len);
  691. if (ret)
  692. goto err;
  693. ret = adf7242_cmd(lp, CMD_RC_CSMACA);
  694. if (ret)
  695. goto err;
  696. enable_irq(lp->spi->irq);
  697. ret = wait_for_completion_interruptible_timeout(&lp->tx_complete,
  698. HZ / 10);
  699. if (ret < 0)
  700. goto err;
  701. if (ret == 0) {
  702. dev_dbg(&lp->spi->dev, "Timeout waiting for TX interrupt\n");
  703. ret = -ETIMEDOUT;
  704. goto err;
  705. }
  706. if (lp->tx_stat != SUCCESS) {
  707. dev_dbg(&lp->spi->dev,
  708. "Error xmit: Retry count exceeded Status=0x%x\n",
  709. lp->tx_stat);
  710. ret = -ECOMM;
  711. } else {
  712. ret = 0;
  713. }
  714. err:
  715. clear_bit(FLAG_XMIT, &lp->flags);
  716. adf7242_cmd_rx(lp);
  717. return ret;
  718. }
  719. static int adf7242_rx(struct adf7242_local *lp)
  720. {
  721. struct sk_buff *skb;
  722. size_t len;
  723. int ret;
  724. u8 lqi, len_u8, *data;
  725. adf7242_read_reg(lp, 0, &len_u8);
  726. len = len_u8;
  727. if (!ieee802154_is_valid_psdu_len(len)) {
  728. dev_dbg(&lp->spi->dev,
  729. "corrupted frame received len %d\n", (int)len);
  730. len = IEEE802154_MTU;
  731. }
  732. skb = dev_alloc_skb(len);
  733. if (!skb) {
  734. adf7242_cmd_rx(lp);
  735. return -ENOMEM;
  736. }
  737. data = skb_put(skb, len);
  738. ret = adf7242_read_fbuf(lp, data, len, true);
  739. if (ret < 0) {
  740. kfree_skb(skb);
  741. adf7242_cmd_rx(lp);
  742. return ret;
  743. }
  744. lqi = data[len - 2];
  745. lp->rssi = data[len - 1];
  746. ret = adf7242_cmd_rx(lp);
  747. skb_trim(skb, len - 2); /* Don't put RSSI/LQI or CRC into the frame */
  748. ieee802154_rx_irqsafe(lp->hw, skb, lqi);
  749. dev_dbg(&lp->spi->dev, "%s: ret=%d len=%d lqi=%d rssi=%d\n",
  750. __func__, ret, (int)len, (int)lqi, lp->rssi);
  751. return ret;
  752. }
  753. static const struct ieee802154_ops adf7242_ops = {
  754. .owner = THIS_MODULE,
  755. .xmit_sync = adf7242_xmit,
  756. .ed = adf7242_ed,
  757. .set_channel = adf7242_channel,
  758. .set_hw_addr_filt = adf7242_set_hw_addr_filt,
  759. .start = adf7242_start,
  760. .stop = adf7242_stop,
  761. .set_csma_params = adf7242_set_csma_params,
  762. .set_frame_retries = adf7242_set_frame_retries,
  763. .set_txpower = adf7242_set_txpower,
  764. .set_promiscuous_mode = adf7242_set_promiscuous_mode,
  765. .set_cca_ed_level = adf7242_set_cca_ed_level,
  766. };
  767. static void adf7242_debug(struct adf7242_local *lp, u8 irq1)
  768. {
  769. #ifdef DEBUG
  770. u8 stat;
  771. adf7242_status(lp, &stat);
  772. dev_dbg(&lp->spi->dev, "%s IRQ1 = %X:\n%s%s%s%s%s%s%s%s\n",
  773. __func__, irq1,
  774. irq1 & IRQ_CCA_COMPLETE ? "IRQ_CCA_COMPLETE\n" : "",
  775. irq1 & IRQ_SFD_RX ? "IRQ_SFD_RX\n" : "",
  776. irq1 & IRQ_SFD_TX ? "IRQ_SFD_TX\n" : "",
  777. irq1 & IRQ_RX_PKT_RCVD ? "IRQ_RX_PKT_RCVD\n" : "",
  778. irq1 & IRQ_TX_PKT_SENT ? "IRQ_TX_PKT_SENT\n" : "",
  779. irq1 & IRQ_CSMA_CA ? "IRQ_CSMA_CA\n" : "",
  780. irq1 & IRQ_FRAME_VALID ? "IRQ_FRAME_VALID\n" : "",
  781. irq1 & IRQ_ADDRESS_VALID ? "IRQ_ADDRESS_VALID\n" : "");
  782. dev_dbg(&lp->spi->dev, "%s STATUS = %X:\n%s\n%s\n%s\n%s\n%s%s%s%s%s\n",
  783. __func__, stat,
  784. stat & STAT_SPI_READY ? "SPI_READY" : "SPI_BUSY",
  785. stat & STAT_IRQ_STATUS ? "IRQ_PENDING" : "IRQ_CLEAR",
  786. stat & STAT_RC_READY ? "RC_READY" : "RC_BUSY",
  787. stat & STAT_CCA_RESULT ? "CHAN_IDLE" : "CHAN_BUSY",
  788. (stat & 0xf) == RC_STATUS_IDLE ? "RC_STATUS_IDLE" : "",
  789. (stat & 0xf) == RC_STATUS_MEAS ? "RC_STATUS_MEAS" : "",
  790. (stat & 0xf) == RC_STATUS_PHY_RDY ? "RC_STATUS_PHY_RDY" : "",
  791. (stat & 0xf) == RC_STATUS_RX ? "RC_STATUS_RX" : "",
  792. (stat & 0xf) == RC_STATUS_TX ? "RC_STATUS_TX" : "");
  793. #endif
  794. }
  795. static irqreturn_t adf7242_isr(int irq, void *data)
  796. {
  797. struct adf7242_local *lp = data;
  798. unsigned int xmit;
  799. u8 irq1;
  800. mod_delayed_work(lp->wqueue, &lp->work, msecs_to_jiffies(400));
  801. adf7242_read_reg(lp, REG_IRQ1_SRC1, &irq1);
  802. if (!(irq1 & (IRQ_RX_PKT_RCVD | IRQ_CSMA_CA)))
  803. dev_err(&lp->spi->dev, "%s :ERROR IRQ1 = 0x%X\n",
  804. __func__, irq1);
  805. adf7242_debug(lp, irq1);
  806. xmit = test_bit(FLAG_XMIT, &lp->flags);
  807. if (xmit && (irq1 & IRQ_CSMA_CA)) {
  808. adf7242_wait_status(lp, RC_STATUS_PHY_RDY,
  809. RC_STATUS_MASK, __LINE__);
  810. if (ADF7242_REPORT_CSMA_CA_STAT) {
  811. u8 astat;
  812. adf7242_read_reg(lp, REG_AUTO_STATUS, &astat);
  813. astat &= AUTO_STATUS_MASK;
  814. dev_dbg(&lp->spi->dev, "AUTO_STATUS = %X:\n%s%s%s%s\n",
  815. astat,
  816. astat == SUCCESS ? "SUCCESS" : "",
  817. astat ==
  818. SUCCESS_DATPEND ? "SUCCESS_DATPEND" : "",
  819. astat == FAILURE_CSMACA ? "FAILURE_CSMACA" : "",
  820. astat == FAILURE_NOACK ? "FAILURE_NOACK" : "");
  821. /* save CSMA-CA completion status */
  822. lp->tx_stat = astat;
  823. } else {
  824. lp->tx_stat = SUCCESS;
  825. }
  826. complete(&lp->tx_complete);
  827. adf7242_clear_irqstat(lp);
  828. } else if (!xmit && (irq1 & IRQ_RX_PKT_RCVD) &&
  829. (irq1 & IRQ_FRAME_VALID)) {
  830. adf7242_rx(lp);
  831. } else if (!xmit && test_bit(FLAG_START, &lp->flags)) {
  832. /* Invalid packet received - drop it and restart */
  833. dev_dbg(&lp->spi->dev, "%s:%d : ERROR IRQ1 = 0x%X\n",
  834. __func__, __LINE__, irq1);
  835. adf7242_cmd(lp, CMD_RC_PHY_RDY);
  836. adf7242_cmd_rx(lp);
  837. } else {
  838. /* This can only be xmit without IRQ, likely a RX packet.
  839. * we get an TX IRQ shortly - do nothing or let the xmit
  840. * timeout handle this
  841. */
  842. dev_dbg(&lp->spi->dev, "%s:%d : ERROR IRQ1 = 0x%X, xmit %d\n",
  843. __func__, __LINE__, irq1, xmit);
  844. adf7242_wait_status(lp, RC_STATUS_PHY_RDY,
  845. RC_STATUS_MASK, __LINE__);
  846. complete(&lp->tx_complete);
  847. adf7242_clear_irqstat(lp);
  848. }
  849. return IRQ_HANDLED;
  850. }
  851. static int adf7242_soft_reset(struct adf7242_local *lp, int line)
  852. {
  853. dev_warn(&lp->spi->dev, "%s (line %d)\n", __func__, line);
  854. if (test_bit(FLAG_START, &lp->flags))
  855. disable_irq_nosync(lp->spi->irq);
  856. adf7242_cmd(lp, CMD_RC_PC_RESET_NO_WAIT);
  857. usleep_range(200, 250);
  858. adf7242_write_reg(lp, REG_PKT_CFG, ADDON_EN | BIT(2));
  859. adf7242_cmd(lp, CMD_RC_PHY_RDY);
  860. adf7242_set_promiscuous_mode(lp->hw, lp->promiscuous);
  861. adf7242_set_csma_params(lp->hw, lp->min_be, lp->max_be,
  862. lp->max_cca_retries);
  863. adf7242_clear_irqstat(lp);
  864. if (test_bit(FLAG_START, &lp->flags)) {
  865. enable_irq(lp->spi->irq);
  866. return adf7242_cmd(lp, CMD_RC_RX);
  867. }
  868. return 0;
  869. }
  870. static int adf7242_hw_init(struct adf7242_local *lp)
  871. {
  872. int ret;
  873. const struct firmware *fw;
  874. adf7242_cmd(lp, CMD_RC_RESET);
  875. adf7242_cmd(lp, CMD_RC_IDLE);
  876. /* get ADF7242 addon firmware
  877. * build this driver as module
  878. * and place under /lib/firmware/adf7242_firmware.bin
  879. * or compile firmware into the kernel.
  880. */
  881. ret = request_firmware(&fw, FIRMWARE, &lp->spi->dev);
  882. if (ret) {
  883. dev_err(&lp->spi->dev,
  884. "request_firmware() failed with %d\n", ret);
  885. return ret;
  886. }
  887. ret = adf7242_upload_firmware(lp, (u8 *)fw->data, fw->size);
  888. if (ret) {
  889. dev_err(&lp->spi->dev,
  890. "upload firmware failed with %d\n", ret);
  891. release_firmware(fw);
  892. return ret;
  893. }
  894. ret = adf7242_verify_firmware(lp, (u8 *)fw->data, fw->size);
  895. if (ret) {
  896. dev_err(&lp->spi->dev,
  897. "verify firmware failed with %d\n", ret);
  898. release_firmware(fw);
  899. return ret;
  900. }
  901. adf7242_cmd(lp, CMD_RC_PC_RESET);
  902. release_firmware(fw);
  903. adf7242_write_reg(lp, REG_FFILT_CFG,
  904. ACCEPT_BEACON_FRAMES |
  905. ACCEPT_DATA_FRAMES |
  906. ACCEPT_MACCMD_FRAMES |
  907. ACCEPT_RESERVED_FRAMES);
  908. adf7242_write_reg(lp, REG_AUTO_CFG, RX_AUTO_ACK_EN);
  909. adf7242_write_reg(lp, REG_PKT_CFG, ADDON_EN | BIT(2));
  910. adf7242_write_reg(lp, REG_EXTPA_MSC, 0xF1);
  911. adf7242_write_reg(lp, REG_RXFE_CFG, 0x1D);
  912. adf7242_write_reg(lp, REG_IRQ1_EN0, 0);
  913. adf7242_write_reg(lp, REG_IRQ1_EN1, IRQ_RX_PKT_RCVD | IRQ_CSMA_CA);
  914. adf7242_clear_irqstat(lp);
  915. adf7242_write_reg(lp, REG_IRQ1_SRC0, 0xFF);
  916. adf7242_cmd(lp, CMD_RC_IDLE);
  917. return 0;
  918. }
  919. static int adf7242_stats_show(struct seq_file *file, void *offset)
  920. {
  921. struct adf7242_local *lp = spi_get_drvdata(file->private);
  922. u8 stat, irq1;
  923. adf7242_status(lp, &stat);
  924. adf7242_read_reg(lp, REG_IRQ1_SRC1, &irq1);
  925. seq_printf(file, "IRQ1 = %X:\n%s%s%s%s%s%s%s%s\n", irq1,
  926. irq1 & IRQ_CCA_COMPLETE ? "IRQ_CCA_COMPLETE\n" : "",
  927. irq1 & IRQ_SFD_RX ? "IRQ_SFD_RX\n" : "",
  928. irq1 & IRQ_SFD_TX ? "IRQ_SFD_TX\n" : "",
  929. irq1 & IRQ_RX_PKT_RCVD ? "IRQ_RX_PKT_RCVD\n" : "",
  930. irq1 & IRQ_TX_PKT_SENT ? "IRQ_TX_PKT_SENT\n" : "",
  931. irq1 & IRQ_CSMA_CA ? "IRQ_CSMA_CA\n" : "",
  932. irq1 & IRQ_FRAME_VALID ? "IRQ_FRAME_VALID\n" : "",
  933. irq1 & IRQ_ADDRESS_VALID ? "IRQ_ADDRESS_VALID\n" : "");
  934. seq_printf(file, "STATUS = %X:\n%s\n%s\n%s\n%s\n%s%s%s%s%s\n", stat,
  935. stat & STAT_SPI_READY ? "SPI_READY" : "SPI_BUSY",
  936. stat & STAT_IRQ_STATUS ? "IRQ_PENDING" : "IRQ_CLEAR",
  937. stat & STAT_RC_READY ? "RC_READY" : "RC_BUSY",
  938. stat & STAT_CCA_RESULT ? "CHAN_IDLE" : "CHAN_BUSY",
  939. (stat & 0xf) == RC_STATUS_IDLE ? "RC_STATUS_IDLE" : "",
  940. (stat & 0xf) == RC_STATUS_MEAS ? "RC_STATUS_MEAS" : "",
  941. (stat & 0xf) == RC_STATUS_PHY_RDY ? "RC_STATUS_PHY_RDY" : "",
  942. (stat & 0xf) == RC_STATUS_RX ? "RC_STATUS_RX" : "",
  943. (stat & 0xf) == RC_STATUS_TX ? "RC_STATUS_TX" : "");
  944. seq_printf(file, "RSSI = %d\n", lp->rssi);
  945. return 0;
  946. }
  947. static int adf7242_debugfs_init(struct adf7242_local *lp)
  948. {
  949. char debugfs_dir_name[DNAME_INLINE_LEN + 1] = "adf7242-";
  950. struct dentry *stats;
  951. strncat(debugfs_dir_name, dev_name(&lp->spi->dev), DNAME_INLINE_LEN);
  952. lp->debugfs_root = debugfs_create_dir(debugfs_dir_name, NULL);
  953. if (IS_ERR_OR_NULL(lp->debugfs_root))
  954. return PTR_ERR_OR_ZERO(lp->debugfs_root);
  955. stats = debugfs_create_devm_seqfile(&lp->spi->dev, "status",
  956. lp->debugfs_root,
  957. adf7242_stats_show);
  958. return PTR_ERR_OR_ZERO(stats);
  959. return 0;
  960. }
  961. static const s32 adf7242_powers[] = {
  962. 500, 400, 300, 200, 100, 0, -100, -200, -300, -400, -500, -600, -700,
  963. -800, -900, -1000, -1100, -1200, -1300, -1400, -1500, -1600, -1700,
  964. -1800, -1900, -2000, -2100, -2200, -2300, -2400, -2500, -2600,
  965. };
  966. static const s32 adf7242_ed_levels[] = {
  967. -9000, -8900, -8800, -8700, -8600, -8500, -8400, -8300, -8200, -8100,
  968. -8000, -7900, -7800, -7700, -7600, -7500, -7400, -7300, -7200, -7100,
  969. -7000, -6900, -6800, -6700, -6600, -6500, -6400, -6300, -6200, -6100,
  970. -6000, -5900, -5800, -5700, -5600, -5500, -5400, -5300, -5200, -5100,
  971. -5000, -4900, -4800, -4700, -4600, -4500, -4400, -4300, -4200, -4100,
  972. -4000, -3900, -3800, -3700, -3600, -3500, -3400, -3200, -3100, -3000
  973. };
  974. static int adf7242_probe(struct spi_device *spi)
  975. {
  976. struct ieee802154_hw *hw;
  977. struct adf7242_local *lp;
  978. int ret, irq_type;
  979. if (!spi->irq) {
  980. dev_err(&spi->dev, "no IRQ specified\n");
  981. return -EINVAL;
  982. }
  983. hw = ieee802154_alloc_hw(sizeof(*lp), &adf7242_ops);
  984. if (!hw)
  985. return -ENOMEM;
  986. lp = hw->priv;
  987. lp->hw = hw;
  988. lp->spi = spi;
  989. hw->priv = lp;
  990. hw->parent = &spi->dev;
  991. hw->extra_tx_headroom = 0;
  992. /* We support only 2.4 Ghz */
  993. hw->phy->supported.channels[0] = 0x7FFF800;
  994. hw->flags = IEEE802154_HW_OMIT_CKSUM |
  995. IEEE802154_HW_CSMA_PARAMS |
  996. IEEE802154_HW_FRAME_RETRIES | IEEE802154_HW_AFILT |
  997. IEEE802154_HW_PROMISCUOUS;
  998. hw->phy->flags = WPAN_PHY_FLAG_TXPOWER |
  999. WPAN_PHY_FLAG_CCA_ED_LEVEL |
  1000. WPAN_PHY_FLAG_CCA_MODE;
  1001. hw->phy->supported.cca_modes = BIT(NL802154_CCA_ENERGY);
  1002. hw->phy->supported.cca_ed_levels = adf7242_ed_levels;
  1003. hw->phy->supported.cca_ed_levels_size = ARRAY_SIZE(adf7242_ed_levels);
  1004. hw->phy->cca.mode = NL802154_CCA_ENERGY;
  1005. hw->phy->supported.tx_powers = adf7242_powers;
  1006. hw->phy->supported.tx_powers_size = ARRAY_SIZE(adf7242_powers);
  1007. hw->phy->supported.min_minbe = 0;
  1008. hw->phy->supported.max_minbe = 8;
  1009. hw->phy->supported.min_maxbe = 3;
  1010. hw->phy->supported.max_maxbe = 8;
  1011. hw->phy->supported.min_frame_retries = 0;
  1012. hw->phy->supported.max_frame_retries = 15;
  1013. hw->phy->supported.min_csma_backoffs = 0;
  1014. hw->phy->supported.max_csma_backoffs = 5;
  1015. ieee802154_random_extended_addr(&hw->phy->perm_extended_addr);
  1016. mutex_init(&lp->bmux);
  1017. init_completion(&lp->tx_complete);
  1018. /* Setup Status Message */
  1019. lp->stat_xfer.len = 1;
  1020. lp->stat_xfer.tx_buf = &lp->buf_stat_tx;
  1021. lp->stat_xfer.rx_buf = &lp->buf_stat_rx;
  1022. lp->buf_stat_tx = CMD_SPI_NOP;
  1023. spi_message_init(&lp->stat_msg);
  1024. spi_message_add_tail(&lp->stat_xfer, &lp->stat_msg);
  1025. spi_set_drvdata(spi, lp);
  1026. INIT_DELAYED_WORK(&lp->work, adf7242_rx_cal_work);
  1027. lp->wqueue = alloc_ordered_workqueue(dev_name(&spi->dev),
  1028. WQ_MEM_RECLAIM);
  1029. ret = adf7242_hw_init(lp);
  1030. if (ret)
  1031. goto err_hw_init;
  1032. irq_type = irq_get_trigger_type(spi->irq);
  1033. if (!irq_type)
  1034. irq_type = IRQF_TRIGGER_HIGH;
  1035. ret = devm_request_threaded_irq(&spi->dev, spi->irq, NULL, adf7242_isr,
  1036. irq_type | IRQF_ONESHOT,
  1037. dev_name(&spi->dev), lp);
  1038. if (ret)
  1039. goto err_hw_init;
  1040. disable_irq(spi->irq);
  1041. ret = ieee802154_register_hw(lp->hw);
  1042. if (ret)
  1043. goto err_hw_init;
  1044. dev_set_drvdata(&spi->dev, lp);
  1045. adf7242_debugfs_init(lp);
  1046. dev_info(&spi->dev, "mac802154 IRQ-%d registered\n", spi->irq);
  1047. return ret;
  1048. err_hw_init:
  1049. mutex_destroy(&lp->bmux);
  1050. ieee802154_free_hw(lp->hw);
  1051. return ret;
  1052. }
  1053. static int adf7242_remove(struct spi_device *spi)
  1054. {
  1055. struct adf7242_local *lp = spi_get_drvdata(spi);
  1056. if (!IS_ERR_OR_NULL(lp->debugfs_root))
  1057. debugfs_remove_recursive(lp->debugfs_root);
  1058. cancel_delayed_work_sync(&lp->work);
  1059. destroy_workqueue(lp->wqueue);
  1060. ieee802154_unregister_hw(lp->hw);
  1061. mutex_destroy(&lp->bmux);
  1062. ieee802154_free_hw(lp->hw);
  1063. return 0;
  1064. }
  1065. static const struct of_device_id adf7242_of_match[] = {
  1066. { .compatible = "adi,adf7242", },
  1067. { .compatible = "adi,adf7241", },
  1068. { },
  1069. };
  1070. MODULE_DEVICE_TABLE(of, adf7242_of_match);
  1071. static const struct spi_device_id adf7242_device_id[] = {
  1072. { .name = "adf7242", },
  1073. { .name = "adf7241", },
  1074. { },
  1075. };
  1076. MODULE_DEVICE_TABLE(spi, adf7242_device_id);
  1077. static struct spi_driver adf7242_driver = {
  1078. .id_table = adf7242_device_id,
  1079. .driver = {
  1080. .of_match_table = of_match_ptr(adf7242_of_match),
  1081. .name = "adf7242",
  1082. .owner = THIS_MODULE,
  1083. },
  1084. .probe = adf7242_probe,
  1085. .remove = adf7242_remove,
  1086. };
  1087. module_spi_driver(adf7242_driver);
  1088. MODULE_AUTHOR("Michael Hennerich <michael.hennerich@analog.com>");
  1089. MODULE_DESCRIPTION("ADF7242 IEEE802.15.4 Transceiver Driver");
  1090. MODULE_LICENSE("GPL");