gemini.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Ethernet device driver for Cortina Systems Gemini SoC
  3. * Also known as the StorLink SL3512 and SL3516 (SL351x) or Lepus
  4. * Net Engine and Gigabit Ethernet MAC (GMAC)
  5. * This hardware contains a TCP Offload Engine (TOE) but currently the
  6. * driver does not make use of it.
  7. *
  8. * Authors:
  9. * Linus Walleij <linus.walleij@linaro.org>
  10. * Tobias Waldvogel <tobias.waldvogel@gmail.com> (OpenWRT)
  11. * Michał Mirosław <mirq-linux@rere.qmqm.pl>
  12. * Paulius Zaleckas <paulius.zaleckas@gmail.com>
  13. * Giuseppe De Robertis <Giuseppe.DeRobertis@ba.infn.it>
  14. * Gary Chen & Ch Hsu Storlink Semiconductor
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/slab.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/cache.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/reset.h>
  26. #include <linux/clk.h>
  27. #include <linux/of.h>
  28. #include <linux/of_mdio.h>
  29. #include <linux/of_net.h>
  30. #include <linux/of_platform.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/if_vlan.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/phy.h>
  35. #include <linux/crc32.h>
  36. #include <linux/ethtool.h>
  37. #include <linux/tcp.h>
  38. #include <linux/u64_stats_sync.h>
  39. #include <linux/in.h>
  40. #include <linux/ip.h>
  41. #include <linux/ipv6.h>
  42. #include "gemini.h"
  43. #define DRV_NAME "gmac-gemini"
  44. #define DRV_VERSION "1.0"
  45. #define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  46. static int debug = -1;
  47. module_param(debug, int, 0);
  48. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  49. #define HSIZE_8 0x00
  50. #define HSIZE_16 0x01
  51. #define HSIZE_32 0x02
  52. #define HBURST_SINGLE 0x00
  53. #define HBURST_INCR 0x01
  54. #define HBURST_INCR4 0x02
  55. #define HBURST_INCR8 0x03
  56. #define HPROT_DATA_CACHE BIT(0)
  57. #define HPROT_PRIVILIGED BIT(1)
  58. #define HPROT_BUFFERABLE BIT(2)
  59. #define HPROT_CACHABLE BIT(3)
  60. #define DEFAULT_RX_COALESCE_NSECS 0
  61. #define DEFAULT_GMAC_RXQ_ORDER 9
  62. #define DEFAULT_GMAC_TXQ_ORDER 8
  63. #define DEFAULT_RX_BUF_ORDER 11
  64. #define DEFAULT_NAPI_WEIGHT 64
  65. #define TX_MAX_FRAGS 16
  66. #define TX_QUEUE_NUM 1 /* max: 6 */
  67. #define RX_MAX_ALLOC_ORDER 2
  68. #define GMAC0_IRQ0_2 (GMAC0_TXDERR_INT_BIT | GMAC0_TXPERR_INT_BIT | \
  69. GMAC0_RXDERR_INT_BIT | GMAC0_RXPERR_INT_BIT)
  70. #define GMAC0_IRQ0_TXQ0_INTS (GMAC0_SWTQ00_EOF_INT_BIT | \
  71. GMAC0_SWTQ00_FIN_INT_BIT)
  72. #define GMAC0_IRQ4_8 (GMAC0_MIB_INT_BIT | GMAC0_RX_OVERRUN_INT_BIT)
  73. #define GMAC_OFFLOAD_FEATURES (NETIF_F_SG | NETIF_F_IP_CSUM | \
  74. NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM | \
  75. NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6)
  76. /**
  77. * struct gmac_queue_page - page buffer per-page info
  78. */
  79. struct gmac_queue_page {
  80. struct page *page;
  81. dma_addr_t mapping;
  82. };
  83. struct gmac_txq {
  84. struct gmac_txdesc *ring;
  85. struct sk_buff **skb;
  86. unsigned int cptr;
  87. unsigned int noirq_packets;
  88. };
  89. struct gemini_ethernet;
  90. struct gemini_ethernet_port {
  91. u8 id; /* 0 or 1 */
  92. struct gemini_ethernet *geth;
  93. struct net_device *netdev;
  94. struct device *dev;
  95. void __iomem *dma_base;
  96. void __iomem *gmac_base;
  97. struct clk *pclk;
  98. struct reset_control *reset;
  99. int irq;
  100. __le32 mac_addr[3];
  101. void __iomem *rxq_rwptr;
  102. struct gmac_rxdesc *rxq_ring;
  103. unsigned int rxq_order;
  104. struct napi_struct napi;
  105. struct hrtimer rx_coalesce_timer;
  106. unsigned int rx_coalesce_nsecs;
  107. unsigned int freeq_refill;
  108. struct gmac_txq txq[TX_QUEUE_NUM];
  109. unsigned int txq_order;
  110. unsigned int irq_every_tx_packets;
  111. dma_addr_t rxq_dma_base;
  112. dma_addr_t txq_dma_base;
  113. unsigned int msg_enable;
  114. spinlock_t config_lock; /* Locks config register */
  115. struct u64_stats_sync tx_stats_syncp;
  116. struct u64_stats_sync rx_stats_syncp;
  117. struct u64_stats_sync ir_stats_syncp;
  118. struct rtnl_link_stats64 stats;
  119. u64 hw_stats[RX_STATS_NUM];
  120. u64 rx_stats[RX_STATUS_NUM];
  121. u64 rx_csum_stats[RX_CHKSUM_NUM];
  122. u64 rx_napi_exits;
  123. u64 tx_frag_stats[TX_MAX_FRAGS];
  124. u64 tx_frags_linearized;
  125. u64 tx_hw_csummed;
  126. };
  127. struct gemini_ethernet {
  128. struct device *dev;
  129. void __iomem *base;
  130. struct gemini_ethernet_port *port0;
  131. struct gemini_ethernet_port *port1;
  132. bool initialized;
  133. spinlock_t irq_lock; /* Locks IRQ-related registers */
  134. unsigned int freeq_order;
  135. unsigned int freeq_frag_order;
  136. struct gmac_rxdesc *freeq_ring;
  137. dma_addr_t freeq_dma_base;
  138. struct gmac_queue_page *freeq_pages;
  139. unsigned int num_freeq_pages;
  140. spinlock_t freeq_lock; /* Locks queue from reentrance */
  141. };
  142. #define GMAC_STATS_NUM ( \
  143. RX_STATS_NUM + RX_STATUS_NUM + RX_CHKSUM_NUM + 1 + \
  144. TX_MAX_FRAGS + 2)
  145. static const char gmac_stats_strings[GMAC_STATS_NUM][ETH_GSTRING_LEN] = {
  146. "GMAC_IN_DISCARDS",
  147. "GMAC_IN_ERRORS",
  148. "GMAC_IN_MCAST",
  149. "GMAC_IN_BCAST",
  150. "GMAC_IN_MAC1",
  151. "GMAC_IN_MAC2",
  152. "RX_STATUS_GOOD_FRAME",
  153. "RX_STATUS_TOO_LONG_GOOD_CRC",
  154. "RX_STATUS_RUNT_FRAME",
  155. "RX_STATUS_SFD_NOT_FOUND",
  156. "RX_STATUS_CRC_ERROR",
  157. "RX_STATUS_TOO_LONG_BAD_CRC",
  158. "RX_STATUS_ALIGNMENT_ERROR",
  159. "RX_STATUS_TOO_LONG_BAD_ALIGN",
  160. "RX_STATUS_RX_ERR",
  161. "RX_STATUS_DA_FILTERED",
  162. "RX_STATUS_BUFFER_FULL",
  163. "RX_STATUS_11",
  164. "RX_STATUS_12",
  165. "RX_STATUS_13",
  166. "RX_STATUS_14",
  167. "RX_STATUS_15",
  168. "RX_CHKSUM_IP_UDP_TCP_OK",
  169. "RX_CHKSUM_IP_OK_ONLY",
  170. "RX_CHKSUM_NONE",
  171. "RX_CHKSUM_3",
  172. "RX_CHKSUM_IP_ERR_UNKNOWN",
  173. "RX_CHKSUM_IP_ERR",
  174. "RX_CHKSUM_TCP_UDP_ERR",
  175. "RX_CHKSUM_7",
  176. "RX_NAPI_EXITS",
  177. "TX_FRAGS[1]",
  178. "TX_FRAGS[2]",
  179. "TX_FRAGS[3]",
  180. "TX_FRAGS[4]",
  181. "TX_FRAGS[5]",
  182. "TX_FRAGS[6]",
  183. "TX_FRAGS[7]",
  184. "TX_FRAGS[8]",
  185. "TX_FRAGS[9]",
  186. "TX_FRAGS[10]",
  187. "TX_FRAGS[11]",
  188. "TX_FRAGS[12]",
  189. "TX_FRAGS[13]",
  190. "TX_FRAGS[14]",
  191. "TX_FRAGS[15]",
  192. "TX_FRAGS[16+]",
  193. "TX_FRAGS_LINEARIZED",
  194. "TX_HW_CSUMMED",
  195. };
  196. static void gmac_dump_dma_state(struct net_device *netdev);
  197. static void gmac_update_config0_reg(struct net_device *netdev,
  198. u32 val, u32 vmask)
  199. {
  200. struct gemini_ethernet_port *port = netdev_priv(netdev);
  201. unsigned long flags;
  202. u32 reg;
  203. spin_lock_irqsave(&port->config_lock, flags);
  204. reg = readl(port->gmac_base + GMAC_CONFIG0);
  205. reg = (reg & ~vmask) | val;
  206. writel(reg, port->gmac_base + GMAC_CONFIG0);
  207. spin_unlock_irqrestore(&port->config_lock, flags);
  208. }
  209. static void gmac_enable_tx_rx(struct net_device *netdev)
  210. {
  211. struct gemini_ethernet_port *port = netdev_priv(netdev);
  212. unsigned long flags;
  213. u32 reg;
  214. spin_lock_irqsave(&port->config_lock, flags);
  215. reg = readl(port->gmac_base + GMAC_CONFIG0);
  216. reg &= ~CONFIG0_TX_RX_DISABLE;
  217. writel(reg, port->gmac_base + GMAC_CONFIG0);
  218. spin_unlock_irqrestore(&port->config_lock, flags);
  219. }
  220. static void gmac_disable_tx_rx(struct net_device *netdev)
  221. {
  222. struct gemini_ethernet_port *port = netdev_priv(netdev);
  223. unsigned long flags;
  224. u32 val;
  225. spin_lock_irqsave(&port->config_lock, flags);
  226. val = readl(port->gmac_base + GMAC_CONFIG0);
  227. val |= CONFIG0_TX_RX_DISABLE;
  228. writel(val, port->gmac_base + GMAC_CONFIG0);
  229. spin_unlock_irqrestore(&port->config_lock, flags);
  230. mdelay(10); /* let GMAC consume packet */
  231. }
  232. static void gmac_set_flow_control(struct net_device *netdev, bool tx, bool rx)
  233. {
  234. struct gemini_ethernet_port *port = netdev_priv(netdev);
  235. unsigned long flags;
  236. u32 val;
  237. spin_lock_irqsave(&port->config_lock, flags);
  238. val = readl(port->gmac_base + GMAC_CONFIG0);
  239. val &= ~CONFIG0_FLOW_CTL;
  240. if (tx)
  241. val |= CONFIG0_FLOW_TX;
  242. if (rx)
  243. val |= CONFIG0_FLOW_RX;
  244. writel(val, port->gmac_base + GMAC_CONFIG0);
  245. spin_unlock_irqrestore(&port->config_lock, flags);
  246. }
  247. static void gmac_speed_set(struct net_device *netdev)
  248. {
  249. struct gemini_ethernet_port *port = netdev_priv(netdev);
  250. struct phy_device *phydev = netdev->phydev;
  251. union gmac_status status, old_status;
  252. int pause_tx = 0;
  253. int pause_rx = 0;
  254. status.bits32 = readl(port->gmac_base + GMAC_STATUS);
  255. old_status.bits32 = status.bits32;
  256. status.bits.link = phydev->link;
  257. status.bits.duplex = phydev->duplex;
  258. switch (phydev->speed) {
  259. case 1000:
  260. status.bits.speed = GMAC_SPEED_1000;
  261. if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
  262. status.bits.mii_rmii = GMAC_PHY_RGMII_1000;
  263. netdev_dbg(netdev, "connect %s to RGMII @ 1Gbit\n",
  264. phydev_name(phydev));
  265. break;
  266. case 100:
  267. status.bits.speed = GMAC_SPEED_100;
  268. if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
  269. status.bits.mii_rmii = GMAC_PHY_RGMII_100_10;
  270. netdev_dbg(netdev, "connect %s to RGMII @ 100 Mbit\n",
  271. phydev_name(phydev));
  272. break;
  273. case 10:
  274. status.bits.speed = GMAC_SPEED_10;
  275. if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
  276. status.bits.mii_rmii = GMAC_PHY_RGMII_100_10;
  277. netdev_dbg(netdev, "connect %s to RGMII @ 10 Mbit\n",
  278. phydev_name(phydev));
  279. break;
  280. default:
  281. netdev_warn(netdev, "Unsupported PHY speed (%d) on %s\n",
  282. phydev->speed, phydev_name(phydev));
  283. }
  284. if (phydev->duplex == DUPLEX_FULL) {
  285. u16 lcladv = phy_read(phydev, MII_ADVERTISE);
  286. u16 rmtadv = phy_read(phydev, MII_LPA);
  287. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  288. if (cap & FLOW_CTRL_RX)
  289. pause_rx = 1;
  290. if (cap & FLOW_CTRL_TX)
  291. pause_tx = 1;
  292. }
  293. gmac_set_flow_control(netdev, pause_tx, pause_rx);
  294. if (old_status.bits32 == status.bits32)
  295. return;
  296. if (netif_msg_link(port)) {
  297. phy_print_status(phydev);
  298. netdev_info(netdev, "link flow control: %s\n",
  299. phydev->pause
  300. ? (phydev->asym_pause ? "tx" : "both")
  301. : (phydev->asym_pause ? "rx" : "none")
  302. );
  303. }
  304. gmac_disable_tx_rx(netdev);
  305. writel(status.bits32, port->gmac_base + GMAC_STATUS);
  306. gmac_enable_tx_rx(netdev);
  307. }
  308. static int gmac_setup_phy(struct net_device *netdev)
  309. {
  310. struct gemini_ethernet_port *port = netdev_priv(netdev);
  311. union gmac_status status = { .bits32 = 0 };
  312. struct device *dev = port->dev;
  313. struct phy_device *phy;
  314. phy = of_phy_get_and_connect(netdev,
  315. dev->of_node,
  316. gmac_speed_set);
  317. if (!phy)
  318. return -ENODEV;
  319. netdev->phydev = phy;
  320. phy->supported &= PHY_GBIT_FEATURES;
  321. phy->supported |= SUPPORTED_Asym_Pause | SUPPORTED_Pause;
  322. phy->advertising = phy->supported;
  323. /* set PHY interface type */
  324. switch (phy->interface) {
  325. case PHY_INTERFACE_MODE_MII:
  326. netdev_dbg(netdev,
  327. "MII: set GMAC0 to GMII mode, GMAC1 disabled\n");
  328. status.bits.mii_rmii = GMAC_PHY_MII;
  329. break;
  330. case PHY_INTERFACE_MODE_GMII:
  331. netdev_dbg(netdev,
  332. "GMII: set GMAC0 to GMII mode, GMAC1 disabled\n");
  333. status.bits.mii_rmii = GMAC_PHY_GMII;
  334. break;
  335. case PHY_INTERFACE_MODE_RGMII:
  336. netdev_dbg(netdev,
  337. "RGMII: set GMAC0 and GMAC1 to MII/RGMII mode\n");
  338. status.bits.mii_rmii = GMAC_PHY_RGMII_100_10;
  339. break;
  340. default:
  341. netdev_err(netdev, "Unsupported MII interface\n");
  342. phy_disconnect(phy);
  343. netdev->phydev = NULL;
  344. return -EINVAL;
  345. }
  346. writel(status.bits32, port->gmac_base + GMAC_STATUS);
  347. if (netif_msg_link(port))
  348. phy_attached_info(phy);
  349. return 0;
  350. }
  351. /* The maximum frame length is not logically enumerated in the
  352. * hardware, so we do a table lookup to find the applicable max
  353. * frame length.
  354. */
  355. struct gmac_max_framelen {
  356. unsigned int max_l3_len;
  357. u8 val;
  358. };
  359. static const struct gmac_max_framelen gmac_maxlens[] = {
  360. {
  361. .max_l3_len = 1518,
  362. .val = CONFIG0_MAXLEN_1518,
  363. },
  364. {
  365. .max_l3_len = 1522,
  366. .val = CONFIG0_MAXLEN_1522,
  367. },
  368. {
  369. .max_l3_len = 1536,
  370. .val = CONFIG0_MAXLEN_1536,
  371. },
  372. {
  373. .max_l3_len = 1542,
  374. .val = CONFIG0_MAXLEN_1542,
  375. },
  376. {
  377. .max_l3_len = 9212,
  378. .val = CONFIG0_MAXLEN_9k,
  379. },
  380. {
  381. .max_l3_len = 10236,
  382. .val = CONFIG0_MAXLEN_10k,
  383. },
  384. };
  385. static int gmac_pick_rx_max_len(unsigned int max_l3_len)
  386. {
  387. const struct gmac_max_framelen *maxlen;
  388. int maxtot;
  389. int i;
  390. maxtot = max_l3_len + ETH_HLEN + VLAN_HLEN;
  391. for (i = 0; i < ARRAY_SIZE(gmac_maxlens); i++) {
  392. maxlen = &gmac_maxlens[i];
  393. if (maxtot <= maxlen->max_l3_len)
  394. return maxlen->val;
  395. }
  396. return -1;
  397. }
  398. static int gmac_init(struct net_device *netdev)
  399. {
  400. struct gemini_ethernet_port *port = netdev_priv(netdev);
  401. union gmac_config0 config0 = { .bits = {
  402. .dis_tx = 1,
  403. .dis_rx = 1,
  404. .ipv4_rx_chksum = 1,
  405. .ipv6_rx_chksum = 1,
  406. .rx_err_detect = 1,
  407. .rgmm_edge = 1,
  408. .port0_chk_hwq = 1,
  409. .port1_chk_hwq = 1,
  410. .port0_chk_toeq = 1,
  411. .port1_chk_toeq = 1,
  412. .port0_chk_classq = 1,
  413. .port1_chk_classq = 1,
  414. } };
  415. union gmac_ahb_weight ahb_weight = { .bits = {
  416. .rx_weight = 1,
  417. .tx_weight = 1,
  418. .hash_weight = 1,
  419. .pre_req = 0x1f,
  420. .tq_dv_threshold = 0,
  421. } };
  422. union gmac_tx_wcr0 hw_weigh = { .bits = {
  423. .hw_tq3 = 1,
  424. .hw_tq2 = 1,
  425. .hw_tq1 = 1,
  426. .hw_tq0 = 1,
  427. } };
  428. union gmac_tx_wcr1 sw_weigh = { .bits = {
  429. .sw_tq5 = 1,
  430. .sw_tq4 = 1,
  431. .sw_tq3 = 1,
  432. .sw_tq2 = 1,
  433. .sw_tq1 = 1,
  434. .sw_tq0 = 1,
  435. } };
  436. union gmac_config1 config1 = { .bits = {
  437. .set_threshold = 16,
  438. .rel_threshold = 24,
  439. } };
  440. union gmac_config2 config2 = { .bits = {
  441. .set_threshold = 16,
  442. .rel_threshold = 32,
  443. } };
  444. union gmac_config3 config3 = { .bits = {
  445. .set_threshold = 0,
  446. .rel_threshold = 0,
  447. } };
  448. union gmac_config0 tmp;
  449. u32 val;
  450. config0.bits.max_len = gmac_pick_rx_max_len(netdev->mtu);
  451. tmp.bits32 = readl(port->gmac_base + GMAC_CONFIG0);
  452. config0.bits.reserved = tmp.bits.reserved;
  453. writel(config0.bits32, port->gmac_base + GMAC_CONFIG0);
  454. writel(config1.bits32, port->gmac_base + GMAC_CONFIG1);
  455. writel(config2.bits32, port->gmac_base + GMAC_CONFIG2);
  456. writel(config3.bits32, port->gmac_base + GMAC_CONFIG3);
  457. val = readl(port->dma_base + GMAC_AHB_WEIGHT_REG);
  458. writel(ahb_weight.bits32, port->dma_base + GMAC_AHB_WEIGHT_REG);
  459. writel(hw_weigh.bits32,
  460. port->dma_base + GMAC_TX_WEIGHTING_CTRL_0_REG);
  461. writel(sw_weigh.bits32,
  462. port->dma_base + GMAC_TX_WEIGHTING_CTRL_1_REG);
  463. port->rxq_order = DEFAULT_GMAC_RXQ_ORDER;
  464. port->txq_order = DEFAULT_GMAC_TXQ_ORDER;
  465. port->rx_coalesce_nsecs = DEFAULT_RX_COALESCE_NSECS;
  466. /* Mark every quarter of the queue a packet for interrupt
  467. * in order to be able to wake up the queue if it was stopped
  468. */
  469. port->irq_every_tx_packets = 1 << (port->txq_order - 2);
  470. return 0;
  471. }
  472. static void gmac_uninit(struct net_device *netdev)
  473. {
  474. if (netdev->phydev)
  475. phy_disconnect(netdev->phydev);
  476. }
  477. static int gmac_setup_txqs(struct net_device *netdev)
  478. {
  479. struct gemini_ethernet_port *port = netdev_priv(netdev);
  480. unsigned int n_txq = netdev->num_tx_queues;
  481. struct gemini_ethernet *geth = port->geth;
  482. size_t entries = 1 << port->txq_order;
  483. struct gmac_txq *txq = port->txq;
  484. struct gmac_txdesc *desc_ring;
  485. size_t len = n_txq * entries;
  486. struct sk_buff **skb_tab;
  487. void __iomem *rwptr_reg;
  488. unsigned int r;
  489. int i;
  490. rwptr_reg = port->dma_base + GMAC_SW_TX_QUEUE0_PTR_REG;
  491. skb_tab = kcalloc(len, sizeof(*skb_tab), GFP_KERNEL);
  492. if (!skb_tab)
  493. return -ENOMEM;
  494. desc_ring = dma_alloc_coherent(geth->dev, len * sizeof(*desc_ring),
  495. &port->txq_dma_base, GFP_KERNEL);
  496. if (!desc_ring) {
  497. kfree(skb_tab);
  498. return -ENOMEM;
  499. }
  500. if (port->txq_dma_base & ~DMA_Q_BASE_MASK) {
  501. dev_warn(geth->dev, "TX queue base is not aligned\n");
  502. kfree(skb_tab);
  503. return -ENOMEM;
  504. }
  505. writel(port->txq_dma_base | port->txq_order,
  506. port->dma_base + GMAC_SW_TX_QUEUE_BASE_REG);
  507. for (i = 0; i < n_txq; i++) {
  508. txq->ring = desc_ring;
  509. txq->skb = skb_tab;
  510. txq->noirq_packets = 0;
  511. r = readw(rwptr_reg);
  512. rwptr_reg += 2;
  513. writew(r, rwptr_reg);
  514. rwptr_reg += 2;
  515. txq->cptr = r;
  516. txq++;
  517. desc_ring += entries;
  518. skb_tab += entries;
  519. }
  520. return 0;
  521. }
  522. static void gmac_clean_txq(struct net_device *netdev, struct gmac_txq *txq,
  523. unsigned int r)
  524. {
  525. struct gemini_ethernet_port *port = netdev_priv(netdev);
  526. unsigned int m = (1 << port->txq_order) - 1;
  527. struct gemini_ethernet *geth = port->geth;
  528. unsigned int c = txq->cptr;
  529. union gmac_txdesc_0 word0;
  530. union gmac_txdesc_1 word1;
  531. unsigned int hwchksum = 0;
  532. unsigned long bytes = 0;
  533. struct gmac_txdesc *txd;
  534. unsigned short nfrags;
  535. unsigned int errs = 0;
  536. unsigned int pkts = 0;
  537. unsigned int word3;
  538. dma_addr_t mapping;
  539. if (c == r)
  540. return;
  541. while (c != r) {
  542. txd = txq->ring + c;
  543. word0 = txd->word0;
  544. word1 = txd->word1;
  545. mapping = txd->word2.buf_adr;
  546. word3 = txd->word3.bits32;
  547. dma_unmap_single(geth->dev, mapping,
  548. word0.bits.buffer_size, DMA_TO_DEVICE);
  549. if (word3 & EOF_BIT)
  550. dev_kfree_skb(txq->skb[c]);
  551. c++;
  552. c &= m;
  553. if (!(word3 & SOF_BIT))
  554. continue;
  555. if (!word0.bits.status_tx_ok) {
  556. errs++;
  557. continue;
  558. }
  559. pkts++;
  560. bytes += txd->word1.bits.byte_count;
  561. if (word1.bits32 & TSS_CHECKUM_ENABLE)
  562. hwchksum++;
  563. nfrags = word0.bits.desc_count - 1;
  564. if (nfrags) {
  565. if (nfrags >= TX_MAX_FRAGS)
  566. nfrags = TX_MAX_FRAGS - 1;
  567. u64_stats_update_begin(&port->tx_stats_syncp);
  568. port->tx_frag_stats[nfrags]++;
  569. u64_stats_update_end(&port->ir_stats_syncp);
  570. }
  571. }
  572. u64_stats_update_begin(&port->ir_stats_syncp);
  573. port->stats.tx_errors += errs;
  574. port->stats.tx_packets += pkts;
  575. port->stats.tx_bytes += bytes;
  576. port->tx_hw_csummed += hwchksum;
  577. u64_stats_update_end(&port->ir_stats_syncp);
  578. txq->cptr = c;
  579. }
  580. static void gmac_cleanup_txqs(struct net_device *netdev)
  581. {
  582. struct gemini_ethernet_port *port = netdev_priv(netdev);
  583. unsigned int n_txq = netdev->num_tx_queues;
  584. struct gemini_ethernet *geth = port->geth;
  585. void __iomem *rwptr_reg;
  586. unsigned int r, i;
  587. rwptr_reg = port->dma_base + GMAC_SW_TX_QUEUE0_PTR_REG;
  588. for (i = 0; i < n_txq; i++) {
  589. r = readw(rwptr_reg);
  590. rwptr_reg += 2;
  591. writew(r, rwptr_reg);
  592. rwptr_reg += 2;
  593. gmac_clean_txq(netdev, port->txq + i, r);
  594. }
  595. writel(0, port->dma_base + GMAC_SW_TX_QUEUE_BASE_REG);
  596. kfree(port->txq->skb);
  597. dma_free_coherent(geth->dev,
  598. n_txq * sizeof(*port->txq->ring) << port->txq_order,
  599. port->txq->ring, port->txq_dma_base);
  600. }
  601. static int gmac_setup_rxq(struct net_device *netdev)
  602. {
  603. struct gemini_ethernet_port *port = netdev_priv(netdev);
  604. struct gemini_ethernet *geth = port->geth;
  605. struct nontoe_qhdr __iomem *qhdr;
  606. qhdr = geth->base + TOE_DEFAULT_Q_HDR_BASE(netdev->dev_id);
  607. port->rxq_rwptr = &qhdr->word1;
  608. /* Remap a slew of memory to use for the RX queue */
  609. port->rxq_ring = dma_alloc_coherent(geth->dev,
  610. sizeof(*port->rxq_ring) << port->rxq_order,
  611. &port->rxq_dma_base, GFP_KERNEL);
  612. if (!port->rxq_ring)
  613. return -ENOMEM;
  614. if (port->rxq_dma_base & ~NONTOE_QHDR0_BASE_MASK) {
  615. dev_warn(geth->dev, "RX queue base is not aligned\n");
  616. return -ENOMEM;
  617. }
  618. writel(port->rxq_dma_base | port->rxq_order, &qhdr->word0);
  619. writel(0, port->rxq_rwptr);
  620. return 0;
  621. }
  622. static struct gmac_queue_page *
  623. gmac_get_queue_page(struct gemini_ethernet *geth,
  624. struct gemini_ethernet_port *port,
  625. dma_addr_t addr)
  626. {
  627. struct gmac_queue_page *gpage;
  628. dma_addr_t mapping;
  629. int i;
  630. /* Only look for even pages */
  631. mapping = addr & PAGE_MASK;
  632. if (!geth->freeq_pages) {
  633. dev_err(geth->dev, "try to get page with no page list\n");
  634. return NULL;
  635. }
  636. /* Look up a ring buffer page from virtual mapping */
  637. for (i = 0; i < geth->num_freeq_pages; i++) {
  638. gpage = &geth->freeq_pages[i];
  639. if (gpage->mapping == mapping)
  640. return gpage;
  641. }
  642. return NULL;
  643. }
  644. static void gmac_cleanup_rxq(struct net_device *netdev)
  645. {
  646. struct gemini_ethernet_port *port = netdev_priv(netdev);
  647. struct gemini_ethernet *geth = port->geth;
  648. struct gmac_rxdesc *rxd = port->rxq_ring;
  649. static struct gmac_queue_page *gpage;
  650. struct nontoe_qhdr __iomem *qhdr;
  651. void __iomem *dma_reg;
  652. void __iomem *ptr_reg;
  653. dma_addr_t mapping;
  654. union dma_rwptr rw;
  655. unsigned int r, w;
  656. qhdr = geth->base +
  657. TOE_DEFAULT_Q_HDR_BASE(netdev->dev_id);
  658. dma_reg = &qhdr->word0;
  659. ptr_reg = &qhdr->word1;
  660. rw.bits32 = readl(ptr_reg);
  661. r = rw.bits.rptr;
  662. w = rw.bits.wptr;
  663. writew(r, ptr_reg + 2);
  664. writel(0, dma_reg);
  665. /* Loop from read pointer to write pointer of the RX queue
  666. * and free up all pages by the queue.
  667. */
  668. while (r != w) {
  669. mapping = rxd[r].word2.buf_adr;
  670. r++;
  671. r &= ((1 << port->rxq_order) - 1);
  672. if (!mapping)
  673. continue;
  674. /* Freeq pointers are one page off */
  675. gpage = gmac_get_queue_page(geth, port, mapping + PAGE_SIZE);
  676. if (!gpage) {
  677. dev_err(geth->dev, "could not find page\n");
  678. continue;
  679. }
  680. /* Release the RX queue reference to the page */
  681. put_page(gpage->page);
  682. }
  683. dma_free_coherent(geth->dev, sizeof(*port->rxq_ring) << port->rxq_order,
  684. port->rxq_ring, port->rxq_dma_base);
  685. }
  686. static struct page *geth_freeq_alloc_map_page(struct gemini_ethernet *geth,
  687. int pn)
  688. {
  689. struct gmac_rxdesc *freeq_entry;
  690. struct gmac_queue_page *gpage;
  691. unsigned int fpp_order;
  692. unsigned int frag_len;
  693. dma_addr_t mapping;
  694. struct page *page;
  695. int i;
  696. /* First allocate and DMA map a single page */
  697. page = alloc_page(GFP_ATOMIC);
  698. if (!page)
  699. return NULL;
  700. mapping = dma_map_single(geth->dev, page_address(page),
  701. PAGE_SIZE, DMA_FROM_DEVICE);
  702. if (dma_mapping_error(geth->dev, mapping)) {
  703. put_page(page);
  704. return NULL;
  705. }
  706. /* The assign the page mapping (physical address) to the buffer address
  707. * in the hardware queue. PAGE_SHIFT on ARM is 12 (1 page is 4096 bytes,
  708. * 4k), and the default RX frag order is 11 (fragments are up 20 2048
  709. * bytes, 2k) so fpp_order (fragments per page order) is default 1. Thus
  710. * each page normally needs two entries in the queue.
  711. */
  712. frag_len = 1 << geth->freeq_frag_order; /* Usually 2048 */
  713. fpp_order = PAGE_SHIFT - geth->freeq_frag_order;
  714. freeq_entry = geth->freeq_ring + (pn << fpp_order);
  715. dev_dbg(geth->dev, "allocate page %d fragment length %d fragments per page %d, freeq entry %p\n",
  716. pn, frag_len, (1 << fpp_order), freeq_entry);
  717. for (i = (1 << fpp_order); i > 0; i--) {
  718. freeq_entry->word2.buf_adr = mapping;
  719. freeq_entry++;
  720. mapping += frag_len;
  721. }
  722. /* If the freeq entry already has a page mapped, then unmap it. */
  723. gpage = &geth->freeq_pages[pn];
  724. if (gpage->page) {
  725. mapping = geth->freeq_ring[pn << fpp_order].word2.buf_adr;
  726. dma_unmap_single(geth->dev, mapping, frag_len, DMA_FROM_DEVICE);
  727. /* This should be the last reference to the page so it gets
  728. * released
  729. */
  730. put_page(gpage->page);
  731. }
  732. /* Then put our new mapping into the page table */
  733. dev_dbg(geth->dev, "page %d, DMA addr: %08x, page %p\n",
  734. pn, (unsigned int)mapping, page);
  735. gpage->mapping = mapping;
  736. gpage->page = page;
  737. return page;
  738. }
  739. /**
  740. * geth_fill_freeq() - Fill the freeq with empty fragments to use
  741. * @geth: the ethernet adapter
  742. * @refill: whether to reset the queue by filling in all freeq entries or
  743. * just refill it, usually the interrupt to refill the queue happens when
  744. * the queue is half empty.
  745. */
  746. static unsigned int geth_fill_freeq(struct gemini_ethernet *geth, bool refill)
  747. {
  748. unsigned int fpp_order = PAGE_SHIFT - geth->freeq_frag_order;
  749. unsigned int count = 0;
  750. unsigned int pn, epn;
  751. unsigned long flags;
  752. union dma_rwptr rw;
  753. unsigned int m_pn;
  754. /* Mask for page */
  755. m_pn = (1 << (geth->freeq_order - fpp_order)) - 1;
  756. spin_lock_irqsave(&geth->freeq_lock, flags);
  757. rw.bits32 = readl(geth->base + GLOBAL_SWFQ_RWPTR_REG);
  758. pn = (refill ? rw.bits.wptr : rw.bits.rptr) >> fpp_order;
  759. epn = (rw.bits.rptr >> fpp_order) - 1;
  760. epn &= m_pn;
  761. /* Loop over the freeq ring buffer entries */
  762. while (pn != epn) {
  763. struct gmac_queue_page *gpage;
  764. struct page *page;
  765. gpage = &geth->freeq_pages[pn];
  766. page = gpage->page;
  767. dev_dbg(geth->dev, "fill entry %d page ref count %d add %d refs\n",
  768. pn, page_ref_count(page), 1 << fpp_order);
  769. if (page_ref_count(page) > 1) {
  770. unsigned int fl = (pn - epn) & m_pn;
  771. if (fl > 64 >> fpp_order)
  772. break;
  773. page = geth_freeq_alloc_map_page(geth, pn);
  774. if (!page)
  775. break;
  776. }
  777. /* Add one reference per fragment in the page */
  778. page_ref_add(page, 1 << fpp_order);
  779. count += 1 << fpp_order;
  780. pn++;
  781. pn &= m_pn;
  782. }
  783. writew(pn << fpp_order, geth->base + GLOBAL_SWFQ_RWPTR_REG + 2);
  784. spin_unlock_irqrestore(&geth->freeq_lock, flags);
  785. return count;
  786. }
  787. static int geth_setup_freeq(struct gemini_ethernet *geth)
  788. {
  789. unsigned int fpp_order = PAGE_SHIFT - geth->freeq_frag_order;
  790. unsigned int frag_len = 1 << geth->freeq_frag_order;
  791. unsigned int len = 1 << geth->freeq_order;
  792. unsigned int pages = len >> fpp_order;
  793. union queue_threshold qt;
  794. union dma_skb_size skbsz;
  795. unsigned int filled;
  796. unsigned int pn;
  797. geth->freeq_ring = dma_alloc_coherent(geth->dev,
  798. sizeof(*geth->freeq_ring) << geth->freeq_order,
  799. &geth->freeq_dma_base, GFP_KERNEL);
  800. if (!geth->freeq_ring)
  801. return -ENOMEM;
  802. if (geth->freeq_dma_base & ~DMA_Q_BASE_MASK) {
  803. dev_warn(geth->dev, "queue ring base is not aligned\n");
  804. goto err_freeq;
  805. }
  806. /* Allocate a mapping to page look-up index */
  807. geth->freeq_pages = kcalloc(pages, sizeof(*geth->freeq_pages),
  808. GFP_KERNEL);
  809. if (!geth->freeq_pages)
  810. goto err_freeq;
  811. geth->num_freeq_pages = pages;
  812. dev_info(geth->dev, "allocate %d pages for queue\n", pages);
  813. for (pn = 0; pn < pages; pn++)
  814. if (!geth_freeq_alloc_map_page(geth, pn))
  815. goto err_freeq_alloc;
  816. filled = geth_fill_freeq(geth, false);
  817. if (!filled)
  818. goto err_freeq_alloc;
  819. qt.bits32 = readl(geth->base + GLOBAL_QUEUE_THRESHOLD_REG);
  820. qt.bits.swfq_empty = 32;
  821. writel(qt.bits32, geth->base + GLOBAL_QUEUE_THRESHOLD_REG);
  822. skbsz.bits.sw_skb_size = 1 << geth->freeq_frag_order;
  823. writel(skbsz.bits32, geth->base + GLOBAL_DMA_SKB_SIZE_REG);
  824. writel(geth->freeq_dma_base | geth->freeq_order,
  825. geth->base + GLOBAL_SW_FREEQ_BASE_SIZE_REG);
  826. return 0;
  827. err_freeq_alloc:
  828. while (pn > 0) {
  829. struct gmac_queue_page *gpage;
  830. dma_addr_t mapping;
  831. --pn;
  832. mapping = geth->freeq_ring[pn << fpp_order].word2.buf_adr;
  833. dma_unmap_single(geth->dev, mapping, frag_len, DMA_FROM_DEVICE);
  834. gpage = &geth->freeq_pages[pn];
  835. put_page(gpage->page);
  836. }
  837. kfree(geth->freeq_pages);
  838. err_freeq:
  839. dma_free_coherent(geth->dev,
  840. sizeof(*geth->freeq_ring) << geth->freeq_order,
  841. geth->freeq_ring, geth->freeq_dma_base);
  842. geth->freeq_ring = NULL;
  843. return -ENOMEM;
  844. }
  845. /**
  846. * geth_cleanup_freeq() - cleanup the DMA mappings and free the queue
  847. * @geth: the Gemini global ethernet state
  848. */
  849. static void geth_cleanup_freeq(struct gemini_ethernet *geth)
  850. {
  851. unsigned int fpp_order = PAGE_SHIFT - geth->freeq_frag_order;
  852. unsigned int frag_len = 1 << geth->freeq_frag_order;
  853. unsigned int len = 1 << geth->freeq_order;
  854. unsigned int pages = len >> fpp_order;
  855. unsigned int pn;
  856. writew(readw(geth->base + GLOBAL_SWFQ_RWPTR_REG),
  857. geth->base + GLOBAL_SWFQ_RWPTR_REG + 2);
  858. writel(0, geth->base + GLOBAL_SW_FREEQ_BASE_SIZE_REG);
  859. for (pn = 0; pn < pages; pn++) {
  860. struct gmac_queue_page *gpage;
  861. dma_addr_t mapping;
  862. mapping = geth->freeq_ring[pn << fpp_order].word2.buf_adr;
  863. dma_unmap_single(geth->dev, mapping, frag_len, DMA_FROM_DEVICE);
  864. gpage = &geth->freeq_pages[pn];
  865. while (page_ref_count(gpage->page) > 0)
  866. put_page(gpage->page);
  867. }
  868. kfree(geth->freeq_pages);
  869. dma_free_coherent(geth->dev,
  870. sizeof(*geth->freeq_ring) << geth->freeq_order,
  871. geth->freeq_ring, geth->freeq_dma_base);
  872. }
  873. /**
  874. * geth_resize_freeq() - resize the software queue depth
  875. * @port: the port requesting the change
  876. *
  877. * This gets called at least once during probe() so the device queue gets
  878. * "resized" from the hardware defaults. Since both ports/net devices share
  879. * the same hardware queue, some synchronization between the ports is
  880. * needed.
  881. */
  882. static int geth_resize_freeq(struct gemini_ethernet_port *port)
  883. {
  884. struct gemini_ethernet *geth = port->geth;
  885. struct net_device *netdev = port->netdev;
  886. struct gemini_ethernet_port *other_port;
  887. struct net_device *other_netdev;
  888. unsigned int new_size = 0;
  889. unsigned int new_order;
  890. unsigned long flags;
  891. u32 en;
  892. int ret;
  893. if (netdev->dev_id == 0)
  894. other_netdev = geth->port1->netdev;
  895. else
  896. other_netdev = geth->port0->netdev;
  897. if (other_netdev && netif_running(other_netdev))
  898. return -EBUSY;
  899. new_size = 1 << (port->rxq_order + 1);
  900. netdev_dbg(netdev, "port %d size: %d order %d\n",
  901. netdev->dev_id,
  902. new_size,
  903. port->rxq_order);
  904. if (other_netdev) {
  905. other_port = netdev_priv(other_netdev);
  906. new_size += 1 << (other_port->rxq_order + 1);
  907. netdev_dbg(other_netdev, "port %d size: %d order %d\n",
  908. other_netdev->dev_id,
  909. (1 << (other_port->rxq_order + 1)),
  910. other_port->rxq_order);
  911. }
  912. new_order = min(15, ilog2(new_size - 1) + 1);
  913. dev_dbg(geth->dev, "set shared queue to size %d order %d\n",
  914. new_size, new_order);
  915. if (geth->freeq_order == new_order)
  916. return 0;
  917. spin_lock_irqsave(&geth->irq_lock, flags);
  918. /* Disable the software queue IRQs */
  919. en = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
  920. en &= ~SWFQ_EMPTY_INT_BIT;
  921. writel(en, geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
  922. spin_unlock_irqrestore(&geth->irq_lock, flags);
  923. /* Drop the old queue */
  924. if (geth->freeq_ring)
  925. geth_cleanup_freeq(geth);
  926. /* Allocate a new queue with the desired order */
  927. geth->freeq_order = new_order;
  928. ret = geth_setup_freeq(geth);
  929. /* Restart the interrupts - NOTE if this is the first resize
  930. * after probe(), this is where the interrupts get turned on
  931. * in the first place.
  932. */
  933. spin_lock_irqsave(&geth->irq_lock, flags);
  934. en |= SWFQ_EMPTY_INT_BIT;
  935. writel(en, geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
  936. spin_unlock_irqrestore(&geth->irq_lock, flags);
  937. return ret;
  938. }
  939. static void gmac_tx_irq_enable(struct net_device *netdev,
  940. unsigned int txq, int en)
  941. {
  942. struct gemini_ethernet_port *port = netdev_priv(netdev);
  943. struct gemini_ethernet *geth = port->geth;
  944. u32 val, mask;
  945. netdev_dbg(netdev, "%s device %d\n", __func__, netdev->dev_id);
  946. mask = GMAC0_IRQ0_TXQ0_INTS << (6 * netdev->dev_id + txq);
  947. if (en)
  948. writel(mask, geth->base + GLOBAL_INTERRUPT_STATUS_0_REG);
  949. val = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_0_REG);
  950. val = en ? val | mask : val & ~mask;
  951. writel(val, geth->base + GLOBAL_INTERRUPT_ENABLE_0_REG);
  952. }
  953. static void gmac_tx_irq(struct net_device *netdev, unsigned int txq_num)
  954. {
  955. struct netdev_queue *ntxq = netdev_get_tx_queue(netdev, txq_num);
  956. gmac_tx_irq_enable(netdev, txq_num, 0);
  957. netif_tx_wake_queue(ntxq);
  958. }
  959. static int gmac_map_tx_bufs(struct net_device *netdev, struct sk_buff *skb,
  960. struct gmac_txq *txq, unsigned short *desc)
  961. {
  962. struct gemini_ethernet_port *port = netdev_priv(netdev);
  963. struct skb_shared_info *skb_si = skb_shinfo(skb);
  964. unsigned short m = (1 << port->txq_order) - 1;
  965. short frag, last_frag = skb_si->nr_frags - 1;
  966. struct gemini_ethernet *geth = port->geth;
  967. unsigned int word1, word3, buflen;
  968. unsigned short w = *desc;
  969. struct gmac_txdesc *txd;
  970. skb_frag_t *skb_frag;
  971. dma_addr_t mapping;
  972. unsigned short mtu;
  973. void *buffer;
  974. mtu = ETH_HLEN;
  975. mtu += netdev->mtu;
  976. if (skb->protocol == htons(ETH_P_8021Q))
  977. mtu += VLAN_HLEN;
  978. word1 = skb->len;
  979. word3 = SOF_BIT;
  980. if (word1 > mtu) {
  981. word1 |= TSS_MTU_ENABLE_BIT;
  982. word3 |= mtu;
  983. }
  984. if (skb->ip_summed != CHECKSUM_NONE) {
  985. int tcp = 0;
  986. if (skb->protocol == htons(ETH_P_IP)) {
  987. word1 |= TSS_IP_CHKSUM_BIT;
  988. tcp = ip_hdr(skb)->protocol == IPPROTO_TCP;
  989. } else { /* IPv6 */
  990. word1 |= TSS_IPV6_ENABLE_BIT;
  991. tcp = ipv6_hdr(skb)->nexthdr == IPPROTO_TCP;
  992. }
  993. word1 |= tcp ? TSS_TCP_CHKSUM_BIT : TSS_UDP_CHKSUM_BIT;
  994. }
  995. frag = -1;
  996. while (frag <= last_frag) {
  997. if (frag == -1) {
  998. buffer = skb->data;
  999. buflen = skb_headlen(skb);
  1000. } else {
  1001. skb_frag = skb_si->frags + frag;
  1002. buffer = page_address(skb_frag_page(skb_frag)) +
  1003. skb_frag->page_offset;
  1004. buflen = skb_frag->size;
  1005. }
  1006. if (frag == last_frag) {
  1007. word3 |= EOF_BIT;
  1008. txq->skb[w] = skb;
  1009. }
  1010. mapping = dma_map_single(geth->dev, buffer, buflen,
  1011. DMA_TO_DEVICE);
  1012. if (dma_mapping_error(geth->dev, mapping))
  1013. goto map_error;
  1014. txd = txq->ring + w;
  1015. txd->word0.bits32 = buflen;
  1016. txd->word1.bits32 = word1;
  1017. txd->word2.buf_adr = mapping;
  1018. txd->word3.bits32 = word3;
  1019. word3 &= MTU_SIZE_BIT_MASK;
  1020. w++;
  1021. w &= m;
  1022. frag++;
  1023. }
  1024. *desc = w;
  1025. return 0;
  1026. map_error:
  1027. while (w != *desc) {
  1028. w--;
  1029. w &= m;
  1030. dma_unmap_page(geth->dev, txq->ring[w].word2.buf_adr,
  1031. txq->ring[w].word0.bits.buffer_size,
  1032. DMA_TO_DEVICE);
  1033. }
  1034. return -ENOMEM;
  1035. }
  1036. static int gmac_start_xmit(struct sk_buff *skb, struct net_device *netdev)
  1037. {
  1038. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1039. unsigned short m = (1 << port->txq_order) - 1;
  1040. struct netdev_queue *ntxq;
  1041. unsigned short r, w, d;
  1042. void __iomem *ptr_reg;
  1043. struct gmac_txq *txq;
  1044. int txq_num, nfrags;
  1045. union dma_rwptr rw;
  1046. SKB_FRAG_ASSERT(skb);
  1047. if (skb->len >= 0x10000)
  1048. goto out_drop_free;
  1049. txq_num = skb_get_queue_mapping(skb);
  1050. ptr_reg = port->dma_base + GMAC_SW_TX_QUEUE_PTR_REG(txq_num);
  1051. txq = &port->txq[txq_num];
  1052. ntxq = netdev_get_tx_queue(netdev, txq_num);
  1053. nfrags = skb_shinfo(skb)->nr_frags;
  1054. rw.bits32 = readl(ptr_reg);
  1055. r = rw.bits.rptr;
  1056. w = rw.bits.wptr;
  1057. d = txq->cptr - w - 1;
  1058. d &= m;
  1059. if (d < nfrags + 2) {
  1060. gmac_clean_txq(netdev, txq, r);
  1061. d = txq->cptr - w - 1;
  1062. d &= m;
  1063. if (d < nfrags + 2) {
  1064. netif_tx_stop_queue(ntxq);
  1065. d = txq->cptr + nfrags + 16;
  1066. d &= m;
  1067. txq->ring[d].word3.bits.eofie = 1;
  1068. gmac_tx_irq_enable(netdev, txq_num, 1);
  1069. u64_stats_update_begin(&port->tx_stats_syncp);
  1070. netdev->stats.tx_fifo_errors++;
  1071. u64_stats_update_end(&port->tx_stats_syncp);
  1072. return NETDEV_TX_BUSY;
  1073. }
  1074. }
  1075. if (gmac_map_tx_bufs(netdev, skb, txq, &w)) {
  1076. if (skb_linearize(skb))
  1077. goto out_drop;
  1078. u64_stats_update_begin(&port->tx_stats_syncp);
  1079. port->tx_frags_linearized++;
  1080. u64_stats_update_end(&port->tx_stats_syncp);
  1081. if (gmac_map_tx_bufs(netdev, skb, txq, &w))
  1082. goto out_drop_free;
  1083. }
  1084. writew(w, ptr_reg + 2);
  1085. gmac_clean_txq(netdev, txq, r);
  1086. return NETDEV_TX_OK;
  1087. out_drop_free:
  1088. dev_kfree_skb(skb);
  1089. out_drop:
  1090. u64_stats_update_begin(&port->tx_stats_syncp);
  1091. port->stats.tx_dropped++;
  1092. u64_stats_update_end(&port->tx_stats_syncp);
  1093. return NETDEV_TX_OK;
  1094. }
  1095. static void gmac_tx_timeout(struct net_device *netdev)
  1096. {
  1097. netdev_err(netdev, "Tx timeout\n");
  1098. gmac_dump_dma_state(netdev);
  1099. }
  1100. static void gmac_enable_irq(struct net_device *netdev, int enable)
  1101. {
  1102. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1103. struct gemini_ethernet *geth = port->geth;
  1104. unsigned long flags;
  1105. u32 val, mask;
  1106. netdev_dbg(netdev, "%s device %d %s\n", __func__,
  1107. netdev->dev_id, enable ? "enable" : "disable");
  1108. spin_lock_irqsave(&geth->irq_lock, flags);
  1109. mask = GMAC0_IRQ0_2 << (netdev->dev_id * 2);
  1110. val = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_0_REG);
  1111. val = enable ? (val | mask) : (val & ~mask);
  1112. writel(val, geth->base + GLOBAL_INTERRUPT_ENABLE_0_REG);
  1113. mask = DEFAULT_Q0_INT_BIT << netdev->dev_id;
  1114. val = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_1_REG);
  1115. val = enable ? (val | mask) : (val & ~mask);
  1116. writel(val, geth->base + GLOBAL_INTERRUPT_ENABLE_1_REG);
  1117. mask = GMAC0_IRQ4_8 << (netdev->dev_id * 8);
  1118. val = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
  1119. val = enable ? (val | mask) : (val & ~mask);
  1120. writel(val, geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
  1121. spin_unlock_irqrestore(&geth->irq_lock, flags);
  1122. }
  1123. static void gmac_enable_rx_irq(struct net_device *netdev, int enable)
  1124. {
  1125. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1126. struct gemini_ethernet *geth = port->geth;
  1127. unsigned long flags;
  1128. u32 val, mask;
  1129. netdev_dbg(netdev, "%s device %d %s\n", __func__, netdev->dev_id,
  1130. enable ? "enable" : "disable");
  1131. spin_lock_irqsave(&geth->irq_lock, flags);
  1132. mask = DEFAULT_Q0_INT_BIT << netdev->dev_id;
  1133. val = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_1_REG);
  1134. val = enable ? (val | mask) : (val & ~mask);
  1135. writel(val, geth->base + GLOBAL_INTERRUPT_ENABLE_1_REG);
  1136. spin_unlock_irqrestore(&geth->irq_lock, flags);
  1137. }
  1138. static struct sk_buff *gmac_skb_if_good_frame(struct gemini_ethernet_port *port,
  1139. union gmac_rxdesc_0 word0,
  1140. unsigned int frame_len)
  1141. {
  1142. unsigned int rx_csum = word0.bits.chksum_status;
  1143. unsigned int rx_status = word0.bits.status;
  1144. struct sk_buff *skb = NULL;
  1145. port->rx_stats[rx_status]++;
  1146. port->rx_csum_stats[rx_csum]++;
  1147. if (word0.bits.derr || word0.bits.perr ||
  1148. rx_status || frame_len < ETH_ZLEN ||
  1149. rx_csum >= RX_CHKSUM_IP_ERR_UNKNOWN) {
  1150. port->stats.rx_errors++;
  1151. if (frame_len < ETH_ZLEN || RX_ERROR_LENGTH(rx_status))
  1152. port->stats.rx_length_errors++;
  1153. if (RX_ERROR_OVER(rx_status))
  1154. port->stats.rx_over_errors++;
  1155. if (RX_ERROR_CRC(rx_status))
  1156. port->stats.rx_crc_errors++;
  1157. if (RX_ERROR_FRAME(rx_status))
  1158. port->stats.rx_frame_errors++;
  1159. return NULL;
  1160. }
  1161. skb = napi_get_frags(&port->napi);
  1162. if (!skb)
  1163. goto update_exit;
  1164. if (rx_csum == RX_CHKSUM_IP_UDP_TCP_OK)
  1165. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1166. update_exit:
  1167. port->stats.rx_bytes += frame_len;
  1168. port->stats.rx_packets++;
  1169. return skb;
  1170. }
  1171. static unsigned int gmac_rx(struct net_device *netdev, unsigned int budget)
  1172. {
  1173. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1174. unsigned short m = (1 << port->rxq_order) - 1;
  1175. struct gemini_ethernet *geth = port->geth;
  1176. void __iomem *ptr_reg = port->rxq_rwptr;
  1177. unsigned int frame_len, frag_len;
  1178. struct gmac_rxdesc *rx = NULL;
  1179. struct gmac_queue_page *gpage;
  1180. static struct sk_buff *skb;
  1181. union gmac_rxdesc_0 word0;
  1182. union gmac_rxdesc_1 word1;
  1183. union gmac_rxdesc_3 word3;
  1184. struct page *page = NULL;
  1185. unsigned int page_offs;
  1186. unsigned short r, w;
  1187. union dma_rwptr rw;
  1188. dma_addr_t mapping;
  1189. int frag_nr = 0;
  1190. rw.bits32 = readl(ptr_reg);
  1191. /* Reset interrupt as all packages until here are taken into account */
  1192. writel(DEFAULT_Q0_INT_BIT << netdev->dev_id,
  1193. geth->base + GLOBAL_INTERRUPT_STATUS_1_REG);
  1194. r = rw.bits.rptr;
  1195. w = rw.bits.wptr;
  1196. while (budget && w != r) {
  1197. rx = port->rxq_ring + r;
  1198. word0 = rx->word0;
  1199. word1 = rx->word1;
  1200. mapping = rx->word2.buf_adr;
  1201. word3 = rx->word3;
  1202. r++;
  1203. r &= m;
  1204. frag_len = word0.bits.buffer_size;
  1205. frame_len = word1.bits.byte_count;
  1206. page_offs = mapping & ~PAGE_MASK;
  1207. if (!mapping) {
  1208. netdev_err(netdev,
  1209. "rxq[%u]: HW BUG: zero DMA desc\n", r);
  1210. goto err_drop;
  1211. }
  1212. /* Freeq pointers are one page off */
  1213. gpage = gmac_get_queue_page(geth, port, mapping + PAGE_SIZE);
  1214. if (!gpage) {
  1215. dev_err(geth->dev, "could not find mapping\n");
  1216. continue;
  1217. }
  1218. page = gpage->page;
  1219. if (word3.bits32 & SOF_BIT) {
  1220. if (skb) {
  1221. napi_free_frags(&port->napi);
  1222. port->stats.rx_dropped++;
  1223. }
  1224. skb = gmac_skb_if_good_frame(port, word0, frame_len);
  1225. if (!skb)
  1226. goto err_drop;
  1227. page_offs += NET_IP_ALIGN;
  1228. frag_len -= NET_IP_ALIGN;
  1229. frag_nr = 0;
  1230. } else if (!skb) {
  1231. put_page(page);
  1232. continue;
  1233. }
  1234. if (word3.bits32 & EOF_BIT)
  1235. frag_len = frame_len - skb->len;
  1236. /* append page frag to skb */
  1237. if (frag_nr == MAX_SKB_FRAGS)
  1238. goto err_drop;
  1239. if (frag_len == 0)
  1240. netdev_err(netdev, "Received fragment with len = 0\n");
  1241. skb_fill_page_desc(skb, frag_nr, page, page_offs, frag_len);
  1242. skb->len += frag_len;
  1243. skb->data_len += frag_len;
  1244. skb->truesize += frag_len;
  1245. frag_nr++;
  1246. if (word3.bits32 & EOF_BIT) {
  1247. napi_gro_frags(&port->napi);
  1248. skb = NULL;
  1249. --budget;
  1250. }
  1251. continue;
  1252. err_drop:
  1253. if (skb) {
  1254. napi_free_frags(&port->napi);
  1255. skb = NULL;
  1256. }
  1257. if (mapping)
  1258. put_page(page);
  1259. port->stats.rx_dropped++;
  1260. }
  1261. writew(r, ptr_reg);
  1262. return budget;
  1263. }
  1264. static int gmac_napi_poll(struct napi_struct *napi, int budget)
  1265. {
  1266. struct gemini_ethernet_port *port = netdev_priv(napi->dev);
  1267. struct gemini_ethernet *geth = port->geth;
  1268. unsigned int freeq_threshold;
  1269. unsigned int received;
  1270. freeq_threshold = 1 << (geth->freeq_order - 1);
  1271. u64_stats_update_begin(&port->rx_stats_syncp);
  1272. received = gmac_rx(napi->dev, budget);
  1273. if (received < budget) {
  1274. napi_gro_flush(napi, false);
  1275. napi_complete_done(napi, received);
  1276. gmac_enable_rx_irq(napi->dev, 1);
  1277. ++port->rx_napi_exits;
  1278. }
  1279. port->freeq_refill += (budget - received);
  1280. if (port->freeq_refill > freeq_threshold) {
  1281. port->freeq_refill -= freeq_threshold;
  1282. geth_fill_freeq(geth, true);
  1283. }
  1284. u64_stats_update_end(&port->rx_stats_syncp);
  1285. return received;
  1286. }
  1287. static void gmac_dump_dma_state(struct net_device *netdev)
  1288. {
  1289. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1290. struct gemini_ethernet *geth = port->geth;
  1291. void __iomem *ptr_reg;
  1292. u32 reg[5];
  1293. /* Interrupt status */
  1294. reg[0] = readl(geth->base + GLOBAL_INTERRUPT_STATUS_0_REG);
  1295. reg[1] = readl(geth->base + GLOBAL_INTERRUPT_STATUS_1_REG);
  1296. reg[2] = readl(geth->base + GLOBAL_INTERRUPT_STATUS_2_REG);
  1297. reg[3] = readl(geth->base + GLOBAL_INTERRUPT_STATUS_3_REG);
  1298. reg[4] = readl(geth->base + GLOBAL_INTERRUPT_STATUS_4_REG);
  1299. netdev_err(netdev, "IRQ status: 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  1300. reg[0], reg[1], reg[2], reg[3], reg[4]);
  1301. /* Interrupt enable */
  1302. reg[0] = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_0_REG);
  1303. reg[1] = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_1_REG);
  1304. reg[2] = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_2_REG);
  1305. reg[3] = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_3_REG);
  1306. reg[4] = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
  1307. netdev_err(netdev, "IRQ enable: 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  1308. reg[0], reg[1], reg[2], reg[3], reg[4]);
  1309. /* RX DMA status */
  1310. reg[0] = readl(port->dma_base + GMAC_DMA_RX_FIRST_DESC_REG);
  1311. reg[1] = readl(port->dma_base + GMAC_DMA_RX_CURR_DESC_REG);
  1312. reg[2] = GET_RPTR(port->rxq_rwptr);
  1313. reg[3] = GET_WPTR(port->rxq_rwptr);
  1314. netdev_err(netdev, "RX DMA regs: 0x%08x 0x%08x, ptr: %u %u\n",
  1315. reg[0], reg[1], reg[2], reg[3]);
  1316. reg[0] = readl(port->dma_base + GMAC_DMA_RX_DESC_WORD0_REG);
  1317. reg[1] = readl(port->dma_base + GMAC_DMA_RX_DESC_WORD1_REG);
  1318. reg[2] = readl(port->dma_base + GMAC_DMA_RX_DESC_WORD2_REG);
  1319. reg[3] = readl(port->dma_base + GMAC_DMA_RX_DESC_WORD3_REG);
  1320. netdev_err(netdev, "RX DMA descriptor: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  1321. reg[0], reg[1], reg[2], reg[3]);
  1322. /* TX DMA status */
  1323. ptr_reg = port->dma_base + GMAC_SW_TX_QUEUE0_PTR_REG;
  1324. reg[0] = readl(port->dma_base + GMAC_DMA_TX_FIRST_DESC_REG);
  1325. reg[1] = readl(port->dma_base + GMAC_DMA_TX_CURR_DESC_REG);
  1326. reg[2] = GET_RPTR(ptr_reg);
  1327. reg[3] = GET_WPTR(ptr_reg);
  1328. netdev_err(netdev, "TX DMA regs: 0x%08x 0x%08x, ptr: %u %u\n",
  1329. reg[0], reg[1], reg[2], reg[3]);
  1330. reg[0] = readl(port->dma_base + GMAC_DMA_TX_DESC_WORD0_REG);
  1331. reg[1] = readl(port->dma_base + GMAC_DMA_TX_DESC_WORD1_REG);
  1332. reg[2] = readl(port->dma_base + GMAC_DMA_TX_DESC_WORD2_REG);
  1333. reg[3] = readl(port->dma_base + GMAC_DMA_TX_DESC_WORD3_REG);
  1334. netdev_err(netdev, "TX DMA descriptor: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  1335. reg[0], reg[1], reg[2], reg[3]);
  1336. /* FREE queues status */
  1337. ptr_reg = geth->base + GLOBAL_SWFQ_RWPTR_REG;
  1338. reg[0] = GET_RPTR(ptr_reg);
  1339. reg[1] = GET_WPTR(ptr_reg);
  1340. ptr_reg = geth->base + GLOBAL_HWFQ_RWPTR_REG;
  1341. reg[2] = GET_RPTR(ptr_reg);
  1342. reg[3] = GET_WPTR(ptr_reg);
  1343. netdev_err(netdev, "FQ SW ptr: %u %u, HW ptr: %u %u\n",
  1344. reg[0], reg[1], reg[2], reg[3]);
  1345. }
  1346. static void gmac_update_hw_stats(struct net_device *netdev)
  1347. {
  1348. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1349. unsigned int rx_discards, rx_mcast, rx_bcast;
  1350. struct gemini_ethernet *geth = port->geth;
  1351. unsigned long flags;
  1352. spin_lock_irqsave(&geth->irq_lock, flags);
  1353. u64_stats_update_begin(&port->ir_stats_syncp);
  1354. rx_discards = readl(port->gmac_base + GMAC_IN_DISCARDS);
  1355. port->hw_stats[0] += rx_discards;
  1356. port->hw_stats[1] += readl(port->gmac_base + GMAC_IN_ERRORS);
  1357. rx_mcast = readl(port->gmac_base + GMAC_IN_MCAST);
  1358. port->hw_stats[2] += rx_mcast;
  1359. rx_bcast = readl(port->gmac_base + GMAC_IN_BCAST);
  1360. port->hw_stats[3] += rx_bcast;
  1361. port->hw_stats[4] += readl(port->gmac_base + GMAC_IN_MAC1);
  1362. port->hw_stats[5] += readl(port->gmac_base + GMAC_IN_MAC2);
  1363. port->stats.rx_missed_errors += rx_discards;
  1364. port->stats.multicast += rx_mcast;
  1365. port->stats.multicast += rx_bcast;
  1366. writel(GMAC0_MIB_INT_BIT << (netdev->dev_id * 8),
  1367. geth->base + GLOBAL_INTERRUPT_STATUS_4_REG);
  1368. u64_stats_update_end(&port->ir_stats_syncp);
  1369. spin_unlock_irqrestore(&geth->irq_lock, flags);
  1370. }
  1371. /**
  1372. * gmac_get_intr_flags() - get interrupt status flags for a port from
  1373. * @netdev: the net device for the port to get flags from
  1374. * @i: the interrupt status register 0..4
  1375. */
  1376. static u32 gmac_get_intr_flags(struct net_device *netdev, int i)
  1377. {
  1378. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1379. struct gemini_ethernet *geth = port->geth;
  1380. void __iomem *irqif_reg, *irqen_reg;
  1381. unsigned int offs, val;
  1382. /* Calculate the offset using the stride of the status registers */
  1383. offs = i * (GLOBAL_INTERRUPT_STATUS_1_REG -
  1384. GLOBAL_INTERRUPT_STATUS_0_REG);
  1385. irqif_reg = geth->base + GLOBAL_INTERRUPT_STATUS_0_REG + offs;
  1386. irqen_reg = geth->base + GLOBAL_INTERRUPT_ENABLE_0_REG + offs;
  1387. val = readl(irqif_reg) & readl(irqen_reg);
  1388. return val;
  1389. }
  1390. static enum hrtimer_restart gmac_coalesce_delay_expired(struct hrtimer *timer)
  1391. {
  1392. struct gemini_ethernet_port *port =
  1393. container_of(timer, struct gemini_ethernet_port,
  1394. rx_coalesce_timer);
  1395. napi_schedule(&port->napi);
  1396. return HRTIMER_NORESTART;
  1397. }
  1398. static irqreturn_t gmac_irq(int irq, void *data)
  1399. {
  1400. struct gemini_ethernet_port *port;
  1401. struct net_device *netdev = data;
  1402. struct gemini_ethernet *geth;
  1403. u32 val, orr = 0;
  1404. port = netdev_priv(netdev);
  1405. geth = port->geth;
  1406. val = gmac_get_intr_flags(netdev, 0);
  1407. orr |= val;
  1408. if (val & (GMAC0_IRQ0_2 << (netdev->dev_id * 2))) {
  1409. /* Oh, crap */
  1410. netdev_err(netdev, "hw failure/sw bug\n");
  1411. gmac_dump_dma_state(netdev);
  1412. /* don't know how to recover, just reduce losses */
  1413. gmac_enable_irq(netdev, 0);
  1414. return IRQ_HANDLED;
  1415. }
  1416. if (val & (GMAC0_IRQ0_TXQ0_INTS << (netdev->dev_id * 6)))
  1417. gmac_tx_irq(netdev, 0);
  1418. val = gmac_get_intr_flags(netdev, 1);
  1419. orr |= val;
  1420. if (val & (DEFAULT_Q0_INT_BIT << netdev->dev_id)) {
  1421. gmac_enable_rx_irq(netdev, 0);
  1422. if (!port->rx_coalesce_nsecs) {
  1423. napi_schedule(&port->napi);
  1424. } else {
  1425. ktime_t ktime;
  1426. ktime = ktime_set(0, port->rx_coalesce_nsecs);
  1427. hrtimer_start(&port->rx_coalesce_timer, ktime,
  1428. HRTIMER_MODE_REL);
  1429. }
  1430. }
  1431. val = gmac_get_intr_flags(netdev, 4);
  1432. orr |= val;
  1433. if (val & (GMAC0_MIB_INT_BIT << (netdev->dev_id * 8)))
  1434. gmac_update_hw_stats(netdev);
  1435. if (val & (GMAC0_RX_OVERRUN_INT_BIT << (netdev->dev_id * 8))) {
  1436. writel(GMAC0_RXDERR_INT_BIT << (netdev->dev_id * 8),
  1437. geth->base + GLOBAL_INTERRUPT_STATUS_4_REG);
  1438. spin_lock(&geth->irq_lock);
  1439. u64_stats_update_begin(&port->ir_stats_syncp);
  1440. ++port->stats.rx_fifo_errors;
  1441. u64_stats_update_end(&port->ir_stats_syncp);
  1442. spin_unlock(&geth->irq_lock);
  1443. }
  1444. return orr ? IRQ_HANDLED : IRQ_NONE;
  1445. }
  1446. static void gmac_start_dma(struct gemini_ethernet_port *port)
  1447. {
  1448. void __iomem *dma_ctrl_reg = port->dma_base + GMAC_DMA_CTRL_REG;
  1449. union gmac_dma_ctrl dma_ctrl;
  1450. dma_ctrl.bits32 = readl(dma_ctrl_reg);
  1451. dma_ctrl.bits.rd_enable = 1;
  1452. dma_ctrl.bits.td_enable = 1;
  1453. dma_ctrl.bits.loopback = 0;
  1454. dma_ctrl.bits.drop_small_ack = 0;
  1455. dma_ctrl.bits.rd_insert_bytes = NET_IP_ALIGN;
  1456. dma_ctrl.bits.rd_prot = HPROT_DATA_CACHE | HPROT_PRIVILIGED;
  1457. dma_ctrl.bits.rd_burst_size = HBURST_INCR8;
  1458. dma_ctrl.bits.rd_bus = HSIZE_8;
  1459. dma_ctrl.bits.td_prot = HPROT_DATA_CACHE;
  1460. dma_ctrl.bits.td_burst_size = HBURST_INCR8;
  1461. dma_ctrl.bits.td_bus = HSIZE_8;
  1462. writel(dma_ctrl.bits32, dma_ctrl_reg);
  1463. }
  1464. static void gmac_stop_dma(struct gemini_ethernet_port *port)
  1465. {
  1466. void __iomem *dma_ctrl_reg = port->dma_base + GMAC_DMA_CTRL_REG;
  1467. union gmac_dma_ctrl dma_ctrl;
  1468. dma_ctrl.bits32 = readl(dma_ctrl_reg);
  1469. dma_ctrl.bits.rd_enable = 0;
  1470. dma_ctrl.bits.td_enable = 0;
  1471. writel(dma_ctrl.bits32, dma_ctrl_reg);
  1472. }
  1473. static int gmac_open(struct net_device *netdev)
  1474. {
  1475. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1476. int err;
  1477. if (!netdev->phydev) {
  1478. err = gmac_setup_phy(netdev);
  1479. if (err) {
  1480. netif_err(port, ifup, netdev,
  1481. "PHY init failed: %d\n", err);
  1482. return err;
  1483. }
  1484. }
  1485. err = request_irq(netdev->irq, gmac_irq,
  1486. IRQF_SHARED, netdev->name, netdev);
  1487. if (err) {
  1488. netdev_err(netdev, "no IRQ\n");
  1489. return err;
  1490. }
  1491. netif_carrier_off(netdev);
  1492. phy_start(netdev->phydev);
  1493. err = geth_resize_freeq(port);
  1494. /* It's fine if it's just busy, the other port has set up
  1495. * the freeq in that case.
  1496. */
  1497. if (err && (err != -EBUSY)) {
  1498. netdev_err(netdev, "could not resize freeq\n");
  1499. goto err_stop_phy;
  1500. }
  1501. err = gmac_setup_rxq(netdev);
  1502. if (err) {
  1503. netdev_err(netdev, "could not setup RXQ\n");
  1504. goto err_stop_phy;
  1505. }
  1506. err = gmac_setup_txqs(netdev);
  1507. if (err) {
  1508. netdev_err(netdev, "could not setup TXQs\n");
  1509. gmac_cleanup_rxq(netdev);
  1510. goto err_stop_phy;
  1511. }
  1512. napi_enable(&port->napi);
  1513. gmac_start_dma(port);
  1514. gmac_enable_irq(netdev, 1);
  1515. gmac_enable_tx_rx(netdev);
  1516. netif_tx_start_all_queues(netdev);
  1517. hrtimer_init(&port->rx_coalesce_timer, CLOCK_MONOTONIC,
  1518. HRTIMER_MODE_REL);
  1519. port->rx_coalesce_timer.function = &gmac_coalesce_delay_expired;
  1520. netdev_dbg(netdev, "opened\n");
  1521. return 0;
  1522. err_stop_phy:
  1523. phy_stop(netdev->phydev);
  1524. free_irq(netdev->irq, netdev);
  1525. return err;
  1526. }
  1527. static int gmac_stop(struct net_device *netdev)
  1528. {
  1529. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1530. hrtimer_cancel(&port->rx_coalesce_timer);
  1531. netif_tx_stop_all_queues(netdev);
  1532. gmac_disable_tx_rx(netdev);
  1533. gmac_stop_dma(port);
  1534. napi_disable(&port->napi);
  1535. gmac_enable_irq(netdev, 0);
  1536. gmac_cleanup_rxq(netdev);
  1537. gmac_cleanup_txqs(netdev);
  1538. phy_stop(netdev->phydev);
  1539. free_irq(netdev->irq, netdev);
  1540. gmac_update_hw_stats(netdev);
  1541. return 0;
  1542. }
  1543. static void gmac_set_rx_mode(struct net_device *netdev)
  1544. {
  1545. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1546. union gmac_rx_fltr filter = { .bits = {
  1547. .broadcast = 1,
  1548. .multicast = 1,
  1549. .unicast = 1,
  1550. } };
  1551. struct netdev_hw_addr *ha;
  1552. unsigned int bit_nr;
  1553. u32 mc_filter[2];
  1554. mc_filter[1] = 0;
  1555. mc_filter[0] = 0;
  1556. if (netdev->flags & IFF_PROMISC) {
  1557. filter.bits.error = 1;
  1558. filter.bits.promiscuous = 1;
  1559. mc_filter[1] = ~0;
  1560. mc_filter[0] = ~0;
  1561. } else if (netdev->flags & IFF_ALLMULTI) {
  1562. mc_filter[1] = ~0;
  1563. mc_filter[0] = ~0;
  1564. } else {
  1565. netdev_for_each_mc_addr(ha, netdev) {
  1566. bit_nr = ~crc32_le(~0, ha->addr, ETH_ALEN) & 0x3f;
  1567. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 0x1f);
  1568. }
  1569. }
  1570. writel(mc_filter[0], port->gmac_base + GMAC_MCAST_FIL0);
  1571. writel(mc_filter[1], port->gmac_base + GMAC_MCAST_FIL1);
  1572. writel(filter.bits32, port->gmac_base + GMAC_RX_FLTR);
  1573. }
  1574. static void gmac_write_mac_address(struct net_device *netdev)
  1575. {
  1576. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1577. __le32 addr[3];
  1578. memset(addr, 0, sizeof(addr));
  1579. memcpy(addr, netdev->dev_addr, ETH_ALEN);
  1580. writel(le32_to_cpu(addr[0]), port->gmac_base + GMAC_STA_ADD0);
  1581. writel(le32_to_cpu(addr[1]), port->gmac_base + GMAC_STA_ADD1);
  1582. writel(le32_to_cpu(addr[2]), port->gmac_base + GMAC_STA_ADD2);
  1583. }
  1584. static int gmac_set_mac_address(struct net_device *netdev, void *addr)
  1585. {
  1586. struct sockaddr *sa = addr;
  1587. memcpy(netdev->dev_addr, sa->sa_data, ETH_ALEN);
  1588. gmac_write_mac_address(netdev);
  1589. return 0;
  1590. }
  1591. static void gmac_clear_hw_stats(struct net_device *netdev)
  1592. {
  1593. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1594. readl(port->gmac_base + GMAC_IN_DISCARDS);
  1595. readl(port->gmac_base + GMAC_IN_ERRORS);
  1596. readl(port->gmac_base + GMAC_IN_MCAST);
  1597. readl(port->gmac_base + GMAC_IN_BCAST);
  1598. readl(port->gmac_base + GMAC_IN_MAC1);
  1599. readl(port->gmac_base + GMAC_IN_MAC2);
  1600. }
  1601. static void gmac_get_stats64(struct net_device *netdev,
  1602. struct rtnl_link_stats64 *stats)
  1603. {
  1604. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1605. unsigned int start;
  1606. gmac_update_hw_stats(netdev);
  1607. /* Racing with RX NAPI */
  1608. do {
  1609. start = u64_stats_fetch_begin(&port->rx_stats_syncp);
  1610. stats->rx_packets = port->stats.rx_packets;
  1611. stats->rx_bytes = port->stats.rx_bytes;
  1612. stats->rx_errors = port->stats.rx_errors;
  1613. stats->rx_dropped = port->stats.rx_dropped;
  1614. stats->rx_length_errors = port->stats.rx_length_errors;
  1615. stats->rx_over_errors = port->stats.rx_over_errors;
  1616. stats->rx_crc_errors = port->stats.rx_crc_errors;
  1617. stats->rx_frame_errors = port->stats.rx_frame_errors;
  1618. } while (u64_stats_fetch_retry(&port->rx_stats_syncp, start));
  1619. /* Racing with MIB and TX completion interrupts */
  1620. do {
  1621. start = u64_stats_fetch_begin(&port->ir_stats_syncp);
  1622. stats->tx_errors = port->stats.tx_errors;
  1623. stats->tx_packets = port->stats.tx_packets;
  1624. stats->tx_bytes = port->stats.tx_bytes;
  1625. stats->multicast = port->stats.multicast;
  1626. stats->rx_missed_errors = port->stats.rx_missed_errors;
  1627. stats->rx_fifo_errors = port->stats.rx_fifo_errors;
  1628. } while (u64_stats_fetch_retry(&port->ir_stats_syncp, start));
  1629. /* Racing with hard_start_xmit */
  1630. do {
  1631. start = u64_stats_fetch_begin(&port->tx_stats_syncp);
  1632. stats->tx_dropped = port->stats.tx_dropped;
  1633. } while (u64_stats_fetch_retry(&port->tx_stats_syncp, start));
  1634. stats->rx_dropped += stats->rx_missed_errors;
  1635. }
  1636. static int gmac_change_mtu(struct net_device *netdev, int new_mtu)
  1637. {
  1638. int max_len = gmac_pick_rx_max_len(new_mtu);
  1639. if (max_len < 0)
  1640. return -EINVAL;
  1641. gmac_disable_tx_rx(netdev);
  1642. netdev->mtu = new_mtu;
  1643. gmac_update_config0_reg(netdev, max_len << CONFIG0_MAXLEN_SHIFT,
  1644. CONFIG0_MAXLEN_MASK);
  1645. netdev_update_features(netdev);
  1646. gmac_enable_tx_rx(netdev);
  1647. return 0;
  1648. }
  1649. static netdev_features_t gmac_fix_features(struct net_device *netdev,
  1650. netdev_features_t features)
  1651. {
  1652. if (netdev->mtu + ETH_HLEN + VLAN_HLEN > MTU_SIZE_BIT_MASK)
  1653. features &= ~GMAC_OFFLOAD_FEATURES;
  1654. return features;
  1655. }
  1656. static int gmac_set_features(struct net_device *netdev,
  1657. netdev_features_t features)
  1658. {
  1659. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1660. int enable = features & NETIF_F_RXCSUM;
  1661. unsigned long flags;
  1662. u32 reg;
  1663. spin_lock_irqsave(&port->config_lock, flags);
  1664. reg = readl(port->gmac_base + GMAC_CONFIG0);
  1665. reg = enable ? reg | CONFIG0_RX_CHKSUM : reg & ~CONFIG0_RX_CHKSUM;
  1666. writel(reg, port->gmac_base + GMAC_CONFIG0);
  1667. spin_unlock_irqrestore(&port->config_lock, flags);
  1668. return 0;
  1669. }
  1670. static int gmac_get_sset_count(struct net_device *netdev, int sset)
  1671. {
  1672. return sset == ETH_SS_STATS ? GMAC_STATS_NUM : 0;
  1673. }
  1674. static void gmac_get_strings(struct net_device *netdev, u32 stringset, u8 *data)
  1675. {
  1676. if (stringset != ETH_SS_STATS)
  1677. return;
  1678. memcpy(data, gmac_stats_strings, sizeof(gmac_stats_strings));
  1679. }
  1680. static void gmac_get_ethtool_stats(struct net_device *netdev,
  1681. struct ethtool_stats *estats, u64 *values)
  1682. {
  1683. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1684. unsigned int start;
  1685. u64 *p;
  1686. int i;
  1687. gmac_update_hw_stats(netdev);
  1688. /* Racing with MIB interrupt */
  1689. do {
  1690. p = values;
  1691. start = u64_stats_fetch_begin(&port->ir_stats_syncp);
  1692. for (i = 0; i < RX_STATS_NUM; i++)
  1693. *p++ = port->hw_stats[i];
  1694. } while (u64_stats_fetch_retry(&port->ir_stats_syncp, start));
  1695. values = p;
  1696. /* Racing with RX NAPI */
  1697. do {
  1698. p = values;
  1699. start = u64_stats_fetch_begin(&port->rx_stats_syncp);
  1700. for (i = 0; i < RX_STATUS_NUM; i++)
  1701. *p++ = port->rx_stats[i];
  1702. for (i = 0; i < RX_CHKSUM_NUM; i++)
  1703. *p++ = port->rx_csum_stats[i];
  1704. *p++ = port->rx_napi_exits;
  1705. } while (u64_stats_fetch_retry(&port->rx_stats_syncp, start));
  1706. values = p;
  1707. /* Racing with TX start_xmit */
  1708. do {
  1709. p = values;
  1710. start = u64_stats_fetch_begin(&port->tx_stats_syncp);
  1711. for (i = 0; i < TX_MAX_FRAGS; i++) {
  1712. *values++ = port->tx_frag_stats[i];
  1713. port->tx_frag_stats[i] = 0;
  1714. }
  1715. *values++ = port->tx_frags_linearized;
  1716. *values++ = port->tx_hw_csummed;
  1717. } while (u64_stats_fetch_retry(&port->tx_stats_syncp, start));
  1718. }
  1719. static int gmac_get_ksettings(struct net_device *netdev,
  1720. struct ethtool_link_ksettings *cmd)
  1721. {
  1722. if (!netdev->phydev)
  1723. return -ENXIO;
  1724. phy_ethtool_ksettings_get(netdev->phydev, cmd);
  1725. return 0;
  1726. }
  1727. static int gmac_set_ksettings(struct net_device *netdev,
  1728. const struct ethtool_link_ksettings *cmd)
  1729. {
  1730. if (!netdev->phydev)
  1731. return -ENXIO;
  1732. return phy_ethtool_ksettings_set(netdev->phydev, cmd);
  1733. }
  1734. static int gmac_nway_reset(struct net_device *netdev)
  1735. {
  1736. if (!netdev->phydev)
  1737. return -ENXIO;
  1738. return phy_start_aneg(netdev->phydev);
  1739. }
  1740. static void gmac_get_pauseparam(struct net_device *netdev,
  1741. struct ethtool_pauseparam *pparam)
  1742. {
  1743. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1744. union gmac_config0 config0;
  1745. config0.bits32 = readl(port->gmac_base + GMAC_CONFIG0);
  1746. pparam->rx_pause = config0.bits.rx_fc_en;
  1747. pparam->tx_pause = config0.bits.tx_fc_en;
  1748. pparam->autoneg = true;
  1749. }
  1750. static void gmac_get_ringparam(struct net_device *netdev,
  1751. struct ethtool_ringparam *rp)
  1752. {
  1753. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1754. union gmac_config0 config0;
  1755. config0.bits32 = readl(port->gmac_base + GMAC_CONFIG0);
  1756. rp->rx_max_pending = 1 << 15;
  1757. rp->rx_mini_max_pending = 0;
  1758. rp->rx_jumbo_max_pending = 0;
  1759. rp->tx_max_pending = 1 << 15;
  1760. rp->rx_pending = 1 << port->rxq_order;
  1761. rp->rx_mini_pending = 0;
  1762. rp->rx_jumbo_pending = 0;
  1763. rp->tx_pending = 1 << port->txq_order;
  1764. }
  1765. static int gmac_set_ringparam(struct net_device *netdev,
  1766. struct ethtool_ringparam *rp)
  1767. {
  1768. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1769. int err = 0;
  1770. if (netif_running(netdev))
  1771. return -EBUSY;
  1772. if (rp->rx_pending) {
  1773. port->rxq_order = min(15, ilog2(rp->rx_pending - 1) + 1);
  1774. err = geth_resize_freeq(port);
  1775. }
  1776. if (rp->tx_pending) {
  1777. port->txq_order = min(15, ilog2(rp->tx_pending - 1) + 1);
  1778. port->irq_every_tx_packets = 1 << (port->txq_order - 2);
  1779. }
  1780. return err;
  1781. }
  1782. static int gmac_get_coalesce(struct net_device *netdev,
  1783. struct ethtool_coalesce *ecmd)
  1784. {
  1785. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1786. ecmd->rx_max_coalesced_frames = 1;
  1787. ecmd->tx_max_coalesced_frames = port->irq_every_tx_packets;
  1788. ecmd->rx_coalesce_usecs = port->rx_coalesce_nsecs / 1000;
  1789. return 0;
  1790. }
  1791. static int gmac_set_coalesce(struct net_device *netdev,
  1792. struct ethtool_coalesce *ecmd)
  1793. {
  1794. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1795. if (ecmd->tx_max_coalesced_frames < 1)
  1796. return -EINVAL;
  1797. if (ecmd->tx_max_coalesced_frames >= 1 << port->txq_order)
  1798. return -EINVAL;
  1799. port->irq_every_tx_packets = ecmd->tx_max_coalesced_frames;
  1800. port->rx_coalesce_nsecs = ecmd->rx_coalesce_usecs * 1000;
  1801. return 0;
  1802. }
  1803. static u32 gmac_get_msglevel(struct net_device *netdev)
  1804. {
  1805. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1806. return port->msg_enable;
  1807. }
  1808. static void gmac_set_msglevel(struct net_device *netdev, u32 level)
  1809. {
  1810. struct gemini_ethernet_port *port = netdev_priv(netdev);
  1811. port->msg_enable = level;
  1812. }
  1813. static void gmac_get_drvinfo(struct net_device *netdev,
  1814. struct ethtool_drvinfo *info)
  1815. {
  1816. strcpy(info->driver, DRV_NAME);
  1817. strcpy(info->version, DRV_VERSION);
  1818. strcpy(info->bus_info, netdev->dev_id ? "1" : "0");
  1819. }
  1820. static const struct net_device_ops gmac_351x_ops = {
  1821. .ndo_init = gmac_init,
  1822. .ndo_uninit = gmac_uninit,
  1823. .ndo_open = gmac_open,
  1824. .ndo_stop = gmac_stop,
  1825. .ndo_start_xmit = gmac_start_xmit,
  1826. .ndo_tx_timeout = gmac_tx_timeout,
  1827. .ndo_set_rx_mode = gmac_set_rx_mode,
  1828. .ndo_set_mac_address = gmac_set_mac_address,
  1829. .ndo_get_stats64 = gmac_get_stats64,
  1830. .ndo_change_mtu = gmac_change_mtu,
  1831. .ndo_fix_features = gmac_fix_features,
  1832. .ndo_set_features = gmac_set_features,
  1833. };
  1834. static const struct ethtool_ops gmac_351x_ethtool_ops = {
  1835. .get_sset_count = gmac_get_sset_count,
  1836. .get_strings = gmac_get_strings,
  1837. .get_ethtool_stats = gmac_get_ethtool_stats,
  1838. .get_link = ethtool_op_get_link,
  1839. .get_link_ksettings = gmac_get_ksettings,
  1840. .set_link_ksettings = gmac_set_ksettings,
  1841. .nway_reset = gmac_nway_reset,
  1842. .get_pauseparam = gmac_get_pauseparam,
  1843. .get_ringparam = gmac_get_ringparam,
  1844. .set_ringparam = gmac_set_ringparam,
  1845. .get_coalesce = gmac_get_coalesce,
  1846. .set_coalesce = gmac_set_coalesce,
  1847. .get_msglevel = gmac_get_msglevel,
  1848. .set_msglevel = gmac_set_msglevel,
  1849. .get_drvinfo = gmac_get_drvinfo,
  1850. };
  1851. static irqreturn_t gemini_port_irq_thread(int irq, void *data)
  1852. {
  1853. unsigned long irqmask = SWFQ_EMPTY_INT_BIT;
  1854. struct gemini_ethernet_port *port = data;
  1855. struct gemini_ethernet *geth;
  1856. unsigned long flags;
  1857. geth = port->geth;
  1858. /* The queue is half empty so refill it */
  1859. geth_fill_freeq(geth, true);
  1860. spin_lock_irqsave(&geth->irq_lock, flags);
  1861. /* ACK queue interrupt */
  1862. writel(irqmask, geth->base + GLOBAL_INTERRUPT_STATUS_4_REG);
  1863. /* Enable queue interrupt again */
  1864. irqmask |= readl(geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
  1865. writel(irqmask, geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
  1866. spin_unlock_irqrestore(&geth->irq_lock, flags);
  1867. return IRQ_HANDLED;
  1868. }
  1869. static irqreturn_t gemini_port_irq(int irq, void *data)
  1870. {
  1871. struct gemini_ethernet_port *port = data;
  1872. struct gemini_ethernet *geth;
  1873. irqreturn_t ret = IRQ_NONE;
  1874. u32 val, en;
  1875. geth = port->geth;
  1876. spin_lock(&geth->irq_lock);
  1877. val = readl(geth->base + GLOBAL_INTERRUPT_STATUS_4_REG);
  1878. en = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
  1879. if (val & en & SWFQ_EMPTY_INT_BIT) {
  1880. /* Disable the queue empty interrupt while we work on
  1881. * processing the queue. Also disable overrun interrupts
  1882. * as there is not much we can do about it here.
  1883. */
  1884. en &= ~(SWFQ_EMPTY_INT_BIT | GMAC0_RX_OVERRUN_INT_BIT
  1885. | GMAC1_RX_OVERRUN_INT_BIT);
  1886. writel(en, geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
  1887. ret = IRQ_WAKE_THREAD;
  1888. }
  1889. spin_unlock(&geth->irq_lock);
  1890. return ret;
  1891. }
  1892. static void gemini_port_remove(struct gemini_ethernet_port *port)
  1893. {
  1894. if (port->netdev)
  1895. unregister_netdev(port->netdev);
  1896. clk_disable_unprepare(port->pclk);
  1897. geth_cleanup_freeq(port->geth);
  1898. }
  1899. static void gemini_ethernet_init(struct gemini_ethernet *geth)
  1900. {
  1901. /* Only do this once both ports are online */
  1902. if (geth->initialized)
  1903. return;
  1904. if (geth->port0 && geth->port1)
  1905. geth->initialized = true;
  1906. else
  1907. return;
  1908. writel(0, geth->base + GLOBAL_INTERRUPT_ENABLE_0_REG);
  1909. writel(0, geth->base + GLOBAL_INTERRUPT_ENABLE_1_REG);
  1910. writel(0, geth->base + GLOBAL_INTERRUPT_ENABLE_2_REG);
  1911. writel(0, geth->base + GLOBAL_INTERRUPT_ENABLE_3_REG);
  1912. writel(0, geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
  1913. /* Interrupt config:
  1914. *
  1915. * GMAC0 intr bits ------> int0 ----> eth0
  1916. * GMAC1 intr bits ------> int1 ----> eth1
  1917. * TOE intr -------------> int1 ----> eth1
  1918. * Classification Intr --> int0 ----> eth0
  1919. * Default Q0 -----------> int0 ----> eth0
  1920. * Default Q1 -----------> int1 ----> eth1
  1921. * FreeQ intr -----------> int1 ----> eth1
  1922. */
  1923. writel(0xCCFC0FC0, geth->base + GLOBAL_INTERRUPT_SELECT_0_REG);
  1924. writel(0x00F00002, geth->base + GLOBAL_INTERRUPT_SELECT_1_REG);
  1925. writel(0xFFFFFFFF, geth->base + GLOBAL_INTERRUPT_SELECT_2_REG);
  1926. writel(0xFFFFFFFF, geth->base + GLOBAL_INTERRUPT_SELECT_3_REG);
  1927. writel(0xFF000003, geth->base + GLOBAL_INTERRUPT_SELECT_4_REG);
  1928. /* edge-triggered interrupts packed to level-triggered one... */
  1929. writel(~0, geth->base + GLOBAL_INTERRUPT_STATUS_0_REG);
  1930. writel(~0, geth->base + GLOBAL_INTERRUPT_STATUS_1_REG);
  1931. writel(~0, geth->base + GLOBAL_INTERRUPT_STATUS_2_REG);
  1932. writel(~0, geth->base + GLOBAL_INTERRUPT_STATUS_3_REG);
  1933. writel(~0, geth->base + GLOBAL_INTERRUPT_STATUS_4_REG);
  1934. /* Set up queue */
  1935. writel(0, geth->base + GLOBAL_SW_FREEQ_BASE_SIZE_REG);
  1936. writel(0, geth->base + GLOBAL_HW_FREEQ_BASE_SIZE_REG);
  1937. writel(0, geth->base + GLOBAL_SWFQ_RWPTR_REG);
  1938. writel(0, geth->base + GLOBAL_HWFQ_RWPTR_REG);
  1939. geth->freeq_frag_order = DEFAULT_RX_BUF_ORDER;
  1940. /* This makes the queue resize on probe() so that we
  1941. * set up and enable the queue IRQ. FIXME: fragile.
  1942. */
  1943. geth->freeq_order = 1;
  1944. }
  1945. static void gemini_port_save_mac_addr(struct gemini_ethernet_port *port)
  1946. {
  1947. port->mac_addr[0] =
  1948. cpu_to_le32(readl(port->gmac_base + GMAC_STA_ADD0));
  1949. port->mac_addr[1] =
  1950. cpu_to_le32(readl(port->gmac_base + GMAC_STA_ADD1));
  1951. port->mac_addr[2] =
  1952. cpu_to_le32(readl(port->gmac_base + GMAC_STA_ADD2));
  1953. }
  1954. static int gemini_ethernet_port_probe(struct platform_device *pdev)
  1955. {
  1956. char *port_names[2] = { "ethernet0", "ethernet1" };
  1957. struct gemini_ethernet_port *port;
  1958. struct device *dev = &pdev->dev;
  1959. struct gemini_ethernet *geth;
  1960. struct net_device *netdev;
  1961. struct resource *gmacres;
  1962. struct resource *dmares;
  1963. struct device *parent;
  1964. unsigned int id;
  1965. int irq;
  1966. int ret;
  1967. parent = dev->parent;
  1968. geth = dev_get_drvdata(parent);
  1969. if (!strcmp(dev_name(dev), "60008000.ethernet-port"))
  1970. id = 0;
  1971. else if (!strcmp(dev_name(dev), "6000c000.ethernet-port"))
  1972. id = 1;
  1973. else
  1974. return -ENODEV;
  1975. dev_info(dev, "probe %s ID %d\n", dev_name(dev), id);
  1976. netdev = alloc_etherdev_mq(sizeof(*port), TX_QUEUE_NUM);
  1977. if (!netdev) {
  1978. dev_err(dev, "Can't allocate ethernet device #%d\n", id);
  1979. return -ENOMEM;
  1980. }
  1981. port = netdev_priv(netdev);
  1982. SET_NETDEV_DEV(netdev, dev);
  1983. port->netdev = netdev;
  1984. port->id = id;
  1985. port->geth = geth;
  1986. port->dev = dev;
  1987. port->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
  1988. /* DMA memory */
  1989. dmares = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1990. if (!dmares) {
  1991. dev_err(dev, "no DMA resource\n");
  1992. return -ENODEV;
  1993. }
  1994. port->dma_base = devm_ioremap_resource(dev, dmares);
  1995. if (IS_ERR(port->dma_base))
  1996. return PTR_ERR(port->dma_base);
  1997. /* GMAC config memory */
  1998. gmacres = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1999. if (!gmacres) {
  2000. dev_err(dev, "no GMAC resource\n");
  2001. return -ENODEV;
  2002. }
  2003. port->gmac_base = devm_ioremap_resource(dev, gmacres);
  2004. if (IS_ERR(port->gmac_base))
  2005. return PTR_ERR(port->gmac_base);
  2006. /* Interrupt */
  2007. irq = platform_get_irq(pdev, 0);
  2008. if (irq <= 0) {
  2009. dev_err(dev, "no IRQ\n");
  2010. return irq ? irq : -ENODEV;
  2011. }
  2012. port->irq = irq;
  2013. /* Clock the port */
  2014. port->pclk = devm_clk_get(dev, "PCLK");
  2015. if (IS_ERR(port->pclk)) {
  2016. dev_err(dev, "no PCLK\n");
  2017. return PTR_ERR(port->pclk);
  2018. }
  2019. ret = clk_prepare_enable(port->pclk);
  2020. if (ret)
  2021. return ret;
  2022. /* Maybe there is a nice ethernet address we should use */
  2023. gemini_port_save_mac_addr(port);
  2024. /* Reset the port */
  2025. port->reset = devm_reset_control_get_exclusive(dev, NULL);
  2026. if (IS_ERR(port->reset)) {
  2027. dev_err(dev, "no reset\n");
  2028. return PTR_ERR(port->reset);
  2029. }
  2030. reset_control_reset(port->reset);
  2031. usleep_range(100, 500);
  2032. /* Assign pointer in the main state container */
  2033. if (!id)
  2034. geth->port0 = port;
  2035. else
  2036. geth->port1 = port;
  2037. /* This will just be done once both ports are up and reset */
  2038. gemini_ethernet_init(geth);
  2039. platform_set_drvdata(pdev, port);
  2040. /* Set up and register the netdev */
  2041. netdev->dev_id = port->id;
  2042. netdev->irq = irq;
  2043. netdev->netdev_ops = &gmac_351x_ops;
  2044. netdev->ethtool_ops = &gmac_351x_ethtool_ops;
  2045. spin_lock_init(&port->config_lock);
  2046. gmac_clear_hw_stats(netdev);
  2047. netdev->hw_features = GMAC_OFFLOAD_FEATURES;
  2048. netdev->features |= GMAC_OFFLOAD_FEATURES | NETIF_F_GRO;
  2049. /* We can handle jumbo frames up to 10236 bytes so, let's accept
  2050. * payloads of 10236 bytes minus VLAN and ethernet header
  2051. */
  2052. netdev->min_mtu = ETH_MIN_MTU;
  2053. netdev->max_mtu = 10236 - VLAN_ETH_HLEN;
  2054. port->freeq_refill = 0;
  2055. netif_napi_add(netdev, &port->napi, gmac_napi_poll,
  2056. DEFAULT_NAPI_WEIGHT);
  2057. if (is_valid_ether_addr((void *)port->mac_addr)) {
  2058. memcpy(netdev->dev_addr, port->mac_addr, ETH_ALEN);
  2059. } else {
  2060. dev_dbg(dev, "ethernet address 0x%08x%08x%08x invalid\n",
  2061. port->mac_addr[0], port->mac_addr[1],
  2062. port->mac_addr[2]);
  2063. dev_info(dev, "using a random ethernet address\n");
  2064. eth_random_addr(netdev->dev_addr);
  2065. }
  2066. gmac_write_mac_address(netdev);
  2067. ret = devm_request_threaded_irq(port->dev,
  2068. port->irq,
  2069. gemini_port_irq,
  2070. gemini_port_irq_thread,
  2071. IRQF_SHARED,
  2072. port_names[port->id],
  2073. port);
  2074. if (ret)
  2075. return ret;
  2076. ret = register_netdev(netdev);
  2077. if (!ret) {
  2078. netdev_info(netdev,
  2079. "irq %d, DMA @ 0x%pap, GMAC @ 0x%pap\n",
  2080. port->irq, &dmares->start,
  2081. &gmacres->start);
  2082. ret = gmac_setup_phy(netdev);
  2083. if (ret)
  2084. netdev_info(netdev,
  2085. "PHY init failed, deferring to ifup time\n");
  2086. return 0;
  2087. }
  2088. port->netdev = NULL;
  2089. free_netdev(netdev);
  2090. return ret;
  2091. }
  2092. static int gemini_ethernet_port_remove(struct platform_device *pdev)
  2093. {
  2094. struct gemini_ethernet_port *port = platform_get_drvdata(pdev);
  2095. gemini_port_remove(port);
  2096. return 0;
  2097. }
  2098. static const struct of_device_id gemini_ethernet_port_of_match[] = {
  2099. {
  2100. .compatible = "cortina,gemini-ethernet-port",
  2101. },
  2102. {},
  2103. };
  2104. MODULE_DEVICE_TABLE(of, gemini_ethernet_port_of_match);
  2105. static struct platform_driver gemini_ethernet_port_driver = {
  2106. .driver = {
  2107. .name = "gemini-ethernet-port",
  2108. .of_match_table = of_match_ptr(gemini_ethernet_port_of_match),
  2109. },
  2110. .probe = gemini_ethernet_port_probe,
  2111. .remove = gemini_ethernet_port_remove,
  2112. };
  2113. static int gemini_ethernet_probe(struct platform_device *pdev)
  2114. {
  2115. struct device *dev = &pdev->dev;
  2116. struct gemini_ethernet *geth;
  2117. unsigned int retry = 5;
  2118. struct resource *res;
  2119. u32 val;
  2120. /* Global registers */
  2121. geth = devm_kzalloc(dev, sizeof(*geth), GFP_KERNEL);
  2122. if (!geth)
  2123. return -ENOMEM;
  2124. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2125. if (!res)
  2126. return -ENODEV;
  2127. geth->base = devm_ioremap_resource(dev, res);
  2128. if (IS_ERR(geth->base))
  2129. return PTR_ERR(geth->base);
  2130. geth->dev = dev;
  2131. /* Wait for ports to stabilize */
  2132. do {
  2133. udelay(2);
  2134. val = readl(geth->base + GLOBAL_TOE_VERSION_REG);
  2135. barrier();
  2136. } while (!val && --retry);
  2137. if (!retry) {
  2138. dev_err(dev, "failed to reset ethernet\n");
  2139. return -EIO;
  2140. }
  2141. dev_info(dev, "Ethernet device ID: 0x%03x, revision 0x%01x\n",
  2142. (val >> 4) & 0xFFFU, val & 0xFU);
  2143. spin_lock_init(&geth->irq_lock);
  2144. spin_lock_init(&geth->freeq_lock);
  2145. /* The children will use this */
  2146. platform_set_drvdata(pdev, geth);
  2147. /* Spawn child devices for the two ports */
  2148. return devm_of_platform_populate(dev);
  2149. }
  2150. static int gemini_ethernet_remove(struct platform_device *pdev)
  2151. {
  2152. struct gemini_ethernet *geth = platform_get_drvdata(pdev);
  2153. geth_cleanup_freeq(geth);
  2154. geth->initialized = false;
  2155. return 0;
  2156. }
  2157. static const struct of_device_id gemini_ethernet_of_match[] = {
  2158. {
  2159. .compatible = "cortina,gemini-ethernet",
  2160. },
  2161. {},
  2162. };
  2163. MODULE_DEVICE_TABLE(of, gemini_ethernet_of_match);
  2164. static struct platform_driver gemini_ethernet_driver = {
  2165. .driver = {
  2166. .name = DRV_NAME,
  2167. .of_match_table = of_match_ptr(gemini_ethernet_of_match),
  2168. },
  2169. .probe = gemini_ethernet_probe,
  2170. .remove = gemini_ethernet_remove,
  2171. };
  2172. static int __init gemini_ethernet_module_init(void)
  2173. {
  2174. int ret;
  2175. ret = platform_driver_register(&gemini_ethernet_port_driver);
  2176. if (ret)
  2177. return ret;
  2178. ret = platform_driver_register(&gemini_ethernet_driver);
  2179. if (ret) {
  2180. platform_driver_unregister(&gemini_ethernet_port_driver);
  2181. return ret;
  2182. }
  2183. return 0;
  2184. }
  2185. module_init(gemini_ethernet_module_init);
  2186. static void __exit gemini_ethernet_module_exit(void)
  2187. {
  2188. platform_driver_unregister(&gemini_ethernet_driver);
  2189. platform_driver_unregister(&gemini_ethernet_port_driver);
  2190. }
  2191. module_exit(gemini_ethernet_module_exit);
  2192. MODULE_AUTHOR("Linus Walleij <linus.walleij@linaro.org>");
  2193. MODULE_DESCRIPTION("StorLink SL351x (Gemini) ethernet driver");
  2194. MODULE_LICENSE("GPL");
  2195. MODULE_ALIAS("platform:" DRV_NAME);