port.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327
  1. /*
  2. * Marvell 88E6xxx Switch Port Registers support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
  7. * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. */
  14. #ifndef _MV88E6XXX_PORT_H
  15. #define _MV88E6XXX_PORT_H
  16. #include "chip.h"
  17. /* Offset 0x00: Port Status Register */
  18. #define MV88E6XXX_PORT_STS 0x00
  19. #define MV88E6XXX_PORT_STS_PAUSE_EN 0x8000
  20. #define MV88E6XXX_PORT_STS_MY_PAUSE 0x4000
  21. #define MV88E6XXX_PORT_STS_HD_FLOW 0x2000
  22. #define MV88E6XXX_PORT_STS_PHY_DETECT 0x1000
  23. #define MV88E6XXX_PORT_STS_LINK 0x0800
  24. #define MV88E6XXX_PORT_STS_DUPLEX 0x0400
  25. #define MV88E6XXX_PORT_STS_SPEED_MASK 0x0300
  26. #define MV88E6XXX_PORT_STS_SPEED_10 0x0000
  27. #define MV88E6XXX_PORT_STS_SPEED_100 0x0100
  28. #define MV88E6XXX_PORT_STS_SPEED_1000 0x0200
  29. #define MV88E6XXX_PORT_STS_SPEED_10000 0x0300
  30. #define MV88E6352_PORT_STS_EEE 0x0040
  31. #define MV88E6165_PORT_STS_AM_DIS 0x0040
  32. #define MV88E6185_PORT_STS_MGMII 0x0040
  33. #define MV88E6XXX_PORT_STS_TX_PAUSED 0x0020
  34. #define MV88E6XXX_PORT_STS_FLOW_CTL 0x0010
  35. #define MV88E6XXX_PORT_STS_CMODE_MASK 0x000f
  36. #define MV88E6XXX_PORT_STS_CMODE_100BASE_X 0x0008
  37. #define MV88E6XXX_PORT_STS_CMODE_1000BASE_X 0x0009
  38. #define MV88E6XXX_PORT_STS_CMODE_SGMII 0x000a
  39. #define MV88E6XXX_PORT_STS_CMODE_2500BASEX 0x000b
  40. #define MV88E6XXX_PORT_STS_CMODE_XAUI 0x000c
  41. #define MV88E6XXX_PORT_STS_CMODE_RXAUI 0x000d
  42. #define MV88E6185_PORT_STS_CDUPLEX 0x0008
  43. #define MV88E6185_PORT_STS_CMODE_MASK 0x0007
  44. #define MV88E6185_PORT_STS_CMODE_GMII_FD 0x0000
  45. #define MV88E6185_PORT_STS_CMODE_MII_100_FD_PS 0x0001
  46. #define MV88E6185_PORT_STS_CMODE_MII_100 0x0002
  47. #define MV88E6185_PORT_STS_CMODE_MII_10 0x0003
  48. #define MV88E6185_PORT_STS_CMODE_SERDES 0x0004
  49. #define MV88E6185_PORT_STS_CMODE_1000BASE_X 0x0005
  50. #define MV88E6185_PORT_STS_CMODE_PHY 0x0006
  51. #define MV88E6185_PORT_STS_CMODE_DISABLED 0x0007
  52. /* Offset 0x01: MAC (or PCS or Physical) Control Register */
  53. #define MV88E6XXX_PORT_MAC_CTL 0x01
  54. #define MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_RXCLK 0x8000
  55. #define MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_TXCLK 0x4000
  56. #define MV88E6185_PORT_MAC_CTL_SYNC_OK 0x4000
  57. #define MV88E6390_PORT_MAC_CTL_FORCE_SPEED 0x2000
  58. #define MV88E6390_PORT_MAC_CTL_ALTSPEED 0x1000
  59. #define MV88E6352_PORT_MAC_CTL_200BASE 0x1000
  60. #define MV88E6185_PORT_MAC_CTL_AN_EN 0x0400
  61. #define MV88E6185_PORT_MAC_CTL_AN_RESTART 0x0200
  62. #define MV88E6185_PORT_MAC_CTL_AN_DONE 0x0100
  63. #define MV88E6XXX_PORT_MAC_CTL_FC 0x0080
  64. #define MV88E6XXX_PORT_MAC_CTL_FORCE_FC 0x0040
  65. #define MV88E6XXX_PORT_MAC_CTL_LINK_UP 0x0020
  66. #define MV88E6XXX_PORT_MAC_CTL_FORCE_LINK 0x0010
  67. #define MV88E6XXX_PORT_MAC_CTL_DUPLEX_FULL 0x0008
  68. #define MV88E6XXX_PORT_MAC_CTL_FORCE_DUPLEX 0x0004
  69. #define MV88E6XXX_PORT_MAC_CTL_SPEED_MASK 0x0003
  70. #define MV88E6XXX_PORT_MAC_CTL_SPEED_10 0x0000
  71. #define MV88E6XXX_PORT_MAC_CTL_SPEED_100 0x0001
  72. #define MV88E6065_PORT_MAC_CTL_SPEED_200 0x0002
  73. #define MV88E6XXX_PORT_MAC_CTL_SPEED_1000 0x0002
  74. #define MV88E6390_PORT_MAC_CTL_SPEED_10000 0x0003
  75. #define MV88E6XXX_PORT_MAC_CTL_SPEED_UNFORCED 0x0003
  76. /* Offset 0x02: Jamming Control Register */
  77. #define MV88E6097_PORT_JAM_CTL 0x02
  78. #define MV88E6097_PORT_JAM_CTL_LIMIT_OUT_MASK 0xff00
  79. #define MV88E6097_PORT_JAM_CTL_LIMIT_IN_MASK 0x00ff
  80. /* Offset 0x02: Flow Control Register */
  81. #define MV88E6390_PORT_FLOW_CTL 0x02
  82. #define MV88E6390_PORT_FLOW_CTL_UPDATE 0x8000
  83. #define MV88E6390_PORT_FLOW_CTL_PTR_MASK 0x7f00
  84. #define MV88E6390_PORT_FLOW_CTL_LIMIT_IN 0x0000
  85. #define MV88E6390_PORT_FLOW_CTL_LIMIT_OUT 0x0100
  86. #define MV88E6390_PORT_FLOW_CTL_DATA_MASK 0x00ff
  87. /* Offset 0x03: Switch Identifier Register */
  88. #define MV88E6XXX_PORT_SWITCH_ID 0x03
  89. #define MV88E6XXX_PORT_SWITCH_ID_PROD_MASK 0xfff0
  90. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6085 0x04a0
  91. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6095 0x0950
  92. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6097 0x0990
  93. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6190X 0x0a00
  94. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6390X 0x0a10
  95. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6131 0x1060
  96. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6320 0x1150
  97. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6123 0x1210
  98. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6161 0x1610
  99. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6165 0x1650
  100. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6171 0x1710
  101. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6172 0x1720
  102. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6175 0x1750
  103. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6176 0x1760
  104. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6190 0x1900
  105. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6191 0x1910
  106. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6185 0x1a70
  107. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6240 0x2400
  108. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6290 0x2900
  109. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6321 0x3100
  110. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6141 0x3400
  111. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6341 0x3410
  112. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6352 0x3520
  113. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6350 0x3710
  114. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6351 0x3750
  115. #define MV88E6XXX_PORT_SWITCH_ID_PROD_6390 0x3900
  116. #define MV88E6XXX_PORT_SWITCH_ID_REV_MASK 0x000f
  117. /* Offset 0x04: Port Control Register */
  118. #define MV88E6XXX_PORT_CTL0 0x04
  119. #define MV88E6XXX_PORT_CTL0_USE_CORE_TAG 0x8000
  120. #define MV88E6XXX_PORT_CTL0_DROP_ON_LOCK 0x4000
  121. #define MV88E6XXX_PORT_CTL0_EGRESS_MODE_MASK 0x3000
  122. #define MV88E6XXX_PORT_CTL0_EGRESS_MODE_UNMODIFIED 0x0000
  123. #define MV88E6XXX_PORT_CTL0_EGRESS_MODE_UNTAGGED 0x1000
  124. #define MV88E6XXX_PORT_CTL0_EGRESS_MODE_TAGGED 0x2000
  125. #define MV88E6XXX_PORT_CTL0_EGRESS_MODE_ETHER_TYPE_DSA 0x3000
  126. #define MV88E6XXX_PORT_CTL0_HEADER 0x0800
  127. #define MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP 0x0400
  128. #define MV88E6XXX_PORT_CTL0_DOUBLE_TAG 0x0200
  129. #define MV88E6XXX_PORT_CTL0_FRAME_MODE_MASK 0x0300
  130. #define MV88E6XXX_PORT_CTL0_FRAME_MODE_NORMAL 0x0000
  131. #define MV88E6XXX_PORT_CTL0_FRAME_MODE_DSA 0x0100
  132. #define MV88E6XXX_PORT_CTL0_FRAME_MODE_PROVIDER 0x0200
  133. #define MV88E6XXX_PORT_CTL0_FRAME_MODE_ETHER_TYPE_DSA 0x0300
  134. #define MV88E6XXX_PORT_CTL0_DSA_TAG 0x0100
  135. #define MV88E6XXX_PORT_CTL0_VLAN_TUNNEL 0x0080
  136. #define MV88E6XXX_PORT_CTL0_TAG_IF_BOTH 0x0040
  137. #define MV88E6185_PORT_CTL0_USE_IP 0x0020
  138. #define MV88E6185_PORT_CTL0_USE_TAG 0x0010
  139. #define MV88E6185_PORT_CTL0_FORWARD_UNKNOWN 0x0004
  140. #define MV88E6352_PORT_CTL0_EGRESS_FLOODS_MASK 0x000c
  141. #define MV88E6352_PORT_CTL0_EGRESS_FLOODS_NO_UNKNOWN_DA 0x0000
  142. #define MV88E6352_PORT_CTL0_EGRESS_FLOODS_NO_UNKNOWN_MC_DA 0x0004
  143. #define MV88E6352_PORT_CTL0_EGRESS_FLOODS_NO_UNKNOWN_UC_DA 0x0008
  144. #define MV88E6352_PORT_CTL0_EGRESS_FLOODS_ALL_UNKNOWN_DA 0x000c
  145. #define MV88E6XXX_PORT_CTL0_STATE_MASK 0x0003
  146. #define MV88E6XXX_PORT_CTL0_STATE_DISABLED 0x0000
  147. #define MV88E6XXX_PORT_CTL0_STATE_BLOCKING 0x0001
  148. #define MV88E6XXX_PORT_CTL0_STATE_LEARNING 0x0002
  149. #define MV88E6XXX_PORT_CTL0_STATE_FORWARDING 0x0003
  150. /* Offset 0x05: Port Control 1 */
  151. #define MV88E6XXX_PORT_CTL1 0x05
  152. #define MV88E6XXX_PORT_CTL1_MESSAGE_PORT 0x8000
  153. #define MV88E6XXX_PORT_CTL1_FID_11_4_MASK 0x00ff
  154. /* Offset 0x06: Port Based VLAN Map */
  155. #define MV88E6XXX_PORT_BASE_VLAN 0x06
  156. #define MV88E6XXX_PORT_BASE_VLAN_FID_3_0_MASK 0xf000
  157. /* Offset 0x07: Default Port VLAN ID & Priority */
  158. #define MV88E6XXX_PORT_DEFAULT_VLAN 0x07
  159. #define MV88E6XXX_PORT_DEFAULT_VLAN_MASK 0x0fff
  160. /* Offset 0x08: Port Control 2 Register */
  161. #define MV88E6XXX_PORT_CTL2 0x08
  162. #define MV88E6XXX_PORT_CTL2_IGNORE_FCS 0x8000
  163. #define MV88E6XXX_PORT_CTL2_VTU_PRI_OVERRIDE 0x4000
  164. #define MV88E6XXX_PORT_CTL2_SA_PRIO_OVERRIDE 0x2000
  165. #define MV88E6XXX_PORT_CTL2_DA_PRIO_OVERRIDE 0x1000
  166. #define MV88E6XXX_PORT_CTL2_JUMBO_MODE_MASK 0x3000
  167. #define MV88E6XXX_PORT_CTL2_JUMBO_MODE_1522 0x0000
  168. #define MV88E6XXX_PORT_CTL2_JUMBO_MODE_2048 0x1000
  169. #define MV88E6XXX_PORT_CTL2_JUMBO_MODE_10240 0x2000
  170. #define MV88E6XXX_PORT_CTL2_8021Q_MODE_MASK 0x0c00
  171. #define MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED 0x0000
  172. #define MV88E6XXX_PORT_CTL2_8021Q_MODE_FALLBACK 0x0400
  173. #define MV88E6XXX_PORT_CTL2_8021Q_MODE_CHECK 0x0800
  174. #define MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE 0x0c00
  175. #define MV88E6XXX_PORT_CTL2_DISCARD_TAGGED 0x0200
  176. #define MV88E6XXX_PORT_CTL2_DISCARD_UNTAGGED 0x0100
  177. #define MV88E6XXX_PORT_CTL2_MAP_DA 0x0080
  178. #define MV88E6XXX_PORT_CTL2_DEFAULT_FORWARD 0x0040
  179. #define MV88E6XXX_PORT_CTL2_EGRESS_MONITOR 0x0020
  180. #define MV88E6XXX_PORT_CTL2_INGRESS_MONITOR 0x0010
  181. #define MV88E6095_PORT_CTL2_CPU_PORT_MASK 0x000f
  182. /* Offset 0x09: Egress Rate Control */
  183. #define MV88E6XXX_PORT_EGRESS_RATE_CTL1 0x09
  184. /* Offset 0x0A: Egress Rate Control 2 */
  185. #define MV88E6XXX_PORT_EGRESS_RATE_CTL2 0x0a
  186. /* Offset 0x0B: Port Association Vector */
  187. #define MV88E6XXX_PORT_ASSOC_VECTOR 0x0b
  188. #define MV88E6XXX_PORT_ASSOC_VECTOR_HOLD_AT_1 0x8000
  189. #define MV88E6XXX_PORT_ASSOC_VECTOR_INT_AGE_OUT 0x4000
  190. #define MV88E6XXX_PORT_ASSOC_VECTOR_LOCKED_PORT 0x2000
  191. #define MV88E6XXX_PORT_ASSOC_VECTOR_IGNORE_WRONG 0x1000
  192. #define MV88E6XXX_PORT_ASSOC_VECTOR_REFRESH_LOCKED 0x0800
  193. /* Offset 0x0C: Port ATU Control */
  194. #define MV88E6XXX_PORT_ATU_CTL 0x0c
  195. /* Offset 0x0D: Priority Override Register */
  196. #define MV88E6XXX_PORT_PRI_OVERRIDE 0x0d
  197. /* Offset 0x0E: Policy Control Register */
  198. #define MV88E6XXX_PORT_POLICY_CTL 0x0e
  199. /* Offset 0x0F: Port Special Ether Type */
  200. #define MV88E6XXX_PORT_ETH_TYPE 0x0f
  201. #define MV88E6XXX_PORT_ETH_TYPE_DEFAULT 0x9100
  202. /* Offset 0x10: InDiscards Low Counter */
  203. #define MV88E6XXX_PORT_IN_DISCARD_LO 0x10
  204. /* Offset 0x11: InDiscards High Counter */
  205. #define MV88E6XXX_PORT_IN_DISCARD_HI 0x11
  206. /* Offset 0x12: InFiltered Counter */
  207. #define MV88E6XXX_PORT_IN_FILTERED 0x12
  208. /* Offset 0x13: OutFiltered Counter */
  209. #define MV88E6XXX_PORT_OUT_FILTERED 0x13
  210. /* Offset 0x18: IEEE Priority Mapping Table */
  211. #define MV88E6390_PORT_IEEE_PRIO_MAP_TABLE 0x18
  212. #define MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_UPDATE 0x8000
  213. #define MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_MASK 0x7000
  214. #define MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_INGRESS_PCP 0x0000
  215. #define MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_EGRESS_GREEN_PCP 0x1000
  216. #define MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_EGRESS_YELLOW_PCP 0x2000
  217. #define MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_EGRESS_AVB_PCP 0x3000
  218. #define MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_EGRESS_GREEN_DSCP 0x5000
  219. #define MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_EGRESS_YELLOW_DSCP 0x6000
  220. #define MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_EGRESS_AVB_DSCP 0x7000
  221. #define MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_PTR_MASK 0x0e00
  222. #define MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_DATA_MASK 0x01ff
  223. /* Offset 0x18: Port IEEE Priority Remapping Registers (0-3) */
  224. #define MV88E6095_PORT_IEEE_PRIO_REMAP_0123 0x18
  225. /* Offset 0x19: Port IEEE Priority Remapping Registers (4-7) */
  226. #define MV88E6095_PORT_IEEE_PRIO_REMAP_4567 0x19
  227. int mv88e6xxx_port_read(struct mv88e6xxx_chip *chip, int port, int reg,
  228. u16 *val);
  229. int mv88e6xxx_port_write(struct mv88e6xxx_chip *chip, int port, int reg,
  230. u16 val);
  231. int mv88e6185_port_set_pause(struct mv88e6xxx_chip *chip, int port,
  232. int pause);
  233. int mv88e6352_port_set_rgmii_delay(struct mv88e6xxx_chip *chip, int port,
  234. phy_interface_t mode);
  235. int mv88e6390_port_set_rgmii_delay(struct mv88e6xxx_chip *chip, int port,
  236. phy_interface_t mode);
  237. int mv88e6xxx_port_set_link(struct mv88e6xxx_chip *chip, int port, int link);
  238. int mv88e6xxx_port_set_duplex(struct mv88e6xxx_chip *chip, int port, int dup);
  239. int mv88e6065_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed);
  240. int mv88e6185_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed);
  241. int mv88e6352_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed);
  242. int mv88e6390_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed);
  243. int mv88e6390x_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed);
  244. int mv88e6xxx_port_set_state(struct mv88e6xxx_chip *chip, int port, u8 state);
  245. int mv88e6xxx_port_set_vlan_map(struct mv88e6xxx_chip *chip, int port, u16 map);
  246. int mv88e6xxx_port_get_fid(struct mv88e6xxx_chip *chip, int port, u16 *fid);
  247. int mv88e6xxx_port_set_fid(struct mv88e6xxx_chip *chip, int port, u16 fid);
  248. int mv88e6xxx_port_get_pvid(struct mv88e6xxx_chip *chip, int port, u16 *pvid);
  249. int mv88e6xxx_port_set_pvid(struct mv88e6xxx_chip *chip, int port, u16 pvid);
  250. int mv88e6xxx_port_set_8021q_mode(struct mv88e6xxx_chip *chip, int port,
  251. u16 mode);
  252. int mv88e6095_port_tag_remap(struct mv88e6xxx_chip *chip, int port);
  253. int mv88e6390_port_tag_remap(struct mv88e6xxx_chip *chip, int port);
  254. int mv88e6xxx_port_set_egress_mode(struct mv88e6xxx_chip *chip, int port,
  255. enum mv88e6xxx_egress_mode mode);
  256. int mv88e6085_port_set_frame_mode(struct mv88e6xxx_chip *chip, int port,
  257. enum mv88e6xxx_frame_mode mode);
  258. int mv88e6351_port_set_frame_mode(struct mv88e6xxx_chip *chip, int port,
  259. enum mv88e6xxx_frame_mode mode);
  260. int mv88e6185_port_set_egress_floods(struct mv88e6xxx_chip *chip, int port,
  261. bool unicast, bool multicast);
  262. int mv88e6352_port_set_egress_floods(struct mv88e6xxx_chip *chip, int port,
  263. bool unicast, bool multicast);
  264. int mv88e6351_port_set_ether_type(struct mv88e6xxx_chip *chip, int port,
  265. u16 etype);
  266. int mv88e6xxx_port_set_message_port(struct mv88e6xxx_chip *chip, int port,
  267. bool message_port);
  268. int mv88e6165_port_set_jumbo_size(struct mv88e6xxx_chip *chip, int port,
  269. size_t size);
  270. int mv88e6095_port_egress_rate_limiting(struct mv88e6xxx_chip *chip, int port);
  271. int mv88e6097_port_egress_rate_limiting(struct mv88e6xxx_chip *chip, int port);
  272. int mv88e6097_port_pause_limit(struct mv88e6xxx_chip *chip, int port, u8 in,
  273. u8 out);
  274. int mv88e6390_port_pause_limit(struct mv88e6xxx_chip *chip, int port, u8 in,
  275. u8 out);
  276. int mv88e6390x_port_set_cmode(struct mv88e6xxx_chip *chip, int port,
  277. phy_interface_t mode);
  278. int mv88e6185_port_get_cmode(struct mv88e6xxx_chip *chip, int port, u8 *cmode);
  279. int mv88e6352_port_get_cmode(struct mv88e6xxx_chip *chip, int port, u8 *cmode);
  280. int mv88e6185_port_link_state(struct mv88e6xxx_chip *chip, int port,
  281. struct phylink_link_state *state);
  282. int mv88e6352_port_link_state(struct mv88e6xxx_chip *chip, int port,
  283. struct phylink_link_state *state);
  284. int mv88e6xxx_port_set_map_da(struct mv88e6xxx_chip *chip, int port);
  285. int mv88e6095_port_set_upstream_port(struct mv88e6xxx_chip *chip, int port,
  286. int upstream_port);
  287. int mv88e6xxx_port_disable_learn_limit(struct mv88e6xxx_chip *chip, int port);
  288. int mv88e6xxx_port_disable_pri_override(struct mv88e6xxx_chip *chip, int port);
  289. #endif /* _MV88E6XXX_PORT_H */