chip.c 135 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823
  1. /*
  2. * Marvell 88e6xxx Ethernet switch single-chip support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
  7. *
  8. * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
  9. * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. */
  16. #include <linux/delay.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/ethtool.h>
  19. #include <linux/if_bridge.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irq.h>
  22. #include <linux/irqdomain.h>
  23. #include <linux/jiffies.h>
  24. #include <linux/list.h>
  25. #include <linux/mdio.h>
  26. #include <linux/module.h>
  27. #include <linux/of_device.h>
  28. #include <linux/of_irq.h>
  29. #include <linux/of_mdio.h>
  30. #include <linux/platform_data/mv88e6xxx.h>
  31. #include <linux/netdevice.h>
  32. #include <linux/gpio/consumer.h>
  33. #include <linux/phy.h>
  34. #include <linux/phylink.h>
  35. #include <net/dsa.h>
  36. #include "chip.h"
  37. #include "global1.h"
  38. #include "global2.h"
  39. #include "hwtstamp.h"
  40. #include "phy.h"
  41. #include "port.h"
  42. #include "ptp.h"
  43. #include "serdes.h"
  44. static void assert_reg_lock(struct mv88e6xxx_chip *chip)
  45. {
  46. if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
  47. dev_err(chip->dev, "Switch registers lock not held!\n");
  48. dump_stack();
  49. }
  50. }
  51. /* The switch ADDR[4:1] configuration pins define the chip SMI device address
  52. * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
  53. *
  54. * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
  55. * is the only device connected to the SMI master. In this mode it responds to
  56. * all 32 possible SMI addresses, and thus maps directly the internal devices.
  57. *
  58. * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
  59. * multiple devices to share the SMI interface. In this mode it responds to only
  60. * 2 registers, used to indirectly access the internal SMI devices.
  61. */
  62. static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
  63. int addr, int reg, u16 *val)
  64. {
  65. if (!chip->smi_ops)
  66. return -EOPNOTSUPP;
  67. return chip->smi_ops->read(chip, addr, reg, val);
  68. }
  69. static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
  70. int addr, int reg, u16 val)
  71. {
  72. if (!chip->smi_ops)
  73. return -EOPNOTSUPP;
  74. return chip->smi_ops->write(chip, addr, reg, val);
  75. }
  76. static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
  77. int addr, int reg, u16 *val)
  78. {
  79. int ret;
  80. ret = mdiobus_read_nested(chip->bus, addr, reg);
  81. if (ret < 0)
  82. return ret;
  83. *val = ret & 0xffff;
  84. return 0;
  85. }
  86. static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
  87. int addr, int reg, u16 val)
  88. {
  89. int ret;
  90. ret = mdiobus_write_nested(chip->bus, addr, reg, val);
  91. if (ret < 0)
  92. return ret;
  93. return 0;
  94. }
  95. static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
  96. .read = mv88e6xxx_smi_single_chip_read,
  97. .write = mv88e6xxx_smi_single_chip_write,
  98. };
  99. static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
  100. {
  101. int ret;
  102. int i;
  103. for (i = 0; i < 16; i++) {
  104. ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
  105. if (ret < 0)
  106. return ret;
  107. if ((ret & SMI_CMD_BUSY) == 0)
  108. return 0;
  109. }
  110. return -ETIMEDOUT;
  111. }
  112. static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
  113. int addr, int reg, u16 *val)
  114. {
  115. int ret;
  116. /* Wait for the bus to become free. */
  117. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  118. if (ret < 0)
  119. return ret;
  120. /* Transmit the read command. */
  121. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
  122. SMI_CMD_OP_22_READ | (addr << 5) | reg);
  123. if (ret < 0)
  124. return ret;
  125. /* Wait for the read command to complete. */
  126. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  127. if (ret < 0)
  128. return ret;
  129. /* Read the data. */
  130. ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
  131. if (ret < 0)
  132. return ret;
  133. *val = ret & 0xffff;
  134. return 0;
  135. }
  136. static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
  137. int addr, int reg, u16 val)
  138. {
  139. int ret;
  140. /* Wait for the bus to become free. */
  141. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  142. if (ret < 0)
  143. return ret;
  144. /* Transmit the data to write. */
  145. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
  146. if (ret < 0)
  147. return ret;
  148. /* Transmit the write command. */
  149. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
  150. SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
  151. if (ret < 0)
  152. return ret;
  153. /* Wait for the write command to complete. */
  154. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  155. if (ret < 0)
  156. return ret;
  157. return 0;
  158. }
  159. static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
  160. .read = mv88e6xxx_smi_multi_chip_read,
  161. .write = mv88e6xxx_smi_multi_chip_write,
  162. };
  163. int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
  164. {
  165. int err;
  166. assert_reg_lock(chip);
  167. err = mv88e6xxx_smi_read(chip, addr, reg, val);
  168. if (err)
  169. return err;
  170. dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
  171. addr, reg, *val);
  172. return 0;
  173. }
  174. int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
  175. {
  176. int err;
  177. assert_reg_lock(chip);
  178. err = mv88e6xxx_smi_write(chip, addr, reg, val);
  179. if (err)
  180. return err;
  181. dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
  182. addr, reg, val);
  183. return 0;
  184. }
  185. struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
  186. {
  187. struct mv88e6xxx_mdio_bus *mdio_bus;
  188. mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
  189. list);
  190. if (!mdio_bus)
  191. return NULL;
  192. return mdio_bus->bus;
  193. }
  194. static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
  195. {
  196. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  197. unsigned int n = d->hwirq;
  198. chip->g1_irq.masked |= (1 << n);
  199. }
  200. static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
  201. {
  202. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  203. unsigned int n = d->hwirq;
  204. chip->g1_irq.masked &= ~(1 << n);
  205. }
  206. static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
  207. {
  208. unsigned int nhandled = 0;
  209. unsigned int sub_irq;
  210. unsigned int n;
  211. u16 reg;
  212. int err;
  213. mutex_lock(&chip->reg_lock);
  214. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
  215. mutex_unlock(&chip->reg_lock);
  216. if (err)
  217. goto out;
  218. for (n = 0; n < chip->g1_irq.nirqs; ++n) {
  219. if (reg & (1 << n)) {
  220. sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
  221. handle_nested_irq(sub_irq);
  222. ++nhandled;
  223. }
  224. }
  225. out:
  226. return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
  227. }
  228. static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
  229. {
  230. struct mv88e6xxx_chip *chip = dev_id;
  231. return mv88e6xxx_g1_irq_thread_work(chip);
  232. }
  233. static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
  234. {
  235. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  236. mutex_lock(&chip->reg_lock);
  237. }
  238. static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
  239. {
  240. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  241. u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
  242. u16 reg;
  243. int err;
  244. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
  245. if (err)
  246. goto out;
  247. reg &= ~mask;
  248. reg |= (~chip->g1_irq.masked & mask);
  249. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
  250. if (err)
  251. goto out;
  252. out:
  253. mutex_unlock(&chip->reg_lock);
  254. }
  255. static const struct irq_chip mv88e6xxx_g1_irq_chip = {
  256. .name = "mv88e6xxx-g1",
  257. .irq_mask = mv88e6xxx_g1_irq_mask,
  258. .irq_unmask = mv88e6xxx_g1_irq_unmask,
  259. .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
  260. .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
  261. };
  262. static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
  263. unsigned int irq,
  264. irq_hw_number_t hwirq)
  265. {
  266. struct mv88e6xxx_chip *chip = d->host_data;
  267. irq_set_chip_data(irq, d->host_data);
  268. irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
  269. irq_set_noprobe(irq);
  270. return 0;
  271. }
  272. static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
  273. .map = mv88e6xxx_g1_irq_domain_map,
  274. .xlate = irq_domain_xlate_twocell,
  275. };
  276. /* To be called with reg_lock held */
  277. static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
  278. {
  279. int irq, virq;
  280. u16 mask;
  281. mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
  282. mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
  283. mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
  284. for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
  285. virq = irq_find_mapping(chip->g1_irq.domain, irq);
  286. irq_dispose_mapping(virq);
  287. }
  288. irq_domain_remove(chip->g1_irq.domain);
  289. }
  290. static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
  291. {
  292. /*
  293. * free_irq must be called without reg_lock taken because the irq
  294. * handler takes this lock, too.
  295. */
  296. free_irq(chip->irq, chip);
  297. mutex_lock(&chip->reg_lock);
  298. mv88e6xxx_g1_irq_free_common(chip);
  299. mutex_unlock(&chip->reg_lock);
  300. }
  301. static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
  302. {
  303. int err, irq, virq;
  304. u16 reg, mask;
  305. chip->g1_irq.nirqs = chip->info->g1_irqs;
  306. chip->g1_irq.domain = irq_domain_add_simple(
  307. NULL, chip->g1_irq.nirqs, 0,
  308. &mv88e6xxx_g1_irq_domain_ops, chip);
  309. if (!chip->g1_irq.domain)
  310. return -ENOMEM;
  311. for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
  312. irq_create_mapping(chip->g1_irq.domain, irq);
  313. chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
  314. chip->g1_irq.masked = ~0;
  315. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
  316. if (err)
  317. goto out_mapping;
  318. mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
  319. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
  320. if (err)
  321. goto out_disable;
  322. /* Reading the interrupt status clears (most of) them */
  323. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
  324. if (err)
  325. goto out_disable;
  326. return 0;
  327. out_disable:
  328. mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
  329. mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
  330. out_mapping:
  331. for (irq = 0; irq < 16; irq++) {
  332. virq = irq_find_mapping(chip->g1_irq.domain, irq);
  333. irq_dispose_mapping(virq);
  334. }
  335. irq_domain_remove(chip->g1_irq.domain);
  336. return err;
  337. }
  338. static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
  339. {
  340. int err;
  341. err = mv88e6xxx_g1_irq_setup_common(chip);
  342. if (err)
  343. return err;
  344. err = request_threaded_irq(chip->irq, NULL,
  345. mv88e6xxx_g1_irq_thread_fn,
  346. IRQF_ONESHOT,
  347. dev_name(chip->dev), chip);
  348. if (err)
  349. mv88e6xxx_g1_irq_free_common(chip);
  350. return err;
  351. }
  352. static void mv88e6xxx_irq_poll(struct kthread_work *work)
  353. {
  354. struct mv88e6xxx_chip *chip = container_of(work,
  355. struct mv88e6xxx_chip,
  356. irq_poll_work.work);
  357. mv88e6xxx_g1_irq_thread_work(chip);
  358. kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
  359. msecs_to_jiffies(100));
  360. }
  361. static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
  362. {
  363. int err;
  364. err = mv88e6xxx_g1_irq_setup_common(chip);
  365. if (err)
  366. return err;
  367. kthread_init_delayed_work(&chip->irq_poll_work,
  368. mv88e6xxx_irq_poll);
  369. chip->kworker = kthread_create_worker(0, dev_name(chip->dev));
  370. if (IS_ERR(chip->kworker))
  371. return PTR_ERR(chip->kworker);
  372. kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
  373. msecs_to_jiffies(100));
  374. return 0;
  375. }
  376. static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
  377. {
  378. kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
  379. kthread_destroy_worker(chip->kworker);
  380. mutex_lock(&chip->reg_lock);
  381. mv88e6xxx_g1_irq_free_common(chip);
  382. mutex_unlock(&chip->reg_lock);
  383. }
  384. int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
  385. {
  386. int i;
  387. for (i = 0; i < 16; i++) {
  388. u16 val;
  389. int err;
  390. err = mv88e6xxx_read(chip, addr, reg, &val);
  391. if (err)
  392. return err;
  393. if (!(val & mask))
  394. return 0;
  395. usleep_range(1000, 2000);
  396. }
  397. dev_err(chip->dev, "Timeout while waiting for switch\n");
  398. return -ETIMEDOUT;
  399. }
  400. /* Indirect write to single pointer-data register with an Update bit */
  401. int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
  402. {
  403. u16 val;
  404. int err;
  405. /* Wait until the previous operation is completed */
  406. err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
  407. if (err)
  408. return err;
  409. /* Set the Update bit to trigger a write operation */
  410. val = BIT(15) | update;
  411. return mv88e6xxx_write(chip, addr, reg, val);
  412. }
  413. static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
  414. int link, int speed, int duplex, int pause,
  415. phy_interface_t mode)
  416. {
  417. int err;
  418. if (!chip->info->ops->port_set_link)
  419. return 0;
  420. /* Port's MAC control must not be changed unless the link is down */
  421. err = chip->info->ops->port_set_link(chip, port, 0);
  422. if (err)
  423. return err;
  424. if (chip->info->ops->port_set_speed) {
  425. err = chip->info->ops->port_set_speed(chip, port, speed);
  426. if (err && err != -EOPNOTSUPP)
  427. goto restore_link;
  428. }
  429. if (chip->info->ops->port_set_pause) {
  430. err = chip->info->ops->port_set_pause(chip, port, pause);
  431. if (err)
  432. goto restore_link;
  433. }
  434. if (chip->info->ops->port_set_duplex) {
  435. err = chip->info->ops->port_set_duplex(chip, port, duplex);
  436. if (err && err != -EOPNOTSUPP)
  437. goto restore_link;
  438. }
  439. if (chip->info->ops->port_set_rgmii_delay) {
  440. err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
  441. if (err && err != -EOPNOTSUPP)
  442. goto restore_link;
  443. }
  444. if (chip->info->ops->port_set_cmode) {
  445. err = chip->info->ops->port_set_cmode(chip, port, mode);
  446. if (err && err != -EOPNOTSUPP)
  447. goto restore_link;
  448. }
  449. err = 0;
  450. restore_link:
  451. if (chip->info->ops->port_set_link(chip, port, link))
  452. dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
  453. return err;
  454. }
  455. /* We expect the switch to perform auto negotiation if there is a real
  456. * phy. However, in the case of a fixed link phy, we force the port
  457. * settings from the fixed link settings.
  458. */
  459. static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
  460. struct phy_device *phydev)
  461. {
  462. struct mv88e6xxx_chip *chip = ds->priv;
  463. int err;
  464. if (!phy_is_pseudo_fixed_link(phydev))
  465. return;
  466. mutex_lock(&chip->reg_lock);
  467. err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
  468. phydev->duplex, phydev->pause,
  469. phydev->interface);
  470. mutex_unlock(&chip->reg_lock);
  471. if (err && err != -EOPNOTSUPP)
  472. dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
  473. }
  474. static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
  475. unsigned long *mask,
  476. struct phylink_link_state *state)
  477. {
  478. if (!phy_interface_mode_is_8023z(state->interface)) {
  479. /* 10M and 100M are only supported in non-802.3z mode */
  480. phylink_set(mask, 10baseT_Half);
  481. phylink_set(mask, 10baseT_Full);
  482. phylink_set(mask, 100baseT_Half);
  483. phylink_set(mask, 100baseT_Full);
  484. }
  485. }
  486. static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
  487. unsigned long *mask,
  488. struct phylink_link_state *state)
  489. {
  490. /* FIXME: if the port is in 1000Base-X mode, then it only supports
  491. * 1000M FD speeds. In this case, CMODE will indicate 5.
  492. */
  493. phylink_set(mask, 1000baseT_Full);
  494. phylink_set(mask, 1000baseX_Full);
  495. mv88e6065_phylink_validate(chip, port, mask, state);
  496. }
  497. static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
  498. unsigned long *mask,
  499. struct phylink_link_state *state)
  500. {
  501. /* No ethtool bits for 200Mbps */
  502. phylink_set(mask, 1000baseT_Full);
  503. phylink_set(mask, 1000baseX_Full);
  504. mv88e6065_phylink_validate(chip, port, mask, state);
  505. }
  506. static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
  507. unsigned long *mask,
  508. struct phylink_link_state *state)
  509. {
  510. if (port >= 9)
  511. phylink_set(mask, 2500baseX_Full);
  512. /* No ethtool bits for 200Mbps */
  513. phylink_set(mask, 1000baseT_Full);
  514. phylink_set(mask, 1000baseX_Full);
  515. mv88e6065_phylink_validate(chip, port, mask, state);
  516. }
  517. static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
  518. unsigned long *mask,
  519. struct phylink_link_state *state)
  520. {
  521. if (port >= 9) {
  522. phylink_set(mask, 10000baseT_Full);
  523. phylink_set(mask, 10000baseKR_Full);
  524. }
  525. mv88e6390_phylink_validate(chip, port, mask, state);
  526. }
  527. static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
  528. unsigned long *supported,
  529. struct phylink_link_state *state)
  530. {
  531. __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
  532. struct mv88e6xxx_chip *chip = ds->priv;
  533. /* Allow all the expected bits */
  534. phylink_set(mask, Autoneg);
  535. phylink_set(mask, Pause);
  536. phylink_set_port_modes(mask);
  537. if (chip->info->ops->phylink_validate)
  538. chip->info->ops->phylink_validate(chip, port, mask, state);
  539. bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
  540. bitmap_and(state->advertising, state->advertising, mask,
  541. __ETHTOOL_LINK_MODE_MASK_NBITS);
  542. /* We can only operate at 2500BaseX or 1000BaseX. If requested
  543. * to advertise both, only report advertising at 2500BaseX.
  544. */
  545. phylink_helper_basex_speed(state);
  546. }
  547. static int mv88e6xxx_link_state(struct dsa_switch *ds, int port,
  548. struct phylink_link_state *state)
  549. {
  550. struct mv88e6xxx_chip *chip = ds->priv;
  551. int err;
  552. mutex_lock(&chip->reg_lock);
  553. if (chip->info->ops->port_link_state)
  554. err = chip->info->ops->port_link_state(chip, port, state);
  555. else
  556. err = -EOPNOTSUPP;
  557. mutex_unlock(&chip->reg_lock);
  558. return err;
  559. }
  560. static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
  561. unsigned int mode,
  562. const struct phylink_link_state *state)
  563. {
  564. struct mv88e6xxx_chip *chip = ds->priv;
  565. int speed, duplex, link, pause, err;
  566. if (mode == MLO_AN_PHY)
  567. return;
  568. if (mode == MLO_AN_FIXED) {
  569. link = LINK_FORCED_UP;
  570. speed = state->speed;
  571. duplex = state->duplex;
  572. } else {
  573. speed = SPEED_UNFORCED;
  574. duplex = DUPLEX_UNFORCED;
  575. link = LINK_UNFORCED;
  576. }
  577. pause = !!phylink_test(state->advertising, Pause);
  578. mutex_lock(&chip->reg_lock);
  579. err = mv88e6xxx_port_setup_mac(chip, port, link, speed, duplex, pause,
  580. state->interface);
  581. mutex_unlock(&chip->reg_lock);
  582. if (err && err != -EOPNOTSUPP)
  583. dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
  584. }
  585. static void mv88e6xxx_mac_link_force(struct dsa_switch *ds, int port, int link)
  586. {
  587. struct mv88e6xxx_chip *chip = ds->priv;
  588. int err;
  589. mutex_lock(&chip->reg_lock);
  590. err = chip->info->ops->port_set_link(chip, port, link);
  591. mutex_unlock(&chip->reg_lock);
  592. if (err)
  593. dev_err(chip->dev, "p%d: failed to force MAC link\n", port);
  594. }
  595. static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
  596. unsigned int mode,
  597. phy_interface_t interface)
  598. {
  599. if (mode == MLO_AN_FIXED)
  600. mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_DOWN);
  601. }
  602. static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
  603. unsigned int mode, phy_interface_t interface,
  604. struct phy_device *phydev)
  605. {
  606. if (mode == MLO_AN_FIXED)
  607. mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_UP);
  608. }
  609. static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
  610. {
  611. if (!chip->info->ops->stats_snapshot)
  612. return -EOPNOTSUPP;
  613. return chip->info->ops->stats_snapshot(chip, port);
  614. }
  615. static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
  616. { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
  617. { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
  618. { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
  619. { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
  620. { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
  621. { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
  622. { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
  623. { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
  624. { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
  625. { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
  626. { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
  627. { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
  628. { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
  629. { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
  630. { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
  631. { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
  632. { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
  633. { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
  634. { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
  635. { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
  636. { "single", 4, 0x14, STATS_TYPE_BANK0, },
  637. { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
  638. { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
  639. { "late", 4, 0x1f, STATS_TYPE_BANK0, },
  640. { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
  641. { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
  642. { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
  643. { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
  644. { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
  645. { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
  646. { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
  647. { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
  648. { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
  649. { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
  650. { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
  651. { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
  652. { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
  653. { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
  654. { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
  655. { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
  656. { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
  657. { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
  658. { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
  659. { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
  660. { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
  661. { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
  662. { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
  663. { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
  664. { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
  665. { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
  666. { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
  667. { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
  668. { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
  669. { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
  670. { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
  671. { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
  672. { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
  673. { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
  674. { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
  675. };
  676. static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
  677. struct mv88e6xxx_hw_stat *s,
  678. int port, u16 bank1_select,
  679. u16 histogram)
  680. {
  681. u32 low;
  682. u32 high = 0;
  683. u16 reg = 0;
  684. int err;
  685. u64 value;
  686. switch (s->type) {
  687. case STATS_TYPE_PORT:
  688. err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
  689. if (err)
  690. return U64_MAX;
  691. low = reg;
  692. if (s->size == 4) {
  693. err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
  694. if (err)
  695. return U64_MAX;
  696. high = reg;
  697. }
  698. break;
  699. case STATS_TYPE_BANK1:
  700. reg = bank1_select;
  701. /* fall through */
  702. case STATS_TYPE_BANK0:
  703. reg |= s->reg | histogram;
  704. mv88e6xxx_g1_stats_read(chip, reg, &low);
  705. if (s->size == 8)
  706. mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
  707. break;
  708. default:
  709. return U64_MAX;
  710. }
  711. value = (((u64)high) << 16) | low;
  712. return value;
  713. }
  714. static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
  715. uint8_t *data, int types)
  716. {
  717. struct mv88e6xxx_hw_stat *stat;
  718. int i, j;
  719. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  720. stat = &mv88e6xxx_hw_stats[i];
  721. if (stat->type & types) {
  722. memcpy(data + j * ETH_GSTRING_LEN, stat->string,
  723. ETH_GSTRING_LEN);
  724. j++;
  725. }
  726. }
  727. return j;
  728. }
  729. static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
  730. uint8_t *data)
  731. {
  732. return mv88e6xxx_stats_get_strings(chip, data,
  733. STATS_TYPE_BANK0 | STATS_TYPE_PORT);
  734. }
  735. static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
  736. uint8_t *data)
  737. {
  738. return mv88e6xxx_stats_get_strings(chip, data,
  739. STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
  740. }
  741. static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
  742. "atu_member_violation",
  743. "atu_miss_violation",
  744. "atu_full_violation",
  745. "vtu_member_violation",
  746. "vtu_miss_violation",
  747. };
  748. static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
  749. {
  750. unsigned int i;
  751. for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
  752. strlcpy(data + i * ETH_GSTRING_LEN,
  753. mv88e6xxx_atu_vtu_stats_strings[i],
  754. ETH_GSTRING_LEN);
  755. }
  756. static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
  757. u32 stringset, uint8_t *data)
  758. {
  759. struct mv88e6xxx_chip *chip = ds->priv;
  760. int count = 0;
  761. if (stringset != ETH_SS_STATS)
  762. return;
  763. mutex_lock(&chip->reg_lock);
  764. if (chip->info->ops->stats_get_strings)
  765. count = chip->info->ops->stats_get_strings(chip, data);
  766. if (chip->info->ops->serdes_get_strings) {
  767. data += count * ETH_GSTRING_LEN;
  768. count = chip->info->ops->serdes_get_strings(chip, port, data);
  769. }
  770. data += count * ETH_GSTRING_LEN;
  771. mv88e6xxx_atu_vtu_get_strings(data);
  772. mutex_unlock(&chip->reg_lock);
  773. }
  774. static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
  775. int types)
  776. {
  777. struct mv88e6xxx_hw_stat *stat;
  778. int i, j;
  779. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  780. stat = &mv88e6xxx_hw_stats[i];
  781. if (stat->type & types)
  782. j++;
  783. }
  784. return j;
  785. }
  786. static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
  787. {
  788. return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
  789. STATS_TYPE_PORT);
  790. }
  791. static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
  792. {
  793. return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
  794. STATS_TYPE_BANK1);
  795. }
  796. static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
  797. {
  798. struct mv88e6xxx_chip *chip = ds->priv;
  799. int serdes_count = 0;
  800. int count = 0;
  801. if (sset != ETH_SS_STATS)
  802. return 0;
  803. mutex_lock(&chip->reg_lock);
  804. if (chip->info->ops->stats_get_sset_count)
  805. count = chip->info->ops->stats_get_sset_count(chip);
  806. if (count < 0)
  807. goto out;
  808. if (chip->info->ops->serdes_get_sset_count)
  809. serdes_count = chip->info->ops->serdes_get_sset_count(chip,
  810. port);
  811. if (serdes_count < 0) {
  812. count = serdes_count;
  813. goto out;
  814. }
  815. count += serdes_count;
  816. count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);
  817. out:
  818. mutex_unlock(&chip->reg_lock);
  819. return count;
  820. }
  821. static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  822. uint64_t *data, int types,
  823. u16 bank1_select, u16 histogram)
  824. {
  825. struct mv88e6xxx_hw_stat *stat;
  826. int i, j;
  827. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  828. stat = &mv88e6xxx_hw_stats[i];
  829. if (stat->type & types) {
  830. mutex_lock(&chip->reg_lock);
  831. data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
  832. bank1_select,
  833. histogram);
  834. mutex_unlock(&chip->reg_lock);
  835. j++;
  836. }
  837. }
  838. return j;
  839. }
  840. static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  841. uint64_t *data)
  842. {
  843. return mv88e6xxx_stats_get_stats(chip, port, data,
  844. STATS_TYPE_BANK0 | STATS_TYPE_PORT,
  845. 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
  846. }
  847. static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  848. uint64_t *data)
  849. {
  850. return mv88e6xxx_stats_get_stats(chip, port, data,
  851. STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
  852. MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
  853. MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
  854. }
  855. static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  856. uint64_t *data)
  857. {
  858. return mv88e6xxx_stats_get_stats(chip, port, data,
  859. STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
  860. MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
  861. 0);
  862. }
  863. static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
  864. uint64_t *data)
  865. {
  866. *data++ = chip->ports[port].atu_member_violation;
  867. *data++ = chip->ports[port].atu_miss_violation;
  868. *data++ = chip->ports[port].atu_full_violation;
  869. *data++ = chip->ports[port].vtu_member_violation;
  870. *data++ = chip->ports[port].vtu_miss_violation;
  871. }
  872. static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
  873. uint64_t *data)
  874. {
  875. int count = 0;
  876. if (chip->info->ops->stats_get_stats)
  877. count = chip->info->ops->stats_get_stats(chip, port, data);
  878. mutex_lock(&chip->reg_lock);
  879. if (chip->info->ops->serdes_get_stats) {
  880. data += count;
  881. count = chip->info->ops->serdes_get_stats(chip, port, data);
  882. }
  883. data += count;
  884. mv88e6xxx_atu_vtu_get_stats(chip, port, data);
  885. mutex_unlock(&chip->reg_lock);
  886. }
  887. static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
  888. uint64_t *data)
  889. {
  890. struct mv88e6xxx_chip *chip = ds->priv;
  891. int ret;
  892. mutex_lock(&chip->reg_lock);
  893. ret = mv88e6xxx_stats_snapshot(chip, port);
  894. mutex_unlock(&chip->reg_lock);
  895. if (ret < 0)
  896. return;
  897. mv88e6xxx_get_stats(chip, port, data);
  898. }
  899. static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
  900. {
  901. return 32 * sizeof(u16);
  902. }
  903. static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
  904. struct ethtool_regs *regs, void *_p)
  905. {
  906. struct mv88e6xxx_chip *chip = ds->priv;
  907. int err;
  908. u16 reg;
  909. u16 *p = _p;
  910. int i;
  911. regs->version = 0;
  912. memset(p, 0xff, 32 * sizeof(u16));
  913. mutex_lock(&chip->reg_lock);
  914. for (i = 0; i < 32; i++) {
  915. err = mv88e6xxx_port_read(chip, port, i, &reg);
  916. if (!err)
  917. p[i] = reg;
  918. }
  919. mutex_unlock(&chip->reg_lock);
  920. }
  921. static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
  922. struct ethtool_eee *e)
  923. {
  924. /* Nothing to do on the port's MAC */
  925. return 0;
  926. }
  927. static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
  928. struct ethtool_eee *e)
  929. {
  930. /* Nothing to do on the port's MAC */
  931. return 0;
  932. }
  933. static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
  934. {
  935. struct dsa_switch *ds = NULL;
  936. struct net_device *br;
  937. u16 pvlan;
  938. int i;
  939. if (dev < DSA_MAX_SWITCHES)
  940. ds = chip->ds->dst->ds[dev];
  941. /* Prevent frames from unknown switch or port */
  942. if (!ds || port >= ds->num_ports)
  943. return 0;
  944. /* Frames from DSA links and CPU ports can egress any local port */
  945. if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
  946. return mv88e6xxx_port_mask(chip);
  947. br = ds->ports[port].bridge_dev;
  948. pvlan = 0;
  949. /* Frames from user ports can egress any local DSA links and CPU ports,
  950. * as well as any local member of their bridge group.
  951. */
  952. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
  953. if (dsa_is_cpu_port(chip->ds, i) ||
  954. dsa_is_dsa_port(chip->ds, i) ||
  955. (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
  956. pvlan |= BIT(i);
  957. return pvlan;
  958. }
  959. static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
  960. {
  961. u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
  962. /* prevent frames from going back out of the port they came in on */
  963. output_ports &= ~BIT(port);
  964. return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
  965. }
  966. static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
  967. u8 state)
  968. {
  969. struct mv88e6xxx_chip *chip = ds->priv;
  970. int err;
  971. mutex_lock(&chip->reg_lock);
  972. err = mv88e6xxx_port_set_state(chip, port, state);
  973. mutex_unlock(&chip->reg_lock);
  974. if (err)
  975. dev_err(ds->dev, "p%d: failed to update state\n", port);
  976. }
  977. static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
  978. {
  979. int err;
  980. if (chip->info->ops->ieee_pri_map) {
  981. err = chip->info->ops->ieee_pri_map(chip);
  982. if (err)
  983. return err;
  984. }
  985. if (chip->info->ops->ip_pri_map) {
  986. err = chip->info->ops->ip_pri_map(chip);
  987. if (err)
  988. return err;
  989. }
  990. return 0;
  991. }
  992. static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
  993. {
  994. int target, port;
  995. int err;
  996. if (!chip->info->global2_addr)
  997. return 0;
  998. /* Initialize the routing port to the 32 possible target devices */
  999. for (target = 0; target < 32; target++) {
  1000. port = 0x1f;
  1001. if (target < DSA_MAX_SWITCHES)
  1002. if (chip->ds->rtable[target] != DSA_RTABLE_NONE)
  1003. port = chip->ds->rtable[target];
  1004. err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
  1005. if (err)
  1006. return err;
  1007. }
  1008. if (chip->info->ops->set_cascade_port) {
  1009. port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
  1010. err = chip->info->ops->set_cascade_port(chip, port);
  1011. if (err)
  1012. return err;
  1013. }
  1014. err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
  1015. if (err)
  1016. return err;
  1017. return 0;
  1018. }
  1019. static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
  1020. {
  1021. /* Clear all trunk masks and mapping */
  1022. if (chip->info->global2_addr)
  1023. return mv88e6xxx_g2_trunk_clear(chip);
  1024. return 0;
  1025. }
  1026. static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
  1027. {
  1028. if (chip->info->ops->rmu_disable)
  1029. return chip->info->ops->rmu_disable(chip);
  1030. return 0;
  1031. }
  1032. static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
  1033. {
  1034. if (chip->info->ops->pot_clear)
  1035. return chip->info->ops->pot_clear(chip);
  1036. return 0;
  1037. }
  1038. static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
  1039. {
  1040. if (chip->info->ops->mgmt_rsvd2cpu)
  1041. return chip->info->ops->mgmt_rsvd2cpu(chip);
  1042. return 0;
  1043. }
  1044. static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
  1045. {
  1046. int err;
  1047. err = mv88e6xxx_g1_atu_flush(chip, 0, true);
  1048. if (err)
  1049. return err;
  1050. err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
  1051. if (err)
  1052. return err;
  1053. return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
  1054. }
  1055. static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
  1056. {
  1057. int port;
  1058. int err;
  1059. if (!chip->info->ops->irl_init_all)
  1060. return 0;
  1061. for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
  1062. /* Disable ingress rate limiting by resetting all per port
  1063. * ingress rate limit resources to their initial state.
  1064. */
  1065. err = chip->info->ops->irl_init_all(chip, port);
  1066. if (err)
  1067. return err;
  1068. }
  1069. return 0;
  1070. }
  1071. static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
  1072. {
  1073. if (chip->info->ops->set_switch_mac) {
  1074. u8 addr[ETH_ALEN];
  1075. eth_random_addr(addr);
  1076. return chip->info->ops->set_switch_mac(chip, addr);
  1077. }
  1078. return 0;
  1079. }
  1080. static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
  1081. {
  1082. u16 pvlan = 0;
  1083. if (!mv88e6xxx_has_pvt(chip))
  1084. return -EOPNOTSUPP;
  1085. /* Skip the local source device, which uses in-chip port VLAN */
  1086. if (dev != chip->ds->index)
  1087. pvlan = mv88e6xxx_port_vlan(chip, dev, port);
  1088. return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
  1089. }
  1090. static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
  1091. {
  1092. int dev, port;
  1093. int err;
  1094. if (!mv88e6xxx_has_pvt(chip))
  1095. return 0;
  1096. /* Clear 5 Bit Port for usage with Marvell Link Street devices:
  1097. * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
  1098. */
  1099. err = mv88e6xxx_g2_misc_4_bit_port(chip);
  1100. if (err)
  1101. return err;
  1102. for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
  1103. for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
  1104. err = mv88e6xxx_pvt_map(chip, dev, port);
  1105. if (err)
  1106. return err;
  1107. }
  1108. }
  1109. return 0;
  1110. }
  1111. static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
  1112. {
  1113. struct mv88e6xxx_chip *chip = ds->priv;
  1114. int err;
  1115. mutex_lock(&chip->reg_lock);
  1116. err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
  1117. mutex_unlock(&chip->reg_lock);
  1118. if (err)
  1119. dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
  1120. }
  1121. static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
  1122. {
  1123. if (!chip->info->max_vid)
  1124. return 0;
  1125. return mv88e6xxx_g1_vtu_flush(chip);
  1126. }
  1127. static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
  1128. struct mv88e6xxx_vtu_entry *entry)
  1129. {
  1130. if (!chip->info->ops->vtu_getnext)
  1131. return -EOPNOTSUPP;
  1132. return chip->info->ops->vtu_getnext(chip, entry);
  1133. }
  1134. static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
  1135. struct mv88e6xxx_vtu_entry *entry)
  1136. {
  1137. if (!chip->info->ops->vtu_loadpurge)
  1138. return -EOPNOTSUPP;
  1139. return chip->info->ops->vtu_loadpurge(chip, entry);
  1140. }
  1141. static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
  1142. {
  1143. DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
  1144. struct mv88e6xxx_vtu_entry vlan = {
  1145. .vid = chip->info->max_vid,
  1146. };
  1147. int i, err;
  1148. bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
  1149. /* Set every FID bit used by the (un)bridged ports */
  1150. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1151. err = mv88e6xxx_port_get_fid(chip, i, fid);
  1152. if (err)
  1153. return err;
  1154. set_bit(*fid, fid_bitmap);
  1155. }
  1156. /* Set every FID bit used by the VLAN entries */
  1157. do {
  1158. err = mv88e6xxx_vtu_getnext(chip, &vlan);
  1159. if (err)
  1160. return err;
  1161. if (!vlan.valid)
  1162. break;
  1163. set_bit(vlan.fid, fid_bitmap);
  1164. } while (vlan.vid < chip->info->max_vid);
  1165. /* The reset value 0x000 is used to indicate that multiple address
  1166. * databases are not needed. Return the next positive available.
  1167. */
  1168. *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
  1169. if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
  1170. return -ENOSPC;
  1171. /* Clear the database */
  1172. return mv88e6xxx_g1_atu_flush(chip, *fid, true);
  1173. }
  1174. static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
  1175. struct mv88e6xxx_vtu_entry *entry, bool new)
  1176. {
  1177. int err;
  1178. if (!vid)
  1179. return -EINVAL;
  1180. entry->vid = vid - 1;
  1181. entry->valid = false;
  1182. err = mv88e6xxx_vtu_getnext(chip, entry);
  1183. if (err)
  1184. return err;
  1185. if (entry->vid == vid && entry->valid)
  1186. return 0;
  1187. if (new) {
  1188. int i;
  1189. /* Initialize a fresh VLAN entry */
  1190. memset(entry, 0, sizeof(*entry));
  1191. entry->valid = true;
  1192. entry->vid = vid;
  1193. /* Exclude all ports */
  1194. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
  1195. entry->member[i] =
  1196. MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
  1197. return mv88e6xxx_atu_new(chip, &entry->fid);
  1198. }
  1199. /* switchdev expects -EOPNOTSUPP to honor software VLANs */
  1200. return -EOPNOTSUPP;
  1201. }
  1202. static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
  1203. u16 vid_begin, u16 vid_end)
  1204. {
  1205. struct mv88e6xxx_chip *chip = ds->priv;
  1206. struct mv88e6xxx_vtu_entry vlan = {
  1207. .vid = vid_begin - 1,
  1208. };
  1209. int i, err;
  1210. /* DSA and CPU ports have to be members of multiple vlans */
  1211. if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
  1212. return 0;
  1213. if (!vid_begin)
  1214. return -EOPNOTSUPP;
  1215. mutex_lock(&chip->reg_lock);
  1216. do {
  1217. err = mv88e6xxx_vtu_getnext(chip, &vlan);
  1218. if (err)
  1219. goto unlock;
  1220. if (!vlan.valid)
  1221. break;
  1222. if (vlan.vid > vid_end)
  1223. break;
  1224. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1225. if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
  1226. continue;
  1227. if (!ds->ports[i].slave)
  1228. continue;
  1229. if (vlan.member[i] ==
  1230. MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  1231. continue;
  1232. if (dsa_to_port(ds, i)->bridge_dev ==
  1233. ds->ports[port].bridge_dev)
  1234. break; /* same bridge, check next VLAN */
  1235. if (!dsa_to_port(ds, i)->bridge_dev)
  1236. continue;
  1237. dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
  1238. port, vlan.vid, i,
  1239. netdev_name(dsa_to_port(ds, i)->bridge_dev));
  1240. err = -EOPNOTSUPP;
  1241. goto unlock;
  1242. }
  1243. } while (vlan.vid < vid_end);
  1244. unlock:
  1245. mutex_unlock(&chip->reg_lock);
  1246. return err;
  1247. }
  1248. static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
  1249. bool vlan_filtering)
  1250. {
  1251. struct mv88e6xxx_chip *chip = ds->priv;
  1252. u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
  1253. MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
  1254. int err;
  1255. if (!chip->info->max_vid)
  1256. return -EOPNOTSUPP;
  1257. mutex_lock(&chip->reg_lock);
  1258. err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
  1259. mutex_unlock(&chip->reg_lock);
  1260. return err;
  1261. }
  1262. static int
  1263. mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
  1264. const struct switchdev_obj_port_vlan *vlan)
  1265. {
  1266. struct mv88e6xxx_chip *chip = ds->priv;
  1267. int err;
  1268. if (!chip->info->max_vid)
  1269. return -EOPNOTSUPP;
  1270. /* If the requested port doesn't belong to the same bridge as the VLAN
  1271. * members, do not support it (yet) and fallback to software VLAN.
  1272. */
  1273. err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
  1274. vlan->vid_end);
  1275. if (err)
  1276. return err;
  1277. /* We don't need any dynamic resource from the kernel (yet),
  1278. * so skip the prepare phase.
  1279. */
  1280. return 0;
  1281. }
  1282. static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
  1283. const unsigned char *addr, u16 vid,
  1284. u8 state)
  1285. {
  1286. struct mv88e6xxx_vtu_entry vlan;
  1287. struct mv88e6xxx_atu_entry entry;
  1288. int err;
  1289. /* Null VLAN ID corresponds to the port private database */
  1290. if (vid == 0)
  1291. err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
  1292. else
  1293. err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
  1294. if (err)
  1295. return err;
  1296. entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
  1297. ether_addr_copy(entry.mac, addr);
  1298. eth_addr_dec(entry.mac);
  1299. err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
  1300. if (err)
  1301. return err;
  1302. /* Initialize a fresh ATU entry if it isn't found */
  1303. if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
  1304. !ether_addr_equal(entry.mac, addr)) {
  1305. memset(&entry, 0, sizeof(entry));
  1306. ether_addr_copy(entry.mac, addr);
  1307. }
  1308. /* Purge the ATU entry only if no port is using it anymore */
  1309. if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
  1310. entry.portvec &= ~BIT(port);
  1311. if (!entry.portvec)
  1312. entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
  1313. } else {
  1314. entry.portvec |= BIT(port);
  1315. entry.state = state;
  1316. }
  1317. return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
  1318. }
  1319. static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
  1320. u16 vid)
  1321. {
  1322. const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  1323. u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
  1324. return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
  1325. }
  1326. static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
  1327. {
  1328. int port;
  1329. int err;
  1330. for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
  1331. err = mv88e6xxx_port_add_broadcast(chip, port, vid);
  1332. if (err)
  1333. return err;
  1334. }
  1335. return 0;
  1336. }
  1337. static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
  1338. u16 vid, u8 member)
  1339. {
  1340. struct mv88e6xxx_vtu_entry vlan;
  1341. int err;
  1342. err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
  1343. if (err)
  1344. return err;
  1345. vlan.member[port] = member;
  1346. err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
  1347. if (err)
  1348. return err;
  1349. return mv88e6xxx_broadcast_setup(chip, vid);
  1350. }
  1351. static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
  1352. const struct switchdev_obj_port_vlan *vlan)
  1353. {
  1354. struct mv88e6xxx_chip *chip = ds->priv;
  1355. bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
  1356. bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
  1357. u8 member;
  1358. u16 vid;
  1359. if (!chip->info->max_vid)
  1360. return;
  1361. if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
  1362. member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
  1363. else if (untagged)
  1364. member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
  1365. else
  1366. member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
  1367. mutex_lock(&chip->reg_lock);
  1368. for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
  1369. if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
  1370. dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
  1371. vid, untagged ? 'u' : 't');
  1372. if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
  1373. dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
  1374. vlan->vid_end);
  1375. mutex_unlock(&chip->reg_lock);
  1376. }
  1377. static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
  1378. int port, u16 vid)
  1379. {
  1380. struct mv88e6xxx_vtu_entry vlan;
  1381. int i, err;
  1382. err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
  1383. if (err)
  1384. return err;
  1385. /* Tell switchdev if this VLAN is handled in software */
  1386. if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  1387. return -EOPNOTSUPP;
  1388. vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
  1389. /* keep the VLAN unless all ports are excluded */
  1390. vlan.valid = false;
  1391. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1392. if (vlan.member[i] !=
  1393. MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
  1394. vlan.valid = true;
  1395. break;
  1396. }
  1397. }
  1398. err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
  1399. if (err)
  1400. return err;
  1401. return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
  1402. }
  1403. static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
  1404. const struct switchdev_obj_port_vlan *vlan)
  1405. {
  1406. struct mv88e6xxx_chip *chip = ds->priv;
  1407. u16 pvid, vid;
  1408. int err = 0;
  1409. if (!chip->info->max_vid)
  1410. return -EOPNOTSUPP;
  1411. mutex_lock(&chip->reg_lock);
  1412. err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
  1413. if (err)
  1414. goto unlock;
  1415. for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
  1416. err = _mv88e6xxx_port_vlan_del(chip, port, vid);
  1417. if (err)
  1418. goto unlock;
  1419. if (vid == pvid) {
  1420. err = mv88e6xxx_port_set_pvid(chip, port, 0);
  1421. if (err)
  1422. goto unlock;
  1423. }
  1424. }
  1425. unlock:
  1426. mutex_unlock(&chip->reg_lock);
  1427. return err;
  1428. }
  1429. static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
  1430. const unsigned char *addr, u16 vid)
  1431. {
  1432. struct mv88e6xxx_chip *chip = ds->priv;
  1433. int err;
  1434. mutex_lock(&chip->reg_lock);
  1435. err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
  1436. MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
  1437. mutex_unlock(&chip->reg_lock);
  1438. return err;
  1439. }
  1440. static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
  1441. const unsigned char *addr, u16 vid)
  1442. {
  1443. struct mv88e6xxx_chip *chip = ds->priv;
  1444. int err;
  1445. mutex_lock(&chip->reg_lock);
  1446. err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
  1447. MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
  1448. mutex_unlock(&chip->reg_lock);
  1449. return err;
  1450. }
  1451. static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
  1452. u16 fid, u16 vid, int port,
  1453. dsa_fdb_dump_cb_t *cb, void *data)
  1454. {
  1455. struct mv88e6xxx_atu_entry addr;
  1456. bool is_static;
  1457. int err;
  1458. addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
  1459. eth_broadcast_addr(addr.mac);
  1460. do {
  1461. mutex_lock(&chip->reg_lock);
  1462. err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
  1463. mutex_unlock(&chip->reg_lock);
  1464. if (err)
  1465. return err;
  1466. if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
  1467. break;
  1468. if (addr.trunk || (addr.portvec & BIT(port)) == 0)
  1469. continue;
  1470. if (!is_unicast_ether_addr(addr.mac))
  1471. continue;
  1472. is_static = (addr.state ==
  1473. MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
  1474. err = cb(addr.mac, vid, is_static, data);
  1475. if (err)
  1476. return err;
  1477. } while (!is_broadcast_ether_addr(addr.mac));
  1478. return err;
  1479. }
  1480. static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
  1481. dsa_fdb_dump_cb_t *cb, void *data)
  1482. {
  1483. struct mv88e6xxx_vtu_entry vlan = {
  1484. .vid = chip->info->max_vid,
  1485. };
  1486. u16 fid;
  1487. int err;
  1488. /* Dump port's default Filtering Information Database (VLAN ID 0) */
  1489. mutex_lock(&chip->reg_lock);
  1490. err = mv88e6xxx_port_get_fid(chip, port, &fid);
  1491. mutex_unlock(&chip->reg_lock);
  1492. if (err)
  1493. return err;
  1494. err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
  1495. if (err)
  1496. return err;
  1497. /* Dump VLANs' Filtering Information Databases */
  1498. do {
  1499. mutex_lock(&chip->reg_lock);
  1500. err = mv88e6xxx_vtu_getnext(chip, &vlan);
  1501. mutex_unlock(&chip->reg_lock);
  1502. if (err)
  1503. return err;
  1504. if (!vlan.valid)
  1505. break;
  1506. err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
  1507. cb, data);
  1508. if (err)
  1509. return err;
  1510. } while (vlan.vid < chip->info->max_vid);
  1511. return err;
  1512. }
  1513. static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
  1514. dsa_fdb_dump_cb_t *cb, void *data)
  1515. {
  1516. struct mv88e6xxx_chip *chip = ds->priv;
  1517. return mv88e6xxx_port_db_dump(chip, port, cb, data);
  1518. }
  1519. static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
  1520. struct net_device *br)
  1521. {
  1522. struct dsa_switch *ds;
  1523. int port;
  1524. int dev;
  1525. int err;
  1526. /* Remap the Port VLAN of each local bridge group member */
  1527. for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
  1528. if (chip->ds->ports[port].bridge_dev == br) {
  1529. err = mv88e6xxx_port_vlan_map(chip, port);
  1530. if (err)
  1531. return err;
  1532. }
  1533. }
  1534. if (!mv88e6xxx_has_pvt(chip))
  1535. return 0;
  1536. /* Remap the Port VLAN of each cross-chip bridge group member */
  1537. for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
  1538. ds = chip->ds->dst->ds[dev];
  1539. if (!ds)
  1540. break;
  1541. for (port = 0; port < ds->num_ports; ++port) {
  1542. if (ds->ports[port].bridge_dev == br) {
  1543. err = mv88e6xxx_pvt_map(chip, dev, port);
  1544. if (err)
  1545. return err;
  1546. }
  1547. }
  1548. }
  1549. return 0;
  1550. }
  1551. static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
  1552. struct net_device *br)
  1553. {
  1554. struct mv88e6xxx_chip *chip = ds->priv;
  1555. int err;
  1556. mutex_lock(&chip->reg_lock);
  1557. err = mv88e6xxx_bridge_map(chip, br);
  1558. mutex_unlock(&chip->reg_lock);
  1559. return err;
  1560. }
  1561. static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
  1562. struct net_device *br)
  1563. {
  1564. struct mv88e6xxx_chip *chip = ds->priv;
  1565. mutex_lock(&chip->reg_lock);
  1566. if (mv88e6xxx_bridge_map(chip, br) ||
  1567. mv88e6xxx_port_vlan_map(chip, port))
  1568. dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
  1569. mutex_unlock(&chip->reg_lock);
  1570. }
  1571. static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
  1572. int port, struct net_device *br)
  1573. {
  1574. struct mv88e6xxx_chip *chip = ds->priv;
  1575. int err;
  1576. if (!mv88e6xxx_has_pvt(chip))
  1577. return 0;
  1578. mutex_lock(&chip->reg_lock);
  1579. err = mv88e6xxx_pvt_map(chip, dev, port);
  1580. mutex_unlock(&chip->reg_lock);
  1581. return err;
  1582. }
  1583. static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
  1584. int port, struct net_device *br)
  1585. {
  1586. struct mv88e6xxx_chip *chip = ds->priv;
  1587. if (!mv88e6xxx_has_pvt(chip))
  1588. return;
  1589. mutex_lock(&chip->reg_lock);
  1590. if (mv88e6xxx_pvt_map(chip, dev, port))
  1591. dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
  1592. mutex_unlock(&chip->reg_lock);
  1593. }
  1594. static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
  1595. {
  1596. if (chip->info->ops->reset)
  1597. return chip->info->ops->reset(chip);
  1598. return 0;
  1599. }
  1600. static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
  1601. {
  1602. struct gpio_desc *gpiod = chip->reset;
  1603. /* If there is a GPIO connected to the reset pin, toggle it */
  1604. if (gpiod) {
  1605. gpiod_set_value_cansleep(gpiod, 1);
  1606. usleep_range(10000, 20000);
  1607. gpiod_set_value_cansleep(gpiod, 0);
  1608. usleep_range(10000, 20000);
  1609. }
  1610. }
  1611. static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
  1612. {
  1613. int i, err;
  1614. /* Set all ports to the Disabled state */
  1615. for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
  1616. err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
  1617. if (err)
  1618. return err;
  1619. }
  1620. /* Wait for transmit queues to drain,
  1621. * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
  1622. */
  1623. usleep_range(2000, 4000);
  1624. return 0;
  1625. }
  1626. static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
  1627. {
  1628. int err;
  1629. err = mv88e6xxx_disable_ports(chip);
  1630. if (err)
  1631. return err;
  1632. mv88e6xxx_hardware_reset(chip);
  1633. return mv88e6xxx_software_reset(chip);
  1634. }
  1635. static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
  1636. enum mv88e6xxx_frame_mode frame,
  1637. enum mv88e6xxx_egress_mode egress, u16 etype)
  1638. {
  1639. int err;
  1640. if (!chip->info->ops->port_set_frame_mode)
  1641. return -EOPNOTSUPP;
  1642. err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
  1643. if (err)
  1644. return err;
  1645. err = chip->info->ops->port_set_frame_mode(chip, port, frame);
  1646. if (err)
  1647. return err;
  1648. if (chip->info->ops->port_set_ether_type)
  1649. return chip->info->ops->port_set_ether_type(chip, port, etype);
  1650. return 0;
  1651. }
  1652. static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
  1653. {
  1654. return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
  1655. MV88E6XXX_EGRESS_MODE_UNMODIFIED,
  1656. MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
  1657. }
  1658. static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
  1659. {
  1660. return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
  1661. MV88E6XXX_EGRESS_MODE_UNMODIFIED,
  1662. MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
  1663. }
  1664. static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
  1665. {
  1666. return mv88e6xxx_set_port_mode(chip, port,
  1667. MV88E6XXX_FRAME_MODE_ETHERTYPE,
  1668. MV88E6XXX_EGRESS_MODE_ETHERTYPE,
  1669. ETH_P_EDSA);
  1670. }
  1671. static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
  1672. {
  1673. if (dsa_is_dsa_port(chip->ds, port))
  1674. return mv88e6xxx_set_port_mode_dsa(chip, port);
  1675. if (dsa_is_user_port(chip->ds, port))
  1676. return mv88e6xxx_set_port_mode_normal(chip, port);
  1677. /* Setup CPU port mode depending on its supported tag format */
  1678. if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
  1679. return mv88e6xxx_set_port_mode_dsa(chip, port);
  1680. if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
  1681. return mv88e6xxx_set_port_mode_edsa(chip, port);
  1682. return -EINVAL;
  1683. }
  1684. static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
  1685. {
  1686. bool message = dsa_is_dsa_port(chip->ds, port);
  1687. return mv88e6xxx_port_set_message_port(chip, port, message);
  1688. }
  1689. static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
  1690. {
  1691. struct dsa_switch *ds = chip->ds;
  1692. bool flood;
  1693. /* Upstream ports flood frames with unknown unicast or multicast DA */
  1694. flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
  1695. if (chip->info->ops->port_set_egress_floods)
  1696. return chip->info->ops->port_set_egress_floods(chip, port,
  1697. flood, flood);
  1698. return 0;
  1699. }
  1700. static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
  1701. bool on)
  1702. {
  1703. if (chip->info->ops->serdes_power)
  1704. return chip->info->ops->serdes_power(chip, port, on);
  1705. return 0;
  1706. }
  1707. static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
  1708. {
  1709. struct dsa_switch *ds = chip->ds;
  1710. int upstream_port;
  1711. int err;
  1712. upstream_port = dsa_upstream_port(ds, port);
  1713. if (chip->info->ops->port_set_upstream_port) {
  1714. err = chip->info->ops->port_set_upstream_port(chip, port,
  1715. upstream_port);
  1716. if (err)
  1717. return err;
  1718. }
  1719. if (port == upstream_port) {
  1720. if (chip->info->ops->set_cpu_port) {
  1721. err = chip->info->ops->set_cpu_port(chip,
  1722. upstream_port);
  1723. if (err)
  1724. return err;
  1725. }
  1726. if (chip->info->ops->set_egress_port) {
  1727. err = chip->info->ops->set_egress_port(chip,
  1728. upstream_port);
  1729. if (err)
  1730. return err;
  1731. }
  1732. }
  1733. return 0;
  1734. }
  1735. static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
  1736. {
  1737. struct dsa_switch *ds = chip->ds;
  1738. int err;
  1739. u16 reg;
  1740. chip->ports[port].chip = chip;
  1741. chip->ports[port].port = port;
  1742. /* MAC Forcing register: don't force link, speed, duplex or flow control
  1743. * state to any particular values on physical ports, but force the CPU
  1744. * port and all DSA ports to their maximum bandwidth and full duplex.
  1745. */
  1746. if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
  1747. err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
  1748. SPEED_MAX, DUPLEX_FULL,
  1749. PAUSE_OFF,
  1750. PHY_INTERFACE_MODE_NA);
  1751. else
  1752. err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
  1753. SPEED_UNFORCED, DUPLEX_UNFORCED,
  1754. PAUSE_ON,
  1755. PHY_INTERFACE_MODE_NA);
  1756. if (err)
  1757. return err;
  1758. /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
  1759. * disable Header mode, enable IGMP/MLD snooping, disable VLAN
  1760. * tunneling, determine priority by looking at 802.1p and IP
  1761. * priority fields (IP prio has precedence), and set STP state
  1762. * to Forwarding.
  1763. *
  1764. * If this is the CPU link, use DSA or EDSA tagging depending
  1765. * on which tagging mode was configured.
  1766. *
  1767. * If this is a link to another switch, use DSA tagging mode.
  1768. *
  1769. * If this is the upstream port for this switch, enable
  1770. * forwarding of unknown unicasts and multicasts.
  1771. */
  1772. reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
  1773. MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
  1774. MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
  1775. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
  1776. if (err)
  1777. return err;
  1778. err = mv88e6xxx_setup_port_mode(chip, port);
  1779. if (err)
  1780. return err;
  1781. err = mv88e6xxx_setup_egress_floods(chip, port);
  1782. if (err)
  1783. return err;
  1784. /* Enable the SERDES interface for DSA and CPU ports. Normal
  1785. * ports SERDES are enabled when the port is enabled, thus
  1786. * saving a bit of power.
  1787. */
  1788. if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
  1789. err = mv88e6xxx_serdes_power(chip, port, true);
  1790. if (err)
  1791. return err;
  1792. }
  1793. /* Port Control 2: don't force a good FCS, set the maximum frame size to
  1794. * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
  1795. * untagged frames on this port, do a destination address lookup on all
  1796. * received packets as usual, disable ARP mirroring and don't send a
  1797. * copy of all transmitted/received frames on this port to the CPU.
  1798. */
  1799. err = mv88e6xxx_port_set_map_da(chip, port);
  1800. if (err)
  1801. return err;
  1802. err = mv88e6xxx_setup_upstream_port(chip, port);
  1803. if (err)
  1804. return err;
  1805. err = mv88e6xxx_port_set_8021q_mode(chip, port,
  1806. MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
  1807. if (err)
  1808. return err;
  1809. if (chip->info->ops->port_set_jumbo_size) {
  1810. err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
  1811. if (err)
  1812. return err;
  1813. }
  1814. /* Port Association Vector: when learning source addresses
  1815. * of packets, add the address to the address database using
  1816. * a port bitmap that has only the bit for this port set and
  1817. * the other bits clear.
  1818. */
  1819. reg = 1 << port;
  1820. /* Disable learning for CPU port */
  1821. if (dsa_is_cpu_port(ds, port))
  1822. reg = 0;
  1823. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
  1824. reg);
  1825. if (err)
  1826. return err;
  1827. /* Egress rate control 2: disable egress rate control. */
  1828. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
  1829. 0x0000);
  1830. if (err)
  1831. return err;
  1832. if (chip->info->ops->port_pause_limit) {
  1833. err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
  1834. if (err)
  1835. return err;
  1836. }
  1837. if (chip->info->ops->port_disable_learn_limit) {
  1838. err = chip->info->ops->port_disable_learn_limit(chip, port);
  1839. if (err)
  1840. return err;
  1841. }
  1842. if (chip->info->ops->port_disable_pri_override) {
  1843. err = chip->info->ops->port_disable_pri_override(chip, port);
  1844. if (err)
  1845. return err;
  1846. }
  1847. if (chip->info->ops->port_tag_remap) {
  1848. err = chip->info->ops->port_tag_remap(chip, port);
  1849. if (err)
  1850. return err;
  1851. }
  1852. if (chip->info->ops->port_egress_rate_limiting) {
  1853. err = chip->info->ops->port_egress_rate_limiting(chip, port);
  1854. if (err)
  1855. return err;
  1856. }
  1857. err = mv88e6xxx_setup_message_port(chip, port);
  1858. if (err)
  1859. return err;
  1860. /* Port based VLAN map: give each port the same default address
  1861. * database, and allow bidirectional communication between the
  1862. * CPU and DSA port(s), and the other ports.
  1863. */
  1864. err = mv88e6xxx_port_set_fid(chip, port, 0);
  1865. if (err)
  1866. return err;
  1867. err = mv88e6xxx_port_vlan_map(chip, port);
  1868. if (err)
  1869. return err;
  1870. /* Default VLAN ID and priority: don't set a default VLAN
  1871. * ID, and set the default packet priority to zero.
  1872. */
  1873. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
  1874. }
  1875. static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
  1876. struct phy_device *phydev)
  1877. {
  1878. struct mv88e6xxx_chip *chip = ds->priv;
  1879. int err;
  1880. mutex_lock(&chip->reg_lock);
  1881. err = mv88e6xxx_serdes_power(chip, port, true);
  1882. if (!err && chip->info->ops->serdes_irq_setup)
  1883. err = chip->info->ops->serdes_irq_setup(chip, port);
  1884. mutex_unlock(&chip->reg_lock);
  1885. return err;
  1886. }
  1887. static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
  1888. struct phy_device *phydev)
  1889. {
  1890. struct mv88e6xxx_chip *chip = ds->priv;
  1891. mutex_lock(&chip->reg_lock);
  1892. if (chip->info->ops->serdes_irq_free)
  1893. chip->info->ops->serdes_irq_free(chip, port);
  1894. if (mv88e6xxx_serdes_power(chip, port, false))
  1895. dev_err(chip->dev, "failed to power off SERDES\n");
  1896. mutex_unlock(&chip->reg_lock);
  1897. }
  1898. static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
  1899. unsigned int ageing_time)
  1900. {
  1901. struct mv88e6xxx_chip *chip = ds->priv;
  1902. int err;
  1903. mutex_lock(&chip->reg_lock);
  1904. err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
  1905. mutex_unlock(&chip->reg_lock);
  1906. return err;
  1907. }
  1908. static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
  1909. {
  1910. int err;
  1911. /* Initialize the statistics unit */
  1912. if (chip->info->ops->stats_set_histogram) {
  1913. err = chip->info->ops->stats_set_histogram(chip);
  1914. if (err)
  1915. return err;
  1916. }
  1917. return mv88e6xxx_g1_stats_clear(chip);
  1918. }
  1919. static int mv88e6xxx_setup(struct dsa_switch *ds)
  1920. {
  1921. struct mv88e6xxx_chip *chip = ds->priv;
  1922. u8 cmode;
  1923. int err;
  1924. int i;
  1925. chip->ds = ds;
  1926. ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
  1927. mutex_lock(&chip->reg_lock);
  1928. /* Cache the cmode of each port. */
  1929. for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
  1930. if (chip->info->ops->port_get_cmode) {
  1931. err = chip->info->ops->port_get_cmode(chip, i, &cmode);
  1932. if (err)
  1933. goto unlock;
  1934. chip->ports[i].cmode = cmode;
  1935. }
  1936. }
  1937. /* Setup Switch Port Registers */
  1938. for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
  1939. if (dsa_is_unused_port(ds, i))
  1940. continue;
  1941. err = mv88e6xxx_setup_port(chip, i);
  1942. if (err)
  1943. goto unlock;
  1944. }
  1945. err = mv88e6xxx_irl_setup(chip);
  1946. if (err)
  1947. goto unlock;
  1948. err = mv88e6xxx_mac_setup(chip);
  1949. if (err)
  1950. goto unlock;
  1951. err = mv88e6xxx_phy_setup(chip);
  1952. if (err)
  1953. goto unlock;
  1954. err = mv88e6xxx_vtu_setup(chip);
  1955. if (err)
  1956. goto unlock;
  1957. err = mv88e6xxx_pvt_setup(chip);
  1958. if (err)
  1959. goto unlock;
  1960. err = mv88e6xxx_atu_setup(chip);
  1961. if (err)
  1962. goto unlock;
  1963. err = mv88e6xxx_broadcast_setup(chip, 0);
  1964. if (err)
  1965. goto unlock;
  1966. err = mv88e6xxx_pot_setup(chip);
  1967. if (err)
  1968. goto unlock;
  1969. err = mv88e6xxx_rmu_setup(chip);
  1970. if (err)
  1971. goto unlock;
  1972. err = mv88e6xxx_rsvd2cpu_setup(chip);
  1973. if (err)
  1974. goto unlock;
  1975. err = mv88e6xxx_trunk_setup(chip);
  1976. if (err)
  1977. goto unlock;
  1978. err = mv88e6xxx_devmap_setup(chip);
  1979. if (err)
  1980. goto unlock;
  1981. err = mv88e6xxx_pri_setup(chip);
  1982. if (err)
  1983. goto unlock;
  1984. /* Setup PTP Hardware Clock and timestamping */
  1985. if (chip->info->ptp_support) {
  1986. err = mv88e6xxx_ptp_setup(chip);
  1987. if (err)
  1988. goto unlock;
  1989. err = mv88e6xxx_hwtstamp_setup(chip);
  1990. if (err)
  1991. goto unlock;
  1992. }
  1993. err = mv88e6xxx_stats_setup(chip);
  1994. if (err)
  1995. goto unlock;
  1996. unlock:
  1997. mutex_unlock(&chip->reg_lock);
  1998. return err;
  1999. }
  2000. static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
  2001. {
  2002. struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
  2003. struct mv88e6xxx_chip *chip = mdio_bus->chip;
  2004. u16 val;
  2005. int err;
  2006. if (!chip->info->ops->phy_read)
  2007. return -EOPNOTSUPP;
  2008. mutex_lock(&chip->reg_lock);
  2009. err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
  2010. mutex_unlock(&chip->reg_lock);
  2011. if (reg == MII_PHYSID2) {
  2012. /* Some internal PHYS don't have a model number. Use
  2013. * the mv88e6390 family model number instead.
  2014. */
  2015. if (!(val & 0x3f0))
  2016. val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
  2017. }
  2018. return err ? err : val;
  2019. }
  2020. static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  2021. {
  2022. struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
  2023. struct mv88e6xxx_chip *chip = mdio_bus->chip;
  2024. int err;
  2025. if (!chip->info->ops->phy_write)
  2026. return -EOPNOTSUPP;
  2027. mutex_lock(&chip->reg_lock);
  2028. err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
  2029. mutex_unlock(&chip->reg_lock);
  2030. return err;
  2031. }
  2032. static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
  2033. struct device_node *np,
  2034. bool external)
  2035. {
  2036. static int index;
  2037. struct mv88e6xxx_mdio_bus *mdio_bus;
  2038. struct mii_bus *bus;
  2039. int err;
  2040. if (external) {
  2041. mutex_lock(&chip->reg_lock);
  2042. err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
  2043. mutex_unlock(&chip->reg_lock);
  2044. if (err)
  2045. return err;
  2046. }
  2047. bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
  2048. if (!bus)
  2049. return -ENOMEM;
  2050. mdio_bus = bus->priv;
  2051. mdio_bus->bus = bus;
  2052. mdio_bus->chip = chip;
  2053. INIT_LIST_HEAD(&mdio_bus->list);
  2054. mdio_bus->external = external;
  2055. if (np) {
  2056. bus->name = np->full_name;
  2057. snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
  2058. } else {
  2059. bus->name = "mv88e6xxx SMI";
  2060. snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
  2061. }
  2062. bus->read = mv88e6xxx_mdio_read;
  2063. bus->write = mv88e6xxx_mdio_write;
  2064. bus->parent = chip->dev;
  2065. if (!external) {
  2066. err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
  2067. if (err)
  2068. return err;
  2069. }
  2070. err = of_mdiobus_register(bus, np);
  2071. if (err) {
  2072. dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
  2073. mv88e6xxx_g2_irq_mdio_free(chip, bus);
  2074. return err;
  2075. }
  2076. if (external)
  2077. list_add_tail(&mdio_bus->list, &chip->mdios);
  2078. else
  2079. list_add(&mdio_bus->list, &chip->mdios);
  2080. return 0;
  2081. }
  2082. static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
  2083. { .compatible = "marvell,mv88e6xxx-mdio-external",
  2084. .data = (void *)true },
  2085. { },
  2086. };
  2087. static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
  2088. {
  2089. struct mv88e6xxx_mdio_bus *mdio_bus;
  2090. struct mii_bus *bus;
  2091. list_for_each_entry(mdio_bus, &chip->mdios, list) {
  2092. bus = mdio_bus->bus;
  2093. if (!mdio_bus->external)
  2094. mv88e6xxx_g2_irq_mdio_free(chip, bus);
  2095. mdiobus_unregister(bus);
  2096. }
  2097. }
  2098. static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
  2099. struct device_node *np)
  2100. {
  2101. const struct of_device_id *match;
  2102. struct device_node *child;
  2103. int err;
  2104. /* Always register one mdio bus for the internal/default mdio
  2105. * bus. This maybe represented in the device tree, but is
  2106. * optional.
  2107. */
  2108. child = of_get_child_by_name(np, "mdio");
  2109. err = mv88e6xxx_mdio_register(chip, child, false);
  2110. if (err)
  2111. return err;
  2112. /* Walk the device tree, and see if there are any other nodes
  2113. * which say they are compatible with the external mdio
  2114. * bus.
  2115. */
  2116. for_each_available_child_of_node(np, child) {
  2117. match = of_match_node(mv88e6xxx_mdio_external_match, child);
  2118. if (match) {
  2119. err = mv88e6xxx_mdio_register(chip, child, true);
  2120. if (err) {
  2121. mv88e6xxx_mdios_unregister(chip);
  2122. return err;
  2123. }
  2124. }
  2125. }
  2126. return 0;
  2127. }
  2128. static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
  2129. {
  2130. struct mv88e6xxx_chip *chip = ds->priv;
  2131. return chip->eeprom_len;
  2132. }
  2133. static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
  2134. struct ethtool_eeprom *eeprom, u8 *data)
  2135. {
  2136. struct mv88e6xxx_chip *chip = ds->priv;
  2137. int err;
  2138. if (!chip->info->ops->get_eeprom)
  2139. return -EOPNOTSUPP;
  2140. mutex_lock(&chip->reg_lock);
  2141. err = chip->info->ops->get_eeprom(chip, eeprom, data);
  2142. mutex_unlock(&chip->reg_lock);
  2143. if (err)
  2144. return err;
  2145. eeprom->magic = 0xc3ec4951;
  2146. return 0;
  2147. }
  2148. static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
  2149. struct ethtool_eeprom *eeprom, u8 *data)
  2150. {
  2151. struct mv88e6xxx_chip *chip = ds->priv;
  2152. int err;
  2153. if (!chip->info->ops->set_eeprom)
  2154. return -EOPNOTSUPP;
  2155. if (eeprom->magic != 0xc3ec4951)
  2156. return -EINVAL;
  2157. mutex_lock(&chip->reg_lock);
  2158. err = chip->info->ops->set_eeprom(chip, eeprom, data);
  2159. mutex_unlock(&chip->reg_lock);
  2160. return err;
  2161. }
  2162. static const struct mv88e6xxx_ops mv88e6085_ops = {
  2163. /* MV88E6XXX_FAMILY_6097 */
  2164. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2165. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2166. .irl_init_all = mv88e6352_g2_irl_init_all,
  2167. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2168. .phy_read = mv88e6185_phy_ppu_read,
  2169. .phy_write = mv88e6185_phy_ppu_write,
  2170. .port_set_link = mv88e6xxx_port_set_link,
  2171. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2172. .port_set_speed = mv88e6185_port_set_speed,
  2173. .port_tag_remap = mv88e6095_port_tag_remap,
  2174. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2175. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2176. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2177. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2178. .port_pause_limit = mv88e6097_port_pause_limit,
  2179. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2180. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2181. .port_link_state = mv88e6352_port_link_state,
  2182. .port_get_cmode = mv88e6185_port_get_cmode,
  2183. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2184. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2185. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2186. .stats_get_strings = mv88e6095_stats_get_strings,
  2187. .stats_get_stats = mv88e6095_stats_get_stats,
  2188. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2189. .set_egress_port = mv88e6095_g1_set_egress_port,
  2190. .watchdog_ops = &mv88e6097_watchdog_ops,
  2191. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2192. .pot_clear = mv88e6xxx_g2_pot_clear,
  2193. .ppu_enable = mv88e6185_g1_ppu_enable,
  2194. .ppu_disable = mv88e6185_g1_ppu_disable,
  2195. .reset = mv88e6185_g1_reset,
  2196. .rmu_disable = mv88e6085_g1_rmu_disable,
  2197. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2198. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2199. .phylink_validate = mv88e6185_phylink_validate,
  2200. };
  2201. static const struct mv88e6xxx_ops mv88e6095_ops = {
  2202. /* MV88E6XXX_FAMILY_6095 */
  2203. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2204. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2205. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2206. .phy_read = mv88e6185_phy_ppu_read,
  2207. .phy_write = mv88e6185_phy_ppu_write,
  2208. .port_set_link = mv88e6xxx_port_set_link,
  2209. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2210. .port_set_speed = mv88e6185_port_set_speed,
  2211. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2212. .port_set_egress_floods = mv88e6185_port_set_egress_floods,
  2213. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  2214. .port_link_state = mv88e6185_port_link_state,
  2215. .port_get_cmode = mv88e6185_port_get_cmode,
  2216. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2217. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2218. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2219. .stats_get_strings = mv88e6095_stats_get_strings,
  2220. .stats_get_stats = mv88e6095_stats_get_stats,
  2221. .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
  2222. .ppu_enable = mv88e6185_g1_ppu_enable,
  2223. .ppu_disable = mv88e6185_g1_ppu_disable,
  2224. .reset = mv88e6185_g1_reset,
  2225. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2226. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2227. .phylink_validate = mv88e6185_phylink_validate,
  2228. };
  2229. static const struct mv88e6xxx_ops mv88e6097_ops = {
  2230. /* MV88E6XXX_FAMILY_6097 */
  2231. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2232. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2233. .irl_init_all = mv88e6352_g2_irl_init_all,
  2234. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2235. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2236. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2237. .port_set_link = mv88e6xxx_port_set_link,
  2238. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2239. .port_set_speed = mv88e6185_port_set_speed,
  2240. .port_tag_remap = mv88e6095_port_tag_remap,
  2241. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2242. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2243. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2244. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2245. .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
  2246. .port_pause_limit = mv88e6097_port_pause_limit,
  2247. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2248. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2249. .port_link_state = mv88e6352_port_link_state,
  2250. .port_get_cmode = mv88e6185_port_get_cmode,
  2251. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2252. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2253. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2254. .stats_get_strings = mv88e6095_stats_get_strings,
  2255. .stats_get_stats = mv88e6095_stats_get_stats,
  2256. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2257. .set_egress_port = mv88e6095_g1_set_egress_port,
  2258. .watchdog_ops = &mv88e6097_watchdog_ops,
  2259. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2260. .pot_clear = mv88e6xxx_g2_pot_clear,
  2261. .reset = mv88e6352_g1_reset,
  2262. .rmu_disable = mv88e6085_g1_rmu_disable,
  2263. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2264. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2265. .phylink_validate = mv88e6185_phylink_validate,
  2266. };
  2267. static const struct mv88e6xxx_ops mv88e6123_ops = {
  2268. /* MV88E6XXX_FAMILY_6165 */
  2269. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2270. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2271. .irl_init_all = mv88e6352_g2_irl_init_all,
  2272. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2273. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2274. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2275. .port_set_link = mv88e6xxx_port_set_link,
  2276. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2277. .port_set_speed = mv88e6185_port_set_speed,
  2278. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2279. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2280. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2281. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2282. .port_link_state = mv88e6352_port_link_state,
  2283. .port_get_cmode = mv88e6185_port_get_cmode,
  2284. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2285. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2286. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2287. .stats_get_strings = mv88e6095_stats_get_strings,
  2288. .stats_get_stats = mv88e6095_stats_get_stats,
  2289. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2290. .set_egress_port = mv88e6095_g1_set_egress_port,
  2291. .watchdog_ops = &mv88e6097_watchdog_ops,
  2292. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2293. .pot_clear = mv88e6xxx_g2_pot_clear,
  2294. .reset = mv88e6352_g1_reset,
  2295. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2296. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2297. .phylink_validate = mv88e6185_phylink_validate,
  2298. };
  2299. static const struct mv88e6xxx_ops mv88e6131_ops = {
  2300. /* MV88E6XXX_FAMILY_6185 */
  2301. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2302. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2303. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2304. .phy_read = mv88e6185_phy_ppu_read,
  2305. .phy_write = mv88e6185_phy_ppu_write,
  2306. .port_set_link = mv88e6xxx_port_set_link,
  2307. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2308. .port_set_speed = mv88e6185_port_set_speed,
  2309. .port_tag_remap = mv88e6095_port_tag_remap,
  2310. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2311. .port_set_egress_floods = mv88e6185_port_set_egress_floods,
  2312. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2313. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  2314. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2315. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2316. .port_pause_limit = mv88e6097_port_pause_limit,
  2317. .port_set_pause = mv88e6185_port_set_pause,
  2318. .port_link_state = mv88e6352_port_link_state,
  2319. .port_get_cmode = mv88e6185_port_get_cmode,
  2320. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2321. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2322. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2323. .stats_get_strings = mv88e6095_stats_get_strings,
  2324. .stats_get_stats = mv88e6095_stats_get_stats,
  2325. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2326. .set_egress_port = mv88e6095_g1_set_egress_port,
  2327. .watchdog_ops = &mv88e6097_watchdog_ops,
  2328. .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
  2329. .ppu_enable = mv88e6185_g1_ppu_enable,
  2330. .set_cascade_port = mv88e6185_g1_set_cascade_port,
  2331. .ppu_disable = mv88e6185_g1_ppu_disable,
  2332. .reset = mv88e6185_g1_reset,
  2333. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2334. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2335. .phylink_validate = mv88e6185_phylink_validate,
  2336. };
  2337. static const struct mv88e6xxx_ops mv88e6141_ops = {
  2338. /* MV88E6XXX_FAMILY_6341 */
  2339. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2340. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2341. .irl_init_all = mv88e6352_g2_irl_init_all,
  2342. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2343. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2344. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2345. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2346. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2347. .port_set_link = mv88e6xxx_port_set_link,
  2348. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2349. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2350. .port_set_speed = mv88e6390_port_set_speed,
  2351. .port_tag_remap = mv88e6095_port_tag_remap,
  2352. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2353. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2354. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2355. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2356. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2357. .port_pause_limit = mv88e6097_port_pause_limit,
  2358. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2359. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2360. .port_link_state = mv88e6352_port_link_state,
  2361. .port_get_cmode = mv88e6352_port_get_cmode,
  2362. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2363. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2364. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2365. .stats_get_strings = mv88e6320_stats_get_strings,
  2366. .stats_get_stats = mv88e6390_stats_get_stats,
  2367. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2368. .set_egress_port = mv88e6390_g1_set_egress_port,
  2369. .watchdog_ops = &mv88e6390_watchdog_ops,
  2370. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2371. .pot_clear = mv88e6xxx_g2_pot_clear,
  2372. .reset = mv88e6352_g1_reset,
  2373. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2374. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2375. .serdes_power = mv88e6341_serdes_power,
  2376. .gpio_ops = &mv88e6352_gpio_ops,
  2377. .phylink_validate = mv88e6390_phylink_validate,
  2378. };
  2379. static const struct mv88e6xxx_ops mv88e6161_ops = {
  2380. /* MV88E6XXX_FAMILY_6165 */
  2381. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2382. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2383. .irl_init_all = mv88e6352_g2_irl_init_all,
  2384. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2385. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2386. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2387. .port_set_link = mv88e6xxx_port_set_link,
  2388. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2389. .port_set_speed = mv88e6185_port_set_speed,
  2390. .port_tag_remap = mv88e6095_port_tag_remap,
  2391. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2392. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2393. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2394. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2395. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2396. .port_pause_limit = mv88e6097_port_pause_limit,
  2397. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2398. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2399. .port_link_state = mv88e6352_port_link_state,
  2400. .port_get_cmode = mv88e6185_port_get_cmode,
  2401. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2402. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2403. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2404. .stats_get_strings = mv88e6095_stats_get_strings,
  2405. .stats_get_stats = mv88e6095_stats_get_stats,
  2406. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2407. .set_egress_port = mv88e6095_g1_set_egress_port,
  2408. .watchdog_ops = &mv88e6097_watchdog_ops,
  2409. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2410. .pot_clear = mv88e6xxx_g2_pot_clear,
  2411. .reset = mv88e6352_g1_reset,
  2412. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2413. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2414. .avb_ops = &mv88e6165_avb_ops,
  2415. .ptp_ops = &mv88e6165_ptp_ops,
  2416. .phylink_validate = mv88e6185_phylink_validate,
  2417. };
  2418. static const struct mv88e6xxx_ops mv88e6165_ops = {
  2419. /* MV88E6XXX_FAMILY_6165 */
  2420. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2421. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2422. .irl_init_all = mv88e6352_g2_irl_init_all,
  2423. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2424. .phy_read = mv88e6165_phy_read,
  2425. .phy_write = mv88e6165_phy_write,
  2426. .port_set_link = mv88e6xxx_port_set_link,
  2427. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2428. .port_set_speed = mv88e6185_port_set_speed,
  2429. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2430. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2431. .port_link_state = mv88e6352_port_link_state,
  2432. .port_get_cmode = mv88e6185_port_get_cmode,
  2433. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2434. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2435. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2436. .stats_get_strings = mv88e6095_stats_get_strings,
  2437. .stats_get_stats = mv88e6095_stats_get_stats,
  2438. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2439. .set_egress_port = mv88e6095_g1_set_egress_port,
  2440. .watchdog_ops = &mv88e6097_watchdog_ops,
  2441. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2442. .pot_clear = mv88e6xxx_g2_pot_clear,
  2443. .reset = mv88e6352_g1_reset,
  2444. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2445. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2446. .avb_ops = &mv88e6165_avb_ops,
  2447. .ptp_ops = &mv88e6165_ptp_ops,
  2448. .phylink_validate = mv88e6185_phylink_validate,
  2449. };
  2450. static const struct mv88e6xxx_ops mv88e6171_ops = {
  2451. /* MV88E6XXX_FAMILY_6351 */
  2452. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2453. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2454. .irl_init_all = mv88e6352_g2_irl_init_all,
  2455. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2456. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2457. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2458. .port_set_link = mv88e6xxx_port_set_link,
  2459. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2460. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2461. .port_set_speed = mv88e6185_port_set_speed,
  2462. .port_tag_remap = mv88e6095_port_tag_remap,
  2463. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2464. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2465. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2466. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2467. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2468. .port_pause_limit = mv88e6097_port_pause_limit,
  2469. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2470. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2471. .port_link_state = mv88e6352_port_link_state,
  2472. .port_get_cmode = mv88e6352_port_get_cmode,
  2473. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2474. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2475. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2476. .stats_get_strings = mv88e6095_stats_get_strings,
  2477. .stats_get_stats = mv88e6095_stats_get_stats,
  2478. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2479. .set_egress_port = mv88e6095_g1_set_egress_port,
  2480. .watchdog_ops = &mv88e6097_watchdog_ops,
  2481. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2482. .pot_clear = mv88e6xxx_g2_pot_clear,
  2483. .reset = mv88e6352_g1_reset,
  2484. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2485. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2486. .phylink_validate = mv88e6185_phylink_validate,
  2487. };
  2488. static const struct mv88e6xxx_ops mv88e6172_ops = {
  2489. /* MV88E6XXX_FAMILY_6352 */
  2490. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2491. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2492. .irl_init_all = mv88e6352_g2_irl_init_all,
  2493. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2494. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2495. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2496. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2497. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2498. .port_set_link = mv88e6xxx_port_set_link,
  2499. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2500. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2501. .port_set_speed = mv88e6352_port_set_speed,
  2502. .port_tag_remap = mv88e6095_port_tag_remap,
  2503. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2504. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2505. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2506. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2507. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2508. .port_pause_limit = mv88e6097_port_pause_limit,
  2509. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2510. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2511. .port_link_state = mv88e6352_port_link_state,
  2512. .port_get_cmode = mv88e6352_port_get_cmode,
  2513. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2514. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2515. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2516. .stats_get_strings = mv88e6095_stats_get_strings,
  2517. .stats_get_stats = mv88e6095_stats_get_stats,
  2518. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2519. .set_egress_port = mv88e6095_g1_set_egress_port,
  2520. .watchdog_ops = &mv88e6097_watchdog_ops,
  2521. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2522. .pot_clear = mv88e6xxx_g2_pot_clear,
  2523. .reset = mv88e6352_g1_reset,
  2524. .rmu_disable = mv88e6352_g1_rmu_disable,
  2525. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2526. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2527. .serdes_power = mv88e6352_serdes_power,
  2528. .gpio_ops = &mv88e6352_gpio_ops,
  2529. .phylink_validate = mv88e6352_phylink_validate,
  2530. };
  2531. static const struct mv88e6xxx_ops mv88e6175_ops = {
  2532. /* MV88E6XXX_FAMILY_6351 */
  2533. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2534. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2535. .irl_init_all = mv88e6352_g2_irl_init_all,
  2536. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2537. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2538. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2539. .port_set_link = mv88e6xxx_port_set_link,
  2540. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2541. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2542. .port_set_speed = mv88e6185_port_set_speed,
  2543. .port_tag_remap = mv88e6095_port_tag_remap,
  2544. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2545. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2546. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2547. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2548. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2549. .port_pause_limit = mv88e6097_port_pause_limit,
  2550. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2551. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2552. .port_link_state = mv88e6352_port_link_state,
  2553. .port_get_cmode = mv88e6352_port_get_cmode,
  2554. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2555. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2556. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2557. .stats_get_strings = mv88e6095_stats_get_strings,
  2558. .stats_get_stats = mv88e6095_stats_get_stats,
  2559. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2560. .set_egress_port = mv88e6095_g1_set_egress_port,
  2561. .watchdog_ops = &mv88e6097_watchdog_ops,
  2562. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2563. .pot_clear = mv88e6xxx_g2_pot_clear,
  2564. .reset = mv88e6352_g1_reset,
  2565. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2566. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2567. .phylink_validate = mv88e6185_phylink_validate,
  2568. };
  2569. static const struct mv88e6xxx_ops mv88e6176_ops = {
  2570. /* MV88E6XXX_FAMILY_6352 */
  2571. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2572. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2573. .irl_init_all = mv88e6352_g2_irl_init_all,
  2574. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2575. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2576. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2577. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2578. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2579. .port_set_link = mv88e6xxx_port_set_link,
  2580. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2581. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2582. .port_set_speed = mv88e6352_port_set_speed,
  2583. .port_tag_remap = mv88e6095_port_tag_remap,
  2584. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2585. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2586. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2587. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2588. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2589. .port_pause_limit = mv88e6097_port_pause_limit,
  2590. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2591. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2592. .port_link_state = mv88e6352_port_link_state,
  2593. .port_get_cmode = mv88e6352_port_get_cmode,
  2594. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2595. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2596. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2597. .stats_get_strings = mv88e6095_stats_get_strings,
  2598. .stats_get_stats = mv88e6095_stats_get_stats,
  2599. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2600. .set_egress_port = mv88e6095_g1_set_egress_port,
  2601. .watchdog_ops = &mv88e6097_watchdog_ops,
  2602. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2603. .pot_clear = mv88e6xxx_g2_pot_clear,
  2604. .reset = mv88e6352_g1_reset,
  2605. .rmu_disable = mv88e6352_g1_rmu_disable,
  2606. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2607. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2608. .serdes_power = mv88e6352_serdes_power,
  2609. .gpio_ops = &mv88e6352_gpio_ops,
  2610. .phylink_validate = mv88e6352_phylink_validate,
  2611. };
  2612. static const struct mv88e6xxx_ops mv88e6185_ops = {
  2613. /* MV88E6XXX_FAMILY_6185 */
  2614. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2615. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2616. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2617. .phy_read = mv88e6185_phy_ppu_read,
  2618. .phy_write = mv88e6185_phy_ppu_write,
  2619. .port_set_link = mv88e6xxx_port_set_link,
  2620. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2621. .port_set_speed = mv88e6185_port_set_speed,
  2622. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2623. .port_set_egress_floods = mv88e6185_port_set_egress_floods,
  2624. .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
  2625. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  2626. .port_set_pause = mv88e6185_port_set_pause,
  2627. .port_link_state = mv88e6185_port_link_state,
  2628. .port_get_cmode = mv88e6185_port_get_cmode,
  2629. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2630. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2631. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2632. .stats_get_strings = mv88e6095_stats_get_strings,
  2633. .stats_get_stats = mv88e6095_stats_get_stats,
  2634. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2635. .set_egress_port = mv88e6095_g1_set_egress_port,
  2636. .watchdog_ops = &mv88e6097_watchdog_ops,
  2637. .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
  2638. .set_cascade_port = mv88e6185_g1_set_cascade_port,
  2639. .ppu_enable = mv88e6185_g1_ppu_enable,
  2640. .ppu_disable = mv88e6185_g1_ppu_disable,
  2641. .reset = mv88e6185_g1_reset,
  2642. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2643. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2644. .phylink_validate = mv88e6185_phylink_validate,
  2645. };
  2646. static const struct mv88e6xxx_ops mv88e6190_ops = {
  2647. /* MV88E6XXX_FAMILY_6390 */
  2648. .irl_init_all = mv88e6390_g2_irl_init_all,
  2649. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2650. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2651. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2652. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2653. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2654. .port_set_link = mv88e6xxx_port_set_link,
  2655. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2656. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2657. .port_set_speed = mv88e6390_port_set_speed,
  2658. .port_tag_remap = mv88e6390_port_tag_remap,
  2659. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2660. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2661. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2662. .port_pause_limit = mv88e6390_port_pause_limit,
  2663. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2664. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2665. .port_link_state = mv88e6352_port_link_state,
  2666. .port_get_cmode = mv88e6352_port_get_cmode,
  2667. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2668. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2669. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2670. .stats_get_strings = mv88e6320_stats_get_strings,
  2671. .stats_get_stats = mv88e6390_stats_get_stats,
  2672. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2673. .set_egress_port = mv88e6390_g1_set_egress_port,
  2674. .watchdog_ops = &mv88e6390_watchdog_ops,
  2675. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2676. .pot_clear = mv88e6xxx_g2_pot_clear,
  2677. .reset = mv88e6352_g1_reset,
  2678. .rmu_disable = mv88e6390_g1_rmu_disable,
  2679. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2680. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2681. .serdes_power = mv88e6390_serdes_power,
  2682. .serdes_irq_setup = mv88e6390_serdes_irq_setup,
  2683. .serdes_irq_free = mv88e6390_serdes_irq_free,
  2684. .gpio_ops = &mv88e6352_gpio_ops,
  2685. .phylink_validate = mv88e6390_phylink_validate,
  2686. };
  2687. static const struct mv88e6xxx_ops mv88e6190x_ops = {
  2688. /* MV88E6XXX_FAMILY_6390 */
  2689. .irl_init_all = mv88e6390_g2_irl_init_all,
  2690. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2691. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2692. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2693. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2694. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2695. .port_set_link = mv88e6xxx_port_set_link,
  2696. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2697. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2698. .port_set_speed = mv88e6390x_port_set_speed,
  2699. .port_tag_remap = mv88e6390_port_tag_remap,
  2700. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2701. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2702. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2703. .port_pause_limit = mv88e6390_port_pause_limit,
  2704. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2705. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2706. .port_link_state = mv88e6352_port_link_state,
  2707. .port_get_cmode = mv88e6352_port_get_cmode,
  2708. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2709. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2710. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2711. .stats_get_strings = mv88e6320_stats_get_strings,
  2712. .stats_get_stats = mv88e6390_stats_get_stats,
  2713. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2714. .set_egress_port = mv88e6390_g1_set_egress_port,
  2715. .watchdog_ops = &mv88e6390_watchdog_ops,
  2716. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2717. .pot_clear = mv88e6xxx_g2_pot_clear,
  2718. .reset = mv88e6352_g1_reset,
  2719. .rmu_disable = mv88e6390_g1_rmu_disable,
  2720. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2721. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2722. .serdes_power = mv88e6390x_serdes_power,
  2723. .serdes_irq_setup = mv88e6390_serdes_irq_setup,
  2724. .serdes_irq_free = mv88e6390_serdes_irq_free,
  2725. .gpio_ops = &mv88e6352_gpio_ops,
  2726. .phylink_validate = mv88e6390x_phylink_validate,
  2727. };
  2728. static const struct mv88e6xxx_ops mv88e6191_ops = {
  2729. /* MV88E6XXX_FAMILY_6390 */
  2730. .irl_init_all = mv88e6390_g2_irl_init_all,
  2731. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2732. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2733. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2734. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2735. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2736. .port_set_link = mv88e6xxx_port_set_link,
  2737. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2738. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2739. .port_set_speed = mv88e6390_port_set_speed,
  2740. .port_tag_remap = mv88e6390_port_tag_remap,
  2741. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2742. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2743. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2744. .port_pause_limit = mv88e6390_port_pause_limit,
  2745. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2746. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2747. .port_link_state = mv88e6352_port_link_state,
  2748. .port_get_cmode = mv88e6352_port_get_cmode,
  2749. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2750. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2751. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2752. .stats_get_strings = mv88e6320_stats_get_strings,
  2753. .stats_get_stats = mv88e6390_stats_get_stats,
  2754. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2755. .set_egress_port = mv88e6390_g1_set_egress_port,
  2756. .watchdog_ops = &mv88e6390_watchdog_ops,
  2757. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2758. .pot_clear = mv88e6xxx_g2_pot_clear,
  2759. .reset = mv88e6352_g1_reset,
  2760. .rmu_disable = mv88e6390_g1_rmu_disable,
  2761. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2762. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2763. .serdes_power = mv88e6390_serdes_power,
  2764. .serdes_irq_setup = mv88e6390_serdes_irq_setup,
  2765. .serdes_irq_free = mv88e6390_serdes_irq_free,
  2766. .avb_ops = &mv88e6390_avb_ops,
  2767. .ptp_ops = &mv88e6352_ptp_ops,
  2768. .phylink_validate = mv88e6390_phylink_validate,
  2769. };
  2770. static const struct mv88e6xxx_ops mv88e6240_ops = {
  2771. /* MV88E6XXX_FAMILY_6352 */
  2772. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2773. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2774. .irl_init_all = mv88e6352_g2_irl_init_all,
  2775. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2776. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2777. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2778. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2779. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2780. .port_set_link = mv88e6xxx_port_set_link,
  2781. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2782. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2783. .port_set_speed = mv88e6352_port_set_speed,
  2784. .port_tag_remap = mv88e6095_port_tag_remap,
  2785. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2786. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2787. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2788. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2789. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2790. .port_pause_limit = mv88e6097_port_pause_limit,
  2791. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2792. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2793. .port_link_state = mv88e6352_port_link_state,
  2794. .port_get_cmode = mv88e6352_port_get_cmode,
  2795. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2796. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2797. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2798. .stats_get_strings = mv88e6095_stats_get_strings,
  2799. .stats_get_stats = mv88e6095_stats_get_stats,
  2800. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2801. .set_egress_port = mv88e6095_g1_set_egress_port,
  2802. .watchdog_ops = &mv88e6097_watchdog_ops,
  2803. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2804. .pot_clear = mv88e6xxx_g2_pot_clear,
  2805. .reset = mv88e6352_g1_reset,
  2806. .rmu_disable = mv88e6352_g1_rmu_disable,
  2807. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2808. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2809. .serdes_power = mv88e6352_serdes_power,
  2810. .gpio_ops = &mv88e6352_gpio_ops,
  2811. .avb_ops = &mv88e6352_avb_ops,
  2812. .ptp_ops = &mv88e6352_ptp_ops,
  2813. .phylink_validate = mv88e6352_phylink_validate,
  2814. };
  2815. static const struct mv88e6xxx_ops mv88e6290_ops = {
  2816. /* MV88E6XXX_FAMILY_6390 */
  2817. .irl_init_all = mv88e6390_g2_irl_init_all,
  2818. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2819. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2820. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2821. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2822. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2823. .port_set_link = mv88e6xxx_port_set_link,
  2824. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2825. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2826. .port_set_speed = mv88e6390_port_set_speed,
  2827. .port_tag_remap = mv88e6390_port_tag_remap,
  2828. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2829. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2830. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2831. .port_pause_limit = mv88e6390_port_pause_limit,
  2832. .port_set_cmode = mv88e6390x_port_set_cmode,
  2833. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2834. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2835. .port_link_state = mv88e6352_port_link_state,
  2836. .port_get_cmode = mv88e6352_port_get_cmode,
  2837. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2838. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2839. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2840. .stats_get_strings = mv88e6320_stats_get_strings,
  2841. .stats_get_stats = mv88e6390_stats_get_stats,
  2842. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2843. .set_egress_port = mv88e6390_g1_set_egress_port,
  2844. .watchdog_ops = &mv88e6390_watchdog_ops,
  2845. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2846. .pot_clear = mv88e6xxx_g2_pot_clear,
  2847. .reset = mv88e6352_g1_reset,
  2848. .rmu_disable = mv88e6390_g1_rmu_disable,
  2849. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2850. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2851. .serdes_power = mv88e6390_serdes_power,
  2852. .serdes_irq_setup = mv88e6390_serdes_irq_setup,
  2853. .serdes_irq_free = mv88e6390_serdes_irq_free,
  2854. .gpio_ops = &mv88e6352_gpio_ops,
  2855. .avb_ops = &mv88e6390_avb_ops,
  2856. .ptp_ops = &mv88e6352_ptp_ops,
  2857. .phylink_validate = mv88e6390_phylink_validate,
  2858. };
  2859. static const struct mv88e6xxx_ops mv88e6320_ops = {
  2860. /* MV88E6XXX_FAMILY_6320 */
  2861. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2862. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2863. .irl_init_all = mv88e6352_g2_irl_init_all,
  2864. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2865. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2866. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2867. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2868. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2869. .port_set_link = mv88e6xxx_port_set_link,
  2870. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2871. .port_set_speed = mv88e6185_port_set_speed,
  2872. .port_tag_remap = mv88e6095_port_tag_remap,
  2873. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2874. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2875. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2876. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2877. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2878. .port_pause_limit = mv88e6097_port_pause_limit,
  2879. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2880. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2881. .port_link_state = mv88e6352_port_link_state,
  2882. .port_get_cmode = mv88e6352_port_get_cmode,
  2883. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2884. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2885. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2886. .stats_get_strings = mv88e6320_stats_get_strings,
  2887. .stats_get_stats = mv88e6320_stats_get_stats,
  2888. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2889. .set_egress_port = mv88e6095_g1_set_egress_port,
  2890. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2891. .pot_clear = mv88e6xxx_g2_pot_clear,
  2892. .reset = mv88e6352_g1_reset,
  2893. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2894. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2895. .gpio_ops = &mv88e6352_gpio_ops,
  2896. .avb_ops = &mv88e6352_avb_ops,
  2897. .ptp_ops = &mv88e6352_ptp_ops,
  2898. .phylink_validate = mv88e6185_phylink_validate,
  2899. };
  2900. static const struct mv88e6xxx_ops mv88e6321_ops = {
  2901. /* MV88E6XXX_FAMILY_6320 */
  2902. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2903. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2904. .irl_init_all = mv88e6352_g2_irl_init_all,
  2905. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2906. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2907. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2908. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2909. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2910. .port_set_link = mv88e6xxx_port_set_link,
  2911. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2912. .port_set_speed = mv88e6185_port_set_speed,
  2913. .port_tag_remap = mv88e6095_port_tag_remap,
  2914. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2915. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2916. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2917. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2918. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2919. .port_pause_limit = mv88e6097_port_pause_limit,
  2920. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2921. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2922. .port_link_state = mv88e6352_port_link_state,
  2923. .port_get_cmode = mv88e6352_port_get_cmode,
  2924. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2925. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2926. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2927. .stats_get_strings = mv88e6320_stats_get_strings,
  2928. .stats_get_stats = mv88e6320_stats_get_stats,
  2929. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2930. .set_egress_port = mv88e6095_g1_set_egress_port,
  2931. .reset = mv88e6352_g1_reset,
  2932. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2933. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2934. .gpio_ops = &mv88e6352_gpio_ops,
  2935. .avb_ops = &mv88e6352_avb_ops,
  2936. .ptp_ops = &mv88e6352_ptp_ops,
  2937. .phylink_validate = mv88e6185_phylink_validate,
  2938. };
  2939. static const struct mv88e6xxx_ops mv88e6341_ops = {
  2940. /* MV88E6XXX_FAMILY_6341 */
  2941. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2942. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2943. .irl_init_all = mv88e6352_g2_irl_init_all,
  2944. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2945. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2946. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2947. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2948. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2949. .port_set_link = mv88e6xxx_port_set_link,
  2950. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2951. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2952. .port_set_speed = mv88e6390_port_set_speed,
  2953. .port_tag_remap = mv88e6095_port_tag_remap,
  2954. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2955. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2956. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2957. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2958. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2959. .port_pause_limit = mv88e6097_port_pause_limit,
  2960. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2961. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2962. .port_link_state = mv88e6352_port_link_state,
  2963. .port_get_cmode = mv88e6352_port_get_cmode,
  2964. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2965. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  2966. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2967. .stats_get_strings = mv88e6320_stats_get_strings,
  2968. .stats_get_stats = mv88e6390_stats_get_stats,
  2969. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2970. .set_egress_port = mv88e6390_g1_set_egress_port,
  2971. .watchdog_ops = &mv88e6390_watchdog_ops,
  2972. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2973. .pot_clear = mv88e6xxx_g2_pot_clear,
  2974. .reset = mv88e6352_g1_reset,
  2975. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2976. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2977. .serdes_power = mv88e6341_serdes_power,
  2978. .gpio_ops = &mv88e6352_gpio_ops,
  2979. .avb_ops = &mv88e6390_avb_ops,
  2980. .ptp_ops = &mv88e6352_ptp_ops,
  2981. .phylink_validate = mv88e6390_phylink_validate,
  2982. };
  2983. static const struct mv88e6xxx_ops mv88e6350_ops = {
  2984. /* MV88E6XXX_FAMILY_6351 */
  2985. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  2986. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  2987. .irl_init_all = mv88e6352_g2_irl_init_all,
  2988. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2989. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2990. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2991. .port_set_link = mv88e6xxx_port_set_link,
  2992. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2993. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2994. .port_set_speed = mv88e6185_port_set_speed,
  2995. .port_tag_remap = mv88e6095_port_tag_remap,
  2996. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2997. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2998. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2999. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  3000. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  3001. .port_pause_limit = mv88e6097_port_pause_limit,
  3002. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  3003. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  3004. .port_link_state = mv88e6352_port_link_state,
  3005. .port_get_cmode = mv88e6352_port_get_cmode,
  3006. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  3007. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  3008. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  3009. .stats_get_strings = mv88e6095_stats_get_strings,
  3010. .stats_get_stats = mv88e6095_stats_get_stats,
  3011. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  3012. .set_egress_port = mv88e6095_g1_set_egress_port,
  3013. .watchdog_ops = &mv88e6097_watchdog_ops,
  3014. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  3015. .pot_clear = mv88e6xxx_g2_pot_clear,
  3016. .reset = mv88e6352_g1_reset,
  3017. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  3018. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  3019. .phylink_validate = mv88e6185_phylink_validate,
  3020. };
  3021. static const struct mv88e6xxx_ops mv88e6351_ops = {
  3022. /* MV88E6XXX_FAMILY_6351 */
  3023. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  3024. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  3025. .irl_init_all = mv88e6352_g2_irl_init_all,
  3026. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  3027. .phy_read = mv88e6xxx_g2_smi_phy_read,
  3028. .phy_write = mv88e6xxx_g2_smi_phy_write,
  3029. .port_set_link = mv88e6xxx_port_set_link,
  3030. .port_set_duplex = mv88e6xxx_port_set_duplex,
  3031. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  3032. .port_set_speed = mv88e6185_port_set_speed,
  3033. .port_tag_remap = mv88e6095_port_tag_remap,
  3034. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  3035. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  3036. .port_set_ether_type = mv88e6351_port_set_ether_type,
  3037. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  3038. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  3039. .port_pause_limit = mv88e6097_port_pause_limit,
  3040. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  3041. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  3042. .port_link_state = mv88e6352_port_link_state,
  3043. .port_get_cmode = mv88e6352_port_get_cmode,
  3044. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  3045. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  3046. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  3047. .stats_get_strings = mv88e6095_stats_get_strings,
  3048. .stats_get_stats = mv88e6095_stats_get_stats,
  3049. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  3050. .set_egress_port = mv88e6095_g1_set_egress_port,
  3051. .watchdog_ops = &mv88e6097_watchdog_ops,
  3052. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  3053. .pot_clear = mv88e6xxx_g2_pot_clear,
  3054. .reset = mv88e6352_g1_reset,
  3055. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  3056. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  3057. .avb_ops = &mv88e6352_avb_ops,
  3058. .ptp_ops = &mv88e6352_ptp_ops,
  3059. .phylink_validate = mv88e6185_phylink_validate,
  3060. };
  3061. static const struct mv88e6xxx_ops mv88e6352_ops = {
  3062. /* MV88E6XXX_FAMILY_6352 */
  3063. .ieee_pri_map = mv88e6085_g1_ieee_pri_map,
  3064. .ip_pri_map = mv88e6085_g1_ip_pri_map,
  3065. .irl_init_all = mv88e6352_g2_irl_init_all,
  3066. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  3067. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  3068. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  3069. .phy_read = mv88e6xxx_g2_smi_phy_read,
  3070. .phy_write = mv88e6xxx_g2_smi_phy_write,
  3071. .port_set_link = mv88e6xxx_port_set_link,
  3072. .port_set_duplex = mv88e6xxx_port_set_duplex,
  3073. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  3074. .port_set_speed = mv88e6352_port_set_speed,
  3075. .port_tag_remap = mv88e6095_port_tag_remap,
  3076. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  3077. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  3078. .port_set_ether_type = mv88e6351_port_set_ether_type,
  3079. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  3080. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  3081. .port_pause_limit = mv88e6097_port_pause_limit,
  3082. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  3083. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  3084. .port_link_state = mv88e6352_port_link_state,
  3085. .port_get_cmode = mv88e6352_port_get_cmode,
  3086. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  3087. .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
  3088. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  3089. .stats_get_strings = mv88e6095_stats_get_strings,
  3090. .stats_get_stats = mv88e6095_stats_get_stats,
  3091. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  3092. .set_egress_port = mv88e6095_g1_set_egress_port,
  3093. .watchdog_ops = &mv88e6097_watchdog_ops,
  3094. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  3095. .pot_clear = mv88e6xxx_g2_pot_clear,
  3096. .reset = mv88e6352_g1_reset,
  3097. .rmu_disable = mv88e6352_g1_rmu_disable,
  3098. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  3099. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  3100. .serdes_power = mv88e6352_serdes_power,
  3101. .gpio_ops = &mv88e6352_gpio_ops,
  3102. .avb_ops = &mv88e6352_avb_ops,
  3103. .ptp_ops = &mv88e6352_ptp_ops,
  3104. .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
  3105. .serdes_get_strings = mv88e6352_serdes_get_strings,
  3106. .serdes_get_stats = mv88e6352_serdes_get_stats,
  3107. .phylink_validate = mv88e6352_phylink_validate,
  3108. };
  3109. static const struct mv88e6xxx_ops mv88e6390_ops = {
  3110. /* MV88E6XXX_FAMILY_6390 */
  3111. .irl_init_all = mv88e6390_g2_irl_init_all,
  3112. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  3113. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  3114. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  3115. .phy_read = mv88e6xxx_g2_smi_phy_read,
  3116. .phy_write = mv88e6xxx_g2_smi_phy_write,
  3117. .port_set_link = mv88e6xxx_port_set_link,
  3118. .port_set_duplex = mv88e6xxx_port_set_duplex,
  3119. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  3120. .port_set_speed = mv88e6390_port_set_speed,
  3121. .port_tag_remap = mv88e6390_port_tag_remap,
  3122. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  3123. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  3124. .port_set_ether_type = mv88e6351_port_set_ether_type,
  3125. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  3126. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  3127. .port_pause_limit = mv88e6390_port_pause_limit,
  3128. .port_set_cmode = mv88e6390x_port_set_cmode,
  3129. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  3130. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  3131. .port_link_state = mv88e6352_port_link_state,
  3132. .port_get_cmode = mv88e6352_port_get_cmode,
  3133. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  3134. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  3135. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  3136. .stats_get_strings = mv88e6320_stats_get_strings,
  3137. .stats_get_stats = mv88e6390_stats_get_stats,
  3138. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  3139. .set_egress_port = mv88e6390_g1_set_egress_port,
  3140. .watchdog_ops = &mv88e6390_watchdog_ops,
  3141. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  3142. .pot_clear = mv88e6xxx_g2_pot_clear,
  3143. .reset = mv88e6352_g1_reset,
  3144. .rmu_disable = mv88e6390_g1_rmu_disable,
  3145. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  3146. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  3147. .serdes_power = mv88e6390_serdes_power,
  3148. .serdes_irq_setup = mv88e6390_serdes_irq_setup,
  3149. .serdes_irq_free = mv88e6390_serdes_irq_free,
  3150. .gpio_ops = &mv88e6352_gpio_ops,
  3151. .avb_ops = &mv88e6390_avb_ops,
  3152. .ptp_ops = &mv88e6352_ptp_ops,
  3153. .phylink_validate = mv88e6390_phylink_validate,
  3154. };
  3155. static const struct mv88e6xxx_ops mv88e6390x_ops = {
  3156. /* MV88E6XXX_FAMILY_6390 */
  3157. .irl_init_all = mv88e6390_g2_irl_init_all,
  3158. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  3159. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  3160. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  3161. .phy_read = mv88e6xxx_g2_smi_phy_read,
  3162. .phy_write = mv88e6xxx_g2_smi_phy_write,
  3163. .port_set_link = mv88e6xxx_port_set_link,
  3164. .port_set_duplex = mv88e6xxx_port_set_duplex,
  3165. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  3166. .port_set_speed = mv88e6390x_port_set_speed,
  3167. .port_tag_remap = mv88e6390_port_tag_remap,
  3168. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  3169. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  3170. .port_set_ether_type = mv88e6351_port_set_ether_type,
  3171. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  3172. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  3173. .port_pause_limit = mv88e6390_port_pause_limit,
  3174. .port_set_cmode = mv88e6390x_port_set_cmode,
  3175. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  3176. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  3177. .port_link_state = mv88e6352_port_link_state,
  3178. .port_get_cmode = mv88e6352_port_get_cmode,
  3179. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  3180. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  3181. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  3182. .stats_get_strings = mv88e6320_stats_get_strings,
  3183. .stats_get_stats = mv88e6390_stats_get_stats,
  3184. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  3185. .set_egress_port = mv88e6390_g1_set_egress_port,
  3186. .watchdog_ops = &mv88e6390_watchdog_ops,
  3187. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  3188. .pot_clear = mv88e6xxx_g2_pot_clear,
  3189. .reset = mv88e6352_g1_reset,
  3190. .rmu_disable = mv88e6390_g1_rmu_disable,
  3191. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  3192. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  3193. .serdes_power = mv88e6390x_serdes_power,
  3194. .serdes_irq_setup = mv88e6390_serdes_irq_setup,
  3195. .serdes_irq_free = mv88e6390_serdes_irq_free,
  3196. .gpio_ops = &mv88e6352_gpio_ops,
  3197. .avb_ops = &mv88e6390_avb_ops,
  3198. .ptp_ops = &mv88e6352_ptp_ops,
  3199. .phylink_validate = mv88e6390x_phylink_validate,
  3200. };
  3201. static const struct mv88e6xxx_info mv88e6xxx_table[] = {
  3202. [MV88E6085] = {
  3203. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
  3204. .family = MV88E6XXX_FAMILY_6097,
  3205. .name = "Marvell 88E6085",
  3206. .num_databases = 4096,
  3207. .num_ports = 10,
  3208. .num_internal_phys = 5,
  3209. .max_vid = 4095,
  3210. .port_base_addr = 0x10,
  3211. .phy_base_addr = 0x0,
  3212. .global1_addr = 0x1b,
  3213. .global2_addr = 0x1c,
  3214. .age_time_coeff = 15000,
  3215. .g1_irqs = 8,
  3216. .g2_irqs = 10,
  3217. .atu_move_port_mask = 0xf,
  3218. .pvt = true,
  3219. .multi_chip = true,
  3220. .tag_protocol = DSA_TAG_PROTO_DSA,
  3221. .ops = &mv88e6085_ops,
  3222. },
  3223. [MV88E6095] = {
  3224. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
  3225. .family = MV88E6XXX_FAMILY_6095,
  3226. .name = "Marvell 88E6095/88E6095F",
  3227. .num_databases = 256,
  3228. .num_ports = 11,
  3229. .num_internal_phys = 0,
  3230. .max_vid = 4095,
  3231. .port_base_addr = 0x10,
  3232. .phy_base_addr = 0x0,
  3233. .global1_addr = 0x1b,
  3234. .global2_addr = 0x1c,
  3235. .age_time_coeff = 15000,
  3236. .g1_irqs = 8,
  3237. .atu_move_port_mask = 0xf,
  3238. .multi_chip = true,
  3239. .tag_protocol = DSA_TAG_PROTO_DSA,
  3240. .ops = &mv88e6095_ops,
  3241. },
  3242. [MV88E6097] = {
  3243. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
  3244. .family = MV88E6XXX_FAMILY_6097,
  3245. .name = "Marvell 88E6097/88E6097F",
  3246. .num_databases = 4096,
  3247. .num_ports = 11,
  3248. .num_internal_phys = 8,
  3249. .max_vid = 4095,
  3250. .port_base_addr = 0x10,
  3251. .phy_base_addr = 0x0,
  3252. .global1_addr = 0x1b,
  3253. .global2_addr = 0x1c,
  3254. .age_time_coeff = 15000,
  3255. .g1_irqs = 8,
  3256. .g2_irqs = 10,
  3257. .atu_move_port_mask = 0xf,
  3258. .pvt = true,
  3259. .multi_chip = true,
  3260. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3261. .ops = &mv88e6097_ops,
  3262. },
  3263. [MV88E6123] = {
  3264. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
  3265. .family = MV88E6XXX_FAMILY_6165,
  3266. .name = "Marvell 88E6123",
  3267. .num_databases = 4096,
  3268. .num_ports = 3,
  3269. .num_internal_phys = 5,
  3270. .max_vid = 4095,
  3271. .port_base_addr = 0x10,
  3272. .phy_base_addr = 0x0,
  3273. .global1_addr = 0x1b,
  3274. .global2_addr = 0x1c,
  3275. .age_time_coeff = 15000,
  3276. .g1_irqs = 9,
  3277. .g2_irqs = 10,
  3278. .atu_move_port_mask = 0xf,
  3279. .pvt = true,
  3280. .multi_chip = true,
  3281. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3282. .ops = &mv88e6123_ops,
  3283. },
  3284. [MV88E6131] = {
  3285. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
  3286. .family = MV88E6XXX_FAMILY_6185,
  3287. .name = "Marvell 88E6131",
  3288. .num_databases = 256,
  3289. .num_ports = 8,
  3290. .num_internal_phys = 0,
  3291. .max_vid = 4095,
  3292. .port_base_addr = 0x10,
  3293. .phy_base_addr = 0x0,
  3294. .global1_addr = 0x1b,
  3295. .global2_addr = 0x1c,
  3296. .age_time_coeff = 15000,
  3297. .g1_irqs = 9,
  3298. .atu_move_port_mask = 0xf,
  3299. .multi_chip = true,
  3300. .tag_protocol = DSA_TAG_PROTO_DSA,
  3301. .ops = &mv88e6131_ops,
  3302. },
  3303. [MV88E6141] = {
  3304. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
  3305. .family = MV88E6XXX_FAMILY_6341,
  3306. .name = "Marvell 88E6141",
  3307. .num_databases = 4096,
  3308. .num_ports = 6,
  3309. .num_internal_phys = 5,
  3310. .num_gpio = 11,
  3311. .max_vid = 4095,
  3312. .port_base_addr = 0x10,
  3313. .phy_base_addr = 0x10,
  3314. .global1_addr = 0x1b,
  3315. .global2_addr = 0x1c,
  3316. .age_time_coeff = 3750,
  3317. .atu_move_port_mask = 0x1f,
  3318. .g1_irqs = 9,
  3319. .g2_irqs = 10,
  3320. .pvt = true,
  3321. .multi_chip = true,
  3322. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3323. .ops = &mv88e6141_ops,
  3324. },
  3325. [MV88E6161] = {
  3326. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
  3327. .family = MV88E6XXX_FAMILY_6165,
  3328. .name = "Marvell 88E6161",
  3329. .num_databases = 4096,
  3330. .num_ports = 6,
  3331. .num_internal_phys = 5,
  3332. .max_vid = 4095,
  3333. .port_base_addr = 0x10,
  3334. .phy_base_addr = 0x0,
  3335. .global1_addr = 0x1b,
  3336. .global2_addr = 0x1c,
  3337. .age_time_coeff = 15000,
  3338. .g1_irqs = 9,
  3339. .g2_irqs = 10,
  3340. .atu_move_port_mask = 0xf,
  3341. .pvt = true,
  3342. .multi_chip = true,
  3343. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3344. .ptp_support = true,
  3345. .ops = &mv88e6161_ops,
  3346. },
  3347. [MV88E6165] = {
  3348. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
  3349. .family = MV88E6XXX_FAMILY_6165,
  3350. .name = "Marvell 88E6165",
  3351. .num_databases = 4096,
  3352. .num_ports = 6,
  3353. .num_internal_phys = 0,
  3354. .max_vid = 4095,
  3355. .port_base_addr = 0x10,
  3356. .phy_base_addr = 0x0,
  3357. .global1_addr = 0x1b,
  3358. .global2_addr = 0x1c,
  3359. .age_time_coeff = 15000,
  3360. .g1_irqs = 9,
  3361. .g2_irqs = 10,
  3362. .atu_move_port_mask = 0xf,
  3363. .pvt = true,
  3364. .multi_chip = true,
  3365. .tag_protocol = DSA_TAG_PROTO_DSA,
  3366. .ptp_support = true,
  3367. .ops = &mv88e6165_ops,
  3368. },
  3369. [MV88E6171] = {
  3370. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
  3371. .family = MV88E6XXX_FAMILY_6351,
  3372. .name = "Marvell 88E6171",
  3373. .num_databases = 4096,
  3374. .num_ports = 7,
  3375. .num_internal_phys = 5,
  3376. .max_vid = 4095,
  3377. .port_base_addr = 0x10,
  3378. .phy_base_addr = 0x0,
  3379. .global1_addr = 0x1b,
  3380. .global2_addr = 0x1c,
  3381. .age_time_coeff = 15000,
  3382. .g1_irqs = 9,
  3383. .g2_irqs = 10,
  3384. .atu_move_port_mask = 0xf,
  3385. .pvt = true,
  3386. .multi_chip = true,
  3387. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3388. .ops = &mv88e6171_ops,
  3389. },
  3390. [MV88E6172] = {
  3391. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
  3392. .family = MV88E6XXX_FAMILY_6352,
  3393. .name = "Marvell 88E6172",
  3394. .num_databases = 4096,
  3395. .num_ports = 7,
  3396. .num_internal_phys = 5,
  3397. .num_gpio = 15,
  3398. .max_vid = 4095,
  3399. .port_base_addr = 0x10,
  3400. .phy_base_addr = 0x0,
  3401. .global1_addr = 0x1b,
  3402. .global2_addr = 0x1c,
  3403. .age_time_coeff = 15000,
  3404. .g1_irqs = 9,
  3405. .g2_irqs = 10,
  3406. .atu_move_port_mask = 0xf,
  3407. .pvt = true,
  3408. .multi_chip = true,
  3409. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3410. .ops = &mv88e6172_ops,
  3411. },
  3412. [MV88E6175] = {
  3413. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
  3414. .family = MV88E6XXX_FAMILY_6351,
  3415. .name = "Marvell 88E6175",
  3416. .num_databases = 4096,
  3417. .num_ports = 7,
  3418. .num_internal_phys = 5,
  3419. .max_vid = 4095,
  3420. .port_base_addr = 0x10,
  3421. .phy_base_addr = 0x0,
  3422. .global1_addr = 0x1b,
  3423. .global2_addr = 0x1c,
  3424. .age_time_coeff = 15000,
  3425. .g1_irqs = 9,
  3426. .g2_irqs = 10,
  3427. .atu_move_port_mask = 0xf,
  3428. .pvt = true,
  3429. .multi_chip = true,
  3430. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3431. .ops = &mv88e6175_ops,
  3432. },
  3433. [MV88E6176] = {
  3434. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
  3435. .family = MV88E6XXX_FAMILY_6352,
  3436. .name = "Marvell 88E6176",
  3437. .num_databases = 4096,
  3438. .num_ports = 7,
  3439. .num_internal_phys = 5,
  3440. .num_gpio = 15,
  3441. .max_vid = 4095,
  3442. .port_base_addr = 0x10,
  3443. .phy_base_addr = 0x0,
  3444. .global1_addr = 0x1b,
  3445. .global2_addr = 0x1c,
  3446. .age_time_coeff = 15000,
  3447. .g1_irqs = 9,
  3448. .g2_irqs = 10,
  3449. .atu_move_port_mask = 0xf,
  3450. .pvt = true,
  3451. .multi_chip = true,
  3452. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3453. .ops = &mv88e6176_ops,
  3454. },
  3455. [MV88E6185] = {
  3456. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
  3457. .family = MV88E6XXX_FAMILY_6185,
  3458. .name = "Marvell 88E6185",
  3459. .num_databases = 256,
  3460. .num_ports = 10,
  3461. .num_internal_phys = 0,
  3462. .max_vid = 4095,
  3463. .port_base_addr = 0x10,
  3464. .phy_base_addr = 0x0,
  3465. .global1_addr = 0x1b,
  3466. .global2_addr = 0x1c,
  3467. .age_time_coeff = 15000,
  3468. .g1_irqs = 8,
  3469. .atu_move_port_mask = 0xf,
  3470. .multi_chip = true,
  3471. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3472. .ops = &mv88e6185_ops,
  3473. },
  3474. [MV88E6190] = {
  3475. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
  3476. .family = MV88E6XXX_FAMILY_6390,
  3477. .name = "Marvell 88E6190",
  3478. .num_databases = 4096,
  3479. .num_ports = 11, /* 10 + Z80 */
  3480. .num_internal_phys = 11,
  3481. .num_gpio = 16,
  3482. .max_vid = 8191,
  3483. .port_base_addr = 0x0,
  3484. .phy_base_addr = 0x0,
  3485. .global1_addr = 0x1b,
  3486. .global2_addr = 0x1c,
  3487. .tag_protocol = DSA_TAG_PROTO_DSA,
  3488. .age_time_coeff = 3750,
  3489. .g1_irqs = 9,
  3490. .g2_irqs = 14,
  3491. .pvt = true,
  3492. .multi_chip = true,
  3493. .atu_move_port_mask = 0x1f,
  3494. .ops = &mv88e6190_ops,
  3495. },
  3496. [MV88E6190X] = {
  3497. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
  3498. .family = MV88E6XXX_FAMILY_6390,
  3499. .name = "Marvell 88E6190X",
  3500. .num_databases = 4096,
  3501. .num_ports = 11, /* 10 + Z80 */
  3502. .num_internal_phys = 11,
  3503. .num_gpio = 16,
  3504. .max_vid = 8191,
  3505. .port_base_addr = 0x0,
  3506. .phy_base_addr = 0x0,
  3507. .global1_addr = 0x1b,
  3508. .global2_addr = 0x1c,
  3509. .age_time_coeff = 3750,
  3510. .g1_irqs = 9,
  3511. .g2_irqs = 14,
  3512. .atu_move_port_mask = 0x1f,
  3513. .pvt = true,
  3514. .multi_chip = true,
  3515. .tag_protocol = DSA_TAG_PROTO_DSA,
  3516. .ops = &mv88e6190x_ops,
  3517. },
  3518. [MV88E6191] = {
  3519. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
  3520. .family = MV88E6XXX_FAMILY_6390,
  3521. .name = "Marvell 88E6191",
  3522. .num_databases = 4096,
  3523. .num_ports = 11, /* 10 + Z80 */
  3524. .num_internal_phys = 11,
  3525. .max_vid = 8191,
  3526. .port_base_addr = 0x0,
  3527. .phy_base_addr = 0x0,
  3528. .global1_addr = 0x1b,
  3529. .global2_addr = 0x1c,
  3530. .age_time_coeff = 3750,
  3531. .g1_irqs = 9,
  3532. .g2_irqs = 14,
  3533. .atu_move_port_mask = 0x1f,
  3534. .pvt = true,
  3535. .multi_chip = true,
  3536. .tag_protocol = DSA_TAG_PROTO_DSA,
  3537. .ptp_support = true,
  3538. .ops = &mv88e6191_ops,
  3539. },
  3540. [MV88E6240] = {
  3541. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
  3542. .family = MV88E6XXX_FAMILY_6352,
  3543. .name = "Marvell 88E6240",
  3544. .num_databases = 4096,
  3545. .num_ports = 7,
  3546. .num_internal_phys = 5,
  3547. .num_gpio = 15,
  3548. .max_vid = 4095,
  3549. .port_base_addr = 0x10,
  3550. .phy_base_addr = 0x0,
  3551. .global1_addr = 0x1b,
  3552. .global2_addr = 0x1c,
  3553. .age_time_coeff = 15000,
  3554. .g1_irqs = 9,
  3555. .g2_irqs = 10,
  3556. .atu_move_port_mask = 0xf,
  3557. .pvt = true,
  3558. .multi_chip = true,
  3559. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3560. .ptp_support = true,
  3561. .ops = &mv88e6240_ops,
  3562. },
  3563. [MV88E6290] = {
  3564. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
  3565. .family = MV88E6XXX_FAMILY_6390,
  3566. .name = "Marvell 88E6290",
  3567. .num_databases = 4096,
  3568. .num_ports = 11, /* 10 + Z80 */
  3569. .num_internal_phys = 11,
  3570. .num_gpio = 16,
  3571. .max_vid = 8191,
  3572. .port_base_addr = 0x0,
  3573. .phy_base_addr = 0x0,
  3574. .global1_addr = 0x1b,
  3575. .global2_addr = 0x1c,
  3576. .age_time_coeff = 3750,
  3577. .g1_irqs = 9,
  3578. .g2_irqs = 14,
  3579. .atu_move_port_mask = 0x1f,
  3580. .pvt = true,
  3581. .multi_chip = true,
  3582. .tag_protocol = DSA_TAG_PROTO_DSA,
  3583. .ptp_support = true,
  3584. .ops = &mv88e6290_ops,
  3585. },
  3586. [MV88E6320] = {
  3587. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
  3588. .family = MV88E6XXX_FAMILY_6320,
  3589. .name = "Marvell 88E6320",
  3590. .num_databases = 4096,
  3591. .num_ports = 7,
  3592. .num_internal_phys = 5,
  3593. .num_gpio = 15,
  3594. .max_vid = 4095,
  3595. .port_base_addr = 0x10,
  3596. .phy_base_addr = 0x0,
  3597. .global1_addr = 0x1b,
  3598. .global2_addr = 0x1c,
  3599. .age_time_coeff = 15000,
  3600. .g1_irqs = 8,
  3601. .g2_irqs = 10,
  3602. .atu_move_port_mask = 0xf,
  3603. .pvt = true,
  3604. .multi_chip = true,
  3605. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3606. .ptp_support = true,
  3607. .ops = &mv88e6320_ops,
  3608. },
  3609. [MV88E6321] = {
  3610. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
  3611. .family = MV88E6XXX_FAMILY_6320,
  3612. .name = "Marvell 88E6321",
  3613. .num_databases = 4096,
  3614. .num_ports = 7,
  3615. .num_internal_phys = 5,
  3616. .num_gpio = 15,
  3617. .max_vid = 4095,
  3618. .port_base_addr = 0x10,
  3619. .phy_base_addr = 0x0,
  3620. .global1_addr = 0x1b,
  3621. .global2_addr = 0x1c,
  3622. .age_time_coeff = 15000,
  3623. .g1_irqs = 8,
  3624. .g2_irqs = 10,
  3625. .atu_move_port_mask = 0xf,
  3626. .multi_chip = true,
  3627. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3628. .ptp_support = true,
  3629. .ops = &mv88e6321_ops,
  3630. },
  3631. [MV88E6341] = {
  3632. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
  3633. .family = MV88E6XXX_FAMILY_6341,
  3634. .name = "Marvell 88E6341",
  3635. .num_databases = 4096,
  3636. .num_internal_phys = 5,
  3637. .num_ports = 6,
  3638. .num_gpio = 11,
  3639. .max_vid = 4095,
  3640. .port_base_addr = 0x10,
  3641. .phy_base_addr = 0x10,
  3642. .global1_addr = 0x1b,
  3643. .global2_addr = 0x1c,
  3644. .age_time_coeff = 3750,
  3645. .atu_move_port_mask = 0x1f,
  3646. .g1_irqs = 9,
  3647. .g2_irqs = 10,
  3648. .pvt = true,
  3649. .multi_chip = true,
  3650. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3651. .ptp_support = true,
  3652. .ops = &mv88e6341_ops,
  3653. },
  3654. [MV88E6350] = {
  3655. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
  3656. .family = MV88E6XXX_FAMILY_6351,
  3657. .name = "Marvell 88E6350",
  3658. .num_databases = 4096,
  3659. .num_ports = 7,
  3660. .num_internal_phys = 5,
  3661. .max_vid = 4095,
  3662. .port_base_addr = 0x10,
  3663. .phy_base_addr = 0x0,
  3664. .global1_addr = 0x1b,
  3665. .global2_addr = 0x1c,
  3666. .age_time_coeff = 15000,
  3667. .g1_irqs = 9,
  3668. .g2_irqs = 10,
  3669. .atu_move_port_mask = 0xf,
  3670. .pvt = true,
  3671. .multi_chip = true,
  3672. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3673. .ops = &mv88e6350_ops,
  3674. },
  3675. [MV88E6351] = {
  3676. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
  3677. .family = MV88E6XXX_FAMILY_6351,
  3678. .name = "Marvell 88E6351",
  3679. .num_databases = 4096,
  3680. .num_ports = 7,
  3681. .num_internal_phys = 5,
  3682. .max_vid = 4095,
  3683. .port_base_addr = 0x10,
  3684. .phy_base_addr = 0x0,
  3685. .global1_addr = 0x1b,
  3686. .global2_addr = 0x1c,
  3687. .age_time_coeff = 15000,
  3688. .g1_irqs = 9,
  3689. .g2_irqs = 10,
  3690. .atu_move_port_mask = 0xf,
  3691. .pvt = true,
  3692. .multi_chip = true,
  3693. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3694. .ops = &mv88e6351_ops,
  3695. },
  3696. [MV88E6352] = {
  3697. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
  3698. .family = MV88E6XXX_FAMILY_6352,
  3699. .name = "Marvell 88E6352",
  3700. .num_databases = 4096,
  3701. .num_ports = 7,
  3702. .num_internal_phys = 5,
  3703. .num_gpio = 15,
  3704. .max_vid = 4095,
  3705. .port_base_addr = 0x10,
  3706. .phy_base_addr = 0x0,
  3707. .global1_addr = 0x1b,
  3708. .global2_addr = 0x1c,
  3709. .age_time_coeff = 15000,
  3710. .g1_irqs = 9,
  3711. .g2_irqs = 10,
  3712. .atu_move_port_mask = 0xf,
  3713. .pvt = true,
  3714. .multi_chip = true,
  3715. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3716. .ptp_support = true,
  3717. .ops = &mv88e6352_ops,
  3718. },
  3719. [MV88E6390] = {
  3720. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
  3721. .family = MV88E6XXX_FAMILY_6390,
  3722. .name = "Marvell 88E6390",
  3723. .num_databases = 4096,
  3724. .num_ports = 11, /* 10 + Z80 */
  3725. .num_internal_phys = 11,
  3726. .num_gpio = 16,
  3727. .max_vid = 8191,
  3728. .port_base_addr = 0x0,
  3729. .phy_base_addr = 0x0,
  3730. .global1_addr = 0x1b,
  3731. .global2_addr = 0x1c,
  3732. .age_time_coeff = 3750,
  3733. .g1_irqs = 9,
  3734. .g2_irqs = 14,
  3735. .atu_move_port_mask = 0x1f,
  3736. .pvt = true,
  3737. .multi_chip = true,
  3738. .tag_protocol = DSA_TAG_PROTO_DSA,
  3739. .ptp_support = true,
  3740. .ops = &mv88e6390_ops,
  3741. },
  3742. [MV88E6390X] = {
  3743. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
  3744. .family = MV88E6XXX_FAMILY_6390,
  3745. .name = "Marvell 88E6390X",
  3746. .num_databases = 4096,
  3747. .num_ports = 11, /* 10 + Z80 */
  3748. .num_internal_phys = 11,
  3749. .num_gpio = 16,
  3750. .max_vid = 8191,
  3751. .port_base_addr = 0x0,
  3752. .phy_base_addr = 0x0,
  3753. .global1_addr = 0x1b,
  3754. .global2_addr = 0x1c,
  3755. .age_time_coeff = 3750,
  3756. .g1_irqs = 9,
  3757. .g2_irqs = 14,
  3758. .atu_move_port_mask = 0x1f,
  3759. .pvt = true,
  3760. .multi_chip = true,
  3761. .tag_protocol = DSA_TAG_PROTO_DSA,
  3762. .ptp_support = true,
  3763. .ops = &mv88e6390x_ops,
  3764. },
  3765. };
  3766. static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
  3767. {
  3768. int i;
  3769. for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
  3770. if (mv88e6xxx_table[i].prod_num == prod_num)
  3771. return &mv88e6xxx_table[i];
  3772. return NULL;
  3773. }
  3774. static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
  3775. {
  3776. const struct mv88e6xxx_info *info;
  3777. unsigned int prod_num, rev;
  3778. u16 id;
  3779. int err;
  3780. mutex_lock(&chip->reg_lock);
  3781. err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
  3782. mutex_unlock(&chip->reg_lock);
  3783. if (err)
  3784. return err;
  3785. prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
  3786. rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
  3787. info = mv88e6xxx_lookup_info(prod_num);
  3788. if (!info)
  3789. return -ENODEV;
  3790. /* Update the compatible info with the probed one */
  3791. chip->info = info;
  3792. err = mv88e6xxx_g2_require(chip);
  3793. if (err)
  3794. return err;
  3795. dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
  3796. chip->info->prod_num, chip->info->name, rev);
  3797. return 0;
  3798. }
  3799. static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
  3800. {
  3801. struct mv88e6xxx_chip *chip;
  3802. chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
  3803. if (!chip)
  3804. return NULL;
  3805. chip->dev = dev;
  3806. mutex_init(&chip->reg_lock);
  3807. INIT_LIST_HEAD(&chip->mdios);
  3808. return chip;
  3809. }
  3810. static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
  3811. struct mii_bus *bus, int sw_addr)
  3812. {
  3813. if (sw_addr == 0)
  3814. chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
  3815. else if (chip->info->multi_chip)
  3816. chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
  3817. else
  3818. return -EINVAL;
  3819. chip->bus = bus;
  3820. chip->sw_addr = sw_addr;
  3821. return 0;
  3822. }
  3823. static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
  3824. int port)
  3825. {
  3826. struct mv88e6xxx_chip *chip = ds->priv;
  3827. return chip->info->tag_protocol;
  3828. }
  3829. #if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
  3830. static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
  3831. struct device *host_dev, int sw_addr,
  3832. void **priv)
  3833. {
  3834. struct mv88e6xxx_chip *chip;
  3835. struct mii_bus *bus;
  3836. int err;
  3837. bus = dsa_host_dev_to_mii_bus(host_dev);
  3838. if (!bus)
  3839. return NULL;
  3840. chip = mv88e6xxx_alloc_chip(dsa_dev);
  3841. if (!chip)
  3842. return NULL;
  3843. /* Legacy SMI probing will only support chips similar to 88E6085 */
  3844. chip->info = &mv88e6xxx_table[MV88E6085];
  3845. err = mv88e6xxx_smi_init(chip, bus, sw_addr);
  3846. if (err)
  3847. goto free;
  3848. err = mv88e6xxx_detect(chip);
  3849. if (err)
  3850. goto free;
  3851. mutex_lock(&chip->reg_lock);
  3852. err = mv88e6xxx_switch_reset(chip);
  3853. mutex_unlock(&chip->reg_lock);
  3854. if (err)
  3855. goto free;
  3856. mv88e6xxx_phy_init(chip);
  3857. err = mv88e6xxx_mdios_register(chip, NULL);
  3858. if (err)
  3859. goto free;
  3860. *priv = chip;
  3861. return chip->info->name;
  3862. free:
  3863. devm_kfree(dsa_dev, chip);
  3864. return NULL;
  3865. }
  3866. #endif
  3867. static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
  3868. const struct switchdev_obj_port_mdb *mdb)
  3869. {
  3870. /* We don't need any dynamic resource from the kernel (yet),
  3871. * so skip the prepare phase.
  3872. */
  3873. return 0;
  3874. }
  3875. static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
  3876. const struct switchdev_obj_port_mdb *mdb)
  3877. {
  3878. struct mv88e6xxx_chip *chip = ds->priv;
  3879. mutex_lock(&chip->reg_lock);
  3880. if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
  3881. MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
  3882. dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
  3883. port);
  3884. mutex_unlock(&chip->reg_lock);
  3885. }
  3886. static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
  3887. const struct switchdev_obj_port_mdb *mdb)
  3888. {
  3889. struct mv88e6xxx_chip *chip = ds->priv;
  3890. int err;
  3891. mutex_lock(&chip->reg_lock);
  3892. err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
  3893. MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
  3894. mutex_unlock(&chip->reg_lock);
  3895. return err;
  3896. }
  3897. static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
  3898. #if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
  3899. .probe = mv88e6xxx_drv_probe,
  3900. #endif
  3901. .get_tag_protocol = mv88e6xxx_get_tag_protocol,
  3902. .setup = mv88e6xxx_setup,
  3903. .adjust_link = mv88e6xxx_adjust_link,
  3904. .phylink_validate = mv88e6xxx_validate,
  3905. .phylink_mac_link_state = mv88e6xxx_link_state,
  3906. .phylink_mac_config = mv88e6xxx_mac_config,
  3907. .phylink_mac_link_down = mv88e6xxx_mac_link_down,
  3908. .phylink_mac_link_up = mv88e6xxx_mac_link_up,
  3909. .get_strings = mv88e6xxx_get_strings,
  3910. .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
  3911. .get_sset_count = mv88e6xxx_get_sset_count,
  3912. .port_enable = mv88e6xxx_port_enable,
  3913. .port_disable = mv88e6xxx_port_disable,
  3914. .get_mac_eee = mv88e6xxx_get_mac_eee,
  3915. .set_mac_eee = mv88e6xxx_set_mac_eee,
  3916. .get_eeprom_len = mv88e6xxx_get_eeprom_len,
  3917. .get_eeprom = mv88e6xxx_get_eeprom,
  3918. .set_eeprom = mv88e6xxx_set_eeprom,
  3919. .get_regs_len = mv88e6xxx_get_regs_len,
  3920. .get_regs = mv88e6xxx_get_regs,
  3921. .set_ageing_time = mv88e6xxx_set_ageing_time,
  3922. .port_bridge_join = mv88e6xxx_port_bridge_join,
  3923. .port_bridge_leave = mv88e6xxx_port_bridge_leave,
  3924. .port_stp_state_set = mv88e6xxx_port_stp_state_set,
  3925. .port_fast_age = mv88e6xxx_port_fast_age,
  3926. .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
  3927. .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
  3928. .port_vlan_add = mv88e6xxx_port_vlan_add,
  3929. .port_vlan_del = mv88e6xxx_port_vlan_del,
  3930. .port_fdb_add = mv88e6xxx_port_fdb_add,
  3931. .port_fdb_del = mv88e6xxx_port_fdb_del,
  3932. .port_fdb_dump = mv88e6xxx_port_fdb_dump,
  3933. .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
  3934. .port_mdb_add = mv88e6xxx_port_mdb_add,
  3935. .port_mdb_del = mv88e6xxx_port_mdb_del,
  3936. .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
  3937. .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
  3938. .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
  3939. .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
  3940. .port_txtstamp = mv88e6xxx_port_txtstamp,
  3941. .port_rxtstamp = mv88e6xxx_port_rxtstamp,
  3942. .get_ts_info = mv88e6xxx_get_ts_info,
  3943. };
  3944. static struct dsa_switch_driver mv88e6xxx_switch_drv = {
  3945. .ops = &mv88e6xxx_switch_ops,
  3946. };
  3947. static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
  3948. {
  3949. struct device *dev = chip->dev;
  3950. struct dsa_switch *ds;
  3951. ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
  3952. if (!ds)
  3953. return -ENOMEM;
  3954. ds->priv = chip;
  3955. ds->dev = dev;
  3956. ds->ops = &mv88e6xxx_switch_ops;
  3957. ds->ageing_time_min = chip->info->age_time_coeff;
  3958. ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
  3959. dev_set_drvdata(dev, ds);
  3960. return dsa_register_switch(ds);
  3961. }
  3962. static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
  3963. {
  3964. dsa_unregister_switch(chip->ds);
  3965. }
  3966. static const void *pdata_device_get_match_data(struct device *dev)
  3967. {
  3968. const struct of_device_id *matches = dev->driver->of_match_table;
  3969. const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;
  3970. for (; matches->name[0] || matches->type[0] || matches->compatible[0];
  3971. matches++) {
  3972. if (!strcmp(pdata->compatible, matches->compatible))
  3973. return matches->data;
  3974. }
  3975. return NULL;
  3976. }
  3977. static int mv88e6xxx_probe(struct mdio_device *mdiodev)
  3978. {
  3979. struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
  3980. const struct mv88e6xxx_info *compat_info = NULL;
  3981. struct device *dev = &mdiodev->dev;
  3982. struct device_node *np = dev->of_node;
  3983. struct mv88e6xxx_chip *chip;
  3984. int port;
  3985. int err;
  3986. if (!np && !pdata)
  3987. return -EINVAL;
  3988. if (np)
  3989. compat_info = of_device_get_match_data(dev);
  3990. if (pdata) {
  3991. compat_info = pdata_device_get_match_data(dev);
  3992. if (!pdata->netdev)
  3993. return -EINVAL;
  3994. for (port = 0; port < DSA_MAX_PORTS; port++) {
  3995. if (!(pdata->enabled_ports & (1 << port)))
  3996. continue;
  3997. if (strcmp(pdata->cd.port_names[port], "cpu"))
  3998. continue;
  3999. pdata->cd.netdev[port] = &pdata->netdev->dev;
  4000. break;
  4001. }
  4002. }
  4003. if (!compat_info)
  4004. return -EINVAL;
  4005. chip = mv88e6xxx_alloc_chip(dev);
  4006. if (!chip) {
  4007. err = -ENOMEM;
  4008. goto out;
  4009. }
  4010. chip->info = compat_info;
  4011. err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
  4012. if (err)
  4013. goto out;
  4014. chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
  4015. if (IS_ERR(chip->reset)) {
  4016. err = PTR_ERR(chip->reset);
  4017. goto out;
  4018. }
  4019. err = mv88e6xxx_detect(chip);
  4020. if (err)
  4021. goto out;
  4022. mv88e6xxx_phy_init(chip);
  4023. if (chip->info->ops->get_eeprom) {
  4024. if (np)
  4025. of_property_read_u32(np, "eeprom-length",
  4026. &chip->eeprom_len);
  4027. else
  4028. chip->eeprom_len = pdata->eeprom_len;
  4029. }
  4030. mutex_lock(&chip->reg_lock);
  4031. err = mv88e6xxx_switch_reset(chip);
  4032. mutex_unlock(&chip->reg_lock);
  4033. if (err)
  4034. goto out;
  4035. chip->irq = of_irq_get(np, 0);
  4036. if (chip->irq == -EPROBE_DEFER) {
  4037. err = chip->irq;
  4038. goto out;
  4039. }
  4040. /* Has to be performed before the MDIO bus is created, because
  4041. * the PHYs will link their interrupts to these interrupt
  4042. * controllers
  4043. */
  4044. mutex_lock(&chip->reg_lock);
  4045. if (chip->irq > 0)
  4046. err = mv88e6xxx_g1_irq_setup(chip);
  4047. else
  4048. err = mv88e6xxx_irq_poll_setup(chip);
  4049. mutex_unlock(&chip->reg_lock);
  4050. if (err)
  4051. goto out;
  4052. if (chip->info->g2_irqs > 0) {
  4053. err = mv88e6xxx_g2_irq_setup(chip);
  4054. if (err)
  4055. goto out_g1_irq;
  4056. }
  4057. err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
  4058. if (err)
  4059. goto out_g2_irq;
  4060. err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
  4061. if (err)
  4062. goto out_g1_atu_prob_irq;
  4063. err = mv88e6xxx_mdios_register(chip, np);
  4064. if (err)
  4065. goto out_g1_vtu_prob_irq;
  4066. err = mv88e6xxx_register_switch(chip);
  4067. if (err)
  4068. goto out_mdio;
  4069. return 0;
  4070. out_mdio:
  4071. mv88e6xxx_mdios_unregister(chip);
  4072. out_g1_vtu_prob_irq:
  4073. mv88e6xxx_g1_vtu_prob_irq_free(chip);
  4074. out_g1_atu_prob_irq:
  4075. mv88e6xxx_g1_atu_prob_irq_free(chip);
  4076. out_g2_irq:
  4077. if (chip->info->g2_irqs > 0)
  4078. mv88e6xxx_g2_irq_free(chip);
  4079. out_g1_irq:
  4080. if (chip->irq > 0)
  4081. mv88e6xxx_g1_irq_free(chip);
  4082. else
  4083. mv88e6xxx_irq_poll_free(chip);
  4084. out:
  4085. if (pdata)
  4086. dev_put(pdata->netdev);
  4087. return err;
  4088. }
  4089. static void mv88e6xxx_remove(struct mdio_device *mdiodev)
  4090. {
  4091. struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
  4092. struct mv88e6xxx_chip *chip = ds->priv;
  4093. if (chip->info->ptp_support) {
  4094. mv88e6xxx_hwtstamp_free(chip);
  4095. mv88e6xxx_ptp_free(chip);
  4096. }
  4097. mv88e6xxx_phy_destroy(chip);
  4098. mv88e6xxx_unregister_switch(chip);
  4099. mv88e6xxx_mdios_unregister(chip);
  4100. mv88e6xxx_g1_vtu_prob_irq_free(chip);
  4101. mv88e6xxx_g1_atu_prob_irq_free(chip);
  4102. if (chip->info->g2_irqs > 0)
  4103. mv88e6xxx_g2_irq_free(chip);
  4104. if (chip->irq > 0)
  4105. mv88e6xxx_g1_irq_free(chip);
  4106. else
  4107. mv88e6xxx_irq_poll_free(chip);
  4108. }
  4109. static const struct of_device_id mv88e6xxx_of_match[] = {
  4110. {
  4111. .compatible = "marvell,mv88e6085",
  4112. .data = &mv88e6xxx_table[MV88E6085],
  4113. },
  4114. {
  4115. .compatible = "marvell,mv88e6190",
  4116. .data = &mv88e6xxx_table[MV88E6190],
  4117. },
  4118. { /* sentinel */ },
  4119. };
  4120. MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
  4121. static struct mdio_driver mv88e6xxx_driver = {
  4122. .probe = mv88e6xxx_probe,
  4123. .remove = mv88e6xxx_remove,
  4124. .mdiodrv.driver = {
  4125. .name = "mv88e6085",
  4126. .of_match_table = mv88e6xxx_of_match,
  4127. },
  4128. };
  4129. static int __init mv88e6xxx_init(void)
  4130. {
  4131. register_switch_driver(&mv88e6xxx_switch_drv);
  4132. return mdio_driver_register(&mv88e6xxx_driver);
  4133. }
  4134. module_init(mv88e6xxx_init);
  4135. static void __exit mv88e6xxx_cleanup(void)
  4136. {
  4137. mdio_driver_unregister(&mv88e6xxx_driver);
  4138. unregister_switch_driver(&mv88e6xxx_switch_drv);
  4139. }
  4140. module_exit(mv88e6xxx_cleanup);
  4141. MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
  4142. MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
  4143. MODULE_LICENSE("GPL");