bcm_sf2.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/phy.h>
  17. #include <linux/phy_fixed.h>
  18. #include <linux/phylink.h>
  19. #include <linux/mii.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_net.h>
  24. #include <linux/of_mdio.h>
  25. #include <net/dsa.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/if_bridge.h>
  28. #include <linux/brcmphy.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/platform_data/b53.h>
  31. #include "bcm_sf2.h"
  32. #include "bcm_sf2_regs.h"
  33. #include "b53/b53_priv.h"
  34. #include "b53/b53_regs.h"
  35. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  36. {
  37. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  38. unsigned int i;
  39. u32 reg, offset;
  40. if (priv->type == BCM7445_DEVICE_ID)
  41. offset = CORE_STS_OVERRIDE_IMP;
  42. else
  43. offset = CORE_STS_OVERRIDE_IMP2;
  44. /* Enable the port memories */
  45. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  46. reg &= ~P_TXQ_PSM_VDD(port);
  47. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  48. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  49. reg = core_readl(priv, CORE_IMP_CTL);
  50. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  51. reg &= ~(RX_DIS | TX_DIS);
  52. core_writel(priv, reg, CORE_IMP_CTL);
  53. /* Enable forwarding */
  54. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  55. /* Enable IMP port in dumb mode */
  56. reg = core_readl(priv, CORE_SWITCH_CTRL);
  57. reg |= MII_DUMB_FWDG_EN;
  58. core_writel(priv, reg, CORE_SWITCH_CTRL);
  59. /* Configure Traffic Class to QoS mapping, allow each priority to map
  60. * to a different queue number
  61. */
  62. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  63. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  64. reg |= i << (PRT_TO_QID_SHIFT * i);
  65. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  66. b53_brcm_hdr_setup(ds, port);
  67. /* Force link status for IMP port */
  68. reg = core_readl(priv, offset);
  69. reg |= (MII_SW_OR | LINK_STS);
  70. core_writel(priv, reg, offset);
  71. }
  72. static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
  73. {
  74. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  75. u32 reg;
  76. reg = reg_readl(priv, REG_SPHY_CNTRL);
  77. if (enable) {
  78. reg |= PHY_RESET;
  79. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | IDDQ_GLOBAL_PWR | CK25_DIS);
  80. reg_writel(priv, reg, REG_SPHY_CNTRL);
  81. udelay(21);
  82. reg = reg_readl(priv, REG_SPHY_CNTRL);
  83. reg &= ~PHY_RESET;
  84. } else {
  85. reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
  86. reg_writel(priv, reg, REG_SPHY_CNTRL);
  87. mdelay(1);
  88. reg |= CK25_DIS;
  89. }
  90. reg_writel(priv, reg, REG_SPHY_CNTRL);
  91. /* Use PHY-driven LED signaling */
  92. if (!enable) {
  93. reg = reg_readl(priv, REG_LED_CNTRL(0));
  94. reg |= SPDLNK_SRC_SEL;
  95. reg_writel(priv, reg, REG_LED_CNTRL(0));
  96. }
  97. }
  98. static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
  99. int port)
  100. {
  101. unsigned int off;
  102. switch (port) {
  103. case 7:
  104. off = P7_IRQ_OFF;
  105. break;
  106. case 0:
  107. /* Port 0 interrupts are located on the first bank */
  108. intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
  109. return;
  110. default:
  111. off = P_IRQ_OFF(port);
  112. break;
  113. }
  114. intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
  115. }
  116. static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
  117. int port)
  118. {
  119. unsigned int off;
  120. switch (port) {
  121. case 7:
  122. off = P7_IRQ_OFF;
  123. break;
  124. case 0:
  125. /* Port 0 interrupts are located on the first bank */
  126. intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
  127. intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
  128. return;
  129. default:
  130. off = P_IRQ_OFF(port);
  131. break;
  132. }
  133. intrl2_1_mask_set(priv, P_IRQ_MASK(off));
  134. intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
  135. }
  136. static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
  137. struct phy_device *phy)
  138. {
  139. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  140. unsigned int i;
  141. u32 reg;
  142. /* Clear the memory power down */
  143. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  144. reg &= ~P_TXQ_PSM_VDD(port);
  145. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  146. /* Enable learning */
  147. reg = core_readl(priv, CORE_DIS_LEARN);
  148. reg &= ~BIT(port);
  149. core_writel(priv, reg, CORE_DIS_LEARN);
  150. /* Enable Broadcom tags for that port if requested */
  151. if (priv->brcm_tag_mask & BIT(port))
  152. b53_brcm_hdr_setup(ds, port);
  153. /* Configure Traffic Class to QoS mapping, allow each priority to map
  154. * to a different queue number
  155. */
  156. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  157. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  158. reg |= i << (PRT_TO_QID_SHIFT * i);
  159. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  160. /* Re-enable the GPHY and re-apply workarounds */
  161. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
  162. bcm_sf2_gphy_enable_set(ds, true);
  163. if (phy) {
  164. /* if phy_stop() has been called before, phy
  165. * will be in halted state, and phy_start()
  166. * will call resume.
  167. *
  168. * the resume path does not configure back
  169. * autoneg settings, and since we hard reset
  170. * the phy manually here, we need to reset the
  171. * state machine also.
  172. */
  173. phy->state = PHY_READY;
  174. phy_init_hw(phy);
  175. }
  176. }
  177. /* Enable MoCA port interrupts to get notified */
  178. if (port == priv->moca_port)
  179. bcm_sf2_port_intr_enable(priv, port);
  180. /* Set per-queue pause threshold to 32 */
  181. core_writel(priv, 32, CORE_TXQ_THD_PAUSE_QN_PORT(port));
  182. /* Set ACB threshold to 24 */
  183. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++) {
  184. reg = acb_readl(priv, ACB_QUEUE_CFG(port *
  185. SF2_NUM_EGRESS_QUEUES + i));
  186. reg &= ~XOFF_THRESHOLD_MASK;
  187. reg |= 24;
  188. acb_writel(priv, reg, ACB_QUEUE_CFG(port *
  189. SF2_NUM_EGRESS_QUEUES + i));
  190. }
  191. return b53_enable_port(ds, port, phy);
  192. }
  193. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port,
  194. struct phy_device *phy)
  195. {
  196. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  197. u32 reg;
  198. /* Disable learning while in WoL mode */
  199. if (priv->wol_ports_mask & (1 << port)) {
  200. reg = core_readl(priv, CORE_DIS_LEARN);
  201. reg |= BIT(port);
  202. core_writel(priv, reg, CORE_DIS_LEARN);
  203. return;
  204. }
  205. if (port == priv->moca_port)
  206. bcm_sf2_port_intr_disable(priv, port);
  207. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
  208. bcm_sf2_gphy_enable_set(ds, false);
  209. b53_disable_port(ds, port, phy);
  210. /* Power down the port memory */
  211. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  212. reg |= P_TXQ_PSM_VDD(port);
  213. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  214. }
  215. static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
  216. int regnum, u16 val)
  217. {
  218. int ret = 0;
  219. u32 reg;
  220. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  221. reg |= MDIO_MASTER_SEL;
  222. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  223. /* Page << 8 | offset */
  224. reg = 0x70;
  225. reg <<= 2;
  226. core_writel(priv, addr, reg);
  227. /* Page << 8 | offset */
  228. reg = 0x80 << 8 | regnum << 1;
  229. reg <<= 2;
  230. if (op)
  231. ret = core_readl(priv, reg);
  232. else
  233. core_writel(priv, val, reg);
  234. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  235. reg &= ~MDIO_MASTER_SEL;
  236. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  237. return ret & 0xffff;
  238. }
  239. static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
  240. {
  241. struct bcm_sf2_priv *priv = bus->priv;
  242. /* Intercept reads from Broadcom pseudo-PHY address, else, send
  243. * them to our master MDIO bus controller
  244. */
  245. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  246. return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
  247. else
  248. return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
  249. }
  250. static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
  251. u16 val)
  252. {
  253. struct bcm_sf2_priv *priv = bus->priv;
  254. /* Intercept writes to the Broadcom pseudo-PHY address, else,
  255. * send them to our master MDIO bus controller
  256. */
  257. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  258. bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
  259. else
  260. mdiobus_write_nested(priv->master_mii_bus, addr, regnum, val);
  261. return 0;
  262. }
  263. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  264. {
  265. struct dsa_switch *ds = dev_id;
  266. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  267. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  268. ~priv->irq0_mask;
  269. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  270. return IRQ_HANDLED;
  271. }
  272. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  273. {
  274. struct dsa_switch *ds = dev_id;
  275. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  276. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  277. ~priv->irq1_mask;
  278. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  279. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF)) {
  280. priv->port_sts[7].link = true;
  281. dsa_port_phylink_mac_change(ds, 7, true);
  282. }
  283. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF)) {
  284. priv->port_sts[7].link = false;
  285. dsa_port_phylink_mac_change(ds, 7, false);
  286. }
  287. return IRQ_HANDLED;
  288. }
  289. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  290. {
  291. unsigned int timeout = 1000;
  292. u32 reg;
  293. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  294. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  295. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  296. do {
  297. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  298. if (!(reg & SOFTWARE_RESET))
  299. break;
  300. usleep_range(1000, 2000);
  301. } while (timeout-- > 0);
  302. if (timeout == 0)
  303. return -ETIMEDOUT;
  304. return 0;
  305. }
  306. static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
  307. {
  308. intrl2_0_mask_set(priv, 0xffffffff);
  309. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  310. intrl2_1_mask_set(priv, 0xffffffff);
  311. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  312. }
  313. static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
  314. struct device_node *dn)
  315. {
  316. struct device_node *port;
  317. int mode;
  318. unsigned int port_num;
  319. priv->moca_port = -1;
  320. for_each_available_child_of_node(dn, port) {
  321. if (of_property_read_u32(port, "reg", &port_num))
  322. continue;
  323. /* Internal PHYs get assigned a specific 'phy-mode' property
  324. * value: "internal" to help flag them before MDIO probing
  325. * has completed, since they might be turned off at that
  326. * time
  327. */
  328. mode = of_get_phy_mode(port);
  329. if (mode < 0)
  330. continue;
  331. if (mode == PHY_INTERFACE_MODE_INTERNAL)
  332. priv->int_phy_mask |= 1 << port_num;
  333. if (mode == PHY_INTERFACE_MODE_MOCA)
  334. priv->moca_port = port_num;
  335. if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
  336. priv->brcm_tag_mask |= 1 << port_num;
  337. }
  338. }
  339. static int bcm_sf2_mdio_register(struct dsa_switch *ds)
  340. {
  341. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  342. struct device_node *dn;
  343. static int index;
  344. int err;
  345. /* Find our integrated MDIO bus node */
  346. dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
  347. priv->master_mii_bus = of_mdio_find_bus(dn);
  348. if (!priv->master_mii_bus)
  349. return -EPROBE_DEFER;
  350. get_device(&priv->master_mii_bus->dev);
  351. priv->master_mii_dn = dn;
  352. priv->slave_mii_bus = devm_mdiobus_alloc(ds->dev);
  353. if (!priv->slave_mii_bus)
  354. return -ENOMEM;
  355. priv->slave_mii_bus->priv = priv;
  356. priv->slave_mii_bus->name = "sf2 slave mii";
  357. priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
  358. priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
  359. snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
  360. index++);
  361. priv->slave_mii_bus->dev.of_node = dn;
  362. /* Include the pseudo-PHY address to divert reads towards our
  363. * workaround. This is only required for 7445D0, since 7445E0
  364. * disconnects the internal switch pseudo-PHY such that we can use the
  365. * regular SWITCH_MDIO master controller instead.
  366. *
  367. * Here we flag the pseudo PHY as needing special treatment and would
  368. * otherwise make all other PHY read/writes go to the master MDIO bus
  369. * controller that comes with this switch backed by the "mdio-unimac"
  370. * driver.
  371. */
  372. if (of_machine_is_compatible("brcm,bcm7445d0"))
  373. priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR);
  374. else
  375. priv->indir_phy_mask = 0;
  376. ds->phys_mii_mask = priv->indir_phy_mask;
  377. ds->slave_mii_bus = priv->slave_mii_bus;
  378. priv->slave_mii_bus->parent = ds->dev->parent;
  379. priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
  380. err = of_mdiobus_register(priv->slave_mii_bus, dn);
  381. if (err && dn)
  382. of_node_put(dn);
  383. return err;
  384. }
  385. static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
  386. {
  387. mdiobus_unregister(priv->slave_mii_bus);
  388. if (priv->master_mii_dn)
  389. of_node_put(priv->master_mii_dn);
  390. }
  391. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  392. {
  393. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  394. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  395. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  396. * the REG_PHY_REVISION register layout is.
  397. */
  398. return priv->hw_params.gphy_rev;
  399. }
  400. static void bcm_sf2_sw_validate(struct dsa_switch *ds, int port,
  401. unsigned long *supported,
  402. struct phylink_link_state *state)
  403. {
  404. __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
  405. if (!phy_interface_mode_is_rgmii(state->interface) &&
  406. state->interface != PHY_INTERFACE_MODE_MII &&
  407. state->interface != PHY_INTERFACE_MODE_REVMII &&
  408. state->interface != PHY_INTERFACE_MODE_GMII &&
  409. state->interface != PHY_INTERFACE_MODE_INTERNAL &&
  410. state->interface != PHY_INTERFACE_MODE_MOCA) {
  411. bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
  412. dev_err(ds->dev,
  413. "Unsupported interface: %d\n", state->interface);
  414. return;
  415. }
  416. /* Allow all the expected bits */
  417. phylink_set(mask, Autoneg);
  418. phylink_set_port_modes(mask);
  419. phylink_set(mask, Pause);
  420. phylink_set(mask, Asym_Pause);
  421. /* With the exclusion of MII and Reverse MII, we support Gigabit,
  422. * including Half duplex
  423. */
  424. if (state->interface != PHY_INTERFACE_MODE_MII &&
  425. state->interface != PHY_INTERFACE_MODE_REVMII) {
  426. phylink_set(mask, 1000baseT_Full);
  427. phylink_set(mask, 1000baseT_Half);
  428. }
  429. phylink_set(mask, 10baseT_Half);
  430. phylink_set(mask, 10baseT_Full);
  431. phylink_set(mask, 100baseT_Half);
  432. phylink_set(mask, 100baseT_Full);
  433. bitmap_and(supported, supported, mask,
  434. __ETHTOOL_LINK_MODE_MASK_NBITS);
  435. bitmap_and(state->advertising, state->advertising, mask,
  436. __ETHTOOL_LINK_MODE_MASK_NBITS);
  437. }
  438. static void bcm_sf2_sw_mac_config(struct dsa_switch *ds, int port,
  439. unsigned int mode,
  440. const struct phylink_link_state *state)
  441. {
  442. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  443. u32 id_mode_dis = 0, port_mode;
  444. u32 reg, offset;
  445. if (priv->type == BCM7445_DEVICE_ID)
  446. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  447. else
  448. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  449. switch (state->interface) {
  450. case PHY_INTERFACE_MODE_RGMII:
  451. id_mode_dis = 1;
  452. /* fallthrough */
  453. case PHY_INTERFACE_MODE_RGMII_TXID:
  454. port_mode = EXT_GPHY;
  455. break;
  456. case PHY_INTERFACE_MODE_MII:
  457. port_mode = EXT_EPHY;
  458. break;
  459. case PHY_INTERFACE_MODE_REVMII:
  460. port_mode = EXT_REVMII;
  461. break;
  462. default:
  463. /* all other PHYs: internal and MoCA */
  464. goto force_link;
  465. }
  466. /* Clear id_mode_dis bit, and the existing port mode, let
  467. * RGMII_MODE_EN bet set by mac_link_{up,down}
  468. */
  469. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  470. reg &= ~ID_MODE_DIS;
  471. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  472. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  473. reg |= port_mode;
  474. if (id_mode_dis)
  475. reg |= ID_MODE_DIS;
  476. if (state->pause & MLO_PAUSE_TXRX_MASK) {
  477. if (state->pause & MLO_PAUSE_TX)
  478. reg |= TX_PAUSE_EN;
  479. reg |= RX_PAUSE_EN;
  480. }
  481. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  482. force_link:
  483. /* Force link settings detected from the PHY */
  484. reg = SW_OVERRIDE;
  485. switch (state->speed) {
  486. case SPEED_1000:
  487. reg |= SPDSTS_1000 << SPEED_SHIFT;
  488. break;
  489. case SPEED_100:
  490. reg |= SPDSTS_100 << SPEED_SHIFT;
  491. break;
  492. }
  493. if (state->link)
  494. reg |= LINK_STS;
  495. if (state->duplex == DUPLEX_FULL)
  496. reg |= DUPLX_MODE;
  497. core_writel(priv, reg, offset);
  498. }
  499. static void bcm_sf2_sw_mac_link_set(struct dsa_switch *ds, int port,
  500. phy_interface_t interface, bool link)
  501. {
  502. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  503. u32 reg;
  504. if (!phy_interface_mode_is_rgmii(interface) &&
  505. interface != PHY_INTERFACE_MODE_MII &&
  506. interface != PHY_INTERFACE_MODE_REVMII)
  507. return;
  508. /* If the link is down, just disable the interface to conserve power */
  509. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  510. if (link)
  511. reg |= RGMII_MODE_EN;
  512. else
  513. reg &= ~RGMII_MODE_EN;
  514. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  515. }
  516. static void bcm_sf2_sw_mac_link_down(struct dsa_switch *ds, int port,
  517. unsigned int mode,
  518. phy_interface_t interface)
  519. {
  520. bcm_sf2_sw_mac_link_set(ds, port, interface, false);
  521. }
  522. static void bcm_sf2_sw_mac_link_up(struct dsa_switch *ds, int port,
  523. unsigned int mode,
  524. phy_interface_t interface,
  525. struct phy_device *phydev)
  526. {
  527. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  528. struct ethtool_eee *p = &priv->dev->ports[port].eee;
  529. bcm_sf2_sw_mac_link_set(ds, port, interface, true);
  530. if (mode == MLO_AN_PHY && phydev)
  531. p->eee_enabled = b53_eee_init(ds, port, phydev);
  532. }
  533. static void bcm_sf2_sw_fixed_state(struct dsa_switch *ds, int port,
  534. struct phylink_link_state *status)
  535. {
  536. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  537. status->link = false;
  538. /* MoCA port is special as we do not get link status from CORE_LNKSTS,
  539. * which means that we need to force the link at the port override
  540. * level to get the data to flow. We do use what the interrupt handler
  541. * did determine before.
  542. *
  543. * For the other ports, we just force the link status, since this is
  544. * a fixed PHY device.
  545. */
  546. if (port == priv->moca_port) {
  547. status->link = priv->port_sts[port].link;
  548. /* For MoCA interfaces, also force a link down notification
  549. * since some version of the user-space daemon (mocad) use
  550. * cmd->autoneg to force the link, which messes up the PHY
  551. * state machine and make it go in PHY_FORCING state instead.
  552. */
  553. if (!status->link)
  554. netif_carrier_off(ds->ports[port].slave);
  555. status->duplex = DUPLEX_FULL;
  556. } else {
  557. status->link = true;
  558. }
  559. }
  560. static void bcm_sf2_enable_acb(struct dsa_switch *ds)
  561. {
  562. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  563. u32 reg;
  564. /* Enable ACB globally */
  565. reg = acb_readl(priv, ACB_CONTROL);
  566. reg |= (ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  567. acb_writel(priv, reg, ACB_CONTROL);
  568. reg &= ~(ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  569. reg |= ACB_EN | ACB_ALGORITHM;
  570. acb_writel(priv, reg, ACB_CONTROL);
  571. }
  572. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  573. {
  574. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  575. unsigned int port;
  576. bcm_sf2_intr_disable(priv);
  577. /* Disable all ports physically present including the IMP
  578. * port, the other ones have already been disabled during
  579. * bcm_sf2_sw_setup
  580. */
  581. for (port = 0; port < DSA_MAX_PORTS; port++) {
  582. if (dsa_is_user_port(ds, port) || dsa_is_cpu_port(ds, port))
  583. bcm_sf2_port_disable(ds, port, NULL);
  584. }
  585. return 0;
  586. }
  587. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  588. {
  589. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  590. unsigned int port;
  591. int ret;
  592. ret = bcm_sf2_sw_rst(priv);
  593. if (ret) {
  594. pr_err("%s: failed to software reset switch\n", __func__);
  595. return ret;
  596. }
  597. if (priv->hw_params.num_gphy == 1)
  598. bcm_sf2_gphy_enable_set(ds, true);
  599. for (port = 0; port < DSA_MAX_PORTS; port++) {
  600. if (dsa_is_user_port(ds, port))
  601. bcm_sf2_port_setup(ds, port, NULL);
  602. else if (dsa_is_cpu_port(ds, port))
  603. bcm_sf2_imp_setup(ds, port);
  604. }
  605. bcm_sf2_enable_acb(ds);
  606. return 0;
  607. }
  608. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  609. struct ethtool_wolinfo *wol)
  610. {
  611. struct net_device *p = ds->ports[port].cpu_dp->master;
  612. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  613. struct ethtool_wolinfo pwol;
  614. /* Get the parent device WoL settings */
  615. p->ethtool_ops->get_wol(p, &pwol);
  616. /* Advertise the parent device supported settings */
  617. wol->supported = pwol.supported;
  618. memset(&wol->sopass, 0, sizeof(wol->sopass));
  619. if (pwol.wolopts & WAKE_MAGICSECURE)
  620. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  621. if (priv->wol_ports_mask & (1 << port))
  622. wol->wolopts = pwol.wolopts;
  623. else
  624. wol->wolopts = 0;
  625. }
  626. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  627. struct ethtool_wolinfo *wol)
  628. {
  629. struct net_device *p = ds->ports[port].cpu_dp->master;
  630. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  631. s8 cpu_port = ds->ports[port].cpu_dp->index;
  632. struct ethtool_wolinfo pwol;
  633. p->ethtool_ops->get_wol(p, &pwol);
  634. if (wol->wolopts & ~pwol.supported)
  635. return -EINVAL;
  636. if (wol->wolopts)
  637. priv->wol_ports_mask |= (1 << port);
  638. else
  639. priv->wol_ports_mask &= ~(1 << port);
  640. /* If we have at least one port enabled, make sure the CPU port
  641. * is also enabled. If the CPU port is the last one enabled, we disable
  642. * it since this configuration does not make sense.
  643. */
  644. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  645. priv->wol_ports_mask |= (1 << cpu_port);
  646. else
  647. priv->wol_ports_mask &= ~(1 << cpu_port);
  648. return p->ethtool_ops->set_wol(p, wol);
  649. }
  650. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  651. {
  652. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  653. unsigned int port;
  654. /* Enable all valid ports and disable those unused */
  655. for (port = 0; port < priv->hw_params.num_ports; port++) {
  656. /* IMP port receives special treatment */
  657. if (dsa_is_user_port(ds, port))
  658. bcm_sf2_port_setup(ds, port, NULL);
  659. else if (dsa_is_cpu_port(ds, port))
  660. bcm_sf2_imp_setup(ds, port);
  661. else
  662. bcm_sf2_port_disable(ds, port, NULL);
  663. }
  664. b53_configure_vlan(ds);
  665. bcm_sf2_enable_acb(ds);
  666. return 0;
  667. }
  668. /* The SWITCH_CORE register space is managed by b53 but operates on a page +
  669. * register basis so we need to translate that into an address that the
  670. * bus-glue understands.
  671. */
  672. #define SF2_PAGE_REG_MKADDR(page, reg) ((page) << 10 | (reg) << 2)
  673. static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
  674. u8 *val)
  675. {
  676. struct bcm_sf2_priv *priv = dev->priv;
  677. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  678. return 0;
  679. }
  680. static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
  681. u16 *val)
  682. {
  683. struct bcm_sf2_priv *priv = dev->priv;
  684. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  685. return 0;
  686. }
  687. static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
  688. u32 *val)
  689. {
  690. struct bcm_sf2_priv *priv = dev->priv;
  691. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  692. return 0;
  693. }
  694. static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
  695. u64 *val)
  696. {
  697. struct bcm_sf2_priv *priv = dev->priv;
  698. *val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
  699. return 0;
  700. }
  701. static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
  702. u8 value)
  703. {
  704. struct bcm_sf2_priv *priv = dev->priv;
  705. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  706. return 0;
  707. }
  708. static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
  709. u16 value)
  710. {
  711. struct bcm_sf2_priv *priv = dev->priv;
  712. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  713. return 0;
  714. }
  715. static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
  716. u32 value)
  717. {
  718. struct bcm_sf2_priv *priv = dev->priv;
  719. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  720. return 0;
  721. }
  722. static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
  723. u64 value)
  724. {
  725. struct bcm_sf2_priv *priv = dev->priv;
  726. core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  727. return 0;
  728. }
  729. static const struct b53_io_ops bcm_sf2_io_ops = {
  730. .read8 = bcm_sf2_core_read8,
  731. .read16 = bcm_sf2_core_read16,
  732. .read32 = bcm_sf2_core_read32,
  733. .read48 = bcm_sf2_core_read64,
  734. .read64 = bcm_sf2_core_read64,
  735. .write8 = bcm_sf2_core_write8,
  736. .write16 = bcm_sf2_core_write16,
  737. .write32 = bcm_sf2_core_write32,
  738. .write48 = bcm_sf2_core_write64,
  739. .write64 = bcm_sf2_core_write64,
  740. };
  741. static const struct dsa_switch_ops bcm_sf2_ops = {
  742. .get_tag_protocol = b53_get_tag_protocol,
  743. .setup = bcm_sf2_sw_setup,
  744. .get_strings = b53_get_strings,
  745. .get_ethtool_stats = b53_get_ethtool_stats,
  746. .get_sset_count = b53_get_sset_count,
  747. .get_ethtool_phy_stats = b53_get_ethtool_phy_stats,
  748. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  749. .phylink_validate = bcm_sf2_sw_validate,
  750. .phylink_mac_config = bcm_sf2_sw_mac_config,
  751. .phylink_mac_link_down = bcm_sf2_sw_mac_link_down,
  752. .phylink_mac_link_up = bcm_sf2_sw_mac_link_up,
  753. .phylink_fixed_state = bcm_sf2_sw_fixed_state,
  754. .suspend = bcm_sf2_sw_suspend,
  755. .resume = bcm_sf2_sw_resume,
  756. .get_wol = bcm_sf2_sw_get_wol,
  757. .set_wol = bcm_sf2_sw_set_wol,
  758. .port_enable = bcm_sf2_port_setup,
  759. .port_disable = bcm_sf2_port_disable,
  760. .get_mac_eee = b53_get_mac_eee,
  761. .set_mac_eee = b53_set_mac_eee,
  762. .port_bridge_join = b53_br_join,
  763. .port_bridge_leave = b53_br_leave,
  764. .port_stp_state_set = b53_br_set_stp_state,
  765. .port_fast_age = b53_br_fast_age,
  766. .port_vlan_filtering = b53_vlan_filtering,
  767. .port_vlan_prepare = b53_vlan_prepare,
  768. .port_vlan_add = b53_vlan_add,
  769. .port_vlan_del = b53_vlan_del,
  770. .port_fdb_dump = b53_fdb_dump,
  771. .port_fdb_add = b53_fdb_add,
  772. .port_fdb_del = b53_fdb_del,
  773. .get_rxnfc = bcm_sf2_get_rxnfc,
  774. .set_rxnfc = bcm_sf2_set_rxnfc,
  775. .port_mirror_add = b53_mirror_add,
  776. .port_mirror_del = b53_mirror_del,
  777. };
  778. struct bcm_sf2_of_data {
  779. u32 type;
  780. const u16 *reg_offsets;
  781. unsigned int core_reg_align;
  782. unsigned int num_cfp_rules;
  783. };
  784. /* Register offsets for the SWITCH_REG_* block */
  785. static const u16 bcm_sf2_7445_reg_offsets[] = {
  786. [REG_SWITCH_CNTRL] = 0x00,
  787. [REG_SWITCH_STATUS] = 0x04,
  788. [REG_DIR_DATA_WRITE] = 0x08,
  789. [REG_DIR_DATA_READ] = 0x0C,
  790. [REG_SWITCH_REVISION] = 0x18,
  791. [REG_PHY_REVISION] = 0x1C,
  792. [REG_SPHY_CNTRL] = 0x2C,
  793. [REG_RGMII_0_CNTRL] = 0x34,
  794. [REG_RGMII_1_CNTRL] = 0x40,
  795. [REG_RGMII_2_CNTRL] = 0x4c,
  796. [REG_LED_0_CNTRL] = 0x90,
  797. [REG_LED_1_CNTRL] = 0x94,
  798. [REG_LED_2_CNTRL] = 0x98,
  799. };
  800. static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
  801. .type = BCM7445_DEVICE_ID,
  802. .core_reg_align = 0,
  803. .reg_offsets = bcm_sf2_7445_reg_offsets,
  804. .num_cfp_rules = 256,
  805. };
  806. static const u16 bcm_sf2_7278_reg_offsets[] = {
  807. [REG_SWITCH_CNTRL] = 0x00,
  808. [REG_SWITCH_STATUS] = 0x04,
  809. [REG_DIR_DATA_WRITE] = 0x08,
  810. [REG_DIR_DATA_READ] = 0x0c,
  811. [REG_SWITCH_REVISION] = 0x10,
  812. [REG_PHY_REVISION] = 0x14,
  813. [REG_SPHY_CNTRL] = 0x24,
  814. [REG_RGMII_0_CNTRL] = 0xe0,
  815. [REG_RGMII_1_CNTRL] = 0xec,
  816. [REG_RGMII_2_CNTRL] = 0xf8,
  817. [REG_LED_0_CNTRL] = 0x40,
  818. [REG_LED_1_CNTRL] = 0x4c,
  819. [REG_LED_2_CNTRL] = 0x58,
  820. };
  821. static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
  822. .type = BCM7278_DEVICE_ID,
  823. .core_reg_align = 1,
  824. .reg_offsets = bcm_sf2_7278_reg_offsets,
  825. .num_cfp_rules = 128,
  826. };
  827. static const struct of_device_id bcm_sf2_of_match[] = {
  828. { .compatible = "brcm,bcm7445-switch-v4.0",
  829. .data = &bcm_sf2_7445_data
  830. },
  831. { .compatible = "brcm,bcm7278-switch-v4.0",
  832. .data = &bcm_sf2_7278_data
  833. },
  834. { .compatible = "brcm,bcm7278-switch-v4.8",
  835. .data = &bcm_sf2_7278_data
  836. },
  837. { /* sentinel */ },
  838. };
  839. MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
  840. static int bcm_sf2_sw_probe(struct platform_device *pdev)
  841. {
  842. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  843. struct device_node *dn = pdev->dev.of_node;
  844. const struct of_device_id *of_id = NULL;
  845. const struct bcm_sf2_of_data *data;
  846. struct b53_platform_data *pdata;
  847. struct dsa_switch_ops *ops;
  848. struct bcm_sf2_priv *priv;
  849. struct b53_device *dev;
  850. struct dsa_switch *ds;
  851. void __iomem **base;
  852. struct resource *r;
  853. unsigned int i;
  854. u32 reg, rev;
  855. int ret;
  856. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  857. if (!priv)
  858. return -ENOMEM;
  859. ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
  860. if (!ops)
  861. return -ENOMEM;
  862. dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
  863. if (!dev)
  864. return -ENOMEM;
  865. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  866. if (!pdata)
  867. return -ENOMEM;
  868. of_id = of_match_node(bcm_sf2_of_match, dn);
  869. if (!of_id || !of_id->data)
  870. return -EINVAL;
  871. data = of_id->data;
  872. /* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
  873. priv->type = data->type;
  874. priv->reg_offsets = data->reg_offsets;
  875. priv->core_reg_align = data->core_reg_align;
  876. priv->num_cfp_rules = data->num_cfp_rules;
  877. /* Auto-detection using standard registers will not work, so
  878. * provide an indication of what kind of device we are for
  879. * b53_common to work with
  880. */
  881. pdata->chip_id = priv->type;
  882. dev->pdata = pdata;
  883. priv->dev = dev;
  884. ds = dev->ds;
  885. ds->ops = &bcm_sf2_ops;
  886. /* Advertise the 8 egress queues */
  887. ds->num_tx_queues = SF2_NUM_EGRESS_QUEUES;
  888. dev_set_drvdata(&pdev->dev, priv);
  889. spin_lock_init(&priv->indir_lock);
  890. mutex_init(&priv->stats_mutex);
  891. mutex_init(&priv->cfp.lock);
  892. /* CFP rule #0 cannot be used for specific classifications, flag it as
  893. * permanently used
  894. */
  895. set_bit(0, priv->cfp.used);
  896. set_bit(0, priv->cfp.unique);
  897. bcm_sf2_identify_ports(priv, dn->child);
  898. priv->irq0 = irq_of_parse_and_map(dn, 0);
  899. priv->irq1 = irq_of_parse_and_map(dn, 1);
  900. base = &priv->core;
  901. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  902. r = platform_get_resource(pdev, IORESOURCE_MEM, i);
  903. *base = devm_ioremap_resource(&pdev->dev, r);
  904. if (IS_ERR(*base)) {
  905. pr_err("unable to find register: %s\n", reg_names[i]);
  906. return PTR_ERR(*base);
  907. }
  908. base++;
  909. }
  910. ret = bcm_sf2_sw_rst(priv);
  911. if (ret) {
  912. pr_err("unable to software reset switch: %d\n", ret);
  913. return ret;
  914. }
  915. ret = bcm_sf2_mdio_register(ds);
  916. if (ret) {
  917. pr_err("failed to register MDIO bus\n");
  918. return ret;
  919. }
  920. ret = bcm_sf2_cfp_rst(priv);
  921. if (ret) {
  922. pr_err("failed to reset CFP\n");
  923. goto out_mdio;
  924. }
  925. /* Disable all interrupts and request them */
  926. bcm_sf2_intr_disable(priv);
  927. ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
  928. "switch_0", ds);
  929. if (ret < 0) {
  930. pr_err("failed to request switch_0 IRQ\n");
  931. goto out_mdio;
  932. }
  933. ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
  934. "switch_1", ds);
  935. if (ret < 0) {
  936. pr_err("failed to request switch_1 IRQ\n");
  937. goto out_mdio;
  938. }
  939. /* Reset the MIB counters */
  940. reg = core_readl(priv, CORE_GMNCFGCFG);
  941. reg |= RST_MIB_CNT;
  942. core_writel(priv, reg, CORE_GMNCFGCFG);
  943. reg &= ~RST_MIB_CNT;
  944. core_writel(priv, reg, CORE_GMNCFGCFG);
  945. /* Get the maximum number of ports for this switch */
  946. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  947. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  948. priv->hw_params.num_ports = DSA_MAX_PORTS;
  949. /* Assume a single GPHY setup if we can't read that property */
  950. if (of_property_read_u32(dn, "brcm,num-gphy",
  951. &priv->hw_params.num_gphy))
  952. priv->hw_params.num_gphy = 1;
  953. rev = reg_readl(priv, REG_SWITCH_REVISION);
  954. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  955. SWITCH_TOP_REV_MASK;
  956. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  957. rev = reg_readl(priv, REG_PHY_REVISION);
  958. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  959. ret = b53_switch_register(dev);
  960. if (ret)
  961. goto out_mdio;
  962. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  963. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  964. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  965. priv->core, priv->irq0, priv->irq1);
  966. return 0;
  967. out_mdio:
  968. bcm_sf2_mdio_unregister(priv);
  969. return ret;
  970. }
  971. static int bcm_sf2_sw_remove(struct platform_device *pdev)
  972. {
  973. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  974. /* Disable all ports and interrupts */
  975. priv->wol_ports_mask = 0;
  976. bcm_sf2_sw_suspend(priv->dev->ds);
  977. dsa_unregister_switch(priv->dev->ds);
  978. bcm_sf2_mdio_unregister(priv);
  979. return 0;
  980. }
  981. static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
  982. {
  983. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  984. /* For a kernel about to be kexec'd we want to keep the GPHY on for a
  985. * successful MDIO bus scan to occur. If we did turn off the GPHY
  986. * before (e.g: port_disable), this will also power it back on.
  987. *
  988. * Do not rely on kexec_in_progress, just power the PHY on.
  989. */
  990. if (priv->hw_params.num_gphy == 1)
  991. bcm_sf2_gphy_enable_set(priv->dev->ds, true);
  992. }
  993. #ifdef CONFIG_PM_SLEEP
  994. static int bcm_sf2_suspend(struct device *dev)
  995. {
  996. struct platform_device *pdev = to_platform_device(dev);
  997. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  998. return dsa_switch_suspend(priv->dev->ds);
  999. }
  1000. static int bcm_sf2_resume(struct device *dev)
  1001. {
  1002. struct platform_device *pdev = to_platform_device(dev);
  1003. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  1004. return dsa_switch_resume(priv->dev->ds);
  1005. }
  1006. #endif /* CONFIG_PM_SLEEP */
  1007. static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
  1008. bcm_sf2_suspend, bcm_sf2_resume);
  1009. static struct platform_driver bcm_sf2_driver = {
  1010. .probe = bcm_sf2_sw_probe,
  1011. .remove = bcm_sf2_sw_remove,
  1012. .shutdown = bcm_sf2_sw_shutdown,
  1013. .driver = {
  1014. .name = "brcm-sf2",
  1015. .of_match_table = bcm_sf2_of_match,
  1016. .pm = &bcm_sf2_pm_ops,
  1017. },
  1018. };
  1019. module_platform_driver(bcm_sf2_driver);
  1020. MODULE_AUTHOR("Broadcom Corporation");
  1021. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  1022. MODULE_LICENSE("GPL");
  1023. MODULE_ALIAS("platform:brcm-sf2");