card_dev.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409
  1. /**
  2. * IBM Accelerator Family 'GenWQE'
  3. *
  4. * (C) Copyright IBM Corp. 2013
  5. *
  6. * Author: Frank Haverkamp <haver@linux.vnet.ibm.com>
  7. * Author: Joerg-Stephan Vogt <jsvogt@de.ibm.com>
  8. * Author: Michael Jung <mijung@gmx.net>
  9. * Author: Michael Ruettger <michael@ibmra.de>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License (version 2 only)
  13. * as published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. */
  20. /*
  21. * Character device representation of the GenWQE device. This allows
  22. * user-space applications to communicate with the card.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/types.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/string.h>
  29. #include <linux/fs.h>
  30. #include <linux/sched/signal.h>
  31. #include <linux/wait.h>
  32. #include <linux/delay.h>
  33. #include <linux/atomic.h>
  34. #include "card_base.h"
  35. #include "card_ddcb.h"
  36. static int genwqe_open_files(struct genwqe_dev *cd)
  37. {
  38. int rc;
  39. unsigned long flags;
  40. spin_lock_irqsave(&cd->file_lock, flags);
  41. rc = list_empty(&cd->file_list);
  42. spin_unlock_irqrestore(&cd->file_lock, flags);
  43. return !rc;
  44. }
  45. static void genwqe_add_file(struct genwqe_dev *cd, struct genwqe_file *cfile)
  46. {
  47. unsigned long flags;
  48. cfile->owner = current;
  49. spin_lock_irqsave(&cd->file_lock, flags);
  50. list_add(&cfile->list, &cd->file_list);
  51. spin_unlock_irqrestore(&cd->file_lock, flags);
  52. }
  53. static int genwqe_del_file(struct genwqe_dev *cd, struct genwqe_file *cfile)
  54. {
  55. unsigned long flags;
  56. spin_lock_irqsave(&cd->file_lock, flags);
  57. list_del(&cfile->list);
  58. spin_unlock_irqrestore(&cd->file_lock, flags);
  59. return 0;
  60. }
  61. static void genwqe_add_pin(struct genwqe_file *cfile, struct dma_mapping *m)
  62. {
  63. unsigned long flags;
  64. spin_lock_irqsave(&cfile->pin_lock, flags);
  65. list_add(&m->pin_list, &cfile->pin_list);
  66. spin_unlock_irqrestore(&cfile->pin_lock, flags);
  67. }
  68. static int genwqe_del_pin(struct genwqe_file *cfile, struct dma_mapping *m)
  69. {
  70. unsigned long flags;
  71. spin_lock_irqsave(&cfile->pin_lock, flags);
  72. list_del(&m->pin_list);
  73. spin_unlock_irqrestore(&cfile->pin_lock, flags);
  74. return 0;
  75. }
  76. /**
  77. * genwqe_search_pin() - Search for the mapping for a userspace address
  78. * @cfile: Descriptor of opened file
  79. * @u_addr: User virtual address
  80. * @size: Size of buffer
  81. * @dma_addr: DMA address to be updated
  82. *
  83. * Return: Pointer to the corresponding mapping NULL if not found
  84. */
  85. static struct dma_mapping *genwqe_search_pin(struct genwqe_file *cfile,
  86. unsigned long u_addr,
  87. unsigned int size,
  88. void **virt_addr)
  89. {
  90. unsigned long flags;
  91. struct dma_mapping *m;
  92. spin_lock_irqsave(&cfile->pin_lock, flags);
  93. list_for_each_entry(m, &cfile->pin_list, pin_list) {
  94. if ((((u64)m->u_vaddr) <= (u_addr)) &&
  95. (((u64)m->u_vaddr + m->size) >= (u_addr + size))) {
  96. if (virt_addr)
  97. *virt_addr = m->k_vaddr +
  98. (u_addr - (u64)m->u_vaddr);
  99. spin_unlock_irqrestore(&cfile->pin_lock, flags);
  100. return m;
  101. }
  102. }
  103. spin_unlock_irqrestore(&cfile->pin_lock, flags);
  104. return NULL;
  105. }
  106. static void __genwqe_add_mapping(struct genwqe_file *cfile,
  107. struct dma_mapping *dma_map)
  108. {
  109. unsigned long flags;
  110. spin_lock_irqsave(&cfile->map_lock, flags);
  111. list_add(&dma_map->card_list, &cfile->map_list);
  112. spin_unlock_irqrestore(&cfile->map_lock, flags);
  113. }
  114. static void __genwqe_del_mapping(struct genwqe_file *cfile,
  115. struct dma_mapping *dma_map)
  116. {
  117. unsigned long flags;
  118. spin_lock_irqsave(&cfile->map_lock, flags);
  119. list_del(&dma_map->card_list);
  120. spin_unlock_irqrestore(&cfile->map_lock, flags);
  121. }
  122. /**
  123. * __genwqe_search_mapping() - Search for the mapping for a userspace address
  124. * @cfile: descriptor of opened file
  125. * @u_addr: user virtual address
  126. * @size: size of buffer
  127. * @dma_addr: DMA address to be updated
  128. * Return: Pointer to the corresponding mapping NULL if not found
  129. */
  130. static struct dma_mapping *__genwqe_search_mapping(struct genwqe_file *cfile,
  131. unsigned long u_addr,
  132. unsigned int size,
  133. dma_addr_t *dma_addr,
  134. void **virt_addr)
  135. {
  136. unsigned long flags;
  137. struct dma_mapping *m;
  138. struct pci_dev *pci_dev = cfile->cd->pci_dev;
  139. spin_lock_irqsave(&cfile->map_lock, flags);
  140. list_for_each_entry(m, &cfile->map_list, card_list) {
  141. if ((((u64)m->u_vaddr) <= (u_addr)) &&
  142. (((u64)m->u_vaddr + m->size) >= (u_addr + size))) {
  143. /* match found: current is as expected and
  144. addr is in range */
  145. if (dma_addr)
  146. *dma_addr = m->dma_addr +
  147. (u_addr - (u64)m->u_vaddr);
  148. if (virt_addr)
  149. *virt_addr = m->k_vaddr +
  150. (u_addr - (u64)m->u_vaddr);
  151. spin_unlock_irqrestore(&cfile->map_lock, flags);
  152. return m;
  153. }
  154. }
  155. spin_unlock_irqrestore(&cfile->map_lock, flags);
  156. dev_err(&pci_dev->dev,
  157. "[%s] Entry not found: u_addr=%lx, size=%x\n",
  158. __func__, u_addr, size);
  159. return NULL;
  160. }
  161. static void genwqe_remove_mappings(struct genwqe_file *cfile)
  162. {
  163. int i = 0;
  164. struct list_head *node, *next;
  165. struct dma_mapping *dma_map;
  166. struct genwqe_dev *cd = cfile->cd;
  167. struct pci_dev *pci_dev = cfile->cd->pci_dev;
  168. list_for_each_safe(node, next, &cfile->map_list) {
  169. dma_map = list_entry(node, struct dma_mapping, card_list);
  170. list_del_init(&dma_map->card_list);
  171. /*
  172. * This is really a bug, because those things should
  173. * have been already tidied up.
  174. *
  175. * GENWQE_MAPPING_RAW should have been removed via mmunmap().
  176. * GENWQE_MAPPING_SGL_TEMP should be removed by tidy up code.
  177. */
  178. dev_err(&pci_dev->dev,
  179. "[%s] %d. cleanup mapping: u_vaddr=%p u_kaddr=%016lx dma_addr=%lx\n",
  180. __func__, i++, dma_map->u_vaddr,
  181. (unsigned long)dma_map->k_vaddr,
  182. (unsigned long)dma_map->dma_addr);
  183. if (dma_map->type == GENWQE_MAPPING_RAW) {
  184. /* we allocated this dynamically */
  185. __genwqe_free_consistent(cd, dma_map->size,
  186. dma_map->k_vaddr,
  187. dma_map->dma_addr);
  188. kfree(dma_map);
  189. } else if (dma_map->type == GENWQE_MAPPING_SGL_TEMP) {
  190. /* we use dma_map statically from the request */
  191. genwqe_user_vunmap(cd, dma_map);
  192. }
  193. }
  194. }
  195. static void genwqe_remove_pinnings(struct genwqe_file *cfile)
  196. {
  197. struct list_head *node, *next;
  198. struct dma_mapping *dma_map;
  199. struct genwqe_dev *cd = cfile->cd;
  200. list_for_each_safe(node, next, &cfile->pin_list) {
  201. dma_map = list_entry(node, struct dma_mapping, pin_list);
  202. /*
  203. * This is not a bug, because a killed processed might
  204. * not call the unpin ioctl, which is supposed to free
  205. * the resources.
  206. *
  207. * Pinnings are dymically allocated and need to be
  208. * deleted.
  209. */
  210. list_del_init(&dma_map->pin_list);
  211. genwqe_user_vunmap(cd, dma_map);
  212. kfree(dma_map);
  213. }
  214. }
  215. /**
  216. * genwqe_kill_fasync() - Send signal to all processes with open GenWQE files
  217. *
  218. * E.g. genwqe_send_signal(cd, SIGIO);
  219. */
  220. static int genwqe_kill_fasync(struct genwqe_dev *cd, int sig)
  221. {
  222. unsigned int files = 0;
  223. unsigned long flags;
  224. struct genwqe_file *cfile;
  225. spin_lock_irqsave(&cd->file_lock, flags);
  226. list_for_each_entry(cfile, &cd->file_list, list) {
  227. if (cfile->async_queue)
  228. kill_fasync(&cfile->async_queue, sig, POLL_HUP);
  229. files++;
  230. }
  231. spin_unlock_irqrestore(&cd->file_lock, flags);
  232. return files;
  233. }
  234. static int genwqe_force_sig(struct genwqe_dev *cd, int sig)
  235. {
  236. unsigned int files = 0;
  237. unsigned long flags;
  238. struct genwqe_file *cfile;
  239. spin_lock_irqsave(&cd->file_lock, flags);
  240. list_for_each_entry(cfile, &cd->file_list, list) {
  241. force_sig(sig, cfile->owner);
  242. files++;
  243. }
  244. spin_unlock_irqrestore(&cd->file_lock, flags);
  245. return files;
  246. }
  247. /**
  248. * genwqe_open() - file open
  249. * @inode: file system information
  250. * @filp: file handle
  251. *
  252. * This function is executed whenever an application calls
  253. * open("/dev/genwqe",..).
  254. *
  255. * Return: 0 if successful or <0 if errors
  256. */
  257. static int genwqe_open(struct inode *inode, struct file *filp)
  258. {
  259. struct genwqe_dev *cd;
  260. struct genwqe_file *cfile;
  261. cfile = kzalloc(sizeof(*cfile), GFP_KERNEL);
  262. if (cfile == NULL)
  263. return -ENOMEM;
  264. cd = container_of(inode->i_cdev, struct genwqe_dev, cdev_genwqe);
  265. cfile->cd = cd;
  266. cfile->filp = filp;
  267. cfile->client = NULL;
  268. spin_lock_init(&cfile->map_lock); /* list of raw memory allocations */
  269. INIT_LIST_HEAD(&cfile->map_list);
  270. spin_lock_init(&cfile->pin_lock); /* list of user pinned memory */
  271. INIT_LIST_HEAD(&cfile->pin_list);
  272. filp->private_data = cfile;
  273. genwqe_add_file(cd, cfile);
  274. return 0;
  275. }
  276. /**
  277. * genwqe_fasync() - Setup process to receive SIGIO.
  278. * @fd: file descriptor
  279. * @filp: file handle
  280. * @mode: file mode
  281. *
  282. * Sending a signal is working as following:
  283. *
  284. * if (cdev->async_queue)
  285. * kill_fasync(&cdev->async_queue, SIGIO, POLL_IN);
  286. *
  287. * Some devices also implement asynchronous notification to indicate
  288. * when the device can be written; in this case, of course,
  289. * kill_fasync must be called with a mode of POLL_OUT.
  290. */
  291. static int genwqe_fasync(int fd, struct file *filp, int mode)
  292. {
  293. struct genwqe_file *cdev = (struct genwqe_file *)filp->private_data;
  294. return fasync_helper(fd, filp, mode, &cdev->async_queue);
  295. }
  296. /**
  297. * genwqe_release() - file close
  298. * @inode: file system information
  299. * @filp: file handle
  300. *
  301. * This function is executed whenever an application calls 'close(fd_genwqe)'
  302. *
  303. * Return: always 0
  304. */
  305. static int genwqe_release(struct inode *inode, struct file *filp)
  306. {
  307. struct genwqe_file *cfile = (struct genwqe_file *)filp->private_data;
  308. struct genwqe_dev *cd = cfile->cd;
  309. /* there must be no entries in these lists! */
  310. genwqe_remove_mappings(cfile);
  311. genwqe_remove_pinnings(cfile);
  312. /* remove this filp from the asynchronously notified filp's */
  313. genwqe_fasync(-1, filp, 0);
  314. /*
  315. * For this to work we must not release cd when this cfile is
  316. * not yet released, otherwise the list entry is invalid,
  317. * because the list itself gets reinstantiated!
  318. */
  319. genwqe_del_file(cd, cfile);
  320. kfree(cfile);
  321. return 0;
  322. }
  323. static void genwqe_vma_open(struct vm_area_struct *vma)
  324. {
  325. /* nothing ... */
  326. }
  327. /**
  328. * genwqe_vma_close() - Called each time when vma is unmapped
  329. *
  330. * Free memory which got allocated by GenWQE mmap().
  331. */
  332. static void genwqe_vma_close(struct vm_area_struct *vma)
  333. {
  334. unsigned long vsize = vma->vm_end - vma->vm_start;
  335. struct inode *inode = file_inode(vma->vm_file);
  336. struct dma_mapping *dma_map;
  337. struct genwqe_dev *cd = container_of(inode->i_cdev, struct genwqe_dev,
  338. cdev_genwqe);
  339. struct pci_dev *pci_dev = cd->pci_dev;
  340. dma_addr_t d_addr = 0;
  341. struct genwqe_file *cfile = vma->vm_private_data;
  342. dma_map = __genwqe_search_mapping(cfile, vma->vm_start, vsize,
  343. &d_addr, NULL);
  344. if (dma_map == NULL) {
  345. dev_err(&pci_dev->dev,
  346. " [%s] err: mapping not found: v=%lx, p=%lx s=%lx\n",
  347. __func__, vma->vm_start, vma->vm_pgoff << PAGE_SHIFT,
  348. vsize);
  349. return;
  350. }
  351. __genwqe_del_mapping(cfile, dma_map);
  352. __genwqe_free_consistent(cd, dma_map->size, dma_map->k_vaddr,
  353. dma_map->dma_addr);
  354. kfree(dma_map);
  355. }
  356. static const struct vm_operations_struct genwqe_vma_ops = {
  357. .open = genwqe_vma_open,
  358. .close = genwqe_vma_close,
  359. };
  360. /**
  361. * genwqe_mmap() - Provide contignous buffers to userspace
  362. *
  363. * We use mmap() to allocate contignous buffers used for DMA
  364. * transfers. After the buffer is allocated we remap it to user-space
  365. * and remember a reference to our dma_mapping data structure, where
  366. * we store the associated DMA address and allocated size.
  367. *
  368. * When we receive a DDCB execution request with the ATS bits set to
  369. * plain buffer, we lookup our dma_mapping list to find the
  370. * corresponding DMA address for the associated user-space address.
  371. */
  372. static int genwqe_mmap(struct file *filp, struct vm_area_struct *vma)
  373. {
  374. int rc;
  375. unsigned long pfn, vsize = vma->vm_end - vma->vm_start;
  376. struct genwqe_file *cfile = (struct genwqe_file *)filp->private_data;
  377. struct genwqe_dev *cd = cfile->cd;
  378. struct dma_mapping *dma_map;
  379. if (vsize == 0)
  380. return -EINVAL;
  381. if (get_order(vsize) > MAX_ORDER)
  382. return -ENOMEM;
  383. dma_map = kzalloc(sizeof(struct dma_mapping), GFP_KERNEL);
  384. if (dma_map == NULL)
  385. return -ENOMEM;
  386. genwqe_mapping_init(dma_map, GENWQE_MAPPING_RAW);
  387. dma_map->u_vaddr = (void *)vma->vm_start;
  388. dma_map->size = vsize;
  389. dma_map->nr_pages = DIV_ROUND_UP(vsize, PAGE_SIZE);
  390. dma_map->k_vaddr = __genwqe_alloc_consistent(cd, vsize,
  391. &dma_map->dma_addr);
  392. if (dma_map->k_vaddr == NULL) {
  393. rc = -ENOMEM;
  394. goto free_dma_map;
  395. }
  396. if (capable(CAP_SYS_ADMIN) && (vsize > sizeof(dma_addr_t)))
  397. *(dma_addr_t *)dma_map->k_vaddr = dma_map->dma_addr;
  398. pfn = virt_to_phys(dma_map->k_vaddr) >> PAGE_SHIFT;
  399. rc = remap_pfn_range(vma,
  400. vma->vm_start,
  401. pfn,
  402. vsize,
  403. vma->vm_page_prot);
  404. if (rc != 0) {
  405. rc = -EFAULT;
  406. goto free_dma_mem;
  407. }
  408. vma->vm_private_data = cfile;
  409. vma->vm_ops = &genwqe_vma_ops;
  410. __genwqe_add_mapping(cfile, dma_map);
  411. return 0;
  412. free_dma_mem:
  413. __genwqe_free_consistent(cd, dma_map->size,
  414. dma_map->k_vaddr,
  415. dma_map->dma_addr);
  416. free_dma_map:
  417. kfree(dma_map);
  418. return rc;
  419. }
  420. /**
  421. * do_flash_update() - Excute flash update (write image or CVPD)
  422. * @cd: genwqe device
  423. * @load: details about image load
  424. *
  425. * Return: 0 if successful
  426. */
  427. #define FLASH_BLOCK 0x40000 /* we use 256k blocks */
  428. static int do_flash_update(struct genwqe_file *cfile,
  429. struct genwqe_bitstream *load)
  430. {
  431. int rc = 0;
  432. int blocks_to_flash;
  433. dma_addr_t dma_addr;
  434. u64 flash = 0;
  435. size_t tocopy = 0;
  436. u8 __user *buf;
  437. u8 *xbuf;
  438. u32 crc;
  439. u8 cmdopts;
  440. struct genwqe_dev *cd = cfile->cd;
  441. struct file *filp = cfile->filp;
  442. struct pci_dev *pci_dev = cd->pci_dev;
  443. if ((load->size & 0x3) != 0)
  444. return -EINVAL;
  445. if (((unsigned long)(load->data_addr) & ~PAGE_MASK) != 0)
  446. return -EINVAL;
  447. /* FIXME Bits have changed for new service layer! */
  448. switch ((char)load->partition) {
  449. case '0':
  450. cmdopts = 0x14;
  451. break; /* download/erase_first/part_0 */
  452. case '1':
  453. cmdopts = 0x1C;
  454. break; /* download/erase_first/part_1 */
  455. case 'v':
  456. cmdopts = 0x0C;
  457. break; /* download/erase_first/vpd */
  458. default:
  459. return -EINVAL;
  460. }
  461. buf = (u8 __user *)load->data_addr;
  462. xbuf = __genwqe_alloc_consistent(cd, FLASH_BLOCK, &dma_addr);
  463. if (xbuf == NULL)
  464. return -ENOMEM;
  465. blocks_to_flash = load->size / FLASH_BLOCK;
  466. while (load->size) {
  467. struct genwqe_ddcb_cmd *req;
  468. /*
  469. * We must be 4 byte aligned. Buffer must be 0 appened
  470. * to have defined values when calculating CRC.
  471. */
  472. tocopy = min_t(size_t, load->size, FLASH_BLOCK);
  473. rc = copy_from_user(xbuf, buf, tocopy);
  474. if (rc) {
  475. rc = -EFAULT;
  476. goto free_buffer;
  477. }
  478. crc = genwqe_crc32(xbuf, tocopy, 0xffffffff);
  479. dev_dbg(&pci_dev->dev,
  480. "[%s] DMA: %lx CRC: %08x SZ: %ld %d\n",
  481. __func__, (unsigned long)dma_addr, crc, tocopy,
  482. blocks_to_flash);
  483. /* prepare DDCB for SLU process */
  484. req = ddcb_requ_alloc();
  485. if (req == NULL) {
  486. rc = -ENOMEM;
  487. goto free_buffer;
  488. }
  489. req->cmd = SLCMD_MOVE_FLASH;
  490. req->cmdopts = cmdopts;
  491. /* prepare invariant values */
  492. if (genwqe_get_slu_id(cd) <= 0x2) {
  493. *(__be64 *)&req->__asiv[0] = cpu_to_be64(dma_addr);
  494. *(__be64 *)&req->__asiv[8] = cpu_to_be64(tocopy);
  495. *(__be64 *)&req->__asiv[16] = cpu_to_be64(flash);
  496. *(__be32 *)&req->__asiv[24] = cpu_to_be32(0);
  497. req->__asiv[24] = load->uid;
  498. *(__be32 *)&req->__asiv[28] = cpu_to_be32(crc);
  499. /* for simulation only */
  500. *(__be64 *)&req->__asiv[88] = cpu_to_be64(load->slu_id);
  501. *(__be64 *)&req->__asiv[96] = cpu_to_be64(load->app_id);
  502. req->asiv_length = 32; /* bytes included in crc calc */
  503. } else { /* setup DDCB for ATS architecture */
  504. *(__be64 *)&req->asiv[0] = cpu_to_be64(dma_addr);
  505. *(__be32 *)&req->asiv[8] = cpu_to_be32(tocopy);
  506. *(__be32 *)&req->asiv[12] = cpu_to_be32(0); /* resvd */
  507. *(__be64 *)&req->asiv[16] = cpu_to_be64(flash);
  508. *(__be32 *)&req->asiv[24] = cpu_to_be32(load->uid<<24);
  509. *(__be32 *)&req->asiv[28] = cpu_to_be32(crc);
  510. /* for simulation only */
  511. *(__be64 *)&req->asiv[80] = cpu_to_be64(load->slu_id);
  512. *(__be64 *)&req->asiv[88] = cpu_to_be64(load->app_id);
  513. /* Rd only */
  514. req->ats = 0x4ULL << 44;
  515. req->asiv_length = 40; /* bytes included in crc calc */
  516. }
  517. req->asv_length = 8;
  518. /* For Genwqe5 we get back the calculated CRC */
  519. *(u64 *)&req->asv[0] = 0ULL; /* 0x80 */
  520. rc = __genwqe_execute_raw_ddcb(cd, req, filp->f_flags);
  521. load->retc = req->retc;
  522. load->attn = req->attn;
  523. load->progress = req->progress;
  524. if (rc < 0) {
  525. ddcb_requ_free(req);
  526. goto free_buffer;
  527. }
  528. if (req->retc != DDCB_RETC_COMPLETE) {
  529. rc = -EIO;
  530. ddcb_requ_free(req);
  531. goto free_buffer;
  532. }
  533. load->size -= tocopy;
  534. flash += tocopy;
  535. buf += tocopy;
  536. blocks_to_flash--;
  537. ddcb_requ_free(req);
  538. }
  539. free_buffer:
  540. __genwqe_free_consistent(cd, FLASH_BLOCK, xbuf, dma_addr);
  541. return rc;
  542. }
  543. static int do_flash_read(struct genwqe_file *cfile,
  544. struct genwqe_bitstream *load)
  545. {
  546. int rc, blocks_to_flash;
  547. dma_addr_t dma_addr;
  548. u64 flash = 0;
  549. size_t tocopy = 0;
  550. u8 __user *buf;
  551. u8 *xbuf;
  552. u8 cmdopts;
  553. struct genwqe_dev *cd = cfile->cd;
  554. struct file *filp = cfile->filp;
  555. struct pci_dev *pci_dev = cd->pci_dev;
  556. struct genwqe_ddcb_cmd *cmd;
  557. if ((load->size & 0x3) != 0)
  558. return -EINVAL;
  559. if (((unsigned long)(load->data_addr) & ~PAGE_MASK) != 0)
  560. return -EINVAL;
  561. /* FIXME Bits have changed for new service layer! */
  562. switch ((char)load->partition) {
  563. case '0':
  564. cmdopts = 0x12;
  565. break; /* upload/part_0 */
  566. case '1':
  567. cmdopts = 0x1A;
  568. break; /* upload/part_1 */
  569. case 'v':
  570. cmdopts = 0x0A;
  571. break; /* upload/vpd */
  572. default:
  573. return -EINVAL;
  574. }
  575. buf = (u8 __user *)load->data_addr;
  576. xbuf = __genwqe_alloc_consistent(cd, FLASH_BLOCK, &dma_addr);
  577. if (xbuf == NULL)
  578. return -ENOMEM;
  579. blocks_to_flash = load->size / FLASH_BLOCK;
  580. while (load->size) {
  581. /*
  582. * We must be 4 byte aligned. Buffer must be 0 appened
  583. * to have defined values when calculating CRC.
  584. */
  585. tocopy = min_t(size_t, load->size, FLASH_BLOCK);
  586. dev_dbg(&pci_dev->dev,
  587. "[%s] DMA: %lx SZ: %ld %d\n",
  588. __func__, (unsigned long)dma_addr, tocopy,
  589. blocks_to_flash);
  590. /* prepare DDCB for SLU process */
  591. cmd = ddcb_requ_alloc();
  592. if (cmd == NULL) {
  593. rc = -ENOMEM;
  594. goto free_buffer;
  595. }
  596. cmd->cmd = SLCMD_MOVE_FLASH;
  597. cmd->cmdopts = cmdopts;
  598. /* prepare invariant values */
  599. if (genwqe_get_slu_id(cd) <= 0x2) {
  600. *(__be64 *)&cmd->__asiv[0] = cpu_to_be64(dma_addr);
  601. *(__be64 *)&cmd->__asiv[8] = cpu_to_be64(tocopy);
  602. *(__be64 *)&cmd->__asiv[16] = cpu_to_be64(flash);
  603. *(__be32 *)&cmd->__asiv[24] = cpu_to_be32(0);
  604. cmd->__asiv[24] = load->uid;
  605. *(__be32 *)&cmd->__asiv[28] = cpu_to_be32(0) /* CRC */;
  606. cmd->asiv_length = 32; /* bytes included in crc calc */
  607. } else { /* setup DDCB for ATS architecture */
  608. *(__be64 *)&cmd->asiv[0] = cpu_to_be64(dma_addr);
  609. *(__be32 *)&cmd->asiv[8] = cpu_to_be32(tocopy);
  610. *(__be32 *)&cmd->asiv[12] = cpu_to_be32(0); /* resvd */
  611. *(__be64 *)&cmd->asiv[16] = cpu_to_be64(flash);
  612. *(__be32 *)&cmd->asiv[24] = cpu_to_be32(load->uid<<24);
  613. *(__be32 *)&cmd->asiv[28] = cpu_to_be32(0); /* CRC */
  614. /* rd/wr */
  615. cmd->ats = 0x5ULL << 44;
  616. cmd->asiv_length = 40; /* bytes included in crc calc */
  617. }
  618. cmd->asv_length = 8;
  619. /* we only get back the calculated CRC */
  620. *(u64 *)&cmd->asv[0] = 0ULL; /* 0x80 */
  621. rc = __genwqe_execute_raw_ddcb(cd, cmd, filp->f_flags);
  622. load->retc = cmd->retc;
  623. load->attn = cmd->attn;
  624. load->progress = cmd->progress;
  625. if ((rc < 0) && (rc != -EBADMSG)) {
  626. ddcb_requ_free(cmd);
  627. goto free_buffer;
  628. }
  629. rc = copy_to_user(buf, xbuf, tocopy);
  630. if (rc) {
  631. rc = -EFAULT;
  632. ddcb_requ_free(cmd);
  633. goto free_buffer;
  634. }
  635. /* We know that we can get retc 0x104 with CRC err */
  636. if (((cmd->retc == DDCB_RETC_FAULT) &&
  637. (cmd->attn != 0x02)) || /* Normally ignore CRC error */
  638. ((cmd->retc == DDCB_RETC_COMPLETE) &&
  639. (cmd->attn != 0x00))) { /* Everything was fine */
  640. rc = -EIO;
  641. ddcb_requ_free(cmd);
  642. goto free_buffer;
  643. }
  644. load->size -= tocopy;
  645. flash += tocopy;
  646. buf += tocopy;
  647. blocks_to_flash--;
  648. ddcb_requ_free(cmd);
  649. }
  650. rc = 0;
  651. free_buffer:
  652. __genwqe_free_consistent(cd, FLASH_BLOCK, xbuf, dma_addr);
  653. return rc;
  654. }
  655. static int genwqe_pin_mem(struct genwqe_file *cfile, struct genwqe_mem *m)
  656. {
  657. int rc;
  658. struct genwqe_dev *cd = cfile->cd;
  659. struct pci_dev *pci_dev = cfile->cd->pci_dev;
  660. struct dma_mapping *dma_map;
  661. unsigned long map_addr;
  662. unsigned long map_size;
  663. if ((m->addr == 0x0) || (m->size == 0))
  664. return -EINVAL;
  665. map_addr = (m->addr & PAGE_MASK);
  666. map_size = round_up(m->size + (m->addr & ~PAGE_MASK), PAGE_SIZE);
  667. dma_map = kzalloc(sizeof(struct dma_mapping), GFP_KERNEL);
  668. if (dma_map == NULL)
  669. return -ENOMEM;
  670. genwqe_mapping_init(dma_map, GENWQE_MAPPING_SGL_PINNED);
  671. rc = genwqe_user_vmap(cd, dma_map, (void *)map_addr, map_size);
  672. if (rc != 0) {
  673. dev_err(&pci_dev->dev,
  674. "[%s] genwqe_user_vmap rc=%d\n", __func__, rc);
  675. kfree(dma_map);
  676. return rc;
  677. }
  678. genwqe_add_pin(cfile, dma_map);
  679. return 0;
  680. }
  681. static int genwqe_unpin_mem(struct genwqe_file *cfile, struct genwqe_mem *m)
  682. {
  683. struct genwqe_dev *cd = cfile->cd;
  684. struct dma_mapping *dma_map;
  685. unsigned long map_addr;
  686. unsigned long map_size;
  687. if (m->addr == 0x0)
  688. return -EINVAL;
  689. map_addr = (m->addr & PAGE_MASK);
  690. map_size = round_up(m->size + (m->addr & ~PAGE_MASK), PAGE_SIZE);
  691. dma_map = genwqe_search_pin(cfile, map_addr, map_size, NULL);
  692. if (dma_map == NULL)
  693. return -ENOENT;
  694. genwqe_del_pin(cfile, dma_map);
  695. genwqe_user_vunmap(cd, dma_map);
  696. kfree(dma_map);
  697. return 0;
  698. }
  699. /**
  700. * ddcb_cmd_cleanup() - Remove dynamically created fixup entries
  701. *
  702. * Only if there are any. Pinnings are not removed.
  703. */
  704. static int ddcb_cmd_cleanup(struct genwqe_file *cfile, struct ddcb_requ *req)
  705. {
  706. unsigned int i;
  707. struct dma_mapping *dma_map;
  708. struct genwqe_dev *cd = cfile->cd;
  709. for (i = 0; i < DDCB_FIXUPS; i++) {
  710. dma_map = &req->dma_mappings[i];
  711. if (dma_mapping_used(dma_map)) {
  712. __genwqe_del_mapping(cfile, dma_map);
  713. genwqe_user_vunmap(cd, dma_map);
  714. }
  715. if (req->sgls[i].sgl != NULL)
  716. genwqe_free_sync_sgl(cd, &req->sgls[i]);
  717. }
  718. return 0;
  719. }
  720. /**
  721. * ddcb_cmd_fixups() - Establish DMA fixups/sglists for user memory references
  722. *
  723. * Before the DDCB gets executed we need to handle the fixups. We
  724. * replace the user-space addresses with DMA addresses or do
  725. * additional setup work e.g. generating a scatter-gather list which
  726. * is used to describe the memory referred to in the fixup.
  727. */
  728. static int ddcb_cmd_fixups(struct genwqe_file *cfile, struct ddcb_requ *req)
  729. {
  730. int rc;
  731. unsigned int asiv_offs, i;
  732. struct genwqe_dev *cd = cfile->cd;
  733. struct genwqe_ddcb_cmd *cmd = &req->cmd;
  734. struct dma_mapping *m;
  735. for (i = 0, asiv_offs = 0x00; asiv_offs <= 0x58;
  736. i++, asiv_offs += 0x08) {
  737. u64 u_addr;
  738. dma_addr_t d_addr;
  739. u32 u_size = 0;
  740. u64 ats_flags;
  741. ats_flags = ATS_GET_FLAGS(cmd->ats, asiv_offs);
  742. switch (ats_flags) {
  743. case ATS_TYPE_DATA:
  744. break; /* nothing to do here */
  745. case ATS_TYPE_FLAT_RDWR:
  746. case ATS_TYPE_FLAT_RD: {
  747. u_addr = be64_to_cpu(*((__be64 *)&cmd->
  748. asiv[asiv_offs]));
  749. u_size = be32_to_cpu(*((__be32 *)&cmd->
  750. asiv[asiv_offs + 0x08]));
  751. /*
  752. * No data available. Ignore u_addr in this
  753. * case and set addr to 0. Hardware must not
  754. * fetch the buffer.
  755. */
  756. if (u_size == 0x0) {
  757. *((__be64 *)&cmd->asiv[asiv_offs]) =
  758. cpu_to_be64(0x0);
  759. break;
  760. }
  761. m = __genwqe_search_mapping(cfile, u_addr, u_size,
  762. &d_addr, NULL);
  763. if (m == NULL) {
  764. rc = -EFAULT;
  765. goto err_out;
  766. }
  767. *((__be64 *)&cmd->asiv[asiv_offs]) =
  768. cpu_to_be64(d_addr);
  769. break;
  770. }
  771. case ATS_TYPE_SGL_RDWR:
  772. case ATS_TYPE_SGL_RD: {
  773. int page_offs;
  774. u_addr = be64_to_cpu(*((__be64 *)
  775. &cmd->asiv[asiv_offs]));
  776. u_size = be32_to_cpu(*((__be32 *)
  777. &cmd->asiv[asiv_offs + 0x08]));
  778. /*
  779. * No data available. Ignore u_addr in this
  780. * case and set addr to 0. Hardware must not
  781. * fetch the empty sgl.
  782. */
  783. if (u_size == 0x0) {
  784. *((__be64 *)&cmd->asiv[asiv_offs]) =
  785. cpu_to_be64(0x0);
  786. break;
  787. }
  788. m = genwqe_search_pin(cfile, u_addr, u_size, NULL);
  789. if (m != NULL) {
  790. page_offs = (u_addr -
  791. (u64)m->u_vaddr)/PAGE_SIZE;
  792. } else {
  793. m = &req->dma_mappings[i];
  794. genwqe_mapping_init(m,
  795. GENWQE_MAPPING_SGL_TEMP);
  796. if (ats_flags == ATS_TYPE_SGL_RD)
  797. m->write = 0;
  798. rc = genwqe_user_vmap(cd, m, (void *)u_addr,
  799. u_size);
  800. if (rc != 0)
  801. goto err_out;
  802. __genwqe_add_mapping(cfile, m);
  803. page_offs = 0;
  804. }
  805. /* create genwqe style scatter gather list */
  806. rc = genwqe_alloc_sync_sgl(cd, &req->sgls[i],
  807. (void __user *)u_addr,
  808. u_size, m->write);
  809. if (rc != 0)
  810. goto err_out;
  811. genwqe_setup_sgl(cd, &req->sgls[i],
  812. &m->dma_list[page_offs]);
  813. *((__be64 *)&cmd->asiv[asiv_offs]) =
  814. cpu_to_be64(req->sgls[i].sgl_dma_addr);
  815. break;
  816. }
  817. default:
  818. rc = -EINVAL;
  819. goto err_out;
  820. }
  821. }
  822. return 0;
  823. err_out:
  824. ddcb_cmd_cleanup(cfile, req);
  825. return rc;
  826. }
  827. /**
  828. * genwqe_execute_ddcb() - Execute DDCB using userspace address fixups
  829. *
  830. * The code will build up the translation tables or lookup the
  831. * contignous memory allocation table to find the right translations
  832. * and DMA addresses.
  833. */
  834. static int genwqe_execute_ddcb(struct genwqe_file *cfile,
  835. struct genwqe_ddcb_cmd *cmd)
  836. {
  837. int rc;
  838. struct genwqe_dev *cd = cfile->cd;
  839. struct file *filp = cfile->filp;
  840. struct ddcb_requ *req = container_of(cmd, struct ddcb_requ, cmd);
  841. rc = ddcb_cmd_fixups(cfile, req);
  842. if (rc != 0)
  843. return rc;
  844. rc = __genwqe_execute_raw_ddcb(cd, cmd, filp->f_flags);
  845. ddcb_cmd_cleanup(cfile, req);
  846. return rc;
  847. }
  848. static int do_execute_ddcb(struct genwqe_file *cfile,
  849. unsigned long arg, int raw)
  850. {
  851. int rc;
  852. struct genwqe_ddcb_cmd *cmd;
  853. struct genwqe_dev *cd = cfile->cd;
  854. struct file *filp = cfile->filp;
  855. cmd = ddcb_requ_alloc();
  856. if (cmd == NULL)
  857. return -ENOMEM;
  858. if (copy_from_user(cmd, (void __user *)arg, sizeof(*cmd))) {
  859. ddcb_requ_free(cmd);
  860. return -EFAULT;
  861. }
  862. if (!raw)
  863. rc = genwqe_execute_ddcb(cfile, cmd);
  864. else
  865. rc = __genwqe_execute_raw_ddcb(cd, cmd, filp->f_flags);
  866. /* Copy back only the modifed fields. Do not copy ASIV
  867. back since the copy got modified by the driver. */
  868. if (copy_to_user((void __user *)arg, cmd,
  869. sizeof(*cmd) - DDCB_ASIV_LENGTH)) {
  870. ddcb_requ_free(cmd);
  871. return -EFAULT;
  872. }
  873. ddcb_requ_free(cmd);
  874. return rc;
  875. }
  876. /**
  877. * genwqe_ioctl() - IO control
  878. * @filp: file handle
  879. * @cmd: command identifier (passed from user)
  880. * @arg: argument (passed from user)
  881. *
  882. * Return: 0 success
  883. */
  884. static long genwqe_ioctl(struct file *filp, unsigned int cmd,
  885. unsigned long arg)
  886. {
  887. int rc = 0;
  888. struct genwqe_file *cfile = (struct genwqe_file *)filp->private_data;
  889. struct genwqe_dev *cd = cfile->cd;
  890. struct pci_dev *pci_dev = cd->pci_dev;
  891. struct genwqe_reg_io __user *io;
  892. u64 val;
  893. u32 reg_offs;
  894. /* Return -EIO if card hit EEH */
  895. if (pci_channel_offline(pci_dev))
  896. return -EIO;
  897. if (_IOC_TYPE(cmd) != GENWQE_IOC_CODE)
  898. return -EINVAL;
  899. switch (cmd) {
  900. case GENWQE_GET_CARD_STATE:
  901. put_user(cd->card_state, (enum genwqe_card_state __user *)arg);
  902. return 0;
  903. /* Register access */
  904. case GENWQE_READ_REG64: {
  905. io = (struct genwqe_reg_io __user *)arg;
  906. if (get_user(reg_offs, &io->num))
  907. return -EFAULT;
  908. if ((reg_offs >= cd->mmio_len) || (reg_offs & 0x7))
  909. return -EINVAL;
  910. val = __genwqe_readq(cd, reg_offs);
  911. put_user(val, &io->val64);
  912. return 0;
  913. }
  914. case GENWQE_WRITE_REG64: {
  915. io = (struct genwqe_reg_io __user *)arg;
  916. if (!capable(CAP_SYS_ADMIN))
  917. return -EPERM;
  918. if ((filp->f_flags & O_ACCMODE) == O_RDONLY)
  919. return -EPERM;
  920. if (get_user(reg_offs, &io->num))
  921. return -EFAULT;
  922. if ((reg_offs >= cd->mmio_len) || (reg_offs & 0x7))
  923. return -EINVAL;
  924. if (get_user(val, &io->val64))
  925. return -EFAULT;
  926. __genwqe_writeq(cd, reg_offs, val);
  927. return 0;
  928. }
  929. case GENWQE_READ_REG32: {
  930. io = (struct genwqe_reg_io __user *)arg;
  931. if (get_user(reg_offs, &io->num))
  932. return -EFAULT;
  933. if ((reg_offs >= cd->mmio_len) || (reg_offs & 0x3))
  934. return -EINVAL;
  935. val = __genwqe_readl(cd, reg_offs);
  936. put_user(val, &io->val64);
  937. return 0;
  938. }
  939. case GENWQE_WRITE_REG32: {
  940. io = (struct genwqe_reg_io __user *)arg;
  941. if (!capable(CAP_SYS_ADMIN))
  942. return -EPERM;
  943. if ((filp->f_flags & O_ACCMODE) == O_RDONLY)
  944. return -EPERM;
  945. if (get_user(reg_offs, &io->num))
  946. return -EFAULT;
  947. if ((reg_offs >= cd->mmio_len) || (reg_offs & 0x3))
  948. return -EINVAL;
  949. if (get_user(val, &io->val64))
  950. return -EFAULT;
  951. __genwqe_writel(cd, reg_offs, val);
  952. return 0;
  953. }
  954. /* Flash update/reading */
  955. case GENWQE_SLU_UPDATE: {
  956. struct genwqe_bitstream load;
  957. if (!genwqe_is_privileged(cd))
  958. return -EPERM;
  959. if ((filp->f_flags & O_ACCMODE) == O_RDONLY)
  960. return -EPERM;
  961. if (copy_from_user(&load, (void __user *)arg,
  962. sizeof(load)))
  963. return -EFAULT;
  964. rc = do_flash_update(cfile, &load);
  965. if (copy_to_user((void __user *)arg, &load, sizeof(load)))
  966. return -EFAULT;
  967. return rc;
  968. }
  969. case GENWQE_SLU_READ: {
  970. struct genwqe_bitstream load;
  971. if (!genwqe_is_privileged(cd))
  972. return -EPERM;
  973. if (genwqe_flash_readback_fails(cd))
  974. return -ENOSPC; /* known to fail for old versions */
  975. if (copy_from_user(&load, (void __user *)arg, sizeof(load)))
  976. return -EFAULT;
  977. rc = do_flash_read(cfile, &load);
  978. if (copy_to_user((void __user *)arg, &load, sizeof(load)))
  979. return -EFAULT;
  980. return rc;
  981. }
  982. /* memory pinning and unpinning */
  983. case GENWQE_PIN_MEM: {
  984. struct genwqe_mem m;
  985. if (copy_from_user(&m, (void __user *)arg, sizeof(m)))
  986. return -EFAULT;
  987. return genwqe_pin_mem(cfile, &m);
  988. }
  989. case GENWQE_UNPIN_MEM: {
  990. struct genwqe_mem m;
  991. if (copy_from_user(&m, (void __user *)arg, sizeof(m)))
  992. return -EFAULT;
  993. return genwqe_unpin_mem(cfile, &m);
  994. }
  995. /* launch an DDCB and wait for completion */
  996. case GENWQE_EXECUTE_DDCB:
  997. return do_execute_ddcb(cfile, arg, 0);
  998. case GENWQE_EXECUTE_RAW_DDCB: {
  999. if (!capable(CAP_SYS_ADMIN))
  1000. return -EPERM;
  1001. return do_execute_ddcb(cfile, arg, 1);
  1002. }
  1003. default:
  1004. return -EINVAL;
  1005. }
  1006. return rc;
  1007. }
  1008. #if defined(CONFIG_COMPAT)
  1009. /**
  1010. * genwqe_compat_ioctl() - Compatibility ioctl
  1011. *
  1012. * Called whenever a 32-bit process running under a 64-bit kernel
  1013. * performs an ioctl on /dev/genwqe<n>_card.
  1014. *
  1015. * @filp: file pointer.
  1016. * @cmd: command.
  1017. * @arg: user argument.
  1018. * Return: zero on success or negative number on failure.
  1019. */
  1020. static long genwqe_compat_ioctl(struct file *filp, unsigned int cmd,
  1021. unsigned long arg)
  1022. {
  1023. return genwqe_ioctl(filp, cmd, arg);
  1024. }
  1025. #endif /* defined(CONFIG_COMPAT) */
  1026. static const struct file_operations genwqe_fops = {
  1027. .owner = THIS_MODULE,
  1028. .open = genwqe_open,
  1029. .fasync = genwqe_fasync,
  1030. .mmap = genwqe_mmap,
  1031. .unlocked_ioctl = genwqe_ioctl,
  1032. #if defined(CONFIG_COMPAT)
  1033. .compat_ioctl = genwqe_compat_ioctl,
  1034. #endif
  1035. .release = genwqe_release,
  1036. };
  1037. static int genwqe_device_initialized(struct genwqe_dev *cd)
  1038. {
  1039. return cd->dev != NULL;
  1040. }
  1041. /**
  1042. * genwqe_device_create() - Create and configure genwqe char device
  1043. * @cd: genwqe device descriptor
  1044. *
  1045. * This function must be called before we create any more genwqe
  1046. * character devices, because it is allocating the major and minor
  1047. * number which are supposed to be used by the client drivers.
  1048. */
  1049. int genwqe_device_create(struct genwqe_dev *cd)
  1050. {
  1051. int rc;
  1052. struct pci_dev *pci_dev = cd->pci_dev;
  1053. /*
  1054. * Here starts the individual setup per client. It must
  1055. * initialize its own cdev data structure with its own fops.
  1056. * The appropriate devnum needs to be created. The ranges must
  1057. * not overlap.
  1058. */
  1059. rc = alloc_chrdev_region(&cd->devnum_genwqe, 0,
  1060. GENWQE_MAX_MINOR, GENWQE_DEVNAME);
  1061. if (rc < 0) {
  1062. dev_err(&pci_dev->dev, "err: alloc_chrdev_region failed\n");
  1063. goto err_dev;
  1064. }
  1065. cdev_init(&cd->cdev_genwqe, &genwqe_fops);
  1066. cd->cdev_genwqe.owner = THIS_MODULE;
  1067. rc = cdev_add(&cd->cdev_genwqe, cd->devnum_genwqe, 1);
  1068. if (rc < 0) {
  1069. dev_err(&pci_dev->dev, "err: cdev_add failed\n");
  1070. goto err_add;
  1071. }
  1072. /*
  1073. * Finally the device in /dev/... must be created. The rule is
  1074. * to use card%d_clientname for each created device.
  1075. */
  1076. cd->dev = device_create_with_groups(cd->class_genwqe,
  1077. &cd->pci_dev->dev,
  1078. cd->devnum_genwqe, cd,
  1079. genwqe_attribute_groups,
  1080. GENWQE_DEVNAME "%u_card",
  1081. cd->card_idx);
  1082. if (IS_ERR(cd->dev)) {
  1083. rc = PTR_ERR(cd->dev);
  1084. goto err_cdev;
  1085. }
  1086. rc = genwqe_init_debugfs(cd);
  1087. if (rc != 0)
  1088. goto err_debugfs;
  1089. return 0;
  1090. err_debugfs:
  1091. device_destroy(cd->class_genwqe, cd->devnum_genwqe);
  1092. err_cdev:
  1093. cdev_del(&cd->cdev_genwqe);
  1094. err_add:
  1095. unregister_chrdev_region(cd->devnum_genwqe, GENWQE_MAX_MINOR);
  1096. err_dev:
  1097. cd->dev = NULL;
  1098. return rc;
  1099. }
  1100. static int genwqe_inform_and_stop_processes(struct genwqe_dev *cd)
  1101. {
  1102. int rc;
  1103. unsigned int i;
  1104. struct pci_dev *pci_dev = cd->pci_dev;
  1105. if (!genwqe_open_files(cd))
  1106. return 0;
  1107. dev_warn(&pci_dev->dev, "[%s] send SIGIO and wait ...\n", __func__);
  1108. rc = genwqe_kill_fasync(cd, SIGIO);
  1109. if (rc > 0) {
  1110. /* give kill_timeout seconds to close file descriptors ... */
  1111. for (i = 0; (i < GENWQE_KILL_TIMEOUT) &&
  1112. genwqe_open_files(cd); i++) {
  1113. dev_info(&pci_dev->dev, " %d sec ...", i);
  1114. cond_resched();
  1115. msleep(1000);
  1116. }
  1117. /* if no open files we can safely continue, else ... */
  1118. if (!genwqe_open_files(cd))
  1119. return 0;
  1120. dev_warn(&pci_dev->dev,
  1121. "[%s] send SIGKILL and wait ...\n", __func__);
  1122. rc = genwqe_force_sig(cd, SIGKILL); /* force terminate */
  1123. if (rc) {
  1124. /* Give kill_timout more seconds to end processes */
  1125. for (i = 0; (i < GENWQE_KILL_TIMEOUT) &&
  1126. genwqe_open_files(cd); i++) {
  1127. dev_warn(&pci_dev->dev, " %d sec ...", i);
  1128. cond_resched();
  1129. msleep(1000);
  1130. }
  1131. }
  1132. }
  1133. return 0;
  1134. }
  1135. /**
  1136. * genwqe_device_remove() - Remove genwqe's char device
  1137. *
  1138. * This function must be called after the client devices are removed
  1139. * because it will free the major/minor number range for the genwqe
  1140. * drivers.
  1141. *
  1142. * This function must be robust enough to be called twice.
  1143. */
  1144. int genwqe_device_remove(struct genwqe_dev *cd)
  1145. {
  1146. int rc;
  1147. struct pci_dev *pci_dev = cd->pci_dev;
  1148. if (!genwqe_device_initialized(cd))
  1149. return 1;
  1150. genwqe_inform_and_stop_processes(cd);
  1151. /*
  1152. * We currently do wait until all filedescriptors are
  1153. * closed. This leads to a problem when we abort the
  1154. * application which will decrease this reference from
  1155. * 1/unused to 0/illegal and not from 2/used 1/empty.
  1156. */
  1157. rc = kref_read(&cd->cdev_genwqe.kobj.kref);
  1158. if (rc != 1) {
  1159. dev_err(&pci_dev->dev,
  1160. "[%s] err: cdev_genwqe...refcount=%d\n", __func__, rc);
  1161. panic("Fatal err: cannot free resources with pending references!");
  1162. }
  1163. genqwe_exit_debugfs(cd);
  1164. device_destroy(cd->class_genwqe, cd->devnum_genwqe);
  1165. cdev_del(&cd->cdev_genwqe);
  1166. unregister_chrdev_region(cd->devnum_genwqe, GENWQE_MAX_MINOR);
  1167. cd->dev = NULL;
  1168. return 0;
  1169. }