cx231xx-417.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024
  1. /*
  2. *
  3. * Support for a cx23417 mpeg encoder via cx231xx host port.
  4. *
  5. * (c) 2004 Jelle Foks <jelle@foks.us>
  6. * (c) 2004 Gerd Knorr <kraxel@bytesex.org>
  7. * (c) 2008 Steven Toth <stoth@linuxtv.org>
  8. * - CX23885/7/8 support
  9. *
  10. * Includes parts from the ivtv driver( http://ivtv.sourceforge.net/),
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. */
  22. #include "cx231xx.h"
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/fs.h>
  27. #include <linux/delay.h>
  28. #include <linux/device.h>
  29. #include <linux/firmware.h>
  30. #include <linux/slab.h>
  31. #include <linux/vmalloc.h>
  32. #include <media/v4l2-common.h>
  33. #include <media/v4l2-ioctl.h>
  34. #include <media/v4l2-event.h>
  35. #include <media/drv-intf/cx2341x.h>
  36. #include <media/tuner.h>
  37. #define CX231xx_FIRM_IMAGE_SIZE 376836
  38. #define CX231xx_FIRM_IMAGE_NAME "v4l-cx23885-enc.fw"
  39. /* for polaris ITVC */
  40. #define ITVC_WRITE_DIR 0x03FDFC00
  41. #define ITVC_READ_DIR 0x0001FC00
  42. #define MCI_MEMORY_DATA_BYTE0 0x00
  43. #define MCI_MEMORY_DATA_BYTE1 0x08
  44. #define MCI_MEMORY_DATA_BYTE2 0x10
  45. #define MCI_MEMORY_DATA_BYTE3 0x18
  46. #define MCI_MEMORY_ADDRESS_BYTE2 0x20
  47. #define MCI_MEMORY_ADDRESS_BYTE1 0x28
  48. #define MCI_MEMORY_ADDRESS_BYTE0 0x30
  49. #define MCI_REGISTER_DATA_BYTE0 0x40
  50. #define MCI_REGISTER_DATA_BYTE1 0x48
  51. #define MCI_REGISTER_DATA_BYTE2 0x50
  52. #define MCI_REGISTER_DATA_BYTE3 0x58
  53. #define MCI_REGISTER_ADDRESS_BYTE0 0x60
  54. #define MCI_REGISTER_ADDRESS_BYTE1 0x68
  55. #define MCI_REGISTER_MODE 0x70
  56. /* Read and write modes for polaris ITVC */
  57. #define MCI_MODE_REGISTER_READ 0x000
  58. #define MCI_MODE_REGISTER_WRITE 0x100
  59. #define MCI_MODE_MEMORY_READ 0x000
  60. #define MCI_MODE_MEMORY_WRITE 0x4000
  61. static unsigned int mpegbufs = 8;
  62. module_param(mpegbufs, int, 0644);
  63. MODULE_PARM_DESC(mpegbufs, "number of mpeg buffers, range 2-32");
  64. static unsigned int mpeglines = 128;
  65. module_param(mpeglines, int, 0644);
  66. MODULE_PARM_DESC(mpeglines, "number of lines in an MPEG buffer, range 2-32");
  67. static unsigned int mpeglinesize = 512;
  68. module_param(mpeglinesize, int, 0644);
  69. MODULE_PARM_DESC(mpeglinesize,
  70. "number of bytes in each line of an MPEG buffer, range 512-1024");
  71. static unsigned int v4l_debug = 1;
  72. module_param(v4l_debug, int, 0644);
  73. MODULE_PARM_DESC(v4l_debug, "enable V4L debug messages");
  74. #define dprintk(level, fmt, arg...) \
  75. do { \
  76. if (v4l_debug >= level) \
  77. printk(KERN_DEBUG pr_fmt(fmt), ## arg); \
  78. } while (0)
  79. static struct cx231xx_tvnorm cx231xx_tvnorms[] = {
  80. {
  81. .name = "NTSC-M",
  82. .id = V4L2_STD_NTSC_M,
  83. }, {
  84. .name = "NTSC-JP",
  85. .id = V4L2_STD_NTSC_M_JP,
  86. }, {
  87. .name = "PAL-BG",
  88. .id = V4L2_STD_PAL_BG,
  89. }, {
  90. .name = "PAL-DK",
  91. .id = V4L2_STD_PAL_DK,
  92. }, {
  93. .name = "PAL-I",
  94. .id = V4L2_STD_PAL_I,
  95. }, {
  96. .name = "PAL-M",
  97. .id = V4L2_STD_PAL_M,
  98. }, {
  99. .name = "PAL-N",
  100. .id = V4L2_STD_PAL_N,
  101. }, {
  102. .name = "PAL-Nc",
  103. .id = V4L2_STD_PAL_Nc,
  104. }, {
  105. .name = "PAL-60",
  106. .id = V4L2_STD_PAL_60,
  107. }, {
  108. .name = "SECAM-L",
  109. .id = V4L2_STD_SECAM_L,
  110. }, {
  111. .name = "SECAM-DK",
  112. .id = V4L2_STD_SECAM_DK,
  113. }
  114. };
  115. /* ------------------------------------------------------------------ */
  116. enum cx231xx_capture_type {
  117. CX231xx_MPEG_CAPTURE,
  118. CX231xx_RAW_CAPTURE,
  119. CX231xx_RAW_PASSTHRU_CAPTURE
  120. };
  121. enum cx231xx_capture_bits {
  122. CX231xx_RAW_BITS_NONE = 0x00,
  123. CX231xx_RAW_BITS_YUV_CAPTURE = 0x01,
  124. CX231xx_RAW_BITS_PCM_CAPTURE = 0x02,
  125. CX231xx_RAW_BITS_VBI_CAPTURE = 0x04,
  126. CX231xx_RAW_BITS_PASSTHRU_CAPTURE = 0x08,
  127. CX231xx_RAW_BITS_TO_HOST_CAPTURE = 0x10
  128. };
  129. enum cx231xx_capture_end {
  130. CX231xx_END_AT_GOP, /* stop at the end of gop, generate irq */
  131. CX231xx_END_NOW, /* stop immediately, no irq */
  132. };
  133. enum cx231xx_framerate {
  134. CX231xx_FRAMERATE_NTSC_30, /* NTSC: 30fps */
  135. CX231xx_FRAMERATE_PAL_25 /* PAL: 25fps */
  136. };
  137. enum cx231xx_stream_port {
  138. CX231xx_OUTPUT_PORT_MEMORY,
  139. CX231xx_OUTPUT_PORT_STREAMING,
  140. CX231xx_OUTPUT_PORT_SERIAL
  141. };
  142. enum cx231xx_data_xfer_status {
  143. CX231xx_MORE_BUFFERS_FOLLOW,
  144. CX231xx_LAST_BUFFER,
  145. };
  146. enum cx231xx_picture_mask {
  147. CX231xx_PICTURE_MASK_NONE,
  148. CX231xx_PICTURE_MASK_I_FRAMES,
  149. CX231xx_PICTURE_MASK_I_P_FRAMES = 0x3,
  150. CX231xx_PICTURE_MASK_ALL_FRAMES = 0x7,
  151. };
  152. enum cx231xx_vbi_mode_bits {
  153. CX231xx_VBI_BITS_SLICED,
  154. CX231xx_VBI_BITS_RAW,
  155. };
  156. enum cx231xx_vbi_insertion_bits {
  157. CX231xx_VBI_BITS_INSERT_IN_XTENSION_USR_DATA,
  158. CX231xx_VBI_BITS_INSERT_IN_PRIVATE_PACKETS = 0x1 << 1,
  159. CX231xx_VBI_BITS_SEPARATE_STREAM = 0x2 << 1,
  160. CX231xx_VBI_BITS_SEPARATE_STREAM_USR_DATA = 0x4 << 1,
  161. CX231xx_VBI_BITS_SEPARATE_STREAM_PRV_DATA = 0x5 << 1,
  162. };
  163. enum cx231xx_dma_unit {
  164. CX231xx_DMA_BYTES,
  165. CX231xx_DMA_FRAMES,
  166. };
  167. enum cx231xx_dma_transfer_status_bits {
  168. CX231xx_DMA_TRANSFER_BITS_DONE = 0x01,
  169. CX231xx_DMA_TRANSFER_BITS_ERROR = 0x04,
  170. CX231xx_DMA_TRANSFER_BITS_LL_ERROR = 0x10,
  171. };
  172. enum cx231xx_pause {
  173. CX231xx_PAUSE_ENCODING,
  174. CX231xx_RESUME_ENCODING,
  175. };
  176. enum cx231xx_copyright {
  177. CX231xx_COPYRIGHT_OFF,
  178. CX231xx_COPYRIGHT_ON,
  179. };
  180. enum cx231xx_notification_type {
  181. CX231xx_NOTIFICATION_REFRESH,
  182. };
  183. enum cx231xx_notification_status {
  184. CX231xx_NOTIFICATION_OFF,
  185. CX231xx_NOTIFICATION_ON,
  186. };
  187. enum cx231xx_notification_mailbox {
  188. CX231xx_NOTIFICATION_NO_MAILBOX = -1,
  189. };
  190. enum cx231xx_field1_lines {
  191. CX231xx_FIELD1_SAA7114 = 0x00EF, /* 239 */
  192. CX231xx_FIELD1_SAA7115 = 0x00F0, /* 240 */
  193. CX231xx_FIELD1_MICRONAS = 0x0105, /* 261 */
  194. };
  195. enum cx231xx_field2_lines {
  196. CX231xx_FIELD2_SAA7114 = 0x00EF, /* 239 */
  197. CX231xx_FIELD2_SAA7115 = 0x00F0, /* 240 */
  198. CX231xx_FIELD2_MICRONAS = 0x0106, /* 262 */
  199. };
  200. enum cx231xx_custom_data_type {
  201. CX231xx_CUSTOM_EXTENSION_USR_DATA,
  202. CX231xx_CUSTOM_PRIVATE_PACKET,
  203. };
  204. enum cx231xx_mute {
  205. CX231xx_UNMUTE,
  206. CX231xx_MUTE,
  207. };
  208. enum cx231xx_mute_video_mask {
  209. CX231xx_MUTE_VIDEO_V_MASK = 0x0000FF00,
  210. CX231xx_MUTE_VIDEO_U_MASK = 0x00FF0000,
  211. CX231xx_MUTE_VIDEO_Y_MASK = 0xFF000000,
  212. };
  213. enum cx231xx_mute_video_shift {
  214. CX231xx_MUTE_VIDEO_V_SHIFT = 8,
  215. CX231xx_MUTE_VIDEO_U_SHIFT = 16,
  216. CX231xx_MUTE_VIDEO_Y_SHIFT = 24,
  217. };
  218. /* defines below are from ivtv-driver.h */
  219. #define IVTV_CMD_HW_BLOCKS_RST 0xFFFFFFFF
  220. /* Firmware API commands */
  221. #define IVTV_API_STD_TIMEOUT 500
  222. /* Registers */
  223. /* IVTV_REG_OFFSET */
  224. #define IVTV_REG_ENC_SDRAM_REFRESH (0x07F8)
  225. #define IVTV_REG_ENC_SDRAM_PRECHARGE (0x07FC)
  226. #define IVTV_REG_SPU (0x9050)
  227. #define IVTV_REG_HW_BLOCKS (0x9054)
  228. #define IVTV_REG_VPU (0x9058)
  229. #define IVTV_REG_APU (0xA064)
  230. /*
  231. * Bit definitions for MC417_RWD and MC417_OEN registers
  232. *
  233. * bits 31-16
  234. *+-----------+
  235. *| Reserved |
  236. *|+-----------+
  237. *| bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8
  238. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  239. *|| MIWR# | MIRD# | MICS# |MIRDY# |MIADDR3|MIADDR2|MIADDR1|MIADDR0|
  240. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  241. *| bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0
  242. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  243. *||MIDATA7|MIDATA6|MIDATA5|MIDATA4|MIDATA3|MIDATA2|MIDATA1|MIDATA0|
  244. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  245. */
  246. #define MC417_MIWR 0x8000
  247. #define MC417_MIRD 0x4000
  248. #define MC417_MICS 0x2000
  249. #define MC417_MIRDY 0x1000
  250. #define MC417_MIADDR 0x0F00
  251. #define MC417_MIDATA 0x00FF
  252. /* Bit definitions for MC417_CTL register ****
  253. *bits 31-6 bits 5-4 bit 3 bits 2-1 Bit 0
  254. *+--------+-------------+--------+--------------+------------+
  255. *|Reserved|MC417_SPD_CTL|Reserved|MC417_GPIO_SEL|UART_GPIO_EN|
  256. *+--------+-------------+--------+--------------+------------+
  257. */
  258. #define MC417_SPD_CTL(x) (((x) << 4) & 0x00000030)
  259. #define MC417_GPIO_SEL(x) (((x) << 1) & 0x00000006)
  260. #define MC417_UART_GPIO_EN 0x00000001
  261. /* Values for speed control */
  262. #define MC417_SPD_CTL_SLOW 0x1
  263. #define MC417_SPD_CTL_MEDIUM 0x0
  264. #define MC417_SPD_CTL_FAST 0x3 /* b'1x, but we use b'11 */
  265. /* Values for GPIO select */
  266. #define MC417_GPIO_SEL_GPIO3 0x3
  267. #define MC417_GPIO_SEL_GPIO2 0x2
  268. #define MC417_GPIO_SEL_GPIO1 0x1
  269. #define MC417_GPIO_SEL_GPIO0 0x0
  270. #define CX23417_GPIO_MASK 0xFC0003FF
  271. static int set_itvc_reg(struct cx231xx *dev, u32 gpio_direction, u32 value)
  272. {
  273. int status = 0;
  274. u32 _gpio_direction = 0;
  275. _gpio_direction = _gpio_direction & CX23417_GPIO_MASK;
  276. _gpio_direction = _gpio_direction | gpio_direction;
  277. status = cx231xx_send_gpio_cmd(dev, _gpio_direction,
  278. (u8 *)&value, 4, 0, 0);
  279. return status;
  280. }
  281. static int get_itvc_reg(struct cx231xx *dev, u32 gpio_direction, u32 *val_ptr)
  282. {
  283. int status = 0;
  284. u32 _gpio_direction = 0;
  285. _gpio_direction = _gpio_direction & CX23417_GPIO_MASK;
  286. _gpio_direction = _gpio_direction | gpio_direction;
  287. status = cx231xx_send_gpio_cmd(dev, _gpio_direction,
  288. (u8 *)val_ptr, 4, 0, 1);
  289. return status;
  290. }
  291. static int wait_for_mci_complete(struct cx231xx *dev)
  292. {
  293. u32 gpio;
  294. u32 gpio_direction = 0;
  295. u8 count = 0;
  296. get_itvc_reg(dev, gpio_direction, &gpio);
  297. while (!(gpio&0x020000)) {
  298. msleep(10);
  299. get_itvc_reg(dev, gpio_direction, &gpio);
  300. if (count++ > 100) {
  301. dprintk(3, "ERROR: Timeout - gpio=%x\n", gpio);
  302. return -EIO;
  303. }
  304. }
  305. return 0;
  306. }
  307. static int mc417_register_write(struct cx231xx *dev, u16 address, u32 value)
  308. {
  309. u32 temp;
  310. int status = 0;
  311. temp = 0x82 | MCI_REGISTER_DATA_BYTE0 | ((value & 0x000000FF) << 8);
  312. temp = temp << 10;
  313. status = set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  314. if (status < 0)
  315. return status;
  316. temp = temp | (0x05 << 10);
  317. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  318. /*write data byte 1;*/
  319. temp = 0x82 | MCI_REGISTER_DATA_BYTE1 | (value & 0x0000FF00);
  320. temp = temp << 10;
  321. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  322. temp = temp | (0x05 << 10);
  323. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  324. /*write data byte 2;*/
  325. temp = 0x82 | MCI_REGISTER_DATA_BYTE2 | ((value & 0x00FF0000) >> 8);
  326. temp = temp << 10;
  327. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  328. temp = temp | (0x05 << 10);
  329. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  330. /*write data byte 3;*/
  331. temp = 0x82 | MCI_REGISTER_DATA_BYTE3 | ((value & 0xFF000000) >> 16);
  332. temp = temp << 10;
  333. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  334. temp = temp | (0x05 << 10);
  335. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  336. /*write address byte 0;*/
  337. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE0 | ((address & 0x000000FF) << 8);
  338. temp = temp << 10;
  339. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  340. temp = temp | (0x05 << 10);
  341. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  342. /*write address byte 1;*/
  343. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE1 | (address & 0x0000FF00);
  344. temp = temp << 10;
  345. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  346. temp = temp | (0x05 << 10);
  347. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  348. /*Write that the mode is write.*/
  349. temp = 0x82 | MCI_REGISTER_MODE | MCI_MODE_REGISTER_WRITE;
  350. temp = temp << 10;
  351. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  352. temp = temp | (0x05 << 10);
  353. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  354. return wait_for_mci_complete(dev);
  355. }
  356. static int mc417_register_read(struct cx231xx *dev, u16 address, u32 *value)
  357. {
  358. /*write address byte 0;*/
  359. u32 temp;
  360. u32 return_value = 0;
  361. int ret = 0;
  362. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  363. temp = temp << 10;
  364. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  365. temp = temp | ((0x05) << 10);
  366. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  367. /*write address byte 1;*/
  368. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE1 | (address & 0xFF00);
  369. temp = temp << 10;
  370. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  371. temp = temp | ((0x05) << 10);
  372. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  373. /*write that the mode is read;*/
  374. temp = 0x82 | MCI_REGISTER_MODE | MCI_MODE_REGISTER_READ;
  375. temp = temp << 10;
  376. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  377. temp = temp | ((0x05) << 10);
  378. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  379. /*wait for the MIRDY line to be asserted ,
  380. signalling that the read is done;*/
  381. ret = wait_for_mci_complete(dev);
  382. /*switch the DATA- GPIO to input mode;*/
  383. /*Read data byte 0;*/
  384. temp = (0x82 | MCI_REGISTER_DATA_BYTE0) << 10;
  385. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  386. temp = ((0x81 | MCI_REGISTER_DATA_BYTE0) << 10);
  387. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  388. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  389. return_value |= ((temp & 0x03FC0000) >> 18);
  390. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  391. /* Read data byte 1;*/
  392. temp = (0x82 | MCI_REGISTER_DATA_BYTE1) << 10;
  393. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  394. temp = ((0x81 | MCI_REGISTER_DATA_BYTE1) << 10);
  395. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  396. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  397. return_value |= ((temp & 0x03FC0000) >> 10);
  398. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  399. /*Read data byte 2;*/
  400. temp = (0x82 | MCI_REGISTER_DATA_BYTE2) << 10;
  401. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  402. temp = ((0x81 | MCI_REGISTER_DATA_BYTE2) << 10);
  403. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  404. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  405. return_value |= ((temp & 0x03FC0000) >> 2);
  406. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  407. /*Read data byte 3;*/
  408. temp = (0x82 | MCI_REGISTER_DATA_BYTE3) << 10;
  409. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  410. temp = ((0x81 | MCI_REGISTER_DATA_BYTE3) << 10);
  411. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  412. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  413. return_value |= ((temp & 0x03FC0000) << 6);
  414. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  415. *value = return_value;
  416. return ret;
  417. }
  418. static int mc417_memory_write(struct cx231xx *dev, u32 address, u32 value)
  419. {
  420. /*write data byte 0;*/
  421. u32 temp;
  422. int ret = 0;
  423. temp = 0x82 | MCI_MEMORY_DATA_BYTE0 | ((value & 0x000000FF) << 8);
  424. temp = temp << 10;
  425. ret = set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  426. if (ret < 0)
  427. return ret;
  428. temp = temp | (0x05 << 10);
  429. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  430. /*write data byte 1;*/
  431. temp = 0x82 | MCI_MEMORY_DATA_BYTE1 | (value & 0x0000FF00);
  432. temp = temp << 10;
  433. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  434. temp = temp | (0x05 << 10);
  435. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  436. /*write data byte 2;*/
  437. temp = 0x82 | MCI_MEMORY_DATA_BYTE2 | ((value & 0x00FF0000) >> 8);
  438. temp = temp << 10;
  439. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  440. temp = temp | (0x05 << 10);
  441. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  442. /*write data byte 3;*/
  443. temp = 0x82 | MCI_MEMORY_DATA_BYTE3 | ((value & 0xFF000000) >> 16);
  444. temp = temp << 10;
  445. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  446. temp = temp | (0x05 << 10);
  447. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  448. /* write address byte 2;*/
  449. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_WRITE |
  450. ((address & 0x003F0000) >> 8);
  451. temp = temp << 10;
  452. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  453. temp = temp | (0x05 << 10);
  454. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  455. /* write address byte 1;*/
  456. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  457. temp = temp << 10;
  458. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  459. temp = temp | (0x05 << 10);
  460. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  461. /* write address byte 0;*/
  462. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  463. temp = temp << 10;
  464. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  465. temp = temp | (0x05 << 10);
  466. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  467. /*wait for MIRDY line;*/
  468. wait_for_mci_complete(dev);
  469. return 0;
  470. }
  471. static int mc417_memory_read(struct cx231xx *dev, u32 address, u32 *value)
  472. {
  473. u32 temp = 0;
  474. u32 return_value = 0;
  475. int ret = 0;
  476. /*write address byte 2;*/
  477. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_READ |
  478. ((address & 0x003F0000) >> 8);
  479. temp = temp << 10;
  480. ret = set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  481. if (ret < 0)
  482. return ret;
  483. temp = temp | (0x05 << 10);
  484. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  485. /*write address byte 1*/
  486. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  487. temp = temp << 10;
  488. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  489. temp = temp | (0x05 << 10);
  490. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  491. /*write address byte 0*/
  492. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  493. temp = temp << 10;
  494. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  495. temp = temp | (0x05 << 10);
  496. set_itvc_reg(dev, ITVC_WRITE_DIR, temp);
  497. /*Wait for MIRDY line*/
  498. ret = wait_for_mci_complete(dev);
  499. /*Read data byte 3;*/
  500. temp = (0x82 | MCI_MEMORY_DATA_BYTE3) << 10;
  501. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  502. temp = ((0x81 | MCI_MEMORY_DATA_BYTE3) << 10);
  503. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  504. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  505. return_value |= ((temp & 0x03FC0000) << 6);
  506. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  507. /*Read data byte 2;*/
  508. temp = (0x82 | MCI_MEMORY_DATA_BYTE2) << 10;
  509. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  510. temp = ((0x81 | MCI_MEMORY_DATA_BYTE2) << 10);
  511. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  512. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  513. return_value |= ((temp & 0x03FC0000) >> 2);
  514. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  515. /* Read data byte 1;*/
  516. temp = (0x82 | MCI_MEMORY_DATA_BYTE1) << 10;
  517. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  518. temp = ((0x81 | MCI_MEMORY_DATA_BYTE1) << 10);
  519. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  520. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  521. return_value |= ((temp & 0x03FC0000) >> 10);
  522. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  523. /*Read data byte 0;*/
  524. temp = (0x82 | MCI_MEMORY_DATA_BYTE0) << 10;
  525. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  526. temp = ((0x81 | MCI_MEMORY_DATA_BYTE0) << 10);
  527. set_itvc_reg(dev, ITVC_READ_DIR, temp);
  528. get_itvc_reg(dev, ITVC_READ_DIR, &temp);
  529. return_value |= ((temp & 0x03FC0000) >> 18);
  530. set_itvc_reg(dev, ITVC_READ_DIR, (0x87 << 10));
  531. *value = return_value;
  532. return ret;
  533. }
  534. /* ------------------------------------------------------------------ */
  535. /* MPEG encoder API */
  536. static char *cmd_to_str(int cmd)
  537. {
  538. switch (cmd) {
  539. case CX2341X_ENC_PING_FW:
  540. return "PING_FW";
  541. case CX2341X_ENC_START_CAPTURE:
  542. return "START_CAPTURE";
  543. case CX2341X_ENC_STOP_CAPTURE:
  544. return "STOP_CAPTURE";
  545. case CX2341X_ENC_SET_AUDIO_ID:
  546. return "SET_AUDIO_ID";
  547. case CX2341X_ENC_SET_VIDEO_ID:
  548. return "SET_VIDEO_ID";
  549. case CX2341X_ENC_SET_PCR_ID:
  550. return "SET_PCR_PID";
  551. case CX2341X_ENC_SET_FRAME_RATE:
  552. return "SET_FRAME_RATE";
  553. case CX2341X_ENC_SET_FRAME_SIZE:
  554. return "SET_FRAME_SIZE";
  555. case CX2341X_ENC_SET_BIT_RATE:
  556. return "SET_BIT_RATE";
  557. case CX2341X_ENC_SET_GOP_PROPERTIES:
  558. return "SET_GOP_PROPERTIES";
  559. case CX2341X_ENC_SET_ASPECT_RATIO:
  560. return "SET_ASPECT_RATIO";
  561. case CX2341X_ENC_SET_DNR_FILTER_MODE:
  562. return "SET_DNR_FILTER_PROPS";
  563. case CX2341X_ENC_SET_DNR_FILTER_PROPS:
  564. return "SET_DNR_FILTER_PROPS";
  565. case CX2341X_ENC_SET_CORING_LEVELS:
  566. return "SET_CORING_LEVELS";
  567. case CX2341X_ENC_SET_SPATIAL_FILTER_TYPE:
  568. return "SET_SPATIAL_FILTER_TYPE";
  569. case CX2341X_ENC_SET_VBI_LINE:
  570. return "SET_VBI_LINE";
  571. case CX2341X_ENC_SET_STREAM_TYPE:
  572. return "SET_STREAM_TYPE";
  573. case CX2341X_ENC_SET_OUTPUT_PORT:
  574. return "SET_OUTPUT_PORT";
  575. case CX2341X_ENC_SET_AUDIO_PROPERTIES:
  576. return "SET_AUDIO_PROPERTIES";
  577. case CX2341X_ENC_HALT_FW:
  578. return "HALT_FW";
  579. case CX2341X_ENC_GET_VERSION:
  580. return "GET_VERSION";
  581. case CX2341X_ENC_SET_GOP_CLOSURE:
  582. return "SET_GOP_CLOSURE";
  583. case CX2341X_ENC_GET_SEQ_END:
  584. return "GET_SEQ_END";
  585. case CX2341X_ENC_SET_PGM_INDEX_INFO:
  586. return "SET_PGM_INDEX_INFO";
  587. case CX2341X_ENC_SET_VBI_CONFIG:
  588. return "SET_VBI_CONFIG";
  589. case CX2341X_ENC_SET_DMA_BLOCK_SIZE:
  590. return "SET_DMA_BLOCK_SIZE";
  591. case CX2341X_ENC_GET_PREV_DMA_INFO_MB_10:
  592. return "GET_PREV_DMA_INFO_MB_10";
  593. case CX2341X_ENC_GET_PREV_DMA_INFO_MB_9:
  594. return "GET_PREV_DMA_INFO_MB_9";
  595. case CX2341X_ENC_SCHED_DMA_TO_HOST:
  596. return "SCHED_DMA_TO_HOST";
  597. case CX2341X_ENC_INITIALIZE_INPUT:
  598. return "INITIALIZE_INPUT";
  599. case CX2341X_ENC_SET_FRAME_DROP_RATE:
  600. return "SET_FRAME_DROP_RATE";
  601. case CX2341X_ENC_PAUSE_ENCODER:
  602. return "PAUSE_ENCODER";
  603. case CX2341X_ENC_REFRESH_INPUT:
  604. return "REFRESH_INPUT";
  605. case CX2341X_ENC_SET_COPYRIGHT:
  606. return "SET_COPYRIGHT";
  607. case CX2341X_ENC_SET_EVENT_NOTIFICATION:
  608. return "SET_EVENT_NOTIFICATION";
  609. case CX2341X_ENC_SET_NUM_VSYNC_LINES:
  610. return "SET_NUM_VSYNC_LINES";
  611. case CX2341X_ENC_SET_PLACEHOLDER:
  612. return "SET_PLACEHOLDER";
  613. case CX2341X_ENC_MUTE_VIDEO:
  614. return "MUTE_VIDEO";
  615. case CX2341X_ENC_MUTE_AUDIO:
  616. return "MUTE_AUDIO";
  617. case CX2341X_ENC_MISC:
  618. return "MISC";
  619. default:
  620. return "UNKNOWN";
  621. }
  622. }
  623. static int cx231xx_mbox_func(void *priv, u32 command, int in, int out,
  624. u32 data[CX2341X_MBOX_MAX_DATA])
  625. {
  626. struct cx231xx *dev = priv;
  627. unsigned long timeout;
  628. u32 value, flag, retval = 0;
  629. int i;
  630. dprintk(3, "%s: command(0x%X) = %s\n", __func__, command,
  631. cmd_to_str(command));
  632. /* this may not be 100% safe if we can't read any memory location
  633. without side effects */
  634. mc417_memory_read(dev, dev->cx23417_mailbox - 4, &value);
  635. if (value != 0x12345678) {
  636. dprintk(3, "Firmware and/or mailbox pointer not initialized or corrupted, signature = 0x%x, cmd = %s\n",
  637. value, cmd_to_str(command));
  638. return -EIO;
  639. }
  640. /* This read looks at 32 bits, but flag is only 8 bits.
  641. * Seems we also bail if CMD or TIMEOUT bytes are set???
  642. */
  643. mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
  644. if (flag) {
  645. dprintk(3, "ERROR: Mailbox appears to be in use (%x), cmd = %s\n",
  646. flag, cmd_to_str(command));
  647. return -EBUSY;
  648. }
  649. flag |= 1; /* tell 'em we're working on it */
  650. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  651. /* write command + args + fill remaining with zeros */
  652. /* command code */
  653. mc417_memory_write(dev, dev->cx23417_mailbox + 1, command);
  654. mc417_memory_write(dev, dev->cx23417_mailbox + 3,
  655. IVTV_API_STD_TIMEOUT); /* timeout */
  656. for (i = 0; i < in; i++) {
  657. mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, data[i]);
  658. dprintk(3, "API Input %d = %d\n", i, data[i]);
  659. }
  660. for (; i < CX2341X_MBOX_MAX_DATA; i++)
  661. mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, 0);
  662. flag |= 3; /* tell 'em we're done writing */
  663. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  664. /* wait for firmware to handle the API command */
  665. timeout = jiffies + msecs_to_jiffies(10);
  666. for (;;) {
  667. mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
  668. if (0 != (flag & 4))
  669. break;
  670. if (time_after(jiffies, timeout)) {
  671. dprintk(3, "ERROR: API Mailbox timeout\n");
  672. return -EIO;
  673. }
  674. udelay(10);
  675. }
  676. /* read output values */
  677. for (i = 0; i < out; i++) {
  678. mc417_memory_read(dev, dev->cx23417_mailbox + 4 + i, data + i);
  679. dprintk(3, "API Output %d = %d\n", i, data[i]);
  680. }
  681. mc417_memory_read(dev, dev->cx23417_mailbox + 2, &retval);
  682. dprintk(3, "API result = %d\n", retval);
  683. flag = 0;
  684. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  685. return 0;
  686. }
  687. /* We don't need to call the API often, so using just one
  688. * mailbox will probably suffice
  689. */
  690. static int cx231xx_api_cmd(struct cx231xx *dev, u32 command,
  691. u32 inputcnt, u32 outputcnt, ...)
  692. {
  693. u32 data[CX2341X_MBOX_MAX_DATA];
  694. va_list vargs;
  695. int i, err;
  696. dprintk(3, "%s() cmds = 0x%08x\n", __func__, command);
  697. va_start(vargs, outputcnt);
  698. for (i = 0; i < inputcnt; i++)
  699. data[i] = va_arg(vargs, int);
  700. err = cx231xx_mbox_func(dev, command, inputcnt, outputcnt, data);
  701. for (i = 0; i < outputcnt; i++) {
  702. int *vptr = va_arg(vargs, int *);
  703. *vptr = data[i];
  704. }
  705. va_end(vargs);
  706. return err;
  707. }
  708. static int cx231xx_find_mailbox(struct cx231xx *dev)
  709. {
  710. u32 signature[4] = {
  711. 0x12345678, 0x34567812, 0x56781234, 0x78123456
  712. };
  713. int signaturecnt = 0;
  714. u32 value;
  715. int i;
  716. int ret = 0;
  717. dprintk(2, "%s()\n", __func__);
  718. for (i = 0; i < 0x100; i++) {/*CX231xx_FIRM_IMAGE_SIZE*/
  719. ret = mc417_memory_read(dev, i, &value);
  720. if (ret < 0)
  721. return ret;
  722. if (value == signature[signaturecnt])
  723. signaturecnt++;
  724. else
  725. signaturecnt = 0;
  726. if (4 == signaturecnt) {
  727. dprintk(1, "Mailbox signature found at 0x%x\n", i + 1);
  728. return i + 1;
  729. }
  730. }
  731. dprintk(3, "Mailbox signature values not found!\n");
  732. return -EIO;
  733. }
  734. static void mci_write_memory_to_gpio(struct cx231xx *dev, u32 address, u32 value,
  735. u32 *p_fw_image)
  736. {
  737. u32 temp = 0;
  738. int i = 0;
  739. temp = 0x82 | MCI_MEMORY_DATA_BYTE0 | ((value & 0x000000FF) << 8);
  740. temp = temp << 10;
  741. *p_fw_image = temp;
  742. p_fw_image++;
  743. temp = temp | (0x05 << 10);
  744. *p_fw_image = temp;
  745. p_fw_image++;
  746. /*write data byte 1;*/
  747. temp = 0x82 | MCI_MEMORY_DATA_BYTE1 | (value & 0x0000FF00);
  748. temp = temp << 10;
  749. *p_fw_image = temp;
  750. p_fw_image++;
  751. temp = temp | (0x05 << 10);
  752. *p_fw_image = temp;
  753. p_fw_image++;
  754. /*write data byte 2;*/
  755. temp = 0x82 | MCI_MEMORY_DATA_BYTE2 | ((value & 0x00FF0000) >> 8);
  756. temp = temp << 10;
  757. *p_fw_image = temp;
  758. p_fw_image++;
  759. temp = temp | (0x05 << 10);
  760. *p_fw_image = temp;
  761. p_fw_image++;
  762. /*write data byte 3;*/
  763. temp = 0x82 | MCI_MEMORY_DATA_BYTE3 | ((value & 0xFF000000) >> 16);
  764. temp = temp << 10;
  765. *p_fw_image = temp;
  766. p_fw_image++;
  767. temp = temp | (0x05 << 10);
  768. *p_fw_image = temp;
  769. p_fw_image++;
  770. /* write address byte 2;*/
  771. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_WRITE |
  772. ((address & 0x003F0000) >> 8);
  773. temp = temp << 10;
  774. *p_fw_image = temp;
  775. p_fw_image++;
  776. temp = temp | (0x05 << 10);
  777. *p_fw_image = temp;
  778. p_fw_image++;
  779. /* write address byte 1;*/
  780. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  781. temp = temp << 10;
  782. *p_fw_image = temp;
  783. p_fw_image++;
  784. temp = temp | (0x05 << 10);
  785. *p_fw_image = temp;
  786. p_fw_image++;
  787. /* write address byte 0;*/
  788. temp = 0x82 | MCI_MEMORY_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  789. temp = temp << 10;
  790. *p_fw_image = temp;
  791. p_fw_image++;
  792. temp = temp | (0x05 << 10);
  793. *p_fw_image = temp;
  794. p_fw_image++;
  795. for (i = 0; i < 6; i++) {
  796. *p_fw_image = 0xFFFFFFFF;
  797. p_fw_image++;
  798. }
  799. }
  800. static int cx231xx_load_firmware(struct cx231xx *dev)
  801. {
  802. static const unsigned char magic[8] = {
  803. 0xa7, 0x0d, 0x00, 0x00, 0x66, 0xbb, 0x55, 0xaa
  804. };
  805. const struct firmware *firmware;
  806. int i, retval = 0;
  807. u32 value = 0;
  808. u32 gpio_output = 0;
  809. /*u32 checksum = 0;*/
  810. /*u32 *dataptr;*/
  811. u32 transfer_size = 0;
  812. u32 fw_data = 0;
  813. u32 address = 0;
  814. /*u32 current_fw[800];*/
  815. u32 *p_current_fw, *p_fw;
  816. u32 *p_fw_data;
  817. int frame = 0;
  818. u16 _buffer_size = 4096;
  819. u8 *p_buffer;
  820. p_current_fw = vmalloc(1884180 * 4);
  821. p_fw = p_current_fw;
  822. if (p_current_fw == NULL) {
  823. dprintk(2, "FAIL!!!\n");
  824. return -ENOMEM;
  825. }
  826. p_buffer = vmalloc(4096);
  827. if (p_buffer == NULL) {
  828. dprintk(2, "FAIL!!!\n");
  829. vfree(p_current_fw);
  830. return -ENOMEM;
  831. }
  832. dprintk(2, "%s()\n", __func__);
  833. /* Save GPIO settings before reset of APU */
  834. retval |= mc417_memory_read(dev, 0x9020, &gpio_output);
  835. retval |= mc417_memory_read(dev, 0x900C, &value);
  836. retval = mc417_register_write(dev,
  837. IVTV_REG_VPU, 0xFFFFFFED);
  838. retval |= mc417_register_write(dev,
  839. IVTV_REG_HW_BLOCKS, IVTV_CMD_HW_BLOCKS_RST);
  840. retval |= mc417_register_write(dev,
  841. IVTV_REG_ENC_SDRAM_REFRESH, 0x80000800);
  842. retval |= mc417_register_write(dev,
  843. IVTV_REG_ENC_SDRAM_PRECHARGE, 0x1A);
  844. retval |= mc417_register_write(dev,
  845. IVTV_REG_APU, 0);
  846. if (retval != 0) {
  847. dev_err(dev->dev,
  848. "%s: Error with mc417_register_write\n", __func__);
  849. vfree(p_current_fw);
  850. vfree(p_buffer);
  851. return retval;
  852. }
  853. retval = request_firmware(&firmware, CX231xx_FIRM_IMAGE_NAME,
  854. dev->dev);
  855. if (retval != 0) {
  856. dev_err(dev->dev,
  857. "ERROR: Hotplug firmware request failed (%s).\n",
  858. CX231xx_FIRM_IMAGE_NAME);
  859. dev_err(dev->dev,
  860. "Please fix your hotplug setup, the board will not work without firmware loaded!\n");
  861. vfree(p_current_fw);
  862. vfree(p_buffer);
  863. return retval;
  864. }
  865. if (firmware->size != CX231xx_FIRM_IMAGE_SIZE) {
  866. dev_err(dev->dev,
  867. "ERROR: Firmware size mismatch (have %zd, expected %d)\n",
  868. firmware->size, CX231xx_FIRM_IMAGE_SIZE);
  869. release_firmware(firmware);
  870. vfree(p_current_fw);
  871. vfree(p_buffer);
  872. return -EINVAL;
  873. }
  874. if (0 != memcmp(firmware->data, magic, 8)) {
  875. dev_err(dev->dev,
  876. "ERROR: Firmware magic mismatch, wrong file?\n");
  877. release_firmware(firmware);
  878. vfree(p_current_fw);
  879. vfree(p_buffer);
  880. return -EINVAL;
  881. }
  882. initGPIO(dev);
  883. /* transfer to the chip */
  884. dprintk(2, "Loading firmware to GPIO...\n");
  885. p_fw_data = (u32 *)firmware->data;
  886. dprintk(2, "firmware->size=%zd\n", firmware->size);
  887. for (transfer_size = 0; transfer_size < firmware->size;
  888. transfer_size += 4) {
  889. fw_data = *p_fw_data;
  890. mci_write_memory_to_gpio(dev, address, fw_data, p_current_fw);
  891. address = address + 1;
  892. p_current_fw += 20;
  893. p_fw_data += 1;
  894. }
  895. /*download the firmware by ep5-out*/
  896. for (frame = 0; frame < (int)(CX231xx_FIRM_IMAGE_SIZE*20/_buffer_size);
  897. frame++) {
  898. for (i = 0; i < _buffer_size; i++) {
  899. *(p_buffer + i) = (u8)(*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x000000FF);
  900. i++;
  901. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x0000FF00) >> 8);
  902. i++;
  903. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x00FF0000) >> 16);
  904. i++;
  905. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0xFF000000) >> 24);
  906. }
  907. cx231xx_ep5_bulkout(dev, p_buffer, _buffer_size);
  908. }
  909. p_current_fw = p_fw;
  910. vfree(p_current_fw);
  911. p_current_fw = NULL;
  912. uninitGPIO(dev);
  913. release_firmware(firmware);
  914. dprintk(1, "Firmware upload successful.\n");
  915. retval |= mc417_register_write(dev, IVTV_REG_HW_BLOCKS,
  916. IVTV_CMD_HW_BLOCKS_RST);
  917. if (retval < 0) {
  918. dev_err(dev->dev,
  919. "%s: Error with mc417_register_write\n",
  920. __func__);
  921. return retval;
  922. }
  923. /* F/W power up disturbs the GPIOs, restore state */
  924. retval |= mc417_register_write(dev, 0x9020, gpio_output);
  925. retval |= mc417_register_write(dev, 0x900C, value);
  926. retval |= mc417_register_read(dev, IVTV_REG_VPU, &value);
  927. retval |= mc417_register_write(dev, IVTV_REG_VPU, value & 0xFFFFFFE8);
  928. if (retval < 0) {
  929. dev_err(dev->dev,
  930. "%s: Error with mc417_register_write\n",
  931. __func__);
  932. return retval;
  933. }
  934. return 0;
  935. }
  936. static void cx231xx_417_check_encoder(struct cx231xx *dev)
  937. {
  938. u32 status, seq;
  939. status = 0;
  940. seq = 0;
  941. cx231xx_api_cmd(dev, CX2341X_ENC_GET_SEQ_END, 0, 2, &status, &seq);
  942. dprintk(1, "%s() status = %d, seq = %d\n", __func__, status, seq);
  943. }
  944. static void cx231xx_codec_settings(struct cx231xx *dev)
  945. {
  946. dprintk(1, "%s()\n", __func__);
  947. /* assign frame size */
  948. cx231xx_api_cmd(dev, CX2341X_ENC_SET_FRAME_SIZE, 2, 0,
  949. dev->ts1.height, dev->ts1.width);
  950. dev->mpeg_ctrl_handler.width = dev->ts1.width;
  951. dev->mpeg_ctrl_handler.height = dev->ts1.height;
  952. cx2341x_handler_setup(&dev->mpeg_ctrl_handler);
  953. cx231xx_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 3, 1);
  954. cx231xx_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 4, 1);
  955. }
  956. static int cx231xx_initialize_codec(struct cx231xx *dev)
  957. {
  958. int version;
  959. int retval;
  960. u32 i;
  961. u32 val = 0;
  962. dprintk(1, "%s()\n", __func__);
  963. cx231xx_disable656(dev);
  964. retval = cx231xx_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0); /* ping */
  965. if (retval < 0) {
  966. dprintk(2, "%s: PING OK\n", __func__);
  967. retval = cx231xx_load_firmware(dev);
  968. if (retval < 0) {
  969. dev_err(dev->dev,
  970. "%s: f/w load failed\n", __func__);
  971. return retval;
  972. }
  973. retval = cx231xx_find_mailbox(dev);
  974. if (retval < 0) {
  975. dev_err(dev->dev, "%s: mailbox < 0, error\n",
  976. __func__);
  977. return retval;
  978. }
  979. dev->cx23417_mailbox = retval;
  980. retval = cx231xx_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0);
  981. if (retval < 0) {
  982. dev_err(dev->dev,
  983. "ERROR: cx23417 firmware ping failed!\n");
  984. return retval;
  985. }
  986. retval = cx231xx_api_cmd(dev, CX2341X_ENC_GET_VERSION, 0, 1,
  987. &version);
  988. if (retval < 0) {
  989. dev_err(dev->dev,
  990. "ERROR: cx23417 firmware get encoder: version failed!\n");
  991. return retval;
  992. }
  993. dprintk(1, "cx23417 firmware version is 0x%08x\n", version);
  994. msleep(200);
  995. }
  996. for (i = 0; i < 1; i++) {
  997. retval = mc417_register_read(dev, 0x20f8, &val);
  998. dprintk(3, "***before enable656() VIM Capture Lines = %d ***\n",
  999. val);
  1000. if (retval < 0)
  1001. return retval;
  1002. }
  1003. cx231xx_enable656(dev);
  1004. /* stop mpeg capture */
  1005. cx231xx_api_cmd(dev, CX2341X_ENC_STOP_CAPTURE, 3, 0, 1, 3, 4);
  1006. cx231xx_codec_settings(dev);
  1007. msleep(60);
  1008. /* cx231xx_api_cmd(dev, CX2341X_ENC_SET_NUM_VSYNC_LINES, 2, 0,
  1009. CX231xx_FIELD1_SAA7115, CX231xx_FIELD2_SAA7115);
  1010. cx231xx_api_cmd(dev, CX2341X_ENC_SET_PLACEHOLDER, 12, 0,
  1011. CX231xx_CUSTOM_EXTENSION_USR_DATA, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1012. 0, 0);
  1013. */
  1014. #if 0
  1015. /* TODO */
  1016. u32 data[7];
  1017. /* Setup to capture VBI */
  1018. data[0] = 0x0001BD00;
  1019. data[1] = 1; /* frames per interrupt */
  1020. data[2] = 4; /* total bufs */
  1021. data[3] = 0x91559155; /* start codes */
  1022. data[4] = 0x206080C0; /* stop codes */
  1023. data[5] = 6; /* lines */
  1024. data[6] = 64; /* BPL */
  1025. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_CONFIG, 7, 0, data[0], data[1],
  1026. data[2], data[3], data[4], data[5], data[6]);
  1027. for (i = 2; i <= 24; i++) {
  1028. int valid;
  1029. valid = ((i >= 19) && (i <= 21));
  1030. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0, i,
  1031. valid, 0 , 0, 0);
  1032. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0,
  1033. i | 0x80000000, valid, 0, 0, 0);
  1034. }
  1035. #endif
  1036. /* cx231xx_api_cmd(dev, CX2341X_ENC_MUTE_AUDIO, 1, 0, CX231xx_UNMUTE);
  1037. msleep(60);
  1038. */
  1039. /* initialize the video input */
  1040. retval = cx231xx_api_cmd(dev, CX2341X_ENC_INITIALIZE_INPUT, 0, 0);
  1041. if (retval < 0)
  1042. return retval;
  1043. msleep(60);
  1044. /* Enable VIP style pixel invalidation so we work with scaled mode */
  1045. mc417_memory_write(dev, 2120, 0x00000080);
  1046. /* start capturing to the host interface */
  1047. retval = cx231xx_api_cmd(dev, CX2341X_ENC_START_CAPTURE, 2, 0,
  1048. CX231xx_MPEG_CAPTURE, CX231xx_RAW_BITS_NONE);
  1049. if (retval < 0)
  1050. return retval;
  1051. msleep(10);
  1052. for (i = 0; i < 1; i++) {
  1053. mc417_register_read(dev, 0x20f8, &val);
  1054. dprintk(3, "***VIM Capture Lines =%d ***\n", val);
  1055. }
  1056. return 0;
  1057. }
  1058. /* ------------------------------------------------------------------ */
  1059. static int bb_buf_setup(struct videobuf_queue *q,
  1060. unsigned int *count, unsigned int *size)
  1061. {
  1062. struct cx231xx_fh *fh = q->priv_data;
  1063. fh->dev->ts1.ts_packet_size = mpeglinesize;
  1064. fh->dev->ts1.ts_packet_count = mpeglines;
  1065. *size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
  1066. *count = mpegbufs;
  1067. return 0;
  1068. }
  1069. static void free_buffer(struct videobuf_queue *vq, struct cx231xx_buffer *buf)
  1070. {
  1071. struct cx231xx_fh *fh = vq->priv_data;
  1072. struct cx231xx *dev = fh->dev;
  1073. unsigned long flags = 0;
  1074. BUG_ON(in_interrupt());
  1075. spin_lock_irqsave(&dev->video_mode.slock, flags);
  1076. if (dev->USE_ISO) {
  1077. if (dev->video_mode.isoc_ctl.buf == buf)
  1078. dev->video_mode.isoc_ctl.buf = NULL;
  1079. } else {
  1080. if (dev->video_mode.bulk_ctl.buf == buf)
  1081. dev->video_mode.bulk_ctl.buf = NULL;
  1082. }
  1083. spin_unlock_irqrestore(&dev->video_mode.slock, flags);
  1084. videobuf_waiton(vq, &buf->vb, 0, 0);
  1085. videobuf_vmalloc_free(&buf->vb);
  1086. buf->vb.state = VIDEOBUF_NEEDS_INIT;
  1087. }
  1088. static void buffer_copy(struct cx231xx *dev, char *data, int len, struct urb *urb,
  1089. struct cx231xx_dmaqueue *dma_q)
  1090. {
  1091. void *vbuf;
  1092. struct cx231xx_buffer *buf;
  1093. u32 tail_data = 0;
  1094. char *p_data;
  1095. if (dma_q->mpeg_buffer_done == 0) {
  1096. if (list_empty(&dma_q->active))
  1097. return;
  1098. buf = list_entry(dma_q->active.next,
  1099. struct cx231xx_buffer, vb.queue);
  1100. dev->video_mode.isoc_ctl.buf = buf;
  1101. dma_q->mpeg_buffer_done = 1;
  1102. }
  1103. /* Fill buffer */
  1104. buf = dev->video_mode.isoc_ctl.buf;
  1105. vbuf = videobuf_to_vmalloc(&buf->vb);
  1106. if ((dma_q->mpeg_buffer_completed+len) <
  1107. mpeglines*mpeglinesize) {
  1108. if (dma_q->add_ps_package_head ==
  1109. CX231XX_NEED_ADD_PS_PACKAGE_HEAD) {
  1110. memcpy(vbuf+dma_q->mpeg_buffer_completed,
  1111. dma_q->ps_head, 3);
  1112. dma_q->mpeg_buffer_completed =
  1113. dma_q->mpeg_buffer_completed + 3;
  1114. dma_q->add_ps_package_head =
  1115. CX231XX_NONEED_PS_PACKAGE_HEAD;
  1116. }
  1117. memcpy(vbuf+dma_q->mpeg_buffer_completed, data, len);
  1118. dma_q->mpeg_buffer_completed =
  1119. dma_q->mpeg_buffer_completed + len;
  1120. } else {
  1121. dma_q->mpeg_buffer_done = 0;
  1122. tail_data =
  1123. mpeglines*mpeglinesize - dma_q->mpeg_buffer_completed;
  1124. memcpy(vbuf+dma_q->mpeg_buffer_completed,
  1125. data, tail_data);
  1126. buf->vb.state = VIDEOBUF_DONE;
  1127. buf->vb.field_count++;
  1128. v4l2_get_timestamp(&buf->vb.ts);
  1129. list_del(&buf->vb.queue);
  1130. wake_up(&buf->vb.done);
  1131. dma_q->mpeg_buffer_completed = 0;
  1132. if (len - tail_data > 0) {
  1133. p_data = data + tail_data;
  1134. dma_q->left_data_count = len - tail_data;
  1135. memcpy(dma_q->p_left_data,
  1136. p_data, len - tail_data);
  1137. }
  1138. }
  1139. }
  1140. static void buffer_filled(char *data, int len, struct urb *urb,
  1141. struct cx231xx_dmaqueue *dma_q)
  1142. {
  1143. void *vbuf;
  1144. struct cx231xx_buffer *buf;
  1145. if (list_empty(&dma_q->active))
  1146. return;
  1147. buf = list_entry(dma_q->active.next,
  1148. struct cx231xx_buffer, vb.queue);
  1149. /* Fill buffer */
  1150. vbuf = videobuf_to_vmalloc(&buf->vb);
  1151. memcpy(vbuf, data, len);
  1152. buf->vb.state = VIDEOBUF_DONE;
  1153. buf->vb.field_count++;
  1154. v4l2_get_timestamp(&buf->vb.ts);
  1155. list_del(&buf->vb.queue);
  1156. wake_up(&buf->vb.done);
  1157. }
  1158. static int cx231xx_isoc_copy(struct cx231xx *dev, struct urb *urb)
  1159. {
  1160. struct cx231xx_dmaqueue *dma_q = urb->context;
  1161. unsigned char *p_buffer;
  1162. u32 buffer_size = 0;
  1163. u32 i = 0;
  1164. for (i = 0; i < urb->number_of_packets; i++) {
  1165. if (dma_q->left_data_count > 0) {
  1166. buffer_copy(dev, dma_q->p_left_data,
  1167. dma_q->left_data_count, urb, dma_q);
  1168. dma_q->mpeg_buffer_completed = dma_q->left_data_count;
  1169. dma_q->left_data_count = 0;
  1170. }
  1171. p_buffer = urb->transfer_buffer +
  1172. urb->iso_frame_desc[i].offset;
  1173. buffer_size = urb->iso_frame_desc[i].actual_length;
  1174. if (buffer_size > 0)
  1175. buffer_copy(dev, p_buffer, buffer_size, urb, dma_q);
  1176. }
  1177. return 0;
  1178. }
  1179. static int cx231xx_bulk_copy(struct cx231xx *dev, struct urb *urb)
  1180. {
  1181. struct cx231xx_dmaqueue *dma_q = urb->context;
  1182. unsigned char *p_buffer, *buffer;
  1183. u32 buffer_size = 0;
  1184. p_buffer = urb->transfer_buffer;
  1185. buffer_size = urb->actual_length;
  1186. buffer = kmalloc(buffer_size, GFP_ATOMIC);
  1187. if (!buffer)
  1188. return -ENOMEM;
  1189. memcpy(buffer, dma_q->ps_head, 3);
  1190. memcpy(buffer+3, p_buffer, buffer_size-3);
  1191. memcpy(dma_q->ps_head, p_buffer+buffer_size-3, 3);
  1192. p_buffer = buffer;
  1193. buffer_filled(p_buffer, buffer_size, urb, dma_q);
  1194. kfree(buffer);
  1195. return 0;
  1196. }
  1197. static int bb_buf_prepare(struct videobuf_queue *q,
  1198. struct videobuf_buffer *vb, enum v4l2_field field)
  1199. {
  1200. struct cx231xx_fh *fh = q->priv_data;
  1201. struct cx231xx_buffer *buf =
  1202. container_of(vb, struct cx231xx_buffer, vb);
  1203. struct cx231xx *dev = fh->dev;
  1204. int rc = 0, urb_init = 0;
  1205. int size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
  1206. if (0 != buf->vb.baddr && buf->vb.bsize < size)
  1207. return -EINVAL;
  1208. buf->vb.width = fh->dev->ts1.ts_packet_size;
  1209. buf->vb.height = fh->dev->ts1.ts_packet_count;
  1210. buf->vb.size = size;
  1211. buf->vb.field = field;
  1212. if (VIDEOBUF_NEEDS_INIT == buf->vb.state) {
  1213. rc = videobuf_iolock(q, &buf->vb, NULL);
  1214. if (rc < 0)
  1215. goto fail;
  1216. }
  1217. if (dev->USE_ISO) {
  1218. if (!dev->video_mode.isoc_ctl.num_bufs)
  1219. urb_init = 1;
  1220. } else {
  1221. if (!dev->video_mode.bulk_ctl.num_bufs)
  1222. urb_init = 1;
  1223. }
  1224. dev_dbg(dev->dev,
  1225. "urb_init=%d dev->video_mode.max_pkt_size=%d\n",
  1226. urb_init, dev->video_mode.max_pkt_size);
  1227. dev->mode_tv = 1;
  1228. if (urb_init) {
  1229. rc = cx231xx_set_mode(dev, CX231XX_DIGITAL_MODE);
  1230. rc = cx231xx_unmute_audio(dev);
  1231. if (dev->USE_ISO) {
  1232. cx231xx_set_alt_setting(dev, INDEX_TS1, 4);
  1233. rc = cx231xx_init_isoc(dev, mpeglines,
  1234. mpegbufs,
  1235. dev->ts1_mode.max_pkt_size,
  1236. cx231xx_isoc_copy);
  1237. } else {
  1238. cx231xx_set_alt_setting(dev, INDEX_TS1, 0);
  1239. rc = cx231xx_init_bulk(dev, mpeglines,
  1240. mpegbufs,
  1241. dev->ts1_mode.max_pkt_size,
  1242. cx231xx_bulk_copy);
  1243. }
  1244. if (rc < 0)
  1245. goto fail;
  1246. }
  1247. buf->vb.state = VIDEOBUF_PREPARED;
  1248. return 0;
  1249. fail:
  1250. free_buffer(q, buf);
  1251. return rc;
  1252. }
  1253. static void bb_buf_queue(struct videobuf_queue *q,
  1254. struct videobuf_buffer *vb)
  1255. {
  1256. struct cx231xx_fh *fh = q->priv_data;
  1257. struct cx231xx_buffer *buf =
  1258. container_of(vb, struct cx231xx_buffer, vb);
  1259. struct cx231xx *dev = fh->dev;
  1260. struct cx231xx_dmaqueue *vidq = &dev->video_mode.vidq;
  1261. buf->vb.state = VIDEOBUF_QUEUED;
  1262. list_add_tail(&buf->vb.queue, &vidq->active);
  1263. }
  1264. static void bb_buf_release(struct videobuf_queue *q,
  1265. struct videobuf_buffer *vb)
  1266. {
  1267. struct cx231xx_buffer *buf =
  1268. container_of(vb, struct cx231xx_buffer, vb);
  1269. /*struct cx231xx_fh *fh = q->priv_data;*/
  1270. /*struct cx231xx *dev = (struct cx231xx *)fh->dev;*/
  1271. free_buffer(q, buf);
  1272. }
  1273. static const struct videobuf_queue_ops cx231xx_qops = {
  1274. .buf_setup = bb_buf_setup,
  1275. .buf_prepare = bb_buf_prepare,
  1276. .buf_queue = bb_buf_queue,
  1277. .buf_release = bb_buf_release,
  1278. };
  1279. /* ------------------------------------------------------------------ */
  1280. static int vidioc_cropcap(struct file *file, void *priv,
  1281. struct v4l2_cropcap *cc)
  1282. {
  1283. struct cx231xx_fh *fh = priv;
  1284. struct cx231xx *dev = fh->dev;
  1285. bool is_50hz = dev->encodernorm.id & V4L2_STD_625_50;
  1286. if (cc->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
  1287. return -EINVAL;
  1288. cc->bounds.left = 0;
  1289. cc->bounds.top = 0;
  1290. cc->bounds.width = dev->ts1.width;
  1291. cc->bounds.height = dev->ts1.height;
  1292. cc->defrect = cc->bounds;
  1293. cc->pixelaspect.numerator = is_50hz ? 54 : 11;
  1294. cc->pixelaspect.denominator = is_50hz ? 59 : 10;
  1295. return 0;
  1296. }
  1297. static int vidioc_g_std(struct file *file, void *fh0, v4l2_std_id *norm)
  1298. {
  1299. struct cx231xx_fh *fh = file->private_data;
  1300. struct cx231xx *dev = fh->dev;
  1301. *norm = dev->encodernorm.id;
  1302. return 0;
  1303. }
  1304. static int vidioc_s_std(struct file *file, void *priv, v4l2_std_id id)
  1305. {
  1306. struct cx231xx_fh *fh = file->private_data;
  1307. struct cx231xx *dev = fh->dev;
  1308. unsigned int i;
  1309. for (i = 0; i < ARRAY_SIZE(cx231xx_tvnorms); i++)
  1310. if (id & cx231xx_tvnorms[i].id)
  1311. break;
  1312. if (i == ARRAY_SIZE(cx231xx_tvnorms))
  1313. return -EINVAL;
  1314. dev->encodernorm = cx231xx_tvnorms[i];
  1315. if (dev->encodernorm.id & 0xb000) {
  1316. dprintk(3, "encodernorm set to NTSC\n");
  1317. dev->norm = V4L2_STD_NTSC;
  1318. dev->ts1.height = 480;
  1319. cx2341x_handler_set_50hz(&dev->mpeg_ctrl_handler, false);
  1320. } else {
  1321. dprintk(3, "encodernorm set to PAL\n");
  1322. dev->norm = V4L2_STD_PAL_B;
  1323. dev->ts1.height = 576;
  1324. cx2341x_handler_set_50hz(&dev->mpeg_ctrl_handler, true);
  1325. }
  1326. call_all(dev, video, s_std, dev->norm);
  1327. /* do mode control overrides */
  1328. cx231xx_do_mode_ctrl_overrides(dev);
  1329. dprintk(3, "exit vidioc_s_std() i=0x%x\n", i);
  1330. return 0;
  1331. }
  1332. static int vidioc_s_ctrl(struct file *file, void *priv,
  1333. struct v4l2_control *ctl)
  1334. {
  1335. struct cx231xx_fh *fh = file->private_data;
  1336. struct cx231xx *dev = fh->dev;
  1337. struct v4l2_subdev *sd;
  1338. dprintk(3, "enter vidioc_s_ctrl()\n");
  1339. /* Update the A/V core */
  1340. v4l2_device_for_each_subdev(sd, &dev->v4l2_dev)
  1341. v4l2_s_ctrl(NULL, sd->ctrl_handler, ctl);
  1342. dprintk(3, "exit vidioc_s_ctrl()\n");
  1343. return 0;
  1344. }
  1345. static int vidioc_enum_fmt_vid_cap(struct file *file, void *priv,
  1346. struct v4l2_fmtdesc *f)
  1347. {
  1348. if (f->index != 0)
  1349. return -EINVAL;
  1350. strlcpy(f->description, "MPEG", sizeof(f->description));
  1351. f->pixelformat = V4L2_PIX_FMT_MPEG;
  1352. return 0;
  1353. }
  1354. static int vidioc_g_fmt_vid_cap(struct file *file, void *priv,
  1355. struct v4l2_format *f)
  1356. {
  1357. struct cx231xx_fh *fh = file->private_data;
  1358. struct cx231xx *dev = fh->dev;
  1359. dprintk(3, "enter vidioc_g_fmt_vid_cap()\n");
  1360. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1361. f->fmt.pix.bytesperline = 0;
  1362. f->fmt.pix.sizeimage = mpeglines * mpeglinesize;
  1363. f->fmt.pix.colorspace = V4L2_COLORSPACE_SMPTE170M;
  1364. f->fmt.pix.width = dev->ts1.width;
  1365. f->fmt.pix.height = dev->ts1.height;
  1366. f->fmt.pix.field = V4L2_FIELD_INTERLACED;
  1367. dprintk(1, "VIDIOC_G_FMT: w: %d, h: %d\n",
  1368. dev->ts1.width, dev->ts1.height);
  1369. dprintk(3, "exit vidioc_g_fmt_vid_cap()\n");
  1370. return 0;
  1371. }
  1372. static int vidioc_try_fmt_vid_cap(struct file *file, void *priv,
  1373. struct v4l2_format *f)
  1374. {
  1375. struct cx231xx_fh *fh = file->private_data;
  1376. struct cx231xx *dev = fh->dev;
  1377. dprintk(3, "enter vidioc_try_fmt_vid_cap()\n");
  1378. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1379. f->fmt.pix.bytesperline = 0;
  1380. f->fmt.pix.sizeimage = mpeglines * mpeglinesize;
  1381. f->fmt.pix.field = V4L2_FIELD_INTERLACED;
  1382. f->fmt.pix.colorspace = V4L2_COLORSPACE_SMPTE170M;
  1383. dprintk(1, "VIDIOC_TRY_FMT: w: %d, h: %d\n",
  1384. dev->ts1.width, dev->ts1.height);
  1385. dprintk(3, "exit vidioc_try_fmt_vid_cap()\n");
  1386. return 0;
  1387. }
  1388. static int vidioc_reqbufs(struct file *file, void *priv,
  1389. struct v4l2_requestbuffers *p)
  1390. {
  1391. struct cx231xx_fh *fh = file->private_data;
  1392. return videobuf_reqbufs(&fh->vidq, p);
  1393. }
  1394. static int vidioc_querybuf(struct file *file, void *priv,
  1395. struct v4l2_buffer *p)
  1396. {
  1397. struct cx231xx_fh *fh = file->private_data;
  1398. return videobuf_querybuf(&fh->vidq, p);
  1399. }
  1400. static int vidioc_qbuf(struct file *file, void *priv,
  1401. struct v4l2_buffer *p)
  1402. {
  1403. struct cx231xx_fh *fh = file->private_data;
  1404. return videobuf_qbuf(&fh->vidq, p);
  1405. }
  1406. static int vidioc_dqbuf(struct file *file, void *priv, struct v4l2_buffer *b)
  1407. {
  1408. struct cx231xx_fh *fh = priv;
  1409. return videobuf_dqbuf(&fh->vidq, b, file->f_flags & O_NONBLOCK);
  1410. }
  1411. static int vidioc_streamon(struct file *file, void *priv,
  1412. enum v4l2_buf_type i)
  1413. {
  1414. struct cx231xx_fh *fh = file->private_data;
  1415. struct cx231xx *dev = fh->dev;
  1416. dprintk(3, "enter vidioc_streamon()\n");
  1417. cx231xx_set_alt_setting(dev, INDEX_TS1, 0);
  1418. cx231xx_set_mode(dev, CX231XX_DIGITAL_MODE);
  1419. if (dev->USE_ISO)
  1420. cx231xx_init_isoc(dev, CX231XX_NUM_PACKETS,
  1421. CX231XX_NUM_BUFS,
  1422. dev->video_mode.max_pkt_size,
  1423. cx231xx_isoc_copy);
  1424. else {
  1425. cx231xx_init_bulk(dev, 320,
  1426. 5,
  1427. dev->ts1_mode.max_pkt_size,
  1428. cx231xx_bulk_copy);
  1429. }
  1430. dprintk(3, "exit vidioc_streamon()\n");
  1431. return videobuf_streamon(&fh->vidq);
  1432. }
  1433. static int vidioc_streamoff(struct file *file, void *priv, enum v4l2_buf_type i)
  1434. {
  1435. struct cx231xx_fh *fh = file->private_data;
  1436. return videobuf_streamoff(&fh->vidq);
  1437. }
  1438. static int vidioc_log_status(struct file *file, void *priv)
  1439. {
  1440. struct cx231xx_fh *fh = priv;
  1441. struct cx231xx *dev = fh->dev;
  1442. call_all(dev, core, log_status);
  1443. return v4l2_ctrl_log_status(file, priv);
  1444. }
  1445. static int mpeg_open(struct file *file)
  1446. {
  1447. struct video_device *vdev = video_devdata(file);
  1448. struct cx231xx *dev = video_drvdata(file);
  1449. struct cx231xx_fh *fh;
  1450. dprintk(2, "%s()\n", __func__);
  1451. if (mutex_lock_interruptible(&dev->lock))
  1452. return -ERESTARTSYS;
  1453. /* allocate + initialize per filehandle data */
  1454. fh = kzalloc(sizeof(*fh), GFP_KERNEL);
  1455. if (NULL == fh) {
  1456. mutex_unlock(&dev->lock);
  1457. return -ENOMEM;
  1458. }
  1459. file->private_data = fh;
  1460. v4l2_fh_init(&fh->fh, vdev);
  1461. fh->dev = dev;
  1462. videobuf_queue_vmalloc_init(&fh->vidq, &cx231xx_qops,
  1463. NULL, &dev->video_mode.slock,
  1464. V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_INTERLACED,
  1465. sizeof(struct cx231xx_buffer), fh, &dev->lock);
  1466. /*
  1467. videobuf_queue_sg_init(&fh->vidq, &cx231xx_qops,
  1468. dev->dev, &dev->ts1.slock,
  1469. V4L2_BUF_TYPE_VIDEO_CAPTURE,
  1470. V4L2_FIELD_INTERLACED,
  1471. sizeof(struct cx231xx_buffer),
  1472. fh, &dev->lock);
  1473. */
  1474. cx231xx_set_alt_setting(dev, INDEX_VANC, 1);
  1475. cx231xx_set_gpio_value(dev, 2, 0);
  1476. cx231xx_initialize_codec(dev);
  1477. mutex_unlock(&dev->lock);
  1478. v4l2_fh_add(&fh->fh);
  1479. cx231xx_start_TS1(dev);
  1480. return 0;
  1481. }
  1482. static int mpeg_release(struct file *file)
  1483. {
  1484. struct cx231xx_fh *fh = file->private_data;
  1485. struct cx231xx *dev = fh->dev;
  1486. dprintk(3, "mpeg_release()! dev=0x%p\n", dev);
  1487. mutex_lock(&dev->lock);
  1488. cx231xx_stop_TS1(dev);
  1489. /* do this before setting alternate! */
  1490. if (dev->USE_ISO)
  1491. cx231xx_uninit_isoc(dev);
  1492. else
  1493. cx231xx_uninit_bulk(dev);
  1494. cx231xx_set_mode(dev, CX231XX_SUSPEND);
  1495. cx231xx_api_cmd(fh->dev, CX2341X_ENC_STOP_CAPTURE, 3, 0,
  1496. CX231xx_END_NOW, CX231xx_MPEG_CAPTURE,
  1497. CX231xx_RAW_BITS_NONE);
  1498. /* FIXME: Review this crap */
  1499. /* Shut device down on last close */
  1500. if (atomic_cmpxchg(&fh->v4l_reading, 1, 0) == 1) {
  1501. if (atomic_dec_return(&dev->v4l_reader_count) == 0) {
  1502. /* stop mpeg capture */
  1503. msleep(500);
  1504. cx231xx_417_check_encoder(dev);
  1505. }
  1506. }
  1507. if (fh->vidq.streaming)
  1508. videobuf_streamoff(&fh->vidq);
  1509. if (fh->vidq.reading)
  1510. videobuf_read_stop(&fh->vidq);
  1511. videobuf_mmap_free(&fh->vidq);
  1512. v4l2_fh_del(&fh->fh);
  1513. v4l2_fh_exit(&fh->fh);
  1514. kfree(fh);
  1515. mutex_unlock(&dev->lock);
  1516. return 0;
  1517. }
  1518. static ssize_t mpeg_read(struct file *file, char __user *data,
  1519. size_t count, loff_t *ppos)
  1520. {
  1521. struct cx231xx_fh *fh = file->private_data;
  1522. struct cx231xx *dev = fh->dev;
  1523. /* Deal w/ A/V decoder * and mpeg encoder sync issues. */
  1524. /* Start mpeg encoder on first read. */
  1525. if (atomic_cmpxchg(&fh->v4l_reading, 0, 1) == 0) {
  1526. if (atomic_inc_return(&dev->v4l_reader_count) == 1) {
  1527. if (cx231xx_initialize_codec(dev) < 0)
  1528. return -EINVAL;
  1529. }
  1530. }
  1531. return videobuf_read_stream(&fh->vidq, data, count, ppos, 0,
  1532. file->f_flags & O_NONBLOCK);
  1533. }
  1534. static __poll_t mpeg_poll(struct file *file,
  1535. struct poll_table_struct *wait)
  1536. {
  1537. __poll_t req_events = poll_requested_events(wait);
  1538. struct cx231xx_fh *fh = file->private_data;
  1539. struct cx231xx *dev = fh->dev;
  1540. __poll_t res = 0;
  1541. if (v4l2_event_pending(&fh->fh))
  1542. res |= EPOLLPRI;
  1543. else
  1544. poll_wait(file, &fh->fh.wait, wait);
  1545. if (!(req_events & (EPOLLIN | EPOLLRDNORM)))
  1546. return res;
  1547. mutex_lock(&dev->lock);
  1548. res |= videobuf_poll_stream(file, &fh->vidq, wait);
  1549. mutex_unlock(&dev->lock);
  1550. return res;
  1551. }
  1552. static int mpeg_mmap(struct file *file, struct vm_area_struct *vma)
  1553. {
  1554. struct cx231xx_fh *fh = file->private_data;
  1555. dprintk(2, "%s()\n", __func__);
  1556. return videobuf_mmap_mapper(&fh->vidq, vma);
  1557. }
  1558. static const struct v4l2_file_operations mpeg_fops = {
  1559. .owner = THIS_MODULE,
  1560. .open = mpeg_open,
  1561. .release = mpeg_release,
  1562. .read = mpeg_read,
  1563. .poll = mpeg_poll,
  1564. .mmap = mpeg_mmap,
  1565. .unlocked_ioctl = video_ioctl2,
  1566. };
  1567. static const struct v4l2_ioctl_ops mpeg_ioctl_ops = {
  1568. .vidioc_s_std = vidioc_s_std,
  1569. .vidioc_g_std = vidioc_g_std,
  1570. .vidioc_g_tuner = cx231xx_g_tuner,
  1571. .vidioc_s_tuner = cx231xx_s_tuner,
  1572. .vidioc_g_frequency = cx231xx_g_frequency,
  1573. .vidioc_s_frequency = cx231xx_s_frequency,
  1574. .vidioc_enum_input = cx231xx_enum_input,
  1575. .vidioc_g_input = cx231xx_g_input,
  1576. .vidioc_s_input = cx231xx_s_input,
  1577. .vidioc_s_ctrl = vidioc_s_ctrl,
  1578. .vidioc_cropcap = vidioc_cropcap,
  1579. .vidioc_querycap = cx231xx_querycap,
  1580. .vidioc_enum_fmt_vid_cap = vidioc_enum_fmt_vid_cap,
  1581. .vidioc_g_fmt_vid_cap = vidioc_g_fmt_vid_cap,
  1582. .vidioc_try_fmt_vid_cap = vidioc_try_fmt_vid_cap,
  1583. .vidioc_s_fmt_vid_cap = vidioc_try_fmt_vid_cap,
  1584. .vidioc_reqbufs = vidioc_reqbufs,
  1585. .vidioc_querybuf = vidioc_querybuf,
  1586. .vidioc_qbuf = vidioc_qbuf,
  1587. .vidioc_dqbuf = vidioc_dqbuf,
  1588. .vidioc_streamon = vidioc_streamon,
  1589. .vidioc_streamoff = vidioc_streamoff,
  1590. .vidioc_log_status = vidioc_log_status,
  1591. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1592. .vidioc_g_register = cx231xx_g_register,
  1593. .vidioc_s_register = cx231xx_s_register,
  1594. #endif
  1595. .vidioc_subscribe_event = v4l2_ctrl_subscribe_event,
  1596. .vidioc_unsubscribe_event = v4l2_event_unsubscribe,
  1597. };
  1598. static struct video_device cx231xx_mpeg_template = {
  1599. .name = "cx231xx",
  1600. .fops = &mpeg_fops,
  1601. .ioctl_ops = &mpeg_ioctl_ops,
  1602. .minor = -1,
  1603. .tvnorms = V4L2_STD_ALL,
  1604. };
  1605. void cx231xx_417_unregister(struct cx231xx *dev)
  1606. {
  1607. dprintk(1, "%s()\n", __func__);
  1608. dprintk(3, "%s()\n", __func__);
  1609. if (video_is_registered(&dev->v4l_device)) {
  1610. video_unregister_device(&dev->v4l_device);
  1611. v4l2_ctrl_handler_free(&dev->mpeg_ctrl_handler.hdl);
  1612. }
  1613. }
  1614. static int cx231xx_s_video_encoding(struct cx2341x_handler *cxhdl, u32 val)
  1615. {
  1616. struct cx231xx *dev = container_of(cxhdl, struct cx231xx, mpeg_ctrl_handler);
  1617. int is_mpeg1 = val == V4L2_MPEG_VIDEO_ENCODING_MPEG_1;
  1618. struct v4l2_subdev_format format = {
  1619. .which = V4L2_SUBDEV_FORMAT_ACTIVE,
  1620. };
  1621. /* fix videodecoder resolution */
  1622. format.format.width = cxhdl->width / (is_mpeg1 ? 2 : 1);
  1623. format.format.height = cxhdl->height;
  1624. format.format.code = MEDIA_BUS_FMT_FIXED;
  1625. v4l2_subdev_call(dev->sd_cx25840, pad, set_fmt, NULL, &format);
  1626. return 0;
  1627. }
  1628. static int cx231xx_s_audio_sampling_freq(struct cx2341x_handler *cxhdl, u32 idx)
  1629. {
  1630. static const u32 freqs[3] = { 44100, 48000, 32000 };
  1631. struct cx231xx *dev = container_of(cxhdl, struct cx231xx, mpeg_ctrl_handler);
  1632. /* The audio clock of the digitizer must match the codec sample
  1633. rate otherwise you get some very strange effects. */
  1634. if (idx < ARRAY_SIZE(freqs))
  1635. call_all(dev, audio, s_clock_freq, freqs[idx]);
  1636. return 0;
  1637. }
  1638. static const struct cx2341x_handler_ops cx231xx_ops = {
  1639. /* needed for the video clock freq */
  1640. .s_audio_sampling_freq = cx231xx_s_audio_sampling_freq,
  1641. /* needed for setting up the video resolution */
  1642. .s_video_encoding = cx231xx_s_video_encoding,
  1643. };
  1644. static void cx231xx_video_dev_init(
  1645. struct cx231xx *dev,
  1646. struct usb_device *usbdev,
  1647. struct video_device *vfd,
  1648. const struct video_device *template,
  1649. const char *type)
  1650. {
  1651. dprintk(1, "%s()\n", __func__);
  1652. *vfd = *template;
  1653. snprintf(vfd->name, sizeof(vfd->name), "%s %s (%s)", dev->name,
  1654. type, cx231xx_boards[dev->model].name);
  1655. vfd->v4l2_dev = &dev->v4l2_dev;
  1656. vfd->lock = &dev->lock;
  1657. vfd->release = video_device_release_empty;
  1658. vfd->ctrl_handler = &dev->mpeg_ctrl_handler.hdl;
  1659. video_set_drvdata(vfd, dev);
  1660. if (dev->tuner_type == TUNER_ABSENT) {
  1661. v4l2_disable_ioctl(vfd, VIDIOC_G_FREQUENCY);
  1662. v4l2_disable_ioctl(vfd, VIDIOC_S_FREQUENCY);
  1663. v4l2_disable_ioctl(vfd, VIDIOC_G_TUNER);
  1664. v4l2_disable_ioctl(vfd, VIDIOC_S_TUNER);
  1665. }
  1666. }
  1667. int cx231xx_417_register(struct cx231xx *dev)
  1668. {
  1669. /* FIXME: Port1 hardcoded here */
  1670. int err = -ENODEV;
  1671. struct cx231xx_tsport *tsport = &dev->ts1;
  1672. dprintk(1, "%s()\n", __func__);
  1673. /* Set default TV standard */
  1674. dev->encodernorm = cx231xx_tvnorms[0];
  1675. if (dev->encodernorm.id & V4L2_STD_525_60)
  1676. tsport->height = 480;
  1677. else
  1678. tsport->height = 576;
  1679. tsport->width = 720;
  1680. err = cx2341x_handler_init(&dev->mpeg_ctrl_handler, 50);
  1681. if (err) {
  1682. dprintk(3, "%s: can't init cx2341x controls\n", dev->name);
  1683. return err;
  1684. }
  1685. dev->mpeg_ctrl_handler.func = cx231xx_mbox_func;
  1686. dev->mpeg_ctrl_handler.priv = dev;
  1687. dev->mpeg_ctrl_handler.ops = &cx231xx_ops;
  1688. if (dev->sd_cx25840)
  1689. v4l2_ctrl_add_handler(&dev->mpeg_ctrl_handler.hdl,
  1690. dev->sd_cx25840->ctrl_handler, NULL);
  1691. if (dev->mpeg_ctrl_handler.hdl.error) {
  1692. err = dev->mpeg_ctrl_handler.hdl.error;
  1693. dprintk(3, "%s: can't add cx25840 controls\n", dev->name);
  1694. v4l2_ctrl_handler_free(&dev->mpeg_ctrl_handler.hdl);
  1695. return err;
  1696. }
  1697. dev->norm = V4L2_STD_NTSC;
  1698. dev->mpeg_ctrl_handler.port = CX2341X_PORT_SERIAL;
  1699. cx2341x_handler_set_50hz(&dev->mpeg_ctrl_handler, false);
  1700. /* Allocate and initialize V4L video device */
  1701. cx231xx_video_dev_init(dev, dev->udev,
  1702. &dev->v4l_device, &cx231xx_mpeg_template, "mpeg");
  1703. err = video_register_device(&dev->v4l_device,
  1704. VFL_TYPE_GRABBER, -1);
  1705. if (err < 0) {
  1706. dprintk(3, "%s: can't register mpeg device\n", dev->name);
  1707. v4l2_ctrl_handler_free(&dev->mpeg_ctrl_handler.hdl);
  1708. return err;
  1709. }
  1710. dprintk(3, "%s: registered device video%d [mpeg]\n",
  1711. dev->name, dev->v4l_device.num);
  1712. return 0;
  1713. }
  1714. MODULE_FIRMWARE(CX231xx_FIRM_IMAGE_NAME);